blob: ba57bb79e795edb9159e369e1f3cd242896d3ad7 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030044
Marcelo Tosattib682b812009-02-10 20:41:41 -020045#ifndef CONFIG_X86_64
46#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
47#else
48#define mod_64(x, y) ((x) % (y))
49#endif
50
Eddie Dong97222cc2007-09-12 10:58:04 +030051#define PRId64 "d"
52#define PRIx64 "llx"
53#define PRIu64 "u"
54#define PRIo64 "o"
55
56#define APIC_BUS_CYCLE_NS 1
57
58/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
59#define apic_debug(fmt, arg...)
60
61#define APIC_LVT_NUM 6
62/* 14 is the version for Xeon and Pentium 8.4.8*/
63#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
64#define LAPIC_MMIO_LENGTH (1 << 12)
65/* followed define is not in apicdef.h */
66#define APIC_SHORT_MASK 0xc0000
67#define APIC_DEST_NOSHORT 0x0
68#define APIC_DEST_MASK 0x800
69#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090070#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030071
Nadav Amit394457a2014-10-03 00:30:52 +030072#define APIC_BROADCAST 0xFF
73#define X2APIC_BROADCAST 0xFFFFFFFFul
74
Eddie Dong97222cc2007-09-12 10:58:04 +030075#define VEC_POS(v) ((v) & (32 - 1))
76#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080077
Eddie Dong97222cc2007-09-12 10:58:04 +030078static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
79{
80 *((u32 *) (apic->regs + reg_off)) = val;
81}
82
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030083static inline int apic_test_vector(int vec, void *bitmap)
84{
85 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86}
87
Yang Zhang10606912013-04-11 19:21:38 +080088bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
89{
90 struct kvm_lapic *apic = vcpu->arch.apic;
91
92 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
93 apic_test_vector(vector, apic->regs + APIC_IRR);
94}
95
Eddie Dong97222cc2007-09-12 10:58:04 +030096static inline void apic_set_vector(int vec, void *bitmap)
97{
98 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99}
100
101static inline void apic_clear_vector(int vec, void *bitmap)
102{
103 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
104}
105
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300106static inline int __apic_test_and_set_vector(int vec, void *bitmap)
107{
108 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
109}
110
111static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
112{
113 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
114}
115
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300116struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300117struct static_key_deferred apic_sw_disabled __read_mostly;
118
Eddie Dong97222cc2007-09-12 10:58:04 +0300119static inline int apic_enabled(struct kvm_lapic *apic)
120{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300121 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300122}
123
Eddie Dong97222cc2007-09-12 10:58:04 +0300124#define LVT_MASK \
125 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
126
127#define LINT_MASK \
128 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
129 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
130
131static inline int kvm_apic_id(struct kvm_lapic *apic)
132{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300133 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300134}
135
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300136static void recalculate_apic_map(struct kvm *kvm)
137{
138 struct kvm_apic_map *new, *old = NULL;
139 struct kvm_vcpu *vcpu;
140 int i;
141
142 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
143
144 mutex_lock(&kvm->arch.apic_map_lock);
145
146 if (!new)
147 goto out;
148
149 new->ldr_bits = 8;
150 /* flat mode is default */
151 new->cid_shift = 8;
152 new->cid_mask = 0;
153 new->lid_mask = 0xff;
Nadav Amit394457a2014-10-03 00:30:52 +0300154 new->broadcast = APIC_BROADCAST;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300155
156 kvm_for_each_vcpu(i, vcpu, kvm) {
157 struct kvm_lapic *apic = vcpu->arch.apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300158
159 if (!kvm_apic_present(vcpu))
160 continue;
161
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300162 if (apic_x2apic_mode(apic)) {
163 new->ldr_bits = 32;
164 new->cid_shift = 16;
Radim Krčmář45c30942014-11-27 20:03:13 +0100165 new->cid_mask = new->lid_mask = 0xffff;
Nadav Amit394457a2014-10-03 00:30:52 +0300166 new->broadcast = X2APIC_BROADCAST;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100167 } else if (kvm_apic_get_reg(apic, APIC_LDR)) {
Nadav Amit173beed2014-11-02 11:54:54 +0200168 if (kvm_apic_get_reg(apic, APIC_DFR) ==
169 APIC_DFR_CLUSTER) {
170 new->cid_shift = 4;
171 new->cid_mask = 0xf;
172 new->lid_mask = 0xf;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100173 } else {
174 new->cid_shift = 8;
175 new->cid_mask = 0;
176 new->lid_mask = 0xff;
Nadav Amit173beed2014-11-02 11:54:54 +0200177 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300178 }
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100179
180 /*
181 * All APICs have to be configured in the same mode by an OS.
182 * We take advatage of this while building logical id loockup
183 * table. After reset APICs are in software disabled mode, so if
184 * we find apic with different setting we assume this is the mode
185 * OS wants all apics to be in; build lookup table accordingly.
186 */
187 if (kvm_apic_sw_enabled(apic))
188 break;
Nadav Amit173beed2014-11-02 11:54:54 +0200189 }
190
191 kvm_for_each_vcpu(i, vcpu, kvm) {
192 struct kvm_lapic *apic = vcpu->arch.apic;
193 u16 cid, lid;
Radim Krčmář25995e52014-11-27 23:30:19 +0100194 u32 ldr, aid;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300195
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100196 if (!kvm_apic_present(vcpu))
197 continue;
198
Radim Krčmář25995e52014-11-27 23:30:19 +0100199 aid = kvm_apic_id(apic);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300200 ldr = kvm_apic_get_reg(apic, APIC_LDR);
201 cid = apic_cluster_id(new, ldr);
202 lid = apic_logical_id(new, ldr);
203
Radim Krčmář25995e52014-11-27 23:30:19 +0100204 if (aid < ARRAY_SIZE(new->phys_map))
205 new->phys_map[aid] = apic;
206 if (lid && cid < ARRAY_SIZE(new->logical_map))
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300207 new->logical_map[cid][ffs(lid) - 1] = apic;
208 }
209out:
210 old = rcu_dereference_protected(kvm->arch.apic_map,
211 lockdep_is_held(&kvm->arch.apic_map_lock));
212 rcu_assign_pointer(kvm->arch.apic_map, new);
213 mutex_unlock(&kvm->arch.apic_map_lock);
214
215 if (old)
216 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800217
Yang Zhang3d81bc72013-04-11 19:25:13 +0800218 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300219}
220
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300221static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
222{
Radim Krčmáře4627552014-10-30 15:06:45 +0100223 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300224
225 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100226
227 if (enabled != apic->sw_enabled) {
228 apic->sw_enabled = enabled;
229 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300230 static_key_slow_dec_deferred(&apic_sw_disabled);
231 recalculate_apic_map(apic->vcpu->kvm);
232 } else
233 static_key_slow_inc(&apic_sw_disabled.key);
234 }
235}
236
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300237static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
238{
239 apic_set_reg(apic, APIC_ID, id << 24);
240 recalculate_apic_map(apic->vcpu->kvm);
241}
242
243static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
244{
245 apic_set_reg(apic, APIC_LDR, id);
246 recalculate_apic_map(apic->vcpu->kvm);
247}
248
Eddie Dong97222cc2007-09-12 10:58:04 +0300249static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
250{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300251 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300252}
253
254static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
255{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300256 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300257}
258
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800259static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
260{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100261 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800262}
263
Eddie Dong97222cc2007-09-12 10:58:04 +0300264static inline int apic_lvtt_period(struct kvm_lapic *apic)
265{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100266 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800267}
268
269static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
270{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100271 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300272}
273
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200274static inline int apic_lvt_nmi_mode(u32 lvt_val)
275{
276 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
277}
278
Gleb Natapovfc61b802009-07-05 17:39:35 +0300279void kvm_apic_set_version(struct kvm_vcpu *vcpu)
280{
281 struct kvm_lapic *apic = vcpu->arch.apic;
282 struct kvm_cpuid_entry2 *feat;
283 u32 v = APIC_VERSION;
284
Gleb Natapovc48f1492012-08-05 15:58:33 +0300285 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300286 return;
287
288 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
289 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
290 v |= APIC_LVR_DIRECTED_EOI;
291 apic_set_reg(apic, APIC_LVR, v);
292}
293
Mathias Krausef1d24832012-08-30 01:30:18 +0200294static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800295 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300296 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
297 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
298 LINT_MASK, LINT_MASK, /* LVT0-1 */
299 LVT_MASK /* LVTERR */
300};
301
302static int find_highest_vector(void *bitmap)
303{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900304 int vec;
305 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300306
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900307 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
308 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
309 reg = bitmap + REG_POS(vec);
310 if (*reg)
311 return fls(*reg) - 1 + vec;
312 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300313
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900314 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300315}
316
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300317static u8 count_vectors(void *bitmap)
318{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900319 int vec;
320 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300321 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900322
323 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
324 reg = bitmap + REG_POS(vec);
325 count += hweight32(*reg);
326 }
327
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300328 return count;
329}
330
Wincy Van705699a2015-02-03 23:58:17 +0800331void __kvm_apic_update_irr(u32 *pir, void *regs)
Yang Zhanga20ed542013-04-11 19:25:15 +0800332{
333 u32 i, pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800334
335 for (i = 0; i <= 7; i++) {
336 pir_val = xchg(&pir[i], 0);
337 if (pir_val)
Wincy Van705699a2015-02-03 23:58:17 +0800338 *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800339 }
340}
Wincy Van705699a2015-02-03 23:58:17 +0800341EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
342
343void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
344{
345 struct kvm_lapic *apic = vcpu->arch.apic;
346
347 __kvm_apic_update_irr(pir, apic->regs);
348}
Yang Zhanga20ed542013-04-11 19:25:15 +0800349EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
350
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200351static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300352{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200353 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200354 /*
355 * irr_pending must be true if any interrupt is pending; set it after
356 * APIC_IRR to avoid race with apic_clear_irr
357 */
358 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300359}
360
Gleb Natapov33e4c682009-06-11 11:06:51 +0300361static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300362{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300363 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300364}
365
366static inline int apic_find_highest_irr(struct kvm_lapic *apic)
367{
368 int result;
369
Yang Zhangc7c9c562013-01-25 10:18:51 +0800370 /*
371 * Note that irr_pending is just a hint. It will be always
372 * true with virtual interrupt delivery enabled.
373 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300374 if (!apic->irr_pending)
375 return -1;
376
Yang Zhang5a717852013-04-11 19:25:16 +0800377 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300378 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300379 ASSERT(result == -1 || result >= 16);
380
381 return result;
382}
383
Gleb Natapov33e4c682009-06-11 11:06:51 +0300384static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
385{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800386 struct kvm_vcpu *vcpu;
387
388 vcpu = apic->vcpu;
389
Nadav Amitf210f752014-11-16 23:49:07 +0200390 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800391 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200392 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800393 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200394 } else {
395 apic->irr_pending = false;
396 apic_clear_vector(vec, apic->regs + APIC_IRR);
397 if (apic_search_irr(apic) != -1)
398 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800399 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300400}
401
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300402static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
403{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800404 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200405
Wanpeng Li56cc2402014-08-05 12:42:24 +0800406 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
407 return;
408
409 vcpu = apic->vcpu;
410
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300411 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800412 * With APIC virtualization enabled, all caching is disabled
413 * because the processor can modify ISR under the hood. Instead
414 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300415 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100416 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Wanpeng Li56cc2402014-08-05 12:42:24 +0800417 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
418 else {
419 ++apic->isr_count;
420 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
421 /*
422 * ISR (in service register) bit is set when injecting an interrupt.
423 * The highest vector is injected. Thus the latest bit set matches
424 * the highest bit in ISR.
425 */
426 apic->highest_isr_cache = vec;
427 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300428}
429
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200430static inline int apic_find_highest_isr(struct kvm_lapic *apic)
431{
432 int result;
433
434 /*
435 * Note that isr_count is always 1, and highest_isr_cache
436 * is always -1, with APIC virtualization enabled.
437 */
438 if (!apic->isr_count)
439 return -1;
440 if (likely(apic->highest_isr_cache != -1))
441 return apic->highest_isr_cache;
442
443 result = find_highest_vector(apic->regs + APIC_ISR);
444 ASSERT(result == -1 || result >= 16);
445
446 return result;
447}
448
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300449static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
450{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200451 struct kvm_vcpu *vcpu;
452 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
453 return;
454
455 vcpu = apic->vcpu;
456
457 /*
458 * We do get here for APIC virtualization enabled if the guest
459 * uses the Hyper-V APIC enlightenment. In this case we may need
460 * to trigger a new interrupt delivery by writing the SVI field;
461 * on the other hand isr_count and highest_isr_cache are unused
462 * and must be left alone.
463 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100464 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200465 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
466 apic_find_highest_isr(apic));
467 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300468 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200469 BUG_ON(apic->isr_count < 0);
470 apic->highest_isr_cache = -1;
471 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300472}
473
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800474int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
475{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800476 int highest_irr;
477
Gleb Natapov33e4c682009-06-11 11:06:51 +0300478 /* This may race with setting of irr in __apic_accept_irq() and
479 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
480 * will cause vmexit immediately and the value will be recalculated
481 * on the next vmentry.
482 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300483 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800484 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300485 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800486
487 return highest_irr;
488}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800489
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200490static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800491 int vector, int level, int trig_mode,
492 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200493
Yang Zhangb4f22252013-04-11 19:21:37 +0800494int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
495 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300496{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800497 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800498
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200499 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800500 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300501}
502
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300503static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
504{
505
506 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
507 sizeof(val));
508}
509
510static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
511{
512
513 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
514 sizeof(*val));
515}
516
517static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
518{
519 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
520}
521
522static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
523{
524 u8 val;
525 if (pv_eoi_get_user(vcpu, &val) < 0)
526 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800527 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300528 return val & 0x1;
529}
530
531static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
532{
533 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
534 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800535 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300536 return;
537 }
538 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
539}
540
541static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
542{
543 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
544 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800545 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300546 return;
547 }
548 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
549}
550
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800551void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
552{
553 struct kvm_lapic *apic = vcpu->arch.apic;
554 int i;
555
556 for (i = 0; i < 8; i++)
557 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
558}
559
Eddie Dong97222cc2007-09-12 10:58:04 +0300560static void apic_update_ppr(struct kvm_lapic *apic)
561{
Avi Kivity3842d132010-07-27 12:30:24 +0300562 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300563 int isr;
564
Gleb Natapovc48f1492012-08-05 15:58:33 +0300565 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
566 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300567 isr = apic_find_highest_isr(apic);
568 isrv = (isr != -1) ? isr : 0;
569
570 if ((tpr & 0xf0) >= (isrv & 0xf0))
571 ppr = tpr & 0xff;
572 else
573 ppr = isrv & 0xf0;
574
575 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
576 apic, ppr, isr, isrv);
577
Avi Kivity3842d132010-07-27 12:30:24 +0300578 if (old_ppr != ppr) {
579 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200580 if (ppr < old_ppr)
581 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300582 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300583}
584
585static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
586{
587 apic_set_reg(apic, APIC_TASKPRI, tpr);
588 apic_update_ppr(apic);
589}
590
Radim Krčmář52c233a2015-01-29 22:48:48 +0100591static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
Eddie Dong97222cc2007-09-12 10:58:04 +0300592{
Nadav Amit394457a2014-10-03 00:30:52 +0300593 return dest == (apic_x2apic_mode(apic) ?
594 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300595}
596
Radim Krčmář52c233a2015-01-29 22:48:48 +0100597static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
Nadav Amit394457a2014-10-03 00:30:52 +0300598{
599 return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
600}
601
Radim Krčmář52c233a2015-01-29 22:48:48 +0100602static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300603{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300604 u32 logical_id;
605
Nadav Amit394457a2014-10-03 00:30:52 +0300606 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100607 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300608
Radim Krčmář9368b562015-01-29 22:48:49 +0100609 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300610
Radim Krčmář9368b562015-01-29 22:48:49 +0100611 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100612 return ((logical_id >> 16) == (mda >> 16))
613 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100614
615 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300616
Gleb Natapovc48f1492012-08-05 15:58:33 +0300617 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300618 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100619 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300620 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100621 return ((logical_id >> 4) == (mda >> 4))
622 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300623 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200624 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300625 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100626 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300627 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300628}
629
Radim Krčmář52c233a2015-01-29 22:48:48 +0100630bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300631 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300632{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800633 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300634
635 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200636 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300637 target, source, dest, dest_mode, short_hand);
638
Zachary Amsdenbd371392010-06-14 11:42:15 -1000639 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300640 switch (short_hand) {
641 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100642 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář9368b562015-01-29 22:48:49 +0100643 return kvm_apic_match_physical_addr(target, dest);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200644 else
Radim Krčmář9368b562015-01-29 22:48:49 +0100645 return kvm_apic_match_logical_addr(target, dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300646 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100647 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300648 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100649 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300650 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100651 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300652 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200653 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
654 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100655 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300656 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300657}
658
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300659bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800660 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300661{
662 struct kvm_apic_map *map;
663 unsigned long bitmap = 1;
664 struct kvm_lapic **dst;
665 int i;
666 bool ret = false;
667
668 *r = -1;
669
670 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800671 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300672 return true;
673 }
674
675 if (irq->shorthand)
676 return false;
677
678 rcu_read_lock();
679 map = rcu_dereference(kvm->arch.apic_map);
680
681 if (!map)
682 goto out;
683
Nadav Amit394457a2014-10-03 00:30:52 +0300684 if (irq->dest_id == map->broadcast)
685 goto out;
686
Radim Krčmář698f9752014-11-27 20:03:14 +0100687 ret = true;
688
Radim Krčmář3697f302015-01-29 22:48:50 +0100689 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmářfa834e92014-11-27 20:03:12 +0100690 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
691 goto out;
692
693 dst = &map->phys_map[irq->dest_id];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300694 } else {
695 u32 mda = irq->dest_id << (32 - map->ldr_bits);
Radim Krčmář45c30942014-11-27 20:03:13 +0100696 u16 cid = apic_cluster_id(map, mda);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300697
Radim Krčmář45c30942014-11-27 20:03:13 +0100698 if (cid >= ARRAY_SIZE(map->logical_map))
699 goto out;
700
701 dst = map->logical_map[cid];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300702
703 bitmap = apic_logical_id(map, mda);
704
705 if (irq->delivery_mode == APIC_DM_LOWEST) {
706 int l = -1;
707 for_each_set_bit(i, &bitmap, 16) {
708 if (!dst[i])
709 continue;
710 if (l < 0)
711 l = i;
712 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
713 l = i;
714 }
715
716 bitmap = (l >= 0) ? 1 << l : 0;
717 }
718 }
719
720 for_each_set_bit(i, &bitmap, 16) {
721 if (!dst[i])
722 continue;
723 if (*r < 0)
724 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800725 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300726 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300727out:
728 rcu_read_unlock();
729 return ret;
730}
731
Eddie Dong97222cc2007-09-12 10:58:04 +0300732/*
733 * Add a pending IRQ into lapic.
734 * Return 1 if successfully added and 0 if discarded.
735 */
736static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800737 int vector, int level, int trig_mode,
738 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300739{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200740 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300741 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300742
Paolo Bonzinia183b632014-09-11 11:51:02 +0200743 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
744 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300745 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300746 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200747 vcpu->arch.apic_arb_prio++;
748 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300749 /* FIXME add logic for vcpu on reset */
750 if (unlikely(!apic_enabled(apic)))
751 break;
752
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200753 result = 1;
754
Yang Zhangb4f22252013-04-11 19:21:37 +0800755 if (dest_map)
756 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200757
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200758 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800759 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200760 else {
761 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800762
763 kvm_make_request(KVM_REQ_EVENT, vcpu);
764 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300765 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300766 break;
767
768 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530769 result = 1;
770 vcpu->arch.pv.pv_unhalted = 1;
771 kvm_make_request(KVM_REQ_EVENT, vcpu);
772 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300773 break;
774
775 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200776 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300777 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800778
Eddie Dong97222cc2007-09-12 10:58:04 +0300779 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200780 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800781 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200782 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300783 break;
784
785 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100786 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200787 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100788 /* assumes that there are only KVM_APIC_INIT/SIPI */
789 apic->pending_events = (1UL << KVM_APIC_INIT);
790 /* make sure pending_events is visible before sending
791 * the request */
792 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300793 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300794 kvm_vcpu_kick(vcpu);
795 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200796 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
797 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300798 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300799 break;
800
801 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200802 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
803 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100804 result = 1;
805 apic->sipi_vector = vector;
806 /* make sure sipi_vector is visible for the receiver */
807 smp_wmb();
808 set_bit(KVM_APIC_SIPI, &apic->pending_events);
809 kvm_make_request(KVM_REQ_EVENT, vcpu);
810 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300811 break;
812
Jan Kiszka23930f92008-09-26 09:30:52 +0200813 case APIC_DM_EXTINT:
814 /*
815 * Should only be called by kvm_apic_local_deliver() with LVT0,
816 * before NMI watchdog was enabled. Already handled by
817 * kvm_apic_accept_pic_intr().
818 */
819 break;
820
Eddie Dong97222cc2007-09-12 10:58:04 +0300821 default:
822 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
823 delivery_mode);
824 break;
825 }
826 return result;
827}
828
Gleb Natapove1035712009-03-05 16:34:59 +0200829int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300830{
Gleb Natapove1035712009-03-05 16:34:59 +0200831 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800832}
833
Yang Zhangc7c9c562013-01-25 10:18:51 +0800834static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
835{
836 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
837 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
838 int trigger_mode;
839 if (apic_test_vector(vector, apic->regs + APIC_TMR))
840 trigger_mode = IOAPIC_LEVEL_TRIG;
841 else
842 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800843 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800844 }
845}
846
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300847static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300848{
849 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300850
851 trace_kvm_eoi(apic, vector);
852
Eddie Dong97222cc2007-09-12 10:58:04 +0300853 /*
854 * Not every write EOI will has corresponding ISR,
855 * one example is when Kernel check timer on setup_IO_APIC
856 */
857 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300858 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300859
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300860 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300861 apic_update_ppr(apic);
862
Yang Zhangc7c9c562013-01-25 10:18:51 +0800863 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300864 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300865 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300866}
867
Yang Zhangc7c9c562013-01-25 10:18:51 +0800868/*
869 * this interface assumes a trap-like exit, which has already finished
870 * desired side effect including vISR and vPPR update.
871 */
872void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
873{
874 struct kvm_lapic *apic = vcpu->arch.apic;
875
876 trace_kvm_eoi(apic, vector);
877
878 kvm_ioapic_send_eoi(apic, vector);
879 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
880}
881EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
882
Eddie Dong97222cc2007-09-12 10:58:04 +0300883static void apic_send_ipi(struct kvm_lapic *apic)
884{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300885 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
886 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200887 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300888
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200889 irq.vector = icr_low & APIC_VECTOR_MASK;
890 irq.delivery_mode = icr_low & APIC_MODE_MASK;
891 irq.dest_mode = icr_low & APIC_DEST_MASK;
892 irq.level = icr_low & APIC_INT_ASSERT;
893 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
894 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300895 if (apic_x2apic_mode(apic))
896 irq.dest_id = icr_high;
897 else
898 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300899
Gleb Natapov1000ff82009-07-07 16:00:57 +0300900 trace_kvm_apic_ipi(icr_low, irq.dest_id);
901
Eddie Dong97222cc2007-09-12 10:58:04 +0300902 apic_debug("icr_high 0x%x, icr_low 0x%x, "
903 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
904 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -0400905 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200906 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
907 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300908
Yang Zhangb4f22252013-04-11 19:21:37 +0800909 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300910}
911
912static u32 apic_get_tmcct(struct kvm_lapic *apic)
913{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200914 ktime_t remaining;
915 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200916 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300917
918 ASSERT(apic != NULL);
919
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200920 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -0800921 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
922 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200923 return 0;
924
Marcelo Tosattiace15462009-10-08 10:55:03 -0300925 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200926 if (ktime_to_ns(remaining) < 0)
927 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300928
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300929 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
930 tmcct = div64_u64(ns,
931 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300932
933 return tmcct;
934}
935
Avi Kivityb209749f2007-10-22 16:50:39 +0200936static void __report_tpr_access(struct kvm_lapic *apic, bool write)
937{
938 struct kvm_vcpu *vcpu = apic->vcpu;
939 struct kvm_run *run = vcpu->run;
940
Avi Kivitya8eeb042010-05-10 12:34:53 +0300941 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300942 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200943 run->tpr_access.is_write = write;
944}
945
946static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
947{
948 if (apic->vcpu->arch.tpr_access_reporting)
949 __report_tpr_access(apic, write);
950}
951
Eddie Dong97222cc2007-09-12 10:58:04 +0300952static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
953{
954 u32 val = 0;
955
956 if (offset >= LAPIC_MMIO_LENGTH)
957 return 0;
958
959 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300960 case APIC_ID:
961 if (apic_x2apic_mode(apic))
962 val = kvm_apic_id(apic);
963 else
964 val = kvm_apic_id(apic) << 24;
965 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300966 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200967 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300968 break;
969
970 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800971 if (apic_lvtt_tscdeadline(apic))
972 return 0;
973
Eddie Dong97222cc2007-09-12 10:58:04 +0300974 val = apic_get_tmcct(apic);
975 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300976 case APIC_PROCPRI:
977 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300978 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300979 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200980 case APIC_TASKPRI:
981 report_tpr_access(apic, false);
982 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300983 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300984 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300985 break;
986 }
987
988 return val;
989}
990
Gregory Haskinsd76685c42009-06-01 12:54:50 -0400991static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
992{
993 return container_of(dev, struct kvm_lapic, dev);
994}
995
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300996static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
997 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300998{
Eddie Dong97222cc2007-09-12 10:58:04 +0300999 unsigned char alignment = offset & 0xf;
1000 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001001 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001002 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001003
1004 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001005 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1006 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001007 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001008 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001009
1010 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001011 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1012 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001013 return 1;
1014 }
1015
Eddie Dong97222cc2007-09-12 10:58:04 +03001016 result = __apic_read(apic, offset & ~0xf);
1017
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001018 trace_kvm_apic_read(offset, result);
1019
Eddie Dong97222cc2007-09-12 10:58:04 +03001020 switch (len) {
1021 case 1:
1022 case 2:
1023 case 4:
1024 memcpy(data, (char *)&result + alignment, len);
1025 break;
1026 default:
1027 printk(KERN_ERR "Local APIC read with len = %x, "
1028 "should be 1,2, or 4 instead\n", len);
1029 break;
1030 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001031 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001032}
1033
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001034static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1035{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001036 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001037 addr >= apic->base_address &&
1038 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1039}
1040
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001041static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001042 gpa_t address, int len, void *data)
1043{
1044 struct kvm_lapic *apic = to_lapic(this);
1045 u32 offset = address - apic->base_address;
1046
1047 if (!apic_mmio_in_range(apic, address))
1048 return -EOPNOTSUPP;
1049
1050 apic_reg_read(apic, offset, len, data);
1051
1052 return 0;
1053}
1054
Eddie Dong97222cc2007-09-12 10:58:04 +03001055static void update_divide_count(struct kvm_lapic *apic)
1056{
1057 u32 tmp1, tmp2, tdcr;
1058
Gleb Natapovc48f1492012-08-05 15:58:33 +03001059 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001060 tmp1 = tdcr & 0xf;
1061 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001062 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001063
1064 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001065 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001066}
1067
Radim Krčmář5d87db72014-10-10 19:15:08 +02001068static void apic_timer_expired(struct kvm_lapic *apic)
1069{
1070 struct kvm_vcpu *vcpu = apic->vcpu;
1071 wait_queue_head_t *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001072 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001073
Radim Krčmář5d87db72014-10-10 19:15:08 +02001074 if (atomic_read(&apic->lapic_timer.pending))
1075 return;
1076
1077 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001078 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001079
1080 if (waitqueue_active(q))
1081 wake_up_interruptible(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001082
1083 if (apic_lvtt_tscdeadline(apic))
1084 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1085}
1086
1087/*
1088 * On APICv, this test will cause a busy wait
1089 * during a higher-priority task.
1090 */
1091
1092static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1093{
1094 struct kvm_lapic *apic = vcpu->arch.apic;
1095 u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
1096
1097 if (kvm_apic_hw_enabled(apic)) {
1098 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001099 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001100
Marcelo Tosattif9339862015-02-02 15:26:08 -02001101 if (kvm_x86_ops->deliver_posted_interrupt)
1102 bitmap = apic->regs + APIC_IRR;
1103
1104 if (apic_test_vector(vec, bitmap))
1105 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001106 }
1107 return false;
1108}
1109
1110void wait_lapic_expire(struct kvm_vcpu *vcpu)
1111{
1112 struct kvm_lapic *apic = vcpu->arch.apic;
1113 u64 guest_tsc, tsc_deadline;
1114
1115 if (!kvm_vcpu_has_lapic(vcpu))
1116 return;
1117
1118 if (apic->lapic_timer.expired_tscdeadline == 0)
1119 return;
1120
1121 if (!lapic_timer_int_injected(vcpu))
1122 return;
1123
1124 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1125 apic->lapic_timer.expired_tscdeadline = 0;
1126 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001127 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001128
1129 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1130 if (guest_tsc < tsc_deadline)
1131 __delay(tsc_deadline - guest_tsc);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001132}
1133
Eddie Dong97222cc2007-09-12 10:58:04 +03001134static void start_apic_timer(struct kvm_lapic *apic)
1135{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001136 ktime_t now;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001137
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001138 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001139
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001140 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001141 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001142 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001143 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001144 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001145
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001146 if (!apic->lapic_timer.period)
1147 return;
1148 /*
1149 * Do not allow the guest to program periodic timers with small
1150 * interval, since the hrtimers are not throttled by the host
1151 * scheduler.
1152 */
1153 if (apic_lvtt_period(apic)) {
1154 s64 min_period = min_timer_period_us * 1000LL;
1155
1156 if (apic->lapic_timer.period < min_period) {
1157 pr_info_ratelimited(
1158 "kvm: vcpu %i: requested %lld ns "
1159 "lapic timer period limited to %lld ns\n",
1160 apic->vcpu->vcpu_id,
1161 apic->lapic_timer.period, min_period);
1162 apic->lapic_timer.period = min_period;
1163 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001164 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001165
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001166 hrtimer_start(&apic->lapic_timer.timer,
1167 ktime_add_ns(now, apic->lapic_timer.period),
1168 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001169
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001170 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001171 PRIx64 ", "
1172 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001173 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001174 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001175 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001176 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001177 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001178 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001179 } else if (apic_lvtt_tscdeadline(apic)) {
1180 /* lapic timer in tsc deadline mode */
1181 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1182 u64 ns = 0;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001183 ktime_t expire;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001184 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001185 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001186 unsigned long flags;
1187
1188 if (unlikely(!tscdeadline || !this_tsc_khz))
1189 return;
1190
1191 local_irq_save(flags);
1192
1193 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001194 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001195 if (likely(tscdeadline > guest_tsc)) {
1196 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1197 do_div(ns, this_tsc_khz);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001198 expire = ktime_add_ns(now, ns);
1199 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001200 hrtimer_start(&apic->lapic_timer.timer,
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001201 expire, HRTIMER_MODE_ABS);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001202 } else
1203 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001204
1205 local_irq_restore(flags);
1206 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001207}
1208
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001209static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1210{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001211 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001212
1213 if (apic_lvt_nmi_mode(lvt0_val)) {
1214 if (!nmi_wd_enabled) {
1215 apic_debug("Receive NMI setting on APIC_LVT0 "
1216 "for cpu %d\n", apic->vcpu->vcpu_id);
1217 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1218 }
1219 } else if (nmi_wd_enabled)
1220 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1221}
1222
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001223static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001224{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001225 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001226
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001227 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001228
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001229 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001230 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001231 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001232 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001233 else
1234 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001235 break;
1236
1237 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001238 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001239 apic_set_tpr(apic, val & 0xff);
1240 break;
1241
1242 case APIC_EOI:
1243 apic_set_eoi(apic);
1244 break;
1245
1246 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001247 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001248 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001249 else
1250 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001251 break;
1252
1253 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001254 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001255 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001256 recalculate_apic_map(apic->vcpu->kvm);
1257 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001258 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001259 break;
1260
Gleb Natapovfc61b802009-07-05 17:39:35 +03001261 case APIC_SPIV: {
1262 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001263 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001264 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001265 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001266 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1267 int i;
1268 u32 lvt_val;
1269
1270 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001271 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001272 APIC_LVTT + 0x10 * i);
1273 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1274 lvt_val | APIC_LVT_MASKED);
1275 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001276 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001277
1278 }
1279 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001280 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001281 case APIC_ICR:
1282 /* No delay here, so we always clear the pending bit */
1283 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1284 apic_send_ipi(apic);
1285 break;
1286
1287 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001288 if (!apic_x2apic_mode(apic))
1289 val &= 0xff000000;
1290 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001291 break;
1292
Jan Kiszka23930f92008-09-26 09:30:52 +02001293 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001294 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001295 case APIC_LVTTHMR:
1296 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001297 case APIC_LVT1:
1298 case APIC_LVTERR:
1299 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001300 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001301 val |= APIC_LVT_MASKED;
1302
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001303 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1304 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001305
1306 break;
1307
Radim Krčmářa323b402014-10-30 15:06:46 +01001308 case APIC_LVTT: {
1309 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1310
1311 if (apic->lapic_timer.timer_mode != timer_mode) {
1312 apic->lapic_timer.timer_mode = timer_mode;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001313 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářa323b402014-10-30 15:06:46 +01001314 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001315
Gleb Natapovc48f1492012-08-05 15:58:33 +03001316 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001317 val |= APIC_LVT_MASKED;
1318 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1319 apic_set_reg(apic, APIC_LVTT, val);
1320 break;
Radim Krčmářa323b402014-10-30 15:06:46 +01001321 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001322
Eddie Dong97222cc2007-09-12 10:58:04 +03001323 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001324 if (apic_lvtt_tscdeadline(apic))
1325 break;
1326
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001327 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001328 apic_set_reg(apic, APIC_TMICT, val);
1329 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001330 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001331
1332 case APIC_TDCR:
1333 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001334 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001335 apic_set_reg(apic, APIC_TDCR, val);
1336 update_divide_count(apic);
1337 break;
1338
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001339 case APIC_ESR:
1340 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001341 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001342 ret = 1;
1343 }
1344 break;
1345
1346 case APIC_SELF_IPI:
1347 if (apic_x2apic_mode(apic)) {
1348 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1349 } else
1350 ret = 1;
1351 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001352 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001353 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001354 break;
1355 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001356 if (ret)
1357 apic_debug("Local APIC Write to read-only register %x\n", reg);
1358 return ret;
1359}
1360
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001361static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001362 gpa_t address, int len, const void *data)
1363{
1364 struct kvm_lapic *apic = to_lapic(this);
1365 unsigned int offset = address - apic->base_address;
1366 u32 val;
1367
1368 if (!apic_mmio_in_range(apic, address))
1369 return -EOPNOTSUPP;
1370
1371 /*
1372 * APIC register must be aligned on 128-bits boundary.
1373 * 32/64/128 bits registers must be accessed thru 32 bits.
1374 * Refer SDM 8.4.1
1375 */
1376 if (len != 4 || (offset & 0xf)) {
1377 /* Don't shout loud, $infamous_os would cause only noise. */
1378 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001379 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001380 }
1381
1382 val = *(u32*)data;
1383
1384 /* too common printing */
1385 if (offset != APIC_EOI)
1386 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1387 "0x%x\n", __func__, offset, len, val);
1388
1389 apic_reg_write(apic, offset & 0xff0, val);
1390
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001391 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001392}
1393
Kevin Tian58fbbf22011-08-30 13:56:17 +03001394void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1395{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001396 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001397 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1398}
1399EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1400
Yang Zhang83d4c282013-01-25 10:18:49 +08001401/* emulate APIC access in a trap manner */
1402void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1403{
1404 u32 val = 0;
1405
1406 /* hw has done the conditional check and inst decode */
1407 offset &= 0xff0;
1408
1409 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1410
1411 /* TODO: optimize to just emulate side effect w/o one more write */
1412 apic_reg_write(vcpu->arch.apic, offset, val);
1413}
1414EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1415
Rusty Russelld5894442007-10-08 10:48:30 +10001416void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001417{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001418 struct kvm_lapic *apic = vcpu->arch.apic;
1419
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001420 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001421 return;
1422
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001423 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001424
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001425 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1426 static_key_slow_dec_deferred(&apic_hw_disabled);
1427
Radim Krčmáře4627552014-10-30 15:06:45 +01001428 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001429 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001430
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001431 if (apic->regs)
1432 free_page((unsigned long)apic->regs);
1433
1434 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001435}
1436
1437/*
1438 *----------------------------------------------------------------------
1439 * LAPIC interface
1440 *----------------------------------------------------------------------
1441 */
1442
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001443u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1444{
1445 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001446
Gleb Natapovc48f1492012-08-05 15:58:33 +03001447 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001448 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001449 return 0;
1450
1451 return apic->lapic_timer.tscdeadline;
1452}
1453
1454void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1455{
1456 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001457
Gleb Natapovc48f1492012-08-05 15:58:33 +03001458 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001459 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001460 return;
1461
1462 hrtimer_cancel(&apic->lapic_timer.timer);
1463 apic->lapic_timer.tscdeadline = data;
1464 start_apic_timer(apic);
1465}
1466
Eddie Dong97222cc2007-09-12 10:58:04 +03001467void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1468{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001469 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001470
Gleb Natapovc48f1492012-08-05 15:58:33 +03001471 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001472 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001473
Avi Kivityb93463a2007-10-25 16:52:32 +02001474 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001475 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001476}
1477
1478u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1479{
Eddie Dong97222cc2007-09-12 10:58:04 +03001480 u64 tpr;
1481
Gleb Natapovc48f1492012-08-05 15:58:33 +03001482 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001483 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001484
Gleb Natapovc48f1492012-08-05 15:58:33 +03001485 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001486
1487 return (tpr & 0xf0) >> 4;
1488}
1489
1490void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1491{
Yang Zhang8d146952013-01-25 10:18:50 +08001492 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001493 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001494
1495 if (!apic) {
1496 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001497 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001498 return;
1499 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001500
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001501 if (!kvm_vcpu_is_bsp(apic->vcpu))
1502 value &= ~MSR_IA32_APICBASE_BSP;
1503 vcpu->arch.apic_base = value;
1504
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001505 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001506 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001507 if (value & MSR_IA32_APICBASE_ENABLE)
1508 static_key_slow_dec_deferred(&apic_hw_disabled);
1509 else
1510 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001511 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001512 }
1513
Yang Zhang8d146952013-01-25 10:18:50 +08001514 if ((old_value ^ value) & X2APIC_ENABLE) {
1515 if (value & X2APIC_ENABLE) {
1516 u32 id = kvm_apic_id(apic);
1517 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1518 kvm_apic_set_ldr(apic, ldr);
1519 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1520 } else
1521 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001522 }
Yang Zhang8d146952013-01-25 10:18:50 +08001523
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001524 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001525 MSR_IA32_APICBASE_BASE;
1526
Nadav Amitdb324fe2014-11-02 11:54:59 +02001527 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1528 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1529 pr_warn_once("APIC base relocation is unsupported by KVM");
1530
Eddie Dong97222cc2007-09-12 10:58:04 +03001531 /* with FSB delivery interrupt, we can restart APIC functionality */
1532 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001533 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001534
1535}
1536
He, Qingc5ec1532007-09-03 17:07:41 +03001537void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001538{
1539 struct kvm_lapic *apic;
1540 int i;
1541
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001542 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001543
1544 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001545 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001546 ASSERT(apic != NULL);
1547
1548 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001549 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001550
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001551 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001552 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001553
1554 for (i = 0; i < APIC_LVT_NUM; i++)
1555 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářa323b402014-10-30 15:06:46 +01001556 apic->lapic_timer.timer_mode = 0;
Qing He40487c62007-09-17 14:47:13 +08001557 apic_set_reg(apic, APIC_LVT0,
1558 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001559
1560 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001561 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001562 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001563 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001564 apic_set_reg(apic, APIC_ESR, 0);
1565 apic_set_reg(apic, APIC_ICR, 0);
1566 apic_set_reg(apic, APIC_ICR2, 0);
1567 apic_set_reg(apic, APIC_TDCR, 0);
1568 apic_set_reg(apic, APIC_TMICT, 0);
1569 for (i = 0; i < 8; i++) {
1570 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1571 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1572 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1573 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001574 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1575 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001576 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001577 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001578 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001579 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001580 kvm_lapic_set_base(vcpu,
1581 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001582 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001583 apic_update_ppr(apic);
1584
Gleb Natapove1035712009-03-05 16:34:59 +02001585 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001586 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001587
Nadav Amit98eff522014-06-29 12:28:51 +03001588 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001589 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001590 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001591 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001592}
1593
Eddie Dong97222cc2007-09-12 10:58:04 +03001594/*
1595 *----------------------------------------------------------------------
1596 * timer interface
1597 *----------------------------------------------------------------------
1598 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001599
Avi Kivity2a6eac92012-07-26 18:01:51 +03001600static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001601{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001602 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001603}
1604
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001605int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1606{
Gleb Natapov54e98182012-08-05 15:58:32 +03001607 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001608
Gleb Natapovc48f1492012-08-05 15:58:33 +03001609 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001610 apic_lvt_enabled(apic, APIC_LVTT))
1611 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001612
1613 return 0;
1614}
1615
Avi Kivity89342082011-11-10 14:57:21 +02001616int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001617{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001618 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001619 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001620
Gleb Natapovc48f1492012-08-05 15:58:33 +03001621 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001622 vector = reg & APIC_VECTOR_MASK;
1623 mode = reg & APIC_MODE_MASK;
1624 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001625 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1626 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001627 }
1628 return 0;
1629}
1630
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001631void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001632{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001633 struct kvm_lapic *apic = vcpu->arch.apic;
1634
1635 if (apic)
1636 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001637}
1638
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001639static const struct kvm_io_device_ops apic_mmio_ops = {
1640 .read = apic_mmio_read,
1641 .write = apic_mmio_write,
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001642};
1643
Avi Kivitye9d90d42012-07-26 18:01:50 +03001644static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1645{
1646 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001647 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001648
Radim Krčmář5d87db72014-10-10 19:15:08 +02001649 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001650
Avi Kivity2a6eac92012-07-26 18:01:51 +03001651 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001652 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1653 return HRTIMER_RESTART;
1654 } else
1655 return HRTIMER_NORESTART;
1656}
1657
Eddie Dong97222cc2007-09-12 10:58:04 +03001658int kvm_create_lapic(struct kvm_vcpu *vcpu)
1659{
1660 struct kvm_lapic *apic;
1661
1662 ASSERT(vcpu != NULL);
1663 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1664
1665 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1666 if (!apic)
1667 goto nomem;
1668
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001669 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001670
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001671 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1672 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001673 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1674 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001675 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001676 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001677 apic->vcpu = vcpu;
1678
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001679 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1680 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001681 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001682
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001683 /*
1684 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1685 * thinking that APIC satet has changed.
1686 */
1687 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001688 kvm_lapic_set_base(vcpu,
1689 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001690
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001691 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001692 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001693 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001694
1695 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001696nomem_free_apic:
1697 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001698nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001699 return -ENOMEM;
1700}
Eddie Dong97222cc2007-09-12 10:58:04 +03001701
1702int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1703{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001704 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001705 int highest_irr;
1706
Gleb Natapovc48f1492012-08-05 15:58:33 +03001707 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001708 return -1;
1709
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001710 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001711 highest_irr = apic_find_highest_irr(apic);
1712 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001713 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001714 return -1;
1715 return highest_irr;
1716}
1717
Qing He40487c62007-09-17 14:47:13 +08001718int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1719{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001720 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001721 int r = 0;
1722
Gleb Natapovc48f1492012-08-05 15:58:33 +03001723 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001724 r = 1;
1725 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1726 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1727 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001728 return r;
1729}
1730
Eddie Dong1b9778d2007-09-03 16:56:58 +03001731void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1732{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001733 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001734
Gleb Natapovc48f1492012-08-05 15:58:33 +03001735 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001736 return;
1737
1738 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001739 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001740 if (apic_lvtt_tscdeadline(apic))
1741 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001742 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001743 }
1744}
1745
Eddie Dong97222cc2007-09-12 10:58:04 +03001746int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1747{
1748 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001749 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001750
1751 if (vector == -1)
1752 return -1;
1753
Wanpeng Li56cc2402014-08-05 12:42:24 +08001754 /*
1755 * We get here even with APIC virtualization enabled, if doing
1756 * nested virtualization and L1 runs with the "acknowledge interrupt
1757 * on exit" mode. Then we cannot inject the interrupt via RVI,
1758 * because the process would deliver it through the IDT.
1759 */
1760
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001761 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001762 apic_update_ppr(apic);
1763 apic_clear_irr(vector, apic);
1764 return vector;
1765}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001766
Gleb Natapov64eb0622012-08-08 15:24:36 +03001767void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1768 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001769{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001770 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001771
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001772 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001773 /* set SPIV separately to get count of SW disabled APICs right */
1774 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1775 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001776 /* call kvm_apic_set_id() to put apic into apic_map */
1777 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001778 kvm_apic_set_version(vcpu);
1779
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001780 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001781 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001782 update_divide_count(apic);
1783 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001784 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001785 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1786 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001787 apic->highest_isr_cache = -1;
Wei Wang4114c272014-11-05 10:53:43 +08001788 if (kvm_x86_ops->hwapic_irr_update)
1789 kvm_x86_ops->hwapic_irr_update(vcpu,
1790 apic_find_highest_irr(apic));
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01001791 if (unlikely(kvm_x86_ops->hwapic_isr_update))
1792 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
1793 apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001794 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001795 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001796}
Eddie Donga3d7f852007-09-03 16:15:12 +03001797
Avi Kivity2f52d582008-01-16 12:49:30 +02001798void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001799{
Eddie Donga3d7f852007-09-03 16:15:12 +03001800 struct hrtimer *timer;
1801
Gleb Natapovc48f1492012-08-05 15:58:33 +03001802 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001803 return;
1804
Gleb Natapov54e98182012-08-05 15:58:32 +03001805 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001806 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001807 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001808}
Avi Kivityb93463a2007-10-25 16:52:32 +02001809
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001810/*
1811 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1812 *
1813 * Detect whether guest triggered PV EOI since the
1814 * last entry. If yes, set EOI on guests's behalf.
1815 * Clear PV EOI in guest memory in any case.
1816 */
1817static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1818 struct kvm_lapic *apic)
1819{
1820 bool pending;
1821 int vector;
1822 /*
1823 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1824 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1825 *
1826 * KVM_APIC_PV_EOI_PENDING is unset:
1827 * -> host disabled PV EOI.
1828 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1829 * -> host enabled PV EOI, guest did not execute EOI yet.
1830 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1831 * -> host enabled PV EOI, guest executed EOI.
1832 */
1833 BUG_ON(!pv_eoi_enabled(vcpu));
1834 pending = pv_eoi_get_pending(vcpu);
1835 /*
1836 * Clear pending bit in any case: it will be set again on vmentry.
1837 * While this might not be ideal from performance point of view,
1838 * this makes sure pv eoi is only enabled when we know it's safe.
1839 */
1840 pv_eoi_clr_pending(vcpu);
1841 if (pending)
1842 return;
1843 vector = apic_set_eoi(apic);
1844 trace_kvm_pv_eoi(apic, vector);
1845}
1846
Avi Kivityb93463a2007-10-25 16:52:32 +02001847void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1848{
1849 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001850
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001851 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1852 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1853
Gleb Natapov41383772012-04-19 14:06:29 +03001854 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001855 return;
1856
Andy Honigfda4e2e2013-11-20 10:23:22 -08001857 kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1858 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001859
1860 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1861}
1862
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001863/*
1864 * apic_sync_pv_eoi_to_guest - called before vmentry
1865 *
1866 * Detect whether it's safe to enable PV EOI and
1867 * if yes do so.
1868 */
1869static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1870 struct kvm_lapic *apic)
1871{
1872 if (!pv_eoi_enabled(vcpu) ||
1873 /* IRR set or many bits in ISR: could be nested. */
1874 apic->irr_pending ||
1875 /* Cache not set: could be safe but we don't bother. */
1876 apic->highest_isr_cache == -1 ||
1877 /* Need EOI to update ioapic. */
1878 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1879 /*
1880 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1881 * so we need not do anything here.
1882 */
1883 return;
1884 }
1885
1886 pv_eoi_set_pending(apic->vcpu);
1887}
1888
Avi Kivityb93463a2007-10-25 16:52:32 +02001889void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1890{
1891 u32 data, tpr;
1892 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001893 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001894
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001895 apic_sync_pv_eoi_to_guest(vcpu, apic);
1896
Gleb Natapov41383772012-04-19 14:06:29 +03001897 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001898 return;
1899
Gleb Natapovc48f1492012-08-05 15:58:33 +03001900 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001901 max_irr = apic_find_highest_irr(apic);
1902 if (max_irr < 0)
1903 max_irr = 0;
1904 max_isr = apic_find_highest_isr(apic);
1905 if (max_isr < 0)
1906 max_isr = 0;
1907 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1908
Andy Honigfda4e2e2013-11-20 10:23:22 -08001909 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1910 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001911}
1912
Andy Honigfda4e2e2013-11-20 10:23:22 -08001913int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02001914{
Andy Honigfda4e2e2013-11-20 10:23:22 -08001915 if (vapic_addr) {
1916 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1917 &vcpu->arch.apic->vapic_cache,
1918 vapic_addr, sizeof(u32)))
1919 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03001920 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08001921 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03001922 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08001923 }
1924
1925 vcpu->arch.apic->vapic_addr = vapic_addr;
1926 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02001927}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001928
1929int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1930{
1931 struct kvm_lapic *apic = vcpu->arch.apic;
1932 u32 reg = (msr - APIC_BASE_MSR) << 4;
1933
1934 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1935 return 1;
1936
Nadav Amitc69d3d92014-11-26 17:56:25 +02001937 if (reg == APIC_ICR2)
1938 return 1;
1939
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001940 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01001941 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001942 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1943 return apic_reg_write(apic, reg, (u32)data);
1944}
1945
1946int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1947{
1948 struct kvm_lapic *apic = vcpu->arch.apic;
1949 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1950
1951 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1952 return 1;
1953
Nadav Amitc69d3d92014-11-26 17:56:25 +02001954 if (reg == APIC_DFR || reg == APIC_ICR2) {
1955 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
1956 reg);
1957 return 1;
1958 }
1959
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001960 if (apic_reg_read(apic, reg, 4, &low))
1961 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01001962 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001963 apic_reg_read(apic, APIC_ICR2, 4, &high);
1964
1965 *data = (((u64)high) << 32) | low;
1966
1967 return 0;
1968}
Gleb Natapov10388a02010-01-17 15:51:23 +02001969
1970int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1971{
1972 struct kvm_lapic *apic = vcpu->arch.apic;
1973
Gleb Natapovc48f1492012-08-05 15:58:33 +03001974 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001975 return 1;
1976
1977 /* if this is ICR write vector before command */
1978 if (reg == APIC_ICR)
1979 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1980 return apic_reg_write(apic, reg, (u32)data);
1981}
1982
1983int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1984{
1985 struct kvm_lapic *apic = vcpu->arch.apic;
1986 u32 low, high = 0;
1987
Gleb Natapovc48f1492012-08-05 15:58:33 +03001988 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001989 return 1;
1990
1991 if (apic_reg_read(apic, reg, 4, &low))
1992 return 1;
1993 if (reg == APIC_ICR)
1994 apic_reg_read(apic, APIC_ICR2, 4, &high);
1995
1996 *data = (((u64)high) << 32) | low;
1997
1998 return 0;
1999}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002000
2001int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2002{
2003 u64 addr = data & ~KVM_MSR_ENABLED;
2004 if (!IS_ALIGNED(addr, 4))
2005 return 1;
2006
2007 vcpu->arch.pv_eoi.msr_val = data;
2008 if (!pv_eoi_enabled(vcpu))
2009 return 0;
2010 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002011 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002012}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002013
Jan Kiszka66450a22013-03-13 12:42:34 +01002014void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2015{
2016 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002017 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002018 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002019
Gleb Natapov299018f2013-06-03 11:30:02 +03002020 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002021 return;
2022
Gleb Natapov299018f2013-06-03 11:30:02 +03002023 pe = xchg(&apic->pending_events, 0);
2024
2025 if (test_bit(KVM_APIC_INIT, &pe)) {
Jan Kiszka66450a22013-03-13 12:42:34 +01002026 kvm_lapic_reset(vcpu);
2027 kvm_vcpu_reset(vcpu);
2028 if (kvm_vcpu_is_bsp(apic->vcpu))
2029 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2030 else
2031 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2032 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002033 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002034 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2035 /* evaluate pending_events before reading the vector */
2036 smp_rmb();
2037 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002038 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002039 vcpu->vcpu_id, sipi_vector);
2040 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2041 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2042 }
2043}
2044
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002045void kvm_lapic_init(void)
2046{
2047 /* do not patch jump label more than once per second */
2048 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002049 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002050}