blob: 4d30b865be30641f4964a3279939020e9f1a057a [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030044
Marcelo Tosattib682b812009-02-10 20:41:41 -020045#ifndef CONFIG_X86_64
46#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
47#else
48#define mod_64(x, y) ((x) % (y))
49#endif
50
Eddie Dong97222cc2007-09-12 10:58:04 +030051#define PRId64 "d"
52#define PRIx64 "llx"
53#define PRIu64 "u"
54#define PRIo64 "o"
55
56#define APIC_BUS_CYCLE_NS 1
57
58/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
59#define apic_debug(fmt, arg...)
60
61#define APIC_LVT_NUM 6
62/* 14 is the version for Xeon and Pentium 8.4.8*/
63#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
64#define LAPIC_MMIO_LENGTH (1 << 12)
65/* followed define is not in apicdef.h */
66#define APIC_SHORT_MASK 0xc0000
67#define APIC_DEST_NOSHORT 0x0
68#define APIC_DEST_MASK 0x800
69#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090070#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030071
Nadav Amit394457a2014-10-03 00:30:52 +030072#define APIC_BROADCAST 0xFF
73#define X2APIC_BROADCAST 0xFFFFFFFFul
74
Eddie Dong97222cc2007-09-12 10:58:04 +030075#define VEC_POS(v) ((v) & (32 - 1))
76#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080077
Eddie Dong97222cc2007-09-12 10:58:04 +030078static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
79{
80 *((u32 *) (apic->regs + reg_off)) = val;
81}
82
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030083static inline int apic_test_vector(int vec, void *bitmap)
84{
85 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86}
87
Yang Zhang10606912013-04-11 19:21:38 +080088bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
89{
90 struct kvm_lapic *apic = vcpu->arch.apic;
91
92 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
93 apic_test_vector(vector, apic->regs + APIC_IRR);
94}
95
Eddie Dong97222cc2007-09-12 10:58:04 +030096static inline void apic_set_vector(int vec, void *bitmap)
97{
98 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99}
100
101static inline void apic_clear_vector(int vec, void *bitmap)
102{
103 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
104}
105
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300106static inline int __apic_test_and_set_vector(int vec, void *bitmap)
107{
108 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
109}
110
111static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
112{
113 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
114}
115
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300116struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300117struct static_key_deferred apic_sw_disabled __read_mostly;
118
Eddie Dong97222cc2007-09-12 10:58:04 +0300119static inline int apic_enabled(struct kvm_lapic *apic)
120{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300121 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300122}
123
Eddie Dong97222cc2007-09-12 10:58:04 +0300124#define LVT_MASK \
125 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
126
127#define LINT_MASK \
128 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
129 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
130
131static inline int kvm_apic_id(struct kvm_lapic *apic)
132{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300133 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300134}
135
Radim Krčmář3548a252015-02-12 19:41:33 +0100136/* The logical map is definitely wrong if we have multiple
137 * modes at the same time. (Physical map is always right.)
138 */
139static inline bool kvm_apic_logical_map_valid(struct kvm_apic_map *map)
140{
141 return !(map->mode & (map->mode - 1));
142}
143
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100144static inline void
145apic_logical_id(struct kvm_apic_map *map, u32 dest_id, u16 *cid, u16 *lid)
146{
147 unsigned lid_bits;
148
149 BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_CLUSTER != 4);
150 BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_FLAT != 8);
151 BUILD_BUG_ON(KVM_APIC_MODE_X2APIC != 16);
152 lid_bits = map->mode;
153
154 *cid = dest_id >> lid_bits;
155 *lid = dest_id & ((1 << lid_bits) - 1);
156}
157
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300158static void recalculate_apic_map(struct kvm *kvm)
159{
160 struct kvm_apic_map *new, *old = NULL;
161 struct kvm_vcpu *vcpu;
162 int i;
163
164 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
165
166 mutex_lock(&kvm->arch.apic_map_lock);
167
168 if (!new)
169 goto out;
170
Nadav Amit173beed2014-11-02 11:54:54 +0200171 kvm_for_each_vcpu(i, vcpu, kvm) {
172 struct kvm_lapic *apic = vcpu->arch.apic;
173 u16 cid, lid;
Radim Krčmář25995e52014-11-27 23:30:19 +0100174 u32 ldr, aid;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300175
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100176 if (!kvm_apic_present(vcpu))
177 continue;
178
Radim Krčmář25995e52014-11-27 23:30:19 +0100179 aid = kvm_apic_id(apic);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300180 ldr = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300181
Radim Krčmář25995e52014-11-27 23:30:19 +0100182 if (aid < ARRAY_SIZE(new->phys_map))
183 new->phys_map[aid] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100184
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100185 if (apic_x2apic_mode(apic)) {
186 new->mode |= KVM_APIC_MODE_X2APIC;
187 } else if (ldr) {
188 ldr = GET_APIC_LOGICAL_ID(ldr);
189 if (kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
190 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
191 else
192 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
193 }
194
195 if (!kvm_apic_logical_map_valid(new))
Radim Krčmář3548a252015-02-12 19:41:33 +0100196 continue;
197
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100198 apic_logical_id(new, ldr, &cid, &lid);
199
Radim Krčmář25995e52014-11-27 23:30:19 +0100200 if (lid && cid < ARRAY_SIZE(new->logical_map))
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300201 new->logical_map[cid][ffs(lid) - 1] = apic;
202 }
203out:
204 old = rcu_dereference_protected(kvm->arch.apic_map,
205 lockdep_is_held(&kvm->arch.apic_map_lock));
206 rcu_assign_pointer(kvm->arch.apic_map, new);
207 mutex_unlock(&kvm->arch.apic_map_lock);
208
209 if (old)
210 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800211
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700212 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300213}
214
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300215static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
216{
Radim Krčmáře4627552014-10-30 15:06:45 +0100217 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300218
219 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100220
221 if (enabled != apic->sw_enabled) {
222 apic->sw_enabled = enabled;
223 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300224 static_key_slow_dec_deferred(&apic_sw_disabled);
225 recalculate_apic_map(apic->vcpu->kvm);
226 } else
227 static_key_slow_inc(&apic_sw_disabled.key);
228 }
229}
230
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300231static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
232{
233 apic_set_reg(apic, APIC_ID, id << 24);
234 recalculate_apic_map(apic->vcpu->kvm);
235}
236
237static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
238{
239 apic_set_reg(apic, APIC_LDR, id);
240 recalculate_apic_map(apic->vcpu->kvm);
241}
242
Radim Krčmář257b9a52015-05-22 18:45:11 +0200243static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u8 id)
244{
245 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
246
247 apic_set_reg(apic, APIC_ID, id << 24);
248 apic_set_reg(apic, APIC_LDR, ldr);
249 recalculate_apic_map(apic->vcpu->kvm);
250}
251
Eddie Dong97222cc2007-09-12 10:58:04 +0300252static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
253{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300254 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300255}
256
257static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
258{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300259 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300260}
261
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800262static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
263{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100264 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800265}
266
Eddie Dong97222cc2007-09-12 10:58:04 +0300267static inline int apic_lvtt_period(struct kvm_lapic *apic)
268{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100269 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800270}
271
272static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
273{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100274 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300275}
276
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200277static inline int apic_lvt_nmi_mode(u32 lvt_val)
278{
279 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
280}
281
Gleb Natapovfc61b802009-07-05 17:39:35 +0300282void kvm_apic_set_version(struct kvm_vcpu *vcpu)
283{
284 struct kvm_lapic *apic = vcpu->arch.apic;
285 struct kvm_cpuid_entry2 *feat;
286 u32 v = APIC_VERSION;
287
Gleb Natapovc48f1492012-08-05 15:58:33 +0300288 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300289 return;
290
291 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
292 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
293 v |= APIC_LVR_DIRECTED_EOI;
294 apic_set_reg(apic, APIC_LVR, v);
295}
296
Mathias Krausef1d24832012-08-30 01:30:18 +0200297static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800298 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300299 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
300 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
301 LINT_MASK, LINT_MASK, /* LVT0-1 */
302 LVT_MASK /* LVTERR */
303};
304
305static int find_highest_vector(void *bitmap)
306{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900307 int vec;
308 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300309
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900310 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
311 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
312 reg = bitmap + REG_POS(vec);
313 if (*reg)
314 return fls(*reg) - 1 + vec;
315 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300316
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900317 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300318}
319
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300320static u8 count_vectors(void *bitmap)
321{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900322 int vec;
323 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300324 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900325
326 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
327 reg = bitmap + REG_POS(vec);
328 count += hweight32(*reg);
329 }
330
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300331 return count;
332}
333
Wincy Van705699a2015-02-03 23:58:17 +0800334void __kvm_apic_update_irr(u32 *pir, void *regs)
Yang Zhanga20ed542013-04-11 19:25:15 +0800335{
336 u32 i, pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800337
338 for (i = 0; i <= 7; i++) {
339 pir_val = xchg(&pir[i], 0);
340 if (pir_val)
Wincy Van705699a2015-02-03 23:58:17 +0800341 *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800342 }
343}
Wincy Van705699a2015-02-03 23:58:17 +0800344EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
345
346void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
347{
348 struct kvm_lapic *apic = vcpu->arch.apic;
349
350 __kvm_apic_update_irr(pir, apic->regs);
Radim Krčmářc77f3fa2015-10-08 20:23:33 +0200351
352 kvm_make_request(KVM_REQ_EVENT, vcpu);
Wincy Van705699a2015-02-03 23:58:17 +0800353}
Yang Zhanga20ed542013-04-11 19:25:15 +0800354EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
355
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200356static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300357{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200358 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200359 /*
360 * irr_pending must be true if any interrupt is pending; set it after
361 * APIC_IRR to avoid race with apic_clear_irr
362 */
363 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300364}
365
Gleb Natapov33e4c682009-06-11 11:06:51 +0300366static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300367{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300368 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300369}
370
371static inline int apic_find_highest_irr(struct kvm_lapic *apic)
372{
373 int result;
374
Yang Zhangc7c9c562013-01-25 10:18:51 +0800375 /*
376 * Note that irr_pending is just a hint. It will be always
377 * true with virtual interrupt delivery enabled.
378 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300379 if (!apic->irr_pending)
380 return -1;
381
Yang Zhang5a717852013-04-11 19:25:16 +0800382 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300383 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300384 ASSERT(result == -1 || result >= 16);
385
386 return result;
387}
388
Gleb Natapov33e4c682009-06-11 11:06:51 +0300389static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
390{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800391 struct kvm_vcpu *vcpu;
392
393 vcpu = apic->vcpu;
394
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +0200395 if (unlikely(kvm_vcpu_apic_vid_enabled(vcpu))) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800396 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200397 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800398 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200399 } else {
400 apic->irr_pending = false;
401 apic_clear_vector(vec, apic->regs + APIC_IRR);
402 if (apic_search_irr(apic) != -1)
403 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800404 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300405}
406
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300407static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
408{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800409 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200410
Wanpeng Li56cc2402014-08-05 12:42:24 +0800411 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
412 return;
413
414 vcpu = apic->vcpu;
415
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300416 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800417 * With APIC virtualization enabled, all caching is disabled
418 * because the processor can modify ISR under the hood. Instead
419 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300420 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100421 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Wanpeng Li56cc2402014-08-05 12:42:24 +0800422 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
423 else {
424 ++apic->isr_count;
425 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
426 /*
427 * ISR (in service register) bit is set when injecting an interrupt.
428 * The highest vector is injected. Thus the latest bit set matches
429 * the highest bit in ISR.
430 */
431 apic->highest_isr_cache = vec;
432 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300433}
434
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200435static inline int apic_find_highest_isr(struct kvm_lapic *apic)
436{
437 int result;
438
439 /*
440 * Note that isr_count is always 1, and highest_isr_cache
441 * is always -1, with APIC virtualization enabled.
442 */
443 if (!apic->isr_count)
444 return -1;
445 if (likely(apic->highest_isr_cache != -1))
446 return apic->highest_isr_cache;
447
448 result = find_highest_vector(apic->regs + APIC_ISR);
449 ASSERT(result == -1 || result >= 16);
450
451 return result;
452}
453
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300454static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
455{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200456 struct kvm_vcpu *vcpu;
457 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
458 return;
459
460 vcpu = apic->vcpu;
461
462 /*
463 * We do get here for APIC virtualization enabled if the guest
464 * uses the Hyper-V APIC enlightenment. In this case we may need
465 * to trigger a new interrupt delivery by writing the SVI field;
466 * on the other hand isr_count and highest_isr_cache are unused
467 * and must be left alone.
468 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100469 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200470 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
471 apic_find_highest_isr(apic));
472 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300473 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200474 BUG_ON(apic->isr_count < 0);
475 apic->highest_isr_cache = -1;
476 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300477}
478
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800479int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
480{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800481 int highest_irr;
482
Gleb Natapov33e4c682009-06-11 11:06:51 +0300483 /* This may race with setting of irr in __apic_accept_irq() and
484 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
485 * will cause vmexit immediately and the value will be recalculated
486 * on the next vmentry.
487 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300488 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800489 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300490 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800491
492 return highest_irr;
493}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800494
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200495static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800496 int vector, int level, int trig_mode,
497 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200498
Yang Zhangb4f22252013-04-11 19:21:37 +0800499int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
500 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300501{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800502 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800503
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200504 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800505 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300506}
507
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300508static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
509{
510
511 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
512 sizeof(val));
513}
514
515static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
516{
517
518 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
519 sizeof(*val));
520}
521
522static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
523{
524 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
525}
526
527static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
528{
529 u8 val;
530 if (pv_eoi_get_user(vcpu, &val) < 0)
531 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800532 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300533 return val & 0x1;
534}
535
536static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
537{
538 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
539 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800540 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300541 return;
542 }
543 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
544}
545
546static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
547{
548 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
549 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800550 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300551 return;
552 }
553 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
554}
555
Eddie Dong97222cc2007-09-12 10:58:04 +0300556static void apic_update_ppr(struct kvm_lapic *apic)
557{
Avi Kivity3842d132010-07-27 12:30:24 +0300558 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300559 int isr;
560
Gleb Natapovc48f1492012-08-05 15:58:33 +0300561 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
562 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300563 isr = apic_find_highest_isr(apic);
564 isrv = (isr != -1) ? isr : 0;
565
566 if ((tpr & 0xf0) >= (isrv & 0xf0))
567 ppr = tpr & 0xff;
568 else
569 ppr = isrv & 0xf0;
570
571 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
572 apic, ppr, isr, isrv);
573
Avi Kivity3842d132010-07-27 12:30:24 +0300574 if (old_ppr != ppr) {
575 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200576 if (ppr < old_ppr)
577 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300578 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300579}
580
581static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
582{
583 apic_set_reg(apic, APIC_TASKPRI, tpr);
584 apic_update_ppr(apic);
585}
586
Radim Krčmář03d22492015-02-12 19:41:31 +0100587static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300588{
Radim Krčmář03d22492015-02-12 19:41:31 +0100589 if (apic_x2apic_mode(apic))
590 return mda == X2APIC_BROADCAST;
591
592 return GET_APIC_DEST_FIELD(mda) == APIC_BROADCAST;
Eddie Dong97222cc2007-09-12 10:58:04 +0300593}
594
Radim Krčmář03d22492015-02-12 19:41:31 +0100595static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300596{
Radim Krčmář03d22492015-02-12 19:41:31 +0100597 if (kvm_apic_broadcast(apic, mda))
598 return true;
599
600 if (apic_x2apic_mode(apic))
601 return mda == kvm_apic_id(apic);
602
603 return mda == SET_APIC_DEST_FIELD(kvm_apic_id(apic));
Nadav Amit394457a2014-10-03 00:30:52 +0300604}
605
Radim Krčmář52c233a2015-01-29 22:48:48 +0100606static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300607{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300608 u32 logical_id;
609
Nadav Amit394457a2014-10-03 00:30:52 +0300610 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100611 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300612
Radim Krčmář9368b562015-01-29 22:48:49 +0100613 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300614
Radim Krčmář9368b562015-01-29 22:48:49 +0100615 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100616 return ((logical_id >> 16) == (mda >> 16))
617 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100618
619 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Radim Krčmář03d22492015-02-12 19:41:31 +0100620 mda = GET_APIC_DEST_FIELD(mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300621
Gleb Natapovc48f1492012-08-05 15:58:33 +0300622 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300623 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100624 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300625 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100626 return ((logical_id >> 4) == (mda >> 4))
627 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300628 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200629 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300630 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100631 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300632 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300633}
634
Radim Krčmář03d22492015-02-12 19:41:31 +0100635/* KVM APIC implementation has two quirks
636 * - dest always begins at 0 while xAPIC MDA has offset 24,
637 * - IOxAPIC messages have to be delivered (directly) to x2APIC.
638 */
639static u32 kvm_apic_mda(unsigned int dest_id, struct kvm_lapic *source,
640 struct kvm_lapic *target)
641{
642 bool ipi = source != NULL;
643 bool x2apic_mda = apic_x2apic_mode(ipi ? source : target);
644
645 if (!ipi && dest_id == APIC_BROADCAST && x2apic_mda)
646 return X2APIC_BROADCAST;
647
648 return x2apic_mda ? dest_id : SET_APIC_DEST_FIELD(dest_id);
649}
650
Radim Krčmář52c233a2015-01-29 22:48:48 +0100651bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300652 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300653{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800654 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmář03d22492015-02-12 19:41:31 +0100655 u32 mda = kvm_apic_mda(dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300656
657 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200658 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300659 target, source, dest, dest_mode, short_hand);
660
Zachary Amsdenbd371392010-06-14 11:42:15 -1000661 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300662 switch (short_hand) {
663 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100664 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100665 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200666 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100667 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300668 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100669 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300670 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100671 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300672 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100673 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300674 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200675 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
676 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100677 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300678 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300679}
680
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300681bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800682 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300683{
684 struct kvm_apic_map *map;
685 unsigned long bitmap = 1;
686 struct kvm_lapic **dst;
687 int i;
Paolo Bonzinibea15422015-04-13 15:40:02 +0200688 bool ret, x2apic_ipi;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300689
690 *r = -1;
691
692 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800693 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300694 return true;
695 }
696
697 if (irq->shorthand)
698 return false;
699
Paolo Bonzinibea15422015-04-13 15:40:02 +0200700 x2apic_ipi = src && apic_x2apic_mode(src);
Radim Krčmář9ea369b2015-02-12 19:41:32 +0100701 if (irq->dest_id == (x2apic_ipi ? X2APIC_BROADCAST : APIC_BROADCAST))
702 return false;
703
Paolo Bonzinibea15422015-04-13 15:40:02 +0200704 ret = true;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300705 rcu_read_lock();
706 map = rcu_dereference(kvm->arch.apic_map);
707
Paolo Bonzinibea15422015-04-13 15:40:02 +0200708 if (!map) {
709 ret = false;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300710 goto out;
Paolo Bonzinibea15422015-04-13 15:40:02 +0200711 }
Radim Krčmář698f9752014-11-27 20:03:14 +0100712
Radim Krčmář3697f302015-01-29 22:48:50 +0100713 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmářfa834e92014-11-27 20:03:12 +0100714 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
715 goto out;
716
717 dst = &map->phys_map[irq->dest_id];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300718 } else {
Radim Krčmář3548a252015-02-12 19:41:33 +0100719 u16 cid;
720
721 if (!kvm_apic_logical_map_valid(map)) {
722 ret = false;
723 goto out;
724 }
725
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100726 apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300727
Radim Krčmář45c30942014-11-27 20:03:13 +0100728 if (cid >= ARRAY_SIZE(map->logical_map))
729 goto out;
730
731 dst = map->logical_map[cid];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300732
James Sullivand1ebdbf2015-03-18 19:26:04 -0600733 if (kvm_lowest_prio_delivery(irq)) {
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300734 int l = -1;
735 for_each_set_bit(i, &bitmap, 16) {
736 if (!dst[i])
737 continue;
738 if (l < 0)
739 l = i;
740 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
741 l = i;
742 }
743
744 bitmap = (l >= 0) ? 1 << l : 0;
745 }
746 }
747
748 for_each_set_bit(i, &bitmap, 16) {
749 if (!dst[i])
750 continue;
751 if (*r < 0)
752 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800753 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300754 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300755out:
756 rcu_read_unlock();
757 return ret;
758}
759
Feng Wu8feb4a02015-09-18 22:29:47 +0800760bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
761 struct kvm_vcpu **dest_vcpu)
762{
763 struct kvm_apic_map *map;
764 bool ret = false;
765 struct kvm_lapic *dst = NULL;
766
767 if (irq->shorthand)
768 return false;
769
770 rcu_read_lock();
771 map = rcu_dereference(kvm->arch.apic_map);
772
773 if (!map)
774 goto out;
775
776 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
777 if (irq->dest_id == 0xFF)
778 goto out;
779
780 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
781 goto out;
782
783 dst = map->phys_map[irq->dest_id];
784 if (dst && kvm_apic_present(dst->vcpu))
785 *dest_vcpu = dst->vcpu;
786 else
787 goto out;
788 } else {
789 u16 cid;
790 unsigned long bitmap = 1;
791 int i, r = 0;
792
793 if (!kvm_apic_logical_map_valid(map))
794 goto out;
795
796 apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
797
798 if (cid >= ARRAY_SIZE(map->logical_map))
799 goto out;
800
801 for_each_set_bit(i, &bitmap, 16) {
802 dst = map->logical_map[cid][i];
803 if (++r == 2)
804 goto out;
805 }
806
807 if (dst && kvm_apic_present(dst->vcpu))
808 *dest_vcpu = dst->vcpu;
809 else
810 goto out;
811 }
812
813 ret = true;
814out:
815 rcu_read_unlock();
816 return ret;
817}
818
Eddie Dong97222cc2007-09-12 10:58:04 +0300819/*
820 * Add a pending IRQ into lapic.
821 * Return 1 if successfully added and 0 if discarded.
822 */
823static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800824 int vector, int level, int trig_mode,
825 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300826{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200827 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300828 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300829
Paolo Bonzinia183b632014-09-11 11:51:02 +0200830 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
831 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300832 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300833 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200834 vcpu->arch.apic_arb_prio++;
835 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200836 if (unlikely(trig_mode && !level))
837 break;
838
Eddie Dong97222cc2007-09-12 10:58:04 +0300839 /* FIXME add logic for vcpu on reset */
840 if (unlikely(!apic_enabled(apic)))
841 break;
842
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200843 result = 1;
844
Yang Zhangb4f22252013-04-11 19:21:37 +0800845 if (dest_map)
846 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200847
Paolo Bonzinibdaffe12015-07-29 15:03:06 +0200848 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
849 if (trig_mode)
850 apic_set_vector(vector, apic->regs + APIC_TMR);
851 else
852 apic_clear_vector(vector, apic->regs + APIC_TMR);
853 }
854
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200855 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800856 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200857 else {
858 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800859
860 kvm_make_request(KVM_REQ_EVENT, vcpu);
861 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300862 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300863 break;
864
865 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530866 result = 1;
867 vcpu->arch.pv.pv_unhalted = 1;
868 kvm_make_request(KVM_REQ_EVENT, vcpu);
869 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300870 break;
871
872 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +0200873 result = 1;
874 kvm_make_request(KVM_REQ_SMI, vcpu);
875 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300876 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800877
Eddie Dong97222cc2007-09-12 10:58:04 +0300878 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200879 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800880 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200881 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300882 break;
883
884 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100885 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200886 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100887 /* assumes that there are only KVM_APIC_INIT/SIPI */
888 apic->pending_events = (1UL << KVM_APIC_INIT);
889 /* make sure pending_events is visible before sending
890 * the request */
891 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300892 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300893 kvm_vcpu_kick(vcpu);
894 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200895 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
896 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300897 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300898 break;
899
900 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200901 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
902 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100903 result = 1;
904 apic->sipi_vector = vector;
905 /* make sure sipi_vector is visible for the receiver */
906 smp_wmb();
907 set_bit(KVM_APIC_SIPI, &apic->pending_events);
908 kvm_make_request(KVM_REQ_EVENT, vcpu);
909 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300910 break;
911
Jan Kiszka23930f92008-09-26 09:30:52 +0200912 case APIC_DM_EXTINT:
913 /*
914 * Should only be called by kvm_apic_local_deliver() with LVT0,
915 * before NMI watchdog was enabled. Already handled by
916 * kvm_apic_accept_pic_intr().
917 */
918 break;
919
Eddie Dong97222cc2007-09-12 10:58:04 +0300920 default:
921 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
922 delivery_mode);
923 break;
924 }
925 return result;
926}
927
Gleb Natapove1035712009-03-05 16:34:59 +0200928int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300929{
Gleb Natapove1035712009-03-05 16:34:59 +0200930 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800931}
932
Paolo Bonzini3bb345f2015-07-29 10:43:18 +0200933static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
934{
935 return test_bit(vector, (ulong *)apic->vcpu->arch.eoi_exit_bitmap);
936}
937
Yang Zhangc7c9c562013-01-25 10:18:51 +0800938static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
939{
Steve Rutherford7543a632015-07-29 23:21:41 -0700940 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +0200941
Steve Rutherford7543a632015-07-29 23:21:41 -0700942 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
943 if (!kvm_ioapic_handles_vector(apic, vector))
944 return;
945
946 /* Request a KVM exit to inform the userspace IOAPIC. */
947 if (irqchip_split(apic->vcpu->kvm)) {
948 apic->vcpu->arch.pending_ioapic_eoi = vector;
949 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
950 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +0800951 }
Steve Rutherford7543a632015-07-29 23:21:41 -0700952
953 if (apic_test_vector(vector, apic->regs + APIC_TMR))
954 trigger_mode = IOAPIC_LEVEL_TRIG;
955 else
956 trigger_mode = IOAPIC_EDGE_TRIG;
957
958 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800959}
960
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300961static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300962{
963 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300964
965 trace_kvm_eoi(apic, vector);
966
Eddie Dong97222cc2007-09-12 10:58:04 +0300967 /*
968 * Not every write EOI will has corresponding ISR,
969 * one example is when Kernel check timer on setup_IO_APIC
970 */
971 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300972 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300973
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300974 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300975 apic_update_ppr(apic);
976
Yang Zhangc7c9c562013-01-25 10:18:51 +0800977 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300978 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300979 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300980}
981
Yang Zhangc7c9c562013-01-25 10:18:51 +0800982/*
983 * this interface assumes a trap-like exit, which has already finished
984 * desired side effect including vISR and vPPR update.
985 */
986void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
987{
988 struct kvm_lapic *apic = vcpu->arch.apic;
989
990 trace_kvm_eoi(apic, vector);
991
992 kvm_ioapic_send_eoi(apic, vector);
993 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
994}
995EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
996
Eddie Dong97222cc2007-09-12 10:58:04 +0300997static void apic_send_ipi(struct kvm_lapic *apic)
998{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300999 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
1000 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001001 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001002
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001003 irq.vector = icr_low & APIC_VECTOR_MASK;
1004 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1005 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001006 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001007 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1008 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001009 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001010 if (apic_x2apic_mode(apic))
1011 irq.dest_id = icr_high;
1012 else
1013 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001014
Gleb Natapov1000ff82009-07-07 16:00:57 +03001015 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1016
Eddie Dong97222cc2007-09-12 10:58:04 +03001017 apic_debug("icr_high 0x%x, icr_low 0x%x, "
1018 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
James Sullivan93bbf0b2015-03-18 19:26:03 -06001019 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
1020 "msi_redir_hint 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001021 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001022 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
James Sullivan93bbf0b2015-03-18 19:26:03 -06001023 irq.vector, irq.msi_redir_hint);
Eddie Dong97222cc2007-09-12 10:58:04 +03001024
Yang Zhangb4f22252013-04-11 19:21:37 +08001025 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001026}
1027
1028static u32 apic_get_tmcct(struct kvm_lapic *apic)
1029{
Marcelo Tosattib682b812009-02-10 20:41:41 -02001030 ktime_t remaining;
1031 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001032 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001033
1034 ASSERT(apic != NULL);
1035
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001036 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -08001037 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
1038 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001039 return 0;
1040
Marcelo Tosattiace15462009-10-08 10:55:03 -03001041 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001042 if (ktime_to_ns(remaining) < 0)
1043 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001044
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001045 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1046 tmcct = div64_u64(ns,
1047 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001048
1049 return tmcct;
1050}
1051
Avi Kivityb209749f2007-10-22 16:50:39 +02001052static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1053{
1054 struct kvm_vcpu *vcpu = apic->vcpu;
1055 struct kvm_run *run = vcpu->run;
1056
Avi Kivitya8eeb042010-05-10 12:34:53 +03001057 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001058 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001059 run->tpr_access.is_write = write;
1060}
1061
1062static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1063{
1064 if (apic->vcpu->arch.tpr_access_reporting)
1065 __report_tpr_access(apic, write);
1066}
1067
Eddie Dong97222cc2007-09-12 10:58:04 +03001068static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1069{
1070 u32 val = 0;
1071
1072 if (offset >= LAPIC_MMIO_LENGTH)
1073 return 0;
1074
1075 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001076 case APIC_ID:
1077 if (apic_x2apic_mode(apic))
1078 val = kvm_apic_id(apic);
1079 else
1080 val = kvm_apic_id(apic) << 24;
1081 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001082 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +02001083 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +03001084 break;
1085
1086 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001087 if (apic_lvtt_tscdeadline(apic))
1088 return 0;
1089
Eddie Dong97222cc2007-09-12 10:58:04 +03001090 val = apic_get_tmcct(apic);
1091 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001092 case APIC_PROCPRI:
1093 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +03001094 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001095 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001096 case APIC_TASKPRI:
1097 report_tpr_access(apic, false);
1098 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001099 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001100 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001101 break;
1102 }
1103
1104 return val;
1105}
1106
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001107static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1108{
1109 return container_of(dev, struct kvm_lapic, dev);
1110}
1111
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001112static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
1113 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001114{
Eddie Dong97222cc2007-09-12 10:58:04 +03001115 unsigned char alignment = offset & 0xf;
1116 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001117 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001118 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001119
1120 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001121 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1122 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001123 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001124 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001125
1126 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001127 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1128 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001129 return 1;
1130 }
1131
Eddie Dong97222cc2007-09-12 10:58:04 +03001132 result = __apic_read(apic, offset & ~0xf);
1133
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001134 trace_kvm_apic_read(offset, result);
1135
Eddie Dong97222cc2007-09-12 10:58:04 +03001136 switch (len) {
1137 case 1:
1138 case 2:
1139 case 4:
1140 memcpy(data, (char *)&result + alignment, len);
1141 break;
1142 default:
1143 printk(KERN_ERR "Local APIC read with len = %x, "
1144 "should be 1,2, or 4 instead\n", len);
1145 break;
1146 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001147 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001148}
1149
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001150static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1151{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001152 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001153 addr >= apic->base_address &&
1154 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1155}
1156
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001157static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001158 gpa_t address, int len, void *data)
1159{
1160 struct kvm_lapic *apic = to_lapic(this);
1161 u32 offset = address - apic->base_address;
1162
1163 if (!apic_mmio_in_range(apic, address))
1164 return -EOPNOTSUPP;
1165
1166 apic_reg_read(apic, offset, len, data);
1167
1168 return 0;
1169}
1170
Eddie Dong97222cc2007-09-12 10:58:04 +03001171static void update_divide_count(struct kvm_lapic *apic)
1172{
1173 u32 tmp1, tmp2, tdcr;
1174
Gleb Natapovc48f1492012-08-05 15:58:33 +03001175 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001176 tmp1 = tdcr & 0xf;
1177 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001178 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001179
1180 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001181 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001182}
1183
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001184static void apic_update_lvtt(struct kvm_lapic *apic)
1185{
1186 u32 timer_mode = kvm_apic_get_reg(apic, APIC_LVTT) &
1187 apic->lapic_timer.timer_mode_mask;
1188
1189 if (apic->lapic_timer.timer_mode != timer_mode) {
1190 apic->lapic_timer.timer_mode = timer_mode;
1191 hrtimer_cancel(&apic->lapic_timer.timer);
1192 }
1193}
1194
Radim Krčmář5d87db72014-10-10 19:15:08 +02001195static void apic_timer_expired(struct kvm_lapic *apic)
1196{
1197 struct kvm_vcpu *vcpu = apic->vcpu;
1198 wait_queue_head_t *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001199 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001200
Radim Krčmář5d87db72014-10-10 19:15:08 +02001201 if (atomic_read(&apic->lapic_timer.pending))
1202 return;
1203
1204 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001205 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001206
1207 if (waitqueue_active(q))
1208 wake_up_interruptible(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001209
1210 if (apic_lvtt_tscdeadline(apic))
1211 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1212}
1213
1214/*
1215 * On APICv, this test will cause a busy wait
1216 * during a higher-priority task.
1217 */
1218
1219static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1220{
1221 struct kvm_lapic *apic = vcpu->arch.apic;
1222 u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
1223
1224 if (kvm_apic_hw_enabled(apic)) {
1225 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001226 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001227
Marcelo Tosattif9339862015-02-02 15:26:08 -02001228 if (kvm_x86_ops->deliver_posted_interrupt)
1229 bitmap = apic->regs + APIC_IRR;
1230
1231 if (apic_test_vector(vec, bitmap))
1232 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001233 }
1234 return false;
1235}
1236
1237void wait_lapic_expire(struct kvm_vcpu *vcpu)
1238{
1239 struct kvm_lapic *apic = vcpu->arch.apic;
1240 u64 guest_tsc, tsc_deadline;
1241
1242 if (!kvm_vcpu_has_lapic(vcpu))
1243 return;
1244
1245 if (apic->lapic_timer.expired_tscdeadline == 0)
1246 return;
1247
1248 if (!lapic_timer_int_injected(vcpu))
1249 return;
1250
1251 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1252 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001253 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001254 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001255
1256 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1257 if (guest_tsc < tsc_deadline)
1258 __delay(tsc_deadline - guest_tsc);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001259}
1260
Eddie Dong97222cc2007-09-12 10:58:04 +03001261static void start_apic_timer(struct kvm_lapic *apic)
1262{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001263 ktime_t now;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001264
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001265 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001266
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001267 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001268 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001269 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001270 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001271 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001272
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001273 if (!apic->lapic_timer.period)
1274 return;
1275 /*
1276 * Do not allow the guest to program periodic timers with small
1277 * interval, since the hrtimers are not throttled by the host
1278 * scheduler.
1279 */
1280 if (apic_lvtt_period(apic)) {
1281 s64 min_period = min_timer_period_us * 1000LL;
1282
1283 if (apic->lapic_timer.period < min_period) {
1284 pr_info_ratelimited(
1285 "kvm: vcpu %i: requested %lld ns "
1286 "lapic timer period limited to %lld ns\n",
1287 apic->vcpu->vcpu_id,
1288 apic->lapic_timer.period, min_period);
1289 apic->lapic_timer.period = min_period;
1290 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001291 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001292
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001293 hrtimer_start(&apic->lapic_timer.timer,
1294 ktime_add_ns(now, apic->lapic_timer.period),
1295 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001296
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001297 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001298 PRIx64 ", "
1299 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001300 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001301 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001302 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001303 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001304 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001305 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001306 } else if (apic_lvtt_tscdeadline(apic)) {
1307 /* lapic timer in tsc deadline mode */
1308 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1309 u64 ns = 0;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001310 ktime_t expire;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001311 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001312 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001313 unsigned long flags;
1314
1315 if (unlikely(!tscdeadline || !this_tsc_khz))
1316 return;
1317
1318 local_irq_save(flags);
1319
1320 now = apic->lapic_timer.timer.base->get_time();
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001321 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001322 if (likely(tscdeadline > guest_tsc)) {
1323 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1324 do_div(ns, this_tsc_khz);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001325 expire = ktime_add_ns(now, ns);
1326 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001327 hrtimer_start(&apic->lapic_timer.timer,
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001328 expire, HRTIMER_MODE_ABS);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001329 } else
1330 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001331
1332 local_irq_restore(flags);
1333 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001334}
1335
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001336static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1337{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001338 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001339
Radim Krčmář59fd1322015-06-30 22:19:16 +02001340 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1341 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1342 if (lvt0_in_nmi_mode) {
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001343 apic_debug("Receive NMI setting on APIC_LVT0 "
1344 "for cpu %d\n", apic->vcpu->vcpu_id);
Radim Krčmář42720132015-07-01 15:31:49 +02001345 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001346 } else
1347 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1348 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001349}
1350
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001351static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001352{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001353 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001354
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001355 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001356
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001357 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001358 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001359 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001360 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001361 else
1362 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001363 break;
1364
1365 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001366 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001367 apic_set_tpr(apic, val & 0xff);
1368 break;
1369
1370 case APIC_EOI:
1371 apic_set_eoi(apic);
1372 break;
1373
1374 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001375 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001376 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001377 else
1378 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001379 break;
1380
1381 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001382 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001383 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001384 recalculate_apic_map(apic->vcpu->kvm);
1385 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001386 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001387 break;
1388
Gleb Natapovfc61b802009-07-05 17:39:35 +03001389 case APIC_SPIV: {
1390 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001391 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001392 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001393 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001394 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1395 int i;
1396 u32 lvt_val;
1397
1398 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001399 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001400 APIC_LVTT + 0x10 * i);
1401 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1402 lvt_val | APIC_LVT_MASKED);
1403 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001404 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001405 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001406
1407 }
1408 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001409 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001410 case APIC_ICR:
1411 /* No delay here, so we always clear the pending bit */
1412 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1413 apic_send_ipi(apic);
1414 break;
1415
1416 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001417 if (!apic_x2apic_mode(apic))
1418 val &= 0xff000000;
1419 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001420 break;
1421
Jan Kiszka23930f92008-09-26 09:30:52 +02001422 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001423 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001424 case APIC_LVTTHMR:
1425 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001426 case APIC_LVT1:
1427 case APIC_LVTERR:
1428 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001429 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001430 val |= APIC_LVT_MASKED;
1431
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001432 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1433 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001434
1435 break;
1436
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001437 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001438 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001439 val |= APIC_LVT_MASKED;
1440 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1441 apic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001442 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001443 break;
1444
Eddie Dong97222cc2007-09-12 10:58:04 +03001445 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001446 if (apic_lvtt_tscdeadline(apic))
1447 break;
1448
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001449 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001450 apic_set_reg(apic, APIC_TMICT, val);
1451 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001452 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001453
1454 case APIC_TDCR:
1455 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001456 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001457 apic_set_reg(apic, APIC_TDCR, val);
1458 update_divide_count(apic);
1459 break;
1460
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001461 case APIC_ESR:
1462 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001463 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001464 ret = 1;
1465 }
1466 break;
1467
1468 case APIC_SELF_IPI:
1469 if (apic_x2apic_mode(apic)) {
1470 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1471 } else
1472 ret = 1;
1473 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001474 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001475 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001476 break;
1477 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001478 if (ret)
1479 apic_debug("Local APIC Write to read-only register %x\n", reg);
1480 return ret;
1481}
1482
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001483static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001484 gpa_t address, int len, const void *data)
1485{
1486 struct kvm_lapic *apic = to_lapic(this);
1487 unsigned int offset = address - apic->base_address;
1488 u32 val;
1489
1490 if (!apic_mmio_in_range(apic, address))
1491 return -EOPNOTSUPP;
1492
1493 /*
1494 * APIC register must be aligned on 128-bits boundary.
1495 * 32/64/128 bits registers must be accessed thru 32 bits.
1496 * Refer SDM 8.4.1
1497 */
1498 if (len != 4 || (offset & 0xf)) {
1499 /* Don't shout loud, $infamous_os would cause only noise. */
1500 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001501 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001502 }
1503
1504 val = *(u32*)data;
1505
1506 /* too common printing */
1507 if (offset != APIC_EOI)
1508 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1509 "0x%x\n", __func__, offset, len, val);
1510
1511 apic_reg_write(apic, offset & 0xff0, val);
1512
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001513 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001514}
1515
Kevin Tian58fbbf22011-08-30 13:56:17 +03001516void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1517{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001518 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001519 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1520}
1521EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1522
Yang Zhang83d4c282013-01-25 10:18:49 +08001523/* emulate APIC access in a trap manner */
1524void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1525{
1526 u32 val = 0;
1527
1528 /* hw has done the conditional check and inst decode */
1529 offset &= 0xff0;
1530
1531 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1532
1533 /* TODO: optimize to just emulate side effect w/o one more write */
1534 apic_reg_write(vcpu->arch.apic, offset, val);
1535}
1536EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1537
Rusty Russelld5894442007-10-08 10:48:30 +10001538void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001539{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001540 struct kvm_lapic *apic = vcpu->arch.apic;
1541
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001542 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001543 return;
1544
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001545 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001546
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001547 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1548 static_key_slow_dec_deferred(&apic_hw_disabled);
1549
Radim Krčmáře4627552014-10-30 15:06:45 +01001550 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001551 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001552
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001553 if (apic->regs)
1554 free_page((unsigned long)apic->regs);
1555
1556 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001557}
1558
1559/*
1560 *----------------------------------------------------------------------
1561 * LAPIC interface
1562 *----------------------------------------------------------------------
1563 */
1564
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001565u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1566{
1567 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001568
Gleb Natapovc48f1492012-08-05 15:58:33 +03001569 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001570 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001571 return 0;
1572
1573 return apic->lapic_timer.tscdeadline;
1574}
1575
1576void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1577{
1578 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001579
Gleb Natapovc48f1492012-08-05 15:58:33 +03001580 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001581 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001582 return;
1583
1584 hrtimer_cancel(&apic->lapic_timer.timer);
1585 apic->lapic_timer.tscdeadline = data;
1586 start_apic_timer(apic);
1587}
1588
Eddie Dong97222cc2007-09-12 10:58:04 +03001589void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1590{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001591 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001592
Gleb Natapovc48f1492012-08-05 15:58:33 +03001593 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001594 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001595
Avi Kivityb93463a2007-10-25 16:52:32 +02001596 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001597 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001598}
1599
1600u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1601{
Eddie Dong97222cc2007-09-12 10:58:04 +03001602 u64 tpr;
1603
Gleb Natapovc48f1492012-08-05 15:58:33 +03001604 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001605 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001606
Gleb Natapovc48f1492012-08-05 15:58:33 +03001607 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001608
1609 return (tpr & 0xf0) >> 4;
1610}
1611
1612void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1613{
Yang Zhang8d146952013-01-25 10:18:50 +08001614 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001615 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001616
1617 if (!apic) {
1618 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001619 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001620 return;
1621 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001622
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001623 vcpu->arch.apic_base = value;
1624
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001625 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001626 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001627 if (value & MSR_IA32_APICBASE_ENABLE)
1628 static_key_slow_dec_deferred(&apic_hw_disabled);
1629 else
1630 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001631 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001632 }
1633
Yang Zhang8d146952013-01-25 10:18:50 +08001634 if ((old_value ^ value) & X2APIC_ENABLE) {
1635 if (value & X2APIC_ENABLE) {
Radim Krčmář257b9a52015-05-22 18:45:11 +02001636 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
Yang Zhang8d146952013-01-25 10:18:50 +08001637 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1638 } else
1639 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001640 }
Yang Zhang8d146952013-01-25 10:18:50 +08001641
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001642 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001643 MSR_IA32_APICBASE_BASE;
1644
Nadav Amitdb324fe2014-11-02 11:54:59 +02001645 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1646 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1647 pr_warn_once("APIC base relocation is unsupported by KVM");
1648
Eddie Dong97222cc2007-09-12 10:58:04 +03001649 /* with FSB delivery interrupt, we can restart APIC functionality */
1650 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001651 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001652
1653}
1654
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001655void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03001656{
1657 struct kvm_lapic *apic;
1658 int i;
1659
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001660 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001661
1662 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001663 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001664 ASSERT(apic != NULL);
1665
1666 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001667 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001668
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001669 if (!init_event)
1670 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001671 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001672
1673 for (i = 0; i < APIC_LVT_NUM; i++)
1674 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001675 apic_update_lvtt(apic);
Paolo Bonzini0da029e2015-07-23 08:24:42 +02001676 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Nadav Amit90de4a12015-04-13 01:53:41 +03001677 apic_set_reg(apic, APIC_LVT0,
1678 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Radim Krčmář59fd1322015-06-30 22:19:16 +02001679 apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03001680
1681 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001682 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001683 apic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02001684 if (!apic_x2apic_mode(apic))
1685 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001686 apic_set_reg(apic, APIC_ESR, 0);
1687 apic_set_reg(apic, APIC_ICR, 0);
1688 apic_set_reg(apic, APIC_ICR2, 0);
1689 apic_set_reg(apic, APIC_TDCR, 0);
1690 apic_set_reg(apic, APIC_TMICT, 0);
1691 for (i = 0; i < 8; i++) {
1692 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1693 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1694 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1695 }
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02001696 apic->irr_pending = kvm_vcpu_apic_vid_enabled(vcpu);
Radim Krčmářf563db42015-02-27 16:32:38 +01001697 apic->isr_count = kvm_x86_ops->hwapic_isr_update ? 1 : 0;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001698 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001699 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001700 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001701 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001702 kvm_lapic_set_base(vcpu,
1703 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001704 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001705 apic_update_ppr(apic);
1706
Gleb Natapove1035712009-03-05 16:34:59 +02001707 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001708 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001709
Nadav Amit98eff522014-06-29 12:28:51 +03001710 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001711 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001712 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001713 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001714}
1715
Eddie Dong97222cc2007-09-12 10:58:04 +03001716/*
1717 *----------------------------------------------------------------------
1718 * timer interface
1719 *----------------------------------------------------------------------
1720 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001721
Avi Kivity2a6eac92012-07-26 18:01:51 +03001722static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001723{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001724 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001725}
1726
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001727int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1728{
Gleb Natapov54e98182012-08-05 15:58:32 +03001729 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001730
Gleb Natapovc48f1492012-08-05 15:58:33 +03001731 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001732 apic_lvt_enabled(apic, APIC_LVTT))
1733 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001734
1735 return 0;
1736}
1737
Avi Kivity89342082011-11-10 14:57:21 +02001738int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001739{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001740 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001741 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001742
Gleb Natapovc48f1492012-08-05 15:58:33 +03001743 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001744 vector = reg & APIC_VECTOR_MASK;
1745 mode = reg & APIC_MODE_MASK;
1746 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001747 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1748 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001749 }
1750 return 0;
1751}
1752
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001753void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001754{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001755 struct kvm_lapic *apic = vcpu->arch.apic;
1756
1757 if (apic)
1758 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001759}
1760
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001761static const struct kvm_io_device_ops apic_mmio_ops = {
1762 .read = apic_mmio_read,
1763 .write = apic_mmio_write,
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001764};
1765
Avi Kivitye9d90d42012-07-26 18:01:50 +03001766static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1767{
1768 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001769 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001770
Radim Krčmář5d87db72014-10-10 19:15:08 +02001771 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001772
Avi Kivity2a6eac92012-07-26 18:01:51 +03001773 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001774 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1775 return HRTIMER_RESTART;
1776 } else
1777 return HRTIMER_NORESTART;
1778}
1779
Eddie Dong97222cc2007-09-12 10:58:04 +03001780int kvm_create_lapic(struct kvm_vcpu *vcpu)
1781{
1782 struct kvm_lapic *apic;
1783
1784 ASSERT(vcpu != NULL);
1785 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1786
1787 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1788 if (!apic)
1789 goto nomem;
1790
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001791 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001792
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001793 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1794 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001795 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1796 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001797 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001798 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001799 apic->vcpu = vcpu;
1800
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001801 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1802 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001803 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001804
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001805 /*
1806 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1807 * thinking that APIC satet has changed.
1808 */
1809 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001810 kvm_lapic_set_base(vcpu,
1811 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001812
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001813 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001814 kvm_lapic_reset(vcpu, false);
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001815 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001816
1817 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001818nomem_free_apic:
1819 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001820nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001821 return -ENOMEM;
1822}
Eddie Dong97222cc2007-09-12 10:58:04 +03001823
1824int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1825{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001826 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001827 int highest_irr;
1828
Gleb Natapovc48f1492012-08-05 15:58:33 +03001829 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001830 return -1;
1831
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001832 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001833 highest_irr = apic_find_highest_irr(apic);
1834 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001835 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001836 return -1;
1837 return highest_irr;
1838}
1839
Qing He40487c62007-09-17 14:47:13 +08001840int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1841{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001842 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001843 int r = 0;
1844
Gleb Natapovc48f1492012-08-05 15:58:33 +03001845 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001846 r = 1;
1847 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1848 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1849 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001850 return r;
1851}
1852
Eddie Dong1b9778d2007-09-03 16:56:58 +03001853void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1854{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001855 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001856
Gleb Natapovc48f1492012-08-05 15:58:33 +03001857 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001858 return;
1859
1860 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001861 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001862 if (apic_lvtt_tscdeadline(apic))
1863 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001864 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001865 }
1866}
1867
Eddie Dong97222cc2007-09-12 10:58:04 +03001868int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1869{
1870 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001871 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001872
1873 if (vector == -1)
1874 return -1;
1875
Wanpeng Li56cc2402014-08-05 12:42:24 +08001876 /*
1877 * We get here even with APIC virtualization enabled, if doing
1878 * nested virtualization and L1 runs with the "acknowledge interrupt
1879 * on exit" mode. Then we cannot inject the interrupt via RVI,
1880 * because the process would deliver it through the IDT.
1881 */
1882
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001883 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001884 apic_update_ppr(apic);
1885 apic_clear_irr(vector, apic);
1886 return vector;
1887}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001888
Gleb Natapov64eb0622012-08-08 15:24:36 +03001889void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1890 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001891{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001892 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001893
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001894 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001895 /* set SPIV separately to get count of SW disabled APICs right */
1896 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1897 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001898 /* call kvm_apic_set_id() to put apic into apic_map */
1899 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001900 kvm_apic_set_version(vcpu);
1901
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001902 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001903 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001904 apic_update_lvtt(apic);
Radim Krčmářdb138562015-06-30 22:19:17 +02001905 apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001906 update_divide_count(apic);
1907 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001908 apic->irr_pending = true;
Radim Krčmářf563db42015-02-27 16:32:38 +01001909 apic->isr_count = kvm_x86_ops->hwapic_isr_update ?
Yang Zhangc7c9c562013-01-25 10:18:51 +08001910 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001911 apic->highest_isr_cache = -1;
Wei Wang4114c272014-11-05 10:53:43 +08001912 if (kvm_x86_ops->hwapic_irr_update)
1913 kvm_x86_ops->hwapic_irr_update(vcpu,
1914 apic_find_highest_irr(apic));
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01001915 if (unlikely(kvm_x86_ops->hwapic_isr_update))
1916 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
1917 apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001918 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07001919 if (ioapic_in_kernel(vcpu->kvm))
1920 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01001921
1922 vcpu->arch.apic_arb_prio = 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001923}
Eddie Donga3d7f852007-09-03 16:15:12 +03001924
Avi Kivity2f52d582008-01-16 12:49:30 +02001925void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001926{
Eddie Donga3d7f852007-09-03 16:15:12 +03001927 struct hrtimer *timer;
1928
Gleb Natapovc48f1492012-08-05 15:58:33 +03001929 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001930 return;
1931
Gleb Natapov54e98182012-08-05 15:58:32 +03001932 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001933 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001934 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001935}
Avi Kivityb93463a2007-10-25 16:52:32 +02001936
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001937/*
1938 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1939 *
1940 * Detect whether guest triggered PV EOI since the
1941 * last entry. If yes, set EOI on guests's behalf.
1942 * Clear PV EOI in guest memory in any case.
1943 */
1944static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1945 struct kvm_lapic *apic)
1946{
1947 bool pending;
1948 int vector;
1949 /*
1950 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1951 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1952 *
1953 * KVM_APIC_PV_EOI_PENDING is unset:
1954 * -> host disabled PV EOI.
1955 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1956 * -> host enabled PV EOI, guest did not execute EOI yet.
1957 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1958 * -> host enabled PV EOI, guest executed EOI.
1959 */
1960 BUG_ON(!pv_eoi_enabled(vcpu));
1961 pending = pv_eoi_get_pending(vcpu);
1962 /*
1963 * Clear pending bit in any case: it will be set again on vmentry.
1964 * While this might not be ideal from performance point of view,
1965 * this makes sure pv eoi is only enabled when we know it's safe.
1966 */
1967 pv_eoi_clr_pending(vcpu);
1968 if (pending)
1969 return;
1970 vector = apic_set_eoi(apic);
1971 trace_kvm_pv_eoi(apic, vector);
1972}
1973
Avi Kivityb93463a2007-10-25 16:52:32 +02001974void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1975{
1976 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001977
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001978 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1979 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1980
Gleb Natapov41383772012-04-19 14:06:29 +03001981 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001982 return;
1983
Nicholas Krause603242a2015-08-05 10:44:40 -04001984 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1985 sizeof(u32)))
1986 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02001987
1988 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1989}
1990
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001991/*
1992 * apic_sync_pv_eoi_to_guest - called before vmentry
1993 *
1994 * Detect whether it's safe to enable PV EOI and
1995 * if yes do so.
1996 */
1997static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1998 struct kvm_lapic *apic)
1999{
2000 if (!pv_eoi_enabled(vcpu) ||
2001 /* IRR set or many bits in ISR: could be nested. */
2002 apic->irr_pending ||
2003 /* Cache not set: could be safe but we don't bother. */
2004 apic->highest_isr_cache == -1 ||
2005 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002006 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002007 /*
2008 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2009 * so we need not do anything here.
2010 */
2011 return;
2012 }
2013
2014 pv_eoi_set_pending(apic->vcpu);
2015}
2016
Avi Kivityb93463a2007-10-25 16:52:32 +02002017void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2018{
2019 u32 data, tpr;
2020 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002021 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002022
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002023 apic_sync_pv_eoi_to_guest(vcpu, apic);
2024
Gleb Natapov41383772012-04-19 14:06:29 +03002025 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002026 return;
2027
Gleb Natapovc48f1492012-08-05 15:58:33 +03002028 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002029 max_irr = apic_find_highest_irr(apic);
2030 if (max_irr < 0)
2031 max_irr = 0;
2032 max_isr = apic_find_highest_isr(apic);
2033 if (max_isr < 0)
2034 max_isr = 0;
2035 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2036
Andy Honigfda4e2e2013-11-20 10:23:22 -08002037 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2038 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002039}
2040
Andy Honigfda4e2e2013-11-20 10:23:22 -08002041int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002042{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002043 if (vapic_addr) {
2044 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2045 &vcpu->arch.apic->vapic_cache,
2046 vapic_addr, sizeof(u32)))
2047 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002048 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002049 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002050 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002051 }
2052
2053 vcpu->arch.apic->vapic_addr = vapic_addr;
2054 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002055}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002056
2057int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2058{
2059 struct kvm_lapic *apic = vcpu->arch.apic;
2060 u32 reg = (msr - APIC_BASE_MSR) << 4;
2061
Paolo Bonzini35754c92015-07-29 12:05:37 +02002062 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002063 return 1;
2064
Nadav Amitc69d3d92014-11-26 17:56:25 +02002065 if (reg == APIC_ICR2)
2066 return 1;
2067
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002068 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002069 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002070 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2071 return apic_reg_write(apic, reg, (u32)data);
2072}
2073
2074int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2075{
2076 struct kvm_lapic *apic = vcpu->arch.apic;
2077 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2078
Paolo Bonzini35754c92015-07-29 12:05:37 +02002079 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002080 return 1;
2081
Nadav Amitc69d3d92014-11-26 17:56:25 +02002082 if (reg == APIC_DFR || reg == APIC_ICR2) {
2083 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
2084 reg);
2085 return 1;
2086 }
2087
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002088 if (apic_reg_read(apic, reg, 4, &low))
2089 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002090 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002091 apic_reg_read(apic, APIC_ICR2, 4, &high);
2092
2093 *data = (((u64)high) << 32) | low;
2094
2095 return 0;
2096}
Gleb Natapov10388a02010-01-17 15:51:23 +02002097
2098int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2099{
2100 struct kvm_lapic *apic = vcpu->arch.apic;
2101
Gleb Natapovc48f1492012-08-05 15:58:33 +03002102 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002103 return 1;
2104
2105 /* if this is ICR write vector before command */
2106 if (reg == APIC_ICR)
2107 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2108 return apic_reg_write(apic, reg, (u32)data);
2109}
2110
2111int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2112{
2113 struct kvm_lapic *apic = vcpu->arch.apic;
2114 u32 low, high = 0;
2115
Gleb Natapovc48f1492012-08-05 15:58:33 +03002116 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002117 return 1;
2118
2119 if (apic_reg_read(apic, reg, 4, &low))
2120 return 1;
2121 if (reg == APIC_ICR)
2122 apic_reg_read(apic, APIC_ICR2, 4, &high);
2123
2124 *data = (((u64)high) << 32) | low;
2125
2126 return 0;
2127}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002128
2129int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2130{
2131 u64 addr = data & ~KVM_MSR_ENABLED;
2132 if (!IS_ALIGNED(addr, 4))
2133 return 1;
2134
2135 vcpu->arch.pv_eoi.msr_val = data;
2136 if (!pv_eoi_enabled(vcpu))
2137 return 0;
2138 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002139 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002140}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002141
Jan Kiszka66450a22013-03-13 12:42:34 +01002142void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2143{
2144 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002145 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002146 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002147
Gleb Natapov299018f2013-06-03 11:30:02 +03002148 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002149 return;
2150
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002151 /*
2152 * INITs are latched while in SMM. Because an SMM CPU cannot
2153 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
2154 * and delay processing of INIT until the next RSM.
2155 */
2156 if (is_smm(vcpu)) {
2157 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2158 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2159 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2160 return;
2161 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002162
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002163 pe = xchg(&apic->pending_events, 0);
Gleb Natapov299018f2013-06-03 11:30:02 +03002164 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002165 kvm_lapic_reset(vcpu, true);
2166 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002167 if (kvm_vcpu_is_bsp(apic->vcpu))
2168 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2169 else
2170 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2171 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002172 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002173 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2174 /* evaluate pending_events before reading the vector */
2175 smp_rmb();
2176 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002177 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002178 vcpu->vcpu_id, sipi_vector);
2179 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2180 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2181 }
2182}
2183
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002184void kvm_lapic_init(void)
2185{
2186 /* do not patch jump label more than once per second */
2187 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002188 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002189}