blob: 73e51abca21d81d0c66386a867751d603bb54fb6 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Eddie Dong97222cc2007-09-12 10:58:04 +03002
3/*
4 * Local APIC virtualization
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
7 * Copyright (C) 2007 Novell
8 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +030010 *
11 * Authors:
12 * Dor Laor <dor.laor@qumranet.com>
13 * Gregory Haskins <ghaskins@novell.com>
14 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
15 *
16 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
Eddie Dong97222cc2007-09-12 10:58:04 +030017 */
18
Avi Kivityedf88412007-12-16 11:02:48 +020019#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030020#include <linux/kvm.h>
21#include <linux/mm.h>
22#include <linux/highmem.h>
23#include <linux/smp.h>
24#include <linux/hrtimer.h>
25#include <linux/io.h>
Paul Gortmaker1767e932016-07-13 20:19:00 -040026#include <linux/export.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070027#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030029#include <asm/processor.h>
30#include <asm/msr.h>
31#include <asm/page.h>
32#include <asm/current.h>
33#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050034#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070035#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030036#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030038#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030039#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030040#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020041#include "cpuid.h"
Andrey Smetanin5c9194122015-11-10 15:36:34 +030042#include "hyperv.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
Eddie Dong97222cc2007-09-12 10:58:04 +030055/* 14 is the version for Xeon and Pentium 8.4.8*/
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -050056#define APIC_VERSION (0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
Eddie Dong97222cc2007-09-12 10:58:04 +030057#define LAPIC_MMIO_LENGTH (1 << 12)
58/* followed define is not in apicdef.h */
Eddie Dong97222cc2007-09-12 10:58:04 +030059#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090060#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030061
Wanpeng Lid0f5a862019-09-17 16:16:26 +080062static bool lapic_timer_advance_dynamic __read_mostly;
Wanpeng Lia0f00372019-09-26 08:54:03 +080063#define LAPIC_TIMER_ADVANCE_ADJUST_MIN 100 /* clock cycles */
64#define LAPIC_TIMER_ADVANCE_ADJUST_MAX 10000 /* clock cycles */
65#define LAPIC_TIMER_ADVANCE_NS_INIT 1000
66#define LAPIC_TIMER_ADVANCE_NS_MAX 5000
Wanpeng Li3b8a5df2018-10-09 09:02:08 +080067/* step-by-step approximation to mitigate fluctuation */
68#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8
69
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030070static inline int apic_test_vector(int vec, void *bitmap)
71{
72 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
73}
74
Yang Zhang10606912013-04-11 19:21:38 +080075bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
76{
77 struct kvm_lapic *apic = vcpu->arch.apic;
78
79 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
80 apic_test_vector(vector, apic->regs + APIC_IRR);
81}
82
Michael S. Tsirkin8680b942012-06-24 19:24:26 +030083static inline int __apic_test_and_set_vector(int vec, void *bitmap)
84{
85 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86}
87
88static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
89{
90 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
91}
92
Gleb Natapovc5cc4212012-08-05 15:58:30 +030093struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +030094struct static_key_deferred apic_sw_disabled __read_mostly;
95
Eddie Dong97222cc2007-09-12 10:58:04 +030096static inline int apic_enabled(struct kvm_lapic *apic)
97{
Gleb Natapovc48f1492012-08-05 15:58:33 +030098 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +030099}
100
Eddie Dong97222cc2007-09-12 10:58:04 +0300101#define LVT_MASK \
102 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
103
104#define LINT_MASK \
105 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
106 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
107
Radim Krčmář6e500432016-12-15 18:06:46 +0100108static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
109{
110 return apic->vcpu->vcpu_id;
111}
112
Paolo Bonzini199a8b82020-05-05 06:45:35 -0400113static bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
Wanpeng Li0c5f81d2019-07-06 09:26:51 +0800114{
115 return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
116}
Paolo Bonzini199a8b82020-05-05 06:45:35 -0400117
118bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu)
119{
120 return kvm_x86_ops.set_hv_timer
121 && !(kvm_mwait_in_guest(vcpu->kvm) ||
122 kvm_can_post_timer_interrupt(vcpu));
123}
124EXPORT_SYMBOL_GPL(kvm_can_use_hv_timer);
Wanpeng Li0c5f81d2019-07-06 09:26:51 +0800125
126static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
127{
128 return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
129}
130
Radim Krčmáře45115b2016-07-12 22:09:19 +0200131static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
132 u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
133 switch (map->mode) {
134 case KVM_APIC_MODE_X2APIC: {
135 u32 offset = (dest_id >> 16) * 16;
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200136 u32 max_apic_id = map->max_apic_id;
Radim Krčmář3548a252015-02-12 19:41:33 +0100137
Radim Krčmáře45115b2016-07-12 22:09:19 +0200138 if (offset <= max_apic_id) {
139 u8 cluster_size = min(max_apic_id - offset + 1, 16U);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100140
Paolo Bonzini1d487e92019-04-11 11:16:47 +0200141 offset = array_index_nospec(offset, map->max_apic_id + 1);
Radim Krčmáře45115b2016-07-12 22:09:19 +0200142 *cluster = &map->phys_map[offset];
143 *mask = dest_id & (0xffff >> (16 - cluster_size));
144 } else {
145 *mask = 0;
146 }
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100147
Radim Krčmáře45115b2016-07-12 22:09:19 +0200148 return true;
149 }
150 case KVM_APIC_MODE_XAPIC_FLAT:
151 *cluster = map->xapic_flat_map;
152 *mask = dest_id & 0xff;
153 return true;
154 case KVM_APIC_MODE_XAPIC_CLUSTER:
Radim Krčmář444fdad2016-11-22 20:20:14 +0100155 *cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
Radim Krčmáře45115b2016-07-12 22:09:19 +0200156 *mask = dest_id & 0xf;
157 return true;
158 default:
159 /* Not optimized. */
160 return false;
161 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300162}
163
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200164static void kvm_apic_map_free(struct rcu_head *rcu)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100165{
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200166 struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100167
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200168 kvfree(map);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100169}
170
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800171void kvm_recalculate_apic_map(struct kvm *kvm)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300172{
173 struct kvm_apic_map *new, *old = NULL;
174 struct kvm_vcpu *vcpu;
175 int i;
Radim Krčmář6e500432016-12-15 18:06:46 +0100176 u32 max_id = 255; /* enough space for any xAPIC ID */
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300177
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800178 if (!kvm->arch.apic_map_dirty) {
179 /*
180 * Read kvm->arch.apic_map_dirty before
181 * kvm->arch.apic_map
182 */
183 smp_rmb();
184 return;
185 }
186
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300187 mutex_lock(&kvm->arch.apic_map_lock);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800188 if (!kvm->arch.apic_map_dirty) {
189 /* Someone else has updated the map. */
190 mutex_unlock(&kvm->arch.apic_map_lock);
191 return;
192 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300193
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200194 kvm_for_each_vcpu(i, vcpu, kvm)
195 if (kvm_apic_present(vcpu))
Radim Krčmář6e500432016-12-15 18:06:46 +0100196 max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200197
Michal Hockoa7c3e902017-05-08 15:57:09 -0700198 new = kvzalloc(sizeof(struct kvm_apic_map) +
Ben Gardon254272c2019-02-11 11:02:50 -0800199 sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
200 GFP_KERNEL_ACCOUNT);
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200201
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300202 if (!new)
203 goto out;
204
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200205 new->max_apic_id = max_id;
206
Nadav Amit173beed2014-11-02 11:54:54 +0200207 kvm_for_each_vcpu(i, vcpu, kvm) {
208 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmáře45115b2016-07-12 22:09:19 +0200209 struct kvm_lapic **cluster;
210 u16 mask;
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100211 u32 ldr;
212 u8 xapic_id;
213 u32 x2apic_id;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300214
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100215 if (!kvm_apic_present(vcpu))
216 continue;
217
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100218 xapic_id = kvm_xapic_id(apic);
219 x2apic_id = kvm_x2apic_id(apic);
220
221 /* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
222 if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
223 x2apic_id <= new->max_apic_id)
224 new->phys_map[x2apic_id] = apic;
225 /*
226 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
227 * prevent them from masking VCPUs with APIC ID <= 0xff.
228 */
229 if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
230 new->phys_map[xapic_id] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100231
Radim Krcmarb14c8762019-08-13 23:37:37 -0400232 if (!kvm_apic_sw_enabled(apic))
233 continue;
234
Radim Krčmář6e500432016-12-15 18:06:46 +0100235 ldr = kvm_lapic_get_reg(apic, APIC_LDR);
236
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100237 if (apic_x2apic_mode(apic)) {
238 new->mode |= KVM_APIC_MODE_X2APIC;
239 } else if (ldr) {
240 ldr = GET_APIC_LOGICAL_ID(ldr);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500241 if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100242 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
243 else
244 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
245 }
246
Radim Krčmáře45115b2016-07-12 22:09:19 +0200247 if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
Radim Krčmář3548a252015-02-12 19:41:33 +0100248 continue;
249
Radim Krčmáře45115b2016-07-12 22:09:19 +0200250 if (mask)
251 cluster[ffs(mask) - 1] = apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300252 }
253out:
254 old = rcu_dereference_protected(kvm->arch.apic_map,
255 lockdep_is_held(&kvm->arch.apic_map_lock));
256 rcu_assign_pointer(kvm->arch.apic_map, new);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800257 /*
258 * Write kvm->arch.apic_map before
259 * clearing apic->apic_map_dirty
260 */
261 smp_wmb();
262 kvm->arch.apic_map_dirty = false;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300263 mutex_unlock(&kvm->arch.apic_map_lock);
264
265 if (old)
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200266 call_rcu(&old->rcu, kvm_apic_map_free);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800267
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700268 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300269}
270
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300271static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
272{
Radim Krčmáře4627552014-10-30 15:06:45 +0100273 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300274
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500275 kvm_lapic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100276
277 if (enabled != apic->sw_enabled) {
278 apic->sw_enabled = enabled;
Peng Haoeb1ff0a2018-12-04 17:42:50 +0800279 if (enabled)
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300280 static_key_slow_dec_deferred(&apic_sw_disabled);
Peng Haoeb1ff0a2018-12-04 17:42:50 +0800281 else
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300282 static_key_slow_inc(&apic_sw_disabled.key);
Radim Krcmarb14c8762019-08-13 23:37:37 -0400283
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800284 apic->vcpu->kvm->arch.apic_map_dirty = true;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300285 }
286}
287
Radim Krčmářa92e2542016-07-12 22:09:22 +0200288static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300289{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500290 kvm_lapic_set_reg(apic, APIC_ID, id << 24);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800291 apic->vcpu->kvm->arch.apic_map_dirty = true;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300292}
293
294static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
295{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500296 kvm_lapic_set_reg(apic, APIC_LDR, id);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800297 apic->vcpu->kvm->arch.apic_map_dirty = true;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300298}
299
Dr. David Alan Gilberte872fa92017-11-17 11:52:49 +0000300static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
301{
302 return ((id >> 4) << 16) | (1 << (id & 0xf));
303}
304
Radim Krčmářa92e2542016-07-12 22:09:22 +0200305static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
Radim Krčmář257b9a52015-05-22 18:45:11 +0200306{
Dr. David Alan Gilberte872fa92017-11-17 11:52:49 +0000307 u32 ldr = kvm_apic_calc_x2apic_ldr(id);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200308
Radim Krčmář6e500432016-12-15 18:06:46 +0100309 WARN_ON_ONCE(id != apic->vcpu->vcpu_id);
310
Radim Krčmářa92e2542016-07-12 22:09:22 +0200311 kvm_lapic_set_reg(apic, APIC_ID, id);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500312 kvm_lapic_set_reg(apic, APIC_LDR, ldr);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800313 apic->vcpu->kvm->arch.apic_map_dirty = true;
Radim Krčmář257b9a52015-05-22 18:45:11 +0200314}
315
Eddie Dong97222cc2007-09-12 10:58:04 +0300316static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
317{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500318 return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300319}
320
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800321static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
322{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100323 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800324}
325
Eddie Dong97222cc2007-09-12 10:58:04 +0300326static inline int apic_lvtt_period(struct kvm_lapic *apic)
327{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100328 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800329}
330
331static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
332{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100333 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300334}
335
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200336static inline int apic_lvt_nmi_mode(u32 lvt_val)
337{
338 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
339}
340
Gleb Natapovfc61b802009-07-05 17:39:35 +0300341void kvm_apic_set_version(struct kvm_vcpu *vcpu)
342{
343 struct kvm_lapic *apic = vcpu->arch.apic;
344 struct kvm_cpuid_entry2 *feat;
345 u32 v = APIC_VERSION;
346
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100347 if (!lapic_in_kernel(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300348 return;
349
Vitaly Kuznetsov0bcc3fb2018-02-09 14:01:33 +0100350 /*
351 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
352 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
353 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
354 * version first and level-triggered interrupts never get EOIed in
355 * IOAPIC.
356 */
Gleb Natapovfc61b802009-07-05 17:39:35 +0300357 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
Vitaly Kuznetsov0bcc3fb2018-02-09 14:01:33 +0100358 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
359 !ioapic_in_kernel(vcpu->kvm))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300360 v |= APIC_LVR_DIRECTED_EOI;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500361 kvm_lapic_set_reg(apic, APIC_LVR, v);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300362}
363
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500364static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800365 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300366 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
367 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
368 LINT_MASK, LINT_MASK, /* LVT0-1 */
369 LVT_MASK /* LVTERR */
370};
371
372static int find_highest_vector(void *bitmap)
373{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900374 int vec;
375 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300376
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900377 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
378 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
379 reg = bitmap + REG_POS(vec);
380 if (*reg)
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100381 return __fls(*reg) + vec;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900382 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300383
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900384 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300385}
386
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300387static u8 count_vectors(void *bitmap)
388{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900389 int vec;
390 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300391 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900392
393 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
394 reg = bitmap + REG_POS(vec);
395 count += hweight32(*reg);
396 }
397
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300398 return count;
399}
400
Liran Alone7387b02017-12-24 18:12:54 +0200401bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
Yang Zhanga20ed542013-04-11 19:25:15 +0800402{
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100403 u32 i, vec;
Liran Alone7387b02017-12-24 18:12:54 +0200404 u32 pir_val, irr_val, prev_irr_val;
405 int max_updated_irr;
406
407 max_updated_irr = -1;
408 *max_irr = -1;
Yang Zhanga20ed542013-04-11 19:25:15 +0800409
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100410 for (i = vec = 0; i <= 7; i++, vec += 32) {
Paolo Bonziniad361092016-09-20 16:15:05 +0200411 pir_val = READ_ONCE(pir[i]);
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100412 irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
Paolo Bonziniad361092016-09-20 16:15:05 +0200413 if (pir_val) {
Liran Alone7387b02017-12-24 18:12:54 +0200414 prev_irr_val = irr_val;
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100415 irr_val |= xchg(&pir[i], 0);
416 *((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
Liran Alone7387b02017-12-24 18:12:54 +0200417 if (prev_irr_val != irr_val) {
418 max_updated_irr =
419 __fls(irr_val ^ prev_irr_val) + vec;
420 }
Paolo Bonziniad361092016-09-20 16:15:05 +0200421 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100422 if (irr_val)
Liran Alone7387b02017-12-24 18:12:54 +0200423 *max_irr = __fls(irr_val) + vec;
Yang Zhanga20ed542013-04-11 19:25:15 +0800424 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100425
Liran Alone7387b02017-12-24 18:12:54 +0200426 return ((max_updated_irr != -1) &&
427 (max_updated_irr == *max_irr));
Yang Zhanga20ed542013-04-11 19:25:15 +0800428}
Wincy Van705699a2015-02-03 23:58:17 +0800429EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
430
Liran Alone7387b02017-12-24 18:12:54 +0200431bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
Wincy Van705699a2015-02-03 23:58:17 +0800432{
433 struct kvm_lapic *apic = vcpu->arch.apic;
434
Liran Alone7387b02017-12-24 18:12:54 +0200435 return __kvm_apic_update_irr(pir, apic->regs, max_irr);
Wincy Van705699a2015-02-03 23:58:17 +0800436}
Yang Zhanga20ed542013-04-11 19:25:15 +0800437EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
438
Gleb Natapov33e4c682009-06-11 11:06:51 +0300439static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300440{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300441 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300442}
443
444static inline int apic_find_highest_irr(struct kvm_lapic *apic)
445{
446 int result;
447
Yang Zhangc7c9c562013-01-25 10:18:51 +0800448 /*
449 * Note that irr_pending is just a hint. It will be always
450 * true with virtual interrupt delivery enabled.
451 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300452 if (!apic->irr_pending)
453 return -1;
454
455 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300456 ASSERT(result == -1 || result >= 16);
457
458 return result;
459}
460
Gleb Natapov33e4c682009-06-11 11:06:51 +0300461static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
462{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800463 struct kvm_vcpu *vcpu;
464
465 vcpu = apic->vcpu;
466
Andrey Smetanind62caab2015-11-10 15:36:33 +0300467 if (unlikely(vcpu->arch.apicv_active)) {
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100468 /* need to update RVI */
Wei Yangee171d22019-03-31 19:17:22 -0700469 kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
Sean Christophersonafaf0b22020-03-21 13:26:00 -0700470 kvm_x86_ops.hwapic_irr_update(vcpu,
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100471 apic_find_highest_irr(apic));
Nadav Amitf210f752014-11-16 23:49:07 +0200472 } else {
473 apic->irr_pending = false;
Wei Yangee171d22019-03-31 19:17:22 -0700474 kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200475 if (apic_search_irr(apic) != -1)
476 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800477 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300478}
479
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300480static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
481{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800482 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200483
Wanpeng Li56cc2402014-08-05 12:42:24 +0800484 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
485 return;
486
487 vcpu = apic->vcpu;
488
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300489 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800490 * With APIC virtualization enabled, all caching is disabled
491 * because the processor can modify ISR under the hood. Instead
492 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300493 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300494 if (unlikely(vcpu->arch.apicv_active))
Sean Christophersonafaf0b22020-03-21 13:26:00 -0700495 kvm_x86_ops.hwapic_isr_update(vcpu, vec);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800496 else {
497 ++apic->isr_count;
498 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
499 /*
500 * ISR (in service register) bit is set when injecting an interrupt.
501 * The highest vector is injected. Thus the latest bit set matches
502 * the highest bit in ISR.
503 */
504 apic->highest_isr_cache = vec;
505 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300506}
507
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200508static inline int apic_find_highest_isr(struct kvm_lapic *apic)
509{
510 int result;
511
512 /*
513 * Note that isr_count is always 1, and highest_isr_cache
514 * is always -1, with APIC virtualization enabled.
515 */
516 if (!apic->isr_count)
517 return -1;
518 if (likely(apic->highest_isr_cache != -1))
519 return apic->highest_isr_cache;
520
521 result = find_highest_vector(apic->regs + APIC_ISR);
522 ASSERT(result == -1 || result >= 16);
523
524 return result;
525}
526
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300527static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
528{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200529 struct kvm_vcpu *vcpu;
530 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
531 return;
532
533 vcpu = apic->vcpu;
534
535 /*
536 * We do get here for APIC virtualization enabled if the guest
537 * uses the Hyper-V APIC enlightenment. In this case we may need
538 * to trigger a new interrupt delivery by writing the SVI field;
539 * on the other hand isr_count and highest_isr_cache are unused
540 * and must be left alone.
541 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300542 if (unlikely(vcpu->arch.apicv_active))
Sean Christophersonafaf0b22020-03-21 13:26:00 -0700543 kvm_x86_ops.hwapic_isr_update(vcpu,
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200544 apic_find_highest_isr(apic));
545 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300546 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200547 BUG_ON(apic->isr_count < 0);
548 apic->highest_isr_cache = -1;
549 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300550}
551
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800552int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
553{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300554 /* This may race with setting of irr in __apic_accept_irq() and
555 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
556 * will cause vmexit immediately and the value will be recalculated
557 * on the next vmentry.
558 */
Paolo Bonzinif8543d62016-01-08 13:42:24 +0100559 return apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800560}
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100561EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800562
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200563static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800564 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100565 struct dest_map *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200566
Yang Zhangb4f22252013-04-11 19:21:37 +0800567int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100568 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300569{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800570 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800571
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200572 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800573 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300574}
575
Miaohe Lin1a686232019-11-09 17:46:49 +0800576static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
577 struct kvm_lapic_irq *irq, u32 min)
578{
579 int i, count = 0;
580 struct kvm_vcpu *vcpu;
581
582 if (min > map->max_apic_id)
583 return 0;
584
585 for_each_set_bit(i, ipi_bitmap,
586 min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
587 if (map->phys_map[min + i]) {
588 vcpu = map->phys_map[min + i]->vcpu;
589 count += kvm_apic_set_irq(vcpu, irq, NULL);
590 }
591 }
592
593 return count;
594}
595
Wanpeng Li4180bf12018-07-23 14:39:54 +0800596int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
Wanpeng Libdf7ffc2018-08-30 10:03:30 +0800597 unsigned long ipi_bitmap_high, u32 min,
Wanpeng Li4180bf12018-07-23 14:39:54 +0800598 unsigned long icr, int op_64_bit)
599{
Wanpeng Li4180bf12018-07-23 14:39:54 +0800600 struct kvm_apic_map *map;
Wanpeng Li4180bf12018-07-23 14:39:54 +0800601 struct kvm_lapic_irq irq = {0};
602 int cluster_size = op_64_bit ? 64 : 32;
Miaohe Lin1a686232019-11-09 17:46:49 +0800603 int count;
604
605 if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
606 return -KVM_EINVAL;
Wanpeng Li4180bf12018-07-23 14:39:54 +0800607
608 irq.vector = icr & APIC_VECTOR_MASK;
609 irq.delivery_mode = icr & APIC_MODE_MASK;
610 irq.level = (icr & APIC_INT_ASSERT) != 0;
611 irq.trig_mode = icr & APIC_INT_LEVELTRIG;
612
Wanpeng Li4180bf12018-07-23 14:39:54 +0800613 rcu_read_lock();
614 map = rcu_dereference(kvm->arch.apic_map);
615
Miaohe Lin1a686232019-11-09 17:46:49 +0800616 count = -EOPNOTSUPP;
617 if (likely(map)) {
618 count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
619 min += cluster_size;
620 count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
Wanpeng Li38ab0122018-11-20 09:39:30 +0800621 }
622
Wanpeng Li4180bf12018-07-23 14:39:54 +0800623 rcu_read_unlock();
624 return count;
625}
626
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300627static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
628{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200629
630 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
631 sizeof(val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300632}
633
634static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
635{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200636
637 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
638 sizeof(*val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300639}
640
641static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
642{
643 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
644}
645
646static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
647{
648 u8 val;
Miaohe Lin23520b22020-02-21 22:04:46 +0800649 if (pv_eoi_get_user(vcpu, &val) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800650 printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800651 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Miaohe Lin23520b22020-02-21 22:04:46 +0800652 return false;
653 }
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300654 return val & 0x1;
655}
656
657static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
658{
659 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800660 printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800661 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300662 return;
663 }
664 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
665}
666
667static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
668{
669 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800670 printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800671 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300672 return;
673 }
674 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
675}
676
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100677static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
678{
Paolo Bonzini3d927892016-12-19 13:29:03 +0100679 int highest_irr;
Liran Alonfa59cc02017-12-24 18:12:53 +0200680 if (apic->vcpu->arch.apicv_active)
Sean Christophersonafaf0b22020-03-21 13:26:00 -0700681 highest_irr = kvm_x86_ops.sync_pir_to_irr(apic->vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100682 else
683 highest_irr = apic_find_highest_irr(apic);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100684 if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
685 return -1;
686 return highest_irr;
687}
688
689static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
Eddie Dong97222cc2007-09-12 10:58:04 +0300690{
Avi Kivity3842d132010-07-27 12:30:24 +0300691 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300692 int isr;
693
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500694 old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
695 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300696 isr = apic_find_highest_isr(apic);
697 isrv = (isr != -1) ? isr : 0;
698
699 if ((tpr & 0xf0) >= (isrv & 0xf0))
700 ppr = tpr & 0xff;
701 else
702 ppr = isrv & 0xf0;
703
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100704 *new_ppr = ppr;
705 if (old_ppr != ppr)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500706 kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100707
708 return ppr < old_ppr;
709}
710
711static void apic_update_ppr(struct kvm_lapic *apic)
712{
713 u32 ppr;
714
Paolo Bonzini26fbbee2016-12-18 13:54:58 +0100715 if (__apic_update_ppr(apic, &ppr) &&
716 apic_has_interrupt_for_ppr(apic, ppr) != -1)
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100717 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300718}
719
Paolo Bonzinieb90f342016-12-18 14:02:21 +0100720void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
721{
722 apic_update_ppr(vcpu->arch.apic);
723}
724EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);
725
Eddie Dong97222cc2007-09-12 10:58:04 +0300726static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
727{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500728 kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
Eddie Dong97222cc2007-09-12 10:58:04 +0300729 apic_update_ppr(apic);
730}
731
Radim Krčmář03d22492015-02-12 19:41:31 +0100732static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300733{
Radim Krčmářb4535b52016-12-15 18:06:47 +0100734 return mda == (apic_x2apic_mode(apic) ?
735 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300736}
737
Radim Krčmář03d22492015-02-12 19:41:31 +0100738static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300739{
Radim Krčmář03d22492015-02-12 19:41:31 +0100740 if (kvm_apic_broadcast(apic, mda))
741 return true;
742
743 if (apic_x2apic_mode(apic))
Radim Krčmář6e500432016-12-15 18:06:46 +0100744 return mda == kvm_x2apic_id(apic);
Radim Krčmář03d22492015-02-12 19:41:31 +0100745
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100746 /*
747 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
748 * it were in x2APIC mode. Hotplugged VCPUs start in xAPIC mode and
749 * this allows unique addressing of VCPUs with APIC ID over 0xff.
750 * The 0xff condition is needed because writeable xAPIC ID.
751 */
752 if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
753 return true;
754
Radim Krčmářb4535b52016-12-15 18:06:47 +0100755 return mda == kvm_xapic_id(apic);
Nadav Amit394457a2014-10-03 00:30:52 +0300756}
757
Radim Krčmář52c233a2015-01-29 22:48:48 +0100758static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300759{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300760 u32 logical_id;
761
Nadav Amit394457a2014-10-03 00:30:52 +0300762 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100763 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300764
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500765 logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300766
Radim Krčmář9368b562015-01-29 22:48:49 +0100767 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100768 return ((logical_id >> 16) == (mda >> 16))
769 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100770
771 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300772
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500773 switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300774 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100775 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300776 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100777 return ((logical_id >> 4) == (mda >> 4))
778 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300779 default:
Radim Krčmář9368b562015-01-29 22:48:49 +0100780 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300781 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300782}
783
Radim Krčmářc5192652016-07-12 22:09:28 +0200784/* The KVM local APIC implementation has two quirks:
785 *
Radim Krčmářb4535b52016-12-15 18:06:47 +0100786 * - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
787 * in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
788 * KVM doesn't do that aliasing.
Radim Krčmářc5192652016-07-12 22:09:28 +0200789 *
790 * - in-kernel IOAPIC messages have to be delivered directly to
791 * x2APIC, because the kernel does not support interrupt remapping.
792 * In order to support broadcast without interrupt remapping, x2APIC
793 * rewrites the destination of non-IPI messages from APIC_BROADCAST
794 * to X2APIC_BROADCAST.
795 *
796 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API. This is
797 * important when userspace wants to use x2APIC-format MSIs, because
798 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
Radim Krčmář03d22492015-02-12 19:41:31 +0100799 */
Radim Krčmářc5192652016-07-12 22:09:28 +0200800static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
801 struct kvm_lapic *source, struct kvm_lapic *target)
Radim Krčmář03d22492015-02-12 19:41:31 +0100802{
803 bool ipi = source != NULL;
Radim Krčmář03d22492015-02-12 19:41:31 +0100804
Radim Krčmářc5192652016-07-12 22:09:28 +0200805 if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
Radim Krčmářb4535b52016-12-15 18:06:47 +0100806 !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
Radim Krčmář03d22492015-02-12 19:41:31 +0100807 return X2APIC_BROADCAST;
808
Radim Krčmářb4535b52016-12-15 18:06:47 +0100809 return dest_id;
Radim Krčmář03d22492015-02-12 19:41:31 +0100810}
811
Radim Krčmář52c233a2015-01-29 22:48:48 +0100812bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Peter Xu5c69d5c2019-12-04 20:07:20 +0100813 int shorthand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300814{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800815 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmářc5192652016-07-12 22:09:28 +0200816 u32 mda = kvm_apic_mda(vcpu, dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300817
Zachary Amsdenbd371392010-06-14 11:42:15 -1000818 ASSERT(target);
Peter Xu5c69d5c2019-12-04 20:07:20 +0100819 switch (shorthand) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300820 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100821 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100822 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200823 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100824 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300825 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100826 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300827 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100828 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300829 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100830 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300831 default:
Radim Krčmář9368b562015-01-29 22:48:49 +0100832 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300833 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300834}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500835EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300836
Feng Wu520040142016-01-25 16:53:33 +0800837int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
838 const unsigned long *bitmap, u32 bitmap_size)
839{
840 u32 mod;
841 int i, idx = -1;
842
843 mod = vector % dest_vcpus;
844
845 for (i = 0; i <= mod; i++) {
846 idx = find_next_bit(bitmap, bitmap_size, idx + 1);
847 BUG_ON(idx == bitmap_size);
848 }
849
850 return idx;
851}
852
Radim Krčmář4efd8052016-02-12 15:00:15 +0100853static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
854{
855 if (!kvm->arch.disabled_lapic_found) {
856 kvm->arch.disabled_lapic_found = true;
857 printk(KERN_INFO
858 "Disabled LAPIC found during irq injection\n");
859 }
860}
861
Radim Krčmářc5192652016-07-12 22:09:28 +0200862static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
863 struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
864{
865 if (kvm->arch.x2apic_broadcast_quirk_disabled) {
866 if ((irq->dest_id == APIC_BROADCAST &&
867 map->mode != KVM_APIC_MODE_X2APIC))
868 return true;
869 if (irq->dest_id == X2APIC_BROADCAST)
870 return true;
871 } else {
872 bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
873 if (irq->dest_id == (x2apic_ipi ?
874 X2APIC_BROADCAST : APIC_BROADCAST))
875 return true;
876 }
877
878 return false;
879}
880
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200881/* Return true if the interrupt can be handled by using *bitmap as index mask
882 * for valid destinations in *dst array.
883 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
884 * Note: we may have zero kvm_lapic destinations when we return true, which
885 * means that the interrupt should be dropped. In this case, *bitmap would be
886 * zero and *dst undefined.
887 */
888static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
889 struct kvm_lapic **src, struct kvm_lapic_irq *irq,
890 struct kvm_apic_map *map, struct kvm_lapic ***dst,
891 unsigned long *bitmap)
892{
893 int i, lowest;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200894
895 if (irq->shorthand == APIC_DEST_SELF && src) {
896 *dst = src;
897 *bitmap = 1;
898 return true;
899 } else if (irq->shorthand)
900 return false;
901
Radim Krčmářc5192652016-07-12 22:09:28 +0200902 if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200903 return false;
904
905 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200906 if (irq->dest_id > map->max_apic_id) {
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200907 *bitmap = 0;
908 } else {
Paolo Bonzini1d487e92019-04-11 11:16:47 +0200909 u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
910 *dst = &map->phys_map[dest_id];
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200911 *bitmap = 1;
912 }
913 return true;
914 }
915
Radim Krčmáře45115b2016-07-12 22:09:19 +0200916 *bitmap = 0;
917 if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
918 (u16 *)bitmap))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200919 return false;
920
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200921 if (!kvm_lowest_prio_delivery(irq))
922 return true;
923
924 if (!kvm_vector_hashing_enabled()) {
925 lowest = -1;
926 for_each_set_bit(i, bitmap, 16) {
927 if (!(*dst)[i])
928 continue;
929 if (lowest < 0)
930 lowest = i;
931 else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
932 (*dst)[lowest]->vcpu) < 0)
933 lowest = i;
934 }
935 } else {
936 if (!*bitmap)
937 return true;
938
939 lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
940 bitmap, 16);
941
942 if (!(*dst)[lowest]) {
943 kvm_apic_disabled_lapic_found(kvm);
944 *bitmap = 0;
945 return true;
946 }
947 }
948
949 *bitmap = (lowest >= 0) ? 1 << lowest : 0;
950
951 return true;
952}
953
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300954bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100955 struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300956{
957 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200958 unsigned long bitmap;
959 struct kvm_lapic **dst = NULL;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300960 int i;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200961 bool ret;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300962
963 *r = -1;
964
965 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800966 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300967 return true;
968 }
969
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300970 rcu_read_lock();
971 map = rcu_dereference(kvm->arch.apic_map);
972
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200973 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
Paolo Bonzini0624fca2018-10-01 16:07:18 +0200974 if (ret) {
975 *r = 0;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200976 for_each_set_bit(i, &bitmap, 16) {
977 if (!dst[i])
978 continue;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200979 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Radim Krčmář3548a252015-02-12 19:41:33 +0100980 }
Paolo Bonzini0624fca2018-10-01 16:07:18 +0200981 }
Radim Krčmář3548a252015-02-12 19:41:33 +0100982
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300983 rcu_read_unlock();
984 return ret;
985}
986
Feng Wu6228a0d2016-01-25 16:53:34 +0800987/*
Miaohe Lin00116792019-12-11 14:26:23 +0800988 * This routine tries to handle interrupts in posted mode, here is how
Feng Wu6228a0d2016-01-25 16:53:34 +0800989 * it deals with different cases:
990 * - For single-destination interrupts, handle it in posted mode
991 * - Else if vector hashing is enabled and it is a lowest-priority
992 * interrupt, handle it in posted mode and use the following mechanism
Miaohe Lin67b0ae42019-12-11 14:26:22 +0800993 * to find the destination vCPU.
Feng Wu6228a0d2016-01-25 16:53:34 +0800994 * 1. For lowest-priority interrupts, store all the possible
995 * destination vCPUs in an array.
996 * 2. Use "guest vector % max number of destination vCPUs" to find
997 * the right destination vCPU in the array for the lowest-priority
998 * interrupt.
999 * - Otherwise, use remapped mode to inject the interrupt.
1000 */
Feng Wu8feb4a02015-09-18 22:29:47 +08001001bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
1002 struct kvm_vcpu **dest_vcpu)
1003{
1004 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001005 unsigned long bitmap;
1006 struct kvm_lapic **dst = NULL;
Feng Wu8feb4a02015-09-18 22:29:47 +08001007 bool ret = false;
Feng Wu8feb4a02015-09-18 22:29:47 +08001008
1009 if (irq->shorthand)
1010 return false;
1011
1012 rcu_read_lock();
1013 map = rcu_dereference(kvm->arch.apic_map);
1014
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001015 if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
1016 hweight16(bitmap) == 1) {
1017 unsigned long i = find_first_bit(&bitmap, 16);
Feng Wu8feb4a02015-09-18 22:29:47 +08001018
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001019 if (dst[i]) {
1020 *dest_vcpu = dst[i]->vcpu;
1021 ret = true;
Feng Wu8feb4a02015-09-18 22:29:47 +08001022 }
Feng Wu8feb4a02015-09-18 22:29:47 +08001023 }
1024
Feng Wu8feb4a02015-09-18 22:29:47 +08001025 rcu_read_unlock();
1026 return ret;
1027}
1028
Eddie Dong97222cc2007-09-12 10:58:04 +03001029/*
1030 * Add a pending IRQ into lapic.
1031 * Return 1 if successfully added and 0 if discarded.
1032 */
1033static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +08001034 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +01001035 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +03001036{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001037 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +03001038 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +03001039
Paolo Bonzinia183b632014-09-11 11:51:02 +02001040 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
1041 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +03001042 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001043 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +02001044 vcpu->arch.apic_arb_prio++;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001045 /* fall through */
Gleb Natapove1035712009-03-05 16:34:59 +02001046 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001047 if (unlikely(trig_mode && !level))
1048 break;
1049
Eddie Dong97222cc2007-09-12 10:58:04 +03001050 /* FIXME add logic for vcpu on reset */
1051 if (unlikely(!apic_enabled(apic)))
1052 break;
1053
Jan Kiszka11f5cc02013-07-25 09:58:45 +02001054 result = 1;
1055
Joerg Roedel9daa5002016-02-29 16:04:44 +01001056 if (dest_map) {
Joerg Roedel9e4aabe2016-02-29 16:04:43 +01001057 __set_bit(vcpu->vcpu_id, dest_map->map);
Joerg Roedel9daa5002016-02-29 16:04:44 +01001058 dest_map->vectors[vcpu->vcpu_id] = vector;
1059 }
Avi Kivitya5d36f82009-12-29 12:42:16 +02001060
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001061 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
1062 if (trig_mode)
Wei Yangee171d22019-03-31 19:17:22 -07001063 kvm_lapic_set_vector(vector,
1064 apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001065 else
Wei Yangee171d22019-03-31 19:17:22 -07001066 kvm_lapic_clear_vector(vector,
1067 apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001068 }
1069
Sean Christophersonafaf0b22020-03-21 13:26:00 -07001070 if (kvm_x86_ops.deliver_posted_interrupt(vcpu, vector)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001071 kvm_lapic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +08001072 kvm_make_request(KVM_REQ_EVENT, vcpu);
1073 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001074 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001075 break;
1076
1077 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +05301078 result = 1;
1079 vcpu->arch.pv.pv_unhalted = 1;
1080 kvm_make_request(KVM_REQ_EVENT, vcpu);
1081 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001082 break;
1083
1084 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +02001085 result = 1;
1086 kvm_make_request(KVM_REQ_SMI, vcpu);
1087 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001088 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001089
Eddie Dong97222cc2007-09-12 10:58:04 +03001090 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001091 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001092 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +02001093 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001094 break;
1095
1096 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +01001097 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001098 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +01001099 /* assumes that there are only KVM_APIC_INIT/SIPI */
1100 apic->pending_events = (1UL << KVM_APIC_INIT);
Avi Kivity3842d132010-07-27 12:30:24 +03001101 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001102 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001103 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001104 break;
1105
1106 case APIC_DM_STARTUP:
Jan Kiszka66450a22013-03-13 12:42:34 +01001107 result = 1;
1108 apic->sipi_vector = vector;
1109 /* make sure sipi_vector is visible for the receiver */
1110 smp_wmb();
1111 set_bit(KVM_APIC_SIPI, &apic->pending_events);
1112 kvm_make_request(KVM_REQ_EVENT, vcpu);
1113 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001114 break;
1115
Jan Kiszka23930f92008-09-26 09:30:52 +02001116 case APIC_DM_EXTINT:
1117 /*
1118 * Should only be called by kvm_apic_local_deliver() with LVT0,
1119 * before NMI watchdog was enabled. Already handled by
1120 * kvm_apic_accept_pic_intr().
1121 */
1122 break;
1123
Eddie Dong97222cc2007-09-12 10:58:04 +03001124 default:
1125 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
1126 delivery_mode);
1127 break;
1128 }
1129 return result;
1130}
1131
Nitesh Narayan Lal7ee30bc2019-11-07 07:53:43 -05001132/*
1133 * This routine identifies the destination vcpus mask meant to receive the
1134 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
1135 * out the destination vcpus array and set the bitmap or it traverses to
1136 * each available vcpu to identify the same.
1137 */
1138void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
1139 unsigned long *vcpu_bitmap)
1140{
1141 struct kvm_lapic **dest_vcpu = NULL;
1142 struct kvm_lapic *src = NULL;
1143 struct kvm_apic_map *map;
1144 struct kvm_vcpu *vcpu;
1145 unsigned long bitmap;
1146 int i, vcpu_idx;
1147 bool ret;
1148
1149 rcu_read_lock();
1150 map = rcu_dereference(kvm->arch.apic_map);
1151
1152 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
1153 &bitmap);
1154 if (ret) {
1155 for_each_set_bit(i, &bitmap, 16) {
1156 if (!dest_vcpu[i])
1157 continue;
1158 vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
1159 __set_bit(vcpu_idx, vcpu_bitmap);
1160 }
1161 } else {
1162 kvm_for_each_vcpu(i, vcpu, kvm) {
1163 if (!kvm_apic_present(vcpu))
1164 continue;
1165 if (!kvm_apic_match_dest(vcpu, NULL,
Peter Xub4b29632019-12-04 20:07:16 +01001166 irq->shorthand,
Nitesh Narayan Lal7ee30bc2019-11-07 07:53:43 -05001167 irq->dest_id,
1168 irq->dest_mode))
1169 continue;
1170 __set_bit(i, vcpu_bitmap);
1171 }
1172 }
1173 rcu_read_unlock();
1174}
1175
Gleb Natapove1035712009-03-05 16:34:59 +02001176int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +03001177{
Gleb Natapove1035712009-03-05 16:34:59 +02001178 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +08001179}
1180
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001181static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
1182{
Andrey Smetanin63086302015-11-10 15:36:32 +03001183 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001184}
1185
Yang Zhangc7c9c562013-01-25 10:18:51 +08001186static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
1187{
Steve Rutherford7543a632015-07-29 23:21:41 -07001188 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001189
Steve Rutherford7543a632015-07-29 23:21:41 -07001190 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
1191 if (!kvm_ioapic_handles_vector(apic, vector))
1192 return;
1193
1194 /* Request a KVM exit to inform the userspace IOAPIC. */
1195 if (irqchip_split(apic->vcpu->kvm)) {
1196 apic->vcpu->arch.pending_ioapic_eoi = vector;
1197 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
1198 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001199 }
Steve Rutherford7543a632015-07-29 23:21:41 -07001200
1201 if (apic_test_vector(vector, apic->regs + APIC_TMR))
1202 trigger_mode = IOAPIC_LEVEL_TRIG;
1203 else
1204 trigger_mode = IOAPIC_EDGE_TRIG;
1205
1206 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +08001207}
1208
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001209static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001210{
1211 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001212
1213 trace_kvm_eoi(apic, vector);
1214
Eddie Dong97222cc2007-09-12 10:58:04 +03001215 /*
1216 * Not every write EOI will has corresponding ISR,
1217 * one example is when Kernel check timer on setup_IO_APIC
1218 */
1219 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001220 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001221
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001222 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001223 apic_update_ppr(apic);
1224
Andrey Smetanin5c9194122015-11-10 15:36:34 +03001225 if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
1226 kvm_hv_synic_send_eoi(apic->vcpu, vector);
1227
Yang Zhangc7c9c562013-01-25 10:18:51 +08001228 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +03001229 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001230 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001231}
1232
Yang Zhangc7c9c562013-01-25 10:18:51 +08001233/*
1234 * this interface assumes a trap-like exit, which has already finished
1235 * desired side effect including vISR and vPPR update.
1236 */
1237void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
1238{
1239 struct kvm_lapic *apic = vcpu->arch.apic;
1240
1241 trace_kvm_eoi(apic, vector);
1242
1243 kvm_ioapic_send_eoi(apic, vector);
1244 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1245}
1246EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
1247
Wanpeng Lid5361672020-03-26 10:20:02 +08001248void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
Eddie Dong97222cc2007-09-12 10:58:04 +03001249{
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001250 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001251
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001252 irq.vector = icr_low & APIC_VECTOR_MASK;
1253 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1254 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001255 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001256 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1257 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001258 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001259 if (apic_x2apic_mode(apic))
1260 irq.dest_id = icr_high;
1261 else
1262 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001263
Gleb Natapov1000ff82009-07-07 16:00:57 +03001264 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1265
Yang Zhangb4f22252013-04-11 19:21:37 +08001266 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001267}
1268
1269static u32 apic_get_tmcct(struct kvm_lapic *apic)
1270{
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001271 ktime_t remaining, now;
Marcelo Tosattib682b812009-02-10 20:41:41 -02001272 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001273 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001274
1275 ASSERT(apic != NULL);
1276
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001277 /* if initial count is 0, current count should also be 0 */
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001278 if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
Andy Honigb963a222013-11-19 14:12:18 -08001279 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001280 return 0;
1281
Paolo Bonzini55878592016-10-25 15:23:49 +02001282 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001283 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001284 if (ktime_to_ns(remaining) < 0)
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01001285 remaining = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001286
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001287 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1288 tmcct = div64_u64(ns,
1289 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001290
1291 return tmcct;
1292}
1293
Avi Kivityb209749f2007-10-22 16:50:39 +02001294static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1295{
1296 struct kvm_vcpu *vcpu = apic->vcpu;
1297 struct kvm_run *run = vcpu->run;
1298
Avi Kivitya8eeb042010-05-10 12:34:53 +03001299 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001300 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001301 run->tpr_access.is_write = write;
1302}
1303
1304static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1305{
1306 if (apic->vcpu->arch.tpr_access_reporting)
1307 __report_tpr_access(apic, write);
1308}
1309
Eddie Dong97222cc2007-09-12 10:58:04 +03001310static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1311{
1312 u32 val = 0;
1313
1314 if (offset >= LAPIC_MMIO_LENGTH)
1315 return 0;
1316
1317 switch (offset) {
1318 case APIC_ARBPRI:
Eddie Dong97222cc2007-09-12 10:58:04 +03001319 break;
1320
1321 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001322 if (apic_lvtt_tscdeadline(apic))
1323 return 0;
1324
Eddie Dong97222cc2007-09-12 10:58:04 +03001325 val = apic_get_tmcct(apic);
1326 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001327 case APIC_PROCPRI:
1328 apic_update_ppr(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001329 val = kvm_lapic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001330 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001331 case APIC_TASKPRI:
1332 report_tpr_access(apic, false);
1333 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001334 default:
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001335 val = kvm_lapic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001336 break;
1337 }
1338
1339 return val;
1340}
1341
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001342static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1343{
1344 return container_of(dev, struct kvm_lapic, dev);
1345}
1346
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001347#define APIC_REG_MASK(reg) (1ull << ((reg) >> 4))
1348#define APIC_REGS_MASK(first, count) \
1349 (APIC_REG_MASK(first) * ((1ull << (count)) - 1))
1350
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001351int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001352 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001353{
Eddie Dong97222cc2007-09-12 10:58:04 +03001354 unsigned char alignment = offset & 0xf;
1355 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001356 /* this bitmask has a bit cleared for each reserved register */
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001357 u64 valid_reg_mask =
1358 APIC_REG_MASK(APIC_ID) |
1359 APIC_REG_MASK(APIC_LVR) |
1360 APIC_REG_MASK(APIC_TASKPRI) |
1361 APIC_REG_MASK(APIC_PROCPRI) |
1362 APIC_REG_MASK(APIC_LDR) |
1363 APIC_REG_MASK(APIC_DFR) |
1364 APIC_REG_MASK(APIC_SPIV) |
1365 APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
1366 APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
1367 APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
1368 APIC_REG_MASK(APIC_ESR) |
1369 APIC_REG_MASK(APIC_ICR) |
1370 APIC_REG_MASK(APIC_ICR2) |
1371 APIC_REG_MASK(APIC_LVTT) |
1372 APIC_REG_MASK(APIC_LVTTHMR) |
1373 APIC_REG_MASK(APIC_LVTPC) |
1374 APIC_REG_MASK(APIC_LVT0) |
1375 APIC_REG_MASK(APIC_LVT1) |
1376 APIC_REG_MASK(APIC_LVTERR) |
1377 APIC_REG_MASK(APIC_TMICT) |
1378 APIC_REG_MASK(APIC_TMCCT) |
1379 APIC_REG_MASK(APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001380
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001381 /* ARBPRI is not valid on x2APIC */
1382 if (!apic_x2apic_mode(apic))
1383 valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001384
Yi Wang0d888002019-07-06 01:08:48 +08001385 if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001386 return 1;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001387
Eddie Dong97222cc2007-09-12 10:58:04 +03001388 result = __apic_read(apic, offset & ~0xf);
1389
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001390 trace_kvm_apic_read(offset, result);
1391
Eddie Dong97222cc2007-09-12 10:58:04 +03001392 switch (len) {
1393 case 1:
1394 case 2:
1395 case 4:
1396 memcpy(data, (char *)&result + alignment, len);
1397 break;
1398 default:
1399 printk(KERN_ERR "Local APIC read with len = %x, "
1400 "should be 1,2, or 4 instead\n", len);
1401 break;
1402 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001403 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001404}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001405EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
Eddie Dong97222cc2007-09-12 10:58:04 +03001406
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001407static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1408{
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02001409 return addr >= apic->base_address &&
1410 addr < apic->base_address + LAPIC_MMIO_LENGTH;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001411}
1412
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001413static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001414 gpa_t address, int len, void *data)
1415{
1416 struct kvm_lapic *apic = to_lapic(this);
1417 u32 offset = address - apic->base_address;
1418
1419 if (!apic_mmio_in_range(apic, address))
1420 return -EOPNOTSUPP;
1421
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02001422 if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
1423 if (!kvm_check_has_quirk(vcpu->kvm,
1424 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
1425 return -EOPNOTSUPP;
1426
1427 memset(data, 0xff, len);
1428 return 0;
1429 }
1430
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001431 kvm_lapic_reg_read(apic, offset, len, data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001432
1433 return 0;
1434}
1435
Eddie Dong97222cc2007-09-12 10:58:04 +03001436static void update_divide_count(struct kvm_lapic *apic)
1437{
1438 u32 tmp1, tmp2, tdcr;
1439
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001440 tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001441 tmp1 = tdcr & 0xf;
1442 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001443 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001444}
1445
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001446static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
1447{
1448 /*
1449 * Do not allow the guest to program periodic timers with small
1450 * interval, since the hrtimers are not throttled by the host
1451 * scheduler.
1452 */
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001453 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001454 s64 min_period = min_timer_period_us * 1000LL;
1455
1456 if (apic->lapic_timer.period < min_period) {
1457 pr_info_ratelimited(
1458 "kvm: vcpu %i: requested %lld ns "
1459 "lapic timer period limited to %lld ns\n",
1460 apic->vcpu->vcpu_id,
1461 apic->lapic_timer.period, min_period);
1462 apic->lapic_timer.period = min_period;
1463 }
1464 }
1465}
1466
Wanpeng Li94be4b82020-03-24 14:32:10 +08001467static void cancel_hv_timer(struct kvm_lapic *apic);
1468
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001469static void apic_update_lvtt(struct kvm_lapic *apic)
1470{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001471 u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001472 apic->lapic_timer.timer_mode_mask;
1473
1474 if (apic->lapic_timer.timer_mode != timer_mode) {
Wanpeng Lic69518c2017-10-05 03:53:51 -07001475 if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001476 APIC_LVT_TIMER_TSCDEADLINE)) {
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001477 hrtimer_cancel(&apic->lapic_timer.timer);
Wanpeng Li94be4b82020-03-24 14:32:10 +08001478 preempt_disable();
1479 if (apic->lapic_timer.hv_timer_in_use)
1480 cancel_hv_timer(apic);
1481 preempt_enable();
Radim Krčmář44275932017-10-06 19:25:55 +02001482 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
1483 apic->lapic_timer.period = 0;
1484 apic->lapic_timer.tscdeadline = 0;
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001485 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001486 apic->lapic_timer.timer_mode = timer_mode;
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001487 limit_periodic_timer_frequency(apic);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001488 }
1489}
1490
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001491/*
1492 * On APICv, this test will cause a busy wait
1493 * during a higher-priority task.
1494 */
1495
1496static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1497{
1498 struct kvm_lapic *apic = vcpu->arch.apic;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001499 u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001500
1501 if (kvm_apic_hw_enabled(apic)) {
1502 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001503 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001504
Andrey Smetanind62caab2015-11-10 15:36:33 +03001505 if (vcpu->arch.apicv_active)
Marcelo Tosattif9339862015-02-02 15:26:08 -02001506 bitmap = apic->regs + APIC_IRR;
1507
1508 if (apic_test_vector(vec, bitmap))
1509 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001510 }
1511 return false;
1512}
1513
Sean Christophersonb6aa57c2019-04-17 10:15:34 -07001514static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
1515{
1516 u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;
1517
1518 /*
1519 * If the guest TSC is running at a different ratio than the host, then
1520 * convert the delay to nanoseconds to achieve an accurate delay. Note
1521 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
1522 * always for VMX enabled hardware.
1523 */
1524 if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
1525 __delay(min(guest_cycles,
1526 nsec_to_cycles(vcpu, timer_advance_ns)));
1527 } else {
1528 u64 delay_ns = guest_cycles * 1000000ULL;
1529 do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
1530 ndelay(min_t(u32, delay_ns, timer_advance_ns));
1531 }
1532}
1533
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001534static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
Wanpeng Liec0671d2019-05-20 16:18:08 +08001535 s64 advance_expire_delta)
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001536{
1537 struct kvm_lapic *apic = vcpu->arch.apic;
Sean Christopherson39497d72019-04-17 10:15:32 -07001538 u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001539 u64 ns;
1540
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001541 /* Do not adjust for tiny fluctuations or large random spikes. */
1542 if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
1543 abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
1544 return;
1545
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001546 /* too early */
Wanpeng Liec0671d2019-05-20 16:18:08 +08001547 if (advance_expire_delta < 0) {
1548 ns = -advance_expire_delta * 1000000ULL;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001549 do_div(ns, vcpu->arch.virtual_tsc_khz);
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001550 timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001551 } else {
1552 /* too late */
Wanpeng Liec0671d2019-05-20 16:18:08 +08001553 ns = advance_expire_delta * 1000000ULL;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001554 do_div(ns, vcpu->arch.virtual_tsc_khz);
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001555 timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001556 }
1557
Wanpeng Lia0f00372019-09-26 08:54:03 +08001558 if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
1559 timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001560 apic->lapic_timer.timer_advance_ns = timer_advance_ns;
1561}
1562
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001563static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001564{
1565 struct kvm_lapic *apic = vcpu->arch.apic;
1566 u64 guest_tsc, tsc_deadline;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001567
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001568 if (apic->lapic_timer.expired_tscdeadline == 0)
1569 return;
1570
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001571 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1572 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001573 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Wanpeng Liec0671d2019-05-20 16:18:08 +08001574 apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001575
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001576 if (guest_tsc < tsc_deadline)
Sean Christophersonb6aa57c2019-04-17 10:15:34 -07001577 __wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
Wanpeng Li3b8a5df2018-10-09 09:02:08 +08001578
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001579 if (lapic_timer_advance_dynamic)
Wanpeng Liec0671d2019-05-20 16:18:08 +08001580 adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001581}
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001582
1583void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1584{
1585 if (lapic_timer_int_injected(vcpu))
1586 __kvm_wait_lapic_expire(vcpu);
1587}
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08001588EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001589
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001590static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
1591{
1592 struct kvm_timer *ktimer = &apic->lapic_timer;
1593
1594 kvm_apic_local_deliver(apic, APIC_LVTT);
Haiwei Li17ac43a2020-01-16 16:50:21 +08001595 if (apic_lvtt_tscdeadline(apic)) {
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001596 ktimer->tscdeadline = 0;
Haiwei Li17ac43a2020-01-16 16:50:21 +08001597 } else if (apic_lvtt_oneshot(apic)) {
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001598 ktimer->tscdeadline = 0;
1599 ktimer->target_expiration = 0;
1600 }
1601}
1602
1603static void apic_timer_expired(struct kvm_lapic *apic)
1604{
1605 struct kvm_vcpu *vcpu = apic->vcpu;
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001606 struct kvm_timer *ktimer = &apic->lapic_timer;
1607
1608 if (atomic_read(&apic->lapic_timer.pending))
1609 return;
1610
1611 if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
1612 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1613
1614 if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
1615 if (apic->lapic_timer.timer_advance_ns)
1616 __kvm_wait_lapic_expire(vcpu);
1617 kvm_apic_inject_pending_timer_irqs(apic);
1618 return;
1619 }
1620
1621 atomic_inc(&apic->lapic_timer.pending);
1622 kvm_set_pending_timer(vcpu);
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001623}
1624
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001625static void start_sw_tscdeadline(struct kvm_lapic *apic)
1626{
Sean Christopherson39497d72019-04-17 10:15:32 -07001627 struct kvm_timer *ktimer = &apic->lapic_timer;
1628 u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001629 u64 ns = 0;
1630 ktime_t expire;
1631 struct kvm_vcpu *vcpu = apic->vcpu;
1632 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1633 unsigned long flags;
1634 ktime_t now;
1635
1636 if (unlikely(!tscdeadline || !this_tsc_khz))
1637 return;
1638
1639 local_irq_save(flags);
1640
Paolo Bonzini55878592016-10-25 15:23:49 +02001641 now = ktime_get();
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001642 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Liran Alonc09d65d2019-04-16 20:36:34 +03001643
1644 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1645 do_div(ns, this_tsc_khz);
1646
1647 if (likely(tscdeadline > guest_tsc) &&
Sean Christopherson39497d72019-04-17 10:15:32 -07001648 likely(ns > apic->lapic_timer.timer_advance_ns)) {
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001649 expire = ktime_add_ns(now, ns);
Sean Christopherson39497d72019-04-17 10:15:32 -07001650 expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02001651 hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001652 } else
1653 apic_timer_expired(apic);
1654
1655 local_irq_restore(flags);
1656}
1657
Peter Shier24647e02018-10-10 15:56:53 -07001658static inline u64 tmict_to_ns(struct kvm_lapic *apic, u32 tmict)
1659{
1660 return (u64)tmict * APIC_BUS_CYCLE_NS * (u64)apic->divide_count;
1661}
1662
Wanpeng Lic301b902017-10-06 07:38:32 -07001663static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
1664{
1665 ktime_t now, remaining;
1666 u64 ns_remaining_old, ns_remaining_new;
1667
Peter Shier24647e02018-10-10 15:56:53 -07001668 apic->lapic_timer.period =
1669 tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
Wanpeng Lic301b902017-10-06 07:38:32 -07001670 limit_periodic_timer_frequency(apic);
1671
1672 now = ktime_get();
1673 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1674 if (ktime_to_ns(remaining) < 0)
1675 remaining = 0;
1676
1677 ns_remaining_old = ktime_to_ns(remaining);
1678 ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
1679 apic->divide_count, old_divisor);
1680
1681 apic->lapic_timer.tscdeadline +=
1682 nsec_to_cycles(apic->vcpu, ns_remaining_new) -
1683 nsec_to_cycles(apic->vcpu, ns_remaining_old);
1684 apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
1685}
1686
Peter Shier24647e02018-10-10 15:56:53 -07001687static bool set_target_expiration(struct kvm_lapic *apic, u32 count_reg)
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001688{
1689 ktime_t now;
1690 u64 tscl = rdtsc();
Peter Shier24647e02018-10-10 15:56:53 -07001691 s64 deadline;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001692
Paolo Bonzini55878592016-10-25 15:23:49 +02001693 now = ktime_get();
Peter Shier24647e02018-10-10 15:56:53 -07001694 apic->lapic_timer.period =
1695 tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001696
Radim Krčmář5d74a692017-10-06 19:25:54 +02001697 if (!apic->lapic_timer.period) {
1698 apic->lapic_timer.tscdeadline = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001699 return false;
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001700 }
1701
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001702 limit_periodic_timer_frequency(apic);
Peter Shier24647e02018-10-10 15:56:53 -07001703 deadline = apic->lapic_timer.period;
1704
1705 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
1706 if (unlikely(count_reg != APIC_TMICT)) {
1707 deadline = tmict_to_ns(apic,
1708 kvm_lapic_get_reg(apic, count_reg));
1709 if (unlikely(deadline <= 0))
1710 deadline = apic->lapic_timer.period;
1711 else if (unlikely(deadline > apic->lapic_timer.period)) {
1712 pr_info_ratelimited(
1713 "kvm: vcpu %i: requested lapic timer restore with "
1714 "starting count register %#x=%u (%lld ns) > initial count (%lld ns). "
1715 "Using initial count to start timer.\n",
1716 apic->vcpu->vcpu_id,
1717 count_reg,
1718 kvm_lapic_get_reg(apic, count_reg),
1719 deadline, apic->lapic_timer.period);
1720 kvm_lapic_set_reg(apic, count_reg, 0);
1721 deadline = apic->lapic_timer.period;
1722 }
1723 }
1724 }
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001725
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001726 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
Peter Shier24647e02018-10-10 15:56:53 -07001727 nsec_to_cycles(apic->vcpu, deadline);
1728 apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001729
1730 return true;
1731}
1732
1733static void advance_periodic_target_expiration(struct kvm_lapic *apic)
1734{
David Vrabeld8f2f492018-05-18 16:55:46 +01001735 ktime_t now = ktime_get();
1736 u64 tscl = rdtsc();
1737 ktime_t delta;
1738
1739 /*
1740 * Synchronize both deadlines to the same time source or
1741 * differences in the periods (caused by differences in the
1742 * underlying clocks or numerical approximation errors) will
1743 * cause the two to drift apart over time as the errors
1744 * accumulate.
1745 */
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001746 apic->lapic_timer.target_expiration =
1747 ktime_add_ns(apic->lapic_timer.target_expiration,
1748 apic->lapic_timer.period);
David Vrabeld8f2f492018-05-18 16:55:46 +01001749 delta = ktime_sub(apic->lapic_timer.target_expiration, now);
1750 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1751 nsec_to_cycles(apic->vcpu, delta);
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001752}
1753
Anthoine Bourgeoisecf08da2018-04-29 22:05:58 +00001754static void start_sw_period(struct kvm_lapic *apic)
1755{
1756 if (!apic->lapic_timer.period)
1757 return;
1758
1759 if (ktime_after(ktime_get(),
1760 apic->lapic_timer.target_expiration)) {
1761 apic_timer_expired(apic);
1762
1763 if (apic_lvtt_oneshot(apic))
1764 return;
1765
1766 advance_periodic_target_expiration(apic);
1767 }
1768
1769 hrtimer_start(&apic->lapic_timer.timer,
1770 apic->lapic_timer.target_expiration,
He Zheedec6e02020-03-20 15:06:07 +08001771 HRTIMER_MODE_ABS_HARD);
Anthoine Bourgeoisecf08da2018-04-29 22:05:58 +00001772}
1773
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001774bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
1775{
Wanpeng Li91005302016-08-03 12:04:12 +08001776 if (!lapic_in_kernel(vcpu))
1777 return false;
1778
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001779 return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
1780}
1781EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);
1782
Wanpeng Li7e810a32016-10-24 18:23:12 +08001783static void cancel_hv_timer(struct kvm_lapic *apic)
Wanpeng Libd97ad02016-06-30 08:52:49 +08001784{
Wanpeng Li1d518c62017-07-25 00:43:15 -07001785 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001786 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
Sean Christophersonafaf0b22020-03-21 13:26:00 -07001787 kvm_x86_ops.cancel_hv_timer(apic->vcpu);
Wanpeng Libd97ad02016-06-30 08:52:49 +08001788 apic->lapic_timer.hv_timer_in_use = false;
1789}
1790
Paolo Bonzinia749e242017-06-29 17:14:50 +02001791static bool start_hv_timer(struct kvm_lapic *apic)
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001792{
1793 struct kvm_timer *ktimer = &apic->lapic_timer;
Sean Christophersonf9927982019-04-16 13:32:46 -07001794 struct kvm_vcpu *vcpu = apic->vcpu;
1795 bool expired;
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001796
Wanpeng Li1d518c62017-07-25 00:43:15 -07001797 WARN_ON(preemptible());
Paolo Bonzini199a8b82020-05-05 06:45:35 -04001798 if (!kvm_can_use_hv_timer(vcpu))
Paolo Bonzinia749e242017-06-29 17:14:50 +02001799 return false;
1800
Radim Krčmář86bbc1e2017-10-06 19:25:53 +02001801 if (!ktimer->tscdeadline)
1802 return false;
1803
Sean Christophersonafaf0b22020-03-21 13:26:00 -07001804 if (kvm_x86_ops.set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001805 return false;
1806
1807 ktimer->hv_timer_in_use = true;
1808 hrtimer_cancel(&ktimer->timer);
1809
1810 /*
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001811 * To simplify handling the periodic timer, leave the hv timer running
1812 * even if the deadline timer has expired, i.e. rely on the resulting
1813 * VM-Exit to recompute the periodic timer's target expiration.
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001814 */
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001815 if (!apic_lvtt_period(apic)) {
1816 /*
1817 * Cancel the hv timer if the sw timer fired while the hv timer
1818 * was being programmed, or if the hv timer itself expired.
1819 */
1820 if (atomic_read(&ktimer->pending)) {
1821 cancel_hv_timer(apic);
Sean Christophersonf9927982019-04-16 13:32:46 -07001822 } else if (expired) {
Wanpeng Lic8533542017-06-29 06:28:09 -07001823 apic_timer_expired(apic);
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001824 cancel_hv_timer(apic);
1825 }
Wanpeng Lic8533542017-06-29 06:28:09 -07001826 }
Paolo Bonzinia749e242017-06-29 17:14:50 +02001827
Sean Christophersonf9927982019-04-16 13:32:46 -07001828 trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001829
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001830 return true;
1831}
1832
Paolo Bonzinia749e242017-06-29 17:14:50 +02001833static void start_sw_timer(struct kvm_lapic *apic)
Wanpeng Li196f20c2016-06-28 14:54:19 +08001834{
Paolo Bonzinia749e242017-06-29 17:14:50 +02001835 struct kvm_timer *ktimer = &apic->lapic_timer;
Wanpeng Li1d518c62017-07-25 00:43:15 -07001836
1837 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001838 if (apic->lapic_timer.hv_timer_in_use)
1839 cancel_hv_timer(apic);
1840 if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
1841 return;
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001842
Paolo Bonzinia749e242017-06-29 17:14:50 +02001843 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1844 start_sw_period(apic);
1845 else if (apic_lvtt_tscdeadline(apic))
1846 start_sw_tscdeadline(apic);
1847 trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
1848}
1849
1850static void restart_apic_timer(struct kvm_lapic *apic)
1851{
Wanpeng Li1d518c62017-07-25 00:43:15 -07001852 preempt_disable();
Sean Christopherson4ca88b32019-04-16 13:32:47 -07001853
1854 if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
1855 goto out;
1856
Paolo Bonzinia749e242017-06-29 17:14:50 +02001857 if (!start_hv_timer(apic))
1858 start_sw_timer(apic);
Sean Christopherson4ca88b32019-04-16 13:32:47 -07001859out:
Wanpeng Li1d518c62017-07-25 00:43:15 -07001860 preempt_enable();
Wanpeng Li196f20c2016-06-28 14:54:19 +08001861}
1862
Eddie Dong97222cc2007-09-12 10:58:04 +03001863void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
1864{
1865 struct kvm_lapic *apic = vcpu->arch.apic;
1866
Wanpeng Li1d518c62017-07-25 00:43:15 -07001867 preempt_disable();
1868 /* If the preempt notifier has already run, it also called apic_timer_expired */
1869 if (!apic->lapic_timer.hv_timer_in_use)
1870 goto out;
Davidlohr Buesoda4ad882020-04-23 22:48:37 -07001871 WARN_ON(rcuwait_active(&vcpu->wait));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001872 cancel_hv_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001873 apic_timer_expired(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001874
1875 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1876 advance_periodic_target_expiration(apic);
Paolo Bonzinia749e242017-06-29 17:14:50 +02001877 restart_apic_timer(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001878 }
Wanpeng Li1d518c62017-07-25 00:43:15 -07001879out:
1880 preempt_enable();
Eddie Dong97222cc2007-09-12 10:58:04 +03001881}
1882EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);
1883
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001884void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
1885{
Paolo Bonzinia749e242017-06-29 17:14:50 +02001886 restart_apic_timer(vcpu->arch.apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001887}
1888EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);
1889
1890void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
1891{
1892 struct kvm_lapic *apic = vcpu->arch.apic;
1893
Wanpeng Li1d518c62017-07-25 00:43:15 -07001894 preempt_disable();
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001895 /* Possibly the TSC deadline timer is not enabled yet */
Paolo Bonzinia749e242017-06-29 17:14:50 +02001896 if (apic->lapic_timer.hv_timer_in_use)
1897 start_sw_timer(apic);
Wanpeng Li1d518c62017-07-25 00:43:15 -07001898 preempt_enable();
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001899}
1900EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1901
Paolo Bonzinia749e242017-06-29 17:14:50 +02001902void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
1903{
1904 struct kvm_lapic *apic = vcpu->arch.apic;
1905
1906 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1907 restart_apic_timer(apic);
1908}
1909
Peter Shier24647e02018-10-10 15:56:53 -07001910static void __start_apic_timer(struct kvm_lapic *apic, u32 count_reg)
Eddie Dong97222cc2007-09-12 10:58:04 +03001911{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001912 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001913
Paolo Bonzinia749e242017-06-29 17:14:50 +02001914 if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
Peter Shier24647e02018-10-10 15:56:53 -07001915 && !set_target_expiration(apic, count_reg))
Paolo Bonzinia749e242017-06-29 17:14:50 +02001916 return;
1917
1918 restart_apic_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001919}
1920
Peter Shier24647e02018-10-10 15:56:53 -07001921static void start_apic_timer(struct kvm_lapic *apic)
1922{
1923 __start_apic_timer(apic, APIC_TMICT);
1924}
1925
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001926static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1927{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001928 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001929
Radim Krčmář59fd1322015-06-30 22:19:16 +02001930 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1931 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1932 if (lvt0_in_nmi_mode) {
Radim Krčmář42720132015-07-01 15:31:49 +02001933 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001934 } else
1935 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1936 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001937}
1938
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001939int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001940{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001941 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001942
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001943 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001944
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001945 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001946 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001947 if (!apic_x2apic_mode(apic))
Radim Krčmářa92e2542016-07-12 22:09:22 +02001948 kvm_apic_set_xapic_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001949 else
1950 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001951 break;
1952
1953 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001954 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001955 apic_set_tpr(apic, val & 0xff);
1956 break;
1957
1958 case APIC_EOI:
1959 apic_set_eoi(apic);
1960 break;
1961
1962 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001963 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001964 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001965 else
1966 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001967 break;
1968
1969 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001970 if (!apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001971 kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Wanpeng Li4abaffc2020-02-26 10:41:02 +08001972 apic->vcpu->kvm->arch.apic_map_dirty = true;
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001973 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001974 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001975 break;
1976
Gleb Natapovfc61b802009-07-05 17:39:35 +03001977 case APIC_SPIV: {
1978 u32 mask = 0x3ff;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001979 if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001980 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001981 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001982 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1983 int i;
1984 u32 lvt_val;
1985
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001986 for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001987 lvt_val = kvm_lapic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001988 APIC_LVTT + 0x10 * i);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001989 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
Eddie Dong97222cc2007-09-12 10:58:04 +03001990 lvt_val | APIC_LVT_MASKED);
1991 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001992 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001993 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001994
1995 }
1996 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001997 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001998 case APIC_ICR:
1999 /* No delay here, so we always clear the pending bit */
Wanpeng Li2b0911d2019-09-05 14:26:27 +08002000 val &= ~(1 << 12);
Wanpeng Lid5361672020-03-26 10:20:02 +08002001 kvm_apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
Wanpeng Li2b0911d2019-09-05 14:26:27 +08002002 kvm_lapic_set_reg(apic, APIC_ICR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002003 break;
2004
2005 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002006 if (!apic_x2apic_mode(apic))
2007 val &= 0xff000000;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002008 kvm_lapic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002009 break;
2010
Jan Kiszka23930f92008-09-26 09:30:52 +02002011 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02002012 apic_manage_nmi_watchdog(apic, val);
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002013 /* fall through */
Eddie Dong97222cc2007-09-12 10:58:04 +03002014 case APIC_LVTTHMR:
2015 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03002016 case APIC_LVT1:
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002017 case APIC_LVTERR: {
Eddie Dong97222cc2007-09-12 10:58:04 +03002018 /* TODO: Check vector */
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002019 size_t size;
2020 u32 index;
2021
Gleb Natapovc48f1492012-08-05 15:58:33 +03002022 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03002023 val |= APIC_LVT_MASKED;
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002024 size = ARRAY_SIZE(apic_lvt_mask);
2025 index = array_index_nospec(
2026 (reg - APIC_LVTT) >> 4, size);
2027 val &= apic_lvt_mask[index];
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002028 kvm_lapic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002029 break;
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002030 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002031
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002032 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03002033 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002034 val |= APIC_LVT_MASKED;
2035 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002036 kvm_lapic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002037 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002038 break;
2039
Eddie Dong97222cc2007-09-12 10:58:04 +03002040 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002041 if (apic_lvtt_tscdeadline(apic))
2042 break;
2043
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002044 hrtimer_cancel(&apic->lapic_timer.timer);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002045 kvm_lapic_set_reg(apic, APIC_TMICT, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002046 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002047 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03002048
Wanpeng Lic301b902017-10-06 07:38:32 -07002049 case APIC_TDCR: {
2050 uint32_t old_divisor = apic->divide_count;
2051
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002052 kvm_lapic_set_reg(apic, APIC_TDCR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002053 update_divide_count(apic);
Wanpeng Lic301b902017-10-06 07:38:32 -07002054 if (apic->divide_count != old_divisor &&
2055 apic->lapic_timer.period) {
2056 hrtimer_cancel(&apic->lapic_timer.timer);
2057 update_target_expiration(apic, old_divisor);
2058 restart_apic_timer(apic);
2059 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002060 break;
Wanpeng Lic301b902017-10-06 07:38:32 -07002061 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002062 case APIC_ESR:
Yi Wang0d888002019-07-06 01:08:48 +08002063 if (apic_x2apic_mode(apic) && val != 0)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002064 ret = 1;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002065 break;
2066
2067 case APIC_SELF_IPI:
2068 if (apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002069 kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002070 } else
2071 ret = 1;
2072 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03002073 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002074 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03002075 break;
2076 }
Yi Wang0d888002019-07-06 01:08:48 +08002077
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002078 kvm_recalculate_apic_map(apic->vcpu->kvm);
2079
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002080 return ret;
2081}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002082EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002083
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00002084static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002085 gpa_t address, int len, const void *data)
2086{
2087 struct kvm_lapic *apic = to_lapic(this);
2088 unsigned int offset = address - apic->base_address;
2089 u32 val;
2090
2091 if (!apic_mmio_in_range(apic, address))
2092 return -EOPNOTSUPP;
2093
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02002094 if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
2095 if (!kvm_check_has_quirk(vcpu->kvm,
2096 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
2097 return -EOPNOTSUPP;
2098
2099 return 0;
2100 }
2101
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002102 /*
2103 * APIC register must be aligned on 128-bits boundary.
2104 * 32/64/128 bits registers must be accessed thru 32 bits.
2105 * Refer SDM 8.4.1
2106 */
Yi Wang0d888002019-07-06 01:08:48 +08002107 if (len != 4 || (offset & 0xf))
Sheng Yang756975b2009-07-06 11:05:39 +08002108 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002109
2110 val = *(u32*)data;
2111
Yi Wang0d888002019-07-06 01:08:48 +08002112 kvm_lapic_reg_write(apic, offset & 0xff0, val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002113
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03002114 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03002115}
2116
Kevin Tian58fbbf22011-08-30 13:56:17 +03002117void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
2118{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002119 kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
Kevin Tian58fbbf22011-08-30 13:56:17 +03002120}
2121EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
2122
Yang Zhang83d4c282013-01-25 10:18:49 +08002123/* emulate APIC access in a trap manner */
2124void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
2125{
2126 u32 val = 0;
2127
2128 /* hw has done the conditional check and inst decode */
2129 offset &= 0xff0;
2130
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002131 kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
Yang Zhang83d4c282013-01-25 10:18:49 +08002132
2133 /* TODO: optimize to just emulate side effect w/o one more write */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002134 kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
Yang Zhang83d4c282013-01-25 10:18:49 +08002135}
2136EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
2137
Rusty Russelld5894442007-10-08 10:48:30 +10002138void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03002139{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002140 struct kvm_lapic *apic = vcpu->arch.apic;
2141
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002142 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002143 return;
2144
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002145 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03002146
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002147 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
2148 static_key_slow_dec_deferred(&apic_hw_disabled);
2149
Radim Krčmáře4627552014-10-30 15:06:45 +01002150 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002151 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03002152
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002153 if (apic->regs)
2154 free_page((unsigned long)apic->regs);
2155
2156 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002157}
2158
2159/*
2160 *----------------------------------------------------------------------
2161 * LAPIC interface
2162 *----------------------------------------------------------------------
2163 */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002164u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
2165{
2166 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002167
Wanpeng Lia10388e2016-10-24 18:23:10 +08002168 if (!lapic_in_kernel(vcpu) ||
2169 !apic_lvtt_tscdeadline(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002170 return 0;
2171
2172 return apic->lapic_timer.tscdeadline;
2173}
2174
2175void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
2176{
2177 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002178
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002179 if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03002180 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002181 return;
2182
2183 hrtimer_cancel(&apic->lapic_timer.timer);
2184 apic->lapic_timer.tscdeadline = data;
2185 start_apic_timer(apic);
2186}
2187
Eddie Dong97222cc2007-09-12 10:58:04 +03002188void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
2189{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002190 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002191
Avi Kivityb93463a2007-10-25 16:52:32 +02002192 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002193 | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03002194}
2195
2196u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
2197{
Eddie Dong97222cc2007-09-12 10:58:04 +03002198 u64 tpr;
2199
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002200 tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03002201
2202 return (tpr & 0xf0) >> 4;
2203}
2204
2205void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
2206{
Yang Zhang8d146952013-01-25 10:18:50 +08002207 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002208 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002209
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08002210 if (!apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002211 value |= MSR_IA32_APICBASE_BSP;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03002212
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01002213 vcpu->arch.apic_base = value;
2214
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08002215 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
2216 kvm_update_cpuid(vcpu);
2217
2218 if (!apic)
2219 return;
2220
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002221 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01002222 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Radim Krčmář49bd29b2016-07-12 22:09:23 +02002223 if (value & MSR_IA32_APICBASE_ENABLE) {
2224 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002225 static_key_slow_dec_deferred(&apic_hw_disabled);
Wanpeng Li187ca842016-08-03 12:04:13 +08002226 } else {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002227 static_key_slow_inc(&apic_hw_disabled.key);
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002228 vcpu->kvm->arch.apic_map_dirty = true;
Wanpeng Li187ca842016-08-03 12:04:13 +08002229 }
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002230 }
2231
Jim Mattson8d860bb2018-05-09 16:56:05 -04002232 if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
2233 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
2234
2235 if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
Sean Christophersonafaf0b22020-03-21 13:26:00 -07002236 kvm_x86_ops.set_virtual_apic_mode(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08002237
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002238 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03002239 MSR_IA32_APICBASE_BASE;
2240
Nadav Amitdb324fe2014-11-02 11:54:59 +02002241 if ((value & MSR_IA32_APICBASE_ENABLE) &&
2242 apic->base_address != APIC_DEFAULT_PHYS_BASE)
2243 pr_warn_once("APIC base relocation is unsupported by KVM");
Eddie Dong97222cc2007-09-12 10:58:04 +03002244}
2245
Suravee Suthikulpanitb26a6952019-11-14 14:15:04 -06002246void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
2247{
2248 struct kvm_lapic *apic = vcpu->arch.apic;
2249
2250 if (vcpu->arch.apicv_active) {
2251 /* irr_pending is always true when apicv is activated. */
2252 apic->irr_pending = true;
2253 apic->isr_count = 1;
2254 } else {
2255 apic->irr_pending = (apic_search_irr(apic) != -1);
2256 apic->isr_count = count_vectors(apic->regs + APIC_ISR);
2257 }
2258}
2259EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);
2260
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002261void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03002262{
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002263 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002264 int i;
2265
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002266 if (!apic)
2267 return;
Eddie Dong97222cc2007-09-12 10:58:04 +03002268
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002269 vcpu->kvm->arch.apic_map_dirty = false;
Eddie Dong97222cc2007-09-12 10:58:04 +03002270 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002271 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03002272
Radim Krčmář4d8e7722016-07-12 22:09:25 +02002273 if (!init_event) {
2274 kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
2275 MSR_IA32_APICBASE_ENABLE);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002276 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Radim Krčmář4d8e7722016-07-12 22:09:25 +02002277 }
Gleb Natapovfc61b802009-07-05 17:39:35 +03002278 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03002279
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002280 for (i = 0; i < KVM_APIC_LVT_NUM; i++)
2281 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002282 apic_update_lvtt(apic);
Jan H. Schönherr52b54192017-05-20 13:24:32 +02002283 if (kvm_vcpu_is_reset_bsp(vcpu) &&
2284 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002285 kvm_lapic_set_reg(apic, APIC_LVT0,
Nadav Amit90de4a12015-04-13 01:53:41 +03002286 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002287 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03002288
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002289 kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002290 apic_set_spiv(apic, 0xff);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002291 kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02002292 if (!apic_x2apic_mode(apic))
2293 kvm_apic_set_ldr(apic, 0);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002294 kvm_lapic_set_reg(apic, APIC_ESR, 0);
2295 kvm_lapic_set_reg(apic, APIC_ICR, 0);
2296 kvm_lapic_set_reg(apic, APIC_ICR2, 0);
2297 kvm_lapic_set_reg(apic, APIC_TDCR, 0);
2298 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002299 for (i = 0; i < 8; i++) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002300 kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
2301 kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
2302 kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002303 }
Suravee Suthikulpanitb26a6952019-11-14 14:15:04 -06002304 kvm_apic_update_apicv(vcpu);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002305 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02002306 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002307 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03002308 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002309 kvm_lapic_set_base(vcpu,
2310 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002311 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03002312 apic_update_ppr(apic);
Jan H. Schönherr4191db22017-10-25 16:43:27 +02002313 if (vcpu->arch.apicv_active) {
Sean Christophersonafaf0b22020-03-21 13:26:00 -07002314 kvm_x86_ops.apicv_post_state_restore(vcpu);
2315 kvm_x86_ops.hwapic_irr_update(vcpu, -1);
2316 kvm_x86_ops.hwapic_isr_update(vcpu, -1);
Jan H. Schönherr4191db22017-10-25 16:43:27 +02002317 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002318
Gleb Natapove1035712009-03-05 16:34:59 +02002319 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03002320 vcpu->arch.apic_attention = 0;
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002321
2322 kvm_recalculate_apic_map(vcpu->kvm);
Eddie Dong97222cc2007-09-12 10:58:04 +03002323}
2324
Eddie Dong97222cc2007-09-12 10:58:04 +03002325/*
2326 *----------------------------------------------------------------------
2327 * timer interface
2328 *----------------------------------------------------------------------
2329 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03002330
Avi Kivity2a6eac92012-07-26 18:01:51 +03002331static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002332{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002333 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002334}
2335
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002336int apic_has_pending_timer(struct kvm_vcpu *vcpu)
2337{
Gleb Natapov54e98182012-08-05 15:58:32 +03002338 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002339
Paolo Bonzini1e3161b42016-01-08 13:41:16 +01002340 if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
Gleb Natapov54e98182012-08-05 15:58:32 +03002341 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002342
2343 return 0;
2344}
2345
Avi Kivity89342082011-11-10 14:57:21 +02002346int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03002347{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002348 u32 reg = kvm_lapic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02002349 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002350
Gleb Natapovc48f1492012-08-05 15:58:33 +03002351 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02002352 vector = reg & APIC_VECTOR_MASK;
2353 mode = reg & APIC_MODE_MASK;
2354 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08002355 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
2356 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02002357 }
2358 return 0;
2359}
2360
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002361void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02002362{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002363 struct kvm_lapic *apic = vcpu->arch.apic;
2364
2365 if (apic)
2366 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002367}
2368
Gregory Haskinsd76685c42009-06-01 12:54:50 -04002369static const struct kvm_io_device_ops apic_mmio_ops = {
2370 .read = apic_mmio_read,
2371 .write = apic_mmio_write,
Gregory Haskinsd76685c42009-06-01 12:54:50 -04002372};
2373
Avi Kivitye9d90d42012-07-26 18:01:50 +03002374static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
2375{
2376 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03002377 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002378
Radim Krčmář5d87db72014-10-10 19:15:08 +02002379 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002380
Avi Kivity2a6eac92012-07-26 18:01:51 +03002381 if (lapic_is_periodic(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002382 advance_periodic_target_expiration(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002383 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
2384 return HRTIMER_RESTART;
2385 } else
2386 return HRTIMER_NORESTART;
2387}
2388
Sean Christophersonc3941d92019-04-17 10:15:33 -07002389int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
Eddie Dong97222cc2007-09-12 10:58:04 +03002390{
2391 struct kvm_lapic *apic;
2392
2393 ASSERT(vcpu != NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03002394
Ben Gardon254272c2019-02-11 11:02:50 -08002395 apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
Eddie Dong97222cc2007-09-12 10:58:04 +03002396 if (!apic)
2397 goto nomem;
2398
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002399 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002400
Ben Gardon254272c2019-02-11 11:02:50 -08002401 apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09002402 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03002403 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
2404 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10002405 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002406 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002407 apic->vcpu = vcpu;
2408
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002409 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02002410 HRTIMER_MODE_ABS_HARD);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002411 apic->lapic_timer.timer.function = apic_timer_fn;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002412 if (timer_advance_ns == -1) {
Wanpeng Lia0f00372019-09-26 08:54:03 +08002413 apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
Wanpeng Lid0f5a862019-09-17 16:16:26 +08002414 lapic_timer_advance_dynamic = true;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002415 } else {
2416 apic->lapic_timer.timer_advance_ns = timer_advance_ns;
Wanpeng Lid0f5a862019-09-17 16:16:26 +08002417 lapic_timer_advance_dynamic = false;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002418 }
2419
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002420 /*
2421 * APIC is created enabled. This will prevent kvm_lapic_set_base from
Wei Yangee171d22019-03-31 19:17:22 -07002422 * thinking that APIC state has changed.
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002423 */
2424 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002425 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Gregory Haskinsd76685c42009-06-01 12:54:50 -04002426 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03002427
2428 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10002429nomem_free_apic:
2430 kfree(apic);
Saar Amara251fb902019-05-06 11:29:16 +03002431 vcpu->arch.apic = NULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03002432nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03002433 return -ENOMEM;
2434}
Eddie Dong97222cc2007-09-12 10:58:04 +03002435
2436int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
2437{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002438 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002439 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002440
Wanpeng Libb34e692019-07-02 17:25:02 +08002441 if (!kvm_apic_hw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03002442 return -1;
2443
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002444 __apic_update_ppr(apic, &ppr);
2445 return apic_has_interrupt_for_ppr(apic, ppr);
Eddie Dong97222cc2007-09-12 10:58:04 +03002446}
2447
Qing He40487c62007-09-17 14:47:13 +08002448int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
2449{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002450 u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08002451
Gleb Natapovc48f1492012-08-05 15:58:33 +03002452 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Miaohe Lin3ce4dc12020-01-18 10:50:37 +08002453 return 1;
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04002454 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
2455 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
Miaohe Lin3ce4dc12020-01-18 10:50:37 +08002456 return 1;
2457 return 0;
Qing He40487c62007-09-17 14:47:13 +08002458}
2459
Eddie Dong1b9778d2007-09-03 16:56:58 +03002460void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
2461{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002462 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002463
Gleb Natapov54e98182012-08-05 15:58:32 +03002464 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08002465 kvm_apic_inject_pending_timer_irqs(apic);
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002466 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002467 }
2468}
2469
Eddie Dong97222cc2007-09-12 10:58:04 +03002470int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
2471{
2472 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002473 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002474 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002475
2476 if (vector == -1)
2477 return -1;
2478
Wanpeng Li56cc2402014-08-05 12:42:24 +08002479 /*
2480 * We get here even with APIC virtualization enabled, if doing
2481 * nested virtualization and L1 runs with the "acknowledge interrupt
2482 * on exit" mode. Then we cannot inject the interrupt via RVI,
2483 * because the process would deliver it through the IDT.
2484 */
2485
Eddie Dong97222cc2007-09-12 10:58:04 +03002486 apic_clear_irr(vector, apic);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002487 if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002488 /*
2489 * For auto-EOI interrupts, there might be another pending
2490 * interrupt above PPR, so check whether to raise another
2491 * KVM_REQ_EVENT.
2492 */
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002493 apic_update_ppr(apic);
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002494 } else {
2495 /*
2496 * For normal interrupts, PPR has been raised and there cannot
2497 * be a higher-priority pending interrupt---except if there was
2498 * a concurrent interrupt injection, but that would have
2499 * triggered KVM_REQ_EVENT already.
2500 */
2501 apic_set_isr(vector, apic);
2502 __apic_update_ppr(apic, &ppr);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002503 }
2504
Eddie Dong97222cc2007-09-12 10:58:04 +03002505 return vector;
2506}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002507
Radim Krčmářa92e2542016-07-12 22:09:22 +02002508static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
2509 struct kvm_lapic_state *s, bool set)
2510{
2511 if (apic_x2apic_mode(vcpu->arch.apic)) {
2512 u32 *id = (u32 *)(s->regs + APIC_ID);
Dr. David Alan Gilbert12806ba2017-11-17 11:52:50 +00002513 u32 *ldr = (u32 *)(s->regs + APIC_LDR);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002514
Radim Krčmář371313132016-07-12 22:09:27 +02002515 if (vcpu->kvm->arch.x2apic_format) {
2516 if (*id != vcpu->vcpu_id)
2517 return -EINVAL;
2518 } else {
2519 if (set)
2520 *id >>= 24;
2521 else
2522 *id <<= 24;
2523 }
Dr. David Alan Gilbert12806ba2017-11-17 11:52:50 +00002524
2525 /* In x2APIC mode, the LDR is fixed and based on the id */
2526 if (set)
2527 *ldr = kvm_apic_calc_x2apic_ldr(*id);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002528 }
2529
2530 return 0;
2531}
2532
2533int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2534{
2535 memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
Peter Shier24647e02018-10-10 15:56:53 -07002536
2537 /*
2538 * Get calculated timer current count for remaining timer period (if
2539 * any) and store it in the returned register set.
2540 */
2541 __kvm_lapic_set_reg(s->regs, APIC_TMCCT,
2542 __apic_read(vcpu->arch.apic, APIC_TMCCT));
2543
Radim Krčmářa92e2542016-07-12 22:09:22 +02002544 return kvm_apic_state_fixup(vcpu, s, false);
2545}
2546
2547int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002548{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002549 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002550 int r;
2551
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002552 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03002553 /* set SPIV separately to get count of SW disabled APICs right */
2554 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002555
2556 r = kvm_apic_state_fixup(vcpu, s, true);
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002557 if (r) {
2558 kvm_recalculate_apic_map(vcpu->kvm);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002559 return r;
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002560 }
Jordan Borgner0e96f312018-10-28 12:58:28 +00002561 memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002562
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002563 kvm_recalculate_apic_map(vcpu->kvm);
Gleb Natapovfc61b802009-07-05 17:39:35 +03002564 kvm_apic_set_version(vcpu);
2565
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002566 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002567 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002568 apic_update_lvtt(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002569 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002570 update_divide_count(apic);
Peter Shier24647e02018-10-10 15:56:53 -07002571 __start_apic_timer(apic, APIC_TMCCT);
Suravee Suthikulpanitb26a6952019-11-14 14:15:04 -06002572 kvm_apic_update_apicv(vcpu);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002573 apic->highest_isr_cache = -1;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002574 if (vcpu->arch.apicv_active) {
Sean Christophersonafaf0b22020-03-21 13:26:00 -07002575 kvm_x86_ops.apicv_post_state_restore(vcpu);
2576 kvm_x86_ops.hwapic_irr_update(vcpu,
Wei Wang4114c272014-11-05 10:53:43 +08002577 apic_find_highest_irr(apic));
Sean Christophersonafaf0b22020-03-21 13:26:00 -07002578 kvm_x86_ops.hwapic_isr_update(vcpu,
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01002579 apic_find_highest_isr(apic));
Andrey Smetanind62caab2015-11-10 15:36:33 +03002580 }
Avi Kivity3842d132010-07-27 12:30:24 +03002581 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07002582 if (ioapic_in_kernel(vcpu->kvm))
2583 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01002584
2585 vcpu->arch.apic_arb_prio = 0;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002586
2587 return 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002588}
Eddie Donga3d7f852007-09-03 16:15:12 +03002589
Avi Kivity2f52d582008-01-16 12:49:30 +02002590void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03002591{
Eddie Donga3d7f852007-09-03 16:15:12 +03002592 struct hrtimer *timer;
2593
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08002594 if (!lapic_in_kernel(vcpu) ||
2595 kvm_can_post_timer_interrupt(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03002596 return;
2597
Gleb Natapov54e98182012-08-05 15:58:32 +03002598 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03002599 if (hrtimer_cancel(timer))
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02002600 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
Eddie Donga3d7f852007-09-03 16:15:12 +03002601}
Avi Kivityb93463a2007-10-25 16:52:32 +02002602
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002603/*
2604 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
2605 *
2606 * Detect whether guest triggered PV EOI since the
2607 * last entry. If yes, set EOI on guests's behalf.
2608 * Clear PV EOI in guest memory in any case.
2609 */
2610static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
2611 struct kvm_lapic *apic)
2612{
2613 bool pending;
2614 int vector;
2615 /*
2616 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
2617 * and KVM_PV_EOI_ENABLED in guest memory as follows:
2618 *
2619 * KVM_APIC_PV_EOI_PENDING is unset:
2620 * -> host disabled PV EOI.
2621 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
2622 * -> host enabled PV EOI, guest did not execute EOI yet.
2623 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
2624 * -> host enabled PV EOI, guest executed EOI.
2625 */
2626 BUG_ON(!pv_eoi_enabled(vcpu));
2627 pending = pv_eoi_get_pending(vcpu);
2628 /*
2629 * Clear pending bit in any case: it will be set again on vmentry.
2630 * While this might not be ideal from performance point of view,
2631 * this makes sure pv eoi is only enabled when we know it's safe.
2632 */
2633 pv_eoi_clr_pending(vcpu);
2634 if (pending)
2635 return;
2636 vector = apic_set_eoi(apic);
2637 trace_kvm_pv_eoi(apic, vector);
2638}
2639
Avi Kivityb93463a2007-10-25 16:52:32 +02002640void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
2641{
2642 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02002643
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002644 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
2645 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
2646
Gleb Natapov41383772012-04-19 14:06:29 +03002647 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002648 return;
2649
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002650 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2651 sizeof(u32)))
Nicholas Krause603242a2015-08-05 10:44:40 -04002652 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02002653
2654 apic_set_tpr(vcpu->arch.apic, data & 0xff);
2655}
2656
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002657/*
2658 * apic_sync_pv_eoi_to_guest - called before vmentry
2659 *
2660 * Detect whether it's safe to enable PV EOI and
2661 * if yes do so.
2662 */
2663static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2664 struct kvm_lapic *apic)
2665{
2666 if (!pv_eoi_enabled(vcpu) ||
2667 /* IRR set or many bits in ISR: could be nested. */
2668 apic->irr_pending ||
2669 /* Cache not set: could be safe but we don't bother. */
2670 apic->highest_isr_cache == -1 ||
2671 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002672 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002673 /*
2674 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2675 * so we need not do anything here.
2676 */
2677 return;
2678 }
2679
2680 pv_eoi_set_pending(apic->vcpu);
2681}
2682
Avi Kivityb93463a2007-10-25 16:52:32 +02002683void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2684{
2685 u32 data, tpr;
2686 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002687 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002688
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002689 apic_sync_pv_eoi_to_guest(vcpu, apic);
2690
Gleb Natapov41383772012-04-19 14:06:29 +03002691 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002692 return;
2693
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002694 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002695 max_irr = apic_find_highest_irr(apic);
2696 if (max_irr < 0)
2697 max_irr = 0;
2698 max_isr = apic_find_highest_isr(apic);
2699 if (max_isr < 0)
2700 max_isr = 0;
2701 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2702
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002703 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2704 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002705}
2706
Andy Honigfda4e2e2013-11-20 10:23:22 -08002707int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002708{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002709 if (vapic_addr) {
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002710 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
Andy Honigfda4e2e2013-11-20 10:23:22 -08002711 &vcpu->arch.apic->vapic_cache,
2712 vapic_addr, sizeof(u32)))
2713 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002714 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002715 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002716 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002717 }
2718
2719 vcpu->arch.apic->vapic_addr = vapic_addr;
2720 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002721}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002722
2723int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2724{
2725 struct kvm_lapic *apic = vcpu->arch.apic;
2726 u32 reg = (msr - APIC_BASE_MSR) << 4;
2727
Paolo Bonzini35754c92015-07-29 12:05:37 +02002728 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002729 return 1;
2730
Nadav Amitc69d3d92014-11-26 17:56:25 +02002731 if (reg == APIC_ICR2)
2732 return 1;
2733
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002734 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002735 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002736 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2737 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002738}
2739
2740int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2741{
2742 struct kvm_lapic *apic = vcpu->arch.apic;
2743 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2744
Paolo Bonzini35754c92015-07-29 12:05:37 +02002745 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002746 return 1;
2747
Yi Wang0d888002019-07-06 01:08:48 +08002748 if (reg == APIC_DFR || reg == APIC_ICR2)
Nadav Amitc69d3d92014-11-26 17:56:25 +02002749 return 1;
Nadav Amitc69d3d92014-11-26 17:56:25 +02002750
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002751 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002752 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002753 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002754 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002755
2756 *data = (((u64)high) << 32) | low;
2757
2758 return 0;
2759}
Gleb Natapov10388a02010-01-17 15:51:23 +02002760
2761int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2762{
2763 struct kvm_lapic *apic = vcpu->arch.apic;
2764
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002765 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002766 return 1;
2767
2768 /* if this is ICR write vector before command */
2769 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002770 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2771 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov10388a02010-01-17 15:51:23 +02002772}
2773
2774int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2775{
2776 struct kvm_lapic *apic = vcpu->arch.apic;
2777 u32 low, high = 0;
2778
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002779 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002780 return 1;
2781
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002782 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov10388a02010-01-17 15:51:23 +02002783 return 1;
2784 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002785 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov10388a02010-01-17 15:51:23 +02002786
2787 *data = (((u64)high) << 32) | low;
2788
2789 return 0;
2790}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002791
Ladi Prosek72bbf932018-10-16 18:49:59 +02002792int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002793{
2794 u64 addr = data & ~KVM_MSR_ENABLED;
Vitaly Kuznetsova7c42bb2018-10-16 18:50:06 +02002795 struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
2796 unsigned long new_len;
2797
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002798 if (!IS_ALIGNED(addr, 4))
2799 return 1;
2800
2801 vcpu->arch.pv_eoi.msr_val = data;
2802 if (!pv_eoi_enabled(vcpu))
2803 return 0;
Vitaly Kuznetsova7c42bb2018-10-16 18:50:06 +02002804
2805 if (addr == ghc->gpa && len <= ghc->len)
2806 new_len = ghc->len;
2807 else
2808 new_len = len;
2809
2810 return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002811}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002812
Jan Kiszka66450a22013-03-13 12:42:34 +01002813void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2814{
2815 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002816 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002817 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002818
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002819 if (!lapic_in_kernel(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002820 return;
2821
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002822 /*
Liran Alon4b9852f2019-08-26 13:24:49 +03002823 * INITs are latched while CPU is in specific states
2824 * (SMM, VMX non-root mode, SVM with GIF=0).
2825 * Because a CPU cannot be in these states immediately
2826 * after it has processed an INIT signal (and thus in
2827 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
2828 * and leave the INIT pending.
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002829 */
Liran Alon27cbe7d2019-11-11 11:16:40 +02002830 if (kvm_vcpu_latch_init(vcpu)) {
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002831 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2832 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2833 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2834 return;
2835 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002836
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002837 pe = xchg(&apic->pending_events, 0);
Gleb Natapov299018f2013-06-03 11:30:02 +03002838 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002839 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002840 if (kvm_vcpu_is_bsp(apic->vcpu))
2841 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2842 else
2843 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2844 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002845 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002846 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2847 /* evaluate pending_events before reading the vector */
2848 smp_rmb();
2849 sipi_vector = apic->sipi_vector;
Jan Kiszka66450a22013-03-13 12:42:34 +01002850 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2851 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2852 }
2853}
2854
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002855void kvm_lapic_init(void)
2856{
2857 /* do not patch jump label more than once per second */
2858 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002859 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002860}
David Matlackcef84c32016-12-16 14:30:36 -08002861
2862void kvm_lapic_exit(void)
2863{
2864 static_key_deferred_flush(&apic_hw_disabled);
2865 static_key_deferred_flush(&apic_sw_disabled);
2866}