blob: 42cd2e3ec6fd60d2d5b9568b1947139374381c12 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Eddie Dong97222cc2007-09-12 10:58:04 +03002
3/*
4 * Local APIC virtualization
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
7 * Copyright (C) 2007 Novell
8 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +030010 *
11 * Authors:
12 * Dor Laor <dor.laor@qumranet.com>
13 * Gregory Haskins <ghaskins@novell.com>
14 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
15 *
16 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
Eddie Dong97222cc2007-09-12 10:58:04 +030017 */
18
Avi Kivityedf88412007-12-16 11:02:48 +020019#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030020#include <linux/kvm.h>
21#include <linux/mm.h>
22#include <linux/highmem.h>
23#include <linux/smp.h>
24#include <linux/hrtimer.h>
25#include <linux/io.h>
Paul Gortmaker1767e932016-07-13 20:19:00 -040026#include <linux/export.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070027#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030029#include <asm/processor.h>
30#include <asm/msr.h>
31#include <asm/page.h>
32#include <asm/current.h>
33#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050034#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070035#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030036#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030038#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030039#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030040#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020041#include "cpuid.h"
Andrey Smetanin5c9194122015-11-10 15:36:34 +030042#include "hyperv.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
Eddie Dong97222cc2007-09-12 10:58:04 +030055/* 14 is the version for Xeon and Pentium 8.4.8*/
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -050056#define APIC_VERSION (0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
Eddie Dong97222cc2007-09-12 10:58:04 +030057#define LAPIC_MMIO_LENGTH (1 << 12)
58/* followed define is not in apicdef.h */
Eddie Dong97222cc2007-09-12 10:58:04 +030059#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090060#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030061
Wanpeng Lid0f5a862019-09-17 16:16:26 +080062static bool lapic_timer_advance_dynamic __read_mostly;
Wanpeng Lia0f00372019-09-26 08:54:03 +080063#define LAPIC_TIMER_ADVANCE_ADJUST_MIN 100 /* clock cycles */
64#define LAPIC_TIMER_ADVANCE_ADJUST_MAX 10000 /* clock cycles */
65#define LAPIC_TIMER_ADVANCE_NS_INIT 1000
66#define LAPIC_TIMER_ADVANCE_NS_MAX 5000
Wanpeng Li3b8a5df2018-10-09 09:02:08 +080067/* step-by-step approximation to mitigate fluctuation */
68#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8
69
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030070static inline int apic_test_vector(int vec, void *bitmap)
71{
72 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
73}
74
Yang Zhang10606912013-04-11 19:21:38 +080075bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
76{
77 struct kvm_lapic *apic = vcpu->arch.apic;
78
79 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
80 apic_test_vector(vector, apic->regs + APIC_IRR);
81}
82
Michael S. Tsirkin8680b942012-06-24 19:24:26 +030083static inline int __apic_test_and_set_vector(int vec, void *bitmap)
84{
85 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86}
87
88static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
89{
90 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
91}
92
Gleb Natapovc5cc4212012-08-05 15:58:30 +030093struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +030094struct static_key_deferred apic_sw_disabled __read_mostly;
95
Eddie Dong97222cc2007-09-12 10:58:04 +030096static inline int apic_enabled(struct kvm_lapic *apic)
97{
Gleb Natapovc48f1492012-08-05 15:58:33 +030098 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +030099}
100
Eddie Dong97222cc2007-09-12 10:58:04 +0300101#define LVT_MASK \
102 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
103
104#define LINT_MASK \
105 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
106 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
107
Radim Krčmář6e500432016-12-15 18:06:46 +0100108static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
109{
110 return apic->vcpu->vcpu_id;
111}
112
Wanpeng Li0c5f81d2019-07-06 09:26:51 +0800113bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
114{
115 return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
116}
117EXPORT_SYMBOL_GPL(kvm_can_post_timer_interrupt);
118
119static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
120{
121 return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
122}
123
Radim Krčmáře45115b2016-07-12 22:09:19 +0200124static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
125 u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
126 switch (map->mode) {
127 case KVM_APIC_MODE_X2APIC: {
128 u32 offset = (dest_id >> 16) * 16;
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200129 u32 max_apic_id = map->max_apic_id;
Radim Krčmář3548a252015-02-12 19:41:33 +0100130
Radim Krčmáře45115b2016-07-12 22:09:19 +0200131 if (offset <= max_apic_id) {
132 u8 cluster_size = min(max_apic_id - offset + 1, 16U);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100133
Paolo Bonzini1d487e92019-04-11 11:16:47 +0200134 offset = array_index_nospec(offset, map->max_apic_id + 1);
Radim Krčmáře45115b2016-07-12 22:09:19 +0200135 *cluster = &map->phys_map[offset];
136 *mask = dest_id & (0xffff >> (16 - cluster_size));
137 } else {
138 *mask = 0;
139 }
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100140
Radim Krčmáře45115b2016-07-12 22:09:19 +0200141 return true;
142 }
143 case KVM_APIC_MODE_XAPIC_FLAT:
144 *cluster = map->xapic_flat_map;
145 *mask = dest_id & 0xff;
146 return true;
147 case KVM_APIC_MODE_XAPIC_CLUSTER:
Radim Krčmář444fdad2016-11-22 20:20:14 +0100148 *cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
Radim Krčmáře45115b2016-07-12 22:09:19 +0200149 *mask = dest_id & 0xf;
150 return true;
151 default:
152 /* Not optimized. */
153 return false;
154 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300155}
156
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200157static void kvm_apic_map_free(struct rcu_head *rcu)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100158{
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200159 struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100160
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200161 kvfree(map);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100162}
163
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800164void kvm_recalculate_apic_map(struct kvm *kvm)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300165{
166 struct kvm_apic_map *new, *old = NULL;
167 struct kvm_vcpu *vcpu;
168 int i;
Radim Krčmář6e500432016-12-15 18:06:46 +0100169 u32 max_id = 255; /* enough space for any xAPIC ID */
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300170
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800171 if (!kvm->arch.apic_map_dirty) {
172 /*
173 * Read kvm->arch.apic_map_dirty before
174 * kvm->arch.apic_map
175 */
176 smp_rmb();
177 return;
178 }
179
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300180 mutex_lock(&kvm->arch.apic_map_lock);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800181 if (!kvm->arch.apic_map_dirty) {
182 /* Someone else has updated the map. */
183 mutex_unlock(&kvm->arch.apic_map_lock);
184 return;
185 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300186
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200187 kvm_for_each_vcpu(i, vcpu, kvm)
188 if (kvm_apic_present(vcpu))
Radim Krčmář6e500432016-12-15 18:06:46 +0100189 max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200190
Michal Hockoa7c3e902017-05-08 15:57:09 -0700191 new = kvzalloc(sizeof(struct kvm_apic_map) +
Ben Gardon254272c2019-02-11 11:02:50 -0800192 sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
193 GFP_KERNEL_ACCOUNT);
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200194
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300195 if (!new)
196 goto out;
197
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200198 new->max_apic_id = max_id;
199
Nadav Amit173beed2014-11-02 11:54:54 +0200200 kvm_for_each_vcpu(i, vcpu, kvm) {
201 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmáře45115b2016-07-12 22:09:19 +0200202 struct kvm_lapic **cluster;
203 u16 mask;
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100204 u32 ldr;
205 u8 xapic_id;
206 u32 x2apic_id;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300207
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100208 if (!kvm_apic_present(vcpu))
209 continue;
210
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100211 xapic_id = kvm_xapic_id(apic);
212 x2apic_id = kvm_x2apic_id(apic);
213
214 /* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
215 if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
216 x2apic_id <= new->max_apic_id)
217 new->phys_map[x2apic_id] = apic;
218 /*
219 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
220 * prevent them from masking VCPUs with APIC ID <= 0xff.
221 */
222 if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
223 new->phys_map[xapic_id] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100224
Radim Krcmarb14c8762019-08-13 23:37:37 -0400225 if (!kvm_apic_sw_enabled(apic))
226 continue;
227
Radim Krčmář6e500432016-12-15 18:06:46 +0100228 ldr = kvm_lapic_get_reg(apic, APIC_LDR);
229
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100230 if (apic_x2apic_mode(apic)) {
231 new->mode |= KVM_APIC_MODE_X2APIC;
232 } else if (ldr) {
233 ldr = GET_APIC_LOGICAL_ID(ldr);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500234 if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100235 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
236 else
237 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
238 }
239
Radim Krčmáře45115b2016-07-12 22:09:19 +0200240 if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
Radim Krčmář3548a252015-02-12 19:41:33 +0100241 continue;
242
Radim Krčmáře45115b2016-07-12 22:09:19 +0200243 if (mask)
244 cluster[ffs(mask) - 1] = apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300245 }
246out:
247 old = rcu_dereference_protected(kvm->arch.apic_map,
248 lockdep_is_held(&kvm->arch.apic_map_lock));
249 rcu_assign_pointer(kvm->arch.apic_map, new);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800250 /*
251 * Write kvm->arch.apic_map before
252 * clearing apic->apic_map_dirty
253 */
254 smp_wmb();
255 kvm->arch.apic_map_dirty = false;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300256 mutex_unlock(&kvm->arch.apic_map_lock);
257
258 if (old)
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200259 call_rcu(&old->rcu, kvm_apic_map_free);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800260
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700261 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300262}
263
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300264static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
265{
Radim Krčmáře4627552014-10-30 15:06:45 +0100266 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300267
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500268 kvm_lapic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100269
270 if (enabled != apic->sw_enabled) {
271 apic->sw_enabled = enabled;
Peng Haoeb1ff0a2018-12-04 17:42:50 +0800272 if (enabled)
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300273 static_key_slow_dec_deferred(&apic_sw_disabled);
Peng Haoeb1ff0a2018-12-04 17:42:50 +0800274 else
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300275 static_key_slow_inc(&apic_sw_disabled.key);
Radim Krcmarb14c8762019-08-13 23:37:37 -0400276
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800277 apic->vcpu->kvm->arch.apic_map_dirty = true;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300278 }
279}
280
Radim Krčmářa92e2542016-07-12 22:09:22 +0200281static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300282{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500283 kvm_lapic_set_reg(apic, APIC_ID, id << 24);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800284 apic->vcpu->kvm->arch.apic_map_dirty = true;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300285}
286
287static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
288{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500289 kvm_lapic_set_reg(apic, APIC_LDR, id);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800290 apic->vcpu->kvm->arch.apic_map_dirty = true;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300291}
292
Dr. David Alan Gilberte872fa92017-11-17 11:52:49 +0000293static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
294{
295 return ((id >> 4) << 16) | (1 << (id & 0xf));
296}
297
Radim Krčmářa92e2542016-07-12 22:09:22 +0200298static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
Radim Krčmář257b9a52015-05-22 18:45:11 +0200299{
Dr. David Alan Gilberte872fa92017-11-17 11:52:49 +0000300 u32 ldr = kvm_apic_calc_x2apic_ldr(id);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200301
Radim Krčmář6e500432016-12-15 18:06:46 +0100302 WARN_ON_ONCE(id != apic->vcpu->vcpu_id);
303
Radim Krčmářa92e2542016-07-12 22:09:22 +0200304 kvm_lapic_set_reg(apic, APIC_ID, id);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500305 kvm_lapic_set_reg(apic, APIC_LDR, ldr);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800306 apic->vcpu->kvm->arch.apic_map_dirty = true;
Radim Krčmář257b9a52015-05-22 18:45:11 +0200307}
308
Eddie Dong97222cc2007-09-12 10:58:04 +0300309static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
310{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500311 return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300312}
313
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800314static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
315{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100316 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800317}
318
Eddie Dong97222cc2007-09-12 10:58:04 +0300319static inline int apic_lvtt_period(struct kvm_lapic *apic)
320{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100321 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800322}
323
324static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
325{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100326 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300327}
328
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200329static inline int apic_lvt_nmi_mode(u32 lvt_val)
330{
331 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
332}
333
Gleb Natapovfc61b802009-07-05 17:39:35 +0300334void kvm_apic_set_version(struct kvm_vcpu *vcpu)
335{
336 struct kvm_lapic *apic = vcpu->arch.apic;
337 struct kvm_cpuid_entry2 *feat;
338 u32 v = APIC_VERSION;
339
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100340 if (!lapic_in_kernel(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300341 return;
342
Vitaly Kuznetsov0bcc3fb2018-02-09 14:01:33 +0100343 /*
344 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
345 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
346 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
347 * version first and level-triggered interrupts never get EOIed in
348 * IOAPIC.
349 */
Gleb Natapovfc61b802009-07-05 17:39:35 +0300350 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
Vitaly Kuznetsov0bcc3fb2018-02-09 14:01:33 +0100351 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
352 !ioapic_in_kernel(vcpu->kvm))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300353 v |= APIC_LVR_DIRECTED_EOI;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500354 kvm_lapic_set_reg(apic, APIC_LVR, v);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300355}
356
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500357static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800358 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300359 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
360 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
361 LINT_MASK, LINT_MASK, /* LVT0-1 */
362 LVT_MASK /* LVTERR */
363};
364
365static int find_highest_vector(void *bitmap)
366{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900367 int vec;
368 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300369
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900370 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
371 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
372 reg = bitmap + REG_POS(vec);
373 if (*reg)
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100374 return __fls(*reg) + vec;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900375 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300376
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900377 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300378}
379
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300380static u8 count_vectors(void *bitmap)
381{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900382 int vec;
383 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300384 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900385
386 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
387 reg = bitmap + REG_POS(vec);
388 count += hweight32(*reg);
389 }
390
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300391 return count;
392}
393
Liran Alone7387b02017-12-24 18:12:54 +0200394bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
Yang Zhanga20ed542013-04-11 19:25:15 +0800395{
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100396 u32 i, vec;
Liran Alone7387b02017-12-24 18:12:54 +0200397 u32 pir_val, irr_val, prev_irr_val;
398 int max_updated_irr;
399
400 max_updated_irr = -1;
401 *max_irr = -1;
Yang Zhanga20ed542013-04-11 19:25:15 +0800402
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100403 for (i = vec = 0; i <= 7; i++, vec += 32) {
Paolo Bonziniad361092016-09-20 16:15:05 +0200404 pir_val = READ_ONCE(pir[i]);
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100405 irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
Paolo Bonziniad361092016-09-20 16:15:05 +0200406 if (pir_val) {
Liran Alone7387b02017-12-24 18:12:54 +0200407 prev_irr_val = irr_val;
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100408 irr_val |= xchg(&pir[i], 0);
409 *((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
Liran Alone7387b02017-12-24 18:12:54 +0200410 if (prev_irr_val != irr_val) {
411 max_updated_irr =
412 __fls(irr_val ^ prev_irr_val) + vec;
413 }
Paolo Bonziniad361092016-09-20 16:15:05 +0200414 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100415 if (irr_val)
Liran Alone7387b02017-12-24 18:12:54 +0200416 *max_irr = __fls(irr_val) + vec;
Yang Zhanga20ed542013-04-11 19:25:15 +0800417 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100418
Liran Alone7387b02017-12-24 18:12:54 +0200419 return ((max_updated_irr != -1) &&
420 (max_updated_irr == *max_irr));
Yang Zhanga20ed542013-04-11 19:25:15 +0800421}
Wincy Van705699a2015-02-03 23:58:17 +0800422EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
423
Liran Alone7387b02017-12-24 18:12:54 +0200424bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
Wincy Van705699a2015-02-03 23:58:17 +0800425{
426 struct kvm_lapic *apic = vcpu->arch.apic;
427
Liran Alone7387b02017-12-24 18:12:54 +0200428 return __kvm_apic_update_irr(pir, apic->regs, max_irr);
Wincy Van705699a2015-02-03 23:58:17 +0800429}
Yang Zhanga20ed542013-04-11 19:25:15 +0800430EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
431
Gleb Natapov33e4c682009-06-11 11:06:51 +0300432static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300433{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300434 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300435}
436
437static inline int apic_find_highest_irr(struct kvm_lapic *apic)
438{
439 int result;
440
Yang Zhangc7c9c562013-01-25 10:18:51 +0800441 /*
442 * Note that irr_pending is just a hint. It will be always
443 * true with virtual interrupt delivery enabled.
444 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300445 if (!apic->irr_pending)
446 return -1;
447
448 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300449 ASSERT(result == -1 || result >= 16);
450
451 return result;
452}
453
Gleb Natapov33e4c682009-06-11 11:06:51 +0300454static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
455{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800456 struct kvm_vcpu *vcpu;
457
458 vcpu = apic->vcpu;
459
Andrey Smetanind62caab2015-11-10 15:36:33 +0300460 if (unlikely(vcpu->arch.apicv_active)) {
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100461 /* need to update RVI */
Wei Yangee171d22019-03-31 19:17:22 -0700462 kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
Sean Christophersonafaf0b22020-03-21 13:26:00 -0700463 kvm_x86_ops.hwapic_irr_update(vcpu,
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100464 apic_find_highest_irr(apic));
Nadav Amitf210f752014-11-16 23:49:07 +0200465 } else {
466 apic->irr_pending = false;
Wei Yangee171d22019-03-31 19:17:22 -0700467 kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200468 if (apic_search_irr(apic) != -1)
469 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800470 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300471}
472
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300473static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
474{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800475 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200476
Wanpeng Li56cc2402014-08-05 12:42:24 +0800477 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
478 return;
479
480 vcpu = apic->vcpu;
481
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300482 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800483 * With APIC virtualization enabled, all caching is disabled
484 * because the processor can modify ISR under the hood. Instead
485 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300486 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300487 if (unlikely(vcpu->arch.apicv_active))
Sean Christophersonafaf0b22020-03-21 13:26:00 -0700488 kvm_x86_ops.hwapic_isr_update(vcpu, vec);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800489 else {
490 ++apic->isr_count;
491 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
492 /*
493 * ISR (in service register) bit is set when injecting an interrupt.
494 * The highest vector is injected. Thus the latest bit set matches
495 * the highest bit in ISR.
496 */
497 apic->highest_isr_cache = vec;
498 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300499}
500
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200501static inline int apic_find_highest_isr(struct kvm_lapic *apic)
502{
503 int result;
504
505 /*
506 * Note that isr_count is always 1, and highest_isr_cache
507 * is always -1, with APIC virtualization enabled.
508 */
509 if (!apic->isr_count)
510 return -1;
511 if (likely(apic->highest_isr_cache != -1))
512 return apic->highest_isr_cache;
513
514 result = find_highest_vector(apic->regs + APIC_ISR);
515 ASSERT(result == -1 || result >= 16);
516
517 return result;
518}
519
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300520static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
521{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200522 struct kvm_vcpu *vcpu;
523 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
524 return;
525
526 vcpu = apic->vcpu;
527
528 /*
529 * We do get here for APIC virtualization enabled if the guest
530 * uses the Hyper-V APIC enlightenment. In this case we may need
531 * to trigger a new interrupt delivery by writing the SVI field;
532 * on the other hand isr_count and highest_isr_cache are unused
533 * and must be left alone.
534 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300535 if (unlikely(vcpu->arch.apicv_active))
Sean Christophersonafaf0b22020-03-21 13:26:00 -0700536 kvm_x86_ops.hwapic_isr_update(vcpu,
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200537 apic_find_highest_isr(apic));
538 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300539 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200540 BUG_ON(apic->isr_count < 0);
541 apic->highest_isr_cache = -1;
542 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300543}
544
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800545int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
546{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300547 /* This may race with setting of irr in __apic_accept_irq() and
548 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
549 * will cause vmexit immediately and the value will be recalculated
550 * on the next vmentry.
551 */
Paolo Bonzinif8543d62016-01-08 13:42:24 +0100552 return apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800553}
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100554EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800555
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200556static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800557 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100558 struct dest_map *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200559
Yang Zhangb4f22252013-04-11 19:21:37 +0800560int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100561 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300562{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800563 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800564
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200565 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800566 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300567}
568
Miaohe Lin1a686232019-11-09 17:46:49 +0800569static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
570 struct kvm_lapic_irq *irq, u32 min)
571{
572 int i, count = 0;
573 struct kvm_vcpu *vcpu;
574
575 if (min > map->max_apic_id)
576 return 0;
577
578 for_each_set_bit(i, ipi_bitmap,
579 min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
580 if (map->phys_map[min + i]) {
581 vcpu = map->phys_map[min + i]->vcpu;
582 count += kvm_apic_set_irq(vcpu, irq, NULL);
583 }
584 }
585
586 return count;
587}
588
Wanpeng Li4180bf12018-07-23 14:39:54 +0800589int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
Wanpeng Libdf7ffc2018-08-30 10:03:30 +0800590 unsigned long ipi_bitmap_high, u32 min,
Wanpeng Li4180bf12018-07-23 14:39:54 +0800591 unsigned long icr, int op_64_bit)
592{
Wanpeng Li4180bf12018-07-23 14:39:54 +0800593 struct kvm_apic_map *map;
Wanpeng Li4180bf12018-07-23 14:39:54 +0800594 struct kvm_lapic_irq irq = {0};
595 int cluster_size = op_64_bit ? 64 : 32;
Miaohe Lin1a686232019-11-09 17:46:49 +0800596 int count;
597
598 if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
599 return -KVM_EINVAL;
Wanpeng Li4180bf12018-07-23 14:39:54 +0800600
601 irq.vector = icr & APIC_VECTOR_MASK;
602 irq.delivery_mode = icr & APIC_MODE_MASK;
603 irq.level = (icr & APIC_INT_ASSERT) != 0;
604 irq.trig_mode = icr & APIC_INT_LEVELTRIG;
605
Wanpeng Li4180bf12018-07-23 14:39:54 +0800606 rcu_read_lock();
607 map = rcu_dereference(kvm->arch.apic_map);
608
Miaohe Lin1a686232019-11-09 17:46:49 +0800609 count = -EOPNOTSUPP;
610 if (likely(map)) {
611 count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
612 min += cluster_size;
613 count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
Wanpeng Li38ab0122018-11-20 09:39:30 +0800614 }
615
Wanpeng Li4180bf12018-07-23 14:39:54 +0800616 rcu_read_unlock();
617 return count;
618}
619
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300620static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
621{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200622
623 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
624 sizeof(val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300625}
626
627static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
628{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200629
630 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
631 sizeof(*val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300632}
633
634static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
635{
636 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
637}
638
639static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
640{
641 u8 val;
Miaohe Lin23520b22020-02-21 22:04:46 +0800642 if (pv_eoi_get_user(vcpu, &val) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800643 printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800644 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Miaohe Lin23520b22020-02-21 22:04:46 +0800645 return false;
646 }
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300647 return val & 0x1;
648}
649
650static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
651{
652 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800653 printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800654 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300655 return;
656 }
657 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
658}
659
660static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
661{
662 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800663 printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800664 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300665 return;
666 }
667 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
668}
669
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100670static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
671{
Paolo Bonzini3d927892016-12-19 13:29:03 +0100672 int highest_irr;
Liran Alonfa59cc02017-12-24 18:12:53 +0200673 if (apic->vcpu->arch.apicv_active)
Sean Christophersonafaf0b22020-03-21 13:26:00 -0700674 highest_irr = kvm_x86_ops.sync_pir_to_irr(apic->vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100675 else
676 highest_irr = apic_find_highest_irr(apic);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100677 if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
678 return -1;
679 return highest_irr;
680}
681
682static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
Eddie Dong97222cc2007-09-12 10:58:04 +0300683{
Avi Kivity3842d132010-07-27 12:30:24 +0300684 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300685 int isr;
686
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500687 old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
688 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300689 isr = apic_find_highest_isr(apic);
690 isrv = (isr != -1) ? isr : 0;
691
692 if ((tpr & 0xf0) >= (isrv & 0xf0))
693 ppr = tpr & 0xff;
694 else
695 ppr = isrv & 0xf0;
696
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100697 *new_ppr = ppr;
698 if (old_ppr != ppr)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500699 kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100700
701 return ppr < old_ppr;
702}
703
704static void apic_update_ppr(struct kvm_lapic *apic)
705{
706 u32 ppr;
707
Paolo Bonzini26fbbee2016-12-18 13:54:58 +0100708 if (__apic_update_ppr(apic, &ppr) &&
709 apic_has_interrupt_for_ppr(apic, ppr) != -1)
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100710 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300711}
712
Paolo Bonzinieb90f342016-12-18 14:02:21 +0100713void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
714{
715 apic_update_ppr(vcpu->arch.apic);
716}
717EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);
718
Eddie Dong97222cc2007-09-12 10:58:04 +0300719static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
720{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500721 kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
Eddie Dong97222cc2007-09-12 10:58:04 +0300722 apic_update_ppr(apic);
723}
724
Radim Krčmář03d22492015-02-12 19:41:31 +0100725static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300726{
Radim Krčmářb4535b52016-12-15 18:06:47 +0100727 return mda == (apic_x2apic_mode(apic) ?
728 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300729}
730
Radim Krčmář03d22492015-02-12 19:41:31 +0100731static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300732{
Radim Krčmář03d22492015-02-12 19:41:31 +0100733 if (kvm_apic_broadcast(apic, mda))
734 return true;
735
736 if (apic_x2apic_mode(apic))
Radim Krčmář6e500432016-12-15 18:06:46 +0100737 return mda == kvm_x2apic_id(apic);
Radim Krčmář03d22492015-02-12 19:41:31 +0100738
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100739 /*
740 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
741 * it were in x2APIC mode. Hotplugged VCPUs start in xAPIC mode and
742 * this allows unique addressing of VCPUs with APIC ID over 0xff.
743 * The 0xff condition is needed because writeable xAPIC ID.
744 */
745 if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
746 return true;
747
Radim Krčmářb4535b52016-12-15 18:06:47 +0100748 return mda == kvm_xapic_id(apic);
Nadav Amit394457a2014-10-03 00:30:52 +0300749}
750
Radim Krčmář52c233a2015-01-29 22:48:48 +0100751static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300752{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300753 u32 logical_id;
754
Nadav Amit394457a2014-10-03 00:30:52 +0300755 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100756 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300757
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500758 logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300759
Radim Krčmář9368b562015-01-29 22:48:49 +0100760 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100761 return ((logical_id >> 16) == (mda >> 16))
762 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100763
764 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300765
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500766 switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300767 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100768 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300769 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100770 return ((logical_id >> 4) == (mda >> 4))
771 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300772 default:
Radim Krčmář9368b562015-01-29 22:48:49 +0100773 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300774 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300775}
776
Radim Krčmářc5192652016-07-12 22:09:28 +0200777/* The KVM local APIC implementation has two quirks:
778 *
Radim Krčmářb4535b52016-12-15 18:06:47 +0100779 * - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
780 * in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
781 * KVM doesn't do that aliasing.
Radim Krčmářc5192652016-07-12 22:09:28 +0200782 *
783 * - in-kernel IOAPIC messages have to be delivered directly to
784 * x2APIC, because the kernel does not support interrupt remapping.
785 * In order to support broadcast without interrupt remapping, x2APIC
786 * rewrites the destination of non-IPI messages from APIC_BROADCAST
787 * to X2APIC_BROADCAST.
788 *
789 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API. This is
790 * important when userspace wants to use x2APIC-format MSIs, because
791 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
Radim Krčmář03d22492015-02-12 19:41:31 +0100792 */
Radim Krčmářc5192652016-07-12 22:09:28 +0200793static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
794 struct kvm_lapic *source, struct kvm_lapic *target)
Radim Krčmář03d22492015-02-12 19:41:31 +0100795{
796 bool ipi = source != NULL;
Radim Krčmář03d22492015-02-12 19:41:31 +0100797
Radim Krčmářc5192652016-07-12 22:09:28 +0200798 if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
Radim Krčmářb4535b52016-12-15 18:06:47 +0100799 !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
Radim Krčmář03d22492015-02-12 19:41:31 +0100800 return X2APIC_BROADCAST;
801
Radim Krčmářb4535b52016-12-15 18:06:47 +0100802 return dest_id;
Radim Krčmář03d22492015-02-12 19:41:31 +0100803}
804
Radim Krčmář52c233a2015-01-29 22:48:48 +0100805bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Peter Xu5c69d5c2019-12-04 20:07:20 +0100806 int shorthand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300807{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800808 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmářc5192652016-07-12 22:09:28 +0200809 u32 mda = kvm_apic_mda(vcpu, dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300810
Zachary Amsdenbd371392010-06-14 11:42:15 -1000811 ASSERT(target);
Peter Xu5c69d5c2019-12-04 20:07:20 +0100812 switch (shorthand) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300813 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100814 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100815 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200816 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100817 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300818 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100819 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300820 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100821 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300822 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100823 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300824 default:
Radim Krčmář9368b562015-01-29 22:48:49 +0100825 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300826 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300827}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500828EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300829
Feng Wu520040142016-01-25 16:53:33 +0800830int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
831 const unsigned long *bitmap, u32 bitmap_size)
832{
833 u32 mod;
834 int i, idx = -1;
835
836 mod = vector % dest_vcpus;
837
838 for (i = 0; i <= mod; i++) {
839 idx = find_next_bit(bitmap, bitmap_size, idx + 1);
840 BUG_ON(idx == bitmap_size);
841 }
842
843 return idx;
844}
845
Radim Krčmář4efd8052016-02-12 15:00:15 +0100846static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
847{
848 if (!kvm->arch.disabled_lapic_found) {
849 kvm->arch.disabled_lapic_found = true;
850 printk(KERN_INFO
851 "Disabled LAPIC found during irq injection\n");
852 }
853}
854
Radim Krčmářc5192652016-07-12 22:09:28 +0200855static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
856 struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
857{
858 if (kvm->arch.x2apic_broadcast_quirk_disabled) {
859 if ((irq->dest_id == APIC_BROADCAST &&
860 map->mode != KVM_APIC_MODE_X2APIC))
861 return true;
862 if (irq->dest_id == X2APIC_BROADCAST)
863 return true;
864 } else {
865 bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
866 if (irq->dest_id == (x2apic_ipi ?
867 X2APIC_BROADCAST : APIC_BROADCAST))
868 return true;
869 }
870
871 return false;
872}
873
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200874/* Return true if the interrupt can be handled by using *bitmap as index mask
875 * for valid destinations in *dst array.
876 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
877 * Note: we may have zero kvm_lapic destinations when we return true, which
878 * means that the interrupt should be dropped. In this case, *bitmap would be
879 * zero and *dst undefined.
880 */
881static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
882 struct kvm_lapic **src, struct kvm_lapic_irq *irq,
883 struct kvm_apic_map *map, struct kvm_lapic ***dst,
884 unsigned long *bitmap)
885{
886 int i, lowest;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200887
888 if (irq->shorthand == APIC_DEST_SELF && src) {
889 *dst = src;
890 *bitmap = 1;
891 return true;
892 } else if (irq->shorthand)
893 return false;
894
Radim Krčmářc5192652016-07-12 22:09:28 +0200895 if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200896 return false;
897
898 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200899 if (irq->dest_id > map->max_apic_id) {
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200900 *bitmap = 0;
901 } else {
Paolo Bonzini1d487e92019-04-11 11:16:47 +0200902 u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
903 *dst = &map->phys_map[dest_id];
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200904 *bitmap = 1;
905 }
906 return true;
907 }
908
Radim Krčmáře45115b2016-07-12 22:09:19 +0200909 *bitmap = 0;
910 if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
911 (u16 *)bitmap))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200912 return false;
913
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200914 if (!kvm_lowest_prio_delivery(irq))
915 return true;
916
917 if (!kvm_vector_hashing_enabled()) {
918 lowest = -1;
919 for_each_set_bit(i, bitmap, 16) {
920 if (!(*dst)[i])
921 continue;
922 if (lowest < 0)
923 lowest = i;
924 else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
925 (*dst)[lowest]->vcpu) < 0)
926 lowest = i;
927 }
928 } else {
929 if (!*bitmap)
930 return true;
931
932 lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
933 bitmap, 16);
934
935 if (!(*dst)[lowest]) {
936 kvm_apic_disabled_lapic_found(kvm);
937 *bitmap = 0;
938 return true;
939 }
940 }
941
942 *bitmap = (lowest >= 0) ? 1 << lowest : 0;
943
944 return true;
945}
946
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300947bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100948 struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300949{
950 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200951 unsigned long bitmap;
952 struct kvm_lapic **dst = NULL;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300953 int i;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200954 bool ret;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300955
956 *r = -1;
957
958 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800959 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300960 return true;
961 }
962
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300963 rcu_read_lock();
964 map = rcu_dereference(kvm->arch.apic_map);
965
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200966 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
Paolo Bonzini0624fca2018-10-01 16:07:18 +0200967 if (ret) {
968 *r = 0;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200969 for_each_set_bit(i, &bitmap, 16) {
970 if (!dst[i])
971 continue;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200972 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Radim Krčmář3548a252015-02-12 19:41:33 +0100973 }
Paolo Bonzini0624fca2018-10-01 16:07:18 +0200974 }
Radim Krčmář3548a252015-02-12 19:41:33 +0100975
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300976 rcu_read_unlock();
977 return ret;
978}
979
Feng Wu6228a0d2016-01-25 16:53:34 +0800980/*
Miaohe Lin00116792019-12-11 14:26:23 +0800981 * This routine tries to handle interrupts in posted mode, here is how
Feng Wu6228a0d2016-01-25 16:53:34 +0800982 * it deals with different cases:
983 * - For single-destination interrupts, handle it in posted mode
984 * - Else if vector hashing is enabled and it is a lowest-priority
985 * interrupt, handle it in posted mode and use the following mechanism
Miaohe Lin67b0ae42019-12-11 14:26:22 +0800986 * to find the destination vCPU.
Feng Wu6228a0d2016-01-25 16:53:34 +0800987 * 1. For lowest-priority interrupts, store all the possible
988 * destination vCPUs in an array.
989 * 2. Use "guest vector % max number of destination vCPUs" to find
990 * the right destination vCPU in the array for the lowest-priority
991 * interrupt.
992 * - Otherwise, use remapped mode to inject the interrupt.
993 */
Feng Wu8feb4a02015-09-18 22:29:47 +0800994bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
995 struct kvm_vcpu **dest_vcpu)
996{
997 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200998 unsigned long bitmap;
999 struct kvm_lapic **dst = NULL;
Feng Wu8feb4a02015-09-18 22:29:47 +08001000 bool ret = false;
Feng Wu8feb4a02015-09-18 22:29:47 +08001001
1002 if (irq->shorthand)
1003 return false;
1004
1005 rcu_read_lock();
1006 map = rcu_dereference(kvm->arch.apic_map);
1007
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001008 if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
1009 hweight16(bitmap) == 1) {
1010 unsigned long i = find_first_bit(&bitmap, 16);
Feng Wu8feb4a02015-09-18 22:29:47 +08001011
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001012 if (dst[i]) {
1013 *dest_vcpu = dst[i]->vcpu;
1014 ret = true;
Feng Wu8feb4a02015-09-18 22:29:47 +08001015 }
Feng Wu8feb4a02015-09-18 22:29:47 +08001016 }
1017
Feng Wu8feb4a02015-09-18 22:29:47 +08001018 rcu_read_unlock();
1019 return ret;
1020}
1021
Eddie Dong97222cc2007-09-12 10:58:04 +03001022/*
1023 * Add a pending IRQ into lapic.
1024 * Return 1 if successfully added and 0 if discarded.
1025 */
1026static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +08001027 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +01001028 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +03001029{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001030 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +03001031 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +03001032
Paolo Bonzinia183b632014-09-11 11:51:02 +02001033 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
1034 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +03001035 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001036 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +02001037 vcpu->arch.apic_arb_prio++;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001038 /* fall through */
Gleb Natapove1035712009-03-05 16:34:59 +02001039 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001040 if (unlikely(trig_mode && !level))
1041 break;
1042
Eddie Dong97222cc2007-09-12 10:58:04 +03001043 /* FIXME add logic for vcpu on reset */
1044 if (unlikely(!apic_enabled(apic)))
1045 break;
1046
Jan Kiszka11f5cc02013-07-25 09:58:45 +02001047 result = 1;
1048
Joerg Roedel9daa5002016-02-29 16:04:44 +01001049 if (dest_map) {
Joerg Roedel9e4aabe2016-02-29 16:04:43 +01001050 __set_bit(vcpu->vcpu_id, dest_map->map);
Joerg Roedel9daa5002016-02-29 16:04:44 +01001051 dest_map->vectors[vcpu->vcpu_id] = vector;
1052 }
Avi Kivitya5d36f82009-12-29 12:42:16 +02001053
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001054 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
1055 if (trig_mode)
Wei Yangee171d22019-03-31 19:17:22 -07001056 kvm_lapic_set_vector(vector,
1057 apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001058 else
Wei Yangee171d22019-03-31 19:17:22 -07001059 kvm_lapic_clear_vector(vector,
1060 apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001061 }
1062
Sean Christophersonafaf0b22020-03-21 13:26:00 -07001063 if (kvm_x86_ops.deliver_posted_interrupt(vcpu, vector)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001064 kvm_lapic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +08001065 kvm_make_request(KVM_REQ_EVENT, vcpu);
1066 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001067 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001068 break;
1069
1070 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +05301071 result = 1;
1072 vcpu->arch.pv.pv_unhalted = 1;
1073 kvm_make_request(KVM_REQ_EVENT, vcpu);
1074 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001075 break;
1076
1077 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +02001078 result = 1;
1079 kvm_make_request(KVM_REQ_SMI, vcpu);
1080 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001081 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001082
Eddie Dong97222cc2007-09-12 10:58:04 +03001083 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001084 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001085 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +02001086 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001087 break;
1088
1089 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +01001090 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001091 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +01001092 /* assumes that there are only KVM_APIC_INIT/SIPI */
1093 apic->pending_events = (1UL << KVM_APIC_INIT);
Avi Kivity3842d132010-07-27 12:30:24 +03001094 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001095 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001096 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001097 break;
1098
1099 case APIC_DM_STARTUP:
Jan Kiszka66450a22013-03-13 12:42:34 +01001100 result = 1;
1101 apic->sipi_vector = vector;
1102 /* make sure sipi_vector is visible for the receiver */
1103 smp_wmb();
1104 set_bit(KVM_APIC_SIPI, &apic->pending_events);
1105 kvm_make_request(KVM_REQ_EVENT, vcpu);
1106 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001107 break;
1108
Jan Kiszka23930f92008-09-26 09:30:52 +02001109 case APIC_DM_EXTINT:
1110 /*
1111 * Should only be called by kvm_apic_local_deliver() with LVT0,
1112 * before NMI watchdog was enabled. Already handled by
1113 * kvm_apic_accept_pic_intr().
1114 */
1115 break;
1116
Eddie Dong97222cc2007-09-12 10:58:04 +03001117 default:
1118 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
1119 delivery_mode);
1120 break;
1121 }
1122 return result;
1123}
1124
Nitesh Narayan Lal7ee30bc2019-11-07 07:53:43 -05001125/*
1126 * This routine identifies the destination vcpus mask meant to receive the
1127 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
1128 * out the destination vcpus array and set the bitmap or it traverses to
1129 * each available vcpu to identify the same.
1130 */
1131void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
1132 unsigned long *vcpu_bitmap)
1133{
1134 struct kvm_lapic **dest_vcpu = NULL;
1135 struct kvm_lapic *src = NULL;
1136 struct kvm_apic_map *map;
1137 struct kvm_vcpu *vcpu;
1138 unsigned long bitmap;
1139 int i, vcpu_idx;
1140 bool ret;
1141
1142 rcu_read_lock();
1143 map = rcu_dereference(kvm->arch.apic_map);
1144
1145 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
1146 &bitmap);
1147 if (ret) {
1148 for_each_set_bit(i, &bitmap, 16) {
1149 if (!dest_vcpu[i])
1150 continue;
1151 vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
1152 __set_bit(vcpu_idx, vcpu_bitmap);
1153 }
1154 } else {
1155 kvm_for_each_vcpu(i, vcpu, kvm) {
1156 if (!kvm_apic_present(vcpu))
1157 continue;
1158 if (!kvm_apic_match_dest(vcpu, NULL,
Peter Xub4b29632019-12-04 20:07:16 +01001159 irq->shorthand,
Nitesh Narayan Lal7ee30bc2019-11-07 07:53:43 -05001160 irq->dest_id,
1161 irq->dest_mode))
1162 continue;
1163 __set_bit(i, vcpu_bitmap);
1164 }
1165 }
1166 rcu_read_unlock();
1167}
1168
Gleb Natapove1035712009-03-05 16:34:59 +02001169int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +03001170{
Gleb Natapove1035712009-03-05 16:34:59 +02001171 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +08001172}
1173
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001174static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
1175{
Andrey Smetanin63086302015-11-10 15:36:32 +03001176 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001177}
1178
Yang Zhangc7c9c562013-01-25 10:18:51 +08001179static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
1180{
Steve Rutherford7543a632015-07-29 23:21:41 -07001181 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001182
Steve Rutherford7543a632015-07-29 23:21:41 -07001183 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
1184 if (!kvm_ioapic_handles_vector(apic, vector))
1185 return;
1186
1187 /* Request a KVM exit to inform the userspace IOAPIC. */
1188 if (irqchip_split(apic->vcpu->kvm)) {
1189 apic->vcpu->arch.pending_ioapic_eoi = vector;
1190 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
1191 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001192 }
Steve Rutherford7543a632015-07-29 23:21:41 -07001193
1194 if (apic_test_vector(vector, apic->regs + APIC_TMR))
1195 trigger_mode = IOAPIC_LEVEL_TRIG;
1196 else
1197 trigger_mode = IOAPIC_EDGE_TRIG;
1198
1199 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +08001200}
1201
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001202static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001203{
1204 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001205
1206 trace_kvm_eoi(apic, vector);
1207
Eddie Dong97222cc2007-09-12 10:58:04 +03001208 /*
1209 * Not every write EOI will has corresponding ISR,
1210 * one example is when Kernel check timer on setup_IO_APIC
1211 */
1212 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001213 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001214
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001215 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001216 apic_update_ppr(apic);
1217
Andrey Smetanin5c9194122015-11-10 15:36:34 +03001218 if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
1219 kvm_hv_synic_send_eoi(apic->vcpu, vector);
1220
Yang Zhangc7c9c562013-01-25 10:18:51 +08001221 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +03001222 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001223 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001224}
1225
Yang Zhangc7c9c562013-01-25 10:18:51 +08001226/*
1227 * this interface assumes a trap-like exit, which has already finished
1228 * desired side effect including vISR and vPPR update.
1229 */
1230void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
1231{
1232 struct kvm_lapic *apic = vcpu->arch.apic;
1233
1234 trace_kvm_eoi(apic, vector);
1235
1236 kvm_ioapic_send_eoi(apic, vector);
1237 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1238}
1239EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
1240
Wanpeng Lid5361672020-03-26 10:20:02 +08001241void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
Eddie Dong97222cc2007-09-12 10:58:04 +03001242{
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001243 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001244
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001245 irq.vector = icr_low & APIC_VECTOR_MASK;
1246 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1247 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001248 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001249 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1250 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001251 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001252 if (apic_x2apic_mode(apic))
1253 irq.dest_id = icr_high;
1254 else
1255 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001256
Gleb Natapov1000ff82009-07-07 16:00:57 +03001257 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1258
Yang Zhangb4f22252013-04-11 19:21:37 +08001259 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001260}
1261
1262static u32 apic_get_tmcct(struct kvm_lapic *apic)
1263{
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001264 ktime_t remaining, now;
Marcelo Tosattib682b812009-02-10 20:41:41 -02001265 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001266 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001267
1268 ASSERT(apic != NULL);
1269
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001270 /* if initial count is 0, current count should also be 0 */
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001271 if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
Andy Honigb963a222013-11-19 14:12:18 -08001272 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001273 return 0;
1274
Paolo Bonzini55878592016-10-25 15:23:49 +02001275 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001276 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001277 if (ktime_to_ns(remaining) < 0)
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01001278 remaining = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001279
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001280 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1281 tmcct = div64_u64(ns,
1282 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001283
1284 return tmcct;
1285}
1286
Avi Kivityb209749f2007-10-22 16:50:39 +02001287static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1288{
1289 struct kvm_vcpu *vcpu = apic->vcpu;
1290 struct kvm_run *run = vcpu->run;
1291
Avi Kivitya8eeb042010-05-10 12:34:53 +03001292 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001293 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001294 run->tpr_access.is_write = write;
1295}
1296
1297static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1298{
1299 if (apic->vcpu->arch.tpr_access_reporting)
1300 __report_tpr_access(apic, write);
1301}
1302
Eddie Dong97222cc2007-09-12 10:58:04 +03001303static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1304{
1305 u32 val = 0;
1306
1307 if (offset >= LAPIC_MMIO_LENGTH)
1308 return 0;
1309
1310 switch (offset) {
1311 case APIC_ARBPRI:
Eddie Dong97222cc2007-09-12 10:58:04 +03001312 break;
1313
1314 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001315 if (apic_lvtt_tscdeadline(apic))
1316 return 0;
1317
Eddie Dong97222cc2007-09-12 10:58:04 +03001318 val = apic_get_tmcct(apic);
1319 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001320 case APIC_PROCPRI:
1321 apic_update_ppr(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001322 val = kvm_lapic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001323 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001324 case APIC_TASKPRI:
1325 report_tpr_access(apic, false);
1326 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001327 default:
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001328 val = kvm_lapic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001329 break;
1330 }
1331
1332 return val;
1333}
1334
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001335static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1336{
1337 return container_of(dev, struct kvm_lapic, dev);
1338}
1339
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001340#define APIC_REG_MASK(reg) (1ull << ((reg) >> 4))
1341#define APIC_REGS_MASK(first, count) \
1342 (APIC_REG_MASK(first) * ((1ull << (count)) - 1))
1343
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001344int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001345 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001346{
Eddie Dong97222cc2007-09-12 10:58:04 +03001347 unsigned char alignment = offset & 0xf;
1348 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001349 /* this bitmask has a bit cleared for each reserved register */
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001350 u64 valid_reg_mask =
1351 APIC_REG_MASK(APIC_ID) |
1352 APIC_REG_MASK(APIC_LVR) |
1353 APIC_REG_MASK(APIC_TASKPRI) |
1354 APIC_REG_MASK(APIC_PROCPRI) |
1355 APIC_REG_MASK(APIC_LDR) |
1356 APIC_REG_MASK(APIC_DFR) |
1357 APIC_REG_MASK(APIC_SPIV) |
1358 APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
1359 APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
1360 APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
1361 APIC_REG_MASK(APIC_ESR) |
1362 APIC_REG_MASK(APIC_ICR) |
1363 APIC_REG_MASK(APIC_ICR2) |
1364 APIC_REG_MASK(APIC_LVTT) |
1365 APIC_REG_MASK(APIC_LVTTHMR) |
1366 APIC_REG_MASK(APIC_LVTPC) |
1367 APIC_REG_MASK(APIC_LVT0) |
1368 APIC_REG_MASK(APIC_LVT1) |
1369 APIC_REG_MASK(APIC_LVTERR) |
1370 APIC_REG_MASK(APIC_TMICT) |
1371 APIC_REG_MASK(APIC_TMCCT) |
1372 APIC_REG_MASK(APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001373
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001374 /* ARBPRI is not valid on x2APIC */
1375 if (!apic_x2apic_mode(apic))
1376 valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001377
Yi Wang0d888002019-07-06 01:08:48 +08001378 if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001379 return 1;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001380
Eddie Dong97222cc2007-09-12 10:58:04 +03001381 result = __apic_read(apic, offset & ~0xf);
1382
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001383 trace_kvm_apic_read(offset, result);
1384
Eddie Dong97222cc2007-09-12 10:58:04 +03001385 switch (len) {
1386 case 1:
1387 case 2:
1388 case 4:
1389 memcpy(data, (char *)&result + alignment, len);
1390 break;
1391 default:
1392 printk(KERN_ERR "Local APIC read with len = %x, "
1393 "should be 1,2, or 4 instead\n", len);
1394 break;
1395 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001396 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001397}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001398EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
Eddie Dong97222cc2007-09-12 10:58:04 +03001399
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001400static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1401{
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02001402 return addr >= apic->base_address &&
1403 addr < apic->base_address + LAPIC_MMIO_LENGTH;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001404}
1405
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001406static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001407 gpa_t address, int len, void *data)
1408{
1409 struct kvm_lapic *apic = to_lapic(this);
1410 u32 offset = address - apic->base_address;
1411
1412 if (!apic_mmio_in_range(apic, address))
1413 return -EOPNOTSUPP;
1414
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02001415 if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
1416 if (!kvm_check_has_quirk(vcpu->kvm,
1417 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
1418 return -EOPNOTSUPP;
1419
1420 memset(data, 0xff, len);
1421 return 0;
1422 }
1423
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001424 kvm_lapic_reg_read(apic, offset, len, data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001425
1426 return 0;
1427}
1428
Eddie Dong97222cc2007-09-12 10:58:04 +03001429static void update_divide_count(struct kvm_lapic *apic)
1430{
1431 u32 tmp1, tmp2, tdcr;
1432
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001433 tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001434 tmp1 = tdcr & 0xf;
1435 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001436 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001437}
1438
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001439static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
1440{
1441 /*
1442 * Do not allow the guest to program periodic timers with small
1443 * interval, since the hrtimers are not throttled by the host
1444 * scheduler.
1445 */
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001446 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001447 s64 min_period = min_timer_period_us * 1000LL;
1448
1449 if (apic->lapic_timer.period < min_period) {
1450 pr_info_ratelimited(
1451 "kvm: vcpu %i: requested %lld ns "
1452 "lapic timer period limited to %lld ns\n",
1453 apic->vcpu->vcpu_id,
1454 apic->lapic_timer.period, min_period);
1455 apic->lapic_timer.period = min_period;
1456 }
1457 }
1458}
1459
Wanpeng Li94be4b82020-03-24 14:32:10 +08001460static void cancel_hv_timer(struct kvm_lapic *apic);
1461
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001462static void apic_update_lvtt(struct kvm_lapic *apic)
1463{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001464 u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001465 apic->lapic_timer.timer_mode_mask;
1466
1467 if (apic->lapic_timer.timer_mode != timer_mode) {
Wanpeng Lic69518c2017-10-05 03:53:51 -07001468 if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001469 APIC_LVT_TIMER_TSCDEADLINE)) {
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001470 hrtimer_cancel(&apic->lapic_timer.timer);
Wanpeng Li94be4b82020-03-24 14:32:10 +08001471 preempt_disable();
1472 if (apic->lapic_timer.hv_timer_in_use)
1473 cancel_hv_timer(apic);
1474 preempt_enable();
Radim Krčmář44275932017-10-06 19:25:55 +02001475 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
1476 apic->lapic_timer.period = 0;
1477 apic->lapic_timer.tscdeadline = 0;
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001478 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001479 apic->lapic_timer.timer_mode = timer_mode;
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001480 limit_periodic_timer_frequency(apic);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001481 }
1482}
1483
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001484/*
1485 * On APICv, this test will cause a busy wait
1486 * during a higher-priority task.
1487 */
1488
1489static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1490{
1491 struct kvm_lapic *apic = vcpu->arch.apic;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001492 u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001493
1494 if (kvm_apic_hw_enabled(apic)) {
1495 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001496 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001497
Andrey Smetanind62caab2015-11-10 15:36:33 +03001498 if (vcpu->arch.apicv_active)
Marcelo Tosattif9339862015-02-02 15:26:08 -02001499 bitmap = apic->regs + APIC_IRR;
1500
1501 if (apic_test_vector(vec, bitmap))
1502 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001503 }
1504 return false;
1505}
1506
Sean Christophersonb6aa57c2019-04-17 10:15:34 -07001507static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
1508{
1509 u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;
1510
1511 /*
1512 * If the guest TSC is running at a different ratio than the host, then
1513 * convert the delay to nanoseconds to achieve an accurate delay. Note
1514 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
1515 * always for VMX enabled hardware.
1516 */
1517 if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
1518 __delay(min(guest_cycles,
1519 nsec_to_cycles(vcpu, timer_advance_ns)));
1520 } else {
1521 u64 delay_ns = guest_cycles * 1000000ULL;
1522 do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
1523 ndelay(min_t(u32, delay_ns, timer_advance_ns));
1524 }
1525}
1526
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001527static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
Wanpeng Liec0671d2019-05-20 16:18:08 +08001528 s64 advance_expire_delta)
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001529{
1530 struct kvm_lapic *apic = vcpu->arch.apic;
Sean Christopherson39497d72019-04-17 10:15:32 -07001531 u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001532 u64 ns;
1533
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001534 /* Do not adjust for tiny fluctuations or large random spikes. */
1535 if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
1536 abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
1537 return;
1538
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001539 /* too early */
Wanpeng Liec0671d2019-05-20 16:18:08 +08001540 if (advance_expire_delta < 0) {
1541 ns = -advance_expire_delta * 1000000ULL;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001542 do_div(ns, vcpu->arch.virtual_tsc_khz);
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001543 timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001544 } else {
1545 /* too late */
Wanpeng Liec0671d2019-05-20 16:18:08 +08001546 ns = advance_expire_delta * 1000000ULL;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001547 do_div(ns, vcpu->arch.virtual_tsc_khz);
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001548 timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001549 }
1550
Wanpeng Lia0f00372019-09-26 08:54:03 +08001551 if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
1552 timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001553 apic->lapic_timer.timer_advance_ns = timer_advance_ns;
1554}
1555
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001556static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001557{
1558 struct kvm_lapic *apic = vcpu->arch.apic;
1559 u64 guest_tsc, tsc_deadline;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001560
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001561 if (apic->lapic_timer.expired_tscdeadline == 0)
1562 return;
1563
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001564 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1565 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001566 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Wanpeng Liec0671d2019-05-20 16:18:08 +08001567 apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001568
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001569 if (guest_tsc < tsc_deadline)
Sean Christophersonb6aa57c2019-04-17 10:15:34 -07001570 __wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
Wanpeng Li3b8a5df2018-10-09 09:02:08 +08001571
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001572 if (lapic_timer_advance_dynamic)
Wanpeng Liec0671d2019-05-20 16:18:08 +08001573 adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001574}
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001575
1576void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1577{
1578 if (lapic_timer_int_injected(vcpu))
1579 __kvm_wait_lapic_expire(vcpu);
1580}
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08001581EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001582
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001583static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
1584{
1585 struct kvm_timer *ktimer = &apic->lapic_timer;
1586
1587 kvm_apic_local_deliver(apic, APIC_LVTT);
Haiwei Li17ac43a2020-01-16 16:50:21 +08001588 if (apic_lvtt_tscdeadline(apic)) {
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001589 ktimer->tscdeadline = 0;
Haiwei Li17ac43a2020-01-16 16:50:21 +08001590 } else if (apic_lvtt_oneshot(apic)) {
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001591 ktimer->tscdeadline = 0;
1592 ktimer->target_expiration = 0;
1593 }
1594}
1595
1596static void apic_timer_expired(struct kvm_lapic *apic)
1597{
1598 struct kvm_vcpu *vcpu = apic->vcpu;
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001599 struct kvm_timer *ktimer = &apic->lapic_timer;
1600
1601 if (atomic_read(&apic->lapic_timer.pending))
1602 return;
1603
1604 if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
1605 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1606
1607 if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
1608 if (apic->lapic_timer.timer_advance_ns)
1609 __kvm_wait_lapic_expire(vcpu);
1610 kvm_apic_inject_pending_timer_irqs(apic);
1611 return;
1612 }
1613
1614 atomic_inc(&apic->lapic_timer.pending);
1615 kvm_set_pending_timer(vcpu);
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001616}
1617
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001618static void start_sw_tscdeadline(struct kvm_lapic *apic)
1619{
Sean Christopherson39497d72019-04-17 10:15:32 -07001620 struct kvm_timer *ktimer = &apic->lapic_timer;
1621 u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001622 u64 ns = 0;
1623 ktime_t expire;
1624 struct kvm_vcpu *vcpu = apic->vcpu;
1625 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1626 unsigned long flags;
1627 ktime_t now;
1628
1629 if (unlikely(!tscdeadline || !this_tsc_khz))
1630 return;
1631
1632 local_irq_save(flags);
1633
Paolo Bonzini55878592016-10-25 15:23:49 +02001634 now = ktime_get();
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001635 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Liran Alonc09d65d2019-04-16 20:36:34 +03001636
1637 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1638 do_div(ns, this_tsc_khz);
1639
1640 if (likely(tscdeadline > guest_tsc) &&
Sean Christopherson39497d72019-04-17 10:15:32 -07001641 likely(ns > apic->lapic_timer.timer_advance_ns)) {
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001642 expire = ktime_add_ns(now, ns);
Sean Christopherson39497d72019-04-17 10:15:32 -07001643 expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02001644 hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001645 } else
1646 apic_timer_expired(apic);
1647
1648 local_irq_restore(flags);
1649}
1650
Peter Shier24647e02018-10-10 15:56:53 -07001651static inline u64 tmict_to_ns(struct kvm_lapic *apic, u32 tmict)
1652{
1653 return (u64)tmict * APIC_BUS_CYCLE_NS * (u64)apic->divide_count;
1654}
1655
Wanpeng Lic301b902017-10-06 07:38:32 -07001656static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
1657{
1658 ktime_t now, remaining;
1659 u64 ns_remaining_old, ns_remaining_new;
1660
Peter Shier24647e02018-10-10 15:56:53 -07001661 apic->lapic_timer.period =
1662 tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
Wanpeng Lic301b902017-10-06 07:38:32 -07001663 limit_periodic_timer_frequency(apic);
1664
1665 now = ktime_get();
1666 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1667 if (ktime_to_ns(remaining) < 0)
1668 remaining = 0;
1669
1670 ns_remaining_old = ktime_to_ns(remaining);
1671 ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
1672 apic->divide_count, old_divisor);
1673
1674 apic->lapic_timer.tscdeadline +=
1675 nsec_to_cycles(apic->vcpu, ns_remaining_new) -
1676 nsec_to_cycles(apic->vcpu, ns_remaining_old);
1677 apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
1678}
1679
Peter Shier24647e02018-10-10 15:56:53 -07001680static bool set_target_expiration(struct kvm_lapic *apic, u32 count_reg)
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001681{
1682 ktime_t now;
1683 u64 tscl = rdtsc();
Peter Shier24647e02018-10-10 15:56:53 -07001684 s64 deadline;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001685
Paolo Bonzini55878592016-10-25 15:23:49 +02001686 now = ktime_get();
Peter Shier24647e02018-10-10 15:56:53 -07001687 apic->lapic_timer.period =
1688 tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001689
Radim Krčmář5d74a692017-10-06 19:25:54 +02001690 if (!apic->lapic_timer.period) {
1691 apic->lapic_timer.tscdeadline = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001692 return false;
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001693 }
1694
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001695 limit_periodic_timer_frequency(apic);
Peter Shier24647e02018-10-10 15:56:53 -07001696 deadline = apic->lapic_timer.period;
1697
1698 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
1699 if (unlikely(count_reg != APIC_TMICT)) {
1700 deadline = tmict_to_ns(apic,
1701 kvm_lapic_get_reg(apic, count_reg));
1702 if (unlikely(deadline <= 0))
1703 deadline = apic->lapic_timer.period;
1704 else if (unlikely(deadline > apic->lapic_timer.period)) {
1705 pr_info_ratelimited(
1706 "kvm: vcpu %i: requested lapic timer restore with "
1707 "starting count register %#x=%u (%lld ns) > initial count (%lld ns). "
1708 "Using initial count to start timer.\n",
1709 apic->vcpu->vcpu_id,
1710 count_reg,
1711 kvm_lapic_get_reg(apic, count_reg),
1712 deadline, apic->lapic_timer.period);
1713 kvm_lapic_set_reg(apic, count_reg, 0);
1714 deadline = apic->lapic_timer.period;
1715 }
1716 }
1717 }
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001718
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001719 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
Peter Shier24647e02018-10-10 15:56:53 -07001720 nsec_to_cycles(apic->vcpu, deadline);
1721 apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001722
1723 return true;
1724}
1725
1726static void advance_periodic_target_expiration(struct kvm_lapic *apic)
1727{
David Vrabeld8f2f492018-05-18 16:55:46 +01001728 ktime_t now = ktime_get();
1729 u64 tscl = rdtsc();
1730 ktime_t delta;
1731
1732 /*
1733 * Synchronize both deadlines to the same time source or
1734 * differences in the periods (caused by differences in the
1735 * underlying clocks or numerical approximation errors) will
1736 * cause the two to drift apart over time as the errors
1737 * accumulate.
1738 */
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001739 apic->lapic_timer.target_expiration =
1740 ktime_add_ns(apic->lapic_timer.target_expiration,
1741 apic->lapic_timer.period);
David Vrabeld8f2f492018-05-18 16:55:46 +01001742 delta = ktime_sub(apic->lapic_timer.target_expiration, now);
1743 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1744 nsec_to_cycles(apic->vcpu, delta);
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001745}
1746
Anthoine Bourgeoisecf08da2018-04-29 22:05:58 +00001747static void start_sw_period(struct kvm_lapic *apic)
1748{
1749 if (!apic->lapic_timer.period)
1750 return;
1751
1752 if (ktime_after(ktime_get(),
1753 apic->lapic_timer.target_expiration)) {
1754 apic_timer_expired(apic);
1755
1756 if (apic_lvtt_oneshot(apic))
1757 return;
1758
1759 advance_periodic_target_expiration(apic);
1760 }
1761
1762 hrtimer_start(&apic->lapic_timer.timer,
1763 apic->lapic_timer.target_expiration,
He Zheedec6e02020-03-20 15:06:07 +08001764 HRTIMER_MODE_ABS_HARD);
Anthoine Bourgeoisecf08da2018-04-29 22:05:58 +00001765}
1766
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001767bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
1768{
Wanpeng Li91005302016-08-03 12:04:12 +08001769 if (!lapic_in_kernel(vcpu))
1770 return false;
1771
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001772 return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
1773}
1774EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);
1775
Wanpeng Li7e810a32016-10-24 18:23:12 +08001776static void cancel_hv_timer(struct kvm_lapic *apic)
Wanpeng Libd97ad02016-06-30 08:52:49 +08001777{
Wanpeng Li1d518c62017-07-25 00:43:15 -07001778 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001779 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
Sean Christophersonafaf0b22020-03-21 13:26:00 -07001780 kvm_x86_ops.cancel_hv_timer(apic->vcpu);
Wanpeng Libd97ad02016-06-30 08:52:49 +08001781 apic->lapic_timer.hv_timer_in_use = false;
1782}
1783
Paolo Bonzinia749e242017-06-29 17:14:50 +02001784static bool start_hv_timer(struct kvm_lapic *apic)
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001785{
1786 struct kvm_timer *ktimer = &apic->lapic_timer;
Sean Christophersonf9927982019-04-16 13:32:46 -07001787 struct kvm_vcpu *vcpu = apic->vcpu;
1788 bool expired;
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001789
Wanpeng Li1d518c62017-07-25 00:43:15 -07001790 WARN_ON(preemptible());
Sean Christophersonafaf0b22020-03-21 13:26:00 -07001791 if (!kvm_x86_ops.set_hv_timer)
Paolo Bonzinia749e242017-06-29 17:14:50 +02001792 return false;
1793
Radim Krčmář86bbc1e2017-10-06 19:25:53 +02001794 if (!ktimer->tscdeadline)
1795 return false;
1796
Sean Christophersonafaf0b22020-03-21 13:26:00 -07001797 if (kvm_x86_ops.set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001798 return false;
1799
1800 ktimer->hv_timer_in_use = true;
1801 hrtimer_cancel(&ktimer->timer);
1802
1803 /*
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001804 * To simplify handling the periodic timer, leave the hv timer running
1805 * even if the deadline timer has expired, i.e. rely on the resulting
1806 * VM-Exit to recompute the periodic timer's target expiration.
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001807 */
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001808 if (!apic_lvtt_period(apic)) {
1809 /*
1810 * Cancel the hv timer if the sw timer fired while the hv timer
1811 * was being programmed, or if the hv timer itself expired.
1812 */
1813 if (atomic_read(&ktimer->pending)) {
1814 cancel_hv_timer(apic);
Sean Christophersonf9927982019-04-16 13:32:46 -07001815 } else if (expired) {
Wanpeng Lic8533542017-06-29 06:28:09 -07001816 apic_timer_expired(apic);
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001817 cancel_hv_timer(apic);
1818 }
Wanpeng Lic8533542017-06-29 06:28:09 -07001819 }
Paolo Bonzinia749e242017-06-29 17:14:50 +02001820
Sean Christophersonf9927982019-04-16 13:32:46 -07001821 trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001822
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001823 return true;
1824}
1825
Paolo Bonzinia749e242017-06-29 17:14:50 +02001826static void start_sw_timer(struct kvm_lapic *apic)
Wanpeng Li196f20c2016-06-28 14:54:19 +08001827{
Paolo Bonzinia749e242017-06-29 17:14:50 +02001828 struct kvm_timer *ktimer = &apic->lapic_timer;
Wanpeng Li1d518c62017-07-25 00:43:15 -07001829
1830 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001831 if (apic->lapic_timer.hv_timer_in_use)
1832 cancel_hv_timer(apic);
1833 if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
1834 return;
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001835
Paolo Bonzinia749e242017-06-29 17:14:50 +02001836 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1837 start_sw_period(apic);
1838 else if (apic_lvtt_tscdeadline(apic))
1839 start_sw_tscdeadline(apic);
1840 trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
1841}
1842
1843static void restart_apic_timer(struct kvm_lapic *apic)
1844{
Wanpeng Li1d518c62017-07-25 00:43:15 -07001845 preempt_disable();
Sean Christopherson4ca88b32019-04-16 13:32:47 -07001846
1847 if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
1848 goto out;
1849
Paolo Bonzinia749e242017-06-29 17:14:50 +02001850 if (!start_hv_timer(apic))
1851 start_sw_timer(apic);
Sean Christopherson4ca88b32019-04-16 13:32:47 -07001852out:
Wanpeng Li1d518c62017-07-25 00:43:15 -07001853 preempt_enable();
Wanpeng Li196f20c2016-06-28 14:54:19 +08001854}
1855
Eddie Dong97222cc2007-09-12 10:58:04 +03001856void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
1857{
1858 struct kvm_lapic *apic = vcpu->arch.apic;
1859
Wanpeng Li1d518c62017-07-25 00:43:15 -07001860 preempt_disable();
1861 /* If the preempt notifier has already run, it also called apic_timer_expired */
1862 if (!apic->lapic_timer.hv_timer_in_use)
1863 goto out;
Davidlohr Buesoda4ad882020-04-23 22:48:37 -07001864 WARN_ON(rcuwait_active(&vcpu->wait));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001865 cancel_hv_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001866 apic_timer_expired(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001867
1868 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1869 advance_periodic_target_expiration(apic);
Paolo Bonzinia749e242017-06-29 17:14:50 +02001870 restart_apic_timer(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001871 }
Wanpeng Li1d518c62017-07-25 00:43:15 -07001872out:
1873 preempt_enable();
Eddie Dong97222cc2007-09-12 10:58:04 +03001874}
1875EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);
1876
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001877void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
1878{
Paolo Bonzinia749e242017-06-29 17:14:50 +02001879 restart_apic_timer(vcpu->arch.apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001880}
1881EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);
1882
1883void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
1884{
1885 struct kvm_lapic *apic = vcpu->arch.apic;
1886
Wanpeng Li1d518c62017-07-25 00:43:15 -07001887 preempt_disable();
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001888 /* Possibly the TSC deadline timer is not enabled yet */
Paolo Bonzinia749e242017-06-29 17:14:50 +02001889 if (apic->lapic_timer.hv_timer_in_use)
1890 start_sw_timer(apic);
Wanpeng Li1d518c62017-07-25 00:43:15 -07001891 preempt_enable();
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001892}
1893EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1894
Paolo Bonzinia749e242017-06-29 17:14:50 +02001895void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
1896{
1897 struct kvm_lapic *apic = vcpu->arch.apic;
1898
1899 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1900 restart_apic_timer(apic);
1901}
1902
Peter Shier24647e02018-10-10 15:56:53 -07001903static void __start_apic_timer(struct kvm_lapic *apic, u32 count_reg)
Eddie Dong97222cc2007-09-12 10:58:04 +03001904{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001905 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001906
Paolo Bonzinia749e242017-06-29 17:14:50 +02001907 if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
Peter Shier24647e02018-10-10 15:56:53 -07001908 && !set_target_expiration(apic, count_reg))
Paolo Bonzinia749e242017-06-29 17:14:50 +02001909 return;
1910
1911 restart_apic_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001912}
1913
Peter Shier24647e02018-10-10 15:56:53 -07001914static void start_apic_timer(struct kvm_lapic *apic)
1915{
1916 __start_apic_timer(apic, APIC_TMICT);
1917}
1918
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001919static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1920{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001921 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001922
Radim Krčmář59fd1322015-06-30 22:19:16 +02001923 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1924 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1925 if (lvt0_in_nmi_mode) {
Radim Krčmář42720132015-07-01 15:31:49 +02001926 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001927 } else
1928 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1929 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001930}
1931
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001932int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001933{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001934 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001935
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001936 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001937
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001938 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001939 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001940 if (!apic_x2apic_mode(apic))
Radim Krčmářa92e2542016-07-12 22:09:22 +02001941 kvm_apic_set_xapic_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001942 else
1943 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001944 break;
1945
1946 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001947 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001948 apic_set_tpr(apic, val & 0xff);
1949 break;
1950
1951 case APIC_EOI:
1952 apic_set_eoi(apic);
1953 break;
1954
1955 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001956 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001957 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001958 else
1959 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001960 break;
1961
1962 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001963 if (!apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001964 kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Wanpeng Li4abaffc2020-02-26 10:41:02 +08001965 apic->vcpu->kvm->arch.apic_map_dirty = true;
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001966 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001967 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001968 break;
1969
Gleb Natapovfc61b802009-07-05 17:39:35 +03001970 case APIC_SPIV: {
1971 u32 mask = 0x3ff;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001972 if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001973 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001974 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001975 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1976 int i;
1977 u32 lvt_val;
1978
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001979 for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001980 lvt_val = kvm_lapic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001981 APIC_LVTT + 0x10 * i);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001982 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
Eddie Dong97222cc2007-09-12 10:58:04 +03001983 lvt_val | APIC_LVT_MASKED);
1984 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001985 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001986 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001987
1988 }
1989 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001990 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001991 case APIC_ICR:
1992 /* No delay here, so we always clear the pending bit */
Wanpeng Li2b0911d2019-09-05 14:26:27 +08001993 val &= ~(1 << 12);
Wanpeng Lid5361672020-03-26 10:20:02 +08001994 kvm_apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
Wanpeng Li2b0911d2019-09-05 14:26:27 +08001995 kvm_lapic_set_reg(apic, APIC_ICR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001996 break;
1997
1998 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001999 if (!apic_x2apic_mode(apic))
2000 val &= 0xff000000;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002001 kvm_lapic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002002 break;
2003
Jan Kiszka23930f92008-09-26 09:30:52 +02002004 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02002005 apic_manage_nmi_watchdog(apic, val);
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002006 /* fall through */
Eddie Dong97222cc2007-09-12 10:58:04 +03002007 case APIC_LVTTHMR:
2008 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03002009 case APIC_LVT1:
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002010 case APIC_LVTERR: {
Eddie Dong97222cc2007-09-12 10:58:04 +03002011 /* TODO: Check vector */
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002012 size_t size;
2013 u32 index;
2014
Gleb Natapovc48f1492012-08-05 15:58:33 +03002015 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03002016 val |= APIC_LVT_MASKED;
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002017 size = ARRAY_SIZE(apic_lvt_mask);
2018 index = array_index_nospec(
2019 (reg - APIC_LVTT) >> 4, size);
2020 val &= apic_lvt_mask[index];
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002021 kvm_lapic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002022 break;
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002023 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002024
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002025 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03002026 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002027 val |= APIC_LVT_MASKED;
2028 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002029 kvm_lapic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002030 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002031 break;
2032
Eddie Dong97222cc2007-09-12 10:58:04 +03002033 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002034 if (apic_lvtt_tscdeadline(apic))
2035 break;
2036
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002037 hrtimer_cancel(&apic->lapic_timer.timer);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002038 kvm_lapic_set_reg(apic, APIC_TMICT, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002039 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002040 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03002041
Wanpeng Lic301b902017-10-06 07:38:32 -07002042 case APIC_TDCR: {
2043 uint32_t old_divisor = apic->divide_count;
2044
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002045 kvm_lapic_set_reg(apic, APIC_TDCR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002046 update_divide_count(apic);
Wanpeng Lic301b902017-10-06 07:38:32 -07002047 if (apic->divide_count != old_divisor &&
2048 apic->lapic_timer.period) {
2049 hrtimer_cancel(&apic->lapic_timer.timer);
2050 update_target_expiration(apic, old_divisor);
2051 restart_apic_timer(apic);
2052 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002053 break;
Wanpeng Lic301b902017-10-06 07:38:32 -07002054 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002055 case APIC_ESR:
Yi Wang0d888002019-07-06 01:08:48 +08002056 if (apic_x2apic_mode(apic) && val != 0)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002057 ret = 1;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002058 break;
2059
2060 case APIC_SELF_IPI:
2061 if (apic_x2apic_mode(apic)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002062 kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002063 } else
2064 ret = 1;
2065 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03002066 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002067 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03002068 break;
2069 }
Yi Wang0d888002019-07-06 01:08:48 +08002070
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002071 kvm_recalculate_apic_map(apic->vcpu->kvm);
2072
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002073 return ret;
2074}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002075EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002076
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00002077static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002078 gpa_t address, int len, const void *data)
2079{
2080 struct kvm_lapic *apic = to_lapic(this);
2081 unsigned int offset = address - apic->base_address;
2082 u32 val;
2083
2084 if (!apic_mmio_in_range(apic, address))
2085 return -EOPNOTSUPP;
2086
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02002087 if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
2088 if (!kvm_check_has_quirk(vcpu->kvm,
2089 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
2090 return -EOPNOTSUPP;
2091
2092 return 0;
2093 }
2094
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002095 /*
2096 * APIC register must be aligned on 128-bits boundary.
2097 * 32/64/128 bits registers must be accessed thru 32 bits.
2098 * Refer SDM 8.4.1
2099 */
Yi Wang0d888002019-07-06 01:08:48 +08002100 if (len != 4 || (offset & 0xf))
Sheng Yang756975b2009-07-06 11:05:39 +08002101 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002102
2103 val = *(u32*)data;
2104
Yi Wang0d888002019-07-06 01:08:48 +08002105 kvm_lapic_reg_write(apic, offset & 0xff0, val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002106
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03002107 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03002108}
2109
Kevin Tian58fbbf22011-08-30 13:56:17 +03002110void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
2111{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002112 kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
Kevin Tian58fbbf22011-08-30 13:56:17 +03002113}
2114EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
2115
Yang Zhang83d4c282013-01-25 10:18:49 +08002116/* emulate APIC access in a trap manner */
2117void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
2118{
2119 u32 val = 0;
2120
2121 /* hw has done the conditional check and inst decode */
2122 offset &= 0xff0;
2123
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002124 kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
Yang Zhang83d4c282013-01-25 10:18:49 +08002125
2126 /* TODO: optimize to just emulate side effect w/o one more write */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002127 kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
Yang Zhang83d4c282013-01-25 10:18:49 +08002128}
2129EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
2130
Rusty Russelld5894442007-10-08 10:48:30 +10002131void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03002132{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002133 struct kvm_lapic *apic = vcpu->arch.apic;
2134
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002135 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002136 return;
2137
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002138 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03002139
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002140 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
2141 static_key_slow_dec_deferred(&apic_hw_disabled);
2142
Radim Krčmáře4627552014-10-30 15:06:45 +01002143 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002144 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03002145
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002146 if (apic->regs)
2147 free_page((unsigned long)apic->regs);
2148
2149 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002150}
2151
2152/*
2153 *----------------------------------------------------------------------
2154 * LAPIC interface
2155 *----------------------------------------------------------------------
2156 */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002157u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
2158{
2159 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002160
Wanpeng Lia10388e2016-10-24 18:23:10 +08002161 if (!lapic_in_kernel(vcpu) ||
2162 !apic_lvtt_tscdeadline(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002163 return 0;
2164
2165 return apic->lapic_timer.tscdeadline;
2166}
2167
2168void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
2169{
2170 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002171
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002172 if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03002173 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002174 return;
2175
2176 hrtimer_cancel(&apic->lapic_timer.timer);
2177 apic->lapic_timer.tscdeadline = data;
2178 start_apic_timer(apic);
2179}
2180
Eddie Dong97222cc2007-09-12 10:58:04 +03002181void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
2182{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002183 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002184
Avi Kivityb93463a2007-10-25 16:52:32 +02002185 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002186 | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03002187}
2188
2189u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
2190{
Eddie Dong97222cc2007-09-12 10:58:04 +03002191 u64 tpr;
2192
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002193 tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03002194
2195 return (tpr & 0xf0) >> 4;
2196}
2197
2198void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
2199{
Yang Zhang8d146952013-01-25 10:18:50 +08002200 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002201 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002202
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08002203 if (!apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002204 value |= MSR_IA32_APICBASE_BSP;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03002205
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01002206 vcpu->arch.apic_base = value;
2207
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08002208 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
2209 kvm_update_cpuid(vcpu);
2210
2211 if (!apic)
2212 return;
2213
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002214 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01002215 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Radim Krčmář49bd29b2016-07-12 22:09:23 +02002216 if (value & MSR_IA32_APICBASE_ENABLE) {
2217 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002218 static_key_slow_dec_deferred(&apic_hw_disabled);
Wanpeng Li187ca842016-08-03 12:04:13 +08002219 } else {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002220 static_key_slow_inc(&apic_hw_disabled.key);
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002221 vcpu->kvm->arch.apic_map_dirty = true;
Wanpeng Li187ca842016-08-03 12:04:13 +08002222 }
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002223 }
2224
Jim Mattson8d860bb2018-05-09 16:56:05 -04002225 if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
2226 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
2227
2228 if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
Sean Christophersonafaf0b22020-03-21 13:26:00 -07002229 kvm_x86_ops.set_virtual_apic_mode(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08002230
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002231 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03002232 MSR_IA32_APICBASE_BASE;
2233
Nadav Amitdb324fe2014-11-02 11:54:59 +02002234 if ((value & MSR_IA32_APICBASE_ENABLE) &&
2235 apic->base_address != APIC_DEFAULT_PHYS_BASE)
2236 pr_warn_once("APIC base relocation is unsupported by KVM");
Eddie Dong97222cc2007-09-12 10:58:04 +03002237}
2238
Suravee Suthikulpanitb26a6952019-11-14 14:15:04 -06002239void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
2240{
2241 struct kvm_lapic *apic = vcpu->arch.apic;
2242
2243 if (vcpu->arch.apicv_active) {
2244 /* irr_pending is always true when apicv is activated. */
2245 apic->irr_pending = true;
2246 apic->isr_count = 1;
2247 } else {
2248 apic->irr_pending = (apic_search_irr(apic) != -1);
2249 apic->isr_count = count_vectors(apic->regs + APIC_ISR);
2250 }
2251}
2252EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);
2253
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002254void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03002255{
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002256 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002257 int i;
2258
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002259 if (!apic)
2260 return;
Eddie Dong97222cc2007-09-12 10:58:04 +03002261
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002262 vcpu->kvm->arch.apic_map_dirty = false;
Eddie Dong97222cc2007-09-12 10:58:04 +03002263 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002264 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03002265
Radim Krčmář4d8e7722016-07-12 22:09:25 +02002266 if (!init_event) {
2267 kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
2268 MSR_IA32_APICBASE_ENABLE);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002269 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Radim Krčmář4d8e7722016-07-12 22:09:25 +02002270 }
Gleb Natapovfc61b802009-07-05 17:39:35 +03002271 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03002272
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002273 for (i = 0; i < KVM_APIC_LVT_NUM; i++)
2274 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002275 apic_update_lvtt(apic);
Jan H. Schönherr52b54192017-05-20 13:24:32 +02002276 if (kvm_vcpu_is_reset_bsp(vcpu) &&
2277 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002278 kvm_lapic_set_reg(apic, APIC_LVT0,
Nadav Amit90de4a12015-04-13 01:53:41 +03002279 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002280 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03002281
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002282 kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002283 apic_set_spiv(apic, 0xff);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002284 kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02002285 if (!apic_x2apic_mode(apic))
2286 kvm_apic_set_ldr(apic, 0);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002287 kvm_lapic_set_reg(apic, APIC_ESR, 0);
2288 kvm_lapic_set_reg(apic, APIC_ICR, 0);
2289 kvm_lapic_set_reg(apic, APIC_ICR2, 0);
2290 kvm_lapic_set_reg(apic, APIC_TDCR, 0);
2291 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002292 for (i = 0; i < 8; i++) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002293 kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
2294 kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
2295 kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002296 }
Suravee Suthikulpanitb26a6952019-11-14 14:15:04 -06002297 kvm_apic_update_apicv(vcpu);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002298 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02002299 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002300 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03002301 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002302 kvm_lapic_set_base(vcpu,
2303 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002304 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03002305 apic_update_ppr(apic);
Jan H. Schönherr4191db22017-10-25 16:43:27 +02002306 if (vcpu->arch.apicv_active) {
Sean Christophersonafaf0b22020-03-21 13:26:00 -07002307 kvm_x86_ops.apicv_post_state_restore(vcpu);
2308 kvm_x86_ops.hwapic_irr_update(vcpu, -1);
2309 kvm_x86_ops.hwapic_isr_update(vcpu, -1);
Jan H. Schönherr4191db22017-10-25 16:43:27 +02002310 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002311
Gleb Natapove1035712009-03-05 16:34:59 +02002312 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03002313 vcpu->arch.apic_attention = 0;
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002314
2315 kvm_recalculate_apic_map(vcpu->kvm);
Eddie Dong97222cc2007-09-12 10:58:04 +03002316}
2317
Eddie Dong97222cc2007-09-12 10:58:04 +03002318/*
2319 *----------------------------------------------------------------------
2320 * timer interface
2321 *----------------------------------------------------------------------
2322 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03002323
Avi Kivity2a6eac92012-07-26 18:01:51 +03002324static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002325{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002326 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002327}
2328
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002329int apic_has_pending_timer(struct kvm_vcpu *vcpu)
2330{
Gleb Natapov54e98182012-08-05 15:58:32 +03002331 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002332
Paolo Bonzini1e3161b42016-01-08 13:41:16 +01002333 if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
Gleb Natapov54e98182012-08-05 15:58:32 +03002334 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002335
2336 return 0;
2337}
2338
Avi Kivity89342082011-11-10 14:57:21 +02002339int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03002340{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002341 u32 reg = kvm_lapic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02002342 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002343
Gleb Natapovc48f1492012-08-05 15:58:33 +03002344 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02002345 vector = reg & APIC_VECTOR_MASK;
2346 mode = reg & APIC_MODE_MASK;
2347 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08002348 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
2349 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02002350 }
2351 return 0;
2352}
2353
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002354void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02002355{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002356 struct kvm_lapic *apic = vcpu->arch.apic;
2357
2358 if (apic)
2359 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002360}
2361
Gregory Haskinsd76685c42009-06-01 12:54:50 -04002362static const struct kvm_io_device_ops apic_mmio_ops = {
2363 .read = apic_mmio_read,
2364 .write = apic_mmio_write,
Gregory Haskinsd76685c42009-06-01 12:54:50 -04002365};
2366
Avi Kivitye9d90d42012-07-26 18:01:50 +03002367static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
2368{
2369 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03002370 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002371
Radim Krčmář5d87db72014-10-10 19:15:08 +02002372 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002373
Avi Kivity2a6eac92012-07-26 18:01:51 +03002374 if (lapic_is_periodic(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002375 advance_periodic_target_expiration(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002376 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
2377 return HRTIMER_RESTART;
2378 } else
2379 return HRTIMER_NORESTART;
2380}
2381
Sean Christophersonc3941d92019-04-17 10:15:33 -07002382int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
Eddie Dong97222cc2007-09-12 10:58:04 +03002383{
2384 struct kvm_lapic *apic;
2385
2386 ASSERT(vcpu != NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03002387
Ben Gardon254272c2019-02-11 11:02:50 -08002388 apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
Eddie Dong97222cc2007-09-12 10:58:04 +03002389 if (!apic)
2390 goto nomem;
2391
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002392 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002393
Ben Gardon254272c2019-02-11 11:02:50 -08002394 apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09002395 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03002396 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
2397 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10002398 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002399 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002400 apic->vcpu = vcpu;
2401
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002402 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02002403 HRTIMER_MODE_ABS_HARD);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002404 apic->lapic_timer.timer.function = apic_timer_fn;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002405 if (timer_advance_ns == -1) {
Wanpeng Lia0f00372019-09-26 08:54:03 +08002406 apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
Wanpeng Lid0f5a862019-09-17 16:16:26 +08002407 lapic_timer_advance_dynamic = true;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002408 } else {
2409 apic->lapic_timer.timer_advance_ns = timer_advance_ns;
Wanpeng Lid0f5a862019-09-17 16:16:26 +08002410 lapic_timer_advance_dynamic = false;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002411 }
2412
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002413 /*
2414 * APIC is created enabled. This will prevent kvm_lapic_set_base from
Wei Yangee171d22019-03-31 19:17:22 -07002415 * thinking that APIC state has changed.
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002416 */
2417 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002418 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Gregory Haskinsd76685c42009-06-01 12:54:50 -04002419 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03002420
2421 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10002422nomem_free_apic:
2423 kfree(apic);
Saar Amara251fb902019-05-06 11:29:16 +03002424 vcpu->arch.apic = NULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03002425nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03002426 return -ENOMEM;
2427}
Eddie Dong97222cc2007-09-12 10:58:04 +03002428
2429int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
2430{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002431 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002432 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002433
Wanpeng Libb34e692019-07-02 17:25:02 +08002434 if (!kvm_apic_hw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03002435 return -1;
2436
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002437 __apic_update_ppr(apic, &ppr);
2438 return apic_has_interrupt_for_ppr(apic, ppr);
Eddie Dong97222cc2007-09-12 10:58:04 +03002439}
2440
Qing He40487c62007-09-17 14:47:13 +08002441int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
2442{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002443 u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08002444
Gleb Natapovc48f1492012-08-05 15:58:33 +03002445 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Miaohe Lin3ce4dc12020-01-18 10:50:37 +08002446 return 1;
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04002447 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
2448 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
Miaohe Lin3ce4dc12020-01-18 10:50:37 +08002449 return 1;
2450 return 0;
Qing He40487c62007-09-17 14:47:13 +08002451}
2452
Eddie Dong1b9778d2007-09-03 16:56:58 +03002453void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
2454{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002455 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002456
Gleb Natapov54e98182012-08-05 15:58:32 +03002457 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08002458 kvm_apic_inject_pending_timer_irqs(apic);
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002459 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002460 }
2461}
2462
Eddie Dong97222cc2007-09-12 10:58:04 +03002463int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
2464{
2465 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002466 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002467 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002468
2469 if (vector == -1)
2470 return -1;
2471
Wanpeng Li56cc2402014-08-05 12:42:24 +08002472 /*
2473 * We get here even with APIC virtualization enabled, if doing
2474 * nested virtualization and L1 runs with the "acknowledge interrupt
2475 * on exit" mode. Then we cannot inject the interrupt via RVI,
2476 * because the process would deliver it through the IDT.
2477 */
2478
Eddie Dong97222cc2007-09-12 10:58:04 +03002479 apic_clear_irr(vector, apic);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002480 if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002481 /*
2482 * For auto-EOI interrupts, there might be another pending
2483 * interrupt above PPR, so check whether to raise another
2484 * KVM_REQ_EVENT.
2485 */
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002486 apic_update_ppr(apic);
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002487 } else {
2488 /*
2489 * For normal interrupts, PPR has been raised and there cannot
2490 * be a higher-priority pending interrupt---except if there was
2491 * a concurrent interrupt injection, but that would have
2492 * triggered KVM_REQ_EVENT already.
2493 */
2494 apic_set_isr(vector, apic);
2495 __apic_update_ppr(apic, &ppr);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002496 }
2497
Eddie Dong97222cc2007-09-12 10:58:04 +03002498 return vector;
2499}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002500
Radim Krčmářa92e2542016-07-12 22:09:22 +02002501static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
2502 struct kvm_lapic_state *s, bool set)
2503{
2504 if (apic_x2apic_mode(vcpu->arch.apic)) {
2505 u32 *id = (u32 *)(s->regs + APIC_ID);
Dr. David Alan Gilbert12806ba2017-11-17 11:52:50 +00002506 u32 *ldr = (u32 *)(s->regs + APIC_LDR);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002507
Radim Krčmář371313132016-07-12 22:09:27 +02002508 if (vcpu->kvm->arch.x2apic_format) {
2509 if (*id != vcpu->vcpu_id)
2510 return -EINVAL;
2511 } else {
2512 if (set)
2513 *id >>= 24;
2514 else
2515 *id <<= 24;
2516 }
Dr. David Alan Gilbert12806ba2017-11-17 11:52:50 +00002517
2518 /* In x2APIC mode, the LDR is fixed and based on the id */
2519 if (set)
2520 *ldr = kvm_apic_calc_x2apic_ldr(*id);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002521 }
2522
2523 return 0;
2524}
2525
2526int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2527{
2528 memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
Peter Shier24647e02018-10-10 15:56:53 -07002529
2530 /*
2531 * Get calculated timer current count for remaining timer period (if
2532 * any) and store it in the returned register set.
2533 */
2534 __kvm_lapic_set_reg(s->regs, APIC_TMCCT,
2535 __apic_read(vcpu->arch.apic, APIC_TMCCT));
2536
Radim Krčmářa92e2542016-07-12 22:09:22 +02002537 return kvm_apic_state_fixup(vcpu, s, false);
2538}
2539
2540int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002541{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002542 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002543 int r;
2544
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002545 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03002546 /* set SPIV separately to get count of SW disabled APICs right */
2547 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002548
2549 r = kvm_apic_state_fixup(vcpu, s, true);
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002550 if (r) {
2551 kvm_recalculate_apic_map(vcpu->kvm);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002552 return r;
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002553 }
Jordan Borgner0e96f312018-10-28 12:58:28 +00002554 memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002555
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002556 kvm_recalculate_apic_map(vcpu->kvm);
Gleb Natapovfc61b802009-07-05 17:39:35 +03002557 kvm_apic_set_version(vcpu);
2558
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002559 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002560 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002561 apic_update_lvtt(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002562 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002563 update_divide_count(apic);
Peter Shier24647e02018-10-10 15:56:53 -07002564 __start_apic_timer(apic, APIC_TMCCT);
Suravee Suthikulpanitb26a6952019-11-14 14:15:04 -06002565 kvm_apic_update_apicv(vcpu);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002566 apic->highest_isr_cache = -1;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002567 if (vcpu->arch.apicv_active) {
Sean Christophersonafaf0b22020-03-21 13:26:00 -07002568 kvm_x86_ops.apicv_post_state_restore(vcpu);
2569 kvm_x86_ops.hwapic_irr_update(vcpu,
Wei Wang4114c272014-11-05 10:53:43 +08002570 apic_find_highest_irr(apic));
Sean Christophersonafaf0b22020-03-21 13:26:00 -07002571 kvm_x86_ops.hwapic_isr_update(vcpu,
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01002572 apic_find_highest_isr(apic));
Andrey Smetanind62caab2015-11-10 15:36:33 +03002573 }
Avi Kivity3842d132010-07-27 12:30:24 +03002574 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07002575 if (ioapic_in_kernel(vcpu->kvm))
2576 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01002577
2578 vcpu->arch.apic_arb_prio = 0;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002579
2580 return 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002581}
Eddie Donga3d7f852007-09-03 16:15:12 +03002582
Avi Kivity2f52d582008-01-16 12:49:30 +02002583void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03002584{
Eddie Donga3d7f852007-09-03 16:15:12 +03002585 struct hrtimer *timer;
2586
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08002587 if (!lapic_in_kernel(vcpu) ||
2588 kvm_can_post_timer_interrupt(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03002589 return;
2590
Gleb Natapov54e98182012-08-05 15:58:32 +03002591 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03002592 if (hrtimer_cancel(timer))
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02002593 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
Eddie Donga3d7f852007-09-03 16:15:12 +03002594}
Avi Kivityb93463a2007-10-25 16:52:32 +02002595
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002596/*
2597 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
2598 *
2599 * Detect whether guest triggered PV EOI since the
2600 * last entry. If yes, set EOI on guests's behalf.
2601 * Clear PV EOI in guest memory in any case.
2602 */
2603static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
2604 struct kvm_lapic *apic)
2605{
2606 bool pending;
2607 int vector;
2608 /*
2609 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
2610 * and KVM_PV_EOI_ENABLED in guest memory as follows:
2611 *
2612 * KVM_APIC_PV_EOI_PENDING is unset:
2613 * -> host disabled PV EOI.
2614 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
2615 * -> host enabled PV EOI, guest did not execute EOI yet.
2616 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
2617 * -> host enabled PV EOI, guest executed EOI.
2618 */
2619 BUG_ON(!pv_eoi_enabled(vcpu));
2620 pending = pv_eoi_get_pending(vcpu);
2621 /*
2622 * Clear pending bit in any case: it will be set again on vmentry.
2623 * While this might not be ideal from performance point of view,
2624 * this makes sure pv eoi is only enabled when we know it's safe.
2625 */
2626 pv_eoi_clr_pending(vcpu);
2627 if (pending)
2628 return;
2629 vector = apic_set_eoi(apic);
2630 trace_kvm_pv_eoi(apic, vector);
2631}
2632
Avi Kivityb93463a2007-10-25 16:52:32 +02002633void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
2634{
2635 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02002636
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002637 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
2638 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
2639
Gleb Natapov41383772012-04-19 14:06:29 +03002640 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002641 return;
2642
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002643 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2644 sizeof(u32)))
Nicholas Krause603242a2015-08-05 10:44:40 -04002645 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02002646
2647 apic_set_tpr(vcpu->arch.apic, data & 0xff);
2648}
2649
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002650/*
2651 * apic_sync_pv_eoi_to_guest - called before vmentry
2652 *
2653 * Detect whether it's safe to enable PV EOI and
2654 * if yes do so.
2655 */
2656static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2657 struct kvm_lapic *apic)
2658{
2659 if (!pv_eoi_enabled(vcpu) ||
2660 /* IRR set or many bits in ISR: could be nested. */
2661 apic->irr_pending ||
2662 /* Cache not set: could be safe but we don't bother. */
2663 apic->highest_isr_cache == -1 ||
2664 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002665 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002666 /*
2667 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2668 * so we need not do anything here.
2669 */
2670 return;
2671 }
2672
2673 pv_eoi_set_pending(apic->vcpu);
2674}
2675
Avi Kivityb93463a2007-10-25 16:52:32 +02002676void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2677{
2678 u32 data, tpr;
2679 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002680 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002681
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002682 apic_sync_pv_eoi_to_guest(vcpu, apic);
2683
Gleb Natapov41383772012-04-19 14:06:29 +03002684 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002685 return;
2686
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002687 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002688 max_irr = apic_find_highest_irr(apic);
2689 if (max_irr < 0)
2690 max_irr = 0;
2691 max_isr = apic_find_highest_isr(apic);
2692 if (max_isr < 0)
2693 max_isr = 0;
2694 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2695
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002696 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2697 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002698}
2699
Andy Honigfda4e2e2013-11-20 10:23:22 -08002700int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002701{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002702 if (vapic_addr) {
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002703 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
Andy Honigfda4e2e2013-11-20 10:23:22 -08002704 &vcpu->arch.apic->vapic_cache,
2705 vapic_addr, sizeof(u32)))
2706 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002707 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002708 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002709 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002710 }
2711
2712 vcpu->arch.apic->vapic_addr = vapic_addr;
2713 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002714}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002715
2716int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2717{
2718 struct kvm_lapic *apic = vcpu->arch.apic;
2719 u32 reg = (msr - APIC_BASE_MSR) << 4;
2720
Paolo Bonzini35754c92015-07-29 12:05:37 +02002721 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002722 return 1;
2723
Nadav Amitc69d3d92014-11-26 17:56:25 +02002724 if (reg == APIC_ICR2)
2725 return 1;
2726
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002727 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002728 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002729 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2730 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002731}
2732
2733int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2734{
2735 struct kvm_lapic *apic = vcpu->arch.apic;
2736 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2737
Paolo Bonzini35754c92015-07-29 12:05:37 +02002738 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002739 return 1;
2740
Yi Wang0d888002019-07-06 01:08:48 +08002741 if (reg == APIC_DFR || reg == APIC_ICR2)
Nadav Amitc69d3d92014-11-26 17:56:25 +02002742 return 1;
Nadav Amitc69d3d92014-11-26 17:56:25 +02002743
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002744 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002745 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002746 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002747 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002748
2749 *data = (((u64)high) << 32) | low;
2750
2751 return 0;
2752}
Gleb Natapov10388a02010-01-17 15:51:23 +02002753
2754int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2755{
2756 struct kvm_lapic *apic = vcpu->arch.apic;
2757
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002758 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002759 return 1;
2760
2761 /* if this is ICR write vector before command */
2762 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002763 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2764 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov10388a02010-01-17 15:51:23 +02002765}
2766
2767int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2768{
2769 struct kvm_lapic *apic = vcpu->arch.apic;
2770 u32 low, high = 0;
2771
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002772 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002773 return 1;
2774
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002775 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov10388a02010-01-17 15:51:23 +02002776 return 1;
2777 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002778 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov10388a02010-01-17 15:51:23 +02002779
2780 *data = (((u64)high) << 32) | low;
2781
2782 return 0;
2783}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002784
Ladi Prosek72bbf932018-10-16 18:49:59 +02002785int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002786{
2787 u64 addr = data & ~KVM_MSR_ENABLED;
Vitaly Kuznetsova7c42bb2018-10-16 18:50:06 +02002788 struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
2789 unsigned long new_len;
2790
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002791 if (!IS_ALIGNED(addr, 4))
2792 return 1;
2793
2794 vcpu->arch.pv_eoi.msr_val = data;
2795 if (!pv_eoi_enabled(vcpu))
2796 return 0;
Vitaly Kuznetsova7c42bb2018-10-16 18:50:06 +02002797
2798 if (addr == ghc->gpa && len <= ghc->len)
2799 new_len = ghc->len;
2800 else
2801 new_len = len;
2802
2803 return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002804}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002805
Jan Kiszka66450a22013-03-13 12:42:34 +01002806void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2807{
2808 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002809 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002810 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002811
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002812 if (!lapic_in_kernel(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002813 return;
2814
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002815 /*
Liran Alon4b9852f2019-08-26 13:24:49 +03002816 * INITs are latched while CPU is in specific states
2817 * (SMM, VMX non-root mode, SVM with GIF=0).
2818 * Because a CPU cannot be in these states immediately
2819 * after it has processed an INIT signal (and thus in
2820 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
2821 * and leave the INIT pending.
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002822 */
Liran Alon27cbe7d2019-11-11 11:16:40 +02002823 if (kvm_vcpu_latch_init(vcpu)) {
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002824 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2825 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2826 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2827 return;
2828 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002829
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002830 pe = xchg(&apic->pending_events, 0);
Gleb Natapov299018f2013-06-03 11:30:02 +03002831 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002832 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002833 if (kvm_vcpu_is_bsp(apic->vcpu))
2834 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2835 else
2836 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2837 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002838 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002839 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2840 /* evaluate pending_events before reading the vector */
2841 smp_rmb();
2842 sipi_vector = apic->sipi_vector;
Jan Kiszka66450a22013-03-13 12:42:34 +01002843 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2844 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2845 }
2846}
2847
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002848void kvm_lapic_init(void)
2849{
2850 /* do not patch jump label more than once per second */
2851 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002852 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002853}
David Matlackcef84c32016-12-16 14:30:36 -08002854
2855void kvm_lapic_exit(void)
2856{
2857 static_key_deferred_flush(&apic_hw_disabled);
2858 static_key_deferred_flush(&apic_sw_disabled);
2859}