blob: 29c848e25df66951f437198d5098cdb9457ef348 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Will Newtonf95f3852011-01-02 01:11:59 -05002/*
3 * Synopsys DesignWare Multimedia Card Interface driver
4 * (Based on NXP driver for lpc 31xx)
5 *
6 * Copyright (C) 2009 NXP Semiconductors
7 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
Will Newtonf95f3852011-01-02 01:11:59 -05008 */
9
10#include <linux/blkdev.h>
11#include <linux/clk.h>
12#include <linux/debugfs.h>
13#include <linux/device.h>
14#include <linux/dma-mapping.h>
15#include <linux/err.h>
16#include <linux/init.h>
17#include <linux/interrupt.h>
Shawn Linb6d2d812017-02-17 10:56:39 +080018#include <linux/iopoll.h>
Will Newtonf95f3852011-01-02 01:11:59 -050019#include <linux/ioport.h>
Vincent Whitchurch2b8ac062021-07-01 10:05:34 +020020#include <linux/ktime.h>
Will Newtonf95f3852011-01-02 01:11:59 -050021#include <linux/module.h>
22#include <linux/platform_device.h>
Douglas Andersona6db2c82017-04-11 15:55:43 -070023#include <linux/pm_runtime.h>
Vincent Whitchurch2b8ac062021-07-01 10:05:34 +020024#include <linux/prandom.h>
Will Newtonf95f3852011-01-02 01:11:59 -050025#include <linux/seq_file.h>
26#include <linux/slab.h>
27#include <linux/stat.h>
28#include <linux/delay.h>
29#include <linux/irq.h>
Doug Andersonb24c8b22014-12-02 15:42:46 -080030#include <linux/mmc/card.h>
Will Newtonf95f3852011-01-02 01:11:59 -050031#include <linux/mmc/host.h>
32#include <linux/mmc/mmc.h>
Doug Anderson01730552014-08-22 19:17:51 +053033#include <linux/mmc/sd.h>
Seungwon Jeon90c21432013-08-31 00:14:05 +090034#include <linux/mmc/sdio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050035#include <linux/bitops.h>
Jaehoon Chungc07946a2011-02-25 11:08:14 +090036#include <linux/regulator/consumer.h>
Thomas Abrahamc91eab42012-09-17 18:16:40 +000037#include <linux/of.h>
Doug Anderson55a6ceb2013-01-11 17:03:53 +000038#include <linux/of_gpio.h>
Zhangfei Gaobf626e52014-01-09 22:35:10 +080039#include <linux/mmc/slot-gpio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050040
41#include "dw_mmc.h"
42
43/* Common flag combinations */
Jaehoon Chung3f7eec62013-05-27 13:47:57 +090044#define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DRTO | SDMMC_INT_DCRC | \
Will Newtonf95f3852011-01-02 01:11:59 -050045 SDMMC_INT_HTO | SDMMC_INT_SBE | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070046 SDMMC_INT_EBE | SDMMC_INT_HLE)
Will Newtonf95f3852011-01-02 01:11:59 -050047#define DW_MCI_CMD_ERROR_FLAGS (SDMMC_INT_RTO | SDMMC_INT_RCRC | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070048 SDMMC_INT_RESP_ERR | SDMMC_INT_HLE)
Will Newtonf95f3852011-01-02 01:11:59 -050049#define DW_MCI_ERROR_FLAGS (DW_MCI_DATA_ERROR_FLAGS | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070050 DW_MCI_CMD_ERROR_FLAGS)
Will Newtonf95f3852011-01-02 01:11:59 -050051#define DW_MCI_SEND_STATUS 1
52#define DW_MCI_RECV_STATUS 2
53#define DW_MCI_DMA_THRESHOLD 16
54
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +090055#define DW_MCI_FREQ_MAX 200000000 /* unit: HZ */
Jaehoon Chung72e83572016-11-17 16:40:35 +090056#define DW_MCI_FREQ_MIN 100000 /* unit: HZ */
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +090057
Joonyoung Shimfc79a4d2013-04-26 15:35:22 +090058#define IDMAC_INT_CLR (SDMMC_IDMAC_INT_AI | SDMMC_IDMAC_INT_NI | \
59 SDMMC_IDMAC_INT_CES | SDMMC_IDMAC_INT_DU | \
60 SDMMC_IDMAC_INT_FBE | SDMMC_IDMAC_INT_RI | \
61 SDMMC_IDMAC_INT_TI)
62
Shawn Lincc190d42016-09-02 12:14:39 +080063#define DESC_RING_BUF_SZ PAGE_SIZE
64
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000065struct idmac_desc_64addr {
66 u32 des0; /* Control Descriptor */
Shawn Linb6d2d812017-02-17 10:56:39 +080067#define IDMAC_OWN_CLR64(x) \
68 !((x) & cpu_to_le32(IDMAC_DES0_OWN))
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000069
70 u32 des1; /* Reserved */
71
72 u32 des2; /*Buffer sizes */
73#define IDMAC_64ADDR_SET_BUFFER1_SIZE(d, s) \
Ben Dooks6687c422015-03-25 11:27:51 +000074 ((d)->des2 = ((d)->des2 & cpu_to_le32(0x03ffe000)) | \
75 ((cpu_to_le32(s)) & cpu_to_le32(0x1fff)))
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000076
77 u32 des3; /* Reserved */
78
79 u32 des4; /* Lower 32-bits of Buffer Address Pointer 1*/
80 u32 des5; /* Upper 32-bits of Buffer Address Pointer 1*/
81
82 u32 des6; /* Lower 32-bits of Next Descriptor Address */
83 u32 des7; /* Upper 32-bits of Next Descriptor Address */
84};
85
Will Newtonf95f3852011-01-02 01:11:59 -050086struct idmac_desc {
Ben Dooks6687c422015-03-25 11:27:51 +000087 __le32 des0; /* Control Descriptor */
Will Newtonf95f3852011-01-02 01:11:59 -050088#define IDMAC_DES0_DIC BIT(1)
89#define IDMAC_DES0_LD BIT(2)
90#define IDMAC_DES0_FD BIT(3)
91#define IDMAC_DES0_CH BIT(4)
92#define IDMAC_DES0_ER BIT(5)
93#define IDMAC_DES0_CES BIT(30)
94#define IDMAC_DES0_OWN BIT(31)
95
Ben Dooks6687c422015-03-25 11:27:51 +000096 __le32 des1; /* Buffer sizes */
Will Newtonf95f3852011-01-02 01:11:59 -050097#define IDMAC_SET_BUFFER1_SIZE(d, s) \
Ben Dookse5306c32016-06-07 14:37:19 +010098 ((d)->des1 = ((d)->des1 & cpu_to_le32(0x03ffe000)) | (cpu_to_le32((s) & 0x1fff)))
Will Newtonf95f3852011-01-02 01:11:59 -050099
Ben Dooks6687c422015-03-25 11:27:51 +0000100 __le32 des2; /* buffer 1 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -0500101
Ben Dooks6687c422015-03-25 11:27:51 +0000102 __le32 des3; /* buffer 2 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -0500103};
Alexey Brodkin5959b322015-06-25 11:25:07 +0300104
105/* Each descriptor can transfer up to 4KB of data in chained mode */
106#define DW_MCI_DESC_DATA_LENGTH 0x1000
Will Newtonf95f3852011-01-02 01:11:59 -0500107
Will Newtonf95f3852011-01-02 01:11:59 -0500108#if defined(CONFIG_DEBUG_FS)
109static int dw_mci_req_show(struct seq_file *s, void *v)
110{
111 struct dw_mci_slot *slot = s->private;
112 struct mmc_request *mrq;
113 struct mmc_command *cmd;
114 struct mmc_command *stop;
115 struct mmc_data *data;
116
117 /* Make sure we get a consistent snapshot */
118 spin_lock_bh(&slot->host->lock);
119 mrq = slot->mrq;
120
121 if (mrq) {
122 cmd = mrq->cmd;
123 data = mrq->data;
124 stop = mrq->stop;
125
126 if (cmd)
127 seq_printf(s,
128 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
129 cmd->opcode, cmd->arg, cmd->flags,
130 cmd->resp[0], cmd->resp[1], cmd->resp[2],
131 cmd->resp[2], cmd->error);
132 if (data)
133 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
134 data->bytes_xfered, data->blocks,
135 data->blksz, data->flags, data->error);
136 if (stop)
137 seq_printf(s,
138 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
139 stop->opcode, stop->arg, stop->flags,
140 stop->resp[0], stop->resp[1], stop->resp[2],
141 stop->resp[2], stop->error);
142 }
143
144 spin_unlock_bh(&slot->host->lock);
145
146 return 0;
147}
Shawn Lin64c1412b2018-02-23 16:47:26 +0800148DEFINE_SHOW_ATTRIBUTE(dw_mci_req);
Will Newtonf95f3852011-01-02 01:11:59 -0500149
150static int dw_mci_regs_show(struct seq_file *s, void *v)
151{
Jaehoon Chung21657ebd2016-11-17 16:40:33 +0900152 struct dw_mci *host = s->private;
153
Shawn Lin5b43df82018-02-23 16:47:25 +0800154 pm_runtime_get_sync(host->dev);
155
Jaehoon Chung21657ebd2016-11-17 16:40:33 +0900156 seq_printf(s, "STATUS:\t0x%08x\n", mci_readl(host, STATUS));
157 seq_printf(s, "RINTSTS:\t0x%08x\n", mci_readl(host, RINTSTS));
158 seq_printf(s, "CMD:\t0x%08x\n", mci_readl(host, CMD));
159 seq_printf(s, "CTRL:\t0x%08x\n", mci_readl(host, CTRL));
160 seq_printf(s, "INTMASK:\t0x%08x\n", mci_readl(host, INTMASK));
161 seq_printf(s, "CLKENA:\t0x%08x\n", mci_readl(host, CLKENA));
Will Newtonf95f3852011-01-02 01:11:59 -0500162
Shawn Lin5b43df82018-02-23 16:47:25 +0800163 pm_runtime_put_autosuspend(host->dev);
164
Will Newtonf95f3852011-01-02 01:11:59 -0500165 return 0;
166}
Shawn Lin64c1412b2018-02-23 16:47:26 +0800167DEFINE_SHOW_ATTRIBUTE(dw_mci_regs);
Will Newtonf95f3852011-01-02 01:11:59 -0500168
169static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
170{
171 struct mmc_host *mmc = slot->mmc;
172 struct dw_mci *host = slot->host;
173 struct dentry *root;
Will Newtonf95f3852011-01-02 01:11:59 -0500174
175 root = mmc->debugfs_root;
176 if (!root)
177 return;
178
Greg Kroah-Hartmanfcac1522019-06-12 10:25:30 +0200179 debugfs_create_file("regs", S_IRUSR, root, host, &dw_mci_regs_fops);
180 debugfs_create_file("req", S_IRUSR, root, slot, &dw_mci_req_fops);
Geert Uytterhoeven118e1112019-10-25 11:41:30 +0200181 debugfs_create_u32("state", S_IRUSR, root, &host->state);
Geert Uytterhoeven0c40c1b2019-10-25 11:41:29 +0200182 debugfs_create_xul("pending_events", S_IRUSR, root,
183 &host->pending_events);
184 debugfs_create_xul("completed_events", S_IRUSR, root,
185 &host->completed_events);
Vincent Whitchurch2b8ac062021-07-01 10:05:34 +0200186#ifdef CONFIG_FAULT_INJECTION
187 fault_create_debugfs_attr("fail_data_crc", root, &host->fail_data_crc);
188#endif
Will Newtonf95f3852011-01-02 01:11:59 -0500189}
190#endif /* defined(CONFIG_DEBUG_FS) */
191
Shawn Lin8e6db1f2017-02-17 10:56:41 +0800192static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset)
193{
194 u32 ctrl;
195
196 ctrl = mci_readl(host, CTRL);
197 ctrl |= reset;
198 mci_writel(host, CTRL, ctrl);
199
200 /* wait till resets clear */
201 if (readl_poll_timeout_atomic(host->regs + SDMMC_CTRL, ctrl,
202 !(ctrl & reset),
203 1, 500 * USEC_PER_MSEC)) {
204 dev_err(host->dev,
205 "Timeout resetting block (ctrl reset %#x)\n",
206 ctrl & reset);
207 return false;
208 }
209
210 return true;
211}
Doug Anderson01730552014-08-22 19:17:51 +0530212
Shawn Lin4dba18d2017-02-17 10:59:44 +0800213static void dw_mci_wait_while_busy(struct dw_mci *host, u32 cmd_flags)
214{
215 u32 status;
216
217 /*
218 * Databook says that before issuing a new data transfer command
219 * we need to check to see if the card is busy. Data transfer commands
220 * all have SDMMC_CMD_PRV_DAT_WAIT set, so we'll key off that.
221 *
222 * ...also allow sending for SDMMC_CMD_VOLT_SWITCH where busy is
223 * expected.
224 */
225 if ((cmd_flags & SDMMC_CMD_PRV_DAT_WAIT) &&
226 !(cmd_flags & SDMMC_CMD_VOLT_SWITCH)) {
227 if (readl_poll_timeout_atomic(host->regs + SDMMC_STATUS,
228 status,
229 !(status & SDMMC_STATUS_BUSY),
230 10, 500 * USEC_PER_MSEC))
231 dev_err(host->dev, "Busy; trying anyway\n");
232 }
233}
234
235static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
236{
237 struct dw_mci *host = slot->host;
238 unsigned int cmd_status = 0;
239
240 mci_writel(host, CMDARG, arg);
241 wmb(); /* drain writebuffer */
242 dw_mci_wait_while_busy(host, cmd);
243 mci_writel(host, CMD, SDMMC_CMD_START | cmd);
244
245 if (readl_poll_timeout_atomic(host->regs + SDMMC_CMD, cmd_status,
246 !(cmd_status & SDMMC_CMD_START),
247 1, 500 * USEC_PER_MSEC))
248 dev_err(&slot->mmc->class_dev,
249 "Timeout sending command (cmd %#x arg %#x status %#x)\n",
250 cmd, arg, cmd_status);
251}
252
Will Newtonf95f3852011-01-02 01:11:59 -0500253static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
254{
Thomas Abraham800d78b2012-09-17 18:16:42 +0000255 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson01730552014-08-22 19:17:51 +0530256 struct dw_mci *host = slot->host;
Will Newtonf95f3852011-01-02 01:11:59 -0500257 u32 cmdr;
Will Newtonf95f3852011-01-02 01:11:59 -0500258
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800259 cmd->error = -EINPROGRESS;
Will Newtonf95f3852011-01-02 01:11:59 -0500260 cmdr = cmd->opcode;
261
Seungwon Jeon90c21432013-08-31 00:14:05 +0900262 if (cmd->opcode == MMC_STOP_TRANSMISSION ||
263 cmd->opcode == MMC_GO_IDLE_STATE ||
264 cmd->opcode == MMC_GO_INACTIVE_STATE ||
265 (cmd->opcode == SD_IO_RW_DIRECT &&
266 ((cmd->arg >> 9) & 0x1FFFF) == SDIO_CCCR_ABORT))
Will Newtonf95f3852011-01-02 01:11:59 -0500267 cmdr |= SDMMC_CMD_STOP;
Jaehoon Chung4a1b27a2014-03-03 11:36:44 +0900268 else if (cmd->opcode != MMC_SEND_STATUS && cmd->data)
269 cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
Will Newtonf95f3852011-01-02 01:11:59 -0500270
Doug Anderson01730552014-08-22 19:17:51 +0530271 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
272 u32 clk_en_a;
273
274 /* Special bit makes CMD11 not die */
275 cmdr |= SDMMC_CMD_VOLT_SWITCH;
276
277 /* Change state to continue to handle CMD11 weirdness */
278 WARN_ON(slot->host->state != STATE_SENDING_CMD);
279 slot->host->state = STATE_SENDING_CMD11;
280
281 /*
282 * We need to disable low power mode (automatic clock stop)
283 * while doing voltage switch so we don't confuse the card,
284 * since stopping the clock is a specific part of the UHS
285 * voltage change dance.
286 *
287 * Note that low power mode (SDMMC_CLKEN_LOW_PWR) will be
288 * unconditionally turned back on in dw_mci_setup_bus() if it's
289 * ever called with a non-zero clock. That shouldn't happen
290 * until the voltage change is all done.
291 */
292 clk_en_a = mci_readl(host, CLKENA);
293 clk_en_a &= ~(SDMMC_CLKEN_LOW_PWR << slot->id);
294 mci_writel(host, CLKENA, clk_en_a);
295 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
296 SDMMC_CMD_PRV_DAT_WAIT, 0);
297 }
298
Will Newtonf95f3852011-01-02 01:11:59 -0500299 if (cmd->flags & MMC_RSP_PRESENT) {
300 /* We expect a response, so set this bit */
301 cmdr |= SDMMC_CMD_RESP_EXP;
302 if (cmd->flags & MMC_RSP_136)
303 cmdr |= SDMMC_CMD_RESP_LONG;
304 }
305
306 if (cmd->flags & MMC_RSP_CRC)
307 cmdr |= SDMMC_CMD_RESP_CRC;
308
Jaehoon Chung0349c082016-11-17 16:40:39 +0900309 if (cmd->data) {
Will Newtonf95f3852011-01-02 01:11:59 -0500310 cmdr |= SDMMC_CMD_DAT_EXP;
Jaehoon Chung0349c082016-11-17 16:40:39 +0900311 if (cmd->data->flags & MMC_DATA_WRITE)
Will Newtonf95f3852011-01-02 01:11:59 -0500312 cmdr |= SDMMC_CMD_DAT_WR;
313 }
314
Jaehoon Chungaaaaeb72016-01-21 11:01:06 +0900315 if (!test_bit(DW_MMC_CARD_NO_USE_HOLD, &slot->flags))
316 cmdr |= SDMMC_CMD_USE_HOLD_REG;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000317
Will Newtonf95f3852011-01-02 01:11:59 -0500318 return cmdr;
319}
320
Seungwon Jeon90c21432013-08-31 00:14:05 +0900321static u32 dw_mci_prep_stop_abort(struct dw_mci *host, struct mmc_command *cmd)
322{
323 struct mmc_command *stop;
324 u32 cmdr;
325
326 if (!cmd->data)
327 return 0;
328
329 stop = &host->stop_abort;
330 cmdr = cmd->opcode;
331 memset(stop, 0, sizeof(struct mmc_command));
332
333 if (cmdr == MMC_READ_SINGLE_BLOCK ||
334 cmdr == MMC_READ_MULTIPLE_BLOCK ||
335 cmdr == MMC_WRITE_BLOCK ||
Ulf Hansson6c2c6502014-12-01 16:13:39 +0100336 cmdr == MMC_WRITE_MULTIPLE_BLOCK ||
337 cmdr == MMC_SEND_TUNING_BLOCK ||
338 cmdr == MMC_SEND_TUNING_BLOCK_HS200) {
Seungwon Jeon90c21432013-08-31 00:14:05 +0900339 stop->opcode = MMC_STOP_TRANSMISSION;
340 stop->arg = 0;
341 stop->flags = MMC_RSP_R1B | MMC_CMD_AC;
342 } else if (cmdr == SD_IO_RW_EXTENDED) {
343 stop->opcode = SD_IO_RW_DIRECT;
344 stop->arg |= (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
345 ((cmd->arg >> 28) & 0x7);
346 stop->flags = MMC_RSP_SPI_R5 | MMC_RSP_R5 | MMC_CMD_AC;
347 } else {
348 return 0;
349 }
350
351 cmdr = stop->opcode | SDMMC_CMD_STOP |
352 SDMMC_CMD_RESP_CRC | SDMMC_CMD_RESP_EXP;
353
Jaehoon Chung42f989c2017-06-05 13:41:34 +0900354 if (!test_bit(DW_MMC_CARD_NO_USE_HOLD, &host->slot->flags))
Jaehoon Chung8c005b42016-11-17 16:40:36 +0900355 cmdr |= SDMMC_CMD_USE_HOLD_REG;
356
Seungwon Jeon90c21432013-08-31 00:14:05 +0900357 return cmdr;
358}
359
Addy Ke03de1922017-07-11 17:38:37 +0800360static inline void dw_mci_set_cto(struct dw_mci *host)
361{
362 unsigned int cto_clks;
Douglas Anderson4c2357f2017-10-12 13:11:15 -0700363 unsigned int cto_div;
Addy Ke03de1922017-07-11 17:38:37 +0800364 unsigned int cto_ms;
Douglas Anderson8892b702017-10-12 13:11:16 -0700365 unsigned long irqflags;
Addy Ke03de1922017-07-11 17:38:37 +0800366
367 cto_clks = mci_readl(host, TMOUT) & 0xff;
Douglas Anderson4c2357f2017-10-12 13:11:15 -0700368 cto_div = (mci_readl(host, CLKDIV) & 0xff) * 2;
369 if (cto_div == 0)
370 cto_div = 1;
Evgeniy Didinc7151602018-02-28 14:53:18 +0300371
372 cto_ms = DIV_ROUND_UP_ULL((u64)MSEC_PER_SEC * cto_clks * cto_div,
373 host->bus_hz);
Addy Ke03de1922017-07-11 17:38:37 +0800374
375 /* add a bit spare time */
376 cto_ms += 10;
377
Douglas Anderson8892b702017-10-12 13:11:16 -0700378 /*
379 * The durations we're working with are fairly short so we have to be
380 * extra careful about synchronization here. Specifically in hardware a
381 * command timeout is _at most_ 5.1 ms, so that means we expect an
382 * interrupt (either command done or timeout) to come rather quickly
383 * after the mci_writel. ...but just in case we have a long interrupt
384 * latency let's add a bit of paranoia.
385 *
386 * In general we'll assume that at least an interrupt will be asserted
387 * in hardware by the time the cto_timer runs. ...and if it hasn't
388 * been asserted in hardware by that time then we'll assume it'll never
389 * come.
390 */
391 spin_lock_irqsave(&host->irq_lock, irqflags);
392 if (!test_bit(EVENT_CMD_COMPLETE, &host->pending_events))
393 mod_timer(&host->cto_timer,
394 jiffies + msecs_to_jiffies(cto_ms) + 1);
395 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Addy Ke03de1922017-07-11 17:38:37 +0800396}
397
Will Newtonf95f3852011-01-02 01:11:59 -0500398static void dw_mci_start_command(struct dw_mci *host,
399 struct mmc_command *cmd, u32 cmd_flags)
400{
401 host->cmd = cmd;
Thomas Abraham4a909202012-09-17 18:16:35 +0000402 dev_vdbg(host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -0500403 "start command: ARGR=0x%08x CMDR=0x%08x\n",
404 cmd->arg, cmd_flags);
405
406 mci_writel(host, CMDARG, cmd->arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800407 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800408 dw_mci_wait_while_busy(host, cmd_flags);
Will Newtonf95f3852011-01-02 01:11:59 -0500409
Douglas Anderson8892b702017-10-12 13:11:16 -0700410 mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
411
Addy Ke03de1922017-07-11 17:38:37 +0800412 /* response expected command only */
413 if (cmd_flags & SDMMC_CMD_RESP_EXP)
414 dw_mci_set_cto(host);
Will Newtonf95f3852011-01-02 01:11:59 -0500415}
416
Seungwon Jeon90c21432013-08-31 00:14:05 +0900417static inline void send_stop_abort(struct dw_mci *host, struct mmc_data *data)
Will Newtonf95f3852011-01-02 01:11:59 -0500418{
Jaehoon Chunge13c3c02016-11-17 16:40:37 +0900419 struct mmc_command *stop = &host->stop_abort;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800420
Seungwon Jeon90c21432013-08-31 00:14:05 +0900421 dw_mci_start_command(host, stop, host->stop_cmdr);
Will Newtonf95f3852011-01-02 01:11:59 -0500422}
423
424/* DMA interface functions */
425static void dw_mci_stop_dma(struct dw_mci *host)
426{
James Hogan03e8cb52011-06-29 09:28:43 +0100427 if (host->using_dma) {
Will Newtonf95f3852011-01-02 01:11:59 -0500428 host->dma_ops->stop(host);
429 host->dma_ops->cleanup(host);
Will Newtonf95f3852011-01-02 01:11:59 -0500430 }
Seungwon Jeonaa50f252013-08-31 00:14:38 +0900431
432 /* Data transfer was stopped by the interrupt handler */
433 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -0500434}
435
Will Newtonf95f3852011-01-02 01:11:59 -0500436static void dw_mci_dma_cleanup(struct dw_mci *host)
437{
438 struct mmc_data *data = host->data;
439
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +0900440 if (data && data->host_cookie == COOKIE_MAPPED) {
441 dma_unmap_sg(host->dev,
442 data->sg,
443 data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +0200444 mmc_get_dma_dir(data));
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +0900445 data->host_cookie = COOKIE_UNMAPPED;
446 }
Will Newtonf95f3852011-01-02 01:11:59 -0500447}
448
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900449static void dw_mci_idmac_reset(struct dw_mci *host)
450{
451 u32 bmod = mci_readl(host, BMOD);
452 /* Software reset of DMA */
453 bmod |= SDMMC_IDMAC_SWRESET;
454 mci_writel(host, BMOD, bmod);
455}
456
Will Newtonf95f3852011-01-02 01:11:59 -0500457static void dw_mci_idmac_stop_dma(struct dw_mci *host)
458{
459 u32 temp;
460
461 /* Disable and reset the IDMAC interface */
462 temp = mci_readl(host, CTRL);
463 temp &= ~SDMMC_CTRL_USE_IDMAC;
464 temp |= SDMMC_CTRL_DMA_RESET;
465 mci_writel(host, CTRL, temp);
466
467 /* Stop the IDMAC running */
468 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900469 temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900470 temp |= SDMMC_IDMAC_SWRESET;
Will Newtonf95f3852011-01-02 01:11:59 -0500471 mci_writel(host, BMOD, temp);
472}
473
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800474static void dw_mci_dmac_complete_dma(void *arg)
Will Newtonf95f3852011-01-02 01:11:59 -0500475{
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800476 struct dw_mci *host = arg;
Will Newtonf95f3852011-01-02 01:11:59 -0500477 struct mmc_data *data = host->data;
478
Thomas Abraham4a909202012-09-17 18:16:35 +0000479 dev_vdbg(host->dev, "DMA complete\n");
Will Newtonf95f3852011-01-02 01:11:59 -0500480
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800481 if ((host->use_dma == TRANS_MODE_EDMAC) &&
482 data && (data->flags & MMC_DATA_READ))
483 /* Invalidate cache after read */
Jaehoon Chung42f989c2017-06-05 13:41:34 +0900484 dma_sync_sg_for_cpu(mmc_dev(host->slot->mmc),
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800485 data->sg,
486 data->sg_len,
487 DMA_FROM_DEVICE);
488
Will Newtonf95f3852011-01-02 01:11:59 -0500489 host->dma_ops->cleanup(host);
490
491 /*
492 * If the card was removed, data will be NULL. No point in trying to
493 * send the stop command or waiting for NBUSY in this case.
494 */
495 if (data) {
496 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
497 tasklet_schedule(&host->tasklet);
498 }
499}
500
Will Newtonf95f3852011-01-02 01:11:59 -0500501static int dw_mci_idmac_init(struct dw_mci *host)
502{
Seungwon Jeon897b69e2012-09-19 13:58:31 +0800503 int i;
Will Newtonf95f3852011-01-02 01:11:59 -0500504
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000505 if (host->dma_64bit_address == 1) {
506 struct idmac_desc_64addr *p;
507 /* Number of descriptors in the ring buffer */
Shawn Lincc190d42016-09-02 12:14:39 +0800508 host->ring_size =
509 DESC_RING_BUF_SZ / sizeof(struct idmac_desc_64addr);
Will Newtonf95f3852011-01-02 01:11:59 -0500510
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000511 /* Forward link the descriptor list */
512 for (i = 0, p = host->sg_cpu; i < host->ring_size - 1;
513 i++, p++) {
514 p->des6 = (host->sg_dma +
515 (sizeof(struct idmac_desc_64addr) *
516 (i + 1))) & 0xffffffff;
Will Newtonf95f3852011-01-02 01:11:59 -0500517
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000518 p->des7 = (u64)(host->sg_dma +
519 (sizeof(struct idmac_desc_64addr) *
520 (i + 1))) >> 32;
521 /* Initialize reserved and buffer size fields to "0" */
Evgeniy Didin47b7de22018-03-14 22:30:51 +0300522 p->des0 = 0;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000523 p->des1 = 0;
524 p->des2 = 0;
525 p->des3 = 0;
526 }
527
528 /* Set the last descriptor as the end-of-ring descriptor */
529 p->des6 = host->sg_dma & 0xffffffff;
530 p->des7 = (u64)host->sg_dma >> 32;
531 p->des0 = IDMAC_DES0_ER;
532
533 } else {
534 struct idmac_desc *p;
535 /* Number of descriptors in the ring buffer */
Shawn Lincc190d42016-09-02 12:14:39 +0800536 host->ring_size =
537 DESC_RING_BUF_SZ / sizeof(struct idmac_desc);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000538
539 /* Forward link the descriptor list */
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800540 for (i = 0, p = host->sg_cpu;
541 i < host->ring_size - 1;
542 i++, p++) {
Ben Dooks6687c422015-03-25 11:27:51 +0000543 p->des3 = cpu_to_le32(host->sg_dma +
544 (sizeof(struct idmac_desc) * (i + 1)));
Evgeniy Didin47b7de22018-03-14 22:30:51 +0300545 p->des0 = 0;
Zhangfei Gao4b244722015-04-30 22:16:28 +0800546 p->des1 = 0;
547 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000548
549 /* Set the last descriptor as the end-of-ring descriptor */
Ben Dooks6687c422015-03-25 11:27:51 +0000550 p->des3 = cpu_to_le32(host->sg_dma);
551 p->des0 = cpu_to_le32(IDMAC_DES0_ER);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000552 }
Will Newtonf95f3852011-01-02 01:11:59 -0500553
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900554 dw_mci_idmac_reset(host);
Seungwon Jeon141a7122012-05-22 13:01:03 +0900555
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000556 if (host->dma_64bit_address == 1) {
557 /* Mask out interrupts - get Tx & Rx complete only */
558 mci_writel(host, IDSTS64, IDMAC_INT_CLR);
559 mci_writel(host, IDINTEN64, SDMMC_IDMAC_INT_NI |
560 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
Will Newtonf95f3852011-01-02 01:11:59 -0500561
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000562 /* Set the descriptor base address */
563 mci_writel(host, DBADDRL, host->sg_dma & 0xffffffff);
564 mci_writel(host, DBADDRU, (u64)host->sg_dma >> 32);
565
566 } else {
567 /* Mask out interrupts - get Tx & Rx complete only */
568 mci_writel(host, IDSTS, IDMAC_INT_CLR);
569 mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI |
570 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
571
572 /* Set the descriptor base address */
573 mci_writel(host, DBADDR, host->sg_dma);
574 }
575
Will Newtonf95f3852011-01-02 01:11:59 -0500576 return 0;
577}
578
Shawn Lin3b2a0672016-09-02 12:14:37 +0800579static inline int dw_mci_prepare_desc64(struct dw_mci *host,
580 struct mmc_data *data,
581 unsigned int sg_len)
582{
583 unsigned int desc_len;
584 struct idmac_desc_64addr *desc_first, *desc_last, *desc;
Shawn Linb6d2d812017-02-17 10:56:39 +0800585 u32 val;
Shawn Lin3b2a0672016-09-02 12:14:37 +0800586 int i;
587
588 desc_first = desc_last = desc = host->sg_cpu;
589
590 for (i = 0; i < sg_len; i++) {
591 unsigned int length = sg_dma_len(&data->sg[i]);
592
593 u64 mem_addr = sg_dma_address(&data->sg[i]);
594
595 for ( ; length ; desc++) {
596 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
597 length : DW_MCI_DESC_DATA_LENGTH;
598
599 length -= desc_len;
600
601 /*
602 * Wait for the former clear OWN bit operation
603 * of IDMAC to make sure that this descriptor
604 * isn't still owned by IDMAC as IDMAC's write
605 * ops and CPU's read ops are asynchronous.
606 */
Shawn Linb6d2d812017-02-17 10:56:39 +0800607 if (readl_poll_timeout_atomic(&desc->des0, val,
608 !(val & IDMAC_DES0_OWN),
609 10, 100 * USEC_PER_MSEC))
610 goto err_own_bit;
Shawn Lin3b2a0672016-09-02 12:14:37 +0800611
612 /*
613 * Set the OWN bit and disable interrupts
614 * for this descriptor
615 */
616 desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC |
617 IDMAC_DES0_CH;
618
619 /* Buffer length */
620 IDMAC_64ADDR_SET_BUFFER1_SIZE(desc, desc_len);
621
622 /* Physical address to DMA to/from */
623 desc->des4 = mem_addr & 0xffffffff;
624 desc->des5 = mem_addr >> 32;
625
626 /* Update physical address for the next desc */
627 mem_addr += desc_len;
628
629 /* Save pointer to the last descriptor */
630 desc_last = desc;
631 }
632 }
633
634 /* Set first descriptor */
635 desc_first->des0 |= IDMAC_DES0_FD;
636
637 /* Set last descriptor */
638 desc_last->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
639 desc_last->des0 |= IDMAC_DES0_LD;
640
641 return 0;
642err_own_bit:
643 /* restore the descriptor chain as it's polluted */
Colin Ian King26be9d72016-11-16 18:55:01 +0000644 dev_dbg(host->dev, "descriptor is still owned by IDMAC.\n");
Shawn Lincc190d42016-09-02 12:14:39 +0800645 memset(host->sg_cpu, 0, DESC_RING_BUF_SZ);
Shawn Lin3b2a0672016-09-02 12:14:37 +0800646 dw_mci_idmac_init(host);
647 return -EINVAL;
648}
649
650
651static inline int dw_mci_prepare_desc32(struct dw_mci *host,
652 struct mmc_data *data,
653 unsigned int sg_len)
654{
655 unsigned int desc_len;
656 struct idmac_desc *desc_first, *desc_last, *desc;
Shawn Linb6d2d812017-02-17 10:56:39 +0800657 u32 val;
Shawn Lin3b2a0672016-09-02 12:14:37 +0800658 int i;
659
660 desc_first = desc_last = desc = host->sg_cpu;
661
662 for (i = 0; i < sg_len; i++) {
663 unsigned int length = sg_dma_len(&data->sg[i]);
664
665 u32 mem_addr = sg_dma_address(&data->sg[i]);
666
667 for ( ; length ; desc++) {
668 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
669 length : DW_MCI_DESC_DATA_LENGTH;
670
671 length -= desc_len;
672
673 /*
674 * Wait for the former clear OWN bit operation
675 * of IDMAC to make sure that this descriptor
676 * isn't still owned by IDMAC as IDMAC's write
677 * ops and CPU's read ops are asynchronous.
678 */
Shawn Linb6d2d812017-02-17 10:56:39 +0800679 if (readl_poll_timeout_atomic(&desc->des0, val,
680 IDMAC_OWN_CLR64(val),
681 10,
682 100 * USEC_PER_MSEC))
683 goto err_own_bit;
Shawn Lin3b2a0672016-09-02 12:14:37 +0800684
685 /*
686 * Set the OWN bit and disable interrupts
687 * for this descriptor
688 */
689 desc->des0 = cpu_to_le32(IDMAC_DES0_OWN |
690 IDMAC_DES0_DIC |
691 IDMAC_DES0_CH);
692
693 /* Buffer length */
694 IDMAC_SET_BUFFER1_SIZE(desc, desc_len);
695
696 /* Physical address to DMA to/from */
697 desc->des2 = cpu_to_le32(mem_addr);
698
699 /* Update physical address for the next desc */
700 mem_addr += desc_len;
701
702 /* Save pointer to the last descriptor */
703 desc_last = desc;
704 }
705 }
706
707 /* Set first descriptor */
708 desc_first->des0 |= cpu_to_le32(IDMAC_DES0_FD);
709
710 /* Set last descriptor */
711 desc_last->des0 &= cpu_to_le32(~(IDMAC_DES0_CH |
712 IDMAC_DES0_DIC));
713 desc_last->des0 |= cpu_to_le32(IDMAC_DES0_LD);
714
715 return 0;
716err_own_bit:
717 /* restore the descriptor chain as it's polluted */
Colin Ian King26be9d72016-11-16 18:55:01 +0000718 dev_dbg(host->dev, "descriptor is still owned by IDMAC.\n");
Shawn Lincc190d42016-09-02 12:14:39 +0800719 memset(host->sg_cpu, 0, DESC_RING_BUF_SZ);
Shawn Lin3b2a0672016-09-02 12:14:37 +0800720 dw_mci_idmac_init(host);
721 return -EINVAL;
722}
723
724static int dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
725{
726 u32 temp;
727 int ret;
728
729 if (host->dma_64bit_address == 1)
730 ret = dw_mci_prepare_desc64(host, host->data, sg_len);
731 else
732 ret = dw_mci_prepare_desc32(host, host->data, sg_len);
733
734 if (ret)
735 goto out;
736
737 /* drain writebuffer */
738 wmb();
739
740 /* Make sure to reset DMA in case we did PIO before this */
741 dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET);
742 dw_mci_idmac_reset(host);
743
744 /* Select IDMAC interface */
745 temp = mci_readl(host, CTRL);
746 temp |= SDMMC_CTRL_USE_IDMAC;
747 mci_writel(host, CTRL, temp);
748
749 /* drain writebuffer */
750 wmb();
751
752 /* Enable the IDMAC */
753 temp = mci_readl(host, BMOD);
754 temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
755 mci_writel(host, BMOD, temp);
756
757 /* Start it running */
758 mci_writel(host, PLDMND, 1);
759
760out:
761 return ret;
762}
763
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100764static const struct dw_mci_dma_ops dw_mci_idmac_ops = {
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900765 .init = dw_mci_idmac_init,
766 .start = dw_mci_idmac_start_dma,
767 .stop = dw_mci_idmac_stop_dma,
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800768 .complete = dw_mci_dmac_complete_dma,
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900769 .cleanup = dw_mci_dma_cleanup,
770};
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800771
772static void dw_mci_edmac_stop_dma(struct dw_mci *host)
773{
Shawn Linab925a32016-03-09 10:34:46 +0800774 dmaengine_terminate_async(host->dms->ch);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800775}
776
777static int dw_mci_edmac_start_dma(struct dw_mci *host,
778 unsigned int sg_len)
779{
780 struct dma_slave_config cfg;
781 struct dma_async_tx_descriptor *desc = NULL;
782 struct scatterlist *sgl = host->data->sg;
Colin Ian King27d70d362017-09-03 14:39:50 +0100783 static const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800784 u32 sg_elems = host->data->sg_len;
785 u32 fifoth_val;
786 u32 fifo_offset = host->fifo_reg - host->regs;
787 int ret = 0;
788
789 /* Set external dma config: burst size, burst width */
Arnd Bergmann260b3162015-11-12 15:14:23 +0100790 cfg.dst_addr = host->phy_regs + fifo_offset;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800791 cfg.src_addr = cfg.dst_addr;
792 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
793 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
794
795 /* Match burst msize with external dma config */
796 fifoth_val = mci_readl(host, FIFOTH);
797 cfg.dst_maxburst = mszs[(fifoth_val >> 28) & 0x7];
798 cfg.src_maxburst = cfg.dst_maxburst;
799
800 if (host->data->flags & MMC_DATA_WRITE)
801 cfg.direction = DMA_MEM_TO_DEV;
802 else
803 cfg.direction = DMA_DEV_TO_MEM;
804
805 ret = dmaengine_slave_config(host->dms->ch, &cfg);
806 if (ret) {
807 dev_err(host->dev, "Failed to config edmac.\n");
808 return -EBUSY;
809 }
810
811 desc = dmaengine_prep_slave_sg(host->dms->ch, sgl,
812 sg_len, cfg.direction,
813 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
814 if (!desc) {
815 dev_err(host->dev, "Can't prepare slave sg.\n");
816 return -EBUSY;
817 }
818
819 /* Set dw_mci_dmac_complete_dma as callback */
820 desc->callback = dw_mci_dmac_complete_dma;
821 desc->callback_param = (void *)host;
822 dmaengine_submit(desc);
823
824 /* Flush cache before write */
825 if (host->data->flags & MMC_DATA_WRITE)
Jaehoon Chung42f989c2017-06-05 13:41:34 +0900826 dma_sync_sg_for_device(mmc_dev(host->slot->mmc), sgl,
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800827 sg_elems, DMA_TO_DEVICE);
828
829 dma_async_issue_pending(host->dms->ch);
830
831 return 0;
832}
833
834static int dw_mci_edmac_init(struct dw_mci *host)
835{
836 /* Request external dma channel */
837 host->dms = kzalloc(sizeof(struct dw_mci_dma_slave), GFP_KERNEL);
838 if (!host->dms)
839 return -ENOMEM;
840
Peter Ujfalusic1fce222019-12-17 13:26:56 +0200841 host->dms->ch = dma_request_chan(host->dev, "rx-tx");
842 if (IS_ERR(host->dms->ch)) {
843 int ret = PTR_ERR(host->dms->ch);
844
Dan Carpenter4539d362015-10-22 22:53:46 +0300845 dev_err(host->dev, "Failed to get external DMA channel.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800846 kfree(host->dms);
847 host->dms = NULL;
Peter Ujfalusic1fce222019-12-17 13:26:56 +0200848 return ret;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800849 }
850
851 return 0;
852}
853
854static void dw_mci_edmac_exit(struct dw_mci *host)
855{
856 if (host->dms) {
857 if (host->dms->ch) {
858 dma_release_channel(host->dms->ch);
859 host->dms->ch = NULL;
860 }
861 kfree(host->dms);
862 host->dms = NULL;
863 }
864}
865
866static const struct dw_mci_dma_ops dw_mci_edmac_ops = {
867 .init = dw_mci_edmac_init,
868 .exit = dw_mci_edmac_exit,
869 .start = dw_mci_edmac_start_dma,
870 .stop = dw_mci_edmac_stop_dma,
871 .complete = dw_mci_dmac_complete_dma,
872 .cleanup = dw_mci_dma_cleanup,
873};
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900874
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900875static int dw_mci_pre_dma_transfer(struct dw_mci *host,
876 struct mmc_data *data,
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +0900877 int cookie)
Will Newtonf95f3852011-01-02 01:11:59 -0500878{
879 struct scatterlist *sg;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900880 unsigned int i, sg_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500881
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +0900882 if (data->host_cookie == COOKIE_PRE_MAPPED)
883 return data->sg_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500884
885 /*
886 * We don't do DMA on "complex" transfers, i.e. with
887 * non-word-aligned buffers or lengths. Also, we don't bother
888 * with all the DMA setup overhead for short transfers.
889 */
890 if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
891 return -EINVAL;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900892
Will Newtonf95f3852011-01-02 01:11:59 -0500893 if (data->blksz & 3)
894 return -EINVAL;
895
896 for_each_sg(data->sg, sg, data->sg_len, i) {
897 if (sg->offset & 3 || sg->length & 3)
898 return -EINVAL;
899 }
900
Thomas Abraham4a909202012-09-17 18:16:35 +0000901 sg_len = dma_map_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900902 data->sg,
903 data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +0200904 mmc_get_dma_dir(data));
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900905 if (sg_len == 0)
906 return -EINVAL;
907
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +0900908 data->host_cookie = cookie;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900909
910 return sg_len;
911}
912
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900913static void dw_mci_pre_req(struct mmc_host *mmc,
Linus Walleijd3c6aac2016-11-23 11:02:24 +0100914 struct mmc_request *mrq)
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900915{
916 struct dw_mci_slot *slot = mmc_priv(mmc);
917 struct mmc_data *data = mrq->data;
918
919 if (!slot->host->use_dma || !data)
920 return;
921
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +0900922 /* This data might be unmapped at this time */
923 data->host_cookie = COOKIE_UNMAPPED;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900924
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +0900925 if (dw_mci_pre_dma_transfer(slot->host, mrq->data,
926 COOKIE_PRE_MAPPED) < 0)
927 data->host_cookie = COOKIE_UNMAPPED;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900928}
929
930static void dw_mci_post_req(struct mmc_host *mmc,
931 struct mmc_request *mrq,
932 int err)
933{
934 struct dw_mci_slot *slot = mmc_priv(mmc);
935 struct mmc_data *data = mrq->data;
936
937 if (!slot->host->use_dma || !data)
938 return;
939
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +0900940 if (data->host_cookie != COOKIE_UNMAPPED)
Thomas Abraham4a909202012-09-17 18:16:35 +0000941 dma_unmap_sg(slot->host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900942 data->sg,
943 data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +0200944 mmc_get_dma_dir(data));
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +0900945 data->host_cookie = COOKIE_UNMAPPED;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900946}
947
Shawn Lin671fa142017-02-17 10:56:42 +0800948static int dw_mci_get_cd(struct mmc_host *mmc)
949{
950 int present;
951 struct dw_mci_slot *slot = mmc_priv(mmc);
952 struct dw_mci *host = slot->host;
953 int gpio_cd = mmc_gpio_get_cd(mmc);
954
955 /* Use platform get_cd function, else try onboard card detect */
956 if (((mmc->caps & MMC_CAP_NEEDS_POLL)
957 || !mmc_card_is_removable(mmc))) {
958 present = 1;
959
960 if (!test_bit(DW_MMC_CARD_PRESENT, &slot->flags)) {
961 if (mmc->caps & MMC_CAP_NEEDS_POLL) {
962 dev_info(&mmc->class_dev,
963 "card is polling.\n");
964 } else {
965 dev_info(&mmc->class_dev,
966 "card is non-removable.\n");
967 }
968 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
969 }
970
971 return present;
972 } else if (gpio_cd >= 0)
973 present = gpio_cd;
974 else
975 present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
976 == 0 ? 1 : 0;
977
978 spin_lock_bh(&host->lock);
979 if (present && !test_and_set_bit(DW_MMC_CARD_PRESENT, &slot->flags))
980 dev_dbg(&mmc->class_dev, "card is present\n");
981 else if (!present &&
982 !test_and_clear_bit(DW_MMC_CARD_PRESENT, &slot->flags))
983 dev_dbg(&mmc->class_dev, "card is not present\n");
984 spin_unlock_bh(&host->lock);
985
986 return present;
987}
988
Seungwon Jeon52426892013-08-31 00:13:42 +0900989static void dw_mci_adjust_fifoth(struct dw_mci *host, struct mmc_data *data)
990{
Seungwon Jeon52426892013-08-31 00:13:42 +0900991 unsigned int blksz = data->blksz;
Colin Ian King27d70d362017-09-03 14:39:50 +0100992 static const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
Seungwon Jeon52426892013-08-31 00:13:42 +0900993 u32 fifo_width = 1 << host->data_shift;
994 u32 blksz_depth = blksz / fifo_width, fifoth_val;
995 u32 msize = 0, rx_wmark = 1, tx_wmark, tx_wmark_invers;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800996 int idx = ARRAY_SIZE(mszs) - 1;
Seungwon Jeon52426892013-08-31 00:13:42 +0900997
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800998 /* pio should ship this scenario */
999 if (!host->use_dma)
1000 return;
1001
Seungwon Jeon52426892013-08-31 00:13:42 +09001002 tx_wmark = (host->fifo_depth) / 2;
1003 tx_wmark_invers = host->fifo_depth - tx_wmark;
1004
1005 /*
1006 * MSIZE is '1',
1007 * if blksz is not a multiple of the FIFO width
1008 */
Shawn Lin20753562016-09-21 10:40:25 +08001009 if (blksz % fifo_width)
Seungwon Jeon52426892013-08-31 00:13:42 +09001010 goto done;
Seungwon Jeon52426892013-08-31 00:13:42 +09001011
1012 do {
1013 if (!((blksz_depth % mszs[idx]) ||
1014 (tx_wmark_invers % mszs[idx]))) {
1015 msize = idx;
1016 rx_wmark = mszs[idx] - 1;
1017 break;
1018 }
1019 } while (--idx > 0);
1020 /*
1021 * If idx is '0', it won't be tried
1022 * Thus, initial values are uesed
1023 */
1024done:
1025 fifoth_val = SDMMC_SET_FIFOTH(msize, rx_wmark, tx_wmark);
1026 mci_writel(host, FIFOTH, fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +09001027}
1028
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001029static void dw_mci_ctrl_thld(struct dw_mci *host, struct mmc_data *data)
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001030{
1031 unsigned int blksz = data->blksz;
1032 u32 blksz_depth, fifo_depth;
1033 u16 thld_size;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001034 u8 enable;
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001035
James Hogan66dfd102014-11-17 17:49:05 +00001036 /*
1037 * CDTHRCTL doesn't exist prior to 240A (in fact that register offset is
1038 * in the FIFO region, so we really shouldn't access it).
1039 */
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001040 if (host->verid < DW_MMC_240A ||
1041 (host->verid < DW_MMC_280A && data->flags & MMC_DATA_WRITE))
James Hogan66dfd102014-11-17 17:49:05 +00001042 return;
1043
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001044 /*
1045 * Card write Threshold is introduced since 2.80a
1046 * It's used when HS400 mode is enabled.
1047 */
1048 if (data->flags & MMC_DATA_WRITE &&
x002701707a6b9f4d2018-07-03 15:06:27 +08001049 host->timing != MMC_TIMING_MMC_HS400)
1050 goto disable;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001051
1052 if (data->flags & MMC_DATA_WRITE)
1053 enable = SDMMC_CARD_WR_THR_EN;
1054 else
1055 enable = SDMMC_CARD_RD_THR_EN;
1056
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001057 if (host->timing != MMC_TIMING_MMC_HS200 &&
x002701707a6b9f4d2018-07-03 15:06:27 +08001058 host->timing != MMC_TIMING_UHS_SDR104 &&
1059 host->timing != MMC_TIMING_MMC_HS400)
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001060 goto disable;
1061
1062 blksz_depth = blksz / (1 << host->data_shift);
1063 fifo_depth = host->fifo_depth;
1064
1065 if (blksz_depth > fifo_depth)
1066 goto disable;
1067
1068 /*
1069 * If (blksz_depth) >= (fifo_depth >> 1), should be 'thld_size <= blksz'
1070 * If (blksz_depth) < (fifo_depth >> 1), should be thld_size = blksz
1071 * Currently just choose blksz.
1072 */
1073 thld_size = blksz;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001074 mci_writel(host, CDTHRCTL, SDMMC_SET_THLD(thld_size, enable));
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001075 return;
1076
1077disable:
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001078 mci_writel(host, CDTHRCTL, 0);
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001079}
1080
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001081static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
1082{
Doug Andersonf8c58c12014-12-02 15:42:47 -08001083 unsigned long irqflags;
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001084 int sg_len;
1085 u32 temp;
1086
1087 host->using_dma = 0;
1088
1089 /* If we don't have a channel, we can't do DMA */
1090 if (!host->use_dma)
1091 return -ENODEV;
1092
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +09001093 sg_len = dw_mci_pre_dma_transfer(host, data, COOKIE_MAPPED);
Seungwon Jeona99aa9b2012-04-10 09:53:32 +09001094 if (sg_len < 0) {
1095 host->dma_ops->stop(host);
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001096 return sg_len;
Seungwon Jeona99aa9b2012-04-10 09:53:32 +09001097 }
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001098
James Hogan03e8cb52011-06-29 09:28:43 +01001099 host->using_dma = 1;
1100
Shawn Lin3fc7eae2015-09-16 14:41:23 +08001101 if (host->use_dma == TRANS_MODE_IDMAC)
1102 dev_vdbg(host->dev,
1103 "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
1104 (unsigned long)host->sg_cpu,
1105 (unsigned long)host->sg_dma,
1106 sg_len);
Will Newtonf95f3852011-01-02 01:11:59 -05001107
Seungwon Jeon52426892013-08-31 00:13:42 +09001108 /*
1109 * Decide the MSIZE and RX/TX Watermark.
1110 * If current block size is same with previous size,
1111 * no need to update fifoth.
1112 */
1113 if (host->prev_blksz != data->blksz)
1114 dw_mci_adjust_fifoth(host, data);
1115
Will Newtonf95f3852011-01-02 01:11:59 -05001116 /* Enable the DMA interface */
1117 temp = mci_readl(host, CTRL);
1118 temp |= SDMMC_CTRL_DMA_ENABLE;
1119 mci_writel(host, CTRL, temp);
1120
1121 /* Disable RX/TX IRQs, let DMA handle it */
Doug Andersonf8c58c12014-12-02 15:42:47 -08001122 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001123 temp = mci_readl(host, INTMASK);
1124 temp &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
1125 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001126 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001127
Shawn Lin3fc7eae2015-09-16 14:41:23 +08001128 if (host->dma_ops->start(host, sg_len)) {
Jaehoon Chung647f80a2016-11-21 10:51:48 +09001129 host->dma_ops->stop(host);
Shawn Lind12d0cb2016-09-02 12:14:38 +08001130 /* We can't do DMA, try PIO for this one */
1131 dev_dbg(host->dev,
1132 "%s: fall back to PIO mode for current transfer\n",
1133 __func__);
Shawn Lin3fc7eae2015-09-16 14:41:23 +08001134 return -ENODEV;
1135 }
Will Newtonf95f3852011-01-02 01:11:59 -05001136
1137 return 0;
1138}
1139
1140static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
1141{
Doug Andersonf8c58c12014-12-02 15:42:47 -08001142 unsigned long irqflags;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001143 int flags = SG_MITER_ATOMIC;
Will Newtonf95f3852011-01-02 01:11:59 -05001144 u32 temp;
1145
1146 data->error = -EINPROGRESS;
1147
1148 WARN_ON(host->data);
1149 host->sg = NULL;
1150 host->data = data;
1151
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001152 if (data->flags & MMC_DATA_READ)
James Hogan55c5efbc2011-06-29 09:29:58 +01001153 host->dir_status = DW_MCI_RECV_STATUS;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001154 else
James Hogan55c5efbc2011-06-29 09:29:58 +01001155 host->dir_status = DW_MCI_SEND_STATUS;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001156
1157 dw_mci_ctrl_thld(host, data);
James Hogan55c5efbc2011-06-29 09:29:58 +01001158
Will Newtonf95f3852011-01-02 01:11:59 -05001159 if (dw_mci_submit_data_dma(host, data)) {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001160 if (host->data->flags & MMC_DATA_READ)
1161 flags |= SG_MITER_TO_SG;
1162 else
1163 flags |= SG_MITER_FROM_SG;
1164
1165 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001166 host->sg = data->sg;
James Hogan34b664a2011-06-24 13:57:56 +01001167 host->part_buf_start = 0;
1168 host->part_buf_count = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001169
James Hoganb40af3a2011-06-24 13:54:06 +01001170 mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001171
1172 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001173 temp = mci_readl(host, INTMASK);
1174 temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
1175 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001176 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001177
1178 temp = mci_readl(host, CTRL);
1179 temp &= ~SDMMC_CTRL_DMA_ENABLE;
1180 mci_writel(host, CTRL, temp);
Seungwon Jeon52426892013-08-31 00:13:42 +09001181
1182 /*
Jun Nied6fced82017-01-11 15:37:26 +09001183 * Use the initial fifoth_val for PIO mode. If wm_algined
1184 * is set, we set watermark same as data size.
Seungwon Jeon52426892013-08-31 00:13:42 +09001185 * If next issued data may be transfered by DMA mode,
1186 * prev_blksz should be invalidated.
1187 */
Jun Nied6fced82017-01-11 15:37:26 +09001188 if (host->wm_aligned)
1189 dw_mci_adjust_fifoth(host, data);
1190 else
1191 mci_writel(host, FIFOTH, host->fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +09001192 host->prev_blksz = 0;
1193 } else {
1194 /*
1195 * Keep the current block size.
1196 * It will be used to decide whether to update
1197 * fifoth register next time.
1198 */
1199 host->prev_blksz = data->blksz;
Will Newtonf95f3852011-01-02 01:11:59 -05001200 }
1201}
1202
Abhilash Kesavanab269122012-11-19 10:26:21 +05301203static void dw_mci_setup_bus(struct dw_mci_slot *slot, bool force_clkinit)
Will Newtonf95f3852011-01-02 01:11:59 -05001204{
1205 struct dw_mci *host = slot->host;
Doug Andersonfdf492a2013-08-31 00:11:43 +09001206 unsigned int clock = slot->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001207 u32 div;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001208 u32 clk_en_a;
Doug Anderson01730552014-08-22 19:17:51 +05301209 u32 sdmmc_cmd_bits = SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT;
1210
1211 /* We must continue to set bit 28 in CMD until the change is complete */
1212 if (host->state == STATE_WAITING_CMD11_DONE)
1213 sdmmc_cmd_bits |= SDMMC_CMD_VOLT_SWITCH;
Will Newtonf95f3852011-01-02 01:11:59 -05001214
Shawn Linff178982018-03-26 17:26:25 +08001215 slot->mmc->actual_clock = 0;
1216
Doug Andersonfdf492a2013-08-31 00:11:43 +09001217 if (!clock) {
1218 mci_writel(host, CLKENA, 0);
Doug Anderson01730552014-08-22 19:17:51 +05301219 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Doug Andersonfdf492a2013-08-31 00:11:43 +09001220 } else if (clock != host->current_speed || force_clkinit) {
1221 div = host->bus_hz / clock;
1222 if (host->bus_hz % clock && host->bus_hz > clock)
Will Newtonf95f3852011-01-02 01:11:59 -05001223 /*
1224 * move the + 1 after the divide to prevent
1225 * over-clocking the card.
1226 */
Seungwon Jeone4199902012-05-22 13:01:21 +09001227 div += 1;
1228
Doug Andersonfdf492a2013-08-31 00:11:43 +09001229 div = (host->bus_hz != clock) ? DIV_ROUND_UP(div, 2) : 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001230
Jaehoon Chunge6cd7a82016-11-24 20:04:42 +09001231 if ((clock != slot->__clk_old &&
1232 !test_bit(DW_MMC_CARD_NEEDS_POLL, &slot->flags)) ||
1233 force_clkinit) {
Shawn Lince69e2f2017-01-17 09:22:55 +08001234 /* Silent the verbose log if calling from PM context */
1235 if (!force_clkinit)
1236 dev_info(&slot->mmc->class_dev,
1237 "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ div = %d)\n",
1238 slot->id, host->bus_hz, clock,
1239 div ? ((host->bus_hz / div) >> 1) :
1240 host->bus_hz, div);
Will Newtonf95f3852011-01-02 01:11:59 -05001241
Jaehoon Chunge6cd7a82016-11-24 20:04:42 +09001242 /*
1243 * If card is polling, display the message only
1244 * one time at boot time.
1245 */
1246 if (slot->mmc->caps & MMC_CAP_NEEDS_POLL &&
1247 slot->mmc->f_min == clock)
1248 set_bit(DW_MMC_CARD_NEEDS_POLL, &slot->flags);
1249 }
1250
Will Newtonf95f3852011-01-02 01:11:59 -05001251 /* disable clock */
1252 mci_writel(host, CLKENA, 0);
1253 mci_writel(host, CLKSRC, 0);
1254
1255 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301256 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001257
1258 /* set clock to desired speed */
1259 mci_writel(host, CLKDIV, div);
1260
1261 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301262 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001263
Doug Anderson9623b5b2012-07-25 08:33:17 -07001264 /* enable clock; only low power if no SDIO */
1265 clk_en_a = SDMMC_CLKEN_ENABLE << slot->id;
Doug Andersonb24c8b22014-12-02 15:42:46 -08001266 if (!test_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags))
Doug Anderson9623b5b2012-07-25 08:33:17 -07001267 clk_en_a |= SDMMC_CLKEN_LOW_PWR << slot->id;
1268 mci_writel(host, CLKENA, clk_en_a);
Will Newtonf95f3852011-01-02 01:11:59 -05001269
1270 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301271 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Jaehoon Chung005d6752016-09-22 14:12:00 +09001272
1273 /* keep the last clock value that was requested from core */
1274 slot->__clk_old = clock;
Shawn Linff178982018-03-26 17:26:25 +08001275 slot->mmc->actual_clock = div ? ((host->bus_hz / div) >> 1) :
1276 host->bus_hz;
Will Newtonf95f3852011-01-02 01:11:59 -05001277 }
1278
Doug Andersonfdf492a2013-08-31 00:11:43 +09001279 host->current_speed = clock;
1280
Will Newtonf95f3852011-01-02 01:11:59 -05001281 /* Set the current slot bus width */
Seungwon Jeon1d56c452011-06-20 17:23:53 +09001282 mci_writel(host, CTYPE, (slot->ctype << slot->id));
Will Newtonf95f3852011-01-02 01:11:59 -05001283}
1284
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001285static void __dw_mci_start_request(struct dw_mci *host,
1286 struct dw_mci_slot *slot,
1287 struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001288{
1289 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001290 struct mmc_data *data;
1291 u32 cmdflags;
1292
1293 mrq = slot->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001294
Will Newtonf95f3852011-01-02 01:11:59 -05001295 host->mrq = mrq;
1296
1297 host->pending_events = 0;
1298 host->completed_events = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001299 host->cmd_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001300 host->data_status = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001301 host->dir_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001302
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001303 data = cmd->data;
Will Newtonf95f3852011-01-02 01:11:59 -05001304 if (data) {
Jaehoon Chungf16afa82014-03-03 11:36:45 +09001305 mci_writel(host, TMOUT, 0xFFFFFFFF);
Will Newtonf95f3852011-01-02 01:11:59 -05001306 mci_writel(host, BYTCNT, data->blksz*data->blocks);
1307 mci_writel(host, BLKSIZ, data->blksz);
1308 }
1309
Will Newtonf95f3852011-01-02 01:11:59 -05001310 cmdflags = dw_mci_prepare_command(slot->mmc, cmd);
1311
1312 /* this is the first command, send the initialization clock */
1313 if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
1314 cmdflags |= SDMMC_CMD_INIT;
1315
1316 if (data) {
1317 dw_mci_submit_data(host, data);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001318 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05001319 }
1320
1321 dw_mci_start_command(host, cmd, cmdflags);
1322
Doug Anderson5c935162015-03-09 16:18:21 -07001323 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
Doug Anderson49ba0302015-04-03 11:13:07 -07001324 unsigned long irqflags;
1325
Doug Anderson5c935162015-03-09 16:18:21 -07001326 /*
Doug Anderson8886a6f2015-04-03 11:13:05 -07001327 * Databook says to fail after 2ms w/ no response, but evidence
1328 * shows that sometimes the cmd11 interrupt takes over 130ms.
1329 * We'll set to 500ms, plus an extra jiffy just in case jiffies
1330 * is just about to roll over.
Doug Anderson49ba0302015-04-03 11:13:07 -07001331 *
1332 * We do this whole thing under spinlock and only if the
1333 * command hasn't already completed (indicating the the irq
1334 * already ran so we don't want the timeout).
Doug Anderson5c935162015-03-09 16:18:21 -07001335 */
Doug Anderson49ba0302015-04-03 11:13:07 -07001336 spin_lock_irqsave(&host->irq_lock, irqflags);
1337 if (!test_bit(EVENT_CMD_COMPLETE, &host->pending_events))
1338 mod_timer(&host->cmd11_timer,
1339 jiffies + msecs_to_jiffies(500) + 1);
1340 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Doug Anderson5c935162015-03-09 16:18:21 -07001341 }
1342
Jaehoon Chunge13c3c02016-11-17 16:40:37 +09001343 host->stop_cmdr = dw_mci_prep_stop_abort(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001344}
1345
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001346static void dw_mci_start_request(struct dw_mci *host,
1347 struct dw_mci_slot *slot)
1348{
1349 struct mmc_request *mrq = slot->mrq;
1350 struct mmc_command *cmd;
1351
1352 cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
1353 __dw_mci_start_request(host, slot, cmd);
1354}
1355
James Hogan7456caa2011-06-24 13:55:10 +01001356/* must be called with host->lock held */
Will Newtonf95f3852011-01-02 01:11:59 -05001357static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
1358 struct mmc_request *mrq)
1359{
1360 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1361 host->state);
1362
Will Newtonf95f3852011-01-02 01:11:59 -05001363 slot->mrq = mrq;
1364
Doug Anderson01730552014-08-22 19:17:51 +05301365 if (host->state == STATE_WAITING_CMD11_DONE) {
1366 dev_warn(&slot->mmc->class_dev,
1367 "Voltage change didn't complete\n");
1368 /*
1369 * this case isn't expected to happen, so we can
1370 * either crash here or just try to continue on
1371 * in the closest possible state
1372 */
1373 host->state = STATE_IDLE;
1374 }
1375
Will Newtonf95f3852011-01-02 01:11:59 -05001376 if (host->state == STATE_IDLE) {
1377 host->state = STATE_SENDING_CMD;
1378 dw_mci_start_request(host, slot);
1379 } else {
1380 list_add_tail(&slot->queue_node, &host->queue);
1381 }
Will Newtonf95f3852011-01-02 01:11:59 -05001382}
1383
1384static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1385{
1386 struct dw_mci_slot *slot = mmc_priv(mmc);
1387 struct dw_mci *host = slot->host;
1388
1389 WARN_ON(slot->mrq);
1390
James Hogan7456caa2011-06-24 13:55:10 +01001391 /*
1392 * The check for card presence and queueing of the request must be
1393 * atomic, otherwise the card could be removed in between and the
1394 * request wouldn't fail until another card was inserted.
1395 */
James Hogan7456caa2011-06-24 13:55:10 +01001396
Shawn Lin56f69112016-05-27 14:37:05 +08001397 if (!dw_mci_get_cd(mmc)) {
Will Newtonf95f3852011-01-02 01:11:59 -05001398 mrq->cmd->error = -ENOMEDIUM;
1399 mmc_request_done(mmc, mrq);
1400 return;
1401 }
1402
Shawn Lin56f69112016-05-27 14:37:05 +08001403 spin_lock_bh(&host->lock);
1404
Will Newtonf95f3852011-01-02 01:11:59 -05001405 dw_mci_queue_request(host, slot, mrq);
James Hogan7456caa2011-06-24 13:55:10 +01001406
1407 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001408}
1409
1410static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1411{
1412 struct dw_mci_slot *slot = mmc_priv(mmc);
Arnd Bergmanne95baf12012-11-08 14:26:11 +00001413 const struct dw_mci_drv_data *drv_data = slot->host->drv_data;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001414 u32 regs;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301415 int ret;
Will Newtonf95f3852011-01-02 01:11:59 -05001416
Will Newtonf95f3852011-01-02 01:11:59 -05001417 switch (ios->bus_width) {
Will Newtonf95f3852011-01-02 01:11:59 -05001418 case MMC_BUS_WIDTH_4:
1419 slot->ctype = SDMMC_CTYPE_4BIT;
1420 break;
Jaehoon Chungc9b2a062011-02-17 16:12:38 +09001421 case MMC_BUS_WIDTH_8:
1422 slot->ctype = SDMMC_CTYPE_8BIT;
1423 break;
Jaehoon Chungb2f7cb42012-11-08 17:35:31 +09001424 default:
1425 /* set default 1 bit mode */
1426 slot->ctype = SDMMC_CTYPE_1BIT;
Will Newtonf95f3852011-01-02 01:11:59 -05001427 }
1428
Seungwon Jeon3f514292012-01-02 16:00:02 +09001429 regs = mci_readl(slot->host, UHS_REG);
1430
Jaehoon Chung41babf72011-02-24 13:46:11 +09001431 /* DDR mode set */
Seungwon Jeon80113132015-01-29 08:11:57 +05301432 if (ios->timing == MMC_TIMING_MMC_DDR52 ||
Jaehoon Chung7cc8d582015-10-21 19:49:42 +09001433 ios->timing == MMC_TIMING_UHS_DDR50 ||
Seungwon Jeon80113132015-01-29 08:11:57 +05301434 ios->timing == MMC_TIMING_MMC_HS400)
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001435 regs |= ((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001436 else
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001437 regs &= ~((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001438
1439 mci_writel(slot->host, UHS_REG, regs);
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001440 slot->host->timing = ios->timing;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001441
Doug Andersonfdf492a2013-08-31 00:11:43 +09001442 /*
1443 * Use mirror of ios->clock to prevent race with mmc
1444 * core ios update when finding the minimum.
1445 */
1446 slot->clock = ios->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001447
James Hogancb27a842012-10-16 09:43:08 +01001448 if (drv_data && drv_data->set_ios)
1449 drv_data->set_ios(slot->host, ios);
Thomas Abraham800d78b2012-09-17 18:16:42 +00001450
Will Newtonf95f3852011-01-02 01:11:59 -05001451 switch (ios->power_mode) {
1452 case MMC_POWER_UP:
Yuvaraj CD51da2242014-08-22 19:17:50 +05301453 if (!IS_ERR(mmc->supply.vmmc)) {
1454 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1455 ios->vdd);
1456 if (ret) {
1457 dev_err(slot->host->dev,
1458 "failed to enable vmmc regulator\n");
1459 /*return, if failed turn on vmmc*/
1460 return;
1461 }
1462 }
Doug Anderson29d0d162015-01-13 15:58:44 -08001463 set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
1464 regs = mci_readl(slot->host, PWREN);
1465 regs |= (1 << slot->id);
1466 mci_writel(slot->host, PWREN, regs);
1467 break;
1468 case MMC_POWER_ON:
Doug Andersond1f1dd82015-02-20 10:57:19 -08001469 if (!slot->host->vqmmc_enabled) {
1470 if (!IS_ERR(mmc->supply.vqmmc)) {
1471 ret = regulator_enable(mmc->supply.vqmmc);
1472 if (ret < 0)
1473 dev_err(slot->host->dev,
1474 "failed to enable vqmmc\n");
1475 else
1476 slot->host->vqmmc_enabled = true;
1477
1478 } else {
1479 /* Keep track so we don't reset again */
Yuvaraj CD51da2242014-08-22 19:17:50 +05301480 slot->host->vqmmc_enabled = true;
Doug Andersond1f1dd82015-02-20 10:57:19 -08001481 }
1482
1483 /* Reset our state machine after powering on */
1484 dw_mci_ctrl_reset(slot->host,
1485 SDMMC_CTRL_ALL_RESET_FLAGS);
Yuvaraj CD51da2242014-08-22 19:17:50 +05301486 }
Doug Anderson655babb2015-02-20 10:57:18 -08001487
1488 /* Adjust clock / bus width after power is up */
1489 dw_mci_setup_bus(slot, false);
1490
James Hogane6f34e22013-03-12 10:43:32 +00001491 break;
1492 case MMC_POWER_OFF:
Doug Anderson655babb2015-02-20 10:57:18 -08001493 /* Turn clock off before power goes down */
1494 dw_mci_setup_bus(slot, false);
1495
Yuvaraj CD51da2242014-08-22 19:17:50 +05301496 if (!IS_ERR(mmc->supply.vmmc))
1497 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1498
Doug Andersond1f1dd82015-02-20 10:57:19 -08001499 if (!IS_ERR(mmc->supply.vqmmc) && slot->host->vqmmc_enabled)
Yuvaraj CD51da2242014-08-22 19:17:50 +05301500 regulator_disable(mmc->supply.vqmmc);
Doug Andersond1f1dd82015-02-20 10:57:19 -08001501 slot->host->vqmmc_enabled = false;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301502
Jaehoon Chung4366dcc2013-03-26 21:36:14 +09001503 regs = mci_readl(slot->host, PWREN);
1504 regs &= ~(1 << slot->id);
1505 mci_writel(slot->host, PWREN, regs);
Will Newtonf95f3852011-01-02 01:11:59 -05001506 break;
1507 default:
1508 break;
1509 }
Doug Anderson655babb2015-02-20 10:57:18 -08001510
1511 if (slot->host->state == STATE_WAITING_CMD11_DONE && ios->clock != 0)
1512 slot->host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001513}
1514
Doug Anderson01730552014-08-22 19:17:51 +05301515static int dw_mci_card_busy(struct mmc_host *mmc)
1516{
1517 struct dw_mci_slot *slot = mmc_priv(mmc);
1518 u32 status;
1519
1520 /*
1521 * Check the busy bit which is low when DAT[3:0]
1522 * (the data lines) are 0000
1523 */
1524 status = mci_readl(slot->host, STATUS);
1525
1526 return !!(status & SDMMC_STATUS_BUSY);
1527}
1528
1529static int dw_mci_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
1530{
1531 struct dw_mci_slot *slot = mmc_priv(mmc);
1532 struct dw_mci *host = slot->host;
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001533 const struct dw_mci_drv_data *drv_data = host->drv_data;
Doug Anderson01730552014-08-22 19:17:51 +05301534 u32 uhs;
1535 u32 v18 = SDMMC_UHS_18V << slot->id;
Doug Anderson01730552014-08-22 19:17:51 +05301536 int ret;
1537
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001538 if (drv_data && drv_data->switch_voltage)
1539 return drv_data->switch_voltage(mmc, ios);
1540
Doug Anderson01730552014-08-22 19:17:51 +05301541 /*
1542 * Program the voltage. Note that some instances of dw_mmc may use
1543 * the UHS_REG for this. For other instances (like exynos) the UHS_REG
1544 * does no harm but you need to set the regulator directly. Try both.
1545 */
1546 uhs = mci_readl(host, UHS_REG);
Douglas Andersone0848f52015-10-12 14:48:26 +02001547 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
Doug Anderson01730552014-08-22 19:17:51 +05301548 uhs &= ~v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001549 else
Doug Anderson01730552014-08-22 19:17:51 +05301550 uhs |= v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001551
Doug Anderson01730552014-08-22 19:17:51 +05301552 if (!IS_ERR(mmc->supply.vqmmc)) {
Douglas Andersone0848f52015-10-12 14:48:26 +02001553 ret = mmc_regulator_set_vqmmc(mmc, ios);
Marek Vasut9cbe0fc2020-04-16 18:36:47 +02001554 if (ret < 0) {
Doug Andersonb19caf32014-10-10 21:16:16 -07001555 dev_dbg(&mmc->class_dev,
Douglas Andersone0848f52015-10-12 14:48:26 +02001556 "Regulator set error %d - %s V\n",
1557 ret, uhs & v18 ? "1.8" : "3.3");
Doug Anderson01730552014-08-22 19:17:51 +05301558 return ret;
1559 }
1560 }
1561 mci_writel(host, UHS_REG, uhs);
1562
1563 return 0;
1564}
1565
Will Newtonf95f3852011-01-02 01:11:59 -05001566static int dw_mci_get_ro(struct mmc_host *mmc)
1567{
1568 int read_only;
1569 struct dw_mci_slot *slot = mmc_priv(mmc);
Jaehoon Chung9795a842014-03-03 11:36:46 +09001570 int gpio_ro = mmc_gpio_get_ro(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001571
1572 /* Use platform get_ro function, else try on board write protect */
Arnd Bergmann287980e2016-05-27 23:23:25 +02001573 if (gpio_ro >= 0)
Jaehoon Chung9795a842014-03-03 11:36:46 +09001574 read_only = gpio_ro;
Will Newtonf95f3852011-01-02 01:11:59 -05001575 else
1576 read_only =
1577 mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;
1578
1579 dev_dbg(&mmc->class_dev, "card is %s\n",
1580 read_only ? "read-only" : "read-write");
1581
1582 return read_only;
1583}
1584
Shawn Lin935a6652016-01-14 09:08:02 +08001585static void dw_mci_hw_reset(struct mmc_host *mmc)
1586{
1587 struct dw_mci_slot *slot = mmc_priv(mmc);
1588 struct dw_mci *host = slot->host;
1589 int reset;
1590
1591 if (host->use_dma == TRANS_MODE_IDMAC)
1592 dw_mci_idmac_reset(host);
1593
1594 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET |
1595 SDMMC_CTRL_FIFO_RESET))
1596 return;
1597
1598 /*
1599 * According to eMMC spec, card reset procedure:
1600 * tRstW >= 1us: RST_n pulse width
1601 * tRSCA >= 200us: RST_n to Command time
1602 * tRSTH >= 1us: RST_n high period
1603 */
1604 reset = mci_readl(host, RST_N);
1605 reset &= ~(SDMMC_RST_HWACTIVE << slot->id);
1606 mci_writel(host, RST_N, reset);
1607 usleep_range(1, 2);
1608 reset |= SDMMC_RST_HWACTIVE << slot->id;
1609 mci_writel(host, RST_N, reset);
1610 usleep_range(200, 300);
1611}
1612
Doug Andersonb24c8b22014-12-02 15:42:46 -08001613static void dw_mci_init_card(struct mmc_host *mmc, struct mmc_card *card)
Doug Anderson9623b5b2012-07-25 08:33:17 -07001614{
Doug Andersonb24c8b22014-12-02 15:42:46 -08001615 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson9623b5b2012-07-25 08:33:17 -07001616 struct dw_mci *host = slot->host;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001617
Doug Andersonb24c8b22014-12-02 15:42:46 -08001618 /*
1619 * Low power mode will stop the card clock when idle. According to the
1620 * description of the CLKENA register we should disable low power mode
1621 * for SDIO cards if we need SDIO interrupts to work.
1622 */
1623 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1624 const u32 clken_low_pwr = SDMMC_CLKEN_LOW_PWR << slot->id;
1625 u32 clk_en_a_old;
1626 u32 clk_en_a;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001627
Doug Andersonb24c8b22014-12-02 15:42:46 -08001628 clk_en_a_old = mci_readl(host, CLKENA);
1629
1630 if (card->type == MMC_TYPE_SDIO ||
1631 card->type == MMC_TYPE_SD_COMBO) {
Ulf Hansson0eebf9b92017-04-19 22:41:43 +02001632 set_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
Doug Andersonb24c8b22014-12-02 15:42:46 -08001633 clk_en_a = clk_en_a_old & ~clken_low_pwr;
1634 } else {
Ulf Hansson0eebf9b92017-04-19 22:41:43 +02001635 clear_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
Doug Andersonb24c8b22014-12-02 15:42:46 -08001636 clk_en_a = clk_en_a_old | clken_low_pwr;
1637 }
1638
1639 if (clk_en_a != clk_en_a_old) {
1640 mci_writel(host, CLKENA, clk_en_a);
1641 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
1642 SDMMC_CMD_PRV_DAT_WAIT, 0);
1643 }
Doug Anderson9623b5b2012-07-25 08:33:17 -07001644 }
1645}
1646
Ulf Hansson32dba732017-04-18 13:29:20 +02001647static void __dw_mci_enable_sdio_irq(struct dw_mci_slot *slot, int enb)
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301648{
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301649 struct dw_mci *host = slot->host;
Doug Andersonf8c58c12014-12-02 15:42:47 -08001650 unsigned long irqflags;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301651 u32 int_mask;
1652
Doug Andersonf8c58c12014-12-02 15:42:47 -08001653 spin_lock_irqsave(&host->irq_lock, irqflags);
1654
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301655 /* Enable/disable Slot Specific SDIO interrupt */
1656 int_mask = mci_readl(host, INTMASK);
Doug Andersonb24c8b22014-12-02 15:42:46 -08001657 if (enb)
1658 int_mask |= SDMMC_INT_SDIO(slot->sdio_id);
1659 else
1660 int_mask &= ~SDMMC_INT_SDIO(slot->sdio_id);
1661 mci_writel(host, INTMASK, int_mask);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001662
1663 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301664}
1665
Ulf Hansson32dba732017-04-18 13:29:20 +02001666static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
1667{
1668 struct dw_mci_slot *slot = mmc_priv(mmc);
Ulf Hanssonca8971c2017-04-18 13:37:32 +02001669 struct dw_mci *host = slot->host;
Ulf Hansson32dba732017-04-18 13:29:20 +02001670
1671 __dw_mci_enable_sdio_irq(slot, enb);
Ulf Hanssonca8971c2017-04-18 13:37:32 +02001672
1673 /* Avoid runtime suspending the device when SDIO IRQ is enabled */
1674 if (enb)
1675 pm_runtime_get_noresume(host->dev);
1676 else
1677 pm_runtime_put_noidle(host->dev);
Ulf Hansson32dba732017-04-18 13:29:20 +02001678}
1679
1680static void dw_mci_ack_sdio_irq(struct mmc_host *mmc)
1681{
1682 struct dw_mci_slot *slot = mmc_priv(mmc);
1683
1684 __dw_mci_enable_sdio_irq(slot, 1);
1685}
1686
Seungwon Jeon0976f162013-08-31 00:12:42 +09001687static int dw_mci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1688{
1689 struct dw_mci_slot *slot = mmc_priv(mmc);
1690 struct dw_mci *host = slot->host;
1691 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001692 int err = -EINVAL;
Seungwon Jeon0976f162013-08-31 00:12:42 +09001693
Seungwon Jeon0976f162013-08-31 00:12:42 +09001694 if (drv_data && drv_data->execute_tuning)
Chaotian Jing9979dbe2015-10-27 14:24:28 +08001695 err = drv_data->execute_tuning(slot, opcode);
Seungwon Jeon0976f162013-08-31 00:12:42 +09001696 return err;
1697}
1698
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001699static int dw_mci_prepare_hs400_tuning(struct mmc_host *mmc,
1700 struct mmc_ios *ios)
Seungwon Jeon80113132015-01-29 08:11:57 +05301701{
1702 struct dw_mci_slot *slot = mmc_priv(mmc);
1703 struct dw_mci *host = slot->host;
1704 const struct dw_mci_drv_data *drv_data = host->drv_data;
1705
1706 if (drv_data && drv_data->prepare_hs400_tuning)
1707 return drv_data->prepare_hs400_tuning(host, ios);
1708
1709 return 0;
1710}
1711
Shawn Lin4e7392b2017-02-17 10:56:40 +08001712static bool dw_mci_reset(struct dw_mci *host)
1713{
1714 u32 flags = SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET;
1715 bool ret = false;
Shawn Linbc2dcc12017-02-17 10:59:52 +08001716 u32 status = 0;
Shawn Lin4e7392b2017-02-17 10:56:40 +08001717
1718 /*
1719 * Resetting generates a block interrupt, hence setting
1720 * the scatter-gather pointer to NULL.
1721 */
1722 if (host->sg) {
1723 sg_miter_stop(&host->sg_miter);
1724 host->sg = NULL;
1725 }
1726
1727 if (host->use_dma)
1728 flags |= SDMMC_CTRL_DMA_RESET;
1729
1730 if (dw_mci_ctrl_reset(host, flags)) {
1731 /*
Shawn Linbc2dcc12017-02-17 10:59:52 +08001732 * In all cases we clear the RAWINTS
1733 * register to clear any interrupts.
Shawn Lin4e7392b2017-02-17 10:56:40 +08001734 */
1735 mci_writel(host, RINTSTS, 0xFFFFFFFF);
1736
Shawn Linbc2dcc12017-02-17 10:59:52 +08001737 if (!host->use_dma) {
1738 ret = true;
1739 goto ciu_out;
Shawn Lin4e7392b2017-02-17 10:56:40 +08001740 }
Shawn Linbc2dcc12017-02-17 10:59:52 +08001741
1742 /* Wait for dma_req to be cleared */
1743 if (readl_poll_timeout_atomic(host->regs + SDMMC_STATUS,
1744 status,
1745 !(status & SDMMC_STATUS_DMA_REQ),
1746 1, 500 * USEC_PER_MSEC)) {
1747 dev_err(host->dev,
1748 "%s: Timeout waiting for dma_req to be cleared\n",
1749 __func__);
1750 goto ciu_out;
1751 }
1752
1753 /* when using DMA next we reset the fifo again */
1754 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_FIFO_RESET))
1755 goto ciu_out;
Shawn Lin4e7392b2017-02-17 10:56:40 +08001756 } else {
1757 /* if the controller reset bit did clear, then set clock regs */
1758 if (!(mci_readl(host, CTRL) & SDMMC_CTRL_RESET)) {
1759 dev_err(host->dev,
1760 "%s: fifo/dma reset bits didn't clear but ciu was reset, doing clock update\n",
1761 __func__);
1762 goto ciu_out;
1763 }
1764 }
1765
1766 if (host->use_dma == TRANS_MODE_IDMAC)
Evgeniy Didin47b7de22018-03-14 22:30:51 +03001767 /* It is also required that we reinit idmac */
1768 dw_mci_idmac_init(host);
Shawn Lin4e7392b2017-02-17 10:56:40 +08001769
1770 ret = true;
1771
1772ciu_out:
1773 /* After a CTRL reset we need to have CIU set clock registers */
Jaehoon Chung42f989c2017-06-05 13:41:34 +09001774 mci_send_cmd(host->slot, SDMMC_CMD_UPD_CLK, 0);
Shawn Lin4e7392b2017-02-17 10:56:40 +08001775
1776 return ret;
1777}
1778
Will Newtonf95f3852011-01-02 01:11:59 -05001779static const struct mmc_host_ops dw_mci_ops = {
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301780 .request = dw_mci_request,
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001781 .pre_req = dw_mci_pre_req,
1782 .post_req = dw_mci_post_req,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301783 .set_ios = dw_mci_set_ios,
1784 .get_ro = dw_mci_get_ro,
1785 .get_cd = dw_mci_get_cd,
Shawn Lin935a6652016-01-14 09:08:02 +08001786 .hw_reset = dw_mci_hw_reset,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301787 .enable_sdio_irq = dw_mci_enable_sdio_irq,
Ulf Hansson32dba732017-04-18 13:29:20 +02001788 .ack_sdio_irq = dw_mci_ack_sdio_irq,
Seungwon Jeon0976f162013-08-31 00:12:42 +09001789 .execute_tuning = dw_mci_execute_tuning,
Doug Anderson01730552014-08-22 19:17:51 +05301790 .card_busy = dw_mci_card_busy,
1791 .start_signal_voltage_switch = dw_mci_switch_voltage,
Doug Andersonb24c8b22014-12-02 15:42:46 -08001792 .init_card = dw_mci_init_card,
Seungwon Jeon80113132015-01-29 08:11:57 +05301793 .prepare_hs400_tuning = dw_mci_prepare_hs400_tuning,
Will Newtonf95f3852011-01-02 01:11:59 -05001794};
1795
Vincent Whitchurch2b8ac062021-07-01 10:05:34 +02001796#ifdef CONFIG_FAULT_INJECTION
1797static enum hrtimer_restart dw_mci_fault_timer(struct hrtimer *t)
1798{
1799 struct dw_mci *host = container_of(t, struct dw_mci, fault_timer);
1800 unsigned long flags;
1801
1802 spin_lock_irqsave(&host->irq_lock, flags);
1803
1804 if (!host->data_status)
1805 host->data_status = SDMMC_INT_DCRC;
1806 set_bit(EVENT_DATA_ERROR, &host->pending_events);
1807 tasklet_schedule(&host->tasklet);
1808
1809 spin_unlock_irqrestore(&host->irq_lock, flags);
1810
1811 return HRTIMER_NORESTART;
1812}
1813
1814static void dw_mci_start_fault_timer(struct dw_mci *host)
1815{
1816 struct mmc_data *data = host->data;
1817
1818 if (!data || data->blocks <= 1)
1819 return;
1820
1821 if (!should_fail(&host->fail_data_crc, 1))
1822 return;
1823
1824 /*
1825 * Try to inject the error at random points during the data transfer.
1826 */
1827 hrtimer_start(&host->fault_timer,
1828 ms_to_ktime(prandom_u32() % 25),
1829 HRTIMER_MODE_REL);
1830}
1831
1832static void dw_mci_stop_fault_timer(struct dw_mci *host)
1833{
1834 hrtimer_cancel(&host->fault_timer);
1835}
1836
1837static void dw_mci_init_fault(struct dw_mci *host)
1838{
1839 host->fail_data_crc = (struct fault_attr) FAULT_ATTR_INITIALIZER;
1840
1841 hrtimer_init(&host->fault_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1842 host->fault_timer.function = dw_mci_fault_timer;
1843}
1844#else
1845static void dw_mci_init_fault(struct dw_mci *host)
1846{
1847}
1848
1849static void dw_mci_start_fault_timer(struct dw_mci *host)
1850{
1851}
1852
1853static void dw_mci_stop_fault_timer(struct dw_mci *host)
1854{
1855}
1856#endif
1857
Will Newtonf95f3852011-01-02 01:11:59 -05001858static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
1859 __releases(&host->lock)
1860 __acquires(&host->lock)
1861{
1862 struct dw_mci_slot *slot;
Jaehoon Chung42f989c2017-06-05 13:41:34 +09001863 struct mmc_host *prev_mmc = host->slot->mmc;
Will Newtonf95f3852011-01-02 01:11:59 -05001864
1865 WARN_ON(host->cmd || host->data);
1866
Jaehoon Chung42f989c2017-06-05 13:41:34 +09001867 host->slot->mrq = NULL;
Will Newtonf95f3852011-01-02 01:11:59 -05001868 host->mrq = NULL;
1869 if (!list_empty(&host->queue)) {
1870 slot = list_entry(host->queue.next,
1871 struct dw_mci_slot, queue_node);
1872 list_del(&slot->queue_node);
Thomas Abraham4a909202012-09-17 18:16:35 +00001873 dev_vdbg(host->dev, "list not empty: %s is next\n",
Will Newtonf95f3852011-01-02 01:11:59 -05001874 mmc_hostname(slot->mmc));
1875 host->state = STATE_SENDING_CMD;
1876 dw_mci_start_request(host, slot);
1877 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00001878 dev_vdbg(host->dev, "list empty\n");
Doug Anderson01730552014-08-22 19:17:51 +05301879
1880 if (host->state == STATE_SENDING_CMD11)
1881 host->state = STATE_WAITING_CMD11_DONE;
1882 else
1883 host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001884 }
1885
1886 spin_unlock(&host->lock);
1887 mmc_request_done(prev_mmc, mrq);
1888 spin_lock(&host->lock);
1889}
1890
Seungwon Jeone352c812013-08-31 00:14:17 +09001891static int dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001892{
1893 u32 status = host->cmd_status;
1894
1895 host->cmd_status = 0;
1896
1897 /* Read the response from the card (up to 16 bytes) */
1898 if (cmd->flags & MMC_RSP_PRESENT) {
1899 if (cmd->flags & MMC_RSP_136) {
1900 cmd->resp[3] = mci_readl(host, RESP0);
1901 cmd->resp[2] = mci_readl(host, RESP1);
1902 cmd->resp[1] = mci_readl(host, RESP2);
1903 cmd->resp[0] = mci_readl(host, RESP3);
1904 } else {
1905 cmd->resp[0] = mci_readl(host, RESP0);
1906 cmd->resp[1] = 0;
1907 cmd->resp[2] = 0;
1908 cmd->resp[3] = 0;
1909 }
1910 }
1911
1912 if (status & SDMMC_INT_RTO)
1913 cmd->error = -ETIMEDOUT;
1914 else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
1915 cmd->error = -EILSEQ;
1916 else if (status & SDMMC_INT_RESP_ERR)
1917 cmd->error = -EIO;
1918 else
1919 cmd->error = 0;
1920
Seungwon Jeone352c812013-08-31 00:14:17 +09001921 return cmd->error;
1922}
1923
1924static int dw_mci_data_complete(struct dw_mci *host, struct mmc_data *data)
1925{
Seungwon Jeon31bff452013-08-31 00:14:23 +09001926 u32 status = host->data_status;
Seungwon Jeone352c812013-08-31 00:14:17 +09001927
1928 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1929 if (status & SDMMC_INT_DRTO) {
1930 data->error = -ETIMEDOUT;
1931 } else if (status & SDMMC_INT_DCRC) {
1932 data->error = -EILSEQ;
1933 } else if (status & SDMMC_INT_EBE) {
1934 if (host->dir_status ==
1935 DW_MCI_SEND_STATUS) {
1936 /*
1937 * No data CRC status was returned.
1938 * The number of bytes transferred
1939 * will be exaggerated in PIO mode.
1940 */
1941 data->bytes_xfered = 0;
1942 data->error = -ETIMEDOUT;
1943 } else if (host->dir_status ==
1944 DW_MCI_RECV_STATUS) {
Shawn Line7a1dec2016-08-22 10:57:16 +08001945 data->error = -EILSEQ;
Seungwon Jeone352c812013-08-31 00:14:17 +09001946 }
1947 } else {
1948 /* SDMMC_INT_SBE is included */
Shawn Line7a1dec2016-08-22 10:57:16 +08001949 data->error = -EILSEQ;
Seungwon Jeone352c812013-08-31 00:14:17 +09001950 }
1951
Doug Andersone6cc0122014-04-22 16:51:21 -07001952 dev_dbg(host->dev, "data error, status 0x%08x\n", status);
Seungwon Jeone352c812013-08-31 00:14:17 +09001953
1954 /*
1955 * After an error, there may be data lingering
Seungwon Jeon31bff452013-08-31 00:14:23 +09001956 * in the FIFO
Seungwon Jeone352c812013-08-31 00:14:17 +09001957 */
Sonny Rao3a33a942014-08-04 18:19:50 -07001958 dw_mci_reset(host);
Seungwon Jeone352c812013-08-31 00:14:17 +09001959 } else {
1960 data->bytes_xfered = data->blocks * data->blksz;
1961 data->error = 0;
1962 }
1963
1964 return data->error;
Will Newtonf95f3852011-01-02 01:11:59 -05001965}
1966
Addy Ke57e10482015-08-11 01:27:18 +09001967static void dw_mci_set_drto(struct dw_mci *host)
1968{
1969 unsigned int drto_clks;
Douglas Anderson9d9491a2017-10-12 13:11:17 -07001970 unsigned int drto_div;
Addy Ke57e10482015-08-11 01:27:18 +09001971 unsigned int drto_ms;
Douglas Anderson93c23ae2017-10-12 13:11:18 -07001972 unsigned long irqflags;
Addy Ke57e10482015-08-11 01:27:18 +09001973
1974 drto_clks = mci_readl(host, TMOUT) >> 8;
Douglas Anderson9d9491a2017-10-12 13:11:17 -07001975 drto_div = (mci_readl(host, CLKDIV) & 0xff) * 2;
1976 if (drto_div == 0)
1977 drto_div = 1;
Evgeniy Didinc7151602018-02-28 14:53:18 +03001978
1979 drto_ms = DIV_ROUND_UP_ULL((u64)MSEC_PER_SEC * drto_clks * drto_div,
1980 host->bus_hz);
Addy Ke57e10482015-08-11 01:27:18 +09001981
1982 /* add a bit spare time */
1983 drto_ms += 10;
1984
Douglas Anderson93c23ae2017-10-12 13:11:18 -07001985 spin_lock_irqsave(&host->irq_lock, irqflags);
1986 if (!test_bit(EVENT_DATA_COMPLETE, &host->pending_events))
1987 mod_timer(&host->dto_timer,
1988 jiffies + msecs_to_jiffies(drto_ms));
1989 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Addy Ke57e10482015-08-11 01:27:18 +09001990}
1991
Douglas Anderson8892b702017-10-12 13:11:16 -07001992static bool dw_mci_clear_pending_cmd_complete(struct dw_mci *host)
1993{
1994 if (!test_bit(EVENT_CMD_COMPLETE, &host->pending_events))
1995 return false;
1996
1997 /*
1998 * Really be certain that the timer has stopped. This is a bit of
1999 * paranoia and could only really happen if we had really bad
2000 * interrupt latency and the interrupt routine and timeout were
2001 * running concurrently so that the del_timer() in the interrupt
2002 * handler couldn't run.
2003 */
2004 WARN_ON(del_timer_sync(&host->cto_timer));
2005 clear_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2006
2007 return true;
2008}
2009
Douglas Anderson93c23ae2017-10-12 13:11:18 -07002010static bool dw_mci_clear_pending_data_complete(struct dw_mci *host)
2011{
2012 if (!test_bit(EVENT_DATA_COMPLETE, &host->pending_events))
2013 return false;
2014
2015 /* Extra paranoia just like dw_mci_clear_pending_cmd_complete() */
2016 WARN_ON(del_timer_sync(&host->dto_timer));
2017 clear_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2018
2019 return true;
2020}
2021
Emil Renner Berthing6078df12021-02-04 16:18:41 +01002022static void dw_mci_tasklet_func(struct tasklet_struct *t)
Will Newtonf95f3852011-01-02 01:11:59 -05002023{
Emil Renner Berthing6078df12021-02-04 16:18:41 +01002024 struct dw_mci *host = from_tasklet(host, t, tasklet);
Will Newtonf95f3852011-01-02 01:11:59 -05002025 struct mmc_data *data;
2026 struct mmc_command *cmd;
Seungwon Jeone352c812013-08-31 00:14:17 +09002027 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05002028 enum dw_mci_state state;
2029 enum dw_mci_state prev_state;
Seungwon Jeone352c812013-08-31 00:14:17 +09002030 unsigned int err;
Will Newtonf95f3852011-01-02 01:11:59 -05002031
2032 spin_lock(&host->lock);
2033
2034 state = host->state;
2035 data = host->data;
Seungwon Jeone352c812013-08-31 00:14:17 +09002036 mrq = host->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05002037
2038 do {
2039 prev_state = state;
2040
2041 switch (state) {
2042 case STATE_IDLE:
Doug Anderson01730552014-08-22 19:17:51 +05302043 case STATE_WAITING_CMD11_DONE:
Will Newtonf95f3852011-01-02 01:11:59 -05002044 break;
2045
Doug Anderson01730552014-08-22 19:17:51 +05302046 case STATE_SENDING_CMD11:
Will Newtonf95f3852011-01-02 01:11:59 -05002047 case STATE_SENDING_CMD:
Douglas Anderson8892b702017-10-12 13:11:16 -07002048 if (!dw_mci_clear_pending_cmd_complete(host))
Will Newtonf95f3852011-01-02 01:11:59 -05002049 break;
2050
2051 cmd = host->cmd;
2052 host->cmd = NULL;
2053 set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09002054 err = dw_mci_command_complete(host, cmd);
2055 if (cmd == mrq->sbc && !err) {
Jaehoon Chung42f989c2017-06-05 13:41:34 +09002056 __dw_mci_start_request(host, host->slot,
Seungwon Jeone352c812013-08-31 00:14:17 +09002057 mrq->cmd);
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09002058 goto unlock;
2059 }
2060
Seungwon Jeone352c812013-08-31 00:14:17 +09002061 if (cmd->data && err) {
Doug Anderson46d17952016-04-26 10:03:58 +02002062 /*
2063 * During UHS tuning sequence, sending the stop
2064 * command after the response CRC error would
2065 * throw the system into a confused state
2066 * causing all future tuning phases to report
2067 * failure.
2068 *
2069 * In such case controller will move into a data
2070 * transfer state after a response error or
2071 * response CRC error. Let's let that finish
2072 * before trying to send a stop, so we'll go to
2073 * STATE_SENDING_DATA.
2074 *
2075 * Although letting the data transfer take place
2076 * will waste a bit of time (we already know
2077 * the command was bad), it can't cause any
2078 * errors since it's possible it would have
2079 * taken place anyway if this tasklet got
2080 * delayed. Allowing the transfer to take place
2081 * avoids races and keeps things simple.
2082 */
Douglas Andersonba2d1392019-07-08 12:56:13 -07002083 if (err != -ETIMEDOUT) {
Doug Anderson46d17952016-04-26 10:03:58 +02002084 state = STATE_SENDING_DATA;
2085 continue;
2086 }
2087
Seungwon Jeon90c21432013-08-31 00:14:05 +09002088 send_stop_abort(host, data);
Vincent Whitchurch25f82032021-06-30 12:22:32 +02002089 dw_mci_stop_dma(host);
Seungwon Jeon90c21432013-08-31 00:14:05 +09002090 state = STATE_SENDING_STOP;
2091 break;
Seungwon Jeon71abb132013-08-31 00:13:59 +09002092 }
2093
Seungwon Jeone352c812013-08-31 00:14:17 +09002094 if (!cmd->data || err) {
2095 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05002096 goto unlock;
2097 }
2098
2099 prev_state = state = STATE_SENDING_DATA;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002100 fallthrough;
Will Newtonf95f3852011-01-02 01:11:59 -05002101
2102 case STATE_SENDING_DATA:
Doug Anderson2aa35462014-08-13 08:13:43 -07002103 /*
2104 * We could get a data error and never a transfer
2105 * complete so we'd better check for it here.
2106 *
2107 * Note that we don't really care if we also got a
2108 * transfer complete; stopping the DMA and sending an
2109 * abort won't hurt.
2110 */
Will Newtonf95f3852011-01-02 01:11:59 -05002111 if (test_and_clear_bit(EVENT_DATA_ERROR,
2112 &host->pending_events)) {
Jaehoon Chunge13c3c02016-11-17 16:40:37 +09002113 if (!(host->data_status & (SDMMC_INT_DRTO |
addy kebdb9a902015-02-20 10:55:25 +08002114 SDMMC_INT_EBE)))
2115 send_stop_abort(host, data);
Vincent Whitchurch25f82032021-06-30 12:22:32 +02002116 dw_mci_stop_dma(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002117 state = STATE_DATA_ERROR;
2118 break;
2119 }
2120
2121 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09002122 &host->pending_events)) {
2123 /*
2124 * If all data-related interrupts don't come
2125 * within the given time in reading data state.
2126 */
Jaehoon Chung16a34572016-06-21 14:35:37 +09002127 if (host->dir_status == DW_MCI_RECV_STATUS)
Addy Ke57e10482015-08-11 01:27:18 +09002128 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002129 break;
Addy Ke57e10482015-08-11 01:27:18 +09002130 }
Will Newtonf95f3852011-01-02 01:11:59 -05002131
2132 set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
Doug Anderson2aa35462014-08-13 08:13:43 -07002133
2134 /*
2135 * Handle an EVENT_DATA_ERROR that might have shown up
2136 * before the transfer completed. This might not have
2137 * been caught by the check above because the interrupt
2138 * could have gone off between the previous check and
2139 * the check for transfer complete.
2140 *
2141 * Technically this ought not be needed assuming we
2142 * get a DATA_COMPLETE eventually (we'll notice the
2143 * error and end the request), but it shouldn't hurt.
2144 *
2145 * This has the advantage of sending the stop command.
2146 */
2147 if (test_and_clear_bit(EVENT_DATA_ERROR,
2148 &host->pending_events)) {
Jaehoon Chunge13c3c02016-11-17 16:40:37 +09002149 if (!(host->data_status & (SDMMC_INT_DRTO |
addy kebdb9a902015-02-20 10:55:25 +08002150 SDMMC_INT_EBE)))
2151 send_stop_abort(host, data);
Vincent Whitchurch25f82032021-06-30 12:22:32 +02002152 dw_mci_stop_dma(host);
Doug Anderson2aa35462014-08-13 08:13:43 -07002153 state = STATE_DATA_ERROR;
2154 break;
2155 }
Will Newtonf95f3852011-01-02 01:11:59 -05002156 prev_state = state = STATE_DATA_BUSY;
Doug Anderson2aa35462014-08-13 08:13:43 -07002157
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002158 fallthrough;
Will Newtonf95f3852011-01-02 01:11:59 -05002159
2160 case STATE_DATA_BUSY:
Douglas Anderson93c23ae2017-10-12 13:11:18 -07002161 if (!dw_mci_clear_pending_data_complete(host)) {
Addy Ke57e10482015-08-11 01:27:18 +09002162 /*
2163 * If data error interrupt comes but data over
2164 * interrupt doesn't come within the given time.
2165 * in reading data state.
2166 */
Jaehoon Chung16a34572016-06-21 14:35:37 +09002167 if (host->dir_status == DW_MCI_RECV_STATUS)
Addy Ke57e10482015-08-11 01:27:18 +09002168 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002169 break;
Addy Ke57e10482015-08-11 01:27:18 +09002170 }
Will Newtonf95f3852011-01-02 01:11:59 -05002171
Vincent Whitchurch2b8ac062021-07-01 10:05:34 +02002172 dw_mci_stop_fault_timer(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002173 host->data = NULL;
2174 set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09002175 err = dw_mci_data_complete(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05002176
Seungwon Jeone352c812013-08-31 00:14:17 +09002177 if (!err) {
2178 if (!data->stop || mrq->sbc) {
Sachin Kamat17c8bc82014-02-25 15:18:28 +05302179 if (mrq->sbc && data->stop)
Seungwon Jeone352c812013-08-31 00:14:17 +09002180 data->stop->error = 0;
2181 dw_mci_request_end(host, mrq);
2182 goto unlock;
Will Newtonf95f3852011-01-02 01:11:59 -05002183 }
Will Newtonf95f3852011-01-02 01:11:59 -05002184
Seungwon Jeon90c21432013-08-31 00:14:05 +09002185 /* stop command for open-ended transfer*/
Seungwon Jeone352c812013-08-31 00:14:17 +09002186 if (data->stop)
2187 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07002188 } else {
2189 /*
2190 * If we don't have a command complete now we'll
2191 * never get one since we just reset everything;
2192 * better end the request.
2193 *
2194 * If we do have a command complete we'll fall
2195 * through to the SENDING_STOP command and
2196 * everything will be peachy keen.
2197 */
2198 if (!test_bit(EVENT_CMD_COMPLETE,
2199 &host->pending_events)) {
2200 host->cmd = NULL;
2201 dw_mci_request_end(host, mrq);
2202 goto unlock;
2203 }
Seungwon Jeon90c21432013-08-31 00:14:05 +09002204 }
Seungwon Jeone352c812013-08-31 00:14:17 +09002205
2206 /*
2207 * If err has non-zero,
2208 * stop-abort command has been already issued.
2209 */
2210 prev_state = state = STATE_SENDING_STOP;
2211
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002212 fallthrough;
Will Newtonf95f3852011-01-02 01:11:59 -05002213
2214 case STATE_SENDING_STOP:
Douglas Anderson8892b702017-10-12 13:11:16 -07002215 if (!dw_mci_clear_pending_cmd_complete(host))
Will Newtonf95f3852011-01-02 01:11:59 -05002216 break;
2217
Seungwon Jeon71abb132013-08-31 00:13:59 +09002218 /* CMD error in data command */
Seungwon Jeon31bff452013-08-31 00:14:23 +09002219 if (mrq->cmd->error && mrq->data)
Sonny Rao3a33a942014-08-04 18:19:50 -07002220 dw_mci_reset(host);
Seungwon Jeon71abb132013-08-31 00:13:59 +09002221
Vincent Whitchurch2b8ac062021-07-01 10:05:34 +02002222 dw_mci_stop_fault_timer(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002223 host->cmd = NULL;
Seungwon Jeon71abb132013-08-31 00:13:59 +09002224 host->data = NULL;
Seungwon Jeon90c21432013-08-31 00:14:05 +09002225
Jaehoon Chunge13c3c02016-11-17 16:40:37 +09002226 if (!mrq->sbc && mrq->stop)
Seungwon Jeone352c812013-08-31 00:14:17 +09002227 dw_mci_command_complete(host, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09002228 else
2229 host->cmd_status = 0;
2230
Seungwon Jeone352c812013-08-31 00:14:17 +09002231 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05002232 goto unlock;
2233
2234 case STATE_DATA_ERROR:
2235 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
2236 &host->pending_events))
2237 break;
2238
2239 state = STATE_DATA_BUSY;
2240 break;
2241 }
2242 } while (state != prev_state);
2243
2244 host->state = state;
2245unlock:
2246 spin_unlock(&host->lock);
2247
2248}
2249
James Hogan34b664a2011-06-24 13:57:56 +01002250/* push final bytes to part_buf, only use during push */
2251static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
2252{
2253 memcpy((void *)&host->part_buf, buf, cnt);
2254 host->part_buf_count = cnt;
2255}
2256
2257/* append bytes to part_buf, only use during push */
2258static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
2259{
2260 cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
2261 memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
2262 host->part_buf_count += cnt;
2263 return cnt;
2264}
2265
2266/* pull first bytes from part_buf, only use during pull */
2267static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
2268{
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002269 cnt = min_t(int, cnt, host->part_buf_count);
James Hogan34b664a2011-06-24 13:57:56 +01002270 if (cnt) {
2271 memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
2272 cnt);
2273 host->part_buf_count -= cnt;
2274 host->part_buf_start += cnt;
2275 }
2276 return cnt;
2277}
2278
2279/* pull final bytes from the part_buf, assuming it's just been filled */
2280static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
2281{
2282 memcpy(buf, &host->part_buf, cnt);
2283 host->part_buf_start = cnt;
2284 host->part_buf_count = (1 << host->data_shift) - cnt;
2285}
2286
Will Newtonf95f3852011-01-02 01:11:59 -05002287static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
2288{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002289 struct mmc_data *data = host->data;
2290 int init_cnt = cnt;
2291
James Hogan34b664a2011-06-24 13:57:56 +01002292 /* try and push anything in the part_buf */
2293 if (unlikely(host->part_buf_count)) {
2294 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002295
James Hogan34b664a2011-06-24 13:57:56 +01002296 buf += len;
2297 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002298 if (host->part_buf_count == 2) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002299 mci_fifo_writew(host->fifo_reg, host->part_buf16);
James Hogan34b664a2011-06-24 13:57:56 +01002300 host->part_buf_count = 0;
2301 }
2302 }
2303#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2304 if (unlikely((unsigned long)buf & 0x1)) {
2305 while (cnt >= 2) {
2306 u16 aligned_buf[64];
2307 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2308 int items = len >> 1;
2309 int i;
2310 /* memcpy from input buffer into aligned buffer */
2311 memcpy(aligned_buf, buf, len);
2312 buf += len;
2313 cnt -= len;
2314 /* push data from aligned buffer into fifo */
2315 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002316 mci_fifo_writew(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002317 }
2318 } else
2319#endif
2320 {
2321 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002322
James Hogan34b664a2011-06-24 13:57:56 +01002323 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002324 mci_fifo_writew(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002325 buf = pdata;
2326 }
2327 /* put anything remaining in the part_buf */
2328 if (cnt) {
2329 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002330 /* Push data if we have reached the expected data length */
2331 if ((data->bytes_xfered + init_cnt) ==
2332 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002333 mci_fifo_writew(host->fifo_reg, host->part_buf16);
Will Newtonf95f3852011-01-02 01:11:59 -05002334 }
2335}
2336
2337static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
2338{
James Hogan34b664a2011-06-24 13:57:56 +01002339#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2340 if (unlikely((unsigned long)buf & 0x1)) {
2341 while (cnt >= 2) {
2342 /* pull data from fifo into aligned buffer */
2343 u16 aligned_buf[64];
2344 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2345 int items = len >> 1;
2346 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002347
James Hogan34b664a2011-06-24 13:57:56 +01002348 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002349 aligned_buf[i] = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002350 /* memcpy from aligned buffer into output buffer */
2351 memcpy(buf, aligned_buf, len);
2352 buf += len;
2353 cnt -= len;
2354 }
2355 } else
2356#endif
2357 {
2358 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002359
James Hogan34b664a2011-06-24 13:57:56 +01002360 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002361 *pdata++ = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002362 buf = pdata;
2363 }
2364 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002365 host->part_buf16 = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002366 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002367 }
2368}
2369
2370static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
2371{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002372 struct mmc_data *data = host->data;
2373 int init_cnt = cnt;
2374
James Hogan34b664a2011-06-24 13:57:56 +01002375 /* try and push anything in the part_buf */
2376 if (unlikely(host->part_buf_count)) {
2377 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002378
James Hogan34b664a2011-06-24 13:57:56 +01002379 buf += len;
2380 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002381 if (host->part_buf_count == 4) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002382 mci_fifo_writel(host->fifo_reg, host->part_buf32);
James Hogan34b664a2011-06-24 13:57:56 +01002383 host->part_buf_count = 0;
2384 }
2385 }
2386#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2387 if (unlikely((unsigned long)buf & 0x3)) {
2388 while (cnt >= 4) {
2389 u32 aligned_buf[32];
2390 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2391 int items = len >> 2;
2392 int i;
2393 /* memcpy from input buffer into aligned buffer */
2394 memcpy(aligned_buf, buf, len);
2395 buf += len;
2396 cnt -= len;
2397 /* push data from aligned buffer into fifo */
2398 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002399 mci_fifo_writel(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002400 }
2401 } else
2402#endif
2403 {
2404 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002405
James Hogan34b664a2011-06-24 13:57:56 +01002406 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002407 mci_fifo_writel(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002408 buf = pdata;
2409 }
2410 /* put anything remaining in the part_buf */
2411 if (cnt) {
2412 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002413 /* Push data if we have reached the expected data length */
2414 if ((data->bytes_xfered + init_cnt) ==
2415 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002416 mci_fifo_writel(host->fifo_reg, host->part_buf32);
Will Newtonf95f3852011-01-02 01:11:59 -05002417 }
2418}
2419
2420static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
2421{
James Hogan34b664a2011-06-24 13:57:56 +01002422#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2423 if (unlikely((unsigned long)buf & 0x3)) {
2424 while (cnt >= 4) {
2425 /* pull data from fifo into aligned buffer */
2426 u32 aligned_buf[32];
2427 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2428 int items = len >> 2;
2429 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002430
James Hogan34b664a2011-06-24 13:57:56 +01002431 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002432 aligned_buf[i] = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002433 /* memcpy from aligned buffer into output buffer */
2434 memcpy(buf, aligned_buf, len);
2435 buf += len;
2436 cnt -= len;
2437 }
2438 } else
2439#endif
2440 {
2441 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002442
James Hogan34b664a2011-06-24 13:57:56 +01002443 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002444 *pdata++ = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002445 buf = pdata;
2446 }
2447 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002448 host->part_buf32 = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002449 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002450 }
2451}
2452
2453static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
2454{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002455 struct mmc_data *data = host->data;
2456 int init_cnt = cnt;
2457
James Hogan34b664a2011-06-24 13:57:56 +01002458 /* try and push anything in the part_buf */
2459 if (unlikely(host->part_buf_count)) {
2460 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002461
James Hogan34b664a2011-06-24 13:57:56 +01002462 buf += len;
2463 cnt -= len;
Seungwon Jeonc09fbd72013-03-25 16:28:22 +09002464
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002465 if (host->part_buf_count == 8) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002466 mci_fifo_writeq(host->fifo_reg, host->part_buf);
James Hogan34b664a2011-06-24 13:57:56 +01002467 host->part_buf_count = 0;
2468 }
2469 }
2470#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2471 if (unlikely((unsigned long)buf & 0x7)) {
2472 while (cnt >= 8) {
2473 u64 aligned_buf[16];
2474 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2475 int items = len >> 3;
2476 int i;
2477 /* memcpy from input buffer into aligned buffer */
2478 memcpy(aligned_buf, buf, len);
2479 buf += len;
2480 cnt -= len;
2481 /* push data from aligned buffer into fifo */
2482 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002483 mci_fifo_writeq(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002484 }
2485 } else
2486#endif
2487 {
2488 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002489
James Hogan34b664a2011-06-24 13:57:56 +01002490 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002491 mci_fifo_writeq(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002492 buf = pdata;
2493 }
2494 /* put anything remaining in the part_buf */
2495 if (cnt) {
2496 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002497 /* Push data if we have reached the expected data length */
2498 if ((data->bytes_xfered + init_cnt) ==
2499 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002500 mci_fifo_writeq(host->fifo_reg, host->part_buf);
Will Newtonf95f3852011-01-02 01:11:59 -05002501 }
2502}
2503
2504static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
2505{
James Hogan34b664a2011-06-24 13:57:56 +01002506#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2507 if (unlikely((unsigned long)buf & 0x7)) {
2508 while (cnt >= 8) {
2509 /* pull data from fifo into aligned buffer */
2510 u64 aligned_buf[16];
2511 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2512 int items = len >> 3;
2513 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002514
James Hogan34b664a2011-06-24 13:57:56 +01002515 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002516 aligned_buf[i] = mci_fifo_readq(host->fifo_reg);
2517
James Hogan34b664a2011-06-24 13:57:56 +01002518 /* memcpy from aligned buffer into output buffer */
2519 memcpy(buf, aligned_buf, len);
2520 buf += len;
2521 cnt -= len;
2522 }
2523 } else
2524#endif
2525 {
2526 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002527
James Hogan34b664a2011-06-24 13:57:56 +01002528 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002529 *pdata++ = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002530 buf = pdata;
Will Newtonf95f3852011-01-02 01:11:59 -05002531 }
James Hogan34b664a2011-06-24 13:57:56 +01002532 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002533 host->part_buf = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002534 dw_mci_pull_final_bytes(host, buf, cnt);
2535 }
2536}
2537
2538static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
2539{
2540 int len;
2541
2542 /* get remaining partial bytes */
2543 len = dw_mci_pull_part_bytes(host, buf, cnt);
2544 if (unlikely(len == cnt))
2545 return;
2546 buf += len;
2547 cnt -= len;
2548
2549 /* get the rest of the data */
2550 host->pull_data(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002551}
2552
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002553static void dw_mci_read_data_pio(struct dw_mci *host, bool dto)
Will Newtonf95f3852011-01-02 01:11:59 -05002554{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002555 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2556 void *buf;
2557 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002558 struct mmc_data *data = host->data;
2559 int shift = host->data_shift;
2560 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002561 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002562 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002563
2564 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002565 if (!sg_miter_next(sg_miter))
2566 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002567
Imre Deak4225fc82013-02-27 17:02:57 -08002568 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002569 buf = sg_miter->addr;
2570 remain = sg_miter->length;
2571 offset = 0;
2572
2573 do {
2574 fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
2575 << shift) + host->part_buf_count;
2576 len = min(remain, fcnt);
2577 if (!len)
2578 break;
2579 dw_mci_pull_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002580 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002581 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002582 remain -= len;
2583 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002584
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002585 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002586 status = mci_readl(host, MINTSTS);
2587 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002588 /* if the RXDR is ready read again */
2589 } while ((status & SDMMC_INT_RXDR) ||
2590 (dto && SDMMC_GET_FCNT(mci_readl(host, STATUS))));
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002591
2592 if (!remain) {
2593 if (!sg_miter_next(sg_miter))
2594 goto done;
2595 sg_miter->consumed = 0;
2596 }
2597 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002598 return;
2599
2600done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002601 sg_miter_stop(sg_miter);
2602 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002603 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002604 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2605}
2606
2607static void dw_mci_write_data_pio(struct dw_mci *host)
2608{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002609 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2610 void *buf;
2611 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002612 struct mmc_data *data = host->data;
2613 int shift = host->data_shift;
2614 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002615 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002616 unsigned int fifo_depth = host->fifo_depth;
2617 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002618
2619 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002620 if (!sg_miter_next(sg_miter))
2621 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002622
Imre Deak4225fc82013-02-27 17:02:57 -08002623 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002624 buf = sg_miter->addr;
2625 remain = sg_miter->length;
2626 offset = 0;
2627
2628 do {
2629 fcnt = ((fifo_depth -
2630 SDMMC_GET_FCNT(mci_readl(host, STATUS)))
2631 << shift) - host->part_buf_count;
2632 len = min(remain, fcnt);
2633 if (!len)
2634 break;
2635 host->push_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002636 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002637 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002638 remain -= len;
2639 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002640
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002641 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002642 status = mci_readl(host, MINTSTS);
2643 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
Will Newtonf95f3852011-01-02 01:11:59 -05002644 } while (status & SDMMC_INT_TXDR); /* if TXDR write again */
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002645
2646 if (!remain) {
2647 if (!sg_miter_next(sg_miter))
2648 goto done;
2649 sg_miter->consumed = 0;
2650 }
2651 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002652 return;
2653
2654done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002655 sg_miter_stop(sg_miter);
2656 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002657 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002658 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2659}
2660
2661static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
2662{
Douglas Anderson0363b122017-10-12 13:11:14 -07002663 del_timer(&host->cto_timer);
2664
Will Newtonf95f3852011-01-02 01:11:59 -05002665 if (!host->cmd_status)
2666 host->cmd_status = status;
2667
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002668 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002669
2670 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2671 tasklet_schedule(&host->tasklet);
Vincent Whitchurch2b8ac062021-07-01 10:05:34 +02002672
2673 dw_mci_start_fault_timer(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002674}
2675
Doug Anderson6130e7a2014-10-14 09:33:09 -07002676static void dw_mci_handle_cd(struct dw_mci *host)
2677{
Jaehoon Chungb23475f2017-06-05 13:41:32 +09002678 struct dw_mci_slot *slot = host->slot;
Doug Anderson6130e7a2014-10-14 09:33:09 -07002679
Jaehoon Chung58870242017-06-05 13:41:31 +09002680 mmc_detect_change(slot->mmc,
2681 msecs_to_jiffies(host->pdata->detect_delay_ms));
Doug Anderson6130e7a2014-10-14 09:33:09 -07002682}
2683
Will Newtonf95f3852011-01-02 01:11:59 -05002684static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
2685{
2686 struct dw_mci *host = dev_id;
Seungwon Jeon182c9082012-08-01 09:30:30 +09002687 u32 pending;
Jaehoon Chungb23475f2017-06-05 13:41:32 +09002688 struct dw_mci_slot *slot = host->slot;
Will Newtonf95f3852011-01-02 01:11:59 -05002689
Markos Chandras1fb5f682013-03-12 10:53:11 +00002690 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
2691
2692 if (pending) {
Doug Anderson01730552014-08-22 19:17:51 +05302693 /* Check volt switch first, since it can look like an error */
2694 if ((host->state == STATE_SENDING_CMD11) &&
2695 (pending & SDMMC_INT_VOLT_SWITCH)) {
2696 mci_writel(host, RINTSTS, SDMMC_INT_VOLT_SWITCH);
2697 pending &= ~SDMMC_INT_VOLT_SWITCH;
Doug Anderson49ba0302015-04-03 11:13:07 -07002698
2699 /*
2700 * Hold the lock; we know cmd11_timer can't be kicked
2701 * off after the lock is released, so safe to delete.
2702 */
Tian Tao9f7d4c92020-11-06 09:56:53 +08002703 spin_lock(&host->irq_lock);
Doug Anderson01730552014-08-22 19:17:51 +05302704 dw_mci_cmd_interrupt(host, pending);
Tian Tao9f7d4c92020-11-06 09:56:53 +08002705 spin_unlock(&host->irq_lock);
Doug Anderson49ba0302015-04-03 11:13:07 -07002706
2707 del_timer(&host->cmd11_timer);
Doug Anderson01730552014-08-22 19:17:51 +05302708 }
2709
Will Newtonf95f3852011-01-02 01:11:59 -05002710 if (pending & DW_MCI_CMD_ERROR_FLAGS) {
Tian Tao9f7d4c92020-11-06 09:56:53 +08002711 spin_lock(&host->irq_lock);
Douglas Anderson8892b702017-10-12 13:11:16 -07002712
Addy Ke03de1922017-07-11 17:38:37 +08002713 del_timer(&host->cto_timer);
Will Newtonf95f3852011-01-02 01:11:59 -05002714 mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002715 host->cmd_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002716 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002717 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
Douglas Anderson8892b702017-10-12 13:11:16 -07002718
Tian Tao9f7d4c92020-11-06 09:56:53 +08002719 spin_unlock(&host->irq_lock);
Will Newtonf95f3852011-01-02 01:11:59 -05002720 }
2721
2722 if (pending & DW_MCI_DATA_ERROR_FLAGS) {
2723 /* if there is an error report DATA_ERROR */
2724 mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002725 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002726 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002727 set_bit(EVENT_DATA_ERROR, &host->pending_events);
Seungwon Jeon9b2026a2012-08-01 09:30:40 +09002728 tasklet_schedule(&host->tasklet);
Will Newtonf95f3852011-01-02 01:11:59 -05002729 }
2730
2731 if (pending & SDMMC_INT_DATA_OVER) {
Tian Tao9f7d4c92020-11-06 09:56:53 +08002732 spin_lock(&host->irq_lock);
Douglas Anderson93c23ae2017-10-12 13:11:18 -07002733
Jaehoon Chung16a34572016-06-21 14:35:37 +09002734 del_timer(&host->dto_timer);
Addy Ke57e10482015-08-11 01:27:18 +09002735
Will Newtonf95f3852011-01-02 01:11:59 -05002736 mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
2737 if (!host->data_status)
Seungwon Jeon182c9082012-08-01 09:30:30 +09002738 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002739 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002740 if (host->dir_status == DW_MCI_RECV_STATUS) {
2741 if (host->sg != NULL)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002742 dw_mci_read_data_pio(host, true);
Will Newtonf95f3852011-01-02 01:11:59 -05002743 }
2744 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2745 tasklet_schedule(&host->tasklet);
Douglas Anderson93c23ae2017-10-12 13:11:18 -07002746
Tian Tao9f7d4c92020-11-06 09:56:53 +08002747 spin_unlock(&host->irq_lock);
Will Newtonf95f3852011-01-02 01:11:59 -05002748 }
2749
2750 if (pending & SDMMC_INT_RXDR) {
2751 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002752 if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002753 dw_mci_read_data_pio(host, false);
Will Newtonf95f3852011-01-02 01:11:59 -05002754 }
2755
2756 if (pending & SDMMC_INT_TXDR) {
2757 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002758 if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
Will Newtonf95f3852011-01-02 01:11:59 -05002759 dw_mci_write_data_pio(host);
2760 }
2761
2762 if (pending & SDMMC_INT_CMD_DONE) {
Tian Tao9f7d4c92020-11-06 09:56:53 +08002763 spin_lock(&host->irq_lock);
Douglas Anderson8892b702017-10-12 13:11:16 -07002764
Will Newtonf95f3852011-01-02 01:11:59 -05002765 mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002766 dw_mci_cmd_interrupt(host, pending);
Douglas Anderson8892b702017-10-12 13:11:16 -07002767
Tian Tao9f7d4c92020-11-06 09:56:53 +08002768 spin_unlock(&host->irq_lock);
Will Newtonf95f3852011-01-02 01:11:59 -05002769 }
2770
2771 if (pending & SDMMC_INT_CD) {
2772 mci_writel(host, RINTSTS, SDMMC_INT_CD);
Doug Anderson6130e7a2014-10-14 09:33:09 -07002773 dw_mci_handle_cd(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002774 }
2775
Jaehoon Chung58870242017-06-05 13:41:31 +09002776 if (pending & SDMMC_INT_SDIO(slot->sdio_id)) {
2777 mci_writel(host, RINTSTS,
2778 SDMMC_INT_SDIO(slot->sdio_id));
2779 __dw_mci_enable_sdio_irq(slot, 0);
2780 sdio_signal_irq(slot->mmc);
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302781 }
2782
Markos Chandras1fb5f682013-03-12 10:53:11 +00002783 }
Will Newtonf95f3852011-01-02 01:11:59 -05002784
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002785 if (host->use_dma != TRANS_MODE_IDMAC)
2786 return IRQ_HANDLED;
2787
2788 /* Handle IDMA interrupts */
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002789 if (host->dma_64bit_address == 1) {
2790 pending = mci_readl(host, IDSTS64);
2791 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2792 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_TI |
2793 SDMMC_IDMAC_INT_RI);
2794 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_NI);
Shawn Linfaecf412016-06-24 15:39:52 +08002795 if (!test_bit(EVENT_DATA_ERROR, &host->pending_events))
2796 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002797 }
2798 } else {
2799 pending = mci_readl(host, IDSTS);
2800 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2801 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI |
2802 SDMMC_IDMAC_INT_RI);
2803 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
Shawn Linfaecf412016-06-24 15:39:52 +08002804 if (!test_bit(EVENT_DATA_ERROR, &host->pending_events))
2805 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002806 }
Will Newtonf95f3852011-01-02 01:11:59 -05002807 }
Will Newtonf95f3852011-01-02 01:11:59 -05002808
2809 return IRQ_HANDLED;
2810}
2811
Shawn Lina4faa492018-02-24 14:17:22 +08002812static int dw_mci_init_slot_caps(struct dw_mci_slot *slot)
2813{
2814 struct dw_mci *host = slot->host;
2815 const struct dw_mci_drv_data *drv_data = host->drv_data;
2816 struct mmc_host *mmc = slot->mmc;
2817 int ctrl_id;
2818
2819 if (host->pdata->caps)
2820 mmc->caps = host->pdata->caps;
2821
Shawn Lina4faa492018-02-24 14:17:22 +08002822 if (host->pdata->pm_caps)
2823 mmc->pm_caps = host->pdata->pm_caps;
2824
2825 if (host->dev->of_node) {
2826 ctrl_id = of_alias_get_id(host->dev->of_node, "mshc");
2827 if (ctrl_id < 0)
2828 ctrl_id = 0;
2829 } else {
2830 ctrl_id = to_platform_device(host->dev)->id;
2831 }
Shawn Lin0d84b9e2018-02-24 14:17:23 +08002832
2833 if (drv_data && drv_data->caps) {
2834 if (ctrl_id >= drv_data->num_caps) {
2835 dev_err(host->dev, "invalid controller id %d\n",
2836 ctrl_id);
2837 return -EINVAL;
2838 }
Shawn Lina4faa492018-02-24 14:17:22 +08002839 mmc->caps |= drv_data->caps[ctrl_id];
Shawn Lin0d84b9e2018-02-24 14:17:23 +08002840 }
Shawn Lina4faa492018-02-24 14:17:22 +08002841
2842 if (host->pdata->caps2)
2843 mmc->caps2 = host->pdata->caps2;
2844
Jaehoon Chung86b93a42018-02-23 15:41:33 +09002845 mmc->f_min = DW_MCI_FREQ_MIN;
2846 if (!mmc->f_max)
2847 mmc->f_max = DW_MCI_FREQ_MAX;
2848
Shawn Lina4faa492018-02-24 14:17:22 +08002849 /* Process SDIO IRQs through the sdio_irq_work. */
2850 if (mmc->caps & MMC_CAP_SDIO_IRQ)
2851 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
2852
2853 return 0;
2854}
2855
Jaehoon Chunge4a65ef72017-06-05 13:41:33 +09002856static int dw_mci_init_slot(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05002857{
2858 struct mmc_host *mmc;
2859 struct dw_mci_slot *slot;
Shawn Lina4faa492018-02-24 14:17:22 +08002860 int ret;
Will Newtonf95f3852011-01-02 01:11:59 -05002861
Thomas Abraham4a909202012-09-17 18:16:35 +00002862 mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), host->dev);
Will Newtonf95f3852011-01-02 01:11:59 -05002863 if (!mmc)
2864 return -ENOMEM;
2865
2866 slot = mmc_priv(mmc);
Jaehoon Chunge4a65ef72017-06-05 13:41:33 +09002867 slot->id = 0;
2868 slot->sdio_id = host->sdio_id0 + slot->id;
Will Newtonf95f3852011-01-02 01:11:59 -05002869 slot->mmc = mmc;
2870 slot->host = host;
Jaehoon Chungb23475f2017-06-05 13:41:32 +09002871 host->slot = slot;
Will Newtonf95f3852011-01-02 01:11:59 -05002872
2873 mmc->ops = &dw_mci_ops;
Will Newtonf95f3852011-01-02 01:11:59 -05002874
Yuvaraj CD51da2242014-08-22 19:17:50 +05302875 /*if there are external regulators, get them*/
2876 ret = mmc_regulator_get_supply(mmc);
Wolfram Sang0f3a47b2017-10-14 21:17:11 +02002877 if (ret)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002878 goto err_host_allocated;
Yuvaraj CD51da2242014-08-22 19:17:50 +05302879
2880 if (!mmc->ocr_avail)
2881 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Will Newtonf95f3852011-01-02 01:11:59 -05002882
Doug Anderson3cf890f2014-08-25 11:19:04 -07002883 ret = mmc_of_parse(mmc);
2884 if (ret)
2885 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002886
Shawn Lina4faa492018-02-24 14:17:22 +08002887 ret = dw_mci_init_slot_caps(slot);
2888 if (ret)
2889 goto err_host_allocated;
Ulf Hansson32dba732017-04-18 13:29:20 +02002890
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002891 /* Useful defaults if platform data is unset. */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002892 if (host->use_dma == TRANS_MODE_IDMAC) {
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002893 mmc->max_segs = host->ring_size;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002894 mmc->max_blk_size = 65535;
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002895 mmc->max_seg_size = 0x1000;
2896 mmc->max_req_size = mmc->max_seg_size * host->ring_size;
2897 mmc->max_blk_count = mmc->max_req_size / 512;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002898 } else if (host->use_dma == TRANS_MODE_EDMAC) {
2899 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002900 mmc->max_blk_size = 65535;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002901 mmc->max_blk_count = 65535;
2902 mmc->max_req_size =
2903 mmc->max_blk_size * mmc->max_blk_count;
2904 mmc->max_seg_size = mmc->max_req_size;
Will Newtonf95f3852011-01-02 01:11:59 -05002905 } else {
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002906 /* TRANS_MODE_PIO */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002907 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002908 mmc->max_blk_size = 65535; /* BLKSIZ is 16 bits */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002909 mmc->max_blk_count = 512;
2910 mmc->max_req_size = mmc->max_blk_size *
2911 mmc->max_blk_count;
2912 mmc->max_seg_size = mmc->max_req_size;
Jaehoon Chunga39e5742012-02-04 17:00:27 -05002913 }
Will Newtonf95f3852011-01-02 01:11:59 -05002914
Shawn Linc0834a52016-05-27 14:36:40 +08002915 dw_mci_get_cd(mmc);
Jaehoon Chungae0eb342014-03-03 11:36:48 +09002916
Jaehoon Chung0cea5292013-02-15 23:45:45 +09002917 ret = mmc_add_host(mmc);
2918 if (ret)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002919 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002920
2921#if defined(CONFIG_DEBUG_FS)
2922 dw_mci_init_debugfs(slot);
2923#endif
2924
Will Newtonf95f3852011-01-02 01:11:59 -05002925 return 0;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002926
Doug Anderson3cf890f2014-08-25 11:19:04 -07002927err_host_allocated:
Thomas Abraham800d78b2012-09-17 18:16:42 +00002928 mmc_free_host(mmc);
Yuvaraj CD51da2242014-08-22 19:17:50 +05302929 return ret;
Will Newtonf95f3852011-01-02 01:11:59 -05002930}
2931
Jaehoon Chunge4a65ef72017-06-05 13:41:33 +09002932static void dw_mci_cleanup_slot(struct dw_mci_slot *slot)
Will Newtonf95f3852011-01-02 01:11:59 -05002933{
Will Newtonf95f3852011-01-02 01:11:59 -05002934 /* Debugfs stuff is cleaned up by mmc core */
2935 mmc_remove_host(slot->mmc);
Jaehoon Chungb23475f2017-06-05 13:41:32 +09002936 slot->host->slot = NULL;
Will Newtonf95f3852011-01-02 01:11:59 -05002937 mmc_free_host(slot->mmc);
2938}
2939
2940static void dw_mci_init_dma(struct dw_mci *host)
2941{
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002942 int addr_config;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002943 struct device *dev = host->dev;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002944
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002945 /*
2946 * Check tansfer mode from HCON[17:16]
2947 * Clear the ambiguous description of dw_mmc databook:
2948 * 2b'00: No DMA Interface -> Actually means using Internal DMA block
2949 * 2b'01: DesignWare DMA Interface -> Synopsys DW-DMA block
2950 * 2b'10: Generic DMA Interface -> non-Synopsys generic DMA block
2951 * 2b'11: Non DW DMA Interface -> pio only
2952 * Compared to DesignWare DMA Interface, Generic DMA Interface has a
2953 * simpler request/acknowledge handshake mechanism and both of them
2954 * are regarded as external dma master for dw_mmc.
2955 */
2956 host->use_dma = SDMMC_GET_TRANS_MODE(mci_readl(host, HCON));
2957 if (host->use_dma == DMA_INTERFACE_IDMA) {
2958 host->use_dma = TRANS_MODE_IDMAC;
2959 } else if (host->use_dma == DMA_INTERFACE_DWDMA ||
2960 host->use_dma == DMA_INTERFACE_GDMA) {
2961 host->use_dma = TRANS_MODE_EDMAC;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002962 } else {
Will Newtonf95f3852011-01-02 01:11:59 -05002963 goto no_dma;
2964 }
2965
2966 /* Determine which DMA interface to use */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002967 if (host->use_dma == TRANS_MODE_IDMAC) {
2968 /*
2969 * Check ADDR_CONFIG bit in HCON to find
2970 * IDMAC address bus width
2971 */
Shawn Lin70692752015-09-16 14:41:37 +08002972 addr_config = SDMMC_GET_ADDR_CONFIG(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05002973
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002974 if (addr_config == 1) {
2975 /* host supports IDMAC in 64-bit address mode */
2976 host->dma_64bit_address = 1;
2977 dev_info(host->dev,
2978 "IDMAC supports 64-bit address mode.\n");
2979 if (!dma_set_mask(host->dev, DMA_BIT_MASK(64)))
2980 dma_set_coherent_mask(host->dev,
2981 DMA_BIT_MASK(64));
2982 } else {
2983 /* host supports IDMAC in 32-bit address mode */
2984 host->dma_64bit_address = 0;
2985 dev_info(host->dev,
2986 "IDMAC supports 32-bit address mode.\n");
2987 }
2988
2989 /* Alloc memory for sg translation */
Shawn Lincc190d42016-09-02 12:14:39 +08002990 host->sg_cpu = dmam_alloc_coherent(host->dev,
2991 DESC_RING_BUF_SZ,
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002992 &host->sg_dma, GFP_KERNEL);
2993 if (!host->sg_cpu) {
2994 dev_err(host->dev,
2995 "%s: could not alloc DMA memory\n",
2996 __func__);
2997 goto no_dma;
2998 }
2999
3000 host->dma_ops = &dw_mci_idmac_ops;
3001 dev_info(host->dev, "Using internal DMA controller.\n");
3002 } else {
3003 /* TRANS_MODE_EDMAC: check dma bindings again */
David Woods852ff5f2017-05-26 17:53:20 -04003004 if ((device_property_read_string_array(dev, "dma-names",
3005 NULL, 0) < 0) ||
3006 !device_property_present(dev, "dmas")) {
Shawn Lin3fc7eae2015-09-16 14:41:23 +08003007 goto no_dma;
3008 }
3009 host->dma_ops = &dw_mci_edmac_ops;
3010 dev_info(host->dev, "Using external DMA controller.\n");
3011 }
Will Newtonf95f3852011-01-02 01:11:59 -05003012
Jaehoon Chunge1631f92012-04-18 15:42:31 +09003013 if (host->dma_ops->init && host->dma_ops->start &&
3014 host->dma_ops->stop && host->dma_ops->cleanup) {
Will Newtonf95f3852011-01-02 01:11:59 -05003015 if (host->dma_ops->init(host)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003016 dev_err(host->dev, "%s: Unable to initialize DMA Controller.\n",
3017 __func__);
Will Newtonf95f3852011-01-02 01:11:59 -05003018 goto no_dma;
3019 }
3020 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00003021 dev_err(host->dev, "DMA initialization not found.\n");
Will Newtonf95f3852011-01-02 01:11:59 -05003022 goto no_dma;
3023 }
3024
Will Newtonf95f3852011-01-02 01:11:59 -05003025 return;
3026
3027no_dma:
Thomas Abraham4a909202012-09-17 18:16:35 +00003028 dev_info(host->dev, "Using PIO mode.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +08003029 host->use_dma = TRANS_MODE_PIO;
Will Newtonf95f3852011-01-02 01:11:59 -05003030}
3031
Kees Cook37977722017-10-30 14:45:00 -07003032static void dw_mci_cmd11_timer(struct timer_list *t)
Doug Anderson5c935162015-03-09 16:18:21 -07003033{
Kees Cook37977722017-10-30 14:45:00 -07003034 struct dw_mci *host = from_timer(host, t, cmd11_timer);
Doug Anderson5c935162015-03-09 16:18:21 -07003035
Doug Andersonfd674192015-04-03 11:13:06 -07003036 if (host->state != STATE_SENDING_CMD11) {
3037 dev_warn(host->dev, "Unexpected CMD11 timeout\n");
3038 return;
3039 }
Doug Anderson5c935162015-03-09 16:18:21 -07003040
3041 host->cmd_status = SDMMC_INT_RTO;
3042 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
3043 tasklet_schedule(&host->tasklet);
3044}
3045
Kees Cook37977722017-10-30 14:45:00 -07003046static void dw_mci_cto_timer(struct timer_list *t)
Addy Ke03de1922017-07-11 17:38:37 +08003047{
Kees Cook37977722017-10-30 14:45:00 -07003048 struct dw_mci *host = from_timer(host, t, cto_timer);
Douglas Anderson8892b702017-10-12 13:11:16 -07003049 unsigned long irqflags;
3050 u32 pending;
Addy Ke03de1922017-07-11 17:38:37 +08003051
Douglas Anderson8892b702017-10-12 13:11:16 -07003052 spin_lock_irqsave(&host->irq_lock, irqflags);
3053
3054 /*
3055 * If somehow we have very bad interrupt latency it's remotely possible
3056 * that the timer could fire while the interrupt is still pending or
3057 * while the interrupt is midway through running. Let's be paranoid
3058 * and detect those two cases. Note that this is paranoia is somewhat
3059 * justified because in this function we don't actually cancel the
3060 * pending command in the controller--we just assume it will never come.
3061 */
3062 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
3063 if (pending & (DW_MCI_CMD_ERROR_FLAGS | SDMMC_INT_CMD_DONE)) {
3064 /* The interrupt should fire; no need to act but we can warn */
3065 dev_warn(host->dev, "Unexpected interrupt latency\n");
3066 goto exit;
3067 }
3068 if (test_bit(EVENT_CMD_COMPLETE, &host->pending_events)) {
3069 /* Presumably interrupt handler couldn't delete the timer */
3070 dev_warn(host->dev, "CTO timeout when already completed\n");
3071 goto exit;
3072 }
3073
3074 /*
3075 * Continued paranoia to make sure we're in the state we expect.
3076 * This paranoia isn't really justified but it seems good to be safe.
3077 */
Addy Ke03de1922017-07-11 17:38:37 +08003078 switch (host->state) {
3079 case STATE_SENDING_CMD11:
3080 case STATE_SENDING_CMD:
3081 case STATE_SENDING_STOP:
3082 /*
3083 * If CMD_DONE interrupt does NOT come in sending command
3084 * state, we should notify the driver to terminate current
3085 * transfer and report a command timeout to the core.
3086 */
3087 host->cmd_status = SDMMC_INT_RTO;
3088 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
3089 tasklet_schedule(&host->tasklet);
3090 break;
3091 default:
3092 dev_warn(host->dev, "Unexpected command timeout, state %d\n",
3093 host->state);
3094 break;
3095 }
Douglas Anderson8892b702017-10-12 13:11:16 -07003096
3097exit:
3098 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Addy Ke03de1922017-07-11 17:38:37 +08003099}
3100
Kees Cook37977722017-10-30 14:45:00 -07003101static void dw_mci_dto_timer(struct timer_list *t)
Addy Ke57e10482015-08-11 01:27:18 +09003102{
Kees Cook37977722017-10-30 14:45:00 -07003103 struct dw_mci *host = from_timer(host, t, dto_timer);
Douglas Anderson93c23ae2017-10-12 13:11:18 -07003104 unsigned long irqflags;
3105 u32 pending;
Addy Ke57e10482015-08-11 01:27:18 +09003106
Douglas Anderson93c23ae2017-10-12 13:11:18 -07003107 spin_lock_irqsave(&host->irq_lock, irqflags);
3108
3109 /*
3110 * The DTO timer is much longer than the CTO timer, so it's even less
3111 * likely that we'll these cases, but it pays to be paranoid.
3112 */
3113 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
3114 if (pending & SDMMC_INT_DATA_OVER) {
3115 /* The interrupt should fire; no need to act but we can warn */
3116 dev_warn(host->dev, "Unexpected data interrupt latency\n");
3117 goto exit;
3118 }
3119 if (test_bit(EVENT_DATA_COMPLETE, &host->pending_events)) {
3120 /* Presumably interrupt handler couldn't delete the timer */
3121 dev_warn(host->dev, "DTO timeout when already completed\n");
3122 goto exit;
3123 }
3124
3125 /*
3126 * Continued paranoia to make sure we're in the state we expect.
3127 * This paranoia isn't really justified but it seems good to be safe.
3128 */
Addy Ke57e10482015-08-11 01:27:18 +09003129 switch (host->state) {
3130 case STATE_SENDING_DATA:
3131 case STATE_DATA_BUSY:
3132 /*
3133 * If DTO interrupt does NOT come in sending data state,
3134 * we should notify the driver to terminate current transfer
3135 * and report a data timeout to the core.
3136 */
3137 host->data_status = SDMMC_INT_DRTO;
3138 set_bit(EVENT_DATA_ERROR, &host->pending_events);
3139 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
3140 tasklet_schedule(&host->tasklet);
3141 break;
3142 default:
Douglas Anderson93c23ae2017-10-12 13:11:18 -07003143 dev_warn(host->dev, "Unexpected data timeout, state %d\n",
3144 host->state);
Addy Ke57e10482015-08-11 01:27:18 +09003145 break;
3146 }
Douglas Anderson93c23ae2017-10-12 13:11:18 -07003147
3148exit:
3149 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Addy Ke57e10482015-08-11 01:27:18 +09003150}
3151
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003152#ifdef CONFIG_OF
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003153static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
3154{
3155 struct dw_mci_board *pdata;
3156 struct device *dev = host->dev;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00003157 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Line8cc37b2016-01-21 14:52:52 +08003158 int ret;
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003159 u32 clock_frequency;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003160
3161 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Beomho Seobf3707e2014-12-23 21:07:33 +09003162 if (!pdata)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003163 return ERR_PTR(-ENOMEM);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003164
Guodong Xud6786fe2016-08-12 16:51:26 +08003165 /* find reset controller when exist */
Philipp Zabela93d6f32017-07-19 17:25:42 +02003166 pdata->rstc = devm_reset_control_get_optional_exclusive(dev, "reset");
Philipp Zabelbaf6fe42021-03-05 10:07:24 +01003167 if (IS_ERR(pdata->rstc))
3168 return ERR_CAST(pdata->rstc);
Guodong Xud6786fe2016-08-12 16:51:26 +08003169
David Woods852ff5f2017-05-26 17:53:20 -04003170 if (device_property_read_u32(dev, "fifo-depth", &pdata->fifo_depth))
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003171 dev_info(dev,
3172 "fifo-depth property not found, using value of FIFOTH register as default\n");
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003173
David Woods852ff5f2017-05-26 17:53:20 -04003174 device_property_read_u32(dev, "card-detect-delay",
3175 &pdata->detect_delay_ms);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003176
David Woods852ff5f2017-05-26 17:53:20 -04003177 device_property_read_u32(dev, "data-addr", &host->data_addr_override);
Jun Niea0361c12017-01-11 15:35:35 +09003178
David Woods852ff5f2017-05-26 17:53:20 -04003179 if (device_property_present(dev, "fifo-watermark-aligned"))
Jun Nied6fced82017-01-11 15:37:26 +09003180 host->wm_aligned = true;
3181
David Woods852ff5f2017-05-26 17:53:20 -04003182 if (!device_property_read_u32(dev, "clock-frequency", &clock_frequency))
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003183 pdata->bus_hz = clock_frequency;
3184
James Hogancb27a842012-10-16 09:43:08 +01003185 if (drv_data && drv_data->parse_dt) {
3186 ret = drv_data->parse_dt(host);
Thomas Abraham800d78b2012-09-17 18:16:42 +00003187 if (ret)
3188 return ERR_PTR(ret);
3189 }
3190
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003191 return pdata;
3192}
3193
3194#else /* CONFIG_OF */
3195static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
3196{
3197 return ERR_PTR(-EINVAL);
3198}
3199#endif /* CONFIG_OF */
3200
Doug Andersonfa0c3282015-02-25 10:11:51 -08003201static void dw_mci_enable_cd(struct dw_mci *host)
3202{
Doug Andersonfa0c3282015-02-25 10:11:51 -08003203 unsigned long irqflags;
3204 u32 temp;
Doug Andersonfa0c3282015-02-25 10:11:51 -08003205
Shawn Line8cc37b2016-01-21 14:52:52 +08003206 /*
3207 * No need for CD if all slots have a non-error GPIO
3208 * as well as broken card detection is found.
3209 */
Jaehoon Chunge47c0b92017-06-05 13:41:35 +09003210 if (host->slot->mmc->caps & MMC_CAP_NEEDS_POLL)
Doug Andersonfa0c3282015-02-25 10:11:51 -08003211 return;
3212
Jaehoon Chunge47c0b92017-06-05 13:41:35 +09003213 if (mmc_gpio_get_cd(host->slot->mmc) < 0) {
Jaehoon Chung58870242017-06-05 13:41:31 +09003214 spin_lock_irqsave(&host->irq_lock, irqflags);
3215 temp = mci_readl(host, INTMASK);
3216 temp |= SDMMC_INT_CD;
3217 mci_writel(host, INTMASK, temp);
3218 spin_unlock_irqrestore(&host->irq_lock, irqflags);
3219 }
Doug Andersonfa0c3282015-02-25 10:11:51 -08003220}
3221
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303222int dw_mci_probe(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003223{
Arnd Bergmanne95baf12012-11-08 14:26:11 +00003224 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303225 int width, i, ret = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05003226 u32 fifo_size;
3227
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003228 if (!host->pdata) {
3229 host->pdata = dw_mci_parse_dt(host);
Krzysztof Kozlowski308d2722020-09-02 21:36:56 +02003230 if (IS_ERR(host->pdata))
3231 return dev_err_probe(host->dev, PTR_ERR(host->pdata),
3232 "platform data not available\n");
Will Newtonf95f3852011-01-02 01:11:59 -05003233 }
3234
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003235 host->biu_clk = devm_clk_get(host->dev, "biu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003236 if (IS_ERR(host->biu_clk)) {
3237 dev_dbg(host->dev, "biu clock not available\n");
3238 } else {
3239 ret = clk_prepare_enable(host->biu_clk);
3240 if (ret) {
3241 dev_err(host->dev, "failed to enable biu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003242 return ret;
3243 }
Will Newtonf95f3852011-01-02 01:11:59 -05003244 }
3245
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003246 host->ciu_clk = devm_clk_get(host->dev, "ciu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003247 if (IS_ERR(host->ciu_clk)) {
3248 dev_dbg(host->dev, "ciu clock not available\n");
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003249 host->bus_hz = host->pdata->bus_hz;
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003250 } else {
3251 ret = clk_prepare_enable(host->ciu_clk);
3252 if (ret) {
3253 dev_err(host->dev, "failed to enable ciu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003254 goto err_clk_biu;
3255 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003256
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003257 if (host->pdata->bus_hz) {
3258 ret = clk_set_rate(host->ciu_clk, host->pdata->bus_hz);
3259 if (ret)
3260 dev_warn(host->dev,
Jaehoon Chung612de4c2014-03-03 11:36:42 +09003261 "Unable to set bus rate to %uHz\n",
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003262 host->pdata->bus_hz);
3263 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003264 host->bus_hz = clk_get_rate(host->ciu_clk);
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003265 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003266
Jaehoon Chung612de4c2014-03-03 11:36:42 +09003267 if (!host->bus_hz) {
3268 dev_err(host->dev,
3269 "Platform data must supply bus speed\n");
3270 ret = -ENODEV;
3271 goto err_clk_ciu;
3272 }
3273
Philipp Zabelbaf6fe42021-03-05 10:07:24 +01003274 if (host->pdata->rstc) {
liwei941e3722017-08-11 16:06:23 +08003275 reset_control_assert(host->pdata->rstc);
3276 usleep_range(10, 50);
3277 reset_control_deassert(host->pdata->rstc);
3278 }
3279
Yuvaraj Kumar C D002f0d52013-08-31 00:12:19 +09003280 if (drv_data && drv_data->init) {
3281 ret = drv_data->init(host);
3282 if (ret) {
3283 dev_err(host->dev,
3284 "implementation specific init failed\n");
3285 goto err_clk_ciu;
3286 }
3287 }
3288
Kees Cook37977722017-10-30 14:45:00 -07003289 timer_setup(&host->cmd11_timer, dw_mci_cmd11_timer, 0);
3290 timer_setup(&host->cto_timer, dw_mci_cto_timer, 0);
3291 timer_setup(&host->dto_timer, dw_mci_dto_timer, 0);
Addy Ke57e10482015-08-11 01:27:18 +09003292
Will Newtonf95f3852011-01-02 01:11:59 -05003293 spin_lock_init(&host->lock);
Doug Andersonf8c58c12014-12-02 15:42:47 -08003294 spin_lock_init(&host->irq_lock);
Will Newtonf95f3852011-01-02 01:11:59 -05003295 INIT_LIST_HEAD(&host->queue);
3296
Vincent Whitchurch2b8ac062021-07-01 10:05:34 +02003297 dw_mci_init_fault(host);
3298
Will Newtonf95f3852011-01-02 01:11:59 -05003299 /*
3300 * Get the host data width - this assumes that HCON has been set with
3301 * the correct values.
3302 */
Shawn Lin70692752015-09-16 14:41:37 +08003303 i = SDMMC_GET_HDATA_WIDTH(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05003304 if (!i) {
3305 host->push_data = dw_mci_push_data16;
3306 host->pull_data = dw_mci_pull_data16;
3307 width = 16;
3308 host->data_shift = 1;
3309 } else if (i == 2) {
3310 host->push_data = dw_mci_push_data64;
3311 host->pull_data = dw_mci_pull_data64;
3312 width = 64;
3313 host->data_shift = 3;
3314 } else {
3315 /* Check for a reserved value, and warn if it is */
3316 WARN((i != 1),
3317 "HCON reports a reserved host data width!\n"
3318 "Defaulting to 32-bit access.\n");
3319 host->push_data = dw_mci_push_data32;
3320 host->pull_data = dw_mci_pull_data32;
3321 width = 32;
3322 host->data_shift = 2;
3323 }
3324
3325 /* Reset all blocks */
Shawn Lin37444152016-01-22 15:43:12 +08003326 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
3327 ret = -ENODEV;
3328 goto err_clk_ciu;
3329 }
Seungwon Jeon141a7122012-05-22 13:01:03 +09003330
3331 host->dma_ops = host->pdata->dma_ops;
3332 dw_mci_init_dma(host);
Will Newtonf95f3852011-01-02 01:11:59 -05003333
3334 /* Clear the interrupts for the host controller */
3335 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3336 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3337
3338 /* Put in max timeout */
3339 mci_writel(host, TMOUT, 0xFFFFFFFF);
3340
3341 /*
3342 * FIFO threshold settings RxMark = fifo_size / 2 - 1,
3343 * Tx Mark = fifo_size / 2 DMA Size = 8
3344 */
James Hoganb86d8252011-06-24 13:57:18 +01003345 if (!host->pdata->fifo_depth) {
3346 /*
3347 * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
3348 * have been overwritten by the bootloader, just like we're
3349 * about to do, so if you know the value for your hardware, you
3350 * should put it in the platform data.
3351 */
3352 fifo_size = mci_readl(host, FIFOTH);
Jaehoon Chung8234e862012-01-11 09:28:21 +00003353 fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
James Hoganb86d8252011-06-24 13:57:18 +01003354 } else {
3355 fifo_size = host->pdata->fifo_depth;
3356 }
3357 host->fifo_depth = fifo_size;
Seungwon Jeon52426892013-08-31 00:13:42 +09003358 host->fifoth_val =
3359 SDMMC_SET_FIFOTH(0x2, fifo_size / 2 - 1, fifo_size / 2);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003360 mci_writel(host, FIFOTH, host->fifoth_val);
Will Newtonf95f3852011-01-02 01:11:59 -05003361
3362 /* disable clock to CIU */
3363 mci_writel(host, CLKENA, 0);
3364 mci_writel(host, CLKSRC, 0);
3365
James Hogan63008762013-03-12 10:43:54 +00003366 /*
3367 * In 2.40a spec, Data offset is changed.
3368 * Need to check the version-id and set data-offset for DATA register.
3369 */
3370 host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
3371 dev_info(host->dev, "Version ID is %04x\n", host->verid);
3372
Jun Niea0361c12017-01-11 15:35:35 +09003373 if (host->data_addr_override)
3374 host->fifo_reg = host->regs + host->data_addr_override;
3375 else if (host->verid < DW_MMC_240A)
Ben Dooks76184ac2015-03-25 11:27:52 +00003376 host->fifo_reg = host->regs + DATA_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003377 else
Ben Dooks76184ac2015-03-25 11:27:52 +00003378 host->fifo_reg = host->regs + DATA_240A_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003379
Emil Renner Berthing6078df12021-02-04 16:18:41 +01003380 tasklet_setup(&host->tasklet, dw_mci_tasklet_func);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003381 ret = devm_request_irq(host->dev, host->irq, dw_mci_interrupt,
3382 host->irq_flags, "dw-mci", host);
Will Newtonf95f3852011-01-02 01:11:59 -05003383 if (ret)
Doug Anderson6130e7a2014-10-14 09:33:09 -07003384 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003385
Jaehoon Chungd30a8f72017-06-05 13:41:30 +09003386 /*
Doug Andersonfa0c3282015-02-25 10:11:51 -08003387 * Enable interrupts for command done, data over, data empty,
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303388 * receive ready and error such as transmit, receive timeout, crc error
3389 */
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303390 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3391 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003392 DW_MCI_ERROR_FLAGS);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003393 /* Enable mci interrupt */
3394 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303395
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003396 dev_info(host->dev,
3397 "DW MMC controller at irq %d,%d bit host data width,%u deep fifo\n",
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303398 host->irq, width, fifo_size);
3399
Will Newtonf95f3852011-01-02 01:11:59 -05003400 /* We need at least one slot to succeed */
Jaehoon Chunge4a65ef72017-06-05 13:41:33 +09003401 ret = dw_mci_init_slot(host);
Jaehoon Chung58870242017-06-05 13:41:31 +09003402 if (ret) {
3403 dev_dbg(host->dev, "slot %d init failed\n", i);
Doug Anderson6130e7a2014-10-14 09:33:09 -07003404 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003405 }
3406
Doug Andersonb793f652015-03-11 15:15:14 -07003407 /* Now that slots are all setup, we can enable card detect */
3408 dw_mci_enable_cd(host);
3409
Will Newtonf95f3852011-01-02 01:11:59 -05003410 return 0;
3411
Will Newtonf95f3852011-01-02 01:11:59 -05003412err_dmaunmap:
3413 if (host->use_dma && host->dma_ops->exit)
3414 host->dma_ops->exit(host);
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003415
Philipp Zabelbaf6fe42021-03-05 10:07:24 +01003416 reset_control_assert(host->pdata->rstc);
Guodong Xud6786fe2016-08-12 16:51:26 +08003417
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003418err_clk_ciu:
Jaehoon Chung7037f3b2016-07-15 10:54:08 +09003419 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003420
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003421err_clk_biu:
Jaehoon Chung7037f3b2016-07-15 10:54:08 +09003422 clk_disable_unprepare(host->biu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003423
Will Newtonf95f3852011-01-02 01:11:59 -05003424 return ret;
3425}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303426EXPORT_SYMBOL(dw_mci_probe);
Will Newtonf95f3852011-01-02 01:11:59 -05003427
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303428void dw_mci_remove(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003429{
Jaehoon Chunge4a65ef72017-06-05 13:41:33 +09003430 dev_dbg(host->dev, "remove slot\n");
Jaehoon Chungb23475f2017-06-05 13:41:32 +09003431 if (host->slot)
Jaehoon Chunge4a65ef72017-06-05 13:41:33 +09003432 dw_mci_cleanup_slot(host->slot);
Will Newtonf95f3852011-01-02 01:11:59 -05003433
Prabu Thangamuthu048fd7e2015-05-28 12:21:06 +00003434 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3435 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3436
Will Newtonf95f3852011-01-02 01:11:59 -05003437 /* disable clock to CIU */
3438 mci_writel(host, CLKENA, 0);
3439 mci_writel(host, CLKSRC, 0);
3440
Will Newtonf95f3852011-01-02 01:11:59 -05003441 if (host->use_dma && host->dma_ops->exit)
3442 host->dma_ops->exit(host);
3443
Philipp Zabelbaf6fe42021-03-05 10:07:24 +01003444 reset_control_assert(host->pdata->rstc);
Guodong Xud6786fe2016-08-12 16:51:26 +08003445
Jaehoon Chung7037f3b2016-07-15 10:54:08 +09003446 clk_disable_unprepare(host->ciu_clk);
3447 clk_disable_unprepare(host->biu_clk);
Will Newtonf95f3852011-01-02 01:11:59 -05003448}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303449EXPORT_SYMBOL(dw_mci_remove);
3450
3451
Will Newtonf95f3852011-01-02 01:11:59 -05003452
Shawn Line9ed8832016-10-12 10:50:35 +08003453#ifdef CONFIG_PM
Shawn Lined24e1f2016-10-12 10:56:55 +08003454int dw_mci_runtime_suspend(struct device *dev)
Will Newtonf95f3852011-01-02 01:11:59 -05003455{
Shawn Lined24e1f2016-10-12 10:56:55 +08003456 struct dw_mci *host = dev_get_drvdata(dev);
3457
Shawn Lin3fc7eae2015-09-16 14:41:23 +08003458 if (host->use_dma && host->dma_ops->exit)
3459 host->dma_ops->exit(host);
3460
Shawn Lined24e1f2016-10-12 10:56:55 +08003461 clk_disable_unprepare(host->ciu_clk);
3462
Jaehoon Chung42f989c2017-06-05 13:41:34 +09003463 if (host->slot &&
3464 (mmc_can_gpio_cd(host->slot->mmc) ||
3465 !mmc_card_is_removable(host->slot->mmc)))
Shawn Lined24e1f2016-10-12 10:56:55 +08003466 clk_disable_unprepare(host->biu_clk);
3467
Will Newtonf95f3852011-01-02 01:11:59 -05003468 return 0;
3469}
Shawn Lined24e1f2016-10-12 10:56:55 +08003470EXPORT_SYMBOL(dw_mci_runtime_suspend);
Will Newtonf95f3852011-01-02 01:11:59 -05003471
Shawn Lined24e1f2016-10-12 10:56:55 +08003472int dw_mci_runtime_resume(struct device *dev)
Will Newtonf95f3852011-01-02 01:11:59 -05003473{
Jaehoon Chungb23475f2017-06-05 13:41:32 +09003474 int ret = 0;
Shawn Lined24e1f2016-10-12 10:56:55 +08003475 struct dw_mci *host = dev_get_drvdata(dev);
Will Newtonf95f3852011-01-02 01:11:59 -05003476
Jaehoon Chung42f989c2017-06-05 13:41:34 +09003477 if (host->slot &&
3478 (mmc_can_gpio_cd(host->slot->mmc) ||
3479 !mmc_card_is_removable(host->slot->mmc))) {
Shawn Lined24e1f2016-10-12 10:56:55 +08003480 ret = clk_prepare_enable(host->biu_clk);
3481 if (ret)
3482 return ret;
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003483 }
3484
Shawn Lined24e1f2016-10-12 10:56:55 +08003485 ret = clk_prepare_enable(host->ciu_clk);
3486 if (ret)
Joonyoung Shimdf9bcc22016-11-25 12:47:15 +09003487 goto err;
3488
3489 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
3490 clk_disable_unprepare(host->ciu_clk);
3491 ret = -ENODEV;
3492 goto err;
3493 }
Shawn Lined24e1f2016-10-12 10:56:55 +08003494
Jonathan Kliegman3bfe6192012-06-14 13:31:55 -04003495 if (host->use_dma && host->dma_ops->init)
Seungwon Jeon141a7122012-05-22 13:01:03 +09003496 host->dma_ops->init(host);
3497
Seungwon Jeon52426892013-08-31 00:13:42 +09003498 /*
3499 * Restore the initial value at FIFOTH register
3500 * And Invalidate the prev_blksz with zero
3501 */
Colin Ian King6b62e122019-09-22 13:54:43 +02003502 mci_writel(host, FIFOTH, host->fifoth_val);
3503 host->prev_blksz = 0;
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003504
Doug Anderson2eb29442013-08-31 00:11:49 +09003505 /* Put in max timeout */
3506 mci_writel(host, TMOUT, 0xFFFFFFFF);
3507
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003508 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3509 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3510 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003511 DW_MCI_ERROR_FLAGS);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003512 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
3513
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003514
Jaehoon Chunge47c0b92017-06-05 13:41:35 +09003515 if (host->slot->mmc->pm_flags & MMC_PM_KEEP_POWER)
3516 dw_mci_set_ios(host->slot->mmc, &host->slot->mmc->ios);
Ziyuan Xue9748e02017-01-17 09:22:56 +08003517
Jaehoon Chung58870242017-06-05 13:41:31 +09003518 /* Force setup bus to guarantee available clock output */
Jaehoon Chunge47c0b92017-06-05 13:41:35 +09003519 dw_mci_setup_bus(host->slot, true);
Doug Andersonfa0c3282015-02-25 10:11:51 -08003520
Ulf Hansson7c526602019-09-08 12:12:27 +02003521 /* Re-enable SDIO interrupts. */
3522 if (sdio_irq_claimed(host->slot->mmc))
3523 __dw_mci_enable_sdio_irq(host->slot, 1);
3524
Doug Andersonfa0c3282015-02-25 10:11:51 -08003525 /* Now that slots are all setup, we can enable card detect */
3526 dw_mci_enable_cd(host);
3527
Joonyoung Shimdf9bcc22016-11-25 12:47:15 +09003528 return 0;
3529
3530err:
Jaehoon Chung42f989c2017-06-05 13:41:34 +09003531 if (host->slot &&
3532 (mmc_can_gpio_cd(host->slot->mmc) ||
3533 !mmc_card_is_removable(host->slot->mmc)))
Joonyoung Shimdf9bcc22016-11-25 12:47:15 +09003534 clk_disable_unprepare(host->biu_clk);
3535
Shawn Lined24e1f2016-10-12 10:56:55 +08003536 return ret;
Shawn Line9ed8832016-10-12 10:50:35 +08003537}
3538EXPORT_SYMBOL(dw_mci_runtime_resume);
3539#endif /* CONFIG_PM */
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003540
Will Newtonf95f3852011-01-02 01:11:59 -05003541static int __init dw_mci_init(void)
3542{
Sachin Kamat8e1c4e42013-04-04 11:25:11 +05303543 pr_info("Synopsys Designware Multimedia Card Interface Driver\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303544 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -05003545}
3546
3547static void __exit dw_mci_exit(void)
3548{
Will Newtonf95f3852011-01-02 01:11:59 -05003549}
3550
3551module_init(dw_mci_init);
3552module_exit(dw_mci_exit);
3553
3554MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
3555MODULE_AUTHOR("NXP Semiconductor VietNam");
3556MODULE_AUTHOR("Imagination Technologies Ltd");
3557MODULE_LICENSE("GPL v2");