blob: 84cf60e6390caa83577cd6585c4076dd4e866829 [file] [log] [blame]
Will Newtonf95f3852011-01-02 01:11:59 -05001/*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <linux/blkdev.h>
15#include <linux/clk.h>
16#include <linux/debugfs.h>
17#include <linux/device.h>
18#include <linux/dma-mapping.h>
19#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/ioport.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
Will Newtonf95f3852011-01-02 01:11:59 -050025#include <linux/seq_file.h>
26#include <linux/slab.h>
27#include <linux/stat.h>
28#include <linux/delay.h>
29#include <linux/irq.h>
Doug Andersonb24c8b22014-12-02 15:42:46 -080030#include <linux/mmc/card.h>
Will Newtonf95f3852011-01-02 01:11:59 -050031#include <linux/mmc/host.h>
32#include <linux/mmc/mmc.h>
Doug Anderson01730552014-08-22 19:17:51 +053033#include <linux/mmc/sd.h>
Seungwon Jeon90c21432013-08-31 00:14:05 +090034#include <linux/mmc/sdio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050035#include <linux/mmc/dw_mmc.h>
36#include <linux/bitops.h>
Jaehoon Chungc07946a2011-02-25 11:08:14 +090037#include <linux/regulator/consumer.h>
Thomas Abrahamc91eab42012-09-17 18:16:40 +000038#include <linux/of.h>
Doug Anderson55a6ceb2013-01-11 17:03:53 +000039#include <linux/of_gpio.h>
Zhangfei Gaobf626e52014-01-09 22:35:10 +080040#include <linux/mmc/slot-gpio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050041
42#include "dw_mmc.h"
43
44/* Common flag combinations */
Jaehoon Chung3f7eec62013-05-27 13:47:57 +090045#define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DRTO | SDMMC_INT_DCRC | \
Will Newtonf95f3852011-01-02 01:11:59 -050046 SDMMC_INT_HTO | SDMMC_INT_SBE | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070047 SDMMC_INT_EBE | SDMMC_INT_HLE)
Will Newtonf95f3852011-01-02 01:11:59 -050048#define DW_MCI_CMD_ERROR_FLAGS (SDMMC_INT_RTO | SDMMC_INT_RCRC | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070049 SDMMC_INT_RESP_ERR | SDMMC_INT_HLE)
Will Newtonf95f3852011-01-02 01:11:59 -050050#define DW_MCI_ERROR_FLAGS (DW_MCI_DATA_ERROR_FLAGS | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070051 DW_MCI_CMD_ERROR_FLAGS)
Will Newtonf95f3852011-01-02 01:11:59 -050052#define DW_MCI_SEND_STATUS 1
53#define DW_MCI_RECV_STATUS 2
54#define DW_MCI_DMA_THRESHOLD 16
55
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +090056#define DW_MCI_FREQ_MAX 200000000 /* unit: HZ */
57#define DW_MCI_FREQ_MIN 400000 /* unit: HZ */
58
Joonyoung Shimfc79a4d2013-04-26 15:35:22 +090059#define IDMAC_INT_CLR (SDMMC_IDMAC_INT_AI | SDMMC_IDMAC_INT_NI | \
60 SDMMC_IDMAC_INT_CES | SDMMC_IDMAC_INT_DU | \
61 SDMMC_IDMAC_INT_FBE | SDMMC_IDMAC_INT_RI | \
62 SDMMC_IDMAC_INT_TI)
63
Shawn Lincc190d42016-09-02 12:14:39 +080064#define DESC_RING_BUF_SZ PAGE_SIZE
65
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000066struct idmac_desc_64addr {
67 u32 des0; /* Control Descriptor */
68
69 u32 des1; /* Reserved */
70
71 u32 des2; /*Buffer sizes */
72#define IDMAC_64ADDR_SET_BUFFER1_SIZE(d, s) \
Ben Dooks6687c422015-03-25 11:27:51 +000073 ((d)->des2 = ((d)->des2 & cpu_to_le32(0x03ffe000)) | \
74 ((cpu_to_le32(s)) & cpu_to_le32(0x1fff)))
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000075
76 u32 des3; /* Reserved */
77
78 u32 des4; /* Lower 32-bits of Buffer Address Pointer 1*/
79 u32 des5; /* Upper 32-bits of Buffer Address Pointer 1*/
80
81 u32 des6; /* Lower 32-bits of Next Descriptor Address */
82 u32 des7; /* Upper 32-bits of Next Descriptor Address */
83};
84
Will Newtonf95f3852011-01-02 01:11:59 -050085struct idmac_desc {
Ben Dooks6687c422015-03-25 11:27:51 +000086 __le32 des0; /* Control Descriptor */
Will Newtonf95f3852011-01-02 01:11:59 -050087#define IDMAC_DES0_DIC BIT(1)
88#define IDMAC_DES0_LD BIT(2)
89#define IDMAC_DES0_FD BIT(3)
90#define IDMAC_DES0_CH BIT(4)
91#define IDMAC_DES0_ER BIT(5)
92#define IDMAC_DES0_CES BIT(30)
93#define IDMAC_DES0_OWN BIT(31)
94
Ben Dooks6687c422015-03-25 11:27:51 +000095 __le32 des1; /* Buffer sizes */
Will Newtonf95f3852011-01-02 01:11:59 -050096#define IDMAC_SET_BUFFER1_SIZE(d, s) \
Ben Dookse5306c32016-06-07 14:37:19 +010097 ((d)->des1 = ((d)->des1 & cpu_to_le32(0x03ffe000)) | (cpu_to_le32((s) & 0x1fff)))
Will Newtonf95f3852011-01-02 01:11:59 -050098
Ben Dooks6687c422015-03-25 11:27:51 +000099 __le32 des2; /* buffer 1 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -0500100
Ben Dooks6687c422015-03-25 11:27:51 +0000101 __le32 des3; /* buffer 2 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -0500102};
Alexey Brodkin5959b322015-06-25 11:25:07 +0300103
104/* Each descriptor can transfer up to 4KB of data in chained mode */
105#define DW_MCI_DESC_DATA_LENGTH 0x1000
Will Newtonf95f3852011-01-02 01:11:59 -0500106
Sonny Rao3a33a942014-08-04 18:19:50 -0700107static bool dw_mci_reset(struct dw_mci *host);
Sonny Rao536f6b92014-10-16 09:58:05 -0700108static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset);
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800109static int dw_mci_card_busy(struct mmc_host *mmc);
Shawn Lin56f69112016-05-27 14:37:05 +0800110static int dw_mci_get_cd(struct mmc_host *mmc);
Seungwon Jeon31bff452013-08-31 00:14:23 +0900111
Will Newtonf95f3852011-01-02 01:11:59 -0500112#if defined(CONFIG_DEBUG_FS)
113static int dw_mci_req_show(struct seq_file *s, void *v)
114{
115 struct dw_mci_slot *slot = s->private;
116 struct mmc_request *mrq;
117 struct mmc_command *cmd;
118 struct mmc_command *stop;
119 struct mmc_data *data;
120
121 /* Make sure we get a consistent snapshot */
122 spin_lock_bh(&slot->host->lock);
123 mrq = slot->mrq;
124
125 if (mrq) {
126 cmd = mrq->cmd;
127 data = mrq->data;
128 stop = mrq->stop;
129
130 if (cmd)
131 seq_printf(s,
132 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
133 cmd->opcode, cmd->arg, cmd->flags,
134 cmd->resp[0], cmd->resp[1], cmd->resp[2],
135 cmd->resp[2], cmd->error);
136 if (data)
137 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
138 data->bytes_xfered, data->blocks,
139 data->blksz, data->flags, data->error);
140 if (stop)
141 seq_printf(s,
142 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
143 stop->opcode, stop->arg, stop->flags,
144 stop->resp[0], stop->resp[1], stop->resp[2],
145 stop->resp[2], stop->error);
146 }
147
148 spin_unlock_bh(&slot->host->lock);
149
150 return 0;
151}
152
153static int dw_mci_req_open(struct inode *inode, struct file *file)
154{
155 return single_open(file, dw_mci_req_show, inode->i_private);
156}
157
158static const struct file_operations dw_mci_req_fops = {
159 .owner = THIS_MODULE,
160 .open = dw_mci_req_open,
161 .read = seq_read,
162 .llseek = seq_lseek,
163 .release = single_release,
164};
165
166static int dw_mci_regs_show(struct seq_file *s, void *v)
167{
168 seq_printf(s, "STATUS:\t0x%08x\n", SDMMC_STATUS);
169 seq_printf(s, "RINTSTS:\t0x%08x\n", SDMMC_RINTSTS);
170 seq_printf(s, "CMD:\t0x%08x\n", SDMMC_CMD);
171 seq_printf(s, "CTRL:\t0x%08x\n", SDMMC_CTRL);
172 seq_printf(s, "INTMASK:\t0x%08x\n", SDMMC_INTMASK);
173 seq_printf(s, "CLKENA:\t0x%08x\n", SDMMC_CLKENA);
174
175 return 0;
176}
177
178static int dw_mci_regs_open(struct inode *inode, struct file *file)
179{
180 return single_open(file, dw_mci_regs_show, inode->i_private);
181}
182
183static const struct file_operations dw_mci_regs_fops = {
184 .owner = THIS_MODULE,
185 .open = dw_mci_regs_open,
186 .read = seq_read,
187 .llseek = seq_lseek,
188 .release = single_release,
189};
190
191static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
192{
193 struct mmc_host *mmc = slot->mmc;
194 struct dw_mci *host = slot->host;
195 struct dentry *root;
196 struct dentry *node;
197
198 root = mmc->debugfs_root;
199 if (!root)
200 return;
201
202 node = debugfs_create_file("regs", S_IRUSR, root, host,
203 &dw_mci_regs_fops);
204 if (!node)
205 goto err;
206
207 node = debugfs_create_file("req", S_IRUSR, root, slot,
208 &dw_mci_req_fops);
209 if (!node)
210 goto err;
211
212 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
213 if (!node)
214 goto err;
215
216 node = debugfs_create_x32("pending_events", S_IRUSR, root,
217 (u32 *)&host->pending_events);
218 if (!node)
219 goto err;
220
221 node = debugfs_create_x32("completed_events", S_IRUSR, root,
222 (u32 *)&host->completed_events);
223 if (!node)
224 goto err;
225
226 return;
227
228err:
229 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
230}
231#endif /* defined(CONFIG_DEBUG_FS) */
232
Doug Anderson01730552014-08-22 19:17:51 +0530233static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg);
234
Will Newtonf95f3852011-01-02 01:11:59 -0500235static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
236{
237 struct mmc_data *data;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000238 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson01730552014-08-22 19:17:51 +0530239 struct dw_mci *host = slot->host;
Will Newtonf95f3852011-01-02 01:11:59 -0500240 u32 cmdr;
Will Newtonf95f3852011-01-02 01:11:59 -0500241
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800242 cmd->error = -EINPROGRESS;
Will Newtonf95f3852011-01-02 01:11:59 -0500243 cmdr = cmd->opcode;
244
Seungwon Jeon90c21432013-08-31 00:14:05 +0900245 if (cmd->opcode == MMC_STOP_TRANSMISSION ||
246 cmd->opcode == MMC_GO_IDLE_STATE ||
247 cmd->opcode == MMC_GO_INACTIVE_STATE ||
248 (cmd->opcode == SD_IO_RW_DIRECT &&
249 ((cmd->arg >> 9) & 0x1FFFF) == SDIO_CCCR_ABORT))
Will Newtonf95f3852011-01-02 01:11:59 -0500250 cmdr |= SDMMC_CMD_STOP;
Jaehoon Chung4a1b27a2014-03-03 11:36:44 +0900251 else if (cmd->opcode != MMC_SEND_STATUS && cmd->data)
252 cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
Will Newtonf95f3852011-01-02 01:11:59 -0500253
Doug Anderson01730552014-08-22 19:17:51 +0530254 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
255 u32 clk_en_a;
256
257 /* Special bit makes CMD11 not die */
258 cmdr |= SDMMC_CMD_VOLT_SWITCH;
259
260 /* Change state to continue to handle CMD11 weirdness */
261 WARN_ON(slot->host->state != STATE_SENDING_CMD);
262 slot->host->state = STATE_SENDING_CMD11;
263
264 /*
265 * We need to disable low power mode (automatic clock stop)
266 * while doing voltage switch so we don't confuse the card,
267 * since stopping the clock is a specific part of the UHS
268 * voltage change dance.
269 *
270 * Note that low power mode (SDMMC_CLKEN_LOW_PWR) will be
271 * unconditionally turned back on in dw_mci_setup_bus() if it's
272 * ever called with a non-zero clock. That shouldn't happen
273 * until the voltage change is all done.
274 */
275 clk_en_a = mci_readl(host, CLKENA);
276 clk_en_a &= ~(SDMMC_CLKEN_LOW_PWR << slot->id);
277 mci_writel(host, CLKENA, clk_en_a);
278 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
279 SDMMC_CMD_PRV_DAT_WAIT, 0);
280 }
281
Will Newtonf95f3852011-01-02 01:11:59 -0500282 if (cmd->flags & MMC_RSP_PRESENT) {
283 /* We expect a response, so set this bit */
284 cmdr |= SDMMC_CMD_RESP_EXP;
285 if (cmd->flags & MMC_RSP_136)
286 cmdr |= SDMMC_CMD_RESP_LONG;
287 }
288
289 if (cmd->flags & MMC_RSP_CRC)
290 cmdr |= SDMMC_CMD_RESP_CRC;
291
292 data = cmd->data;
293 if (data) {
294 cmdr |= SDMMC_CMD_DAT_EXP;
Will Newtonf95f3852011-01-02 01:11:59 -0500295 if (data->flags & MMC_DATA_WRITE)
296 cmdr |= SDMMC_CMD_DAT_WR;
297 }
298
Jaehoon Chungaaaaeb72016-01-21 11:01:06 +0900299 if (!test_bit(DW_MMC_CARD_NO_USE_HOLD, &slot->flags))
300 cmdr |= SDMMC_CMD_USE_HOLD_REG;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000301
Will Newtonf95f3852011-01-02 01:11:59 -0500302 return cmdr;
303}
304
Seungwon Jeon90c21432013-08-31 00:14:05 +0900305static u32 dw_mci_prep_stop_abort(struct dw_mci *host, struct mmc_command *cmd)
306{
307 struct mmc_command *stop;
308 u32 cmdr;
309
310 if (!cmd->data)
311 return 0;
312
313 stop = &host->stop_abort;
314 cmdr = cmd->opcode;
315 memset(stop, 0, sizeof(struct mmc_command));
316
317 if (cmdr == MMC_READ_SINGLE_BLOCK ||
318 cmdr == MMC_READ_MULTIPLE_BLOCK ||
319 cmdr == MMC_WRITE_BLOCK ||
Ulf Hansson6c2c6502014-12-01 16:13:39 +0100320 cmdr == MMC_WRITE_MULTIPLE_BLOCK ||
321 cmdr == MMC_SEND_TUNING_BLOCK ||
322 cmdr == MMC_SEND_TUNING_BLOCK_HS200) {
Seungwon Jeon90c21432013-08-31 00:14:05 +0900323 stop->opcode = MMC_STOP_TRANSMISSION;
324 stop->arg = 0;
325 stop->flags = MMC_RSP_R1B | MMC_CMD_AC;
326 } else if (cmdr == SD_IO_RW_EXTENDED) {
327 stop->opcode = SD_IO_RW_DIRECT;
328 stop->arg |= (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
329 ((cmd->arg >> 28) & 0x7);
330 stop->flags = MMC_RSP_SPI_R5 | MMC_RSP_R5 | MMC_CMD_AC;
331 } else {
332 return 0;
333 }
334
335 cmdr = stop->opcode | SDMMC_CMD_STOP |
336 SDMMC_CMD_RESP_CRC | SDMMC_CMD_RESP_EXP;
337
338 return cmdr;
339}
340
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800341static void dw_mci_wait_while_busy(struct dw_mci *host, u32 cmd_flags)
342{
343 unsigned long timeout = jiffies + msecs_to_jiffies(500);
344
345 /*
346 * Databook says that before issuing a new data transfer command
347 * we need to check to see if the card is busy. Data transfer commands
348 * all have SDMMC_CMD_PRV_DAT_WAIT set, so we'll key off that.
349 *
350 * ...also allow sending for SDMMC_CMD_VOLT_SWITCH where busy is
351 * expected.
352 */
353 if ((cmd_flags & SDMMC_CMD_PRV_DAT_WAIT) &&
354 !(cmd_flags & SDMMC_CMD_VOLT_SWITCH)) {
355 while (mci_readl(host, STATUS) & SDMMC_STATUS_BUSY) {
356 if (time_after(jiffies, timeout)) {
357 /* Command will fail; we'll pass error then */
358 dev_err(host->dev, "Busy; trying anyway\n");
359 break;
360 }
361 udelay(10);
362 }
363 }
364}
365
Will Newtonf95f3852011-01-02 01:11:59 -0500366static void dw_mci_start_command(struct dw_mci *host,
367 struct mmc_command *cmd, u32 cmd_flags)
368{
369 host->cmd = cmd;
Thomas Abraham4a909202012-09-17 18:16:35 +0000370 dev_vdbg(host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -0500371 "start command: ARGR=0x%08x CMDR=0x%08x\n",
372 cmd->arg, cmd_flags);
373
374 mci_writel(host, CMDARG, cmd->arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800375 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800376 dw_mci_wait_while_busy(host, cmd_flags);
Will Newtonf95f3852011-01-02 01:11:59 -0500377
378 mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
379}
380
Seungwon Jeon90c21432013-08-31 00:14:05 +0900381static inline void send_stop_abort(struct dw_mci *host, struct mmc_data *data)
Will Newtonf95f3852011-01-02 01:11:59 -0500382{
Seungwon Jeon90c21432013-08-31 00:14:05 +0900383 struct mmc_command *stop = data->stop ? data->stop : &host->stop_abort;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800384
Seungwon Jeon90c21432013-08-31 00:14:05 +0900385 dw_mci_start_command(host, stop, host->stop_cmdr);
Will Newtonf95f3852011-01-02 01:11:59 -0500386}
387
388/* DMA interface functions */
389static void dw_mci_stop_dma(struct dw_mci *host)
390{
James Hogan03e8cb52011-06-29 09:28:43 +0100391 if (host->using_dma) {
Will Newtonf95f3852011-01-02 01:11:59 -0500392 host->dma_ops->stop(host);
393 host->dma_ops->cleanup(host);
Will Newtonf95f3852011-01-02 01:11:59 -0500394 }
Seungwon Jeonaa50f252013-08-31 00:14:38 +0900395
396 /* Data transfer was stopped by the interrupt handler */
397 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -0500398}
399
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900400static int dw_mci_get_dma_dir(struct mmc_data *data)
401{
402 if (data->flags & MMC_DATA_WRITE)
403 return DMA_TO_DEVICE;
404 else
405 return DMA_FROM_DEVICE;
406}
407
Will Newtonf95f3852011-01-02 01:11:59 -0500408static void dw_mci_dma_cleanup(struct dw_mci *host)
409{
410 struct mmc_data *data = host->data;
411
412 if (data)
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900413 if (!data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000414 dma_unmap_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900415 data->sg,
416 data->sg_len,
417 dw_mci_get_dma_dir(data));
Will Newtonf95f3852011-01-02 01:11:59 -0500418}
419
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900420static void dw_mci_idmac_reset(struct dw_mci *host)
421{
422 u32 bmod = mci_readl(host, BMOD);
423 /* Software reset of DMA */
424 bmod |= SDMMC_IDMAC_SWRESET;
425 mci_writel(host, BMOD, bmod);
426}
427
Will Newtonf95f3852011-01-02 01:11:59 -0500428static void dw_mci_idmac_stop_dma(struct dw_mci *host)
429{
430 u32 temp;
431
432 /* Disable and reset the IDMAC interface */
433 temp = mci_readl(host, CTRL);
434 temp &= ~SDMMC_CTRL_USE_IDMAC;
435 temp |= SDMMC_CTRL_DMA_RESET;
436 mci_writel(host, CTRL, temp);
437
438 /* Stop the IDMAC running */
439 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900440 temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900441 temp |= SDMMC_IDMAC_SWRESET;
Will Newtonf95f3852011-01-02 01:11:59 -0500442 mci_writel(host, BMOD, temp);
443}
444
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800445static void dw_mci_dmac_complete_dma(void *arg)
Will Newtonf95f3852011-01-02 01:11:59 -0500446{
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800447 struct dw_mci *host = arg;
Will Newtonf95f3852011-01-02 01:11:59 -0500448 struct mmc_data *data = host->data;
449
Thomas Abraham4a909202012-09-17 18:16:35 +0000450 dev_vdbg(host->dev, "DMA complete\n");
Will Newtonf95f3852011-01-02 01:11:59 -0500451
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800452 if ((host->use_dma == TRANS_MODE_EDMAC) &&
453 data && (data->flags & MMC_DATA_READ))
454 /* Invalidate cache after read */
455 dma_sync_sg_for_cpu(mmc_dev(host->cur_slot->mmc),
456 data->sg,
457 data->sg_len,
458 DMA_FROM_DEVICE);
459
Will Newtonf95f3852011-01-02 01:11:59 -0500460 host->dma_ops->cleanup(host);
461
462 /*
463 * If the card was removed, data will be NULL. No point in trying to
464 * send the stop command or waiting for NBUSY in this case.
465 */
466 if (data) {
467 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
468 tasklet_schedule(&host->tasklet);
469 }
470}
471
Will Newtonf95f3852011-01-02 01:11:59 -0500472static int dw_mci_idmac_init(struct dw_mci *host)
473{
Seungwon Jeon897b69e2012-09-19 13:58:31 +0800474 int i;
Will Newtonf95f3852011-01-02 01:11:59 -0500475
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000476 if (host->dma_64bit_address == 1) {
477 struct idmac_desc_64addr *p;
478 /* Number of descriptors in the ring buffer */
Shawn Lincc190d42016-09-02 12:14:39 +0800479 host->ring_size =
480 DESC_RING_BUF_SZ / sizeof(struct idmac_desc_64addr);
Will Newtonf95f3852011-01-02 01:11:59 -0500481
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000482 /* Forward link the descriptor list */
483 for (i = 0, p = host->sg_cpu; i < host->ring_size - 1;
484 i++, p++) {
485 p->des6 = (host->sg_dma +
486 (sizeof(struct idmac_desc_64addr) *
487 (i + 1))) & 0xffffffff;
Will Newtonf95f3852011-01-02 01:11:59 -0500488
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000489 p->des7 = (u64)(host->sg_dma +
490 (sizeof(struct idmac_desc_64addr) *
491 (i + 1))) >> 32;
492 /* Initialize reserved and buffer size fields to "0" */
493 p->des1 = 0;
494 p->des2 = 0;
495 p->des3 = 0;
496 }
497
498 /* Set the last descriptor as the end-of-ring descriptor */
499 p->des6 = host->sg_dma & 0xffffffff;
500 p->des7 = (u64)host->sg_dma >> 32;
501 p->des0 = IDMAC_DES0_ER;
502
503 } else {
504 struct idmac_desc *p;
505 /* Number of descriptors in the ring buffer */
Shawn Lincc190d42016-09-02 12:14:39 +0800506 host->ring_size =
507 DESC_RING_BUF_SZ / sizeof(struct idmac_desc);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000508
509 /* Forward link the descriptor list */
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800510 for (i = 0, p = host->sg_cpu;
511 i < host->ring_size - 1;
512 i++, p++) {
Ben Dooks6687c422015-03-25 11:27:51 +0000513 p->des3 = cpu_to_le32(host->sg_dma +
514 (sizeof(struct idmac_desc) * (i + 1)));
Zhangfei Gao4b244722015-04-30 22:16:28 +0800515 p->des1 = 0;
516 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000517
518 /* Set the last descriptor as the end-of-ring descriptor */
Ben Dooks6687c422015-03-25 11:27:51 +0000519 p->des3 = cpu_to_le32(host->sg_dma);
520 p->des0 = cpu_to_le32(IDMAC_DES0_ER);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000521 }
Will Newtonf95f3852011-01-02 01:11:59 -0500522
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900523 dw_mci_idmac_reset(host);
Seungwon Jeon141a7122012-05-22 13:01:03 +0900524
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000525 if (host->dma_64bit_address == 1) {
526 /* Mask out interrupts - get Tx & Rx complete only */
527 mci_writel(host, IDSTS64, IDMAC_INT_CLR);
528 mci_writel(host, IDINTEN64, SDMMC_IDMAC_INT_NI |
529 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
Will Newtonf95f3852011-01-02 01:11:59 -0500530
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000531 /* Set the descriptor base address */
532 mci_writel(host, DBADDRL, host->sg_dma & 0xffffffff);
533 mci_writel(host, DBADDRU, (u64)host->sg_dma >> 32);
534
535 } else {
536 /* Mask out interrupts - get Tx & Rx complete only */
537 mci_writel(host, IDSTS, IDMAC_INT_CLR);
538 mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI |
539 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
540
541 /* Set the descriptor base address */
542 mci_writel(host, DBADDR, host->sg_dma);
543 }
544
Will Newtonf95f3852011-01-02 01:11:59 -0500545 return 0;
546}
547
Shawn Lin3b2a0672016-09-02 12:14:37 +0800548static inline int dw_mci_prepare_desc64(struct dw_mci *host,
549 struct mmc_data *data,
550 unsigned int sg_len)
551{
552 unsigned int desc_len;
553 struct idmac_desc_64addr *desc_first, *desc_last, *desc;
554 unsigned long timeout;
555 int i;
556
557 desc_first = desc_last = desc = host->sg_cpu;
558
559 for (i = 0; i < sg_len; i++) {
560 unsigned int length = sg_dma_len(&data->sg[i]);
561
562 u64 mem_addr = sg_dma_address(&data->sg[i]);
563
564 for ( ; length ; desc++) {
565 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
566 length : DW_MCI_DESC_DATA_LENGTH;
567
568 length -= desc_len;
569
570 /*
571 * Wait for the former clear OWN bit operation
572 * of IDMAC to make sure that this descriptor
573 * isn't still owned by IDMAC as IDMAC's write
574 * ops and CPU's read ops are asynchronous.
575 */
576 timeout = jiffies + msecs_to_jiffies(100);
577 while (readl(&desc->des0) & IDMAC_DES0_OWN) {
578 if (time_after(jiffies, timeout))
579 goto err_own_bit;
580 udelay(10);
581 }
582
583 /*
584 * Set the OWN bit and disable interrupts
585 * for this descriptor
586 */
587 desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC |
588 IDMAC_DES0_CH;
589
590 /* Buffer length */
591 IDMAC_64ADDR_SET_BUFFER1_SIZE(desc, desc_len);
592
593 /* Physical address to DMA to/from */
594 desc->des4 = mem_addr & 0xffffffff;
595 desc->des5 = mem_addr >> 32;
596
597 /* Update physical address for the next desc */
598 mem_addr += desc_len;
599
600 /* Save pointer to the last descriptor */
601 desc_last = desc;
602 }
603 }
604
605 /* Set first descriptor */
606 desc_first->des0 |= IDMAC_DES0_FD;
607
608 /* Set last descriptor */
609 desc_last->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
610 desc_last->des0 |= IDMAC_DES0_LD;
611
612 return 0;
613err_own_bit:
614 /* restore the descriptor chain as it's polluted */
615 dev_dbg(host->dev, "desciptor is still owned by IDMAC.\n");
Shawn Lincc190d42016-09-02 12:14:39 +0800616 memset(host->sg_cpu, 0, DESC_RING_BUF_SZ);
Shawn Lin3b2a0672016-09-02 12:14:37 +0800617 dw_mci_idmac_init(host);
618 return -EINVAL;
619}
620
621
622static inline int dw_mci_prepare_desc32(struct dw_mci *host,
623 struct mmc_data *data,
624 unsigned int sg_len)
625{
626 unsigned int desc_len;
627 struct idmac_desc *desc_first, *desc_last, *desc;
628 unsigned long timeout;
629 int i;
630
631 desc_first = desc_last = desc = host->sg_cpu;
632
633 for (i = 0; i < sg_len; i++) {
634 unsigned int length = sg_dma_len(&data->sg[i]);
635
636 u32 mem_addr = sg_dma_address(&data->sg[i]);
637
638 for ( ; length ; desc++) {
639 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
640 length : DW_MCI_DESC_DATA_LENGTH;
641
642 length -= desc_len;
643
644 /*
645 * Wait for the former clear OWN bit operation
646 * of IDMAC to make sure that this descriptor
647 * isn't still owned by IDMAC as IDMAC's write
648 * ops and CPU's read ops are asynchronous.
649 */
650 timeout = jiffies + msecs_to_jiffies(100);
651 while (readl(&desc->des0) &
652 cpu_to_le32(IDMAC_DES0_OWN)) {
653 if (time_after(jiffies, timeout))
654 goto err_own_bit;
655 udelay(10);
656 }
657
658 /*
659 * Set the OWN bit and disable interrupts
660 * for this descriptor
661 */
662 desc->des0 = cpu_to_le32(IDMAC_DES0_OWN |
663 IDMAC_DES0_DIC |
664 IDMAC_DES0_CH);
665
666 /* Buffer length */
667 IDMAC_SET_BUFFER1_SIZE(desc, desc_len);
668
669 /* Physical address to DMA to/from */
670 desc->des2 = cpu_to_le32(mem_addr);
671
672 /* Update physical address for the next desc */
673 mem_addr += desc_len;
674
675 /* Save pointer to the last descriptor */
676 desc_last = desc;
677 }
678 }
679
680 /* Set first descriptor */
681 desc_first->des0 |= cpu_to_le32(IDMAC_DES0_FD);
682
683 /* Set last descriptor */
684 desc_last->des0 &= cpu_to_le32(~(IDMAC_DES0_CH |
685 IDMAC_DES0_DIC));
686 desc_last->des0 |= cpu_to_le32(IDMAC_DES0_LD);
687
688 return 0;
689err_own_bit:
690 /* restore the descriptor chain as it's polluted */
691 dev_dbg(host->dev, "desciptor is still owned by IDMAC.\n");
Shawn Lincc190d42016-09-02 12:14:39 +0800692 memset(host->sg_cpu, 0, DESC_RING_BUF_SZ);
Shawn Lin3b2a0672016-09-02 12:14:37 +0800693 dw_mci_idmac_init(host);
694 return -EINVAL;
695}
696
697static int dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
698{
699 u32 temp;
700 int ret;
701
702 if (host->dma_64bit_address == 1)
703 ret = dw_mci_prepare_desc64(host, host->data, sg_len);
704 else
705 ret = dw_mci_prepare_desc32(host, host->data, sg_len);
706
707 if (ret)
708 goto out;
709
710 /* drain writebuffer */
711 wmb();
712
713 /* Make sure to reset DMA in case we did PIO before this */
714 dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET);
715 dw_mci_idmac_reset(host);
716
717 /* Select IDMAC interface */
718 temp = mci_readl(host, CTRL);
719 temp |= SDMMC_CTRL_USE_IDMAC;
720 mci_writel(host, CTRL, temp);
721
722 /* drain writebuffer */
723 wmb();
724
725 /* Enable the IDMAC */
726 temp = mci_readl(host, BMOD);
727 temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
728 mci_writel(host, BMOD, temp);
729
730 /* Start it running */
731 mci_writel(host, PLDMND, 1);
732
733out:
734 return ret;
735}
736
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100737static const struct dw_mci_dma_ops dw_mci_idmac_ops = {
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900738 .init = dw_mci_idmac_init,
739 .start = dw_mci_idmac_start_dma,
740 .stop = dw_mci_idmac_stop_dma,
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800741 .complete = dw_mci_dmac_complete_dma,
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900742 .cleanup = dw_mci_dma_cleanup,
743};
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800744
745static void dw_mci_edmac_stop_dma(struct dw_mci *host)
746{
Shawn Linab925a32016-03-09 10:34:46 +0800747 dmaengine_terminate_async(host->dms->ch);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800748}
749
750static int dw_mci_edmac_start_dma(struct dw_mci *host,
751 unsigned int sg_len)
752{
753 struct dma_slave_config cfg;
754 struct dma_async_tx_descriptor *desc = NULL;
755 struct scatterlist *sgl = host->data->sg;
756 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
757 u32 sg_elems = host->data->sg_len;
758 u32 fifoth_val;
759 u32 fifo_offset = host->fifo_reg - host->regs;
760 int ret = 0;
761
762 /* Set external dma config: burst size, burst width */
Arnd Bergmann260b3162015-11-12 15:14:23 +0100763 cfg.dst_addr = host->phy_regs + fifo_offset;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800764 cfg.src_addr = cfg.dst_addr;
765 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
766 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
767
768 /* Match burst msize with external dma config */
769 fifoth_val = mci_readl(host, FIFOTH);
770 cfg.dst_maxburst = mszs[(fifoth_val >> 28) & 0x7];
771 cfg.src_maxburst = cfg.dst_maxburst;
772
773 if (host->data->flags & MMC_DATA_WRITE)
774 cfg.direction = DMA_MEM_TO_DEV;
775 else
776 cfg.direction = DMA_DEV_TO_MEM;
777
778 ret = dmaengine_slave_config(host->dms->ch, &cfg);
779 if (ret) {
780 dev_err(host->dev, "Failed to config edmac.\n");
781 return -EBUSY;
782 }
783
784 desc = dmaengine_prep_slave_sg(host->dms->ch, sgl,
785 sg_len, cfg.direction,
786 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
787 if (!desc) {
788 dev_err(host->dev, "Can't prepare slave sg.\n");
789 return -EBUSY;
790 }
791
792 /* Set dw_mci_dmac_complete_dma as callback */
793 desc->callback = dw_mci_dmac_complete_dma;
794 desc->callback_param = (void *)host;
795 dmaengine_submit(desc);
796
797 /* Flush cache before write */
798 if (host->data->flags & MMC_DATA_WRITE)
799 dma_sync_sg_for_device(mmc_dev(host->cur_slot->mmc), sgl,
800 sg_elems, DMA_TO_DEVICE);
801
802 dma_async_issue_pending(host->dms->ch);
803
804 return 0;
805}
806
807static int dw_mci_edmac_init(struct dw_mci *host)
808{
809 /* Request external dma channel */
810 host->dms = kzalloc(sizeof(struct dw_mci_dma_slave), GFP_KERNEL);
811 if (!host->dms)
812 return -ENOMEM;
813
814 host->dms->ch = dma_request_slave_channel(host->dev, "rx-tx");
815 if (!host->dms->ch) {
Dan Carpenter4539d362015-10-22 22:53:46 +0300816 dev_err(host->dev, "Failed to get external DMA channel.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800817 kfree(host->dms);
818 host->dms = NULL;
819 return -ENXIO;
820 }
821
822 return 0;
823}
824
825static void dw_mci_edmac_exit(struct dw_mci *host)
826{
827 if (host->dms) {
828 if (host->dms->ch) {
829 dma_release_channel(host->dms->ch);
830 host->dms->ch = NULL;
831 }
832 kfree(host->dms);
833 host->dms = NULL;
834 }
835}
836
837static const struct dw_mci_dma_ops dw_mci_edmac_ops = {
838 .init = dw_mci_edmac_init,
839 .exit = dw_mci_edmac_exit,
840 .start = dw_mci_edmac_start_dma,
841 .stop = dw_mci_edmac_stop_dma,
842 .complete = dw_mci_dmac_complete_dma,
843 .cleanup = dw_mci_dma_cleanup,
844};
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900845
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900846static int dw_mci_pre_dma_transfer(struct dw_mci *host,
847 struct mmc_data *data,
848 bool next)
Will Newtonf95f3852011-01-02 01:11:59 -0500849{
850 struct scatterlist *sg;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900851 unsigned int i, sg_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500852
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900853 if (!next && data->host_cookie)
854 return data->host_cookie;
Will Newtonf95f3852011-01-02 01:11:59 -0500855
856 /*
857 * We don't do DMA on "complex" transfers, i.e. with
858 * non-word-aligned buffers or lengths. Also, we don't bother
859 * with all the DMA setup overhead for short transfers.
860 */
861 if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
862 return -EINVAL;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900863
Will Newtonf95f3852011-01-02 01:11:59 -0500864 if (data->blksz & 3)
865 return -EINVAL;
866
867 for_each_sg(data->sg, sg, data->sg_len, i) {
868 if (sg->offset & 3 || sg->length & 3)
869 return -EINVAL;
870 }
871
Thomas Abraham4a909202012-09-17 18:16:35 +0000872 sg_len = dma_map_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900873 data->sg,
874 data->sg_len,
875 dw_mci_get_dma_dir(data));
876 if (sg_len == 0)
877 return -EINVAL;
878
879 if (next)
880 data->host_cookie = sg_len;
881
882 return sg_len;
883}
884
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900885static void dw_mci_pre_req(struct mmc_host *mmc,
886 struct mmc_request *mrq,
887 bool is_first_req)
888{
889 struct dw_mci_slot *slot = mmc_priv(mmc);
890 struct mmc_data *data = mrq->data;
891
892 if (!slot->host->use_dma || !data)
893 return;
894
895 if (data->host_cookie) {
896 data->host_cookie = 0;
897 return;
898 }
899
900 if (dw_mci_pre_dma_transfer(slot->host, mrq->data, 1) < 0)
901 data->host_cookie = 0;
902}
903
904static void dw_mci_post_req(struct mmc_host *mmc,
905 struct mmc_request *mrq,
906 int err)
907{
908 struct dw_mci_slot *slot = mmc_priv(mmc);
909 struct mmc_data *data = mrq->data;
910
911 if (!slot->host->use_dma || !data)
912 return;
913
914 if (data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000915 dma_unmap_sg(slot->host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900916 data->sg,
917 data->sg_len,
918 dw_mci_get_dma_dir(data));
919 data->host_cookie = 0;
920}
921
Seungwon Jeon52426892013-08-31 00:13:42 +0900922static void dw_mci_adjust_fifoth(struct dw_mci *host, struct mmc_data *data)
923{
Seungwon Jeon52426892013-08-31 00:13:42 +0900924 unsigned int blksz = data->blksz;
925 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
926 u32 fifo_width = 1 << host->data_shift;
927 u32 blksz_depth = blksz / fifo_width, fifoth_val;
928 u32 msize = 0, rx_wmark = 1, tx_wmark, tx_wmark_invers;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800929 int idx = ARRAY_SIZE(mszs) - 1;
Seungwon Jeon52426892013-08-31 00:13:42 +0900930
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800931 /* pio should ship this scenario */
932 if (!host->use_dma)
933 return;
934
Seungwon Jeon52426892013-08-31 00:13:42 +0900935 tx_wmark = (host->fifo_depth) / 2;
936 tx_wmark_invers = host->fifo_depth - tx_wmark;
937
938 /*
939 * MSIZE is '1',
940 * if blksz is not a multiple of the FIFO width
941 */
942 if (blksz % fifo_width) {
943 msize = 0;
944 rx_wmark = 1;
945 goto done;
946 }
947
948 do {
949 if (!((blksz_depth % mszs[idx]) ||
950 (tx_wmark_invers % mszs[idx]))) {
951 msize = idx;
952 rx_wmark = mszs[idx] - 1;
953 break;
954 }
955 } while (--idx > 0);
956 /*
957 * If idx is '0', it won't be tried
958 * Thus, initial values are uesed
959 */
960done:
961 fifoth_val = SDMMC_SET_FIFOTH(msize, rx_wmark, tx_wmark);
962 mci_writel(host, FIFOTH, fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +0900963}
964
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +0900965static void dw_mci_ctrl_thld(struct dw_mci *host, struct mmc_data *data)
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900966{
967 unsigned int blksz = data->blksz;
968 u32 blksz_depth, fifo_depth;
969 u16 thld_size;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +0900970 u8 enable;
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900971
James Hogan66dfd102014-11-17 17:49:05 +0000972 /*
973 * CDTHRCTL doesn't exist prior to 240A (in fact that register offset is
974 * in the FIFO region, so we really shouldn't access it).
975 */
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +0900976 if (host->verid < DW_MMC_240A ||
977 (host->verid < DW_MMC_280A && data->flags & MMC_DATA_WRITE))
James Hogan66dfd102014-11-17 17:49:05 +0000978 return;
979
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +0900980 /*
981 * Card write Threshold is introduced since 2.80a
982 * It's used when HS400 mode is enabled.
983 */
984 if (data->flags & MMC_DATA_WRITE &&
985 !(host->timing != MMC_TIMING_MMC_HS400))
986 return;
987
988 if (data->flags & MMC_DATA_WRITE)
989 enable = SDMMC_CARD_WR_THR_EN;
990 else
991 enable = SDMMC_CARD_RD_THR_EN;
992
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900993 if (host->timing != MMC_TIMING_MMC_HS200 &&
994 host->timing != MMC_TIMING_UHS_SDR104)
995 goto disable;
996
997 blksz_depth = blksz / (1 << host->data_shift);
998 fifo_depth = host->fifo_depth;
999
1000 if (blksz_depth > fifo_depth)
1001 goto disable;
1002
1003 /*
1004 * If (blksz_depth) >= (fifo_depth >> 1), should be 'thld_size <= blksz'
1005 * If (blksz_depth) < (fifo_depth >> 1), should be thld_size = blksz
1006 * Currently just choose blksz.
1007 */
1008 thld_size = blksz;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001009 mci_writel(host, CDTHRCTL, SDMMC_SET_THLD(thld_size, enable));
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001010 return;
1011
1012disable:
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001013 mci_writel(host, CDTHRCTL, 0);
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001014}
1015
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001016static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
1017{
Doug Andersonf8c58c12014-12-02 15:42:47 -08001018 unsigned long irqflags;
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001019 int sg_len;
1020 u32 temp;
1021
1022 host->using_dma = 0;
1023
1024 /* If we don't have a channel, we can't do DMA */
1025 if (!host->use_dma)
1026 return -ENODEV;
1027
1028 sg_len = dw_mci_pre_dma_transfer(host, data, 0);
Seungwon Jeona99aa9b2012-04-10 09:53:32 +09001029 if (sg_len < 0) {
1030 host->dma_ops->stop(host);
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001031 return sg_len;
Seungwon Jeona99aa9b2012-04-10 09:53:32 +09001032 }
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001033
James Hogan03e8cb52011-06-29 09:28:43 +01001034 host->using_dma = 1;
1035
Shawn Lin3fc7eae2015-09-16 14:41:23 +08001036 if (host->use_dma == TRANS_MODE_IDMAC)
1037 dev_vdbg(host->dev,
1038 "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
1039 (unsigned long)host->sg_cpu,
1040 (unsigned long)host->sg_dma,
1041 sg_len);
Will Newtonf95f3852011-01-02 01:11:59 -05001042
Seungwon Jeon52426892013-08-31 00:13:42 +09001043 /*
1044 * Decide the MSIZE and RX/TX Watermark.
1045 * If current block size is same with previous size,
1046 * no need to update fifoth.
1047 */
1048 if (host->prev_blksz != data->blksz)
1049 dw_mci_adjust_fifoth(host, data);
1050
Will Newtonf95f3852011-01-02 01:11:59 -05001051 /* Enable the DMA interface */
1052 temp = mci_readl(host, CTRL);
1053 temp |= SDMMC_CTRL_DMA_ENABLE;
1054 mci_writel(host, CTRL, temp);
1055
1056 /* Disable RX/TX IRQs, let DMA handle it */
Doug Andersonf8c58c12014-12-02 15:42:47 -08001057 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001058 temp = mci_readl(host, INTMASK);
1059 temp &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
1060 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001061 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001062
Shawn Lin3fc7eae2015-09-16 14:41:23 +08001063 if (host->dma_ops->start(host, sg_len)) {
Shawn Lind12d0cb2016-09-02 12:14:38 +08001064 /* We can't do DMA, try PIO for this one */
1065 dev_dbg(host->dev,
1066 "%s: fall back to PIO mode for current transfer\n",
1067 __func__);
Shawn Lin3fc7eae2015-09-16 14:41:23 +08001068 return -ENODEV;
1069 }
Will Newtonf95f3852011-01-02 01:11:59 -05001070
1071 return 0;
1072}
1073
1074static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
1075{
Doug Andersonf8c58c12014-12-02 15:42:47 -08001076 unsigned long irqflags;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001077 int flags = SG_MITER_ATOMIC;
Will Newtonf95f3852011-01-02 01:11:59 -05001078 u32 temp;
1079
1080 data->error = -EINPROGRESS;
1081
1082 WARN_ON(host->data);
1083 host->sg = NULL;
1084 host->data = data;
1085
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001086 if (data->flags & MMC_DATA_READ)
James Hogan55c5efbc2011-06-29 09:29:58 +01001087 host->dir_status = DW_MCI_RECV_STATUS;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001088 else
James Hogan55c5efbc2011-06-29 09:29:58 +01001089 host->dir_status = DW_MCI_SEND_STATUS;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001090
1091 dw_mci_ctrl_thld(host, data);
James Hogan55c5efbc2011-06-29 09:29:58 +01001092
Will Newtonf95f3852011-01-02 01:11:59 -05001093 if (dw_mci_submit_data_dma(host, data)) {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001094 if (host->data->flags & MMC_DATA_READ)
1095 flags |= SG_MITER_TO_SG;
1096 else
1097 flags |= SG_MITER_FROM_SG;
1098
1099 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001100 host->sg = data->sg;
James Hogan34b664a2011-06-24 13:57:56 +01001101 host->part_buf_start = 0;
1102 host->part_buf_count = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001103
James Hoganb40af3a2011-06-24 13:54:06 +01001104 mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001105
1106 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001107 temp = mci_readl(host, INTMASK);
1108 temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
1109 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001110 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001111
1112 temp = mci_readl(host, CTRL);
1113 temp &= ~SDMMC_CTRL_DMA_ENABLE;
1114 mci_writel(host, CTRL, temp);
Seungwon Jeon52426892013-08-31 00:13:42 +09001115
1116 /*
1117 * Use the initial fifoth_val for PIO mode.
1118 * If next issued data may be transfered by DMA mode,
1119 * prev_blksz should be invalidated.
1120 */
1121 mci_writel(host, FIFOTH, host->fifoth_val);
1122 host->prev_blksz = 0;
1123 } else {
1124 /*
1125 * Keep the current block size.
1126 * It will be used to decide whether to update
1127 * fifoth register next time.
1128 */
1129 host->prev_blksz = data->blksz;
Will Newtonf95f3852011-01-02 01:11:59 -05001130 }
1131}
1132
1133static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
1134{
1135 struct dw_mci *host = slot->host;
1136 unsigned long timeout = jiffies + msecs_to_jiffies(500);
1137 unsigned int cmd_status = 0;
1138
1139 mci_writel(host, CMDARG, arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001140 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -08001141 dw_mci_wait_while_busy(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001142 mci_writel(host, CMD, SDMMC_CMD_START | cmd);
1143
1144 while (time_before(jiffies, timeout)) {
1145 cmd_status = mci_readl(host, CMD);
1146 if (!(cmd_status & SDMMC_CMD_START))
1147 return;
1148 }
1149 dev_err(&slot->mmc->class_dev,
1150 "Timeout sending command (cmd %#x arg %#x status %#x)\n",
1151 cmd, arg, cmd_status);
1152}
1153
Abhilash Kesavanab269122012-11-19 10:26:21 +05301154static void dw_mci_setup_bus(struct dw_mci_slot *slot, bool force_clkinit)
Will Newtonf95f3852011-01-02 01:11:59 -05001155{
1156 struct dw_mci *host = slot->host;
Doug Andersonfdf492a2013-08-31 00:11:43 +09001157 unsigned int clock = slot->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001158 u32 div;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001159 u32 clk_en_a;
Doug Anderson01730552014-08-22 19:17:51 +05301160 u32 sdmmc_cmd_bits = SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT;
1161
1162 /* We must continue to set bit 28 in CMD until the change is complete */
1163 if (host->state == STATE_WAITING_CMD11_DONE)
1164 sdmmc_cmd_bits |= SDMMC_CMD_VOLT_SWITCH;
Will Newtonf95f3852011-01-02 01:11:59 -05001165
Doug Andersonfdf492a2013-08-31 00:11:43 +09001166 if (!clock) {
1167 mci_writel(host, CLKENA, 0);
Doug Anderson01730552014-08-22 19:17:51 +05301168 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Doug Andersonfdf492a2013-08-31 00:11:43 +09001169 } else if (clock != host->current_speed || force_clkinit) {
1170 div = host->bus_hz / clock;
1171 if (host->bus_hz % clock && host->bus_hz > clock)
Will Newtonf95f3852011-01-02 01:11:59 -05001172 /*
1173 * move the + 1 after the divide to prevent
1174 * over-clocking the card.
1175 */
Seungwon Jeone4199902012-05-22 13:01:21 +09001176 div += 1;
1177
Doug Andersonfdf492a2013-08-31 00:11:43 +09001178 div = (host->bus_hz != clock) ? DIV_ROUND_UP(div, 2) : 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001179
Jaehoon Chung005d6752016-09-22 14:12:00 +09001180 if (clock != slot->__clk_old || force_clkinit)
1181 dev_info(&slot->mmc->class_dev,
1182 "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ div = %d)\n",
1183 slot->id, host->bus_hz, clock,
1184 div ? ((host->bus_hz / div) >> 1) :
1185 host->bus_hz, div);
Will Newtonf95f3852011-01-02 01:11:59 -05001186
1187 /* disable clock */
1188 mci_writel(host, CLKENA, 0);
1189 mci_writel(host, CLKSRC, 0);
1190
1191 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301192 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001193
1194 /* set clock to desired speed */
1195 mci_writel(host, CLKDIV, div);
1196
1197 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301198 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001199
Doug Anderson9623b5b2012-07-25 08:33:17 -07001200 /* enable clock; only low power if no SDIO */
1201 clk_en_a = SDMMC_CLKEN_ENABLE << slot->id;
Doug Andersonb24c8b22014-12-02 15:42:46 -08001202 if (!test_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags))
Doug Anderson9623b5b2012-07-25 08:33:17 -07001203 clk_en_a |= SDMMC_CLKEN_LOW_PWR << slot->id;
1204 mci_writel(host, CLKENA, clk_en_a);
Will Newtonf95f3852011-01-02 01:11:59 -05001205
1206 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301207 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Jaehoon Chung005d6752016-09-22 14:12:00 +09001208
1209 /* keep the last clock value that was requested from core */
1210 slot->__clk_old = clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001211 }
1212
Doug Andersonfdf492a2013-08-31 00:11:43 +09001213 host->current_speed = clock;
1214
Will Newtonf95f3852011-01-02 01:11:59 -05001215 /* Set the current slot bus width */
Seungwon Jeon1d56c452011-06-20 17:23:53 +09001216 mci_writel(host, CTYPE, (slot->ctype << slot->id));
Will Newtonf95f3852011-01-02 01:11:59 -05001217}
1218
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001219static void __dw_mci_start_request(struct dw_mci *host,
1220 struct dw_mci_slot *slot,
1221 struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001222{
1223 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001224 struct mmc_data *data;
1225 u32 cmdflags;
1226
1227 mrq = slot->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001228
Will Newtonf95f3852011-01-02 01:11:59 -05001229 host->cur_slot = slot;
1230 host->mrq = mrq;
1231
1232 host->pending_events = 0;
1233 host->completed_events = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001234 host->cmd_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001235 host->data_status = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001236 host->dir_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001237
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001238 data = cmd->data;
Will Newtonf95f3852011-01-02 01:11:59 -05001239 if (data) {
Jaehoon Chungf16afa82014-03-03 11:36:45 +09001240 mci_writel(host, TMOUT, 0xFFFFFFFF);
Will Newtonf95f3852011-01-02 01:11:59 -05001241 mci_writel(host, BYTCNT, data->blksz*data->blocks);
1242 mci_writel(host, BLKSIZ, data->blksz);
1243 }
1244
Will Newtonf95f3852011-01-02 01:11:59 -05001245 cmdflags = dw_mci_prepare_command(slot->mmc, cmd);
1246
1247 /* this is the first command, send the initialization clock */
1248 if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
1249 cmdflags |= SDMMC_CMD_INIT;
1250
1251 if (data) {
1252 dw_mci_submit_data(host, data);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001253 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05001254 }
1255
1256 dw_mci_start_command(host, cmd, cmdflags);
1257
Doug Anderson5c935162015-03-09 16:18:21 -07001258 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
Doug Anderson49ba0302015-04-03 11:13:07 -07001259 unsigned long irqflags;
1260
Doug Anderson5c935162015-03-09 16:18:21 -07001261 /*
Doug Anderson8886a6f2015-04-03 11:13:05 -07001262 * Databook says to fail after 2ms w/ no response, but evidence
1263 * shows that sometimes the cmd11 interrupt takes over 130ms.
1264 * We'll set to 500ms, plus an extra jiffy just in case jiffies
1265 * is just about to roll over.
Doug Anderson49ba0302015-04-03 11:13:07 -07001266 *
1267 * We do this whole thing under spinlock and only if the
1268 * command hasn't already completed (indicating the the irq
1269 * already ran so we don't want the timeout).
Doug Anderson5c935162015-03-09 16:18:21 -07001270 */
Doug Anderson49ba0302015-04-03 11:13:07 -07001271 spin_lock_irqsave(&host->irq_lock, irqflags);
1272 if (!test_bit(EVENT_CMD_COMPLETE, &host->pending_events))
1273 mod_timer(&host->cmd11_timer,
1274 jiffies + msecs_to_jiffies(500) + 1);
1275 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Doug Anderson5c935162015-03-09 16:18:21 -07001276 }
1277
Will Newtonf95f3852011-01-02 01:11:59 -05001278 if (mrq->stop)
1279 host->stop_cmdr = dw_mci_prepare_command(slot->mmc, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001280 else
1281 host->stop_cmdr = dw_mci_prep_stop_abort(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001282}
1283
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001284static void dw_mci_start_request(struct dw_mci *host,
1285 struct dw_mci_slot *slot)
1286{
1287 struct mmc_request *mrq = slot->mrq;
1288 struct mmc_command *cmd;
1289
1290 cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
1291 __dw_mci_start_request(host, slot, cmd);
1292}
1293
James Hogan7456caa2011-06-24 13:55:10 +01001294/* must be called with host->lock held */
Will Newtonf95f3852011-01-02 01:11:59 -05001295static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
1296 struct mmc_request *mrq)
1297{
1298 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1299 host->state);
1300
Will Newtonf95f3852011-01-02 01:11:59 -05001301 slot->mrq = mrq;
1302
Doug Anderson01730552014-08-22 19:17:51 +05301303 if (host->state == STATE_WAITING_CMD11_DONE) {
1304 dev_warn(&slot->mmc->class_dev,
1305 "Voltage change didn't complete\n");
1306 /*
1307 * this case isn't expected to happen, so we can
1308 * either crash here or just try to continue on
1309 * in the closest possible state
1310 */
1311 host->state = STATE_IDLE;
1312 }
1313
Will Newtonf95f3852011-01-02 01:11:59 -05001314 if (host->state == STATE_IDLE) {
1315 host->state = STATE_SENDING_CMD;
1316 dw_mci_start_request(host, slot);
1317 } else {
1318 list_add_tail(&slot->queue_node, &host->queue);
1319 }
Will Newtonf95f3852011-01-02 01:11:59 -05001320}
1321
1322static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1323{
1324 struct dw_mci_slot *slot = mmc_priv(mmc);
1325 struct dw_mci *host = slot->host;
1326
1327 WARN_ON(slot->mrq);
1328
James Hogan7456caa2011-06-24 13:55:10 +01001329 /*
1330 * The check for card presence and queueing of the request must be
1331 * atomic, otherwise the card could be removed in between and the
1332 * request wouldn't fail until another card was inserted.
1333 */
James Hogan7456caa2011-06-24 13:55:10 +01001334
Shawn Lin56f69112016-05-27 14:37:05 +08001335 if (!dw_mci_get_cd(mmc)) {
Will Newtonf95f3852011-01-02 01:11:59 -05001336 mrq->cmd->error = -ENOMEDIUM;
1337 mmc_request_done(mmc, mrq);
1338 return;
1339 }
1340
Shawn Lin56f69112016-05-27 14:37:05 +08001341 spin_lock_bh(&host->lock);
1342
Will Newtonf95f3852011-01-02 01:11:59 -05001343 dw_mci_queue_request(host, slot, mrq);
James Hogan7456caa2011-06-24 13:55:10 +01001344
1345 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001346}
1347
1348static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1349{
1350 struct dw_mci_slot *slot = mmc_priv(mmc);
Arnd Bergmanne95baf12012-11-08 14:26:11 +00001351 const struct dw_mci_drv_data *drv_data = slot->host->drv_data;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001352 u32 regs;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301353 int ret;
Will Newtonf95f3852011-01-02 01:11:59 -05001354
Will Newtonf95f3852011-01-02 01:11:59 -05001355 switch (ios->bus_width) {
Will Newtonf95f3852011-01-02 01:11:59 -05001356 case MMC_BUS_WIDTH_4:
1357 slot->ctype = SDMMC_CTYPE_4BIT;
1358 break;
Jaehoon Chungc9b2a062011-02-17 16:12:38 +09001359 case MMC_BUS_WIDTH_8:
1360 slot->ctype = SDMMC_CTYPE_8BIT;
1361 break;
Jaehoon Chungb2f7cb42012-11-08 17:35:31 +09001362 default:
1363 /* set default 1 bit mode */
1364 slot->ctype = SDMMC_CTYPE_1BIT;
Will Newtonf95f3852011-01-02 01:11:59 -05001365 }
1366
Seungwon Jeon3f514292012-01-02 16:00:02 +09001367 regs = mci_readl(slot->host, UHS_REG);
1368
Jaehoon Chung41babf72011-02-24 13:46:11 +09001369 /* DDR mode set */
Seungwon Jeon80113132015-01-29 08:11:57 +05301370 if (ios->timing == MMC_TIMING_MMC_DDR52 ||
Jaehoon Chung7cc8d582015-10-21 19:49:42 +09001371 ios->timing == MMC_TIMING_UHS_DDR50 ||
Seungwon Jeon80113132015-01-29 08:11:57 +05301372 ios->timing == MMC_TIMING_MMC_HS400)
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001373 regs |= ((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001374 else
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001375 regs &= ~((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001376
1377 mci_writel(slot->host, UHS_REG, regs);
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001378 slot->host->timing = ios->timing;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001379
Doug Andersonfdf492a2013-08-31 00:11:43 +09001380 /*
1381 * Use mirror of ios->clock to prevent race with mmc
1382 * core ios update when finding the minimum.
1383 */
1384 slot->clock = ios->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001385
James Hogancb27a842012-10-16 09:43:08 +01001386 if (drv_data && drv_data->set_ios)
1387 drv_data->set_ios(slot->host, ios);
Thomas Abraham800d78b2012-09-17 18:16:42 +00001388
Will Newtonf95f3852011-01-02 01:11:59 -05001389 switch (ios->power_mode) {
1390 case MMC_POWER_UP:
Yuvaraj CD51da2242014-08-22 19:17:50 +05301391 if (!IS_ERR(mmc->supply.vmmc)) {
1392 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1393 ios->vdd);
1394 if (ret) {
1395 dev_err(slot->host->dev,
1396 "failed to enable vmmc regulator\n");
1397 /*return, if failed turn on vmmc*/
1398 return;
1399 }
1400 }
Doug Anderson29d0d162015-01-13 15:58:44 -08001401 set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
1402 regs = mci_readl(slot->host, PWREN);
1403 regs |= (1 << slot->id);
1404 mci_writel(slot->host, PWREN, regs);
1405 break;
1406 case MMC_POWER_ON:
Doug Andersond1f1dd82015-02-20 10:57:19 -08001407 if (!slot->host->vqmmc_enabled) {
1408 if (!IS_ERR(mmc->supply.vqmmc)) {
1409 ret = regulator_enable(mmc->supply.vqmmc);
1410 if (ret < 0)
1411 dev_err(slot->host->dev,
1412 "failed to enable vqmmc\n");
1413 else
1414 slot->host->vqmmc_enabled = true;
1415
1416 } else {
1417 /* Keep track so we don't reset again */
Yuvaraj CD51da2242014-08-22 19:17:50 +05301418 slot->host->vqmmc_enabled = true;
Doug Andersond1f1dd82015-02-20 10:57:19 -08001419 }
1420
1421 /* Reset our state machine after powering on */
1422 dw_mci_ctrl_reset(slot->host,
1423 SDMMC_CTRL_ALL_RESET_FLAGS);
Yuvaraj CD51da2242014-08-22 19:17:50 +05301424 }
Doug Anderson655babb2015-02-20 10:57:18 -08001425
1426 /* Adjust clock / bus width after power is up */
1427 dw_mci_setup_bus(slot, false);
1428
James Hogane6f34e22013-03-12 10:43:32 +00001429 break;
1430 case MMC_POWER_OFF:
Doug Anderson655babb2015-02-20 10:57:18 -08001431 /* Turn clock off before power goes down */
1432 dw_mci_setup_bus(slot, false);
1433
Yuvaraj CD51da2242014-08-22 19:17:50 +05301434 if (!IS_ERR(mmc->supply.vmmc))
1435 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1436
Doug Andersond1f1dd82015-02-20 10:57:19 -08001437 if (!IS_ERR(mmc->supply.vqmmc) && slot->host->vqmmc_enabled)
Yuvaraj CD51da2242014-08-22 19:17:50 +05301438 regulator_disable(mmc->supply.vqmmc);
Doug Andersond1f1dd82015-02-20 10:57:19 -08001439 slot->host->vqmmc_enabled = false;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301440
Jaehoon Chung4366dcc2013-03-26 21:36:14 +09001441 regs = mci_readl(slot->host, PWREN);
1442 regs &= ~(1 << slot->id);
1443 mci_writel(slot->host, PWREN, regs);
Will Newtonf95f3852011-01-02 01:11:59 -05001444 break;
1445 default:
1446 break;
1447 }
Doug Anderson655babb2015-02-20 10:57:18 -08001448
1449 if (slot->host->state == STATE_WAITING_CMD11_DONE && ios->clock != 0)
1450 slot->host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001451}
1452
Doug Anderson01730552014-08-22 19:17:51 +05301453static int dw_mci_card_busy(struct mmc_host *mmc)
1454{
1455 struct dw_mci_slot *slot = mmc_priv(mmc);
1456 u32 status;
1457
1458 /*
1459 * Check the busy bit which is low when DAT[3:0]
1460 * (the data lines) are 0000
1461 */
1462 status = mci_readl(slot->host, STATUS);
1463
1464 return !!(status & SDMMC_STATUS_BUSY);
1465}
1466
1467static int dw_mci_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
1468{
1469 struct dw_mci_slot *slot = mmc_priv(mmc);
1470 struct dw_mci *host = slot->host;
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001471 const struct dw_mci_drv_data *drv_data = host->drv_data;
Doug Anderson01730552014-08-22 19:17:51 +05301472 u32 uhs;
1473 u32 v18 = SDMMC_UHS_18V << slot->id;
Doug Anderson01730552014-08-22 19:17:51 +05301474 int ret;
1475
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001476 if (drv_data && drv_data->switch_voltage)
1477 return drv_data->switch_voltage(mmc, ios);
1478
Doug Anderson01730552014-08-22 19:17:51 +05301479 /*
1480 * Program the voltage. Note that some instances of dw_mmc may use
1481 * the UHS_REG for this. For other instances (like exynos) the UHS_REG
1482 * does no harm but you need to set the regulator directly. Try both.
1483 */
1484 uhs = mci_readl(host, UHS_REG);
Douglas Andersone0848f52015-10-12 14:48:26 +02001485 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
Doug Anderson01730552014-08-22 19:17:51 +05301486 uhs &= ~v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001487 else
Doug Anderson01730552014-08-22 19:17:51 +05301488 uhs |= v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001489
Doug Anderson01730552014-08-22 19:17:51 +05301490 if (!IS_ERR(mmc->supply.vqmmc)) {
Douglas Andersone0848f52015-10-12 14:48:26 +02001491 ret = mmc_regulator_set_vqmmc(mmc, ios);
Doug Anderson01730552014-08-22 19:17:51 +05301492
1493 if (ret) {
Doug Andersonb19caf32014-10-10 21:16:16 -07001494 dev_dbg(&mmc->class_dev,
Douglas Andersone0848f52015-10-12 14:48:26 +02001495 "Regulator set error %d - %s V\n",
1496 ret, uhs & v18 ? "1.8" : "3.3");
Doug Anderson01730552014-08-22 19:17:51 +05301497 return ret;
1498 }
1499 }
1500 mci_writel(host, UHS_REG, uhs);
1501
1502 return 0;
1503}
1504
Will Newtonf95f3852011-01-02 01:11:59 -05001505static int dw_mci_get_ro(struct mmc_host *mmc)
1506{
1507 int read_only;
1508 struct dw_mci_slot *slot = mmc_priv(mmc);
Jaehoon Chung9795a842014-03-03 11:36:46 +09001509 int gpio_ro = mmc_gpio_get_ro(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001510
1511 /* Use platform get_ro function, else try on board write protect */
Arnd Bergmann287980e2016-05-27 23:23:25 +02001512 if (gpio_ro >= 0)
Jaehoon Chung9795a842014-03-03 11:36:46 +09001513 read_only = gpio_ro;
Will Newtonf95f3852011-01-02 01:11:59 -05001514 else
1515 read_only =
1516 mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;
1517
1518 dev_dbg(&mmc->class_dev, "card is %s\n",
1519 read_only ? "read-only" : "read-write");
1520
1521 return read_only;
1522}
1523
1524static int dw_mci_get_cd(struct mmc_host *mmc)
1525{
1526 int present;
1527 struct dw_mci_slot *slot = mmc_priv(mmc);
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001528 struct dw_mci *host = slot->host;
1529 int gpio_cd = mmc_gpio_get_cd(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001530
1531 /* Use platform get_cd function, else try onboard card detect */
Jaehoon Chung860951c2016-06-21 10:13:26 +09001532 if ((mmc->caps & MMC_CAP_NEEDS_POLL) || !mmc_card_is_removable(mmc))
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09001533 present = 1;
Arnd Bergmann287980e2016-05-27 23:23:25 +02001534 else if (gpio_cd >= 0)
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001535 present = gpio_cd;
Will Newtonf95f3852011-01-02 01:11:59 -05001536 else
1537 present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
1538 == 0 ? 1 : 0;
1539
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001540 spin_lock_bh(&host->lock);
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001541 if (present) {
1542 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001543 dev_dbg(&mmc->class_dev, "card is present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001544 } else {
1545 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001546 dev_dbg(&mmc->class_dev, "card is not present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001547 }
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001548 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001549
1550 return present;
1551}
1552
Shawn Lin935a6652016-01-14 09:08:02 +08001553static void dw_mci_hw_reset(struct mmc_host *mmc)
1554{
1555 struct dw_mci_slot *slot = mmc_priv(mmc);
1556 struct dw_mci *host = slot->host;
1557 int reset;
1558
1559 if (host->use_dma == TRANS_MODE_IDMAC)
1560 dw_mci_idmac_reset(host);
1561
1562 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET |
1563 SDMMC_CTRL_FIFO_RESET))
1564 return;
1565
1566 /*
1567 * According to eMMC spec, card reset procedure:
1568 * tRstW >= 1us: RST_n pulse width
1569 * tRSCA >= 200us: RST_n to Command time
1570 * tRSTH >= 1us: RST_n high period
1571 */
1572 reset = mci_readl(host, RST_N);
1573 reset &= ~(SDMMC_RST_HWACTIVE << slot->id);
1574 mci_writel(host, RST_N, reset);
1575 usleep_range(1, 2);
1576 reset |= SDMMC_RST_HWACTIVE << slot->id;
1577 mci_writel(host, RST_N, reset);
1578 usleep_range(200, 300);
1579}
1580
Doug Andersonb24c8b22014-12-02 15:42:46 -08001581static void dw_mci_init_card(struct mmc_host *mmc, struct mmc_card *card)
Doug Anderson9623b5b2012-07-25 08:33:17 -07001582{
Doug Andersonb24c8b22014-12-02 15:42:46 -08001583 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson9623b5b2012-07-25 08:33:17 -07001584 struct dw_mci *host = slot->host;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001585
Doug Andersonb24c8b22014-12-02 15:42:46 -08001586 /*
1587 * Low power mode will stop the card clock when idle. According to the
1588 * description of the CLKENA register we should disable low power mode
1589 * for SDIO cards if we need SDIO interrupts to work.
1590 */
1591 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1592 const u32 clken_low_pwr = SDMMC_CLKEN_LOW_PWR << slot->id;
1593 u32 clk_en_a_old;
1594 u32 clk_en_a;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001595
Doug Andersonb24c8b22014-12-02 15:42:46 -08001596 clk_en_a_old = mci_readl(host, CLKENA);
1597
1598 if (card->type == MMC_TYPE_SDIO ||
1599 card->type == MMC_TYPE_SD_COMBO) {
1600 set_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1601 clk_en_a = clk_en_a_old & ~clken_low_pwr;
1602 } else {
1603 clear_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1604 clk_en_a = clk_en_a_old | clken_low_pwr;
1605 }
1606
1607 if (clk_en_a != clk_en_a_old) {
1608 mci_writel(host, CLKENA, clk_en_a);
1609 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
1610 SDMMC_CMD_PRV_DAT_WAIT, 0);
1611 }
Doug Anderson9623b5b2012-07-25 08:33:17 -07001612 }
1613}
1614
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301615static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
1616{
1617 struct dw_mci_slot *slot = mmc_priv(mmc);
1618 struct dw_mci *host = slot->host;
Doug Andersonf8c58c12014-12-02 15:42:47 -08001619 unsigned long irqflags;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301620 u32 int_mask;
1621
Doug Andersonf8c58c12014-12-02 15:42:47 -08001622 spin_lock_irqsave(&host->irq_lock, irqflags);
1623
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301624 /* Enable/disable Slot Specific SDIO interrupt */
1625 int_mask = mci_readl(host, INTMASK);
Doug Andersonb24c8b22014-12-02 15:42:46 -08001626 if (enb)
1627 int_mask |= SDMMC_INT_SDIO(slot->sdio_id);
1628 else
1629 int_mask &= ~SDMMC_INT_SDIO(slot->sdio_id);
1630 mci_writel(host, INTMASK, int_mask);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001631
1632 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301633}
1634
Seungwon Jeon0976f162013-08-31 00:12:42 +09001635static int dw_mci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1636{
1637 struct dw_mci_slot *slot = mmc_priv(mmc);
1638 struct dw_mci *host = slot->host;
1639 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001640 int err = -EINVAL;
Seungwon Jeon0976f162013-08-31 00:12:42 +09001641
Seungwon Jeon0976f162013-08-31 00:12:42 +09001642 if (drv_data && drv_data->execute_tuning)
Chaotian Jing9979dbe2015-10-27 14:24:28 +08001643 err = drv_data->execute_tuning(slot, opcode);
Seungwon Jeon0976f162013-08-31 00:12:42 +09001644 return err;
1645}
1646
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001647static int dw_mci_prepare_hs400_tuning(struct mmc_host *mmc,
1648 struct mmc_ios *ios)
Seungwon Jeon80113132015-01-29 08:11:57 +05301649{
1650 struct dw_mci_slot *slot = mmc_priv(mmc);
1651 struct dw_mci *host = slot->host;
1652 const struct dw_mci_drv_data *drv_data = host->drv_data;
1653
1654 if (drv_data && drv_data->prepare_hs400_tuning)
1655 return drv_data->prepare_hs400_tuning(host, ios);
1656
1657 return 0;
1658}
1659
Will Newtonf95f3852011-01-02 01:11:59 -05001660static const struct mmc_host_ops dw_mci_ops = {
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301661 .request = dw_mci_request,
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001662 .pre_req = dw_mci_pre_req,
1663 .post_req = dw_mci_post_req,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301664 .set_ios = dw_mci_set_ios,
1665 .get_ro = dw_mci_get_ro,
1666 .get_cd = dw_mci_get_cd,
Shawn Lin935a6652016-01-14 09:08:02 +08001667 .hw_reset = dw_mci_hw_reset,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301668 .enable_sdio_irq = dw_mci_enable_sdio_irq,
Seungwon Jeon0976f162013-08-31 00:12:42 +09001669 .execute_tuning = dw_mci_execute_tuning,
Doug Anderson01730552014-08-22 19:17:51 +05301670 .card_busy = dw_mci_card_busy,
1671 .start_signal_voltage_switch = dw_mci_switch_voltage,
Doug Andersonb24c8b22014-12-02 15:42:46 -08001672 .init_card = dw_mci_init_card,
Seungwon Jeon80113132015-01-29 08:11:57 +05301673 .prepare_hs400_tuning = dw_mci_prepare_hs400_tuning,
Will Newtonf95f3852011-01-02 01:11:59 -05001674};
1675
1676static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
1677 __releases(&host->lock)
1678 __acquires(&host->lock)
1679{
1680 struct dw_mci_slot *slot;
1681 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1682
1683 WARN_ON(host->cmd || host->data);
1684
1685 host->cur_slot->mrq = NULL;
1686 host->mrq = NULL;
1687 if (!list_empty(&host->queue)) {
1688 slot = list_entry(host->queue.next,
1689 struct dw_mci_slot, queue_node);
1690 list_del(&slot->queue_node);
Thomas Abraham4a909202012-09-17 18:16:35 +00001691 dev_vdbg(host->dev, "list not empty: %s is next\n",
Will Newtonf95f3852011-01-02 01:11:59 -05001692 mmc_hostname(slot->mmc));
1693 host->state = STATE_SENDING_CMD;
1694 dw_mci_start_request(host, slot);
1695 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00001696 dev_vdbg(host->dev, "list empty\n");
Doug Anderson01730552014-08-22 19:17:51 +05301697
1698 if (host->state == STATE_SENDING_CMD11)
1699 host->state = STATE_WAITING_CMD11_DONE;
1700 else
1701 host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001702 }
1703
1704 spin_unlock(&host->lock);
1705 mmc_request_done(prev_mmc, mrq);
1706 spin_lock(&host->lock);
1707}
1708
Seungwon Jeone352c812013-08-31 00:14:17 +09001709static int dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001710{
1711 u32 status = host->cmd_status;
1712
1713 host->cmd_status = 0;
1714
1715 /* Read the response from the card (up to 16 bytes) */
1716 if (cmd->flags & MMC_RSP_PRESENT) {
1717 if (cmd->flags & MMC_RSP_136) {
1718 cmd->resp[3] = mci_readl(host, RESP0);
1719 cmd->resp[2] = mci_readl(host, RESP1);
1720 cmd->resp[1] = mci_readl(host, RESP2);
1721 cmd->resp[0] = mci_readl(host, RESP3);
1722 } else {
1723 cmd->resp[0] = mci_readl(host, RESP0);
1724 cmd->resp[1] = 0;
1725 cmd->resp[2] = 0;
1726 cmd->resp[3] = 0;
1727 }
1728 }
1729
1730 if (status & SDMMC_INT_RTO)
1731 cmd->error = -ETIMEDOUT;
1732 else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
1733 cmd->error = -EILSEQ;
1734 else if (status & SDMMC_INT_RESP_ERR)
1735 cmd->error = -EIO;
1736 else
1737 cmd->error = 0;
1738
Seungwon Jeone352c812013-08-31 00:14:17 +09001739 return cmd->error;
1740}
1741
1742static int dw_mci_data_complete(struct dw_mci *host, struct mmc_data *data)
1743{
Seungwon Jeon31bff452013-08-31 00:14:23 +09001744 u32 status = host->data_status;
Seungwon Jeone352c812013-08-31 00:14:17 +09001745
1746 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1747 if (status & SDMMC_INT_DRTO) {
1748 data->error = -ETIMEDOUT;
1749 } else if (status & SDMMC_INT_DCRC) {
1750 data->error = -EILSEQ;
1751 } else if (status & SDMMC_INT_EBE) {
1752 if (host->dir_status ==
1753 DW_MCI_SEND_STATUS) {
1754 /*
1755 * No data CRC status was returned.
1756 * The number of bytes transferred
1757 * will be exaggerated in PIO mode.
1758 */
1759 data->bytes_xfered = 0;
1760 data->error = -ETIMEDOUT;
1761 } else if (host->dir_status ==
1762 DW_MCI_RECV_STATUS) {
Shawn Line7a1dec2016-08-22 10:57:16 +08001763 data->error = -EILSEQ;
Seungwon Jeone352c812013-08-31 00:14:17 +09001764 }
1765 } else {
1766 /* SDMMC_INT_SBE is included */
Shawn Line7a1dec2016-08-22 10:57:16 +08001767 data->error = -EILSEQ;
Seungwon Jeone352c812013-08-31 00:14:17 +09001768 }
1769
Doug Andersone6cc0122014-04-22 16:51:21 -07001770 dev_dbg(host->dev, "data error, status 0x%08x\n", status);
Seungwon Jeone352c812013-08-31 00:14:17 +09001771
1772 /*
1773 * After an error, there may be data lingering
Seungwon Jeon31bff452013-08-31 00:14:23 +09001774 * in the FIFO
Seungwon Jeone352c812013-08-31 00:14:17 +09001775 */
Sonny Rao3a33a942014-08-04 18:19:50 -07001776 dw_mci_reset(host);
Seungwon Jeone352c812013-08-31 00:14:17 +09001777 } else {
1778 data->bytes_xfered = data->blocks * data->blksz;
1779 data->error = 0;
1780 }
1781
1782 return data->error;
Will Newtonf95f3852011-01-02 01:11:59 -05001783}
1784
Addy Ke57e10482015-08-11 01:27:18 +09001785static void dw_mci_set_drto(struct dw_mci *host)
1786{
1787 unsigned int drto_clks;
1788 unsigned int drto_ms;
1789
1790 drto_clks = mci_readl(host, TMOUT) >> 8;
1791 drto_ms = DIV_ROUND_UP(drto_clks, host->bus_hz / 1000);
1792
1793 /* add a bit spare time */
1794 drto_ms += 10;
1795
1796 mod_timer(&host->dto_timer, jiffies + msecs_to_jiffies(drto_ms));
1797}
1798
Will Newtonf95f3852011-01-02 01:11:59 -05001799static void dw_mci_tasklet_func(unsigned long priv)
1800{
1801 struct dw_mci *host = (struct dw_mci *)priv;
1802 struct mmc_data *data;
1803 struct mmc_command *cmd;
Seungwon Jeone352c812013-08-31 00:14:17 +09001804 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001805 enum dw_mci_state state;
1806 enum dw_mci_state prev_state;
Seungwon Jeone352c812013-08-31 00:14:17 +09001807 unsigned int err;
Will Newtonf95f3852011-01-02 01:11:59 -05001808
1809 spin_lock(&host->lock);
1810
1811 state = host->state;
1812 data = host->data;
Seungwon Jeone352c812013-08-31 00:14:17 +09001813 mrq = host->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001814
1815 do {
1816 prev_state = state;
1817
1818 switch (state) {
1819 case STATE_IDLE:
Doug Anderson01730552014-08-22 19:17:51 +05301820 case STATE_WAITING_CMD11_DONE:
Will Newtonf95f3852011-01-02 01:11:59 -05001821 break;
1822
Doug Anderson01730552014-08-22 19:17:51 +05301823 case STATE_SENDING_CMD11:
Will Newtonf95f3852011-01-02 01:11:59 -05001824 case STATE_SENDING_CMD:
1825 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1826 &host->pending_events))
1827 break;
1828
1829 cmd = host->cmd;
1830 host->cmd = NULL;
1831 set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001832 err = dw_mci_command_complete(host, cmd);
1833 if (cmd == mrq->sbc && !err) {
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001834 prev_state = state = STATE_SENDING_CMD;
1835 __dw_mci_start_request(host, host->cur_slot,
Seungwon Jeone352c812013-08-31 00:14:17 +09001836 mrq->cmd);
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001837 goto unlock;
1838 }
1839
Seungwon Jeone352c812013-08-31 00:14:17 +09001840 if (cmd->data && err) {
Doug Anderson46d17952016-04-26 10:03:58 +02001841 /*
1842 * During UHS tuning sequence, sending the stop
1843 * command after the response CRC error would
1844 * throw the system into a confused state
1845 * causing all future tuning phases to report
1846 * failure.
1847 *
1848 * In such case controller will move into a data
1849 * transfer state after a response error or
1850 * response CRC error. Let's let that finish
1851 * before trying to send a stop, so we'll go to
1852 * STATE_SENDING_DATA.
1853 *
1854 * Although letting the data transfer take place
1855 * will waste a bit of time (we already know
1856 * the command was bad), it can't cause any
1857 * errors since it's possible it would have
1858 * taken place anyway if this tasklet got
1859 * delayed. Allowing the transfer to take place
1860 * avoids races and keeps things simple.
1861 */
1862 if ((err != -ETIMEDOUT) &&
1863 (cmd->opcode == MMC_SEND_TUNING_BLOCK)) {
1864 state = STATE_SENDING_DATA;
1865 continue;
1866 }
1867
Seungwon Jeon71abb132013-08-31 00:13:59 +09001868 dw_mci_stop_dma(host);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001869 send_stop_abort(host, data);
1870 state = STATE_SENDING_STOP;
1871 break;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001872 }
1873
Seungwon Jeone352c812013-08-31 00:14:17 +09001874 if (!cmd->data || err) {
1875 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001876 goto unlock;
1877 }
1878
1879 prev_state = state = STATE_SENDING_DATA;
1880 /* fall through */
1881
1882 case STATE_SENDING_DATA:
Doug Anderson2aa35462014-08-13 08:13:43 -07001883 /*
1884 * We could get a data error and never a transfer
1885 * complete so we'd better check for it here.
1886 *
1887 * Note that we don't really care if we also got a
1888 * transfer complete; stopping the DMA and sending an
1889 * abort won't hurt.
1890 */
Will Newtonf95f3852011-01-02 01:11:59 -05001891 if (test_and_clear_bit(EVENT_DATA_ERROR,
1892 &host->pending_events)) {
1893 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001894 if (data->stop ||
1895 !(host->data_status & (SDMMC_INT_DRTO |
1896 SDMMC_INT_EBE)))
1897 send_stop_abort(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001898 state = STATE_DATA_ERROR;
1899 break;
1900 }
1901
1902 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001903 &host->pending_events)) {
1904 /*
1905 * If all data-related interrupts don't come
1906 * within the given time in reading data state.
1907 */
Jaehoon Chung16a34572016-06-21 14:35:37 +09001908 if (host->dir_status == DW_MCI_RECV_STATUS)
Addy Ke57e10482015-08-11 01:27:18 +09001909 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001910 break;
Addy Ke57e10482015-08-11 01:27:18 +09001911 }
Will Newtonf95f3852011-01-02 01:11:59 -05001912
1913 set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
Doug Anderson2aa35462014-08-13 08:13:43 -07001914
1915 /*
1916 * Handle an EVENT_DATA_ERROR that might have shown up
1917 * before the transfer completed. This might not have
1918 * been caught by the check above because the interrupt
1919 * could have gone off between the previous check and
1920 * the check for transfer complete.
1921 *
1922 * Technically this ought not be needed assuming we
1923 * get a DATA_COMPLETE eventually (we'll notice the
1924 * error and end the request), but it shouldn't hurt.
1925 *
1926 * This has the advantage of sending the stop command.
1927 */
1928 if (test_and_clear_bit(EVENT_DATA_ERROR,
1929 &host->pending_events)) {
1930 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001931 if (data->stop ||
1932 !(host->data_status & (SDMMC_INT_DRTO |
1933 SDMMC_INT_EBE)))
1934 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001935 state = STATE_DATA_ERROR;
1936 break;
1937 }
Will Newtonf95f3852011-01-02 01:11:59 -05001938 prev_state = state = STATE_DATA_BUSY;
Doug Anderson2aa35462014-08-13 08:13:43 -07001939
Will Newtonf95f3852011-01-02 01:11:59 -05001940 /* fall through */
1941
1942 case STATE_DATA_BUSY:
1943 if (!test_and_clear_bit(EVENT_DATA_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001944 &host->pending_events)) {
1945 /*
1946 * If data error interrupt comes but data over
1947 * interrupt doesn't come within the given time.
1948 * in reading data state.
1949 */
Jaehoon Chung16a34572016-06-21 14:35:37 +09001950 if (host->dir_status == DW_MCI_RECV_STATUS)
Addy Ke57e10482015-08-11 01:27:18 +09001951 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001952 break;
Addy Ke57e10482015-08-11 01:27:18 +09001953 }
Will Newtonf95f3852011-01-02 01:11:59 -05001954
1955 host->data = NULL;
1956 set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001957 err = dw_mci_data_complete(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001958
Seungwon Jeone352c812013-08-31 00:14:17 +09001959 if (!err) {
1960 if (!data->stop || mrq->sbc) {
Sachin Kamat17c8bc82014-02-25 15:18:28 +05301961 if (mrq->sbc && data->stop)
Seungwon Jeone352c812013-08-31 00:14:17 +09001962 data->stop->error = 0;
1963 dw_mci_request_end(host, mrq);
1964 goto unlock;
Will Newtonf95f3852011-01-02 01:11:59 -05001965 }
Will Newtonf95f3852011-01-02 01:11:59 -05001966
Seungwon Jeon90c21432013-08-31 00:14:05 +09001967 /* stop command for open-ended transfer*/
Seungwon Jeone352c812013-08-31 00:14:17 +09001968 if (data->stop)
1969 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001970 } else {
1971 /*
1972 * If we don't have a command complete now we'll
1973 * never get one since we just reset everything;
1974 * better end the request.
1975 *
1976 * If we do have a command complete we'll fall
1977 * through to the SENDING_STOP command and
1978 * everything will be peachy keen.
1979 */
1980 if (!test_bit(EVENT_CMD_COMPLETE,
1981 &host->pending_events)) {
1982 host->cmd = NULL;
1983 dw_mci_request_end(host, mrq);
1984 goto unlock;
1985 }
Seungwon Jeon90c21432013-08-31 00:14:05 +09001986 }
Seungwon Jeone352c812013-08-31 00:14:17 +09001987
1988 /*
1989 * If err has non-zero,
1990 * stop-abort command has been already issued.
1991 */
1992 prev_state = state = STATE_SENDING_STOP;
1993
Will Newtonf95f3852011-01-02 01:11:59 -05001994 /* fall through */
1995
1996 case STATE_SENDING_STOP:
1997 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1998 &host->pending_events))
1999 break;
2000
Seungwon Jeon71abb132013-08-31 00:13:59 +09002001 /* CMD error in data command */
Seungwon Jeon31bff452013-08-31 00:14:23 +09002002 if (mrq->cmd->error && mrq->data)
Sonny Rao3a33a942014-08-04 18:19:50 -07002003 dw_mci_reset(host);
Seungwon Jeon71abb132013-08-31 00:13:59 +09002004
Will Newtonf95f3852011-01-02 01:11:59 -05002005 host->cmd = NULL;
Seungwon Jeon71abb132013-08-31 00:13:59 +09002006 host->data = NULL;
Seungwon Jeon90c21432013-08-31 00:14:05 +09002007
Seungwon Jeone352c812013-08-31 00:14:17 +09002008 if (mrq->stop)
2009 dw_mci_command_complete(host, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09002010 else
2011 host->cmd_status = 0;
2012
Seungwon Jeone352c812013-08-31 00:14:17 +09002013 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05002014 goto unlock;
2015
2016 case STATE_DATA_ERROR:
2017 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
2018 &host->pending_events))
2019 break;
2020
2021 state = STATE_DATA_BUSY;
2022 break;
2023 }
2024 } while (state != prev_state);
2025
2026 host->state = state;
2027unlock:
2028 spin_unlock(&host->lock);
2029
2030}
2031
James Hogan34b664a2011-06-24 13:57:56 +01002032/* push final bytes to part_buf, only use during push */
2033static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
2034{
2035 memcpy((void *)&host->part_buf, buf, cnt);
2036 host->part_buf_count = cnt;
2037}
2038
2039/* append bytes to part_buf, only use during push */
2040static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
2041{
2042 cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
2043 memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
2044 host->part_buf_count += cnt;
2045 return cnt;
2046}
2047
2048/* pull first bytes from part_buf, only use during pull */
2049static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
2050{
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002051 cnt = min_t(int, cnt, host->part_buf_count);
James Hogan34b664a2011-06-24 13:57:56 +01002052 if (cnt) {
2053 memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
2054 cnt);
2055 host->part_buf_count -= cnt;
2056 host->part_buf_start += cnt;
2057 }
2058 return cnt;
2059}
2060
2061/* pull final bytes from the part_buf, assuming it's just been filled */
2062static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
2063{
2064 memcpy(buf, &host->part_buf, cnt);
2065 host->part_buf_start = cnt;
2066 host->part_buf_count = (1 << host->data_shift) - cnt;
2067}
2068
Will Newtonf95f3852011-01-02 01:11:59 -05002069static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
2070{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002071 struct mmc_data *data = host->data;
2072 int init_cnt = cnt;
2073
James Hogan34b664a2011-06-24 13:57:56 +01002074 /* try and push anything in the part_buf */
2075 if (unlikely(host->part_buf_count)) {
2076 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002077
James Hogan34b664a2011-06-24 13:57:56 +01002078 buf += len;
2079 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002080 if (host->part_buf_count == 2) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002081 mci_fifo_writew(host->fifo_reg, host->part_buf16);
James Hogan34b664a2011-06-24 13:57:56 +01002082 host->part_buf_count = 0;
2083 }
2084 }
2085#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2086 if (unlikely((unsigned long)buf & 0x1)) {
2087 while (cnt >= 2) {
2088 u16 aligned_buf[64];
2089 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2090 int items = len >> 1;
2091 int i;
2092 /* memcpy from input buffer into aligned buffer */
2093 memcpy(aligned_buf, buf, len);
2094 buf += len;
2095 cnt -= len;
2096 /* push data from aligned buffer into fifo */
2097 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002098 mci_fifo_writew(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002099 }
2100 } else
2101#endif
2102 {
2103 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002104
James Hogan34b664a2011-06-24 13:57:56 +01002105 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002106 mci_fifo_writew(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002107 buf = pdata;
2108 }
2109 /* put anything remaining in the part_buf */
2110 if (cnt) {
2111 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002112 /* Push data if we have reached the expected data length */
2113 if ((data->bytes_xfered + init_cnt) ==
2114 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002115 mci_fifo_writew(host->fifo_reg, host->part_buf16);
Will Newtonf95f3852011-01-02 01:11:59 -05002116 }
2117}
2118
2119static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
2120{
James Hogan34b664a2011-06-24 13:57:56 +01002121#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2122 if (unlikely((unsigned long)buf & 0x1)) {
2123 while (cnt >= 2) {
2124 /* pull data from fifo into aligned buffer */
2125 u16 aligned_buf[64];
2126 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2127 int items = len >> 1;
2128 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002129
James Hogan34b664a2011-06-24 13:57:56 +01002130 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002131 aligned_buf[i] = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002132 /* memcpy from aligned buffer into output buffer */
2133 memcpy(buf, aligned_buf, len);
2134 buf += len;
2135 cnt -= len;
2136 }
2137 } else
2138#endif
2139 {
2140 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002141
James Hogan34b664a2011-06-24 13:57:56 +01002142 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002143 *pdata++ = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002144 buf = pdata;
2145 }
2146 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002147 host->part_buf16 = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002148 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002149 }
2150}
2151
2152static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
2153{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002154 struct mmc_data *data = host->data;
2155 int init_cnt = cnt;
2156
James Hogan34b664a2011-06-24 13:57:56 +01002157 /* try and push anything in the part_buf */
2158 if (unlikely(host->part_buf_count)) {
2159 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002160
James Hogan34b664a2011-06-24 13:57:56 +01002161 buf += len;
2162 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002163 if (host->part_buf_count == 4) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002164 mci_fifo_writel(host->fifo_reg, host->part_buf32);
James Hogan34b664a2011-06-24 13:57:56 +01002165 host->part_buf_count = 0;
2166 }
2167 }
2168#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2169 if (unlikely((unsigned long)buf & 0x3)) {
2170 while (cnt >= 4) {
2171 u32 aligned_buf[32];
2172 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2173 int items = len >> 2;
2174 int i;
2175 /* memcpy from input buffer into aligned buffer */
2176 memcpy(aligned_buf, buf, len);
2177 buf += len;
2178 cnt -= len;
2179 /* push data from aligned buffer into fifo */
2180 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002181 mci_fifo_writel(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002182 }
2183 } else
2184#endif
2185 {
2186 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002187
James Hogan34b664a2011-06-24 13:57:56 +01002188 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002189 mci_fifo_writel(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002190 buf = pdata;
2191 }
2192 /* put anything remaining in the part_buf */
2193 if (cnt) {
2194 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002195 /* Push data if we have reached the expected data length */
2196 if ((data->bytes_xfered + init_cnt) ==
2197 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002198 mci_fifo_writel(host->fifo_reg, host->part_buf32);
Will Newtonf95f3852011-01-02 01:11:59 -05002199 }
2200}
2201
2202static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
2203{
James Hogan34b664a2011-06-24 13:57:56 +01002204#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2205 if (unlikely((unsigned long)buf & 0x3)) {
2206 while (cnt >= 4) {
2207 /* pull data from fifo into aligned buffer */
2208 u32 aligned_buf[32];
2209 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2210 int items = len >> 2;
2211 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002212
James Hogan34b664a2011-06-24 13:57:56 +01002213 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002214 aligned_buf[i] = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002215 /* memcpy from aligned buffer into output buffer */
2216 memcpy(buf, aligned_buf, len);
2217 buf += len;
2218 cnt -= len;
2219 }
2220 } else
2221#endif
2222 {
2223 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002224
James Hogan34b664a2011-06-24 13:57:56 +01002225 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002226 *pdata++ = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002227 buf = pdata;
2228 }
2229 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002230 host->part_buf32 = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002231 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002232 }
2233}
2234
2235static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
2236{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002237 struct mmc_data *data = host->data;
2238 int init_cnt = cnt;
2239
James Hogan34b664a2011-06-24 13:57:56 +01002240 /* try and push anything in the part_buf */
2241 if (unlikely(host->part_buf_count)) {
2242 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002243
James Hogan34b664a2011-06-24 13:57:56 +01002244 buf += len;
2245 cnt -= len;
Seungwon Jeonc09fbd72013-03-25 16:28:22 +09002246
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002247 if (host->part_buf_count == 8) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002248 mci_fifo_writeq(host->fifo_reg, host->part_buf);
James Hogan34b664a2011-06-24 13:57:56 +01002249 host->part_buf_count = 0;
2250 }
2251 }
2252#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2253 if (unlikely((unsigned long)buf & 0x7)) {
2254 while (cnt >= 8) {
2255 u64 aligned_buf[16];
2256 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2257 int items = len >> 3;
2258 int i;
2259 /* memcpy from input buffer into aligned buffer */
2260 memcpy(aligned_buf, buf, len);
2261 buf += len;
2262 cnt -= len;
2263 /* push data from aligned buffer into fifo */
2264 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002265 mci_fifo_writeq(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002266 }
2267 } else
2268#endif
2269 {
2270 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002271
James Hogan34b664a2011-06-24 13:57:56 +01002272 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002273 mci_fifo_writeq(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002274 buf = pdata;
2275 }
2276 /* put anything remaining in the part_buf */
2277 if (cnt) {
2278 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002279 /* Push data if we have reached the expected data length */
2280 if ((data->bytes_xfered + init_cnt) ==
2281 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002282 mci_fifo_writeq(host->fifo_reg, host->part_buf);
Will Newtonf95f3852011-01-02 01:11:59 -05002283 }
2284}
2285
2286static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
2287{
James Hogan34b664a2011-06-24 13:57:56 +01002288#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2289 if (unlikely((unsigned long)buf & 0x7)) {
2290 while (cnt >= 8) {
2291 /* pull data from fifo into aligned buffer */
2292 u64 aligned_buf[16];
2293 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2294 int items = len >> 3;
2295 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002296
James Hogan34b664a2011-06-24 13:57:56 +01002297 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002298 aligned_buf[i] = mci_fifo_readq(host->fifo_reg);
2299
James Hogan34b664a2011-06-24 13:57:56 +01002300 /* memcpy from aligned buffer into output buffer */
2301 memcpy(buf, aligned_buf, len);
2302 buf += len;
2303 cnt -= len;
2304 }
2305 } else
2306#endif
2307 {
2308 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002309
James Hogan34b664a2011-06-24 13:57:56 +01002310 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002311 *pdata++ = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002312 buf = pdata;
Will Newtonf95f3852011-01-02 01:11:59 -05002313 }
James Hogan34b664a2011-06-24 13:57:56 +01002314 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002315 host->part_buf = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002316 dw_mci_pull_final_bytes(host, buf, cnt);
2317 }
2318}
2319
2320static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
2321{
2322 int len;
2323
2324 /* get remaining partial bytes */
2325 len = dw_mci_pull_part_bytes(host, buf, cnt);
2326 if (unlikely(len == cnt))
2327 return;
2328 buf += len;
2329 cnt -= len;
2330
2331 /* get the rest of the data */
2332 host->pull_data(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002333}
2334
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002335static void dw_mci_read_data_pio(struct dw_mci *host, bool dto)
Will Newtonf95f3852011-01-02 01:11:59 -05002336{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002337 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2338 void *buf;
2339 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002340 struct mmc_data *data = host->data;
2341 int shift = host->data_shift;
2342 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002343 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002344 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002345
2346 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002347 if (!sg_miter_next(sg_miter))
2348 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002349
Imre Deak4225fc82013-02-27 17:02:57 -08002350 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002351 buf = sg_miter->addr;
2352 remain = sg_miter->length;
2353 offset = 0;
2354
2355 do {
2356 fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
2357 << shift) + host->part_buf_count;
2358 len = min(remain, fcnt);
2359 if (!len)
2360 break;
2361 dw_mci_pull_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002362 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002363 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002364 remain -= len;
2365 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002366
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002367 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002368 status = mci_readl(host, MINTSTS);
2369 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002370 /* if the RXDR is ready read again */
2371 } while ((status & SDMMC_INT_RXDR) ||
2372 (dto && SDMMC_GET_FCNT(mci_readl(host, STATUS))));
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002373
2374 if (!remain) {
2375 if (!sg_miter_next(sg_miter))
2376 goto done;
2377 sg_miter->consumed = 0;
2378 }
2379 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002380 return;
2381
2382done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002383 sg_miter_stop(sg_miter);
2384 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002385 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002386 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2387}
2388
2389static void dw_mci_write_data_pio(struct dw_mci *host)
2390{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002391 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2392 void *buf;
2393 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002394 struct mmc_data *data = host->data;
2395 int shift = host->data_shift;
2396 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002397 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002398 unsigned int fifo_depth = host->fifo_depth;
2399 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002400
2401 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002402 if (!sg_miter_next(sg_miter))
2403 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002404
Imre Deak4225fc82013-02-27 17:02:57 -08002405 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002406 buf = sg_miter->addr;
2407 remain = sg_miter->length;
2408 offset = 0;
2409
2410 do {
2411 fcnt = ((fifo_depth -
2412 SDMMC_GET_FCNT(mci_readl(host, STATUS)))
2413 << shift) - host->part_buf_count;
2414 len = min(remain, fcnt);
2415 if (!len)
2416 break;
2417 host->push_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002418 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002419 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002420 remain -= len;
2421 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002422
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002423 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002424 status = mci_readl(host, MINTSTS);
2425 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
Will Newtonf95f3852011-01-02 01:11:59 -05002426 } while (status & SDMMC_INT_TXDR); /* if TXDR write again */
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002427
2428 if (!remain) {
2429 if (!sg_miter_next(sg_miter))
2430 goto done;
2431 sg_miter->consumed = 0;
2432 }
2433 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002434 return;
2435
2436done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002437 sg_miter_stop(sg_miter);
2438 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002439 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002440 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2441}
2442
2443static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
2444{
2445 if (!host->cmd_status)
2446 host->cmd_status = status;
2447
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002448 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002449
2450 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2451 tasklet_schedule(&host->tasklet);
2452}
2453
Doug Anderson6130e7a2014-10-14 09:33:09 -07002454static void dw_mci_handle_cd(struct dw_mci *host)
2455{
2456 int i;
2457
2458 for (i = 0; i < host->num_slots; i++) {
2459 struct dw_mci_slot *slot = host->slot[i];
2460
2461 if (!slot)
2462 continue;
2463
2464 if (slot->mmc->ops->card_event)
2465 slot->mmc->ops->card_event(slot->mmc);
2466 mmc_detect_change(slot->mmc,
2467 msecs_to_jiffies(host->pdata->detect_delay_ms));
2468 }
2469}
2470
Will Newtonf95f3852011-01-02 01:11:59 -05002471static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
2472{
2473 struct dw_mci *host = dev_id;
Seungwon Jeon182c9082012-08-01 09:30:30 +09002474 u32 pending;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302475 int i;
Will Newtonf95f3852011-01-02 01:11:59 -05002476
Markos Chandras1fb5f682013-03-12 10:53:11 +00002477 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
2478
2479 if (pending) {
Doug Anderson01730552014-08-22 19:17:51 +05302480 /* Check volt switch first, since it can look like an error */
2481 if ((host->state == STATE_SENDING_CMD11) &&
2482 (pending & SDMMC_INT_VOLT_SWITCH)) {
Doug Anderson49ba0302015-04-03 11:13:07 -07002483 unsigned long irqflags;
Doug Anderson5c935162015-03-09 16:18:21 -07002484
Doug Anderson01730552014-08-22 19:17:51 +05302485 mci_writel(host, RINTSTS, SDMMC_INT_VOLT_SWITCH);
2486 pending &= ~SDMMC_INT_VOLT_SWITCH;
Doug Anderson49ba0302015-04-03 11:13:07 -07002487
2488 /*
2489 * Hold the lock; we know cmd11_timer can't be kicked
2490 * off after the lock is released, so safe to delete.
2491 */
2492 spin_lock_irqsave(&host->irq_lock, irqflags);
Doug Anderson01730552014-08-22 19:17:51 +05302493 dw_mci_cmd_interrupt(host, pending);
Doug Anderson49ba0302015-04-03 11:13:07 -07002494 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2495
2496 del_timer(&host->cmd11_timer);
Doug Anderson01730552014-08-22 19:17:51 +05302497 }
2498
Will Newtonf95f3852011-01-02 01:11:59 -05002499 if (pending & DW_MCI_CMD_ERROR_FLAGS) {
2500 mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002501 host->cmd_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002502 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002503 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -05002504 }
2505
2506 if (pending & DW_MCI_DATA_ERROR_FLAGS) {
2507 /* if there is an error report DATA_ERROR */
2508 mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002509 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002510 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002511 set_bit(EVENT_DATA_ERROR, &host->pending_events);
Seungwon Jeon9b2026a2012-08-01 09:30:40 +09002512 tasklet_schedule(&host->tasklet);
Will Newtonf95f3852011-01-02 01:11:59 -05002513 }
2514
2515 if (pending & SDMMC_INT_DATA_OVER) {
Jaehoon Chung16a34572016-06-21 14:35:37 +09002516 del_timer(&host->dto_timer);
Addy Ke57e10482015-08-11 01:27:18 +09002517
Will Newtonf95f3852011-01-02 01:11:59 -05002518 mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
2519 if (!host->data_status)
Seungwon Jeon182c9082012-08-01 09:30:30 +09002520 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002521 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002522 if (host->dir_status == DW_MCI_RECV_STATUS) {
2523 if (host->sg != NULL)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002524 dw_mci_read_data_pio(host, true);
Will Newtonf95f3852011-01-02 01:11:59 -05002525 }
2526 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2527 tasklet_schedule(&host->tasklet);
2528 }
2529
2530 if (pending & SDMMC_INT_RXDR) {
2531 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002532 if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002533 dw_mci_read_data_pio(host, false);
Will Newtonf95f3852011-01-02 01:11:59 -05002534 }
2535
2536 if (pending & SDMMC_INT_TXDR) {
2537 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002538 if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
Will Newtonf95f3852011-01-02 01:11:59 -05002539 dw_mci_write_data_pio(host);
2540 }
2541
2542 if (pending & SDMMC_INT_CMD_DONE) {
2543 mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002544 dw_mci_cmd_interrupt(host, pending);
Will Newtonf95f3852011-01-02 01:11:59 -05002545 }
2546
2547 if (pending & SDMMC_INT_CD) {
2548 mci_writel(host, RINTSTS, SDMMC_INT_CD);
Doug Anderson6130e7a2014-10-14 09:33:09 -07002549 dw_mci_handle_cd(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002550 }
2551
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302552 /* Handle SDIO Interrupts */
2553 for (i = 0; i < host->num_slots; i++) {
2554 struct dw_mci_slot *slot = host->slot[i];
Doug Andersoned2540e2015-02-25 10:11:52 -08002555
2556 if (!slot)
2557 continue;
2558
Addy Ke76756232014-11-04 22:03:09 +08002559 if (pending & SDMMC_INT_SDIO(slot->sdio_id)) {
2560 mci_writel(host, RINTSTS,
2561 SDMMC_INT_SDIO(slot->sdio_id));
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302562 mmc_signal_sdio_irq(slot->mmc);
2563 }
2564 }
2565
Markos Chandras1fb5f682013-03-12 10:53:11 +00002566 }
Will Newtonf95f3852011-01-02 01:11:59 -05002567
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002568 if (host->use_dma != TRANS_MODE_IDMAC)
2569 return IRQ_HANDLED;
2570
2571 /* Handle IDMA interrupts */
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002572 if (host->dma_64bit_address == 1) {
2573 pending = mci_readl(host, IDSTS64);
2574 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2575 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_TI |
2576 SDMMC_IDMAC_INT_RI);
2577 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_NI);
Shawn Linfaecf412016-06-24 15:39:52 +08002578 if (!test_bit(EVENT_DATA_ERROR, &host->pending_events))
2579 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002580 }
2581 } else {
2582 pending = mci_readl(host, IDSTS);
2583 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2584 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI |
2585 SDMMC_IDMAC_INT_RI);
2586 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
Shawn Linfaecf412016-06-24 15:39:52 +08002587 if (!test_bit(EVENT_DATA_ERROR, &host->pending_events))
2588 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002589 }
Will Newtonf95f3852011-01-02 01:11:59 -05002590 }
Will Newtonf95f3852011-01-02 01:11:59 -05002591
2592 return IRQ_HANDLED;
2593}
2594
Jaehoon Chung36c179a2012-08-23 20:31:48 +09002595static int dw_mci_init_slot(struct dw_mci *host, unsigned int id)
Will Newtonf95f3852011-01-02 01:11:59 -05002596{
2597 struct mmc_host *mmc;
2598 struct dw_mci_slot *slot;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002599 const struct dw_mci_drv_data *drv_data = host->drv_data;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002600 int ctrl_id, ret;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002601 u32 freq[2];
Will Newtonf95f3852011-01-02 01:11:59 -05002602
Thomas Abraham4a909202012-09-17 18:16:35 +00002603 mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), host->dev);
Will Newtonf95f3852011-01-02 01:11:59 -05002604 if (!mmc)
2605 return -ENOMEM;
2606
2607 slot = mmc_priv(mmc);
2608 slot->id = id;
Addy Ke76756232014-11-04 22:03:09 +08002609 slot->sdio_id = host->sdio_id0 + id;
Will Newtonf95f3852011-01-02 01:11:59 -05002610 slot->mmc = mmc;
2611 slot->host = host;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002612 host->slot[id] = slot;
Will Newtonf95f3852011-01-02 01:11:59 -05002613
2614 mmc->ops = &dw_mci_ops;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002615 if (of_property_read_u32_array(host->dev->of_node,
2616 "clock-freq-min-max", freq, 2)) {
2617 mmc->f_min = DW_MCI_FREQ_MIN;
2618 mmc->f_max = DW_MCI_FREQ_MAX;
2619 } else {
2620 mmc->f_min = freq[0];
2621 mmc->f_max = freq[1];
2622 }
Will Newtonf95f3852011-01-02 01:11:59 -05002623
Yuvaraj CD51da2242014-08-22 19:17:50 +05302624 /*if there are external regulators, get them*/
2625 ret = mmc_regulator_get_supply(mmc);
2626 if (ret == -EPROBE_DEFER)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002627 goto err_host_allocated;
Yuvaraj CD51da2242014-08-22 19:17:50 +05302628
2629 if (!mmc->ocr_avail)
2630 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Will Newtonf95f3852011-01-02 01:11:59 -05002631
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002632 if (host->pdata->caps)
2633 mmc->caps = host->pdata->caps;
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002634
Jaehoon Chung6024e162016-07-15 10:54:50 +09002635 /*
2636 * Support MMC_CAP_ERASE by default.
2637 * It needs to use trim/discard/erase commands.
2638 */
2639 mmc->caps |= MMC_CAP_ERASE;
2640
Abhilash Kesavanab269122012-11-19 10:26:21 +05302641 if (host->pdata->pm_caps)
2642 mmc->pm_caps = host->pdata->pm_caps;
2643
Thomas Abraham800d78b2012-09-17 18:16:42 +00002644 if (host->dev->of_node) {
2645 ctrl_id = of_alias_get_id(host->dev->of_node, "mshc");
2646 if (ctrl_id < 0)
2647 ctrl_id = 0;
2648 } else {
2649 ctrl_id = to_platform_device(host->dev)->id;
2650 }
James Hogancb27a842012-10-16 09:43:08 +01002651 if (drv_data && drv_data->caps)
2652 mmc->caps |= drv_data->caps[ctrl_id];
Thomas Abraham800d78b2012-09-17 18:16:42 +00002653
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002654 if (host->pdata->caps2)
2655 mmc->caps2 = host->pdata->caps2;
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002656
Doug Anderson3cf890f2014-08-25 11:19:04 -07002657 ret = mmc_of_parse(mmc);
2658 if (ret)
2659 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002660
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002661 /* Useful defaults if platform data is unset. */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002662 if (host->use_dma == TRANS_MODE_IDMAC) {
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002663 mmc->max_segs = host->ring_size;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002664 mmc->max_blk_size = 65535;
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002665 mmc->max_seg_size = 0x1000;
2666 mmc->max_req_size = mmc->max_seg_size * host->ring_size;
2667 mmc->max_blk_count = mmc->max_req_size / 512;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002668 } else if (host->use_dma == TRANS_MODE_EDMAC) {
2669 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002670 mmc->max_blk_size = 65535;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002671 mmc->max_blk_count = 65535;
2672 mmc->max_req_size =
2673 mmc->max_blk_size * mmc->max_blk_count;
2674 mmc->max_seg_size = mmc->max_req_size;
Will Newtonf95f3852011-01-02 01:11:59 -05002675 } else {
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002676 /* TRANS_MODE_PIO */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002677 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002678 mmc->max_blk_size = 65535; /* BLKSIZ is 16 bits */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002679 mmc->max_blk_count = 512;
2680 mmc->max_req_size = mmc->max_blk_size *
2681 mmc->max_blk_count;
2682 mmc->max_seg_size = mmc->max_req_size;
Jaehoon Chunga39e5742012-02-04 17:00:27 -05002683 }
Will Newtonf95f3852011-01-02 01:11:59 -05002684
Shawn Linc0834a52016-05-27 14:36:40 +08002685 dw_mci_get_cd(mmc);
Jaehoon Chungae0eb342014-03-03 11:36:48 +09002686
Jaehoon Chung0cea5292013-02-15 23:45:45 +09002687 ret = mmc_add_host(mmc);
2688 if (ret)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002689 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002690
2691#if defined(CONFIG_DEBUG_FS)
2692 dw_mci_init_debugfs(slot);
2693#endif
2694
Will Newtonf95f3852011-01-02 01:11:59 -05002695 return 0;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002696
Doug Anderson3cf890f2014-08-25 11:19:04 -07002697err_host_allocated:
Thomas Abraham800d78b2012-09-17 18:16:42 +00002698 mmc_free_host(mmc);
Yuvaraj CD51da2242014-08-22 19:17:50 +05302699 return ret;
Will Newtonf95f3852011-01-02 01:11:59 -05002700}
2701
2702static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id)
2703{
Will Newtonf95f3852011-01-02 01:11:59 -05002704 /* Debugfs stuff is cleaned up by mmc core */
2705 mmc_remove_host(slot->mmc);
2706 slot->host->slot[id] = NULL;
2707 mmc_free_host(slot->mmc);
2708}
2709
2710static void dw_mci_init_dma(struct dw_mci *host)
2711{
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002712 int addr_config;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002713 struct device *dev = host->dev;
2714 struct device_node *np = dev->of_node;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002715
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002716 /*
2717 * Check tansfer mode from HCON[17:16]
2718 * Clear the ambiguous description of dw_mmc databook:
2719 * 2b'00: No DMA Interface -> Actually means using Internal DMA block
2720 * 2b'01: DesignWare DMA Interface -> Synopsys DW-DMA block
2721 * 2b'10: Generic DMA Interface -> non-Synopsys generic DMA block
2722 * 2b'11: Non DW DMA Interface -> pio only
2723 * Compared to DesignWare DMA Interface, Generic DMA Interface has a
2724 * simpler request/acknowledge handshake mechanism and both of them
2725 * are regarded as external dma master for dw_mmc.
2726 */
2727 host->use_dma = SDMMC_GET_TRANS_MODE(mci_readl(host, HCON));
2728 if (host->use_dma == DMA_INTERFACE_IDMA) {
2729 host->use_dma = TRANS_MODE_IDMAC;
2730 } else if (host->use_dma == DMA_INTERFACE_DWDMA ||
2731 host->use_dma == DMA_INTERFACE_GDMA) {
2732 host->use_dma = TRANS_MODE_EDMAC;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002733 } else {
Will Newtonf95f3852011-01-02 01:11:59 -05002734 goto no_dma;
2735 }
2736
2737 /* Determine which DMA interface to use */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002738 if (host->use_dma == TRANS_MODE_IDMAC) {
2739 /*
2740 * Check ADDR_CONFIG bit in HCON to find
2741 * IDMAC address bus width
2742 */
Shawn Lin70692752015-09-16 14:41:37 +08002743 addr_config = SDMMC_GET_ADDR_CONFIG(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05002744
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002745 if (addr_config == 1) {
2746 /* host supports IDMAC in 64-bit address mode */
2747 host->dma_64bit_address = 1;
2748 dev_info(host->dev,
2749 "IDMAC supports 64-bit address mode.\n");
2750 if (!dma_set_mask(host->dev, DMA_BIT_MASK(64)))
2751 dma_set_coherent_mask(host->dev,
2752 DMA_BIT_MASK(64));
2753 } else {
2754 /* host supports IDMAC in 32-bit address mode */
2755 host->dma_64bit_address = 0;
2756 dev_info(host->dev,
2757 "IDMAC supports 32-bit address mode.\n");
2758 }
2759
2760 /* Alloc memory for sg translation */
Shawn Lincc190d42016-09-02 12:14:39 +08002761 host->sg_cpu = dmam_alloc_coherent(host->dev,
2762 DESC_RING_BUF_SZ,
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002763 &host->sg_dma, GFP_KERNEL);
2764 if (!host->sg_cpu) {
2765 dev_err(host->dev,
2766 "%s: could not alloc DMA memory\n",
2767 __func__);
2768 goto no_dma;
2769 }
2770
2771 host->dma_ops = &dw_mci_idmac_ops;
2772 dev_info(host->dev, "Using internal DMA controller.\n");
2773 } else {
2774 /* TRANS_MODE_EDMAC: check dma bindings again */
2775 if ((of_property_count_strings(np, "dma-names") < 0) ||
2776 (!of_find_property(np, "dmas", NULL))) {
2777 goto no_dma;
2778 }
2779 host->dma_ops = &dw_mci_edmac_ops;
2780 dev_info(host->dev, "Using external DMA controller.\n");
2781 }
Will Newtonf95f3852011-01-02 01:11:59 -05002782
Jaehoon Chunge1631f92012-04-18 15:42:31 +09002783 if (host->dma_ops->init && host->dma_ops->start &&
2784 host->dma_ops->stop && host->dma_ops->cleanup) {
Will Newtonf95f3852011-01-02 01:11:59 -05002785 if (host->dma_ops->init(host)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002786 dev_err(host->dev, "%s: Unable to initialize DMA Controller.\n",
2787 __func__);
Will Newtonf95f3852011-01-02 01:11:59 -05002788 goto no_dma;
2789 }
2790 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00002791 dev_err(host->dev, "DMA initialization not found.\n");
Will Newtonf95f3852011-01-02 01:11:59 -05002792 goto no_dma;
2793 }
2794
Will Newtonf95f3852011-01-02 01:11:59 -05002795 return;
2796
2797no_dma:
Thomas Abraham4a909202012-09-17 18:16:35 +00002798 dev_info(host->dev, "Using PIO mode.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002799 host->use_dma = TRANS_MODE_PIO;
Will Newtonf95f3852011-01-02 01:11:59 -05002800}
2801
Seungwon Jeon31bff452013-08-31 00:14:23 +09002802static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset)
Will Newtonf95f3852011-01-02 01:11:59 -05002803{
2804 unsigned long timeout = jiffies + msecs_to_jiffies(500);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002805 u32 ctrl;
Will Newtonf95f3852011-01-02 01:11:59 -05002806
Seungwon Jeon31bff452013-08-31 00:14:23 +09002807 ctrl = mci_readl(host, CTRL);
2808 ctrl |= reset;
2809 mci_writel(host, CTRL, ctrl);
Will Newtonf95f3852011-01-02 01:11:59 -05002810
2811 /* wait till resets clear */
2812 do {
2813 ctrl = mci_readl(host, CTRL);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002814 if (!(ctrl & reset))
Will Newtonf95f3852011-01-02 01:11:59 -05002815 return true;
2816 } while (time_before(jiffies, timeout));
2817
Seungwon Jeon31bff452013-08-31 00:14:23 +09002818 dev_err(host->dev,
2819 "Timeout resetting block (ctrl reset %#x)\n",
2820 ctrl & reset);
Will Newtonf95f3852011-01-02 01:11:59 -05002821
2822 return false;
2823}
2824
Sonny Rao3a33a942014-08-04 18:19:50 -07002825static bool dw_mci_reset(struct dw_mci *host)
Seungwon Jeon31bff452013-08-31 00:14:23 +09002826{
Sonny Rao3a33a942014-08-04 18:19:50 -07002827 u32 flags = SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET;
2828 bool ret = false;
2829
Seungwon Jeon31bff452013-08-31 00:14:23 +09002830 /*
2831 * Reseting generates a block interrupt, hence setting
2832 * the scatter-gather pointer to NULL.
2833 */
2834 if (host->sg) {
2835 sg_miter_stop(&host->sg_miter);
2836 host->sg = NULL;
2837 }
2838
Sonny Rao3a33a942014-08-04 18:19:50 -07002839 if (host->use_dma)
2840 flags |= SDMMC_CTRL_DMA_RESET;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002841
Sonny Rao3a33a942014-08-04 18:19:50 -07002842 if (dw_mci_ctrl_reset(host, flags)) {
2843 /*
2844 * In all cases we clear the RAWINTS register to clear any
2845 * interrupts.
2846 */
2847 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2848
2849 /* if using dma we wait for dma_req to clear */
2850 if (host->use_dma) {
2851 unsigned long timeout = jiffies + msecs_to_jiffies(500);
2852 u32 status;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002853
Sonny Rao3a33a942014-08-04 18:19:50 -07002854 do {
2855 status = mci_readl(host, STATUS);
2856 if (!(status & SDMMC_STATUS_DMA_REQ))
2857 break;
2858 cpu_relax();
2859 } while (time_before(jiffies, timeout));
2860
2861 if (status & SDMMC_STATUS_DMA_REQ) {
2862 dev_err(host->dev,
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002863 "%s: Timeout waiting for dma_req to clear during reset\n",
2864 __func__);
Sonny Rao3a33a942014-08-04 18:19:50 -07002865 goto ciu_out;
2866 }
2867
2868 /* when using DMA next we reset the fifo again */
2869 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_FIFO_RESET))
2870 goto ciu_out;
2871 }
2872 } else {
2873 /* if the controller reset bit did clear, then set clock regs */
2874 if (!(mci_readl(host, CTRL) & SDMMC_CTRL_RESET)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002875 dev_err(host->dev,
2876 "%s: fifo/dma reset bits didn't clear but ciu was reset, doing clock update\n",
Sonny Rao3a33a942014-08-04 18:19:50 -07002877 __func__);
2878 goto ciu_out;
2879 }
2880 }
2881
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002882 if (host->use_dma == TRANS_MODE_IDMAC)
2883 /* It is also recommended that we reset and reprogram idmac */
2884 dw_mci_idmac_reset(host);
Sonny Rao3a33a942014-08-04 18:19:50 -07002885
2886 ret = true;
2887
2888ciu_out:
2889 /* After a CTRL reset we need to have CIU set clock registers */
2890 mci_send_cmd(host->cur_slot, SDMMC_CMD_UPD_CLK, 0);
2891
2892 return ret;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002893}
2894
Doug Anderson5c935162015-03-09 16:18:21 -07002895static void dw_mci_cmd11_timer(unsigned long arg)
2896{
2897 struct dw_mci *host = (struct dw_mci *)arg;
2898
Doug Andersonfd674192015-04-03 11:13:06 -07002899 if (host->state != STATE_SENDING_CMD11) {
2900 dev_warn(host->dev, "Unexpected CMD11 timeout\n");
2901 return;
2902 }
Doug Anderson5c935162015-03-09 16:18:21 -07002903
2904 host->cmd_status = SDMMC_INT_RTO;
2905 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2906 tasklet_schedule(&host->tasklet);
2907}
2908
Addy Ke57e10482015-08-11 01:27:18 +09002909static void dw_mci_dto_timer(unsigned long arg)
2910{
2911 struct dw_mci *host = (struct dw_mci *)arg;
2912
2913 switch (host->state) {
2914 case STATE_SENDING_DATA:
2915 case STATE_DATA_BUSY:
2916 /*
2917 * If DTO interrupt does NOT come in sending data state,
2918 * we should notify the driver to terminate current transfer
2919 * and report a data timeout to the core.
2920 */
2921 host->data_status = SDMMC_INT_DRTO;
2922 set_bit(EVENT_DATA_ERROR, &host->pending_events);
2923 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2924 tasklet_schedule(&host->tasklet);
2925 break;
2926 default:
2927 break;
2928 }
2929}
2930
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002931#ifdef CONFIG_OF
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002932static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2933{
2934 struct dw_mci_board *pdata;
2935 struct device *dev = host->dev;
2936 struct device_node *np = dev->of_node;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002937 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Line8cc37b2016-01-21 14:52:52 +08002938 int ret;
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002939 u32 clock_frequency;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002940
2941 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Beomho Seobf3707e2014-12-23 21:07:33 +09002942 if (!pdata)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002943 return ERR_PTR(-ENOMEM);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002944
Guodong Xud6786fe2016-08-12 16:51:26 +08002945 /* find reset controller when exist */
2946 pdata->rstc = devm_reset_control_get_optional(dev, NULL);
2947 if (IS_ERR(pdata->rstc)) {
2948 if (PTR_ERR(pdata->rstc) == -EPROBE_DEFER)
2949 return ERR_PTR(-EPROBE_DEFER);
2950 }
2951
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002952 /* find out number of slots supported */
Shawn Lin8a629d22016-02-02 14:11:25 +08002953 of_property_read_u32(np, "num-slots", &pdata->num_slots);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002954
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002955 if (of_property_read_u32(np, "fifo-depth", &pdata->fifo_depth))
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002956 dev_info(dev,
2957 "fifo-depth property not found, using value of FIFOTH register as default\n");
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002958
2959 of_property_read_u32(np, "card-detect-delay", &pdata->detect_delay_ms);
2960
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002961 if (!of_property_read_u32(np, "clock-frequency", &clock_frequency))
2962 pdata->bus_hz = clock_frequency;
2963
James Hogancb27a842012-10-16 09:43:08 +01002964 if (drv_data && drv_data->parse_dt) {
2965 ret = drv_data->parse_dt(host);
Thomas Abraham800d78b2012-09-17 18:16:42 +00002966 if (ret)
2967 return ERR_PTR(ret);
2968 }
2969
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002970 if (of_find_property(np, "supports-highspeed", NULL)) {
2971 dev_info(dev, "supports-highspeed property is deprecated.\n");
Seungwon Jeon10b49842013-08-31 00:13:22 +09002972 pdata->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002973 }
Seungwon Jeon10b49842013-08-31 00:13:22 +09002974
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002975 return pdata;
2976}
2977
2978#else /* CONFIG_OF */
2979static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2980{
2981 return ERR_PTR(-EINVAL);
2982}
2983#endif /* CONFIG_OF */
2984
Doug Andersonfa0c3282015-02-25 10:11:51 -08002985static void dw_mci_enable_cd(struct dw_mci *host)
2986{
Doug Andersonfa0c3282015-02-25 10:11:51 -08002987 unsigned long irqflags;
2988 u32 temp;
2989 int i;
Shawn Line8cc37b2016-01-21 14:52:52 +08002990 struct dw_mci_slot *slot;
Doug Andersonfa0c3282015-02-25 10:11:51 -08002991
Shawn Line8cc37b2016-01-21 14:52:52 +08002992 /*
2993 * No need for CD if all slots have a non-error GPIO
2994 * as well as broken card detection is found.
2995 */
Doug Andersonfa0c3282015-02-25 10:11:51 -08002996 for (i = 0; i < host->num_slots; i++) {
Shawn Line8cc37b2016-01-21 14:52:52 +08002997 slot = host->slot[i];
2998 if (slot->mmc->caps & MMC_CAP_NEEDS_POLL)
2999 return;
Doug Andersonfa0c3282015-02-25 10:11:51 -08003000
Arnd Bergmann287980e2016-05-27 23:23:25 +02003001 if (mmc_gpio_get_cd(slot->mmc) < 0)
Doug Andersonfa0c3282015-02-25 10:11:51 -08003002 break;
3003 }
3004 if (i == host->num_slots)
3005 return;
3006
3007 spin_lock_irqsave(&host->irq_lock, irqflags);
3008 temp = mci_readl(host, INTMASK);
3009 temp |= SDMMC_INT_CD;
3010 mci_writel(host, INTMASK, temp);
3011 spin_unlock_irqrestore(&host->irq_lock, irqflags);
3012}
3013
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303014int dw_mci_probe(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003015{
Arnd Bergmanne95baf12012-11-08 14:26:11 +00003016 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303017 int width, i, ret = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05003018 u32 fifo_size;
Thomas Abraham1c2215b2012-09-17 18:16:37 +00003019 int init_slots = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05003020
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003021 if (!host->pdata) {
3022 host->pdata = dw_mci_parse_dt(host);
Guodong Xud6786fe2016-08-12 16:51:26 +08003023 if (PTR_ERR(host->pdata) == -EPROBE_DEFER) {
3024 return -EPROBE_DEFER;
3025 } else if (IS_ERR(host->pdata)) {
Thomas Abrahamc91eab42012-09-17 18:16:40 +00003026 dev_err(host->dev, "platform data not available\n");
3027 return -EINVAL;
3028 }
Will Newtonf95f3852011-01-02 01:11:59 -05003029 }
3030
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003031 host->biu_clk = devm_clk_get(host->dev, "biu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003032 if (IS_ERR(host->biu_clk)) {
3033 dev_dbg(host->dev, "biu clock not available\n");
3034 } else {
3035 ret = clk_prepare_enable(host->biu_clk);
3036 if (ret) {
3037 dev_err(host->dev, "failed to enable biu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003038 return ret;
3039 }
Will Newtonf95f3852011-01-02 01:11:59 -05003040 }
3041
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003042 host->ciu_clk = devm_clk_get(host->dev, "ciu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003043 if (IS_ERR(host->ciu_clk)) {
3044 dev_dbg(host->dev, "ciu clock not available\n");
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003045 host->bus_hz = host->pdata->bus_hz;
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003046 } else {
3047 ret = clk_prepare_enable(host->ciu_clk);
3048 if (ret) {
3049 dev_err(host->dev, "failed to enable ciu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003050 goto err_clk_biu;
3051 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003052
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003053 if (host->pdata->bus_hz) {
3054 ret = clk_set_rate(host->ciu_clk, host->pdata->bus_hz);
3055 if (ret)
3056 dev_warn(host->dev,
Jaehoon Chung612de4c2014-03-03 11:36:42 +09003057 "Unable to set bus rate to %uHz\n",
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003058 host->pdata->bus_hz);
3059 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003060 host->bus_hz = clk_get_rate(host->ciu_clk);
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003061 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003062
Jaehoon Chung612de4c2014-03-03 11:36:42 +09003063 if (!host->bus_hz) {
3064 dev_err(host->dev,
3065 "Platform data must supply bus speed\n");
3066 ret = -ENODEV;
3067 goto err_clk_ciu;
3068 }
3069
Yuvaraj Kumar C D002f0d52013-08-31 00:12:19 +09003070 if (drv_data && drv_data->init) {
3071 ret = drv_data->init(host);
3072 if (ret) {
3073 dev_err(host->dev,
3074 "implementation specific init failed\n");
3075 goto err_clk_ciu;
3076 }
3077 }
3078
Guodong Xud6786fe2016-08-12 16:51:26 +08003079 if (!IS_ERR(host->pdata->rstc)) {
3080 reset_control_assert(host->pdata->rstc);
3081 usleep_range(10, 50);
3082 reset_control_deassert(host->pdata->rstc);
3083 }
3084
Doug Anderson5c935162015-03-09 16:18:21 -07003085 setup_timer(&host->cmd11_timer,
3086 dw_mci_cmd11_timer, (unsigned long)host);
3087
Jaehoon Chung16a34572016-06-21 14:35:37 +09003088 setup_timer(&host->dto_timer,
3089 dw_mci_dto_timer, (unsigned long)host);
Addy Ke57e10482015-08-11 01:27:18 +09003090
Will Newtonf95f3852011-01-02 01:11:59 -05003091 spin_lock_init(&host->lock);
Doug Andersonf8c58c12014-12-02 15:42:47 -08003092 spin_lock_init(&host->irq_lock);
Will Newtonf95f3852011-01-02 01:11:59 -05003093 INIT_LIST_HEAD(&host->queue);
3094
Will Newtonf95f3852011-01-02 01:11:59 -05003095 /*
3096 * Get the host data width - this assumes that HCON has been set with
3097 * the correct values.
3098 */
Shawn Lin70692752015-09-16 14:41:37 +08003099 i = SDMMC_GET_HDATA_WIDTH(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05003100 if (!i) {
3101 host->push_data = dw_mci_push_data16;
3102 host->pull_data = dw_mci_pull_data16;
3103 width = 16;
3104 host->data_shift = 1;
3105 } else if (i == 2) {
3106 host->push_data = dw_mci_push_data64;
3107 host->pull_data = dw_mci_pull_data64;
3108 width = 64;
3109 host->data_shift = 3;
3110 } else {
3111 /* Check for a reserved value, and warn if it is */
3112 WARN((i != 1),
3113 "HCON reports a reserved host data width!\n"
3114 "Defaulting to 32-bit access.\n");
3115 host->push_data = dw_mci_push_data32;
3116 host->pull_data = dw_mci_pull_data32;
3117 width = 32;
3118 host->data_shift = 2;
3119 }
3120
3121 /* Reset all blocks */
Shawn Lin37444152016-01-22 15:43:12 +08003122 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
3123 ret = -ENODEV;
3124 goto err_clk_ciu;
3125 }
Seungwon Jeon141a7122012-05-22 13:01:03 +09003126
3127 host->dma_ops = host->pdata->dma_ops;
3128 dw_mci_init_dma(host);
Will Newtonf95f3852011-01-02 01:11:59 -05003129
3130 /* Clear the interrupts for the host controller */
3131 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3132 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3133
3134 /* Put in max timeout */
3135 mci_writel(host, TMOUT, 0xFFFFFFFF);
3136
3137 /*
3138 * FIFO threshold settings RxMark = fifo_size / 2 - 1,
3139 * Tx Mark = fifo_size / 2 DMA Size = 8
3140 */
James Hoganb86d8252011-06-24 13:57:18 +01003141 if (!host->pdata->fifo_depth) {
3142 /*
3143 * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
3144 * have been overwritten by the bootloader, just like we're
3145 * about to do, so if you know the value for your hardware, you
3146 * should put it in the platform data.
3147 */
3148 fifo_size = mci_readl(host, FIFOTH);
Jaehoon Chung8234e862012-01-11 09:28:21 +00003149 fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
James Hoganb86d8252011-06-24 13:57:18 +01003150 } else {
3151 fifo_size = host->pdata->fifo_depth;
3152 }
3153 host->fifo_depth = fifo_size;
Seungwon Jeon52426892013-08-31 00:13:42 +09003154 host->fifoth_val =
3155 SDMMC_SET_FIFOTH(0x2, fifo_size / 2 - 1, fifo_size / 2);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003156 mci_writel(host, FIFOTH, host->fifoth_val);
Will Newtonf95f3852011-01-02 01:11:59 -05003157
3158 /* disable clock to CIU */
3159 mci_writel(host, CLKENA, 0);
3160 mci_writel(host, CLKSRC, 0);
3161
James Hogan63008762013-03-12 10:43:54 +00003162 /*
3163 * In 2.40a spec, Data offset is changed.
3164 * Need to check the version-id and set data-offset for DATA register.
3165 */
3166 host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
3167 dev_info(host->dev, "Version ID is %04x\n", host->verid);
3168
3169 if (host->verid < DW_MMC_240A)
Ben Dooks76184ac2015-03-25 11:27:52 +00003170 host->fifo_reg = host->regs + DATA_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003171 else
Ben Dooks76184ac2015-03-25 11:27:52 +00003172 host->fifo_reg = host->regs + DATA_240A_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003173
Will Newtonf95f3852011-01-02 01:11:59 -05003174 tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003175 ret = devm_request_irq(host->dev, host->irq, dw_mci_interrupt,
3176 host->irq_flags, "dw-mci", host);
Will Newtonf95f3852011-01-02 01:11:59 -05003177 if (ret)
Doug Anderson6130e7a2014-10-14 09:33:09 -07003178 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003179
Will Newtonf95f3852011-01-02 01:11:59 -05003180 if (host->pdata->num_slots)
3181 host->num_slots = host->pdata->num_slots;
3182 else
Shawn Lin8a629d22016-02-02 14:11:25 +08003183 host->num_slots = 1;
3184
3185 if (host->num_slots < 1 ||
3186 host->num_slots > SDMMC_GET_SLOT_NUM(mci_readl(host, HCON))) {
3187 dev_err(host->dev,
3188 "Platform data must supply correct num_slots.\n");
3189 ret = -ENODEV;
3190 goto err_clk_ciu;
3191 }
Will Newtonf95f3852011-01-02 01:11:59 -05003192
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303193 /*
Doug Andersonfa0c3282015-02-25 10:11:51 -08003194 * Enable interrupts for command done, data over, data empty,
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303195 * receive ready and error such as transmit, receive timeout, crc error
3196 */
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303197 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3198 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003199 DW_MCI_ERROR_FLAGS);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003200 /* Enable mci interrupt */
3201 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303202
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003203 dev_info(host->dev,
3204 "DW MMC controller at irq %d,%d bit host data width,%u deep fifo\n",
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303205 host->irq, width, fifo_size);
3206
Will Newtonf95f3852011-01-02 01:11:59 -05003207 /* We need at least one slot to succeed */
3208 for (i = 0; i < host->num_slots; i++) {
3209 ret = dw_mci_init_slot(host, i);
Thomas Abraham1c2215b2012-09-17 18:16:37 +00003210 if (ret)
3211 dev_dbg(host->dev, "slot %d init failed\n", i);
3212 else
3213 init_slots++;
3214 }
3215
3216 if (init_slots) {
3217 dev_info(host->dev, "%d slots initialized\n", init_slots);
3218 } else {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003219 dev_dbg(host->dev,
3220 "attempted to initialize %d slots, but failed on all\n",
3221 host->num_slots);
Doug Anderson6130e7a2014-10-14 09:33:09 -07003222 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003223 }
3224
Doug Andersonb793f652015-03-11 15:15:14 -07003225 /* Now that slots are all setup, we can enable card detect */
3226 dw_mci_enable_cd(host);
3227
Will Newtonf95f3852011-01-02 01:11:59 -05003228 return 0;
3229
Will Newtonf95f3852011-01-02 01:11:59 -05003230err_dmaunmap:
3231 if (host->use_dma && host->dma_ops->exit)
3232 host->dma_ops->exit(host);
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003233
Guodong Xud6786fe2016-08-12 16:51:26 +08003234 if (!IS_ERR(host->pdata->rstc))
3235 reset_control_assert(host->pdata->rstc);
3236
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003237err_clk_ciu:
Jaehoon Chung7037f3b2016-07-15 10:54:08 +09003238 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003239
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003240err_clk_biu:
Jaehoon Chung7037f3b2016-07-15 10:54:08 +09003241 clk_disable_unprepare(host->biu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003242
Will Newtonf95f3852011-01-02 01:11:59 -05003243 return ret;
3244}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303245EXPORT_SYMBOL(dw_mci_probe);
Will Newtonf95f3852011-01-02 01:11:59 -05003246
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303247void dw_mci_remove(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003248{
Will Newtonf95f3852011-01-02 01:11:59 -05003249 int i;
3250
Will Newtonf95f3852011-01-02 01:11:59 -05003251 for (i = 0; i < host->num_slots; i++) {
Thomas Abraham4a909202012-09-17 18:16:35 +00003252 dev_dbg(host->dev, "remove slot %d\n", i);
Will Newtonf95f3852011-01-02 01:11:59 -05003253 if (host->slot[i])
3254 dw_mci_cleanup_slot(host->slot[i], i);
3255 }
3256
Prabu Thangamuthu048fd7e2015-05-28 12:21:06 +00003257 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3258 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3259
Will Newtonf95f3852011-01-02 01:11:59 -05003260 /* disable clock to CIU */
3261 mci_writel(host, CLKENA, 0);
3262 mci_writel(host, CLKSRC, 0);
3263
Will Newtonf95f3852011-01-02 01:11:59 -05003264 if (host->use_dma && host->dma_ops->exit)
3265 host->dma_ops->exit(host);
3266
Guodong Xud6786fe2016-08-12 16:51:26 +08003267 if (!IS_ERR(host->pdata->rstc))
3268 reset_control_assert(host->pdata->rstc);
3269
Jaehoon Chung7037f3b2016-07-15 10:54:08 +09003270 clk_disable_unprepare(host->ciu_clk);
3271 clk_disable_unprepare(host->biu_clk);
Will Newtonf95f3852011-01-02 01:11:59 -05003272}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303273EXPORT_SYMBOL(dw_mci_remove);
3274
3275
Will Newtonf95f3852011-01-02 01:11:59 -05003276
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003277#ifdef CONFIG_PM_SLEEP
Will Newtonf95f3852011-01-02 01:11:59 -05003278/*
3279 * TODO: we should probably disable the clock to the card in the suspend path.
3280 */
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303281int dw_mci_suspend(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003282{
Shawn Lin3fc7eae2015-09-16 14:41:23 +08003283 if (host->use_dma && host->dma_ops->exit)
3284 host->dma_ops->exit(host);
3285
Will Newtonf95f3852011-01-02 01:11:59 -05003286 return 0;
3287}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303288EXPORT_SYMBOL(dw_mci_suspend);
Will Newtonf95f3852011-01-02 01:11:59 -05003289
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303290int dw_mci_resume(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003291{
3292 int i, ret;
Will Newtonf95f3852011-01-02 01:11:59 -05003293
Sonny Rao3a33a942014-08-04 18:19:50 -07003294 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003295 ret = -ENODEV;
3296 return ret;
3297 }
3298
Jonathan Kliegman3bfe6192012-06-14 13:31:55 -04003299 if (host->use_dma && host->dma_ops->init)
Seungwon Jeon141a7122012-05-22 13:01:03 +09003300 host->dma_ops->init(host);
3301
Seungwon Jeon52426892013-08-31 00:13:42 +09003302 /*
3303 * Restore the initial value at FIFOTH register
3304 * And Invalidate the prev_blksz with zero
3305 */
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003306 mci_writel(host, FIFOTH, host->fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +09003307 host->prev_blksz = 0;
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003308
Doug Anderson2eb29442013-08-31 00:11:49 +09003309 /* Put in max timeout */
3310 mci_writel(host, TMOUT, 0xFFFFFFFF);
3311
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003312 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3313 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3314 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003315 DW_MCI_ERROR_FLAGS);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003316 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
3317
Will Newtonf95f3852011-01-02 01:11:59 -05003318 for (i = 0; i < host->num_slots; i++) {
3319 struct dw_mci_slot *slot = host->slot[i];
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003320
Will Newtonf95f3852011-01-02 01:11:59 -05003321 if (!slot)
3322 continue;
Abhilash Kesavanab269122012-11-19 10:26:21 +05303323 if (slot->mmc->pm_flags & MMC_PM_KEEP_POWER) {
3324 dw_mci_set_ios(slot->mmc, &slot->mmc->ios);
3325 dw_mci_setup_bus(slot, true);
3326 }
Will Newtonf95f3852011-01-02 01:11:59 -05003327 }
Doug Andersonfa0c3282015-02-25 10:11:51 -08003328
3329 /* Now that slots are all setup, we can enable card detect */
3330 dw_mci_enable_cd(host);
3331
Will Newtonf95f3852011-01-02 01:11:59 -05003332 return 0;
3333}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303334EXPORT_SYMBOL(dw_mci_resume);
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003335#endif /* CONFIG_PM_SLEEP */
3336
Will Newtonf95f3852011-01-02 01:11:59 -05003337static int __init dw_mci_init(void)
3338{
Sachin Kamat8e1c4e42013-04-04 11:25:11 +05303339 pr_info("Synopsys Designware Multimedia Card Interface Driver\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303340 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -05003341}
3342
3343static void __exit dw_mci_exit(void)
3344{
Will Newtonf95f3852011-01-02 01:11:59 -05003345}
3346
3347module_init(dw_mci_init);
3348module_exit(dw_mci_exit);
3349
3350MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
3351MODULE_AUTHOR("NXP Semiconductor VietNam");
3352MODULE_AUTHOR("Imagination Technologies Ltd");
3353MODULE_LICENSE("GPL v2");