blob: 6ad9ebf1faef45243ccff82c1769441b40ea6a6e [file] [log] [blame]
Will Newtonf95f3852011-01-02 01:11:59 -05001/*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <linux/blkdev.h>
15#include <linux/clk.h>
16#include <linux/debugfs.h>
17#include <linux/device.h>
18#include <linux/dma-mapping.h>
19#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/ioport.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
Will Newtonf95f3852011-01-02 01:11:59 -050025#include <linux/seq_file.h>
26#include <linux/slab.h>
27#include <linux/stat.h>
28#include <linux/delay.h>
29#include <linux/irq.h>
Doug Andersonb24c8b22014-12-02 15:42:46 -080030#include <linux/mmc/card.h>
Will Newtonf95f3852011-01-02 01:11:59 -050031#include <linux/mmc/host.h>
32#include <linux/mmc/mmc.h>
Doug Anderson01730552014-08-22 19:17:51 +053033#include <linux/mmc/sd.h>
Seungwon Jeon90c21432013-08-31 00:14:05 +090034#include <linux/mmc/sdio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050035#include <linux/mmc/dw_mmc.h>
36#include <linux/bitops.h>
Jaehoon Chungc07946a2011-02-25 11:08:14 +090037#include <linux/regulator/consumer.h>
Thomas Abrahamc91eab42012-09-17 18:16:40 +000038#include <linux/of.h>
Doug Anderson55a6ceb2013-01-11 17:03:53 +000039#include <linux/of_gpio.h>
Zhangfei Gaobf626e52014-01-09 22:35:10 +080040#include <linux/mmc/slot-gpio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050041
42#include "dw_mmc.h"
43
44/* Common flag combinations */
Jaehoon Chung3f7eec62013-05-27 13:47:57 +090045#define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DRTO | SDMMC_INT_DCRC | \
Will Newtonf95f3852011-01-02 01:11:59 -050046 SDMMC_INT_HTO | SDMMC_INT_SBE | \
47 SDMMC_INT_EBE)
48#define DW_MCI_CMD_ERROR_FLAGS (SDMMC_INT_RTO | SDMMC_INT_RCRC | \
49 SDMMC_INT_RESP_ERR)
50#define DW_MCI_ERROR_FLAGS (DW_MCI_DATA_ERROR_FLAGS | \
51 DW_MCI_CMD_ERROR_FLAGS | SDMMC_INT_HLE)
52#define DW_MCI_SEND_STATUS 1
53#define DW_MCI_RECV_STATUS 2
54#define DW_MCI_DMA_THRESHOLD 16
55
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +090056#define DW_MCI_FREQ_MAX 200000000 /* unit: HZ */
57#define DW_MCI_FREQ_MIN 400000 /* unit: HZ */
58
Joonyoung Shimfc79a4d2013-04-26 15:35:22 +090059#define IDMAC_INT_CLR (SDMMC_IDMAC_INT_AI | SDMMC_IDMAC_INT_NI | \
60 SDMMC_IDMAC_INT_CES | SDMMC_IDMAC_INT_DU | \
61 SDMMC_IDMAC_INT_FBE | SDMMC_IDMAC_INT_RI | \
62 SDMMC_IDMAC_INT_TI)
63
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000064struct idmac_desc_64addr {
65 u32 des0; /* Control Descriptor */
66
67 u32 des1; /* Reserved */
68
69 u32 des2; /*Buffer sizes */
70#define IDMAC_64ADDR_SET_BUFFER1_SIZE(d, s) \
Ben Dooks6687c422015-03-25 11:27:51 +000071 ((d)->des2 = ((d)->des2 & cpu_to_le32(0x03ffe000)) | \
72 ((cpu_to_le32(s)) & cpu_to_le32(0x1fff)))
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000073
74 u32 des3; /* Reserved */
75
76 u32 des4; /* Lower 32-bits of Buffer Address Pointer 1*/
77 u32 des5; /* Upper 32-bits of Buffer Address Pointer 1*/
78
79 u32 des6; /* Lower 32-bits of Next Descriptor Address */
80 u32 des7; /* Upper 32-bits of Next Descriptor Address */
81};
82
Will Newtonf95f3852011-01-02 01:11:59 -050083struct idmac_desc {
Ben Dooks6687c422015-03-25 11:27:51 +000084 __le32 des0; /* Control Descriptor */
Will Newtonf95f3852011-01-02 01:11:59 -050085#define IDMAC_DES0_DIC BIT(1)
86#define IDMAC_DES0_LD BIT(2)
87#define IDMAC_DES0_FD BIT(3)
88#define IDMAC_DES0_CH BIT(4)
89#define IDMAC_DES0_ER BIT(5)
90#define IDMAC_DES0_CES BIT(30)
91#define IDMAC_DES0_OWN BIT(31)
92
Ben Dooks6687c422015-03-25 11:27:51 +000093 __le32 des1; /* Buffer sizes */
Will Newtonf95f3852011-01-02 01:11:59 -050094#define IDMAC_SET_BUFFER1_SIZE(d, s) \
Shashidhar Hiremath9b7bbe12011-07-29 08:49:50 -040095 ((d)->des1 = ((d)->des1 & 0x03ffe000) | ((s) & 0x1fff))
Will Newtonf95f3852011-01-02 01:11:59 -050096
Ben Dooks6687c422015-03-25 11:27:51 +000097 __le32 des2; /* buffer 1 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -050098
Ben Dooks6687c422015-03-25 11:27:51 +000099 __le32 des3; /* buffer 2 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -0500100};
Alexey Brodkin5959b322015-06-25 11:25:07 +0300101
102/* Each descriptor can transfer up to 4KB of data in chained mode */
103#define DW_MCI_DESC_DATA_LENGTH 0x1000
Will Newtonf95f3852011-01-02 01:11:59 -0500104
Sonny Rao3a33a942014-08-04 18:19:50 -0700105static bool dw_mci_reset(struct dw_mci *host);
Sonny Rao536f6b92014-10-16 09:58:05 -0700106static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset);
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800107static int dw_mci_card_busy(struct mmc_host *mmc);
Seungwon Jeon31bff452013-08-31 00:14:23 +0900108
Will Newtonf95f3852011-01-02 01:11:59 -0500109#if defined(CONFIG_DEBUG_FS)
110static int dw_mci_req_show(struct seq_file *s, void *v)
111{
112 struct dw_mci_slot *slot = s->private;
113 struct mmc_request *mrq;
114 struct mmc_command *cmd;
115 struct mmc_command *stop;
116 struct mmc_data *data;
117
118 /* Make sure we get a consistent snapshot */
119 spin_lock_bh(&slot->host->lock);
120 mrq = slot->mrq;
121
122 if (mrq) {
123 cmd = mrq->cmd;
124 data = mrq->data;
125 stop = mrq->stop;
126
127 if (cmd)
128 seq_printf(s,
129 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
130 cmd->opcode, cmd->arg, cmd->flags,
131 cmd->resp[0], cmd->resp[1], cmd->resp[2],
132 cmd->resp[2], cmd->error);
133 if (data)
134 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
135 data->bytes_xfered, data->blocks,
136 data->blksz, data->flags, data->error);
137 if (stop)
138 seq_printf(s,
139 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
140 stop->opcode, stop->arg, stop->flags,
141 stop->resp[0], stop->resp[1], stop->resp[2],
142 stop->resp[2], stop->error);
143 }
144
145 spin_unlock_bh(&slot->host->lock);
146
147 return 0;
148}
149
150static int dw_mci_req_open(struct inode *inode, struct file *file)
151{
152 return single_open(file, dw_mci_req_show, inode->i_private);
153}
154
155static const struct file_operations dw_mci_req_fops = {
156 .owner = THIS_MODULE,
157 .open = dw_mci_req_open,
158 .read = seq_read,
159 .llseek = seq_lseek,
160 .release = single_release,
161};
162
163static int dw_mci_regs_show(struct seq_file *s, void *v)
164{
165 seq_printf(s, "STATUS:\t0x%08x\n", SDMMC_STATUS);
166 seq_printf(s, "RINTSTS:\t0x%08x\n", SDMMC_RINTSTS);
167 seq_printf(s, "CMD:\t0x%08x\n", SDMMC_CMD);
168 seq_printf(s, "CTRL:\t0x%08x\n", SDMMC_CTRL);
169 seq_printf(s, "INTMASK:\t0x%08x\n", SDMMC_INTMASK);
170 seq_printf(s, "CLKENA:\t0x%08x\n", SDMMC_CLKENA);
171
172 return 0;
173}
174
175static int dw_mci_regs_open(struct inode *inode, struct file *file)
176{
177 return single_open(file, dw_mci_regs_show, inode->i_private);
178}
179
180static const struct file_operations dw_mci_regs_fops = {
181 .owner = THIS_MODULE,
182 .open = dw_mci_regs_open,
183 .read = seq_read,
184 .llseek = seq_lseek,
185 .release = single_release,
186};
187
188static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
189{
190 struct mmc_host *mmc = slot->mmc;
191 struct dw_mci *host = slot->host;
192 struct dentry *root;
193 struct dentry *node;
194
195 root = mmc->debugfs_root;
196 if (!root)
197 return;
198
199 node = debugfs_create_file("regs", S_IRUSR, root, host,
200 &dw_mci_regs_fops);
201 if (!node)
202 goto err;
203
204 node = debugfs_create_file("req", S_IRUSR, root, slot,
205 &dw_mci_req_fops);
206 if (!node)
207 goto err;
208
209 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
210 if (!node)
211 goto err;
212
213 node = debugfs_create_x32("pending_events", S_IRUSR, root,
214 (u32 *)&host->pending_events);
215 if (!node)
216 goto err;
217
218 node = debugfs_create_x32("completed_events", S_IRUSR, root,
219 (u32 *)&host->completed_events);
220 if (!node)
221 goto err;
222
223 return;
224
225err:
226 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
227}
228#endif /* defined(CONFIG_DEBUG_FS) */
229
Doug Anderson01730552014-08-22 19:17:51 +0530230static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg);
231
Will Newtonf95f3852011-01-02 01:11:59 -0500232static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
233{
234 struct mmc_data *data;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000235 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson01730552014-08-22 19:17:51 +0530236 struct dw_mci *host = slot->host;
Will Newtonf95f3852011-01-02 01:11:59 -0500237 u32 cmdr;
Will Newtonf95f3852011-01-02 01:11:59 -0500238
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800239 cmd->error = -EINPROGRESS;
Will Newtonf95f3852011-01-02 01:11:59 -0500240 cmdr = cmd->opcode;
241
Seungwon Jeon90c21432013-08-31 00:14:05 +0900242 if (cmd->opcode == MMC_STOP_TRANSMISSION ||
243 cmd->opcode == MMC_GO_IDLE_STATE ||
244 cmd->opcode == MMC_GO_INACTIVE_STATE ||
245 (cmd->opcode == SD_IO_RW_DIRECT &&
246 ((cmd->arg >> 9) & 0x1FFFF) == SDIO_CCCR_ABORT))
Will Newtonf95f3852011-01-02 01:11:59 -0500247 cmdr |= SDMMC_CMD_STOP;
Jaehoon Chung4a1b27a2014-03-03 11:36:44 +0900248 else if (cmd->opcode != MMC_SEND_STATUS && cmd->data)
249 cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
Will Newtonf95f3852011-01-02 01:11:59 -0500250
Doug Anderson01730552014-08-22 19:17:51 +0530251 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
252 u32 clk_en_a;
253
254 /* Special bit makes CMD11 not die */
255 cmdr |= SDMMC_CMD_VOLT_SWITCH;
256
257 /* Change state to continue to handle CMD11 weirdness */
258 WARN_ON(slot->host->state != STATE_SENDING_CMD);
259 slot->host->state = STATE_SENDING_CMD11;
260
261 /*
262 * We need to disable low power mode (automatic clock stop)
263 * while doing voltage switch so we don't confuse the card,
264 * since stopping the clock is a specific part of the UHS
265 * voltage change dance.
266 *
267 * Note that low power mode (SDMMC_CLKEN_LOW_PWR) will be
268 * unconditionally turned back on in dw_mci_setup_bus() if it's
269 * ever called with a non-zero clock. That shouldn't happen
270 * until the voltage change is all done.
271 */
272 clk_en_a = mci_readl(host, CLKENA);
273 clk_en_a &= ~(SDMMC_CLKEN_LOW_PWR << slot->id);
274 mci_writel(host, CLKENA, clk_en_a);
275 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
276 SDMMC_CMD_PRV_DAT_WAIT, 0);
277 }
278
Will Newtonf95f3852011-01-02 01:11:59 -0500279 if (cmd->flags & MMC_RSP_PRESENT) {
280 /* We expect a response, so set this bit */
281 cmdr |= SDMMC_CMD_RESP_EXP;
282 if (cmd->flags & MMC_RSP_136)
283 cmdr |= SDMMC_CMD_RESP_LONG;
284 }
285
286 if (cmd->flags & MMC_RSP_CRC)
287 cmdr |= SDMMC_CMD_RESP_CRC;
288
289 data = cmd->data;
290 if (data) {
291 cmdr |= SDMMC_CMD_DAT_EXP;
Will Newtonf95f3852011-01-02 01:11:59 -0500292 if (data->flags & MMC_DATA_WRITE)
293 cmdr |= SDMMC_CMD_DAT_WR;
294 }
295
Jaehoon Chungaaaaeb72016-01-21 11:01:06 +0900296 if (!test_bit(DW_MMC_CARD_NO_USE_HOLD, &slot->flags))
297 cmdr |= SDMMC_CMD_USE_HOLD_REG;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000298
Will Newtonf95f3852011-01-02 01:11:59 -0500299 return cmdr;
300}
301
Seungwon Jeon90c21432013-08-31 00:14:05 +0900302static u32 dw_mci_prep_stop_abort(struct dw_mci *host, struct mmc_command *cmd)
303{
304 struct mmc_command *stop;
305 u32 cmdr;
306
307 if (!cmd->data)
308 return 0;
309
310 stop = &host->stop_abort;
311 cmdr = cmd->opcode;
312 memset(stop, 0, sizeof(struct mmc_command));
313
314 if (cmdr == MMC_READ_SINGLE_BLOCK ||
315 cmdr == MMC_READ_MULTIPLE_BLOCK ||
316 cmdr == MMC_WRITE_BLOCK ||
Ulf Hansson6c2c6502014-12-01 16:13:39 +0100317 cmdr == MMC_WRITE_MULTIPLE_BLOCK ||
318 cmdr == MMC_SEND_TUNING_BLOCK ||
319 cmdr == MMC_SEND_TUNING_BLOCK_HS200) {
Seungwon Jeon90c21432013-08-31 00:14:05 +0900320 stop->opcode = MMC_STOP_TRANSMISSION;
321 stop->arg = 0;
322 stop->flags = MMC_RSP_R1B | MMC_CMD_AC;
323 } else if (cmdr == SD_IO_RW_EXTENDED) {
324 stop->opcode = SD_IO_RW_DIRECT;
325 stop->arg |= (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
326 ((cmd->arg >> 28) & 0x7);
327 stop->flags = MMC_RSP_SPI_R5 | MMC_RSP_R5 | MMC_CMD_AC;
328 } else {
329 return 0;
330 }
331
332 cmdr = stop->opcode | SDMMC_CMD_STOP |
333 SDMMC_CMD_RESP_CRC | SDMMC_CMD_RESP_EXP;
334
335 return cmdr;
336}
337
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800338static void dw_mci_wait_while_busy(struct dw_mci *host, u32 cmd_flags)
339{
340 unsigned long timeout = jiffies + msecs_to_jiffies(500);
341
342 /*
343 * Databook says that before issuing a new data transfer command
344 * we need to check to see if the card is busy. Data transfer commands
345 * all have SDMMC_CMD_PRV_DAT_WAIT set, so we'll key off that.
346 *
347 * ...also allow sending for SDMMC_CMD_VOLT_SWITCH where busy is
348 * expected.
349 */
350 if ((cmd_flags & SDMMC_CMD_PRV_DAT_WAIT) &&
351 !(cmd_flags & SDMMC_CMD_VOLT_SWITCH)) {
352 while (mci_readl(host, STATUS) & SDMMC_STATUS_BUSY) {
353 if (time_after(jiffies, timeout)) {
354 /* Command will fail; we'll pass error then */
355 dev_err(host->dev, "Busy; trying anyway\n");
356 break;
357 }
358 udelay(10);
359 }
360 }
361}
362
Will Newtonf95f3852011-01-02 01:11:59 -0500363static void dw_mci_start_command(struct dw_mci *host,
364 struct mmc_command *cmd, u32 cmd_flags)
365{
366 host->cmd = cmd;
Thomas Abraham4a909202012-09-17 18:16:35 +0000367 dev_vdbg(host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -0500368 "start command: ARGR=0x%08x CMDR=0x%08x\n",
369 cmd->arg, cmd_flags);
370
371 mci_writel(host, CMDARG, cmd->arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800372 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800373 dw_mci_wait_while_busy(host, cmd_flags);
Will Newtonf95f3852011-01-02 01:11:59 -0500374
375 mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
376}
377
Seungwon Jeon90c21432013-08-31 00:14:05 +0900378static inline void send_stop_abort(struct dw_mci *host, struct mmc_data *data)
Will Newtonf95f3852011-01-02 01:11:59 -0500379{
Seungwon Jeon90c21432013-08-31 00:14:05 +0900380 struct mmc_command *stop = data->stop ? data->stop : &host->stop_abort;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800381
Seungwon Jeon90c21432013-08-31 00:14:05 +0900382 dw_mci_start_command(host, stop, host->stop_cmdr);
Will Newtonf95f3852011-01-02 01:11:59 -0500383}
384
385/* DMA interface functions */
386static void dw_mci_stop_dma(struct dw_mci *host)
387{
James Hogan03e8cb52011-06-29 09:28:43 +0100388 if (host->using_dma) {
Will Newtonf95f3852011-01-02 01:11:59 -0500389 host->dma_ops->stop(host);
390 host->dma_ops->cleanup(host);
Will Newtonf95f3852011-01-02 01:11:59 -0500391 }
Seungwon Jeonaa50f252013-08-31 00:14:38 +0900392
393 /* Data transfer was stopped by the interrupt handler */
394 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -0500395}
396
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900397static int dw_mci_get_dma_dir(struct mmc_data *data)
398{
399 if (data->flags & MMC_DATA_WRITE)
400 return DMA_TO_DEVICE;
401 else
402 return DMA_FROM_DEVICE;
403}
404
Will Newtonf95f3852011-01-02 01:11:59 -0500405static void dw_mci_dma_cleanup(struct dw_mci *host)
406{
407 struct mmc_data *data = host->data;
408
409 if (data)
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900410 if (!data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000411 dma_unmap_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900412 data->sg,
413 data->sg_len,
414 dw_mci_get_dma_dir(data));
Will Newtonf95f3852011-01-02 01:11:59 -0500415}
416
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900417static void dw_mci_idmac_reset(struct dw_mci *host)
418{
419 u32 bmod = mci_readl(host, BMOD);
420 /* Software reset of DMA */
421 bmod |= SDMMC_IDMAC_SWRESET;
422 mci_writel(host, BMOD, bmod);
423}
424
Will Newtonf95f3852011-01-02 01:11:59 -0500425static void dw_mci_idmac_stop_dma(struct dw_mci *host)
426{
427 u32 temp;
428
429 /* Disable and reset the IDMAC interface */
430 temp = mci_readl(host, CTRL);
431 temp &= ~SDMMC_CTRL_USE_IDMAC;
432 temp |= SDMMC_CTRL_DMA_RESET;
433 mci_writel(host, CTRL, temp);
434
435 /* Stop the IDMAC running */
436 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900437 temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900438 temp |= SDMMC_IDMAC_SWRESET;
Will Newtonf95f3852011-01-02 01:11:59 -0500439 mci_writel(host, BMOD, temp);
440}
441
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800442static void dw_mci_dmac_complete_dma(void *arg)
Will Newtonf95f3852011-01-02 01:11:59 -0500443{
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800444 struct dw_mci *host = arg;
Will Newtonf95f3852011-01-02 01:11:59 -0500445 struct mmc_data *data = host->data;
446
Thomas Abraham4a909202012-09-17 18:16:35 +0000447 dev_vdbg(host->dev, "DMA complete\n");
Will Newtonf95f3852011-01-02 01:11:59 -0500448
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800449 if ((host->use_dma == TRANS_MODE_EDMAC) &&
450 data && (data->flags & MMC_DATA_READ))
451 /* Invalidate cache after read */
452 dma_sync_sg_for_cpu(mmc_dev(host->cur_slot->mmc),
453 data->sg,
454 data->sg_len,
455 DMA_FROM_DEVICE);
456
Will Newtonf95f3852011-01-02 01:11:59 -0500457 host->dma_ops->cleanup(host);
458
459 /*
460 * If the card was removed, data will be NULL. No point in trying to
461 * send the stop command or waiting for NBUSY in this case.
462 */
463 if (data) {
464 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
465 tasklet_schedule(&host->tasklet);
466 }
467}
468
469static void dw_mci_translate_sglist(struct dw_mci *host, struct mmc_data *data,
470 unsigned int sg_len)
471{
Alexey Brodkin5959b322015-06-25 11:25:07 +0300472 unsigned int desc_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500473 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800474
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000475 if (host->dma_64bit_address == 1) {
Alexey Brodkin5959b322015-06-25 11:25:07 +0300476 struct idmac_desc_64addr *desc_first, *desc_last, *desc;
Will Newtonf95f3852011-01-02 01:11:59 -0500477
Alexey Brodkin5959b322015-06-25 11:25:07 +0300478 desc_first = desc_last = desc = host->sg_cpu;
479
480 for (i = 0; i < sg_len; i++) {
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000481 unsigned int length = sg_dma_len(&data->sg[i]);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800482
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000483 u64 mem_addr = sg_dma_address(&data->sg[i]);
Will Newtonf95f3852011-01-02 01:11:59 -0500484
Alexey Brodkin5959b322015-06-25 11:25:07 +0300485 for ( ; length ; desc++) {
486 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
487 length : DW_MCI_DESC_DATA_LENGTH;
Will Newtonf95f3852011-01-02 01:11:59 -0500488
Alexey Brodkin5959b322015-06-25 11:25:07 +0300489 length -= desc_len;
490
491 /*
492 * Set the OWN bit and disable interrupts
493 * for this descriptor
494 */
495 desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC |
496 IDMAC_DES0_CH;
497
498 /* Buffer length */
499 IDMAC_64ADDR_SET_BUFFER1_SIZE(desc, desc_len);
500
501 /* Physical address to DMA to/from */
502 desc->des4 = mem_addr & 0xffffffff;
503 desc->des5 = mem_addr >> 32;
504
505 /* Update physical address for the next desc */
506 mem_addr += desc_len;
507
508 /* Save pointer to the last descriptor */
509 desc_last = desc;
510 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000511 }
Will Newtonf95f3852011-01-02 01:11:59 -0500512
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000513 /* Set first descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300514 desc_first->des0 |= IDMAC_DES0_FD;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000515
516 /* Set last descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300517 desc_last->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
518 desc_last->des0 |= IDMAC_DES0_LD;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000519
520 } else {
Alexey Brodkin5959b322015-06-25 11:25:07 +0300521 struct idmac_desc *desc_first, *desc_last, *desc;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000522
Alexey Brodkin5959b322015-06-25 11:25:07 +0300523 desc_first = desc_last = desc = host->sg_cpu;
524
525 for (i = 0; i < sg_len; i++) {
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000526 unsigned int length = sg_dma_len(&data->sg[i]);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800527
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000528 u32 mem_addr = sg_dma_address(&data->sg[i]);
529
Alexey Brodkin5959b322015-06-25 11:25:07 +0300530 for ( ; length ; desc++) {
531 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
532 length : DW_MCI_DESC_DATA_LENGTH;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000533
Alexey Brodkin5959b322015-06-25 11:25:07 +0300534 length -= desc_len;
535
536 /*
537 * Set the OWN bit and disable interrupts
538 * for this descriptor
539 */
540 desc->des0 = cpu_to_le32(IDMAC_DES0_OWN |
541 IDMAC_DES0_DIC |
542 IDMAC_DES0_CH);
543
544 /* Buffer length */
545 IDMAC_SET_BUFFER1_SIZE(desc, desc_len);
546
547 /* Physical address to DMA to/from */
548 desc->des2 = cpu_to_le32(mem_addr);
549
550 /* Update physical address for the next desc */
551 mem_addr += desc_len;
552
553 /* Save pointer to the last descriptor */
554 desc_last = desc;
555 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000556 }
557
558 /* Set first descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300559 desc_first->des0 |= cpu_to_le32(IDMAC_DES0_FD);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000560
561 /* Set last descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300562 desc_last->des0 &= cpu_to_le32(~(IDMAC_DES0_CH |
563 IDMAC_DES0_DIC));
564 desc_last->des0 |= cpu_to_le32(IDMAC_DES0_LD);
Will Newtonf95f3852011-01-02 01:11:59 -0500565 }
566
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800567 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -0500568}
569
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800570static int dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
Will Newtonf95f3852011-01-02 01:11:59 -0500571{
572 u32 temp;
573
574 dw_mci_translate_sglist(host, host->data, sg_len);
575
Sonny Rao536f6b92014-10-16 09:58:05 -0700576 /* Make sure to reset DMA in case we did PIO before this */
577 dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET);
578 dw_mci_idmac_reset(host);
579
Will Newtonf95f3852011-01-02 01:11:59 -0500580 /* Select IDMAC interface */
581 temp = mci_readl(host, CTRL);
582 temp |= SDMMC_CTRL_USE_IDMAC;
583 mci_writel(host, CTRL, temp);
584
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800585 /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -0500586 wmb();
587
588 /* Enable the IDMAC */
589 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900590 temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
Will Newtonf95f3852011-01-02 01:11:59 -0500591 mci_writel(host, BMOD, temp);
592
593 /* Start it running */
594 mci_writel(host, PLDMND, 1);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800595
596 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -0500597}
598
599static int dw_mci_idmac_init(struct dw_mci *host)
600{
Seungwon Jeon897b69e2012-09-19 13:58:31 +0800601 int i;
Will Newtonf95f3852011-01-02 01:11:59 -0500602
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000603 if (host->dma_64bit_address == 1) {
604 struct idmac_desc_64addr *p;
605 /* Number of descriptors in the ring buffer */
606 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc_64addr);
Will Newtonf95f3852011-01-02 01:11:59 -0500607
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000608 /* Forward link the descriptor list */
609 for (i = 0, p = host->sg_cpu; i < host->ring_size - 1;
610 i++, p++) {
611 p->des6 = (host->sg_dma +
612 (sizeof(struct idmac_desc_64addr) *
613 (i + 1))) & 0xffffffff;
Will Newtonf95f3852011-01-02 01:11:59 -0500614
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000615 p->des7 = (u64)(host->sg_dma +
616 (sizeof(struct idmac_desc_64addr) *
617 (i + 1))) >> 32;
618 /* Initialize reserved and buffer size fields to "0" */
619 p->des1 = 0;
620 p->des2 = 0;
621 p->des3 = 0;
622 }
623
624 /* Set the last descriptor as the end-of-ring descriptor */
625 p->des6 = host->sg_dma & 0xffffffff;
626 p->des7 = (u64)host->sg_dma >> 32;
627 p->des0 = IDMAC_DES0_ER;
628
629 } else {
630 struct idmac_desc *p;
631 /* Number of descriptors in the ring buffer */
632 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc);
633
634 /* Forward link the descriptor list */
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800635 for (i = 0, p = host->sg_cpu;
636 i < host->ring_size - 1;
637 i++, p++) {
Ben Dooks6687c422015-03-25 11:27:51 +0000638 p->des3 = cpu_to_le32(host->sg_dma +
639 (sizeof(struct idmac_desc) * (i + 1)));
Zhangfei Gao4b244722015-04-30 22:16:28 +0800640 p->des1 = 0;
641 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000642
643 /* Set the last descriptor as the end-of-ring descriptor */
Ben Dooks6687c422015-03-25 11:27:51 +0000644 p->des3 = cpu_to_le32(host->sg_dma);
645 p->des0 = cpu_to_le32(IDMAC_DES0_ER);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000646 }
Will Newtonf95f3852011-01-02 01:11:59 -0500647
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900648 dw_mci_idmac_reset(host);
Seungwon Jeon141a7122012-05-22 13:01:03 +0900649
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000650 if (host->dma_64bit_address == 1) {
651 /* Mask out interrupts - get Tx & Rx complete only */
652 mci_writel(host, IDSTS64, IDMAC_INT_CLR);
653 mci_writel(host, IDINTEN64, SDMMC_IDMAC_INT_NI |
654 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
Will Newtonf95f3852011-01-02 01:11:59 -0500655
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000656 /* Set the descriptor base address */
657 mci_writel(host, DBADDRL, host->sg_dma & 0xffffffff);
658 mci_writel(host, DBADDRU, (u64)host->sg_dma >> 32);
659
660 } else {
661 /* Mask out interrupts - get Tx & Rx complete only */
662 mci_writel(host, IDSTS, IDMAC_INT_CLR);
663 mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI |
664 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
665
666 /* Set the descriptor base address */
667 mci_writel(host, DBADDR, host->sg_dma);
668 }
669
Will Newtonf95f3852011-01-02 01:11:59 -0500670 return 0;
671}
672
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100673static const struct dw_mci_dma_ops dw_mci_idmac_ops = {
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900674 .init = dw_mci_idmac_init,
675 .start = dw_mci_idmac_start_dma,
676 .stop = dw_mci_idmac_stop_dma,
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800677 .complete = dw_mci_dmac_complete_dma,
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900678 .cleanup = dw_mci_dma_cleanup,
679};
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800680
681static void dw_mci_edmac_stop_dma(struct dw_mci *host)
682{
683 dmaengine_terminate_all(host->dms->ch);
684}
685
686static int dw_mci_edmac_start_dma(struct dw_mci *host,
687 unsigned int sg_len)
688{
689 struct dma_slave_config cfg;
690 struct dma_async_tx_descriptor *desc = NULL;
691 struct scatterlist *sgl = host->data->sg;
692 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
693 u32 sg_elems = host->data->sg_len;
694 u32 fifoth_val;
695 u32 fifo_offset = host->fifo_reg - host->regs;
696 int ret = 0;
697
698 /* Set external dma config: burst size, burst width */
Arnd Bergmann260b3162015-11-12 15:14:23 +0100699 cfg.dst_addr = host->phy_regs + fifo_offset;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800700 cfg.src_addr = cfg.dst_addr;
701 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
702 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
703
704 /* Match burst msize with external dma config */
705 fifoth_val = mci_readl(host, FIFOTH);
706 cfg.dst_maxburst = mszs[(fifoth_val >> 28) & 0x7];
707 cfg.src_maxburst = cfg.dst_maxburst;
708
709 if (host->data->flags & MMC_DATA_WRITE)
710 cfg.direction = DMA_MEM_TO_DEV;
711 else
712 cfg.direction = DMA_DEV_TO_MEM;
713
714 ret = dmaengine_slave_config(host->dms->ch, &cfg);
715 if (ret) {
716 dev_err(host->dev, "Failed to config edmac.\n");
717 return -EBUSY;
718 }
719
720 desc = dmaengine_prep_slave_sg(host->dms->ch, sgl,
721 sg_len, cfg.direction,
722 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
723 if (!desc) {
724 dev_err(host->dev, "Can't prepare slave sg.\n");
725 return -EBUSY;
726 }
727
728 /* Set dw_mci_dmac_complete_dma as callback */
729 desc->callback = dw_mci_dmac_complete_dma;
730 desc->callback_param = (void *)host;
731 dmaengine_submit(desc);
732
733 /* Flush cache before write */
734 if (host->data->flags & MMC_DATA_WRITE)
735 dma_sync_sg_for_device(mmc_dev(host->cur_slot->mmc), sgl,
736 sg_elems, DMA_TO_DEVICE);
737
738 dma_async_issue_pending(host->dms->ch);
739
740 return 0;
741}
742
743static int dw_mci_edmac_init(struct dw_mci *host)
744{
745 /* Request external dma channel */
746 host->dms = kzalloc(sizeof(struct dw_mci_dma_slave), GFP_KERNEL);
747 if (!host->dms)
748 return -ENOMEM;
749
750 host->dms->ch = dma_request_slave_channel(host->dev, "rx-tx");
751 if (!host->dms->ch) {
Dan Carpenter4539d362015-10-22 22:53:46 +0300752 dev_err(host->dev, "Failed to get external DMA channel.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800753 kfree(host->dms);
754 host->dms = NULL;
755 return -ENXIO;
756 }
757
758 return 0;
759}
760
761static void dw_mci_edmac_exit(struct dw_mci *host)
762{
763 if (host->dms) {
764 if (host->dms->ch) {
765 dma_release_channel(host->dms->ch);
766 host->dms->ch = NULL;
767 }
768 kfree(host->dms);
769 host->dms = NULL;
770 }
771}
772
773static const struct dw_mci_dma_ops dw_mci_edmac_ops = {
774 .init = dw_mci_edmac_init,
775 .exit = dw_mci_edmac_exit,
776 .start = dw_mci_edmac_start_dma,
777 .stop = dw_mci_edmac_stop_dma,
778 .complete = dw_mci_dmac_complete_dma,
779 .cleanup = dw_mci_dma_cleanup,
780};
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900781
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900782static int dw_mci_pre_dma_transfer(struct dw_mci *host,
783 struct mmc_data *data,
784 bool next)
Will Newtonf95f3852011-01-02 01:11:59 -0500785{
786 struct scatterlist *sg;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900787 unsigned int i, sg_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500788
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900789 if (!next && data->host_cookie)
790 return data->host_cookie;
Will Newtonf95f3852011-01-02 01:11:59 -0500791
792 /*
793 * We don't do DMA on "complex" transfers, i.e. with
794 * non-word-aligned buffers or lengths. Also, we don't bother
795 * with all the DMA setup overhead for short transfers.
796 */
797 if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
798 return -EINVAL;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900799
Will Newtonf95f3852011-01-02 01:11:59 -0500800 if (data->blksz & 3)
801 return -EINVAL;
802
803 for_each_sg(data->sg, sg, data->sg_len, i) {
804 if (sg->offset & 3 || sg->length & 3)
805 return -EINVAL;
806 }
807
Thomas Abraham4a909202012-09-17 18:16:35 +0000808 sg_len = dma_map_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900809 data->sg,
810 data->sg_len,
811 dw_mci_get_dma_dir(data));
812 if (sg_len == 0)
813 return -EINVAL;
814
815 if (next)
816 data->host_cookie = sg_len;
817
818 return sg_len;
819}
820
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900821static void dw_mci_pre_req(struct mmc_host *mmc,
822 struct mmc_request *mrq,
823 bool is_first_req)
824{
825 struct dw_mci_slot *slot = mmc_priv(mmc);
826 struct mmc_data *data = mrq->data;
827
828 if (!slot->host->use_dma || !data)
829 return;
830
831 if (data->host_cookie) {
832 data->host_cookie = 0;
833 return;
834 }
835
836 if (dw_mci_pre_dma_transfer(slot->host, mrq->data, 1) < 0)
837 data->host_cookie = 0;
838}
839
840static void dw_mci_post_req(struct mmc_host *mmc,
841 struct mmc_request *mrq,
842 int err)
843{
844 struct dw_mci_slot *slot = mmc_priv(mmc);
845 struct mmc_data *data = mrq->data;
846
847 if (!slot->host->use_dma || !data)
848 return;
849
850 if (data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000851 dma_unmap_sg(slot->host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900852 data->sg,
853 data->sg_len,
854 dw_mci_get_dma_dir(data));
855 data->host_cookie = 0;
856}
857
Seungwon Jeon52426892013-08-31 00:13:42 +0900858static void dw_mci_adjust_fifoth(struct dw_mci *host, struct mmc_data *data)
859{
Seungwon Jeon52426892013-08-31 00:13:42 +0900860 unsigned int blksz = data->blksz;
861 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
862 u32 fifo_width = 1 << host->data_shift;
863 u32 blksz_depth = blksz / fifo_width, fifoth_val;
864 u32 msize = 0, rx_wmark = 1, tx_wmark, tx_wmark_invers;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800865 int idx = ARRAY_SIZE(mszs) - 1;
Seungwon Jeon52426892013-08-31 00:13:42 +0900866
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800867 /* pio should ship this scenario */
868 if (!host->use_dma)
869 return;
870
Seungwon Jeon52426892013-08-31 00:13:42 +0900871 tx_wmark = (host->fifo_depth) / 2;
872 tx_wmark_invers = host->fifo_depth - tx_wmark;
873
874 /*
875 * MSIZE is '1',
876 * if blksz is not a multiple of the FIFO width
877 */
878 if (blksz % fifo_width) {
879 msize = 0;
880 rx_wmark = 1;
881 goto done;
882 }
883
884 do {
885 if (!((blksz_depth % mszs[idx]) ||
886 (tx_wmark_invers % mszs[idx]))) {
887 msize = idx;
888 rx_wmark = mszs[idx] - 1;
889 break;
890 }
891 } while (--idx > 0);
892 /*
893 * If idx is '0', it won't be tried
894 * Thus, initial values are uesed
895 */
896done:
897 fifoth_val = SDMMC_SET_FIFOTH(msize, rx_wmark, tx_wmark);
898 mci_writel(host, FIFOTH, fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +0900899}
900
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900901static void dw_mci_ctrl_rd_thld(struct dw_mci *host, struct mmc_data *data)
902{
903 unsigned int blksz = data->blksz;
904 u32 blksz_depth, fifo_depth;
905 u16 thld_size;
906
907 WARN_ON(!(data->flags & MMC_DATA_READ));
908
James Hogan66dfd102014-11-17 17:49:05 +0000909 /*
910 * CDTHRCTL doesn't exist prior to 240A (in fact that register offset is
911 * in the FIFO region, so we really shouldn't access it).
912 */
913 if (host->verid < DW_MMC_240A)
914 return;
915
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900916 if (host->timing != MMC_TIMING_MMC_HS200 &&
Jaehoon Chung488b8d62015-03-05 19:45:21 +0900917 host->timing != MMC_TIMING_MMC_HS400 &&
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900918 host->timing != MMC_TIMING_UHS_SDR104)
919 goto disable;
920
921 blksz_depth = blksz / (1 << host->data_shift);
922 fifo_depth = host->fifo_depth;
923
924 if (blksz_depth > fifo_depth)
925 goto disable;
926
927 /*
928 * If (blksz_depth) >= (fifo_depth >> 1), should be 'thld_size <= blksz'
929 * If (blksz_depth) < (fifo_depth >> 1), should be thld_size = blksz
930 * Currently just choose blksz.
931 */
932 thld_size = blksz;
933 mci_writel(host, CDTHRCTL, SDMMC_SET_RD_THLD(thld_size, 1));
934 return;
935
936disable:
937 mci_writel(host, CDTHRCTL, SDMMC_SET_RD_THLD(0, 0));
938}
939
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900940static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
941{
Doug Andersonf8c58c12014-12-02 15:42:47 -0800942 unsigned long irqflags;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900943 int sg_len;
944 u32 temp;
945
946 host->using_dma = 0;
947
948 /* If we don't have a channel, we can't do DMA */
949 if (!host->use_dma)
950 return -ENODEV;
951
952 sg_len = dw_mci_pre_dma_transfer(host, data, 0);
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900953 if (sg_len < 0) {
954 host->dma_ops->stop(host);
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900955 return sg_len;
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900956 }
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900957
James Hogan03e8cb52011-06-29 09:28:43 +0100958 host->using_dma = 1;
959
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800960 if (host->use_dma == TRANS_MODE_IDMAC)
961 dev_vdbg(host->dev,
962 "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
963 (unsigned long)host->sg_cpu,
964 (unsigned long)host->sg_dma,
965 sg_len);
Will Newtonf95f3852011-01-02 01:11:59 -0500966
Seungwon Jeon52426892013-08-31 00:13:42 +0900967 /*
968 * Decide the MSIZE and RX/TX Watermark.
969 * If current block size is same with previous size,
970 * no need to update fifoth.
971 */
972 if (host->prev_blksz != data->blksz)
973 dw_mci_adjust_fifoth(host, data);
974
Will Newtonf95f3852011-01-02 01:11:59 -0500975 /* Enable the DMA interface */
976 temp = mci_readl(host, CTRL);
977 temp |= SDMMC_CTRL_DMA_ENABLE;
978 mci_writel(host, CTRL, temp);
979
980 /* Disable RX/TX IRQs, let DMA handle it */
Doug Andersonf8c58c12014-12-02 15:42:47 -0800981 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -0500982 temp = mci_readl(host, INTMASK);
983 temp &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
984 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -0800985 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -0500986
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800987 if (host->dma_ops->start(host, sg_len)) {
988 /* We can't do DMA */
989 dev_err(host->dev, "%s: failed to start DMA.\n", __func__);
990 return -ENODEV;
991 }
Will Newtonf95f3852011-01-02 01:11:59 -0500992
993 return 0;
994}
995
996static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
997{
Doug Andersonf8c58c12014-12-02 15:42:47 -0800998 unsigned long irqflags;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800999 int flags = SG_MITER_ATOMIC;
Will Newtonf95f3852011-01-02 01:11:59 -05001000 u32 temp;
1001
1002 data->error = -EINPROGRESS;
1003
1004 WARN_ON(host->data);
1005 host->sg = NULL;
1006 host->data = data;
1007
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001008 if (data->flags & MMC_DATA_READ) {
James Hogan55c5efbc2011-06-29 09:29:58 +01001009 host->dir_status = DW_MCI_RECV_STATUS;
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001010 dw_mci_ctrl_rd_thld(host, data);
1011 } else {
James Hogan55c5efbc2011-06-29 09:29:58 +01001012 host->dir_status = DW_MCI_SEND_STATUS;
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001013 }
James Hogan55c5efbc2011-06-29 09:29:58 +01001014
Will Newtonf95f3852011-01-02 01:11:59 -05001015 if (dw_mci_submit_data_dma(host, data)) {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001016 if (host->data->flags & MMC_DATA_READ)
1017 flags |= SG_MITER_TO_SG;
1018 else
1019 flags |= SG_MITER_FROM_SG;
1020
1021 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001022 host->sg = data->sg;
James Hogan34b664a2011-06-24 13:57:56 +01001023 host->part_buf_start = 0;
1024 host->part_buf_count = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001025
James Hoganb40af3a2011-06-24 13:54:06 +01001026 mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001027
1028 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001029 temp = mci_readl(host, INTMASK);
1030 temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
1031 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001032 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001033
1034 temp = mci_readl(host, CTRL);
1035 temp &= ~SDMMC_CTRL_DMA_ENABLE;
1036 mci_writel(host, CTRL, temp);
Seungwon Jeon52426892013-08-31 00:13:42 +09001037
1038 /*
1039 * Use the initial fifoth_val for PIO mode.
1040 * If next issued data may be transfered by DMA mode,
1041 * prev_blksz should be invalidated.
1042 */
1043 mci_writel(host, FIFOTH, host->fifoth_val);
1044 host->prev_blksz = 0;
1045 } else {
1046 /*
1047 * Keep the current block size.
1048 * It will be used to decide whether to update
1049 * fifoth register next time.
1050 */
1051 host->prev_blksz = data->blksz;
Will Newtonf95f3852011-01-02 01:11:59 -05001052 }
1053}
1054
1055static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
1056{
1057 struct dw_mci *host = slot->host;
1058 unsigned long timeout = jiffies + msecs_to_jiffies(500);
1059 unsigned int cmd_status = 0;
1060
1061 mci_writel(host, CMDARG, arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001062 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -08001063 dw_mci_wait_while_busy(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001064 mci_writel(host, CMD, SDMMC_CMD_START | cmd);
1065
1066 while (time_before(jiffies, timeout)) {
1067 cmd_status = mci_readl(host, CMD);
1068 if (!(cmd_status & SDMMC_CMD_START))
1069 return;
1070 }
1071 dev_err(&slot->mmc->class_dev,
1072 "Timeout sending command (cmd %#x arg %#x status %#x)\n",
1073 cmd, arg, cmd_status);
1074}
1075
Abhilash Kesavanab269122012-11-19 10:26:21 +05301076static void dw_mci_setup_bus(struct dw_mci_slot *slot, bool force_clkinit)
Will Newtonf95f3852011-01-02 01:11:59 -05001077{
1078 struct dw_mci *host = slot->host;
Doug Andersonfdf492a2013-08-31 00:11:43 +09001079 unsigned int clock = slot->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001080 u32 div;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001081 u32 clk_en_a;
Doug Anderson01730552014-08-22 19:17:51 +05301082 u32 sdmmc_cmd_bits = SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT;
1083
1084 /* We must continue to set bit 28 in CMD until the change is complete */
1085 if (host->state == STATE_WAITING_CMD11_DONE)
1086 sdmmc_cmd_bits |= SDMMC_CMD_VOLT_SWITCH;
Will Newtonf95f3852011-01-02 01:11:59 -05001087
Doug Andersonfdf492a2013-08-31 00:11:43 +09001088 if (!clock) {
1089 mci_writel(host, CLKENA, 0);
Doug Anderson01730552014-08-22 19:17:51 +05301090 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Doug Andersonfdf492a2013-08-31 00:11:43 +09001091 } else if (clock != host->current_speed || force_clkinit) {
1092 div = host->bus_hz / clock;
1093 if (host->bus_hz % clock && host->bus_hz > clock)
Will Newtonf95f3852011-01-02 01:11:59 -05001094 /*
1095 * move the + 1 after the divide to prevent
1096 * over-clocking the card.
1097 */
Seungwon Jeone4199902012-05-22 13:01:21 +09001098 div += 1;
1099
Doug Andersonfdf492a2013-08-31 00:11:43 +09001100 div = (host->bus_hz != clock) ? DIV_ROUND_UP(div, 2) : 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001101
Doug Andersonfdf492a2013-08-31 00:11:43 +09001102 if ((clock << div) != slot->__clk_old || force_clkinit)
1103 dev_info(&slot->mmc->class_dev,
1104 "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ div = %d)\n",
1105 slot->id, host->bus_hz, clock,
1106 div ? ((host->bus_hz / div) >> 1) :
1107 host->bus_hz, div);
Will Newtonf95f3852011-01-02 01:11:59 -05001108
1109 /* disable clock */
1110 mci_writel(host, CLKENA, 0);
1111 mci_writel(host, CLKSRC, 0);
1112
1113 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301114 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001115
1116 /* set clock to desired speed */
1117 mci_writel(host, CLKDIV, div);
1118
1119 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301120 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001121
Doug Anderson9623b5b2012-07-25 08:33:17 -07001122 /* enable clock; only low power if no SDIO */
1123 clk_en_a = SDMMC_CLKEN_ENABLE << slot->id;
Doug Andersonb24c8b22014-12-02 15:42:46 -08001124 if (!test_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags))
Doug Anderson9623b5b2012-07-25 08:33:17 -07001125 clk_en_a |= SDMMC_CLKEN_LOW_PWR << slot->id;
1126 mci_writel(host, CLKENA, clk_en_a);
Will Newtonf95f3852011-01-02 01:11:59 -05001127
1128 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301129 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001130
Doug Andersonfdf492a2013-08-31 00:11:43 +09001131 /* keep the clock with reflecting clock dividor */
1132 slot->__clk_old = clock << div;
Will Newtonf95f3852011-01-02 01:11:59 -05001133 }
1134
Doug Andersonfdf492a2013-08-31 00:11:43 +09001135 host->current_speed = clock;
1136
Will Newtonf95f3852011-01-02 01:11:59 -05001137 /* Set the current slot bus width */
Seungwon Jeon1d56c452011-06-20 17:23:53 +09001138 mci_writel(host, CTYPE, (slot->ctype << slot->id));
Will Newtonf95f3852011-01-02 01:11:59 -05001139}
1140
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001141static void __dw_mci_start_request(struct dw_mci *host,
1142 struct dw_mci_slot *slot,
1143 struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001144{
1145 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001146 struct mmc_data *data;
1147 u32 cmdflags;
1148
1149 mrq = slot->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001150
Will Newtonf95f3852011-01-02 01:11:59 -05001151 host->cur_slot = slot;
1152 host->mrq = mrq;
1153
1154 host->pending_events = 0;
1155 host->completed_events = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001156 host->cmd_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001157 host->data_status = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001158 host->dir_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001159
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001160 data = cmd->data;
Will Newtonf95f3852011-01-02 01:11:59 -05001161 if (data) {
Jaehoon Chungf16afa82014-03-03 11:36:45 +09001162 mci_writel(host, TMOUT, 0xFFFFFFFF);
Will Newtonf95f3852011-01-02 01:11:59 -05001163 mci_writel(host, BYTCNT, data->blksz*data->blocks);
1164 mci_writel(host, BLKSIZ, data->blksz);
1165 }
1166
Will Newtonf95f3852011-01-02 01:11:59 -05001167 cmdflags = dw_mci_prepare_command(slot->mmc, cmd);
1168
1169 /* this is the first command, send the initialization clock */
1170 if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
1171 cmdflags |= SDMMC_CMD_INIT;
1172
1173 if (data) {
1174 dw_mci_submit_data(host, data);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001175 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05001176 }
1177
1178 dw_mci_start_command(host, cmd, cmdflags);
1179
Doug Anderson5c935162015-03-09 16:18:21 -07001180 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
Doug Anderson49ba0302015-04-03 11:13:07 -07001181 unsigned long irqflags;
1182
Doug Anderson5c935162015-03-09 16:18:21 -07001183 /*
Doug Anderson8886a6f2015-04-03 11:13:05 -07001184 * Databook says to fail after 2ms w/ no response, but evidence
1185 * shows that sometimes the cmd11 interrupt takes over 130ms.
1186 * We'll set to 500ms, plus an extra jiffy just in case jiffies
1187 * is just about to roll over.
Doug Anderson49ba0302015-04-03 11:13:07 -07001188 *
1189 * We do this whole thing under spinlock and only if the
1190 * command hasn't already completed (indicating the the irq
1191 * already ran so we don't want the timeout).
Doug Anderson5c935162015-03-09 16:18:21 -07001192 */
Doug Anderson49ba0302015-04-03 11:13:07 -07001193 spin_lock_irqsave(&host->irq_lock, irqflags);
1194 if (!test_bit(EVENT_CMD_COMPLETE, &host->pending_events))
1195 mod_timer(&host->cmd11_timer,
1196 jiffies + msecs_to_jiffies(500) + 1);
1197 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Doug Anderson5c935162015-03-09 16:18:21 -07001198 }
1199
Will Newtonf95f3852011-01-02 01:11:59 -05001200 if (mrq->stop)
1201 host->stop_cmdr = dw_mci_prepare_command(slot->mmc, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001202 else
1203 host->stop_cmdr = dw_mci_prep_stop_abort(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001204}
1205
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001206static void dw_mci_start_request(struct dw_mci *host,
1207 struct dw_mci_slot *slot)
1208{
1209 struct mmc_request *mrq = slot->mrq;
1210 struct mmc_command *cmd;
1211
1212 cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
1213 __dw_mci_start_request(host, slot, cmd);
1214}
1215
James Hogan7456caa2011-06-24 13:55:10 +01001216/* must be called with host->lock held */
Will Newtonf95f3852011-01-02 01:11:59 -05001217static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
1218 struct mmc_request *mrq)
1219{
1220 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1221 host->state);
1222
Will Newtonf95f3852011-01-02 01:11:59 -05001223 slot->mrq = mrq;
1224
Doug Anderson01730552014-08-22 19:17:51 +05301225 if (host->state == STATE_WAITING_CMD11_DONE) {
1226 dev_warn(&slot->mmc->class_dev,
1227 "Voltage change didn't complete\n");
1228 /*
1229 * this case isn't expected to happen, so we can
1230 * either crash here or just try to continue on
1231 * in the closest possible state
1232 */
1233 host->state = STATE_IDLE;
1234 }
1235
Will Newtonf95f3852011-01-02 01:11:59 -05001236 if (host->state == STATE_IDLE) {
1237 host->state = STATE_SENDING_CMD;
1238 dw_mci_start_request(host, slot);
1239 } else {
1240 list_add_tail(&slot->queue_node, &host->queue);
1241 }
Will Newtonf95f3852011-01-02 01:11:59 -05001242}
1243
1244static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1245{
1246 struct dw_mci_slot *slot = mmc_priv(mmc);
1247 struct dw_mci *host = slot->host;
1248
1249 WARN_ON(slot->mrq);
1250
James Hogan7456caa2011-06-24 13:55:10 +01001251 /*
1252 * The check for card presence and queueing of the request must be
1253 * atomic, otherwise the card could be removed in between and the
1254 * request wouldn't fail until another card was inserted.
1255 */
1256 spin_lock_bh(&host->lock);
1257
Will Newtonf95f3852011-01-02 01:11:59 -05001258 if (!test_bit(DW_MMC_CARD_PRESENT, &slot->flags)) {
James Hogan7456caa2011-06-24 13:55:10 +01001259 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001260 mrq->cmd->error = -ENOMEDIUM;
1261 mmc_request_done(mmc, mrq);
1262 return;
1263 }
1264
Will Newtonf95f3852011-01-02 01:11:59 -05001265 dw_mci_queue_request(host, slot, mrq);
James Hogan7456caa2011-06-24 13:55:10 +01001266
1267 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001268}
1269
1270static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1271{
1272 struct dw_mci_slot *slot = mmc_priv(mmc);
Arnd Bergmanne95baf12012-11-08 14:26:11 +00001273 const struct dw_mci_drv_data *drv_data = slot->host->drv_data;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001274 u32 regs;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301275 int ret;
Will Newtonf95f3852011-01-02 01:11:59 -05001276
Will Newtonf95f3852011-01-02 01:11:59 -05001277 switch (ios->bus_width) {
Will Newtonf95f3852011-01-02 01:11:59 -05001278 case MMC_BUS_WIDTH_4:
1279 slot->ctype = SDMMC_CTYPE_4BIT;
1280 break;
Jaehoon Chungc9b2a062011-02-17 16:12:38 +09001281 case MMC_BUS_WIDTH_8:
1282 slot->ctype = SDMMC_CTYPE_8BIT;
1283 break;
Jaehoon Chungb2f7cb42012-11-08 17:35:31 +09001284 default:
1285 /* set default 1 bit mode */
1286 slot->ctype = SDMMC_CTYPE_1BIT;
Will Newtonf95f3852011-01-02 01:11:59 -05001287 }
1288
Seungwon Jeon3f514292012-01-02 16:00:02 +09001289 regs = mci_readl(slot->host, UHS_REG);
1290
Jaehoon Chung41babf72011-02-24 13:46:11 +09001291 /* DDR mode set */
Seungwon Jeon80113132015-01-29 08:11:57 +05301292 if (ios->timing == MMC_TIMING_MMC_DDR52 ||
Jaehoon Chung7cc8d582015-10-21 19:49:42 +09001293 ios->timing == MMC_TIMING_UHS_DDR50 ||
Seungwon Jeon80113132015-01-29 08:11:57 +05301294 ios->timing == MMC_TIMING_MMC_HS400)
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001295 regs |= ((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001296 else
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001297 regs &= ~((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001298
1299 mci_writel(slot->host, UHS_REG, regs);
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001300 slot->host->timing = ios->timing;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001301
Doug Andersonfdf492a2013-08-31 00:11:43 +09001302 /*
1303 * Use mirror of ios->clock to prevent race with mmc
1304 * core ios update when finding the minimum.
1305 */
1306 slot->clock = ios->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001307
James Hogancb27a842012-10-16 09:43:08 +01001308 if (drv_data && drv_data->set_ios)
1309 drv_data->set_ios(slot->host, ios);
Thomas Abraham800d78b2012-09-17 18:16:42 +00001310
Will Newtonf95f3852011-01-02 01:11:59 -05001311 switch (ios->power_mode) {
1312 case MMC_POWER_UP:
Yuvaraj CD51da2242014-08-22 19:17:50 +05301313 if (!IS_ERR(mmc->supply.vmmc)) {
1314 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1315 ios->vdd);
1316 if (ret) {
1317 dev_err(slot->host->dev,
1318 "failed to enable vmmc regulator\n");
1319 /*return, if failed turn on vmmc*/
1320 return;
1321 }
1322 }
Doug Anderson29d0d162015-01-13 15:58:44 -08001323 set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
1324 regs = mci_readl(slot->host, PWREN);
1325 regs |= (1 << slot->id);
1326 mci_writel(slot->host, PWREN, regs);
1327 break;
1328 case MMC_POWER_ON:
Doug Andersond1f1dd82015-02-20 10:57:19 -08001329 if (!slot->host->vqmmc_enabled) {
1330 if (!IS_ERR(mmc->supply.vqmmc)) {
1331 ret = regulator_enable(mmc->supply.vqmmc);
1332 if (ret < 0)
1333 dev_err(slot->host->dev,
1334 "failed to enable vqmmc\n");
1335 else
1336 slot->host->vqmmc_enabled = true;
1337
1338 } else {
1339 /* Keep track so we don't reset again */
Yuvaraj CD51da2242014-08-22 19:17:50 +05301340 slot->host->vqmmc_enabled = true;
Doug Andersond1f1dd82015-02-20 10:57:19 -08001341 }
1342
1343 /* Reset our state machine after powering on */
1344 dw_mci_ctrl_reset(slot->host,
1345 SDMMC_CTRL_ALL_RESET_FLAGS);
Yuvaraj CD51da2242014-08-22 19:17:50 +05301346 }
Doug Anderson655babb2015-02-20 10:57:18 -08001347
1348 /* Adjust clock / bus width after power is up */
1349 dw_mci_setup_bus(slot, false);
1350
James Hogane6f34e22013-03-12 10:43:32 +00001351 break;
1352 case MMC_POWER_OFF:
Doug Anderson655babb2015-02-20 10:57:18 -08001353 /* Turn clock off before power goes down */
1354 dw_mci_setup_bus(slot, false);
1355
Yuvaraj CD51da2242014-08-22 19:17:50 +05301356 if (!IS_ERR(mmc->supply.vmmc))
1357 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1358
Doug Andersond1f1dd82015-02-20 10:57:19 -08001359 if (!IS_ERR(mmc->supply.vqmmc) && slot->host->vqmmc_enabled)
Yuvaraj CD51da2242014-08-22 19:17:50 +05301360 regulator_disable(mmc->supply.vqmmc);
Doug Andersond1f1dd82015-02-20 10:57:19 -08001361 slot->host->vqmmc_enabled = false;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301362
Jaehoon Chung4366dcc2013-03-26 21:36:14 +09001363 regs = mci_readl(slot->host, PWREN);
1364 regs &= ~(1 << slot->id);
1365 mci_writel(slot->host, PWREN, regs);
Will Newtonf95f3852011-01-02 01:11:59 -05001366 break;
1367 default:
1368 break;
1369 }
Doug Anderson655babb2015-02-20 10:57:18 -08001370
1371 if (slot->host->state == STATE_WAITING_CMD11_DONE && ios->clock != 0)
1372 slot->host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001373}
1374
Doug Anderson01730552014-08-22 19:17:51 +05301375static int dw_mci_card_busy(struct mmc_host *mmc)
1376{
1377 struct dw_mci_slot *slot = mmc_priv(mmc);
1378 u32 status;
1379
1380 /*
1381 * Check the busy bit which is low when DAT[3:0]
1382 * (the data lines) are 0000
1383 */
1384 status = mci_readl(slot->host, STATUS);
1385
1386 return !!(status & SDMMC_STATUS_BUSY);
1387}
1388
1389static int dw_mci_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
1390{
1391 struct dw_mci_slot *slot = mmc_priv(mmc);
1392 struct dw_mci *host = slot->host;
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001393 const struct dw_mci_drv_data *drv_data = host->drv_data;
Doug Anderson01730552014-08-22 19:17:51 +05301394 u32 uhs;
1395 u32 v18 = SDMMC_UHS_18V << slot->id;
Doug Anderson01730552014-08-22 19:17:51 +05301396 int ret;
1397
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001398 if (drv_data && drv_data->switch_voltage)
1399 return drv_data->switch_voltage(mmc, ios);
1400
Doug Anderson01730552014-08-22 19:17:51 +05301401 /*
1402 * Program the voltage. Note that some instances of dw_mmc may use
1403 * the UHS_REG for this. For other instances (like exynos) the UHS_REG
1404 * does no harm but you need to set the regulator directly. Try both.
1405 */
1406 uhs = mci_readl(host, UHS_REG);
Douglas Andersone0848f52015-10-12 14:48:26 +02001407 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
Doug Anderson01730552014-08-22 19:17:51 +05301408 uhs &= ~v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001409 else
Doug Anderson01730552014-08-22 19:17:51 +05301410 uhs |= v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001411
Doug Anderson01730552014-08-22 19:17:51 +05301412 if (!IS_ERR(mmc->supply.vqmmc)) {
Douglas Andersone0848f52015-10-12 14:48:26 +02001413 ret = mmc_regulator_set_vqmmc(mmc, ios);
Doug Anderson01730552014-08-22 19:17:51 +05301414
1415 if (ret) {
Doug Andersonb19caf32014-10-10 21:16:16 -07001416 dev_dbg(&mmc->class_dev,
Douglas Andersone0848f52015-10-12 14:48:26 +02001417 "Regulator set error %d - %s V\n",
1418 ret, uhs & v18 ? "1.8" : "3.3");
Doug Anderson01730552014-08-22 19:17:51 +05301419 return ret;
1420 }
1421 }
1422 mci_writel(host, UHS_REG, uhs);
1423
1424 return 0;
1425}
1426
Will Newtonf95f3852011-01-02 01:11:59 -05001427static int dw_mci_get_ro(struct mmc_host *mmc)
1428{
1429 int read_only;
1430 struct dw_mci_slot *slot = mmc_priv(mmc);
Jaehoon Chung9795a842014-03-03 11:36:46 +09001431 int gpio_ro = mmc_gpio_get_ro(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001432
1433 /* Use platform get_ro function, else try on board write protect */
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02001434 if (!IS_ERR_VALUE(gpio_ro))
Jaehoon Chung9795a842014-03-03 11:36:46 +09001435 read_only = gpio_ro;
Will Newtonf95f3852011-01-02 01:11:59 -05001436 else
1437 read_only =
1438 mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;
1439
1440 dev_dbg(&mmc->class_dev, "card is %s\n",
1441 read_only ? "read-only" : "read-write");
1442
1443 return read_only;
1444}
1445
1446static int dw_mci_get_cd(struct mmc_host *mmc)
1447{
1448 int present;
1449 struct dw_mci_slot *slot = mmc_priv(mmc);
1450 struct dw_mci_board *brd = slot->host->pdata;
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001451 struct dw_mci *host = slot->host;
1452 int gpio_cd = mmc_gpio_get_cd(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001453
1454 /* Use platform get_cd function, else try onboard card detect */
Zhangfei Gao4de3bf62015-05-05 16:54:49 +08001455 if ((brd->quirks & DW_MCI_QUIRK_BROKEN_CARD_DETECTION) ||
1456 (mmc->caps & MMC_CAP_NONREMOVABLE))
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09001457 present = 1;
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001458 else if (!IS_ERR_VALUE(gpio_cd))
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001459 present = gpio_cd;
Will Newtonf95f3852011-01-02 01:11:59 -05001460 else
1461 present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
1462 == 0 ? 1 : 0;
1463
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001464 spin_lock_bh(&host->lock);
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001465 if (present) {
1466 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001467 dev_dbg(&mmc->class_dev, "card is present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001468 } else {
1469 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001470 dev_dbg(&mmc->class_dev, "card is not present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001471 }
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001472 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001473
1474 return present;
1475}
1476
Shawn Lin935a6652016-01-14 09:08:02 +08001477static void dw_mci_hw_reset(struct mmc_host *mmc)
1478{
1479 struct dw_mci_slot *slot = mmc_priv(mmc);
1480 struct dw_mci *host = slot->host;
1481 int reset;
1482
1483 if (host->use_dma == TRANS_MODE_IDMAC)
1484 dw_mci_idmac_reset(host);
1485
1486 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET |
1487 SDMMC_CTRL_FIFO_RESET))
1488 return;
1489
1490 /*
1491 * According to eMMC spec, card reset procedure:
1492 * tRstW >= 1us: RST_n pulse width
1493 * tRSCA >= 200us: RST_n to Command time
1494 * tRSTH >= 1us: RST_n high period
1495 */
1496 reset = mci_readl(host, RST_N);
1497 reset &= ~(SDMMC_RST_HWACTIVE << slot->id);
1498 mci_writel(host, RST_N, reset);
1499 usleep_range(1, 2);
1500 reset |= SDMMC_RST_HWACTIVE << slot->id;
1501 mci_writel(host, RST_N, reset);
1502 usleep_range(200, 300);
1503}
1504
Doug Andersonb24c8b22014-12-02 15:42:46 -08001505static void dw_mci_init_card(struct mmc_host *mmc, struct mmc_card *card)
Doug Anderson9623b5b2012-07-25 08:33:17 -07001506{
Doug Andersonb24c8b22014-12-02 15:42:46 -08001507 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson9623b5b2012-07-25 08:33:17 -07001508 struct dw_mci *host = slot->host;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001509
Doug Andersonb24c8b22014-12-02 15:42:46 -08001510 /*
1511 * Low power mode will stop the card clock when idle. According to the
1512 * description of the CLKENA register we should disable low power mode
1513 * for SDIO cards if we need SDIO interrupts to work.
1514 */
1515 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1516 const u32 clken_low_pwr = SDMMC_CLKEN_LOW_PWR << slot->id;
1517 u32 clk_en_a_old;
1518 u32 clk_en_a;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001519
Doug Andersonb24c8b22014-12-02 15:42:46 -08001520 clk_en_a_old = mci_readl(host, CLKENA);
1521
1522 if (card->type == MMC_TYPE_SDIO ||
1523 card->type == MMC_TYPE_SD_COMBO) {
1524 set_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1525 clk_en_a = clk_en_a_old & ~clken_low_pwr;
1526 } else {
1527 clear_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1528 clk_en_a = clk_en_a_old | clken_low_pwr;
1529 }
1530
1531 if (clk_en_a != clk_en_a_old) {
1532 mci_writel(host, CLKENA, clk_en_a);
1533 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
1534 SDMMC_CMD_PRV_DAT_WAIT, 0);
1535 }
Doug Anderson9623b5b2012-07-25 08:33:17 -07001536 }
1537}
1538
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301539static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
1540{
1541 struct dw_mci_slot *slot = mmc_priv(mmc);
1542 struct dw_mci *host = slot->host;
Doug Andersonf8c58c12014-12-02 15:42:47 -08001543 unsigned long irqflags;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301544 u32 int_mask;
1545
Doug Andersonf8c58c12014-12-02 15:42:47 -08001546 spin_lock_irqsave(&host->irq_lock, irqflags);
1547
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301548 /* Enable/disable Slot Specific SDIO interrupt */
1549 int_mask = mci_readl(host, INTMASK);
Doug Andersonb24c8b22014-12-02 15:42:46 -08001550 if (enb)
1551 int_mask |= SDMMC_INT_SDIO(slot->sdio_id);
1552 else
1553 int_mask &= ~SDMMC_INT_SDIO(slot->sdio_id);
1554 mci_writel(host, INTMASK, int_mask);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001555
1556 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301557}
1558
Seungwon Jeon0976f162013-08-31 00:12:42 +09001559static int dw_mci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1560{
1561 struct dw_mci_slot *slot = mmc_priv(mmc);
1562 struct dw_mci *host = slot->host;
1563 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001564 int err = -EINVAL;
Seungwon Jeon0976f162013-08-31 00:12:42 +09001565
Seungwon Jeon0976f162013-08-31 00:12:42 +09001566 if (drv_data && drv_data->execute_tuning)
Chaotian Jing9979dbe2015-10-27 14:24:28 +08001567 err = drv_data->execute_tuning(slot, opcode);
Seungwon Jeon0976f162013-08-31 00:12:42 +09001568 return err;
1569}
1570
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001571static int dw_mci_prepare_hs400_tuning(struct mmc_host *mmc,
1572 struct mmc_ios *ios)
Seungwon Jeon80113132015-01-29 08:11:57 +05301573{
1574 struct dw_mci_slot *slot = mmc_priv(mmc);
1575 struct dw_mci *host = slot->host;
1576 const struct dw_mci_drv_data *drv_data = host->drv_data;
1577
1578 if (drv_data && drv_data->prepare_hs400_tuning)
1579 return drv_data->prepare_hs400_tuning(host, ios);
1580
1581 return 0;
1582}
1583
Will Newtonf95f3852011-01-02 01:11:59 -05001584static const struct mmc_host_ops dw_mci_ops = {
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301585 .request = dw_mci_request,
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001586 .pre_req = dw_mci_pre_req,
1587 .post_req = dw_mci_post_req,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301588 .set_ios = dw_mci_set_ios,
1589 .get_ro = dw_mci_get_ro,
1590 .get_cd = dw_mci_get_cd,
Shawn Lin935a6652016-01-14 09:08:02 +08001591 .hw_reset = dw_mci_hw_reset,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301592 .enable_sdio_irq = dw_mci_enable_sdio_irq,
Seungwon Jeon0976f162013-08-31 00:12:42 +09001593 .execute_tuning = dw_mci_execute_tuning,
Doug Anderson01730552014-08-22 19:17:51 +05301594 .card_busy = dw_mci_card_busy,
1595 .start_signal_voltage_switch = dw_mci_switch_voltage,
Doug Andersonb24c8b22014-12-02 15:42:46 -08001596 .init_card = dw_mci_init_card,
Seungwon Jeon80113132015-01-29 08:11:57 +05301597 .prepare_hs400_tuning = dw_mci_prepare_hs400_tuning,
Will Newtonf95f3852011-01-02 01:11:59 -05001598};
1599
1600static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
1601 __releases(&host->lock)
1602 __acquires(&host->lock)
1603{
1604 struct dw_mci_slot *slot;
1605 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1606
1607 WARN_ON(host->cmd || host->data);
1608
1609 host->cur_slot->mrq = NULL;
1610 host->mrq = NULL;
1611 if (!list_empty(&host->queue)) {
1612 slot = list_entry(host->queue.next,
1613 struct dw_mci_slot, queue_node);
1614 list_del(&slot->queue_node);
Thomas Abraham4a909202012-09-17 18:16:35 +00001615 dev_vdbg(host->dev, "list not empty: %s is next\n",
Will Newtonf95f3852011-01-02 01:11:59 -05001616 mmc_hostname(slot->mmc));
1617 host->state = STATE_SENDING_CMD;
1618 dw_mci_start_request(host, slot);
1619 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00001620 dev_vdbg(host->dev, "list empty\n");
Doug Anderson01730552014-08-22 19:17:51 +05301621
1622 if (host->state == STATE_SENDING_CMD11)
1623 host->state = STATE_WAITING_CMD11_DONE;
1624 else
1625 host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001626 }
1627
1628 spin_unlock(&host->lock);
1629 mmc_request_done(prev_mmc, mrq);
1630 spin_lock(&host->lock);
1631}
1632
Seungwon Jeone352c812013-08-31 00:14:17 +09001633static int dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001634{
1635 u32 status = host->cmd_status;
1636
1637 host->cmd_status = 0;
1638
1639 /* Read the response from the card (up to 16 bytes) */
1640 if (cmd->flags & MMC_RSP_PRESENT) {
1641 if (cmd->flags & MMC_RSP_136) {
1642 cmd->resp[3] = mci_readl(host, RESP0);
1643 cmd->resp[2] = mci_readl(host, RESP1);
1644 cmd->resp[1] = mci_readl(host, RESP2);
1645 cmd->resp[0] = mci_readl(host, RESP3);
1646 } else {
1647 cmd->resp[0] = mci_readl(host, RESP0);
1648 cmd->resp[1] = 0;
1649 cmd->resp[2] = 0;
1650 cmd->resp[3] = 0;
1651 }
1652 }
1653
1654 if (status & SDMMC_INT_RTO)
1655 cmd->error = -ETIMEDOUT;
1656 else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
1657 cmd->error = -EILSEQ;
1658 else if (status & SDMMC_INT_RESP_ERR)
1659 cmd->error = -EIO;
1660 else
1661 cmd->error = 0;
1662
Seungwon Jeone352c812013-08-31 00:14:17 +09001663 return cmd->error;
1664}
1665
1666static int dw_mci_data_complete(struct dw_mci *host, struct mmc_data *data)
1667{
Seungwon Jeon31bff452013-08-31 00:14:23 +09001668 u32 status = host->data_status;
Seungwon Jeone352c812013-08-31 00:14:17 +09001669
1670 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1671 if (status & SDMMC_INT_DRTO) {
1672 data->error = -ETIMEDOUT;
1673 } else if (status & SDMMC_INT_DCRC) {
1674 data->error = -EILSEQ;
1675 } else if (status & SDMMC_INT_EBE) {
1676 if (host->dir_status ==
1677 DW_MCI_SEND_STATUS) {
1678 /*
1679 * No data CRC status was returned.
1680 * The number of bytes transferred
1681 * will be exaggerated in PIO mode.
1682 */
1683 data->bytes_xfered = 0;
1684 data->error = -ETIMEDOUT;
1685 } else if (host->dir_status ==
1686 DW_MCI_RECV_STATUS) {
1687 data->error = -EIO;
1688 }
1689 } else {
1690 /* SDMMC_INT_SBE is included */
1691 data->error = -EIO;
1692 }
1693
Doug Andersone6cc0122014-04-22 16:51:21 -07001694 dev_dbg(host->dev, "data error, status 0x%08x\n", status);
Seungwon Jeone352c812013-08-31 00:14:17 +09001695
1696 /*
1697 * After an error, there may be data lingering
Seungwon Jeon31bff452013-08-31 00:14:23 +09001698 * in the FIFO
Seungwon Jeone352c812013-08-31 00:14:17 +09001699 */
Sonny Rao3a33a942014-08-04 18:19:50 -07001700 dw_mci_reset(host);
Seungwon Jeone352c812013-08-31 00:14:17 +09001701 } else {
1702 data->bytes_xfered = data->blocks * data->blksz;
1703 data->error = 0;
1704 }
1705
1706 return data->error;
Will Newtonf95f3852011-01-02 01:11:59 -05001707}
1708
Addy Ke57e10482015-08-11 01:27:18 +09001709static void dw_mci_set_drto(struct dw_mci *host)
1710{
1711 unsigned int drto_clks;
1712 unsigned int drto_ms;
1713
1714 drto_clks = mci_readl(host, TMOUT) >> 8;
1715 drto_ms = DIV_ROUND_UP(drto_clks, host->bus_hz / 1000);
1716
1717 /* add a bit spare time */
1718 drto_ms += 10;
1719
1720 mod_timer(&host->dto_timer, jiffies + msecs_to_jiffies(drto_ms));
1721}
1722
Will Newtonf95f3852011-01-02 01:11:59 -05001723static void dw_mci_tasklet_func(unsigned long priv)
1724{
1725 struct dw_mci *host = (struct dw_mci *)priv;
1726 struct mmc_data *data;
1727 struct mmc_command *cmd;
Seungwon Jeone352c812013-08-31 00:14:17 +09001728 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001729 enum dw_mci_state state;
1730 enum dw_mci_state prev_state;
Seungwon Jeone352c812013-08-31 00:14:17 +09001731 unsigned int err;
Will Newtonf95f3852011-01-02 01:11:59 -05001732
1733 spin_lock(&host->lock);
1734
1735 state = host->state;
1736 data = host->data;
Seungwon Jeone352c812013-08-31 00:14:17 +09001737 mrq = host->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001738
1739 do {
1740 prev_state = state;
1741
1742 switch (state) {
1743 case STATE_IDLE:
Doug Anderson01730552014-08-22 19:17:51 +05301744 case STATE_WAITING_CMD11_DONE:
Will Newtonf95f3852011-01-02 01:11:59 -05001745 break;
1746
Doug Anderson01730552014-08-22 19:17:51 +05301747 case STATE_SENDING_CMD11:
Will Newtonf95f3852011-01-02 01:11:59 -05001748 case STATE_SENDING_CMD:
1749 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1750 &host->pending_events))
1751 break;
1752
1753 cmd = host->cmd;
1754 host->cmd = NULL;
1755 set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001756 err = dw_mci_command_complete(host, cmd);
1757 if (cmd == mrq->sbc && !err) {
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001758 prev_state = state = STATE_SENDING_CMD;
1759 __dw_mci_start_request(host, host->cur_slot,
Seungwon Jeone352c812013-08-31 00:14:17 +09001760 mrq->cmd);
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001761 goto unlock;
1762 }
1763
Seungwon Jeone352c812013-08-31 00:14:17 +09001764 if (cmd->data && err) {
Seungwon Jeon71abb132013-08-31 00:13:59 +09001765 dw_mci_stop_dma(host);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001766 send_stop_abort(host, data);
1767 state = STATE_SENDING_STOP;
1768 break;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001769 }
1770
Seungwon Jeone352c812013-08-31 00:14:17 +09001771 if (!cmd->data || err) {
1772 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001773 goto unlock;
1774 }
1775
1776 prev_state = state = STATE_SENDING_DATA;
1777 /* fall through */
1778
1779 case STATE_SENDING_DATA:
Doug Anderson2aa35462014-08-13 08:13:43 -07001780 /*
1781 * We could get a data error and never a transfer
1782 * complete so we'd better check for it here.
1783 *
1784 * Note that we don't really care if we also got a
1785 * transfer complete; stopping the DMA and sending an
1786 * abort won't hurt.
1787 */
Will Newtonf95f3852011-01-02 01:11:59 -05001788 if (test_and_clear_bit(EVENT_DATA_ERROR,
1789 &host->pending_events)) {
1790 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001791 if (data->stop ||
1792 !(host->data_status & (SDMMC_INT_DRTO |
1793 SDMMC_INT_EBE)))
1794 send_stop_abort(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001795 state = STATE_DATA_ERROR;
1796 break;
1797 }
1798
1799 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001800 &host->pending_events)) {
1801 /*
1802 * If all data-related interrupts don't come
1803 * within the given time in reading data state.
1804 */
1805 if ((host->quirks & DW_MCI_QUIRK_BROKEN_DTO) &&
1806 (host->dir_status == DW_MCI_RECV_STATUS))
1807 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001808 break;
Addy Ke57e10482015-08-11 01:27:18 +09001809 }
Will Newtonf95f3852011-01-02 01:11:59 -05001810
1811 set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
Doug Anderson2aa35462014-08-13 08:13:43 -07001812
1813 /*
1814 * Handle an EVENT_DATA_ERROR that might have shown up
1815 * before the transfer completed. This might not have
1816 * been caught by the check above because the interrupt
1817 * could have gone off between the previous check and
1818 * the check for transfer complete.
1819 *
1820 * Technically this ought not be needed assuming we
1821 * get a DATA_COMPLETE eventually (we'll notice the
1822 * error and end the request), but it shouldn't hurt.
1823 *
1824 * This has the advantage of sending the stop command.
1825 */
1826 if (test_and_clear_bit(EVENT_DATA_ERROR,
1827 &host->pending_events)) {
1828 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001829 if (data->stop ||
1830 !(host->data_status & (SDMMC_INT_DRTO |
1831 SDMMC_INT_EBE)))
1832 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001833 state = STATE_DATA_ERROR;
1834 break;
1835 }
Will Newtonf95f3852011-01-02 01:11:59 -05001836 prev_state = state = STATE_DATA_BUSY;
Doug Anderson2aa35462014-08-13 08:13:43 -07001837
Will Newtonf95f3852011-01-02 01:11:59 -05001838 /* fall through */
1839
1840 case STATE_DATA_BUSY:
1841 if (!test_and_clear_bit(EVENT_DATA_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001842 &host->pending_events)) {
1843 /*
1844 * If data error interrupt comes but data over
1845 * interrupt doesn't come within the given time.
1846 * in reading data state.
1847 */
1848 if ((host->quirks & DW_MCI_QUIRK_BROKEN_DTO) &&
1849 (host->dir_status == DW_MCI_RECV_STATUS))
1850 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001851 break;
Addy Ke57e10482015-08-11 01:27:18 +09001852 }
Will Newtonf95f3852011-01-02 01:11:59 -05001853
1854 host->data = NULL;
1855 set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001856 err = dw_mci_data_complete(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001857
Seungwon Jeone352c812013-08-31 00:14:17 +09001858 if (!err) {
1859 if (!data->stop || mrq->sbc) {
Sachin Kamat17c8bc82014-02-25 15:18:28 +05301860 if (mrq->sbc && data->stop)
Seungwon Jeone352c812013-08-31 00:14:17 +09001861 data->stop->error = 0;
1862 dw_mci_request_end(host, mrq);
1863 goto unlock;
Will Newtonf95f3852011-01-02 01:11:59 -05001864 }
Will Newtonf95f3852011-01-02 01:11:59 -05001865
Seungwon Jeon90c21432013-08-31 00:14:05 +09001866 /* stop command for open-ended transfer*/
Seungwon Jeone352c812013-08-31 00:14:17 +09001867 if (data->stop)
1868 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001869 } else {
1870 /*
1871 * If we don't have a command complete now we'll
1872 * never get one since we just reset everything;
1873 * better end the request.
1874 *
1875 * If we do have a command complete we'll fall
1876 * through to the SENDING_STOP command and
1877 * everything will be peachy keen.
1878 */
1879 if (!test_bit(EVENT_CMD_COMPLETE,
1880 &host->pending_events)) {
1881 host->cmd = NULL;
1882 dw_mci_request_end(host, mrq);
1883 goto unlock;
1884 }
Seungwon Jeon90c21432013-08-31 00:14:05 +09001885 }
Seungwon Jeone352c812013-08-31 00:14:17 +09001886
1887 /*
1888 * If err has non-zero,
1889 * stop-abort command has been already issued.
1890 */
1891 prev_state = state = STATE_SENDING_STOP;
1892
Will Newtonf95f3852011-01-02 01:11:59 -05001893 /* fall through */
1894
1895 case STATE_SENDING_STOP:
1896 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1897 &host->pending_events))
1898 break;
1899
Seungwon Jeon71abb132013-08-31 00:13:59 +09001900 /* CMD error in data command */
Seungwon Jeon31bff452013-08-31 00:14:23 +09001901 if (mrq->cmd->error && mrq->data)
Sonny Rao3a33a942014-08-04 18:19:50 -07001902 dw_mci_reset(host);
Seungwon Jeon71abb132013-08-31 00:13:59 +09001903
Will Newtonf95f3852011-01-02 01:11:59 -05001904 host->cmd = NULL;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001905 host->data = NULL;
Seungwon Jeon90c21432013-08-31 00:14:05 +09001906
Seungwon Jeone352c812013-08-31 00:14:17 +09001907 if (mrq->stop)
1908 dw_mci_command_complete(host, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001909 else
1910 host->cmd_status = 0;
1911
Seungwon Jeone352c812013-08-31 00:14:17 +09001912 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001913 goto unlock;
1914
1915 case STATE_DATA_ERROR:
1916 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1917 &host->pending_events))
1918 break;
1919
1920 state = STATE_DATA_BUSY;
1921 break;
1922 }
1923 } while (state != prev_state);
1924
1925 host->state = state;
1926unlock:
1927 spin_unlock(&host->lock);
1928
1929}
1930
James Hogan34b664a2011-06-24 13:57:56 +01001931/* push final bytes to part_buf, only use during push */
1932static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
1933{
1934 memcpy((void *)&host->part_buf, buf, cnt);
1935 host->part_buf_count = cnt;
1936}
1937
1938/* append bytes to part_buf, only use during push */
1939static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
1940{
1941 cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
1942 memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
1943 host->part_buf_count += cnt;
1944 return cnt;
1945}
1946
1947/* pull first bytes from part_buf, only use during pull */
1948static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
1949{
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001950 cnt = min_t(int, cnt, host->part_buf_count);
James Hogan34b664a2011-06-24 13:57:56 +01001951 if (cnt) {
1952 memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
1953 cnt);
1954 host->part_buf_count -= cnt;
1955 host->part_buf_start += cnt;
1956 }
1957 return cnt;
1958}
1959
1960/* pull final bytes from the part_buf, assuming it's just been filled */
1961static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
1962{
1963 memcpy(buf, &host->part_buf, cnt);
1964 host->part_buf_start = cnt;
1965 host->part_buf_count = (1 << host->data_shift) - cnt;
1966}
1967
Will Newtonf95f3852011-01-02 01:11:59 -05001968static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
1969{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00001970 struct mmc_data *data = host->data;
1971 int init_cnt = cnt;
1972
James Hogan34b664a2011-06-24 13:57:56 +01001973 /* try and push anything in the part_buf */
1974 if (unlikely(host->part_buf_count)) {
1975 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001976
James Hogan34b664a2011-06-24 13:57:56 +01001977 buf += len;
1978 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00001979 if (host->part_buf_count == 2) {
Ben Dooks76184ac2015-03-25 11:27:52 +00001980 mci_fifo_writew(host->fifo_reg, host->part_buf16);
James Hogan34b664a2011-06-24 13:57:56 +01001981 host->part_buf_count = 0;
1982 }
1983 }
1984#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1985 if (unlikely((unsigned long)buf & 0x1)) {
1986 while (cnt >= 2) {
1987 u16 aligned_buf[64];
1988 int len = min(cnt & -2, (int)sizeof(aligned_buf));
1989 int items = len >> 1;
1990 int i;
1991 /* memcpy from input buffer into aligned buffer */
1992 memcpy(aligned_buf, buf, len);
1993 buf += len;
1994 cnt -= len;
1995 /* push data from aligned buffer into fifo */
1996 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00001997 mci_fifo_writew(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01001998 }
1999 } else
2000#endif
2001 {
2002 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002003
James Hogan34b664a2011-06-24 13:57:56 +01002004 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002005 mci_fifo_writew(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002006 buf = pdata;
2007 }
2008 /* put anything remaining in the part_buf */
2009 if (cnt) {
2010 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002011 /* Push data if we have reached the expected data length */
2012 if ((data->bytes_xfered + init_cnt) ==
2013 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002014 mci_fifo_writew(host->fifo_reg, host->part_buf16);
Will Newtonf95f3852011-01-02 01:11:59 -05002015 }
2016}
2017
2018static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
2019{
James Hogan34b664a2011-06-24 13:57:56 +01002020#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2021 if (unlikely((unsigned long)buf & 0x1)) {
2022 while (cnt >= 2) {
2023 /* pull data from fifo into aligned buffer */
2024 u16 aligned_buf[64];
2025 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2026 int items = len >> 1;
2027 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002028
James Hogan34b664a2011-06-24 13:57:56 +01002029 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002030 aligned_buf[i] = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002031 /* memcpy from aligned buffer into output buffer */
2032 memcpy(buf, aligned_buf, len);
2033 buf += len;
2034 cnt -= len;
2035 }
2036 } else
2037#endif
2038 {
2039 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002040
James Hogan34b664a2011-06-24 13:57:56 +01002041 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002042 *pdata++ = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002043 buf = pdata;
2044 }
2045 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002046 host->part_buf16 = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002047 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002048 }
2049}
2050
2051static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
2052{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002053 struct mmc_data *data = host->data;
2054 int init_cnt = cnt;
2055
James Hogan34b664a2011-06-24 13:57:56 +01002056 /* try and push anything in the part_buf */
2057 if (unlikely(host->part_buf_count)) {
2058 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002059
James Hogan34b664a2011-06-24 13:57:56 +01002060 buf += len;
2061 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002062 if (host->part_buf_count == 4) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002063 mci_fifo_writel(host->fifo_reg, host->part_buf32);
James Hogan34b664a2011-06-24 13:57:56 +01002064 host->part_buf_count = 0;
2065 }
2066 }
2067#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2068 if (unlikely((unsigned long)buf & 0x3)) {
2069 while (cnt >= 4) {
2070 u32 aligned_buf[32];
2071 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2072 int items = len >> 2;
2073 int i;
2074 /* memcpy from input buffer into aligned buffer */
2075 memcpy(aligned_buf, buf, len);
2076 buf += len;
2077 cnt -= len;
2078 /* push data from aligned buffer into fifo */
2079 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002080 mci_fifo_writel(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002081 }
2082 } else
2083#endif
2084 {
2085 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002086
James Hogan34b664a2011-06-24 13:57:56 +01002087 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002088 mci_fifo_writel(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002089 buf = pdata;
2090 }
2091 /* put anything remaining in the part_buf */
2092 if (cnt) {
2093 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002094 /* Push data if we have reached the expected data length */
2095 if ((data->bytes_xfered + init_cnt) ==
2096 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002097 mci_fifo_writel(host->fifo_reg, host->part_buf32);
Will Newtonf95f3852011-01-02 01:11:59 -05002098 }
2099}
2100
2101static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
2102{
James Hogan34b664a2011-06-24 13:57:56 +01002103#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2104 if (unlikely((unsigned long)buf & 0x3)) {
2105 while (cnt >= 4) {
2106 /* pull data from fifo into aligned buffer */
2107 u32 aligned_buf[32];
2108 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2109 int items = len >> 2;
2110 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002111
James Hogan34b664a2011-06-24 13:57:56 +01002112 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002113 aligned_buf[i] = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002114 /* memcpy from aligned buffer into output buffer */
2115 memcpy(buf, aligned_buf, len);
2116 buf += len;
2117 cnt -= len;
2118 }
2119 } else
2120#endif
2121 {
2122 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002123
James Hogan34b664a2011-06-24 13:57:56 +01002124 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002125 *pdata++ = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002126 buf = pdata;
2127 }
2128 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002129 host->part_buf32 = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002130 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002131 }
2132}
2133
2134static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
2135{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002136 struct mmc_data *data = host->data;
2137 int init_cnt = cnt;
2138
James Hogan34b664a2011-06-24 13:57:56 +01002139 /* try and push anything in the part_buf */
2140 if (unlikely(host->part_buf_count)) {
2141 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002142
James Hogan34b664a2011-06-24 13:57:56 +01002143 buf += len;
2144 cnt -= len;
Seungwon Jeonc09fbd72013-03-25 16:28:22 +09002145
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002146 if (host->part_buf_count == 8) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002147 mci_fifo_writeq(host->fifo_reg, host->part_buf);
James Hogan34b664a2011-06-24 13:57:56 +01002148 host->part_buf_count = 0;
2149 }
2150 }
2151#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2152 if (unlikely((unsigned long)buf & 0x7)) {
2153 while (cnt >= 8) {
2154 u64 aligned_buf[16];
2155 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2156 int items = len >> 3;
2157 int i;
2158 /* memcpy from input buffer into aligned buffer */
2159 memcpy(aligned_buf, buf, len);
2160 buf += len;
2161 cnt -= len;
2162 /* push data from aligned buffer into fifo */
2163 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002164 mci_fifo_writeq(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002165 }
2166 } else
2167#endif
2168 {
2169 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002170
James Hogan34b664a2011-06-24 13:57:56 +01002171 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002172 mci_fifo_writeq(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002173 buf = pdata;
2174 }
2175 /* put anything remaining in the part_buf */
2176 if (cnt) {
2177 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002178 /* Push data if we have reached the expected data length */
2179 if ((data->bytes_xfered + init_cnt) ==
2180 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002181 mci_fifo_writeq(host->fifo_reg, host->part_buf);
Will Newtonf95f3852011-01-02 01:11:59 -05002182 }
2183}
2184
2185static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
2186{
James Hogan34b664a2011-06-24 13:57:56 +01002187#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2188 if (unlikely((unsigned long)buf & 0x7)) {
2189 while (cnt >= 8) {
2190 /* pull data from fifo into aligned buffer */
2191 u64 aligned_buf[16];
2192 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2193 int items = len >> 3;
2194 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002195
James Hogan34b664a2011-06-24 13:57:56 +01002196 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002197 aligned_buf[i] = mci_fifo_readq(host->fifo_reg);
2198
James Hogan34b664a2011-06-24 13:57:56 +01002199 /* memcpy from aligned buffer into output buffer */
2200 memcpy(buf, aligned_buf, len);
2201 buf += len;
2202 cnt -= len;
2203 }
2204 } else
2205#endif
2206 {
2207 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002208
James Hogan34b664a2011-06-24 13:57:56 +01002209 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002210 *pdata++ = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002211 buf = pdata;
Will Newtonf95f3852011-01-02 01:11:59 -05002212 }
James Hogan34b664a2011-06-24 13:57:56 +01002213 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002214 host->part_buf = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002215 dw_mci_pull_final_bytes(host, buf, cnt);
2216 }
2217}
2218
2219static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
2220{
2221 int len;
2222
2223 /* get remaining partial bytes */
2224 len = dw_mci_pull_part_bytes(host, buf, cnt);
2225 if (unlikely(len == cnt))
2226 return;
2227 buf += len;
2228 cnt -= len;
2229
2230 /* get the rest of the data */
2231 host->pull_data(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002232}
2233
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002234static void dw_mci_read_data_pio(struct dw_mci *host, bool dto)
Will Newtonf95f3852011-01-02 01:11:59 -05002235{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002236 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2237 void *buf;
2238 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002239 struct mmc_data *data = host->data;
2240 int shift = host->data_shift;
2241 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002242 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002243 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002244
2245 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002246 if (!sg_miter_next(sg_miter))
2247 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002248
Imre Deak4225fc82013-02-27 17:02:57 -08002249 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002250 buf = sg_miter->addr;
2251 remain = sg_miter->length;
2252 offset = 0;
2253
2254 do {
2255 fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
2256 << shift) + host->part_buf_count;
2257 len = min(remain, fcnt);
2258 if (!len)
2259 break;
2260 dw_mci_pull_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002261 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002262 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002263 remain -= len;
2264 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002265
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002266 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002267 status = mci_readl(host, MINTSTS);
2268 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002269 /* if the RXDR is ready read again */
2270 } while ((status & SDMMC_INT_RXDR) ||
2271 (dto && SDMMC_GET_FCNT(mci_readl(host, STATUS))));
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002272
2273 if (!remain) {
2274 if (!sg_miter_next(sg_miter))
2275 goto done;
2276 sg_miter->consumed = 0;
2277 }
2278 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002279 return;
2280
2281done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002282 sg_miter_stop(sg_miter);
2283 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002284 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002285 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2286}
2287
2288static void dw_mci_write_data_pio(struct dw_mci *host)
2289{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002290 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2291 void *buf;
2292 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002293 struct mmc_data *data = host->data;
2294 int shift = host->data_shift;
2295 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002296 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002297 unsigned int fifo_depth = host->fifo_depth;
2298 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002299
2300 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002301 if (!sg_miter_next(sg_miter))
2302 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002303
Imre Deak4225fc82013-02-27 17:02:57 -08002304 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002305 buf = sg_miter->addr;
2306 remain = sg_miter->length;
2307 offset = 0;
2308
2309 do {
2310 fcnt = ((fifo_depth -
2311 SDMMC_GET_FCNT(mci_readl(host, STATUS)))
2312 << shift) - host->part_buf_count;
2313 len = min(remain, fcnt);
2314 if (!len)
2315 break;
2316 host->push_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002317 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002318 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002319 remain -= len;
2320 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002321
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002322 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002323 status = mci_readl(host, MINTSTS);
2324 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
Will Newtonf95f3852011-01-02 01:11:59 -05002325 } while (status & SDMMC_INT_TXDR); /* if TXDR write again */
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002326
2327 if (!remain) {
2328 if (!sg_miter_next(sg_miter))
2329 goto done;
2330 sg_miter->consumed = 0;
2331 }
2332 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002333 return;
2334
2335done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002336 sg_miter_stop(sg_miter);
2337 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002338 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002339 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2340}
2341
2342static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
2343{
2344 if (!host->cmd_status)
2345 host->cmd_status = status;
2346
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002347 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002348
2349 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2350 tasklet_schedule(&host->tasklet);
2351}
2352
Doug Anderson6130e7a2014-10-14 09:33:09 -07002353static void dw_mci_handle_cd(struct dw_mci *host)
2354{
2355 int i;
2356
2357 for (i = 0; i < host->num_slots; i++) {
2358 struct dw_mci_slot *slot = host->slot[i];
2359
2360 if (!slot)
2361 continue;
2362
2363 if (slot->mmc->ops->card_event)
2364 slot->mmc->ops->card_event(slot->mmc);
2365 mmc_detect_change(slot->mmc,
2366 msecs_to_jiffies(host->pdata->detect_delay_ms));
2367 }
2368}
2369
Will Newtonf95f3852011-01-02 01:11:59 -05002370static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
2371{
2372 struct dw_mci *host = dev_id;
Seungwon Jeon182c9082012-08-01 09:30:30 +09002373 u32 pending;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302374 int i;
Will Newtonf95f3852011-01-02 01:11:59 -05002375
Markos Chandras1fb5f682013-03-12 10:53:11 +00002376 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
2377
2378 if (pending) {
Doug Anderson01730552014-08-22 19:17:51 +05302379 /* Check volt switch first, since it can look like an error */
2380 if ((host->state == STATE_SENDING_CMD11) &&
2381 (pending & SDMMC_INT_VOLT_SWITCH)) {
Doug Anderson49ba0302015-04-03 11:13:07 -07002382 unsigned long irqflags;
Doug Anderson5c935162015-03-09 16:18:21 -07002383
Doug Anderson01730552014-08-22 19:17:51 +05302384 mci_writel(host, RINTSTS, SDMMC_INT_VOLT_SWITCH);
2385 pending &= ~SDMMC_INT_VOLT_SWITCH;
Doug Anderson49ba0302015-04-03 11:13:07 -07002386
2387 /*
2388 * Hold the lock; we know cmd11_timer can't be kicked
2389 * off after the lock is released, so safe to delete.
2390 */
2391 spin_lock_irqsave(&host->irq_lock, irqflags);
Doug Anderson01730552014-08-22 19:17:51 +05302392 dw_mci_cmd_interrupt(host, pending);
Doug Anderson49ba0302015-04-03 11:13:07 -07002393 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2394
2395 del_timer(&host->cmd11_timer);
Doug Anderson01730552014-08-22 19:17:51 +05302396 }
2397
Will Newtonf95f3852011-01-02 01:11:59 -05002398 if (pending & DW_MCI_CMD_ERROR_FLAGS) {
2399 mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002400 host->cmd_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002401 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002402 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -05002403 }
2404
2405 if (pending & DW_MCI_DATA_ERROR_FLAGS) {
2406 /* if there is an error report DATA_ERROR */
2407 mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002408 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002409 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002410 set_bit(EVENT_DATA_ERROR, &host->pending_events);
Seungwon Jeon9b2026a2012-08-01 09:30:40 +09002411 tasklet_schedule(&host->tasklet);
Will Newtonf95f3852011-01-02 01:11:59 -05002412 }
2413
2414 if (pending & SDMMC_INT_DATA_OVER) {
Addy Ke57e10482015-08-11 01:27:18 +09002415 if (host->quirks & DW_MCI_QUIRK_BROKEN_DTO)
2416 del_timer(&host->dto_timer);
2417
Will Newtonf95f3852011-01-02 01:11:59 -05002418 mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
2419 if (!host->data_status)
Seungwon Jeon182c9082012-08-01 09:30:30 +09002420 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002421 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002422 if (host->dir_status == DW_MCI_RECV_STATUS) {
2423 if (host->sg != NULL)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002424 dw_mci_read_data_pio(host, true);
Will Newtonf95f3852011-01-02 01:11:59 -05002425 }
2426 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2427 tasklet_schedule(&host->tasklet);
2428 }
2429
2430 if (pending & SDMMC_INT_RXDR) {
2431 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002432 if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002433 dw_mci_read_data_pio(host, false);
Will Newtonf95f3852011-01-02 01:11:59 -05002434 }
2435
2436 if (pending & SDMMC_INT_TXDR) {
2437 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002438 if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
Will Newtonf95f3852011-01-02 01:11:59 -05002439 dw_mci_write_data_pio(host);
2440 }
2441
2442 if (pending & SDMMC_INT_CMD_DONE) {
2443 mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002444 dw_mci_cmd_interrupt(host, pending);
Will Newtonf95f3852011-01-02 01:11:59 -05002445 }
2446
2447 if (pending & SDMMC_INT_CD) {
2448 mci_writel(host, RINTSTS, SDMMC_INT_CD);
Doug Anderson6130e7a2014-10-14 09:33:09 -07002449 dw_mci_handle_cd(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002450 }
2451
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302452 /* Handle SDIO Interrupts */
2453 for (i = 0; i < host->num_slots; i++) {
2454 struct dw_mci_slot *slot = host->slot[i];
Doug Andersoned2540e2015-02-25 10:11:52 -08002455
2456 if (!slot)
2457 continue;
2458
Addy Ke76756232014-11-04 22:03:09 +08002459 if (pending & SDMMC_INT_SDIO(slot->sdio_id)) {
2460 mci_writel(host, RINTSTS,
2461 SDMMC_INT_SDIO(slot->sdio_id));
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302462 mmc_signal_sdio_irq(slot->mmc);
2463 }
2464 }
2465
Markos Chandras1fb5f682013-03-12 10:53:11 +00002466 }
Will Newtonf95f3852011-01-02 01:11:59 -05002467
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002468 if (host->use_dma != TRANS_MODE_IDMAC)
2469 return IRQ_HANDLED;
2470
2471 /* Handle IDMA interrupts */
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002472 if (host->dma_64bit_address == 1) {
2473 pending = mci_readl(host, IDSTS64);
2474 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2475 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_TI |
2476 SDMMC_IDMAC_INT_RI);
2477 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_NI);
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002478 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002479 }
2480 } else {
2481 pending = mci_readl(host, IDSTS);
2482 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2483 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI |
2484 SDMMC_IDMAC_INT_RI);
2485 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002486 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002487 }
Will Newtonf95f3852011-01-02 01:11:59 -05002488 }
Will Newtonf95f3852011-01-02 01:11:59 -05002489
2490 return IRQ_HANDLED;
2491}
2492
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002493#ifdef CONFIG_OF
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002494/* given a slot, find out the device node representing that slot */
2495static struct device_node *dw_mci_of_find_slot_node(struct dw_mci_slot *slot)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002496{
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002497 struct device *dev = slot->mmc->parent;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002498 struct device_node *np;
2499 const __be32 *addr;
2500 int len;
2501
2502 if (!dev || !dev->of_node)
2503 return NULL;
2504
2505 for_each_child_of_node(dev->of_node, np) {
2506 addr = of_get_property(np, "reg", &len);
2507 if (!addr || (len < sizeof(int)))
2508 continue;
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002509 if (be32_to_cpup(addr) == slot->id)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002510 return np;
2511 }
2512 return NULL;
2513}
2514
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002515static void dw_mci_slot_of_parse(struct dw_mci_slot *slot)
Doug Andersona70aaa62013-01-11 17:03:50 +00002516{
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002517 struct device_node *np = dw_mci_of_find_slot_node(slot);
Doug Andersona70aaa62013-01-11 17:03:50 +00002518
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002519 if (!np)
2520 return;
Doug Andersona70aaa62013-01-11 17:03:50 +00002521
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002522 if (of_property_read_bool(np, "disable-wp")) {
2523 slot->mmc->caps2 |= MMC_CAP2_NO_WRITE_PROTECT;
2524 dev_warn(slot->mmc->parent,
2525 "Slot quirk 'disable-wp' is deprecated\n");
2526 }
Doug Andersona70aaa62013-01-11 17:03:50 +00002527}
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002528#else /* CONFIG_OF */
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002529static void dw_mci_slot_of_parse(struct dw_mci_slot *slot)
Doug Andersona70aaa62013-01-11 17:03:50 +00002530{
Doug Andersona70aaa62013-01-11 17:03:50 +00002531}
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002532#endif /* CONFIG_OF */
2533
Jaehoon Chung36c179a2012-08-23 20:31:48 +09002534static int dw_mci_init_slot(struct dw_mci *host, unsigned int id)
Will Newtonf95f3852011-01-02 01:11:59 -05002535{
2536 struct mmc_host *mmc;
2537 struct dw_mci_slot *slot;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002538 const struct dw_mci_drv_data *drv_data = host->drv_data;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002539 int ctrl_id, ret;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002540 u32 freq[2];
Will Newtonf95f3852011-01-02 01:11:59 -05002541
Thomas Abraham4a909202012-09-17 18:16:35 +00002542 mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), host->dev);
Will Newtonf95f3852011-01-02 01:11:59 -05002543 if (!mmc)
2544 return -ENOMEM;
2545
2546 slot = mmc_priv(mmc);
2547 slot->id = id;
Addy Ke76756232014-11-04 22:03:09 +08002548 slot->sdio_id = host->sdio_id0 + id;
Will Newtonf95f3852011-01-02 01:11:59 -05002549 slot->mmc = mmc;
2550 slot->host = host;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002551 host->slot[id] = slot;
Will Newtonf95f3852011-01-02 01:11:59 -05002552
2553 mmc->ops = &dw_mci_ops;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002554 if (of_property_read_u32_array(host->dev->of_node,
2555 "clock-freq-min-max", freq, 2)) {
2556 mmc->f_min = DW_MCI_FREQ_MIN;
2557 mmc->f_max = DW_MCI_FREQ_MAX;
2558 } else {
2559 mmc->f_min = freq[0];
2560 mmc->f_max = freq[1];
2561 }
Will Newtonf95f3852011-01-02 01:11:59 -05002562
Yuvaraj CD51da2242014-08-22 19:17:50 +05302563 /*if there are external regulators, get them*/
2564 ret = mmc_regulator_get_supply(mmc);
2565 if (ret == -EPROBE_DEFER)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002566 goto err_host_allocated;
Yuvaraj CD51da2242014-08-22 19:17:50 +05302567
2568 if (!mmc->ocr_avail)
2569 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Will Newtonf95f3852011-01-02 01:11:59 -05002570
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002571 if (host->pdata->caps)
2572 mmc->caps = host->pdata->caps;
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002573
Abhilash Kesavanab269122012-11-19 10:26:21 +05302574 if (host->pdata->pm_caps)
2575 mmc->pm_caps = host->pdata->pm_caps;
2576
Thomas Abraham800d78b2012-09-17 18:16:42 +00002577 if (host->dev->of_node) {
2578 ctrl_id = of_alias_get_id(host->dev->of_node, "mshc");
2579 if (ctrl_id < 0)
2580 ctrl_id = 0;
2581 } else {
2582 ctrl_id = to_platform_device(host->dev)->id;
2583 }
James Hogancb27a842012-10-16 09:43:08 +01002584 if (drv_data && drv_data->caps)
2585 mmc->caps |= drv_data->caps[ctrl_id];
Thomas Abraham800d78b2012-09-17 18:16:42 +00002586
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002587 if (host->pdata->caps2)
2588 mmc->caps2 = host->pdata->caps2;
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002589
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002590 dw_mci_slot_of_parse(slot);
2591
Doug Anderson3cf890f2014-08-25 11:19:04 -07002592 ret = mmc_of_parse(mmc);
2593 if (ret)
2594 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002595
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002596 /* Useful defaults if platform data is unset. */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002597 if (host->use_dma == TRANS_MODE_IDMAC) {
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002598 mmc->max_segs = host->ring_size;
2599 mmc->max_blk_size = 65536;
2600 mmc->max_seg_size = 0x1000;
2601 mmc->max_req_size = mmc->max_seg_size * host->ring_size;
2602 mmc->max_blk_count = mmc->max_req_size / 512;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002603 } else if (host->use_dma == TRANS_MODE_EDMAC) {
2604 mmc->max_segs = 64;
2605 mmc->max_blk_size = 65536;
2606 mmc->max_blk_count = 65535;
2607 mmc->max_req_size =
2608 mmc->max_blk_size * mmc->max_blk_count;
2609 mmc->max_seg_size = mmc->max_req_size;
Will Newtonf95f3852011-01-02 01:11:59 -05002610 } else {
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002611 /* TRANS_MODE_PIO */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002612 mmc->max_segs = 64;
2613 mmc->max_blk_size = 65536; /* BLKSIZ is 16 bits */
2614 mmc->max_blk_count = 512;
2615 mmc->max_req_size = mmc->max_blk_size *
2616 mmc->max_blk_count;
2617 mmc->max_seg_size = mmc->max_req_size;
Jaehoon Chunga39e5742012-02-04 17:00:27 -05002618 }
Will Newtonf95f3852011-01-02 01:11:59 -05002619
Jaehoon Chungae0eb342014-03-03 11:36:48 +09002620 if (dw_mci_get_cd(mmc))
2621 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
2622 else
2623 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
2624
Jaehoon Chung0cea5292013-02-15 23:45:45 +09002625 ret = mmc_add_host(mmc);
2626 if (ret)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002627 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002628
2629#if defined(CONFIG_DEBUG_FS)
2630 dw_mci_init_debugfs(slot);
2631#endif
2632
Will Newtonf95f3852011-01-02 01:11:59 -05002633 return 0;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002634
Doug Anderson3cf890f2014-08-25 11:19:04 -07002635err_host_allocated:
Thomas Abraham800d78b2012-09-17 18:16:42 +00002636 mmc_free_host(mmc);
Yuvaraj CD51da2242014-08-22 19:17:50 +05302637 return ret;
Will Newtonf95f3852011-01-02 01:11:59 -05002638}
2639
2640static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id)
2641{
Will Newtonf95f3852011-01-02 01:11:59 -05002642 /* Debugfs stuff is cleaned up by mmc core */
2643 mmc_remove_host(slot->mmc);
2644 slot->host->slot[id] = NULL;
2645 mmc_free_host(slot->mmc);
2646}
2647
2648static void dw_mci_init_dma(struct dw_mci *host)
2649{
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002650 int addr_config;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002651 struct device *dev = host->dev;
2652 struct device_node *np = dev->of_node;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002653
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002654 /*
2655 * Check tansfer mode from HCON[17:16]
2656 * Clear the ambiguous description of dw_mmc databook:
2657 * 2b'00: No DMA Interface -> Actually means using Internal DMA block
2658 * 2b'01: DesignWare DMA Interface -> Synopsys DW-DMA block
2659 * 2b'10: Generic DMA Interface -> non-Synopsys generic DMA block
2660 * 2b'11: Non DW DMA Interface -> pio only
2661 * Compared to DesignWare DMA Interface, Generic DMA Interface has a
2662 * simpler request/acknowledge handshake mechanism and both of them
2663 * are regarded as external dma master for dw_mmc.
2664 */
2665 host->use_dma = SDMMC_GET_TRANS_MODE(mci_readl(host, HCON));
2666 if (host->use_dma == DMA_INTERFACE_IDMA) {
2667 host->use_dma = TRANS_MODE_IDMAC;
2668 } else if (host->use_dma == DMA_INTERFACE_DWDMA ||
2669 host->use_dma == DMA_INTERFACE_GDMA) {
2670 host->use_dma = TRANS_MODE_EDMAC;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002671 } else {
Will Newtonf95f3852011-01-02 01:11:59 -05002672 goto no_dma;
2673 }
2674
2675 /* Determine which DMA interface to use */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002676 if (host->use_dma == TRANS_MODE_IDMAC) {
2677 /*
2678 * Check ADDR_CONFIG bit in HCON to find
2679 * IDMAC address bus width
2680 */
Shawn Lin70692752015-09-16 14:41:37 +08002681 addr_config = SDMMC_GET_ADDR_CONFIG(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05002682
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002683 if (addr_config == 1) {
2684 /* host supports IDMAC in 64-bit address mode */
2685 host->dma_64bit_address = 1;
2686 dev_info(host->dev,
2687 "IDMAC supports 64-bit address mode.\n");
2688 if (!dma_set_mask(host->dev, DMA_BIT_MASK(64)))
2689 dma_set_coherent_mask(host->dev,
2690 DMA_BIT_MASK(64));
2691 } else {
2692 /* host supports IDMAC in 32-bit address mode */
2693 host->dma_64bit_address = 0;
2694 dev_info(host->dev,
2695 "IDMAC supports 32-bit address mode.\n");
2696 }
2697
2698 /* Alloc memory for sg translation */
2699 host->sg_cpu = dmam_alloc_coherent(host->dev, PAGE_SIZE,
2700 &host->sg_dma, GFP_KERNEL);
2701 if (!host->sg_cpu) {
2702 dev_err(host->dev,
2703 "%s: could not alloc DMA memory\n",
2704 __func__);
2705 goto no_dma;
2706 }
2707
2708 host->dma_ops = &dw_mci_idmac_ops;
2709 dev_info(host->dev, "Using internal DMA controller.\n");
2710 } else {
2711 /* TRANS_MODE_EDMAC: check dma bindings again */
2712 if ((of_property_count_strings(np, "dma-names") < 0) ||
2713 (!of_find_property(np, "dmas", NULL))) {
2714 goto no_dma;
2715 }
2716 host->dma_ops = &dw_mci_edmac_ops;
2717 dev_info(host->dev, "Using external DMA controller.\n");
2718 }
Will Newtonf95f3852011-01-02 01:11:59 -05002719
Jaehoon Chunge1631f92012-04-18 15:42:31 +09002720 if (host->dma_ops->init && host->dma_ops->start &&
2721 host->dma_ops->stop && host->dma_ops->cleanup) {
Will Newtonf95f3852011-01-02 01:11:59 -05002722 if (host->dma_ops->init(host)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002723 dev_err(host->dev, "%s: Unable to initialize DMA Controller.\n",
2724 __func__);
Will Newtonf95f3852011-01-02 01:11:59 -05002725 goto no_dma;
2726 }
2727 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00002728 dev_err(host->dev, "DMA initialization not found.\n");
Will Newtonf95f3852011-01-02 01:11:59 -05002729 goto no_dma;
2730 }
2731
Will Newtonf95f3852011-01-02 01:11:59 -05002732 return;
2733
2734no_dma:
Thomas Abraham4a909202012-09-17 18:16:35 +00002735 dev_info(host->dev, "Using PIO mode.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002736 host->use_dma = TRANS_MODE_PIO;
Will Newtonf95f3852011-01-02 01:11:59 -05002737}
2738
Seungwon Jeon31bff452013-08-31 00:14:23 +09002739static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset)
Will Newtonf95f3852011-01-02 01:11:59 -05002740{
2741 unsigned long timeout = jiffies + msecs_to_jiffies(500);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002742 u32 ctrl;
Will Newtonf95f3852011-01-02 01:11:59 -05002743
Seungwon Jeon31bff452013-08-31 00:14:23 +09002744 ctrl = mci_readl(host, CTRL);
2745 ctrl |= reset;
2746 mci_writel(host, CTRL, ctrl);
Will Newtonf95f3852011-01-02 01:11:59 -05002747
2748 /* wait till resets clear */
2749 do {
2750 ctrl = mci_readl(host, CTRL);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002751 if (!(ctrl & reset))
Will Newtonf95f3852011-01-02 01:11:59 -05002752 return true;
2753 } while (time_before(jiffies, timeout));
2754
Seungwon Jeon31bff452013-08-31 00:14:23 +09002755 dev_err(host->dev,
2756 "Timeout resetting block (ctrl reset %#x)\n",
2757 ctrl & reset);
Will Newtonf95f3852011-01-02 01:11:59 -05002758
2759 return false;
2760}
2761
Sonny Rao3a33a942014-08-04 18:19:50 -07002762static bool dw_mci_reset(struct dw_mci *host)
Seungwon Jeon31bff452013-08-31 00:14:23 +09002763{
Sonny Rao3a33a942014-08-04 18:19:50 -07002764 u32 flags = SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET;
2765 bool ret = false;
2766
Seungwon Jeon31bff452013-08-31 00:14:23 +09002767 /*
2768 * Reseting generates a block interrupt, hence setting
2769 * the scatter-gather pointer to NULL.
2770 */
2771 if (host->sg) {
2772 sg_miter_stop(&host->sg_miter);
2773 host->sg = NULL;
2774 }
2775
Sonny Rao3a33a942014-08-04 18:19:50 -07002776 if (host->use_dma)
2777 flags |= SDMMC_CTRL_DMA_RESET;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002778
Sonny Rao3a33a942014-08-04 18:19:50 -07002779 if (dw_mci_ctrl_reset(host, flags)) {
2780 /*
2781 * In all cases we clear the RAWINTS register to clear any
2782 * interrupts.
2783 */
2784 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2785
2786 /* if using dma we wait for dma_req to clear */
2787 if (host->use_dma) {
2788 unsigned long timeout = jiffies + msecs_to_jiffies(500);
2789 u32 status;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002790
Sonny Rao3a33a942014-08-04 18:19:50 -07002791 do {
2792 status = mci_readl(host, STATUS);
2793 if (!(status & SDMMC_STATUS_DMA_REQ))
2794 break;
2795 cpu_relax();
2796 } while (time_before(jiffies, timeout));
2797
2798 if (status & SDMMC_STATUS_DMA_REQ) {
2799 dev_err(host->dev,
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002800 "%s: Timeout waiting for dma_req to clear during reset\n",
2801 __func__);
Sonny Rao3a33a942014-08-04 18:19:50 -07002802 goto ciu_out;
2803 }
2804
2805 /* when using DMA next we reset the fifo again */
2806 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_FIFO_RESET))
2807 goto ciu_out;
2808 }
2809 } else {
2810 /* if the controller reset bit did clear, then set clock regs */
2811 if (!(mci_readl(host, CTRL) & SDMMC_CTRL_RESET)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002812 dev_err(host->dev,
2813 "%s: fifo/dma reset bits didn't clear but ciu was reset, doing clock update\n",
Sonny Rao3a33a942014-08-04 18:19:50 -07002814 __func__);
2815 goto ciu_out;
2816 }
2817 }
2818
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002819 if (host->use_dma == TRANS_MODE_IDMAC)
2820 /* It is also recommended that we reset and reprogram idmac */
2821 dw_mci_idmac_reset(host);
Sonny Rao3a33a942014-08-04 18:19:50 -07002822
2823 ret = true;
2824
2825ciu_out:
2826 /* After a CTRL reset we need to have CIU set clock registers */
2827 mci_send_cmd(host->cur_slot, SDMMC_CMD_UPD_CLK, 0);
2828
2829 return ret;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002830}
2831
Doug Anderson5c935162015-03-09 16:18:21 -07002832static void dw_mci_cmd11_timer(unsigned long arg)
2833{
2834 struct dw_mci *host = (struct dw_mci *)arg;
2835
Doug Andersonfd674192015-04-03 11:13:06 -07002836 if (host->state != STATE_SENDING_CMD11) {
2837 dev_warn(host->dev, "Unexpected CMD11 timeout\n");
2838 return;
2839 }
Doug Anderson5c935162015-03-09 16:18:21 -07002840
2841 host->cmd_status = SDMMC_INT_RTO;
2842 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2843 tasklet_schedule(&host->tasklet);
2844}
2845
Addy Ke57e10482015-08-11 01:27:18 +09002846static void dw_mci_dto_timer(unsigned long arg)
2847{
2848 struct dw_mci *host = (struct dw_mci *)arg;
2849
2850 switch (host->state) {
2851 case STATE_SENDING_DATA:
2852 case STATE_DATA_BUSY:
2853 /*
2854 * If DTO interrupt does NOT come in sending data state,
2855 * we should notify the driver to terminate current transfer
2856 * and report a data timeout to the core.
2857 */
2858 host->data_status = SDMMC_INT_DRTO;
2859 set_bit(EVENT_DATA_ERROR, &host->pending_events);
2860 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2861 tasklet_schedule(&host->tasklet);
2862 break;
2863 default:
2864 break;
2865 }
2866}
2867
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002868#ifdef CONFIG_OF
2869static struct dw_mci_of_quirks {
2870 char *quirk;
2871 int id;
2872} of_quirks[] = {
2873 {
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002874 .quirk = "broken-cd",
2875 .id = DW_MCI_QUIRK_BROKEN_CARD_DETECTION,
2876 },
2877};
2878
2879static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2880{
2881 struct dw_mci_board *pdata;
2882 struct device *dev = host->dev;
2883 struct device_node *np = dev->of_node;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002884 const struct dw_mci_drv_data *drv_data = host->drv_data;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002885 int idx, ret;
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002886 u32 clock_frequency;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002887
2888 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Beomho Seobf3707e2014-12-23 21:07:33 +09002889 if (!pdata)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002890 return ERR_PTR(-ENOMEM);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002891
2892 /* find out number of slots supported */
2893 if (of_property_read_u32(dev->of_node, "num-slots",
2894 &pdata->num_slots)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002895 dev_info(dev,
2896 "num-slots property not found, assuming 1 slot is available\n");
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002897 pdata->num_slots = 1;
2898 }
2899
2900 /* get quirks */
2901 for (idx = 0; idx < ARRAY_SIZE(of_quirks); idx++)
2902 if (of_get_property(np, of_quirks[idx].quirk, NULL))
2903 pdata->quirks |= of_quirks[idx].id;
2904
2905 if (of_property_read_u32(np, "fifo-depth", &pdata->fifo_depth))
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002906 dev_info(dev,
2907 "fifo-depth property not found, using value of FIFOTH register as default\n");
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002908
2909 of_property_read_u32(np, "card-detect-delay", &pdata->detect_delay_ms);
2910
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002911 if (!of_property_read_u32(np, "clock-frequency", &clock_frequency))
2912 pdata->bus_hz = clock_frequency;
2913
James Hogancb27a842012-10-16 09:43:08 +01002914 if (drv_data && drv_data->parse_dt) {
2915 ret = drv_data->parse_dt(host);
Thomas Abraham800d78b2012-09-17 18:16:42 +00002916 if (ret)
2917 return ERR_PTR(ret);
2918 }
2919
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002920 if (of_find_property(np, "supports-highspeed", NULL)) {
2921 dev_info(dev, "supports-highspeed property is deprecated.\n");
Seungwon Jeon10b49842013-08-31 00:13:22 +09002922 pdata->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002923 }
Seungwon Jeon10b49842013-08-31 00:13:22 +09002924
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002925 return pdata;
2926}
2927
2928#else /* CONFIG_OF */
2929static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2930{
2931 return ERR_PTR(-EINVAL);
2932}
2933#endif /* CONFIG_OF */
2934
Doug Andersonfa0c3282015-02-25 10:11:51 -08002935static void dw_mci_enable_cd(struct dw_mci *host)
2936{
2937 struct dw_mci_board *brd = host->pdata;
2938 unsigned long irqflags;
2939 u32 temp;
2940 int i;
2941
2942 /* No need for CD if broken card detection */
2943 if (brd->quirks & DW_MCI_QUIRK_BROKEN_CARD_DETECTION)
2944 return;
2945
2946 /* No need for CD if all slots have a non-error GPIO */
2947 for (i = 0; i < host->num_slots; i++) {
2948 struct dw_mci_slot *slot = host->slot[i];
2949
2950 if (IS_ERR_VALUE(mmc_gpio_get_cd(slot->mmc)))
2951 break;
2952 }
2953 if (i == host->num_slots)
2954 return;
2955
2956 spin_lock_irqsave(&host->irq_lock, irqflags);
2957 temp = mci_readl(host, INTMASK);
2958 temp |= SDMMC_INT_CD;
2959 mci_writel(host, INTMASK, temp);
2960 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2961}
2962
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302963int dw_mci_probe(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05002964{
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002965 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302966 int width, i, ret = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002967 u32 fifo_size;
Thomas Abraham1c2215b2012-09-17 18:16:37 +00002968 int init_slots = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002969
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002970 if (!host->pdata) {
2971 host->pdata = dw_mci_parse_dt(host);
2972 if (IS_ERR(host->pdata)) {
2973 dev_err(host->dev, "platform data not available\n");
2974 return -EINVAL;
2975 }
Will Newtonf95f3852011-01-02 01:11:59 -05002976 }
2977
Jaehoon Chung9e747b72015-08-06 16:23:24 +09002978 if (host->pdata->num_slots < 1) {
Thomas Abraham4a909202012-09-17 18:16:35 +00002979 dev_err(host->dev,
Jaehoon Chung907abd52014-03-03 11:36:43 +09002980 "Platform data must supply num_slots.\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302981 return -ENODEV;
Will Newtonf95f3852011-01-02 01:11:59 -05002982 }
2983
Seungwon Jeon780f22a2012-11-28 19:26:03 +09002984 host->biu_clk = devm_clk_get(host->dev, "biu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002985 if (IS_ERR(host->biu_clk)) {
2986 dev_dbg(host->dev, "biu clock not available\n");
2987 } else {
2988 ret = clk_prepare_enable(host->biu_clk);
2989 if (ret) {
2990 dev_err(host->dev, "failed to enable biu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002991 return ret;
2992 }
Will Newtonf95f3852011-01-02 01:11:59 -05002993 }
2994
Seungwon Jeon780f22a2012-11-28 19:26:03 +09002995 host->ciu_clk = devm_clk_get(host->dev, "ciu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002996 if (IS_ERR(host->ciu_clk)) {
2997 dev_dbg(host->dev, "ciu clock not available\n");
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002998 host->bus_hz = host->pdata->bus_hz;
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002999 } else {
3000 ret = clk_prepare_enable(host->ciu_clk);
3001 if (ret) {
3002 dev_err(host->dev, "failed to enable ciu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003003 goto err_clk_biu;
3004 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003005
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003006 if (host->pdata->bus_hz) {
3007 ret = clk_set_rate(host->ciu_clk, host->pdata->bus_hz);
3008 if (ret)
3009 dev_warn(host->dev,
Jaehoon Chung612de4c2014-03-03 11:36:42 +09003010 "Unable to set bus rate to %uHz\n",
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003011 host->pdata->bus_hz);
3012 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003013 host->bus_hz = clk_get_rate(host->ciu_clk);
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003014 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003015
Jaehoon Chung612de4c2014-03-03 11:36:42 +09003016 if (!host->bus_hz) {
3017 dev_err(host->dev,
3018 "Platform data must supply bus speed\n");
3019 ret = -ENODEV;
3020 goto err_clk_ciu;
3021 }
3022
Yuvaraj Kumar C D002f0d52013-08-31 00:12:19 +09003023 if (drv_data && drv_data->init) {
3024 ret = drv_data->init(host);
3025 if (ret) {
3026 dev_err(host->dev,
3027 "implementation specific init failed\n");
3028 goto err_clk_ciu;
3029 }
3030 }
3031
James Hogancb27a842012-10-16 09:43:08 +01003032 if (drv_data && drv_data->setup_clock) {
3033 ret = drv_data->setup_clock(host);
Thomas Abraham800d78b2012-09-17 18:16:42 +00003034 if (ret) {
3035 dev_err(host->dev,
3036 "implementation specific clock setup failed\n");
3037 goto err_clk_ciu;
3038 }
3039 }
3040
Doug Anderson5c935162015-03-09 16:18:21 -07003041 setup_timer(&host->cmd11_timer,
3042 dw_mci_cmd11_timer, (unsigned long)host);
3043
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303044 host->quirks = host->pdata->quirks;
Will Newtonf95f3852011-01-02 01:11:59 -05003045
Addy Ke57e10482015-08-11 01:27:18 +09003046 if (host->quirks & DW_MCI_QUIRK_BROKEN_DTO)
3047 setup_timer(&host->dto_timer,
3048 dw_mci_dto_timer, (unsigned long)host);
3049
Will Newtonf95f3852011-01-02 01:11:59 -05003050 spin_lock_init(&host->lock);
Doug Andersonf8c58c12014-12-02 15:42:47 -08003051 spin_lock_init(&host->irq_lock);
Will Newtonf95f3852011-01-02 01:11:59 -05003052 INIT_LIST_HEAD(&host->queue);
3053
Will Newtonf95f3852011-01-02 01:11:59 -05003054 /*
3055 * Get the host data width - this assumes that HCON has been set with
3056 * the correct values.
3057 */
Shawn Lin70692752015-09-16 14:41:37 +08003058 i = SDMMC_GET_HDATA_WIDTH(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05003059 if (!i) {
3060 host->push_data = dw_mci_push_data16;
3061 host->pull_data = dw_mci_pull_data16;
3062 width = 16;
3063 host->data_shift = 1;
3064 } else if (i == 2) {
3065 host->push_data = dw_mci_push_data64;
3066 host->pull_data = dw_mci_pull_data64;
3067 width = 64;
3068 host->data_shift = 3;
3069 } else {
3070 /* Check for a reserved value, and warn if it is */
3071 WARN((i != 1),
3072 "HCON reports a reserved host data width!\n"
3073 "Defaulting to 32-bit access.\n");
3074 host->push_data = dw_mci_push_data32;
3075 host->pull_data = dw_mci_pull_data32;
3076 width = 32;
3077 host->data_shift = 2;
3078 }
3079
3080 /* Reset all blocks */
Sonny Rao3a33a942014-08-04 18:19:50 -07003081 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS))
Seungwon Jeon141a7122012-05-22 13:01:03 +09003082 return -ENODEV;
3083
3084 host->dma_ops = host->pdata->dma_ops;
3085 dw_mci_init_dma(host);
Will Newtonf95f3852011-01-02 01:11:59 -05003086
3087 /* Clear the interrupts for the host controller */
3088 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3089 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3090
3091 /* Put in max timeout */
3092 mci_writel(host, TMOUT, 0xFFFFFFFF);
3093
3094 /*
3095 * FIFO threshold settings RxMark = fifo_size / 2 - 1,
3096 * Tx Mark = fifo_size / 2 DMA Size = 8
3097 */
James Hoganb86d8252011-06-24 13:57:18 +01003098 if (!host->pdata->fifo_depth) {
3099 /*
3100 * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
3101 * have been overwritten by the bootloader, just like we're
3102 * about to do, so if you know the value for your hardware, you
3103 * should put it in the platform data.
3104 */
3105 fifo_size = mci_readl(host, FIFOTH);
Jaehoon Chung8234e862012-01-11 09:28:21 +00003106 fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
James Hoganb86d8252011-06-24 13:57:18 +01003107 } else {
3108 fifo_size = host->pdata->fifo_depth;
3109 }
3110 host->fifo_depth = fifo_size;
Seungwon Jeon52426892013-08-31 00:13:42 +09003111 host->fifoth_val =
3112 SDMMC_SET_FIFOTH(0x2, fifo_size / 2 - 1, fifo_size / 2);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003113 mci_writel(host, FIFOTH, host->fifoth_val);
Will Newtonf95f3852011-01-02 01:11:59 -05003114
3115 /* disable clock to CIU */
3116 mci_writel(host, CLKENA, 0);
3117 mci_writel(host, CLKSRC, 0);
3118
James Hogan63008762013-03-12 10:43:54 +00003119 /*
3120 * In 2.40a spec, Data offset is changed.
3121 * Need to check the version-id and set data-offset for DATA register.
3122 */
3123 host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
3124 dev_info(host->dev, "Version ID is %04x\n", host->verid);
3125
3126 if (host->verid < DW_MMC_240A)
Ben Dooks76184ac2015-03-25 11:27:52 +00003127 host->fifo_reg = host->regs + DATA_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003128 else
Ben Dooks76184ac2015-03-25 11:27:52 +00003129 host->fifo_reg = host->regs + DATA_240A_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003130
Will Newtonf95f3852011-01-02 01:11:59 -05003131 tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003132 ret = devm_request_irq(host->dev, host->irq, dw_mci_interrupt,
3133 host->irq_flags, "dw-mci", host);
Will Newtonf95f3852011-01-02 01:11:59 -05003134 if (ret)
Doug Anderson6130e7a2014-10-14 09:33:09 -07003135 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003136
Will Newtonf95f3852011-01-02 01:11:59 -05003137 if (host->pdata->num_slots)
3138 host->num_slots = host->pdata->num_slots;
3139 else
Shawn Lin70692752015-09-16 14:41:37 +08003140 host->num_slots = SDMMC_GET_SLOT_NUM(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05003141
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303142 /*
Doug Andersonfa0c3282015-02-25 10:11:51 -08003143 * Enable interrupts for command done, data over, data empty,
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303144 * receive ready and error such as transmit, receive timeout, crc error
3145 */
3146 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3147 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3148 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003149 DW_MCI_ERROR_FLAGS);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003150 /* Enable mci interrupt */
3151 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303152
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003153 dev_info(host->dev,
3154 "DW MMC controller at irq %d,%d bit host data width,%u deep fifo\n",
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303155 host->irq, width, fifo_size);
3156
Will Newtonf95f3852011-01-02 01:11:59 -05003157 /* We need at least one slot to succeed */
3158 for (i = 0; i < host->num_slots; i++) {
3159 ret = dw_mci_init_slot(host, i);
Thomas Abraham1c2215b2012-09-17 18:16:37 +00003160 if (ret)
3161 dev_dbg(host->dev, "slot %d init failed\n", i);
3162 else
3163 init_slots++;
3164 }
3165
3166 if (init_slots) {
3167 dev_info(host->dev, "%d slots initialized\n", init_slots);
3168 } else {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003169 dev_dbg(host->dev,
3170 "attempted to initialize %d slots, but failed on all\n",
3171 host->num_slots);
Doug Anderson6130e7a2014-10-14 09:33:09 -07003172 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003173 }
3174
Doug Andersonb793f652015-03-11 15:15:14 -07003175 /* Now that slots are all setup, we can enable card detect */
3176 dw_mci_enable_cd(host);
3177
Will Newtonf95f3852011-01-02 01:11:59 -05003178 return 0;
3179
Will Newtonf95f3852011-01-02 01:11:59 -05003180err_dmaunmap:
3181 if (host->use_dma && host->dma_ops->exit)
3182 host->dma_ops->exit(host);
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003183
3184err_clk_ciu:
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003185 if (!IS_ERR(host->ciu_clk))
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003186 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003187
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003188err_clk_biu:
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003189 if (!IS_ERR(host->biu_clk))
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003190 clk_disable_unprepare(host->biu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003191
Will Newtonf95f3852011-01-02 01:11:59 -05003192 return ret;
3193}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303194EXPORT_SYMBOL(dw_mci_probe);
Will Newtonf95f3852011-01-02 01:11:59 -05003195
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303196void dw_mci_remove(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003197{
Will Newtonf95f3852011-01-02 01:11:59 -05003198 int i;
3199
Will Newtonf95f3852011-01-02 01:11:59 -05003200 for (i = 0; i < host->num_slots; i++) {
Thomas Abraham4a909202012-09-17 18:16:35 +00003201 dev_dbg(host->dev, "remove slot %d\n", i);
Will Newtonf95f3852011-01-02 01:11:59 -05003202 if (host->slot[i])
3203 dw_mci_cleanup_slot(host->slot[i], i);
3204 }
3205
Prabu Thangamuthu048fd7e2015-05-28 12:21:06 +00003206 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3207 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3208
Will Newtonf95f3852011-01-02 01:11:59 -05003209 /* disable clock to CIU */
3210 mci_writel(host, CLKENA, 0);
3211 mci_writel(host, CLKSRC, 0);
3212
Will Newtonf95f3852011-01-02 01:11:59 -05003213 if (host->use_dma && host->dma_ops->exit)
3214 host->dma_ops->exit(host);
3215
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003216 if (!IS_ERR(host->ciu_clk))
3217 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003218
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003219 if (!IS_ERR(host->biu_clk))
3220 clk_disable_unprepare(host->biu_clk);
Will Newtonf95f3852011-01-02 01:11:59 -05003221}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303222EXPORT_SYMBOL(dw_mci_remove);
3223
3224
Will Newtonf95f3852011-01-02 01:11:59 -05003225
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003226#ifdef CONFIG_PM_SLEEP
Will Newtonf95f3852011-01-02 01:11:59 -05003227/*
3228 * TODO: we should probably disable the clock to the card in the suspend path.
3229 */
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303230int dw_mci_suspend(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003231{
Shawn Lin3fc7eae2015-09-16 14:41:23 +08003232 if (host->use_dma && host->dma_ops->exit)
3233 host->dma_ops->exit(host);
3234
Will Newtonf95f3852011-01-02 01:11:59 -05003235 return 0;
3236}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303237EXPORT_SYMBOL(dw_mci_suspend);
Will Newtonf95f3852011-01-02 01:11:59 -05003238
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303239int dw_mci_resume(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003240{
3241 int i, ret;
Will Newtonf95f3852011-01-02 01:11:59 -05003242
Sonny Rao3a33a942014-08-04 18:19:50 -07003243 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003244 ret = -ENODEV;
3245 return ret;
3246 }
3247
Jonathan Kliegman3bfe6192012-06-14 13:31:55 -04003248 if (host->use_dma && host->dma_ops->init)
Seungwon Jeon141a7122012-05-22 13:01:03 +09003249 host->dma_ops->init(host);
3250
Seungwon Jeon52426892013-08-31 00:13:42 +09003251 /*
3252 * Restore the initial value at FIFOTH register
3253 * And Invalidate the prev_blksz with zero
3254 */
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003255 mci_writel(host, FIFOTH, host->fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +09003256 host->prev_blksz = 0;
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003257
Doug Anderson2eb29442013-08-31 00:11:49 +09003258 /* Put in max timeout */
3259 mci_writel(host, TMOUT, 0xFFFFFFFF);
3260
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003261 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3262 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3263 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003264 DW_MCI_ERROR_FLAGS);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003265 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
3266
Will Newtonf95f3852011-01-02 01:11:59 -05003267 for (i = 0; i < host->num_slots; i++) {
3268 struct dw_mci_slot *slot = host->slot[i];
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003269
Will Newtonf95f3852011-01-02 01:11:59 -05003270 if (!slot)
3271 continue;
Abhilash Kesavanab269122012-11-19 10:26:21 +05303272 if (slot->mmc->pm_flags & MMC_PM_KEEP_POWER) {
3273 dw_mci_set_ios(slot->mmc, &slot->mmc->ios);
3274 dw_mci_setup_bus(slot, true);
3275 }
Will Newtonf95f3852011-01-02 01:11:59 -05003276 }
Doug Andersonfa0c3282015-02-25 10:11:51 -08003277
3278 /* Now that slots are all setup, we can enable card detect */
3279 dw_mci_enable_cd(host);
3280
Will Newtonf95f3852011-01-02 01:11:59 -05003281 return 0;
3282}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303283EXPORT_SYMBOL(dw_mci_resume);
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003284#endif /* CONFIG_PM_SLEEP */
3285
Will Newtonf95f3852011-01-02 01:11:59 -05003286static int __init dw_mci_init(void)
3287{
Sachin Kamat8e1c4e42013-04-04 11:25:11 +05303288 pr_info("Synopsys Designware Multimedia Card Interface Driver\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303289 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -05003290}
3291
3292static void __exit dw_mci_exit(void)
3293{
Will Newtonf95f3852011-01-02 01:11:59 -05003294}
3295
3296module_init(dw_mci_init);
3297module_exit(dw_mci_exit);
3298
3299MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
3300MODULE_AUTHOR("NXP Semiconductor VietNam");
3301MODULE_AUTHOR("Imagination Technologies Ltd");
3302MODULE_LICENSE("GPL v2");