blob: 1a1e1e1ac7c143fec53721cb01a8f73b059a8285 [file] [log] [blame]
Will Newtonf95f3852011-01-02 01:11:59 -05001/*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <linux/blkdev.h>
15#include <linux/clk.h>
16#include <linux/debugfs.h>
17#include <linux/device.h>
18#include <linux/dma-mapping.h>
19#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/ioport.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
Will Newtonf95f3852011-01-02 01:11:59 -050025#include <linux/seq_file.h>
26#include <linux/slab.h>
27#include <linux/stat.h>
28#include <linux/delay.h>
29#include <linux/irq.h>
Doug Andersonb24c8b22014-12-02 15:42:46 -080030#include <linux/mmc/card.h>
Will Newtonf95f3852011-01-02 01:11:59 -050031#include <linux/mmc/host.h>
32#include <linux/mmc/mmc.h>
Doug Anderson01730552014-08-22 19:17:51 +053033#include <linux/mmc/sd.h>
Seungwon Jeon90c21432013-08-31 00:14:05 +090034#include <linux/mmc/sdio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050035#include <linux/mmc/dw_mmc.h>
36#include <linux/bitops.h>
Jaehoon Chungc07946a2011-02-25 11:08:14 +090037#include <linux/regulator/consumer.h>
Thomas Abrahamc91eab42012-09-17 18:16:40 +000038#include <linux/of.h>
Doug Anderson55a6ceb2013-01-11 17:03:53 +000039#include <linux/of_gpio.h>
Zhangfei Gaobf626e52014-01-09 22:35:10 +080040#include <linux/mmc/slot-gpio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050041
42#include "dw_mmc.h"
43
44/* Common flag combinations */
Jaehoon Chung3f7eec62013-05-27 13:47:57 +090045#define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DRTO | SDMMC_INT_DCRC | \
Will Newtonf95f3852011-01-02 01:11:59 -050046 SDMMC_INT_HTO | SDMMC_INT_SBE | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070047 SDMMC_INT_EBE | SDMMC_INT_HLE)
Will Newtonf95f3852011-01-02 01:11:59 -050048#define DW_MCI_CMD_ERROR_FLAGS (SDMMC_INT_RTO | SDMMC_INT_RCRC | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070049 SDMMC_INT_RESP_ERR | SDMMC_INT_HLE)
Will Newtonf95f3852011-01-02 01:11:59 -050050#define DW_MCI_ERROR_FLAGS (DW_MCI_DATA_ERROR_FLAGS | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070051 DW_MCI_CMD_ERROR_FLAGS)
Will Newtonf95f3852011-01-02 01:11:59 -050052#define DW_MCI_SEND_STATUS 1
53#define DW_MCI_RECV_STATUS 2
54#define DW_MCI_DMA_THRESHOLD 16
55
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +090056#define DW_MCI_FREQ_MAX 200000000 /* unit: HZ */
57#define DW_MCI_FREQ_MIN 400000 /* unit: HZ */
58
Joonyoung Shimfc79a4d2013-04-26 15:35:22 +090059#define IDMAC_INT_CLR (SDMMC_IDMAC_INT_AI | SDMMC_IDMAC_INT_NI | \
60 SDMMC_IDMAC_INT_CES | SDMMC_IDMAC_INT_DU | \
61 SDMMC_IDMAC_INT_FBE | SDMMC_IDMAC_INT_RI | \
62 SDMMC_IDMAC_INT_TI)
63
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000064struct idmac_desc_64addr {
65 u32 des0; /* Control Descriptor */
66
67 u32 des1; /* Reserved */
68
69 u32 des2; /*Buffer sizes */
70#define IDMAC_64ADDR_SET_BUFFER1_SIZE(d, s) \
Ben Dooks6687c422015-03-25 11:27:51 +000071 ((d)->des2 = ((d)->des2 & cpu_to_le32(0x03ffe000)) | \
72 ((cpu_to_le32(s)) & cpu_to_le32(0x1fff)))
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000073
74 u32 des3; /* Reserved */
75
76 u32 des4; /* Lower 32-bits of Buffer Address Pointer 1*/
77 u32 des5; /* Upper 32-bits of Buffer Address Pointer 1*/
78
79 u32 des6; /* Lower 32-bits of Next Descriptor Address */
80 u32 des7; /* Upper 32-bits of Next Descriptor Address */
81};
82
Will Newtonf95f3852011-01-02 01:11:59 -050083struct idmac_desc {
Ben Dooks6687c422015-03-25 11:27:51 +000084 __le32 des0; /* Control Descriptor */
Will Newtonf95f3852011-01-02 01:11:59 -050085#define IDMAC_DES0_DIC BIT(1)
86#define IDMAC_DES0_LD BIT(2)
87#define IDMAC_DES0_FD BIT(3)
88#define IDMAC_DES0_CH BIT(4)
89#define IDMAC_DES0_ER BIT(5)
90#define IDMAC_DES0_CES BIT(30)
91#define IDMAC_DES0_OWN BIT(31)
92
Ben Dooks6687c422015-03-25 11:27:51 +000093 __le32 des1; /* Buffer sizes */
Will Newtonf95f3852011-01-02 01:11:59 -050094#define IDMAC_SET_BUFFER1_SIZE(d, s) \
Ben Dookse5306c32016-06-07 14:37:19 +010095 ((d)->des1 = ((d)->des1 & cpu_to_le32(0x03ffe000)) | (cpu_to_le32((s) & 0x1fff)))
Will Newtonf95f3852011-01-02 01:11:59 -050096
Ben Dooks6687c422015-03-25 11:27:51 +000097 __le32 des2; /* buffer 1 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -050098
Ben Dooks6687c422015-03-25 11:27:51 +000099 __le32 des3; /* buffer 2 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -0500100};
Alexey Brodkin5959b322015-06-25 11:25:07 +0300101
102/* Each descriptor can transfer up to 4KB of data in chained mode */
103#define DW_MCI_DESC_DATA_LENGTH 0x1000
Will Newtonf95f3852011-01-02 01:11:59 -0500104
Sonny Rao3a33a942014-08-04 18:19:50 -0700105static bool dw_mci_reset(struct dw_mci *host);
Sonny Rao536f6b92014-10-16 09:58:05 -0700106static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset);
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800107static int dw_mci_card_busy(struct mmc_host *mmc);
Shawn Lin56f69112016-05-27 14:37:05 +0800108static int dw_mci_get_cd(struct mmc_host *mmc);
Seungwon Jeon31bff452013-08-31 00:14:23 +0900109
Will Newtonf95f3852011-01-02 01:11:59 -0500110#if defined(CONFIG_DEBUG_FS)
111static int dw_mci_req_show(struct seq_file *s, void *v)
112{
113 struct dw_mci_slot *slot = s->private;
114 struct mmc_request *mrq;
115 struct mmc_command *cmd;
116 struct mmc_command *stop;
117 struct mmc_data *data;
118
119 /* Make sure we get a consistent snapshot */
120 spin_lock_bh(&slot->host->lock);
121 mrq = slot->mrq;
122
123 if (mrq) {
124 cmd = mrq->cmd;
125 data = mrq->data;
126 stop = mrq->stop;
127
128 if (cmd)
129 seq_printf(s,
130 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
131 cmd->opcode, cmd->arg, cmd->flags,
132 cmd->resp[0], cmd->resp[1], cmd->resp[2],
133 cmd->resp[2], cmd->error);
134 if (data)
135 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
136 data->bytes_xfered, data->blocks,
137 data->blksz, data->flags, data->error);
138 if (stop)
139 seq_printf(s,
140 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
141 stop->opcode, stop->arg, stop->flags,
142 stop->resp[0], stop->resp[1], stop->resp[2],
143 stop->resp[2], stop->error);
144 }
145
146 spin_unlock_bh(&slot->host->lock);
147
148 return 0;
149}
150
151static int dw_mci_req_open(struct inode *inode, struct file *file)
152{
153 return single_open(file, dw_mci_req_show, inode->i_private);
154}
155
156static const struct file_operations dw_mci_req_fops = {
157 .owner = THIS_MODULE,
158 .open = dw_mci_req_open,
159 .read = seq_read,
160 .llseek = seq_lseek,
161 .release = single_release,
162};
163
164static int dw_mci_regs_show(struct seq_file *s, void *v)
165{
166 seq_printf(s, "STATUS:\t0x%08x\n", SDMMC_STATUS);
167 seq_printf(s, "RINTSTS:\t0x%08x\n", SDMMC_RINTSTS);
168 seq_printf(s, "CMD:\t0x%08x\n", SDMMC_CMD);
169 seq_printf(s, "CTRL:\t0x%08x\n", SDMMC_CTRL);
170 seq_printf(s, "INTMASK:\t0x%08x\n", SDMMC_INTMASK);
171 seq_printf(s, "CLKENA:\t0x%08x\n", SDMMC_CLKENA);
172
173 return 0;
174}
175
176static int dw_mci_regs_open(struct inode *inode, struct file *file)
177{
178 return single_open(file, dw_mci_regs_show, inode->i_private);
179}
180
181static const struct file_operations dw_mci_regs_fops = {
182 .owner = THIS_MODULE,
183 .open = dw_mci_regs_open,
184 .read = seq_read,
185 .llseek = seq_lseek,
186 .release = single_release,
187};
188
189static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
190{
191 struct mmc_host *mmc = slot->mmc;
192 struct dw_mci *host = slot->host;
193 struct dentry *root;
194 struct dentry *node;
195
196 root = mmc->debugfs_root;
197 if (!root)
198 return;
199
200 node = debugfs_create_file("regs", S_IRUSR, root, host,
201 &dw_mci_regs_fops);
202 if (!node)
203 goto err;
204
205 node = debugfs_create_file("req", S_IRUSR, root, slot,
206 &dw_mci_req_fops);
207 if (!node)
208 goto err;
209
210 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
211 if (!node)
212 goto err;
213
214 node = debugfs_create_x32("pending_events", S_IRUSR, root,
215 (u32 *)&host->pending_events);
216 if (!node)
217 goto err;
218
219 node = debugfs_create_x32("completed_events", S_IRUSR, root,
220 (u32 *)&host->completed_events);
221 if (!node)
222 goto err;
223
224 return;
225
226err:
227 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
228}
229#endif /* defined(CONFIG_DEBUG_FS) */
230
Doug Anderson01730552014-08-22 19:17:51 +0530231static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg);
232
Will Newtonf95f3852011-01-02 01:11:59 -0500233static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
234{
235 struct mmc_data *data;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000236 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson01730552014-08-22 19:17:51 +0530237 struct dw_mci *host = slot->host;
Will Newtonf95f3852011-01-02 01:11:59 -0500238 u32 cmdr;
Will Newtonf95f3852011-01-02 01:11:59 -0500239
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800240 cmd->error = -EINPROGRESS;
Will Newtonf95f3852011-01-02 01:11:59 -0500241 cmdr = cmd->opcode;
242
Seungwon Jeon90c21432013-08-31 00:14:05 +0900243 if (cmd->opcode == MMC_STOP_TRANSMISSION ||
244 cmd->opcode == MMC_GO_IDLE_STATE ||
245 cmd->opcode == MMC_GO_INACTIVE_STATE ||
246 (cmd->opcode == SD_IO_RW_DIRECT &&
247 ((cmd->arg >> 9) & 0x1FFFF) == SDIO_CCCR_ABORT))
Will Newtonf95f3852011-01-02 01:11:59 -0500248 cmdr |= SDMMC_CMD_STOP;
Jaehoon Chung4a1b27a2014-03-03 11:36:44 +0900249 else if (cmd->opcode != MMC_SEND_STATUS && cmd->data)
250 cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
Will Newtonf95f3852011-01-02 01:11:59 -0500251
Doug Anderson01730552014-08-22 19:17:51 +0530252 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
253 u32 clk_en_a;
254
255 /* Special bit makes CMD11 not die */
256 cmdr |= SDMMC_CMD_VOLT_SWITCH;
257
258 /* Change state to continue to handle CMD11 weirdness */
259 WARN_ON(slot->host->state != STATE_SENDING_CMD);
260 slot->host->state = STATE_SENDING_CMD11;
261
262 /*
263 * We need to disable low power mode (automatic clock stop)
264 * while doing voltage switch so we don't confuse the card,
265 * since stopping the clock is a specific part of the UHS
266 * voltage change dance.
267 *
268 * Note that low power mode (SDMMC_CLKEN_LOW_PWR) will be
269 * unconditionally turned back on in dw_mci_setup_bus() if it's
270 * ever called with a non-zero clock. That shouldn't happen
271 * until the voltage change is all done.
272 */
273 clk_en_a = mci_readl(host, CLKENA);
274 clk_en_a &= ~(SDMMC_CLKEN_LOW_PWR << slot->id);
275 mci_writel(host, CLKENA, clk_en_a);
276 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
277 SDMMC_CMD_PRV_DAT_WAIT, 0);
278 }
279
Will Newtonf95f3852011-01-02 01:11:59 -0500280 if (cmd->flags & MMC_RSP_PRESENT) {
281 /* We expect a response, so set this bit */
282 cmdr |= SDMMC_CMD_RESP_EXP;
283 if (cmd->flags & MMC_RSP_136)
284 cmdr |= SDMMC_CMD_RESP_LONG;
285 }
286
287 if (cmd->flags & MMC_RSP_CRC)
288 cmdr |= SDMMC_CMD_RESP_CRC;
289
290 data = cmd->data;
291 if (data) {
292 cmdr |= SDMMC_CMD_DAT_EXP;
Will Newtonf95f3852011-01-02 01:11:59 -0500293 if (data->flags & MMC_DATA_WRITE)
294 cmdr |= SDMMC_CMD_DAT_WR;
295 }
296
Jaehoon Chungaaaaeb72016-01-21 11:01:06 +0900297 if (!test_bit(DW_MMC_CARD_NO_USE_HOLD, &slot->flags))
298 cmdr |= SDMMC_CMD_USE_HOLD_REG;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000299
Will Newtonf95f3852011-01-02 01:11:59 -0500300 return cmdr;
301}
302
Seungwon Jeon90c21432013-08-31 00:14:05 +0900303static u32 dw_mci_prep_stop_abort(struct dw_mci *host, struct mmc_command *cmd)
304{
305 struct mmc_command *stop;
306 u32 cmdr;
307
308 if (!cmd->data)
309 return 0;
310
311 stop = &host->stop_abort;
312 cmdr = cmd->opcode;
313 memset(stop, 0, sizeof(struct mmc_command));
314
315 if (cmdr == MMC_READ_SINGLE_BLOCK ||
316 cmdr == MMC_READ_MULTIPLE_BLOCK ||
317 cmdr == MMC_WRITE_BLOCK ||
Ulf Hansson6c2c6502014-12-01 16:13:39 +0100318 cmdr == MMC_WRITE_MULTIPLE_BLOCK ||
319 cmdr == MMC_SEND_TUNING_BLOCK ||
320 cmdr == MMC_SEND_TUNING_BLOCK_HS200) {
Seungwon Jeon90c21432013-08-31 00:14:05 +0900321 stop->opcode = MMC_STOP_TRANSMISSION;
322 stop->arg = 0;
323 stop->flags = MMC_RSP_R1B | MMC_CMD_AC;
324 } else if (cmdr == SD_IO_RW_EXTENDED) {
325 stop->opcode = SD_IO_RW_DIRECT;
326 stop->arg |= (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
327 ((cmd->arg >> 28) & 0x7);
328 stop->flags = MMC_RSP_SPI_R5 | MMC_RSP_R5 | MMC_CMD_AC;
329 } else {
330 return 0;
331 }
332
333 cmdr = stop->opcode | SDMMC_CMD_STOP |
334 SDMMC_CMD_RESP_CRC | SDMMC_CMD_RESP_EXP;
335
336 return cmdr;
337}
338
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800339static void dw_mci_wait_while_busy(struct dw_mci *host, u32 cmd_flags)
340{
341 unsigned long timeout = jiffies + msecs_to_jiffies(500);
342
343 /*
344 * Databook says that before issuing a new data transfer command
345 * we need to check to see if the card is busy. Data transfer commands
346 * all have SDMMC_CMD_PRV_DAT_WAIT set, so we'll key off that.
347 *
348 * ...also allow sending for SDMMC_CMD_VOLT_SWITCH where busy is
349 * expected.
350 */
351 if ((cmd_flags & SDMMC_CMD_PRV_DAT_WAIT) &&
352 !(cmd_flags & SDMMC_CMD_VOLT_SWITCH)) {
353 while (mci_readl(host, STATUS) & SDMMC_STATUS_BUSY) {
354 if (time_after(jiffies, timeout)) {
355 /* Command will fail; we'll pass error then */
356 dev_err(host->dev, "Busy; trying anyway\n");
357 break;
358 }
359 udelay(10);
360 }
361 }
362}
363
Will Newtonf95f3852011-01-02 01:11:59 -0500364static void dw_mci_start_command(struct dw_mci *host,
365 struct mmc_command *cmd, u32 cmd_flags)
366{
367 host->cmd = cmd;
Thomas Abraham4a909202012-09-17 18:16:35 +0000368 dev_vdbg(host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -0500369 "start command: ARGR=0x%08x CMDR=0x%08x\n",
370 cmd->arg, cmd_flags);
371
372 mci_writel(host, CMDARG, cmd->arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800373 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800374 dw_mci_wait_while_busy(host, cmd_flags);
Will Newtonf95f3852011-01-02 01:11:59 -0500375
376 mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
377}
378
Seungwon Jeon90c21432013-08-31 00:14:05 +0900379static inline void send_stop_abort(struct dw_mci *host, struct mmc_data *data)
Will Newtonf95f3852011-01-02 01:11:59 -0500380{
Seungwon Jeon90c21432013-08-31 00:14:05 +0900381 struct mmc_command *stop = data->stop ? data->stop : &host->stop_abort;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800382
Seungwon Jeon90c21432013-08-31 00:14:05 +0900383 dw_mci_start_command(host, stop, host->stop_cmdr);
Will Newtonf95f3852011-01-02 01:11:59 -0500384}
385
386/* DMA interface functions */
387static void dw_mci_stop_dma(struct dw_mci *host)
388{
James Hogan03e8cb52011-06-29 09:28:43 +0100389 if (host->using_dma) {
Will Newtonf95f3852011-01-02 01:11:59 -0500390 host->dma_ops->stop(host);
391 host->dma_ops->cleanup(host);
Will Newtonf95f3852011-01-02 01:11:59 -0500392 }
Seungwon Jeonaa50f252013-08-31 00:14:38 +0900393
394 /* Data transfer was stopped by the interrupt handler */
395 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -0500396}
397
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900398static int dw_mci_get_dma_dir(struct mmc_data *data)
399{
400 if (data->flags & MMC_DATA_WRITE)
401 return DMA_TO_DEVICE;
402 else
403 return DMA_FROM_DEVICE;
404}
405
Will Newtonf95f3852011-01-02 01:11:59 -0500406static void dw_mci_dma_cleanup(struct dw_mci *host)
407{
408 struct mmc_data *data = host->data;
409
410 if (data)
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900411 if (!data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000412 dma_unmap_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900413 data->sg,
414 data->sg_len,
415 dw_mci_get_dma_dir(data));
Will Newtonf95f3852011-01-02 01:11:59 -0500416}
417
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900418static void dw_mci_idmac_reset(struct dw_mci *host)
419{
420 u32 bmod = mci_readl(host, BMOD);
421 /* Software reset of DMA */
422 bmod |= SDMMC_IDMAC_SWRESET;
423 mci_writel(host, BMOD, bmod);
424}
425
Will Newtonf95f3852011-01-02 01:11:59 -0500426static void dw_mci_idmac_stop_dma(struct dw_mci *host)
427{
428 u32 temp;
429
430 /* Disable and reset the IDMAC interface */
431 temp = mci_readl(host, CTRL);
432 temp &= ~SDMMC_CTRL_USE_IDMAC;
433 temp |= SDMMC_CTRL_DMA_RESET;
434 mci_writel(host, CTRL, temp);
435
436 /* Stop the IDMAC running */
437 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900438 temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900439 temp |= SDMMC_IDMAC_SWRESET;
Will Newtonf95f3852011-01-02 01:11:59 -0500440 mci_writel(host, BMOD, temp);
441}
442
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800443static void dw_mci_dmac_complete_dma(void *arg)
Will Newtonf95f3852011-01-02 01:11:59 -0500444{
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800445 struct dw_mci *host = arg;
Will Newtonf95f3852011-01-02 01:11:59 -0500446 struct mmc_data *data = host->data;
447
Thomas Abraham4a909202012-09-17 18:16:35 +0000448 dev_vdbg(host->dev, "DMA complete\n");
Will Newtonf95f3852011-01-02 01:11:59 -0500449
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800450 if ((host->use_dma == TRANS_MODE_EDMAC) &&
451 data && (data->flags & MMC_DATA_READ))
452 /* Invalidate cache after read */
453 dma_sync_sg_for_cpu(mmc_dev(host->cur_slot->mmc),
454 data->sg,
455 data->sg_len,
456 DMA_FROM_DEVICE);
457
Will Newtonf95f3852011-01-02 01:11:59 -0500458 host->dma_ops->cleanup(host);
459
460 /*
461 * If the card was removed, data will be NULL. No point in trying to
462 * send the stop command or waiting for NBUSY in this case.
463 */
464 if (data) {
465 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
466 tasklet_schedule(&host->tasklet);
467 }
468}
469
470static void dw_mci_translate_sglist(struct dw_mci *host, struct mmc_data *data,
471 unsigned int sg_len)
472{
Alexey Brodkin5959b322015-06-25 11:25:07 +0300473 unsigned int desc_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500474 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800475
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000476 if (host->dma_64bit_address == 1) {
Alexey Brodkin5959b322015-06-25 11:25:07 +0300477 struct idmac_desc_64addr *desc_first, *desc_last, *desc;
Will Newtonf95f3852011-01-02 01:11:59 -0500478
Alexey Brodkin5959b322015-06-25 11:25:07 +0300479 desc_first = desc_last = desc = host->sg_cpu;
480
481 for (i = 0; i < sg_len; i++) {
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000482 unsigned int length = sg_dma_len(&data->sg[i]);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800483
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000484 u64 mem_addr = sg_dma_address(&data->sg[i]);
Will Newtonf95f3852011-01-02 01:11:59 -0500485
Alexey Brodkin5959b322015-06-25 11:25:07 +0300486 for ( ; length ; desc++) {
487 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
488 length : DW_MCI_DESC_DATA_LENGTH;
Will Newtonf95f3852011-01-02 01:11:59 -0500489
Alexey Brodkin5959b322015-06-25 11:25:07 +0300490 length -= desc_len;
491
492 /*
493 * Set the OWN bit and disable interrupts
494 * for this descriptor
495 */
496 desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC |
497 IDMAC_DES0_CH;
498
499 /* Buffer length */
500 IDMAC_64ADDR_SET_BUFFER1_SIZE(desc, desc_len);
501
502 /* Physical address to DMA to/from */
503 desc->des4 = mem_addr & 0xffffffff;
504 desc->des5 = mem_addr >> 32;
505
506 /* Update physical address for the next desc */
507 mem_addr += desc_len;
508
509 /* Save pointer to the last descriptor */
510 desc_last = desc;
511 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000512 }
Will Newtonf95f3852011-01-02 01:11:59 -0500513
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000514 /* Set first descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300515 desc_first->des0 |= IDMAC_DES0_FD;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000516
517 /* Set last descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300518 desc_last->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
519 desc_last->des0 |= IDMAC_DES0_LD;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000520
521 } else {
Alexey Brodkin5959b322015-06-25 11:25:07 +0300522 struct idmac_desc *desc_first, *desc_last, *desc;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000523
Alexey Brodkin5959b322015-06-25 11:25:07 +0300524 desc_first = desc_last = desc = host->sg_cpu;
525
526 for (i = 0; i < sg_len; i++) {
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000527 unsigned int length = sg_dma_len(&data->sg[i]);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800528
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000529 u32 mem_addr = sg_dma_address(&data->sg[i]);
530
Alexey Brodkin5959b322015-06-25 11:25:07 +0300531 for ( ; length ; desc++) {
532 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
533 length : DW_MCI_DESC_DATA_LENGTH;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000534
Alexey Brodkin5959b322015-06-25 11:25:07 +0300535 length -= desc_len;
536
537 /*
538 * Set the OWN bit and disable interrupts
539 * for this descriptor
540 */
541 desc->des0 = cpu_to_le32(IDMAC_DES0_OWN |
542 IDMAC_DES0_DIC |
543 IDMAC_DES0_CH);
544
545 /* Buffer length */
546 IDMAC_SET_BUFFER1_SIZE(desc, desc_len);
547
548 /* Physical address to DMA to/from */
549 desc->des2 = cpu_to_le32(mem_addr);
550
551 /* Update physical address for the next desc */
552 mem_addr += desc_len;
553
554 /* Save pointer to the last descriptor */
555 desc_last = desc;
556 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000557 }
558
559 /* Set first descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300560 desc_first->des0 |= cpu_to_le32(IDMAC_DES0_FD);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000561
562 /* Set last descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300563 desc_last->des0 &= cpu_to_le32(~(IDMAC_DES0_CH |
564 IDMAC_DES0_DIC));
565 desc_last->des0 |= cpu_to_le32(IDMAC_DES0_LD);
Will Newtonf95f3852011-01-02 01:11:59 -0500566 }
567
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800568 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -0500569}
570
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800571static int dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
Will Newtonf95f3852011-01-02 01:11:59 -0500572{
573 u32 temp;
574
575 dw_mci_translate_sglist(host, host->data, sg_len);
576
Sonny Rao536f6b92014-10-16 09:58:05 -0700577 /* Make sure to reset DMA in case we did PIO before this */
578 dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET);
579 dw_mci_idmac_reset(host);
580
Will Newtonf95f3852011-01-02 01:11:59 -0500581 /* Select IDMAC interface */
582 temp = mci_readl(host, CTRL);
583 temp |= SDMMC_CTRL_USE_IDMAC;
584 mci_writel(host, CTRL, temp);
585
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800586 /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -0500587 wmb();
588
589 /* Enable the IDMAC */
590 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900591 temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
Will Newtonf95f3852011-01-02 01:11:59 -0500592 mci_writel(host, BMOD, temp);
593
594 /* Start it running */
595 mci_writel(host, PLDMND, 1);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800596
597 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -0500598}
599
600static int dw_mci_idmac_init(struct dw_mci *host)
601{
Seungwon Jeon897b69e2012-09-19 13:58:31 +0800602 int i;
Will Newtonf95f3852011-01-02 01:11:59 -0500603
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000604 if (host->dma_64bit_address == 1) {
605 struct idmac_desc_64addr *p;
606 /* Number of descriptors in the ring buffer */
607 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc_64addr);
Will Newtonf95f3852011-01-02 01:11:59 -0500608
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000609 /* Forward link the descriptor list */
610 for (i = 0, p = host->sg_cpu; i < host->ring_size - 1;
611 i++, p++) {
612 p->des6 = (host->sg_dma +
613 (sizeof(struct idmac_desc_64addr) *
614 (i + 1))) & 0xffffffff;
Will Newtonf95f3852011-01-02 01:11:59 -0500615
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000616 p->des7 = (u64)(host->sg_dma +
617 (sizeof(struct idmac_desc_64addr) *
618 (i + 1))) >> 32;
619 /* Initialize reserved and buffer size fields to "0" */
620 p->des1 = 0;
621 p->des2 = 0;
622 p->des3 = 0;
623 }
624
625 /* Set the last descriptor as the end-of-ring descriptor */
626 p->des6 = host->sg_dma & 0xffffffff;
627 p->des7 = (u64)host->sg_dma >> 32;
628 p->des0 = IDMAC_DES0_ER;
629
630 } else {
631 struct idmac_desc *p;
632 /* Number of descriptors in the ring buffer */
633 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc);
634
635 /* Forward link the descriptor list */
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800636 for (i = 0, p = host->sg_cpu;
637 i < host->ring_size - 1;
638 i++, p++) {
Ben Dooks6687c422015-03-25 11:27:51 +0000639 p->des3 = cpu_to_le32(host->sg_dma +
640 (sizeof(struct idmac_desc) * (i + 1)));
Zhangfei Gao4b244722015-04-30 22:16:28 +0800641 p->des1 = 0;
642 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000643
644 /* Set the last descriptor as the end-of-ring descriptor */
Ben Dooks6687c422015-03-25 11:27:51 +0000645 p->des3 = cpu_to_le32(host->sg_dma);
646 p->des0 = cpu_to_le32(IDMAC_DES0_ER);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000647 }
Will Newtonf95f3852011-01-02 01:11:59 -0500648
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900649 dw_mci_idmac_reset(host);
Seungwon Jeon141a7122012-05-22 13:01:03 +0900650
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000651 if (host->dma_64bit_address == 1) {
652 /* Mask out interrupts - get Tx & Rx complete only */
653 mci_writel(host, IDSTS64, IDMAC_INT_CLR);
654 mci_writel(host, IDINTEN64, SDMMC_IDMAC_INT_NI |
655 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
Will Newtonf95f3852011-01-02 01:11:59 -0500656
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000657 /* Set the descriptor base address */
658 mci_writel(host, DBADDRL, host->sg_dma & 0xffffffff);
659 mci_writel(host, DBADDRU, (u64)host->sg_dma >> 32);
660
661 } else {
662 /* Mask out interrupts - get Tx & Rx complete only */
663 mci_writel(host, IDSTS, IDMAC_INT_CLR);
664 mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI |
665 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
666
667 /* Set the descriptor base address */
668 mci_writel(host, DBADDR, host->sg_dma);
669 }
670
Will Newtonf95f3852011-01-02 01:11:59 -0500671 return 0;
672}
673
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100674static const struct dw_mci_dma_ops dw_mci_idmac_ops = {
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900675 .init = dw_mci_idmac_init,
676 .start = dw_mci_idmac_start_dma,
677 .stop = dw_mci_idmac_stop_dma,
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800678 .complete = dw_mci_dmac_complete_dma,
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900679 .cleanup = dw_mci_dma_cleanup,
680};
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800681
682static void dw_mci_edmac_stop_dma(struct dw_mci *host)
683{
Shawn Linab925a32016-03-09 10:34:46 +0800684 dmaengine_terminate_async(host->dms->ch);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800685}
686
687static int dw_mci_edmac_start_dma(struct dw_mci *host,
688 unsigned int sg_len)
689{
690 struct dma_slave_config cfg;
691 struct dma_async_tx_descriptor *desc = NULL;
692 struct scatterlist *sgl = host->data->sg;
693 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
694 u32 sg_elems = host->data->sg_len;
695 u32 fifoth_val;
696 u32 fifo_offset = host->fifo_reg - host->regs;
697 int ret = 0;
698
699 /* Set external dma config: burst size, burst width */
Arnd Bergmann260b3162015-11-12 15:14:23 +0100700 cfg.dst_addr = host->phy_regs + fifo_offset;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800701 cfg.src_addr = cfg.dst_addr;
702 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
703 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
704
705 /* Match burst msize with external dma config */
706 fifoth_val = mci_readl(host, FIFOTH);
707 cfg.dst_maxburst = mszs[(fifoth_val >> 28) & 0x7];
708 cfg.src_maxburst = cfg.dst_maxburst;
709
710 if (host->data->flags & MMC_DATA_WRITE)
711 cfg.direction = DMA_MEM_TO_DEV;
712 else
713 cfg.direction = DMA_DEV_TO_MEM;
714
715 ret = dmaengine_slave_config(host->dms->ch, &cfg);
716 if (ret) {
717 dev_err(host->dev, "Failed to config edmac.\n");
718 return -EBUSY;
719 }
720
721 desc = dmaengine_prep_slave_sg(host->dms->ch, sgl,
722 sg_len, cfg.direction,
723 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
724 if (!desc) {
725 dev_err(host->dev, "Can't prepare slave sg.\n");
726 return -EBUSY;
727 }
728
729 /* Set dw_mci_dmac_complete_dma as callback */
730 desc->callback = dw_mci_dmac_complete_dma;
731 desc->callback_param = (void *)host;
732 dmaengine_submit(desc);
733
734 /* Flush cache before write */
735 if (host->data->flags & MMC_DATA_WRITE)
736 dma_sync_sg_for_device(mmc_dev(host->cur_slot->mmc), sgl,
737 sg_elems, DMA_TO_DEVICE);
738
739 dma_async_issue_pending(host->dms->ch);
740
741 return 0;
742}
743
744static int dw_mci_edmac_init(struct dw_mci *host)
745{
746 /* Request external dma channel */
747 host->dms = kzalloc(sizeof(struct dw_mci_dma_slave), GFP_KERNEL);
748 if (!host->dms)
749 return -ENOMEM;
750
751 host->dms->ch = dma_request_slave_channel(host->dev, "rx-tx");
752 if (!host->dms->ch) {
Dan Carpenter4539d362015-10-22 22:53:46 +0300753 dev_err(host->dev, "Failed to get external DMA channel.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800754 kfree(host->dms);
755 host->dms = NULL;
756 return -ENXIO;
757 }
758
759 return 0;
760}
761
762static void dw_mci_edmac_exit(struct dw_mci *host)
763{
764 if (host->dms) {
765 if (host->dms->ch) {
766 dma_release_channel(host->dms->ch);
767 host->dms->ch = NULL;
768 }
769 kfree(host->dms);
770 host->dms = NULL;
771 }
772}
773
774static const struct dw_mci_dma_ops dw_mci_edmac_ops = {
775 .init = dw_mci_edmac_init,
776 .exit = dw_mci_edmac_exit,
777 .start = dw_mci_edmac_start_dma,
778 .stop = dw_mci_edmac_stop_dma,
779 .complete = dw_mci_dmac_complete_dma,
780 .cleanup = dw_mci_dma_cleanup,
781};
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900782
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900783static int dw_mci_pre_dma_transfer(struct dw_mci *host,
784 struct mmc_data *data,
785 bool next)
Will Newtonf95f3852011-01-02 01:11:59 -0500786{
787 struct scatterlist *sg;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900788 unsigned int i, sg_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500789
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900790 if (!next && data->host_cookie)
791 return data->host_cookie;
Will Newtonf95f3852011-01-02 01:11:59 -0500792
793 /*
794 * We don't do DMA on "complex" transfers, i.e. with
795 * non-word-aligned buffers or lengths. Also, we don't bother
796 * with all the DMA setup overhead for short transfers.
797 */
798 if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
799 return -EINVAL;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900800
Will Newtonf95f3852011-01-02 01:11:59 -0500801 if (data->blksz & 3)
802 return -EINVAL;
803
804 for_each_sg(data->sg, sg, data->sg_len, i) {
805 if (sg->offset & 3 || sg->length & 3)
806 return -EINVAL;
807 }
808
Thomas Abraham4a909202012-09-17 18:16:35 +0000809 sg_len = dma_map_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900810 data->sg,
811 data->sg_len,
812 dw_mci_get_dma_dir(data));
813 if (sg_len == 0)
814 return -EINVAL;
815
816 if (next)
817 data->host_cookie = sg_len;
818
819 return sg_len;
820}
821
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900822static void dw_mci_pre_req(struct mmc_host *mmc,
823 struct mmc_request *mrq,
824 bool is_first_req)
825{
826 struct dw_mci_slot *slot = mmc_priv(mmc);
827 struct mmc_data *data = mrq->data;
828
829 if (!slot->host->use_dma || !data)
830 return;
831
832 if (data->host_cookie) {
833 data->host_cookie = 0;
834 return;
835 }
836
837 if (dw_mci_pre_dma_transfer(slot->host, mrq->data, 1) < 0)
838 data->host_cookie = 0;
839}
840
841static void dw_mci_post_req(struct mmc_host *mmc,
842 struct mmc_request *mrq,
843 int err)
844{
845 struct dw_mci_slot *slot = mmc_priv(mmc);
846 struct mmc_data *data = mrq->data;
847
848 if (!slot->host->use_dma || !data)
849 return;
850
851 if (data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000852 dma_unmap_sg(slot->host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900853 data->sg,
854 data->sg_len,
855 dw_mci_get_dma_dir(data));
856 data->host_cookie = 0;
857}
858
Seungwon Jeon52426892013-08-31 00:13:42 +0900859static void dw_mci_adjust_fifoth(struct dw_mci *host, struct mmc_data *data)
860{
Seungwon Jeon52426892013-08-31 00:13:42 +0900861 unsigned int blksz = data->blksz;
862 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
863 u32 fifo_width = 1 << host->data_shift;
864 u32 blksz_depth = blksz / fifo_width, fifoth_val;
865 u32 msize = 0, rx_wmark = 1, tx_wmark, tx_wmark_invers;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800866 int idx = ARRAY_SIZE(mszs) - 1;
Seungwon Jeon52426892013-08-31 00:13:42 +0900867
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800868 /* pio should ship this scenario */
869 if (!host->use_dma)
870 return;
871
Seungwon Jeon52426892013-08-31 00:13:42 +0900872 tx_wmark = (host->fifo_depth) / 2;
873 tx_wmark_invers = host->fifo_depth - tx_wmark;
874
875 /*
876 * MSIZE is '1',
877 * if blksz is not a multiple of the FIFO width
878 */
879 if (blksz % fifo_width) {
880 msize = 0;
881 rx_wmark = 1;
882 goto done;
883 }
884
885 do {
886 if (!((blksz_depth % mszs[idx]) ||
887 (tx_wmark_invers % mszs[idx]))) {
888 msize = idx;
889 rx_wmark = mszs[idx] - 1;
890 break;
891 }
892 } while (--idx > 0);
893 /*
894 * If idx is '0', it won't be tried
895 * Thus, initial values are uesed
896 */
897done:
898 fifoth_val = SDMMC_SET_FIFOTH(msize, rx_wmark, tx_wmark);
899 mci_writel(host, FIFOTH, fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +0900900}
901
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +0900902static void dw_mci_ctrl_thld(struct dw_mci *host, struct mmc_data *data)
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900903{
904 unsigned int blksz = data->blksz;
905 u32 blksz_depth, fifo_depth;
906 u16 thld_size;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +0900907 u8 enable;
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900908
James Hogan66dfd102014-11-17 17:49:05 +0000909 /*
910 * CDTHRCTL doesn't exist prior to 240A (in fact that register offset is
911 * in the FIFO region, so we really shouldn't access it).
912 */
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +0900913 if (host->verid < DW_MMC_240A ||
914 (host->verid < DW_MMC_280A && data->flags & MMC_DATA_WRITE))
James Hogan66dfd102014-11-17 17:49:05 +0000915 return;
916
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +0900917 /*
918 * Card write Threshold is introduced since 2.80a
919 * It's used when HS400 mode is enabled.
920 */
921 if (data->flags & MMC_DATA_WRITE &&
922 !(host->timing != MMC_TIMING_MMC_HS400))
923 return;
924
925 if (data->flags & MMC_DATA_WRITE)
926 enable = SDMMC_CARD_WR_THR_EN;
927 else
928 enable = SDMMC_CARD_RD_THR_EN;
929
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900930 if (host->timing != MMC_TIMING_MMC_HS200 &&
931 host->timing != MMC_TIMING_UHS_SDR104)
932 goto disable;
933
934 blksz_depth = blksz / (1 << host->data_shift);
935 fifo_depth = host->fifo_depth;
936
937 if (blksz_depth > fifo_depth)
938 goto disable;
939
940 /*
941 * If (blksz_depth) >= (fifo_depth >> 1), should be 'thld_size <= blksz'
942 * If (blksz_depth) < (fifo_depth >> 1), should be thld_size = blksz
943 * Currently just choose blksz.
944 */
945 thld_size = blksz;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +0900946 mci_writel(host, CDTHRCTL, SDMMC_SET_THLD(thld_size, enable));
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900947 return;
948
949disable:
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +0900950 mci_writel(host, CDTHRCTL, 0);
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900951}
952
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900953static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
954{
Doug Andersonf8c58c12014-12-02 15:42:47 -0800955 unsigned long irqflags;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900956 int sg_len;
957 u32 temp;
958
959 host->using_dma = 0;
960
961 /* If we don't have a channel, we can't do DMA */
962 if (!host->use_dma)
963 return -ENODEV;
964
965 sg_len = dw_mci_pre_dma_transfer(host, data, 0);
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900966 if (sg_len < 0) {
967 host->dma_ops->stop(host);
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900968 return sg_len;
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900969 }
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900970
James Hogan03e8cb52011-06-29 09:28:43 +0100971 host->using_dma = 1;
972
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800973 if (host->use_dma == TRANS_MODE_IDMAC)
974 dev_vdbg(host->dev,
975 "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
976 (unsigned long)host->sg_cpu,
977 (unsigned long)host->sg_dma,
978 sg_len);
Will Newtonf95f3852011-01-02 01:11:59 -0500979
Seungwon Jeon52426892013-08-31 00:13:42 +0900980 /*
981 * Decide the MSIZE and RX/TX Watermark.
982 * If current block size is same with previous size,
983 * no need to update fifoth.
984 */
985 if (host->prev_blksz != data->blksz)
986 dw_mci_adjust_fifoth(host, data);
987
Will Newtonf95f3852011-01-02 01:11:59 -0500988 /* Enable the DMA interface */
989 temp = mci_readl(host, CTRL);
990 temp |= SDMMC_CTRL_DMA_ENABLE;
991 mci_writel(host, CTRL, temp);
992
993 /* Disable RX/TX IRQs, let DMA handle it */
Doug Andersonf8c58c12014-12-02 15:42:47 -0800994 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -0500995 temp = mci_readl(host, INTMASK);
996 temp &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
997 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -0800998 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -0500999
Shawn Lin3fc7eae2015-09-16 14:41:23 +08001000 if (host->dma_ops->start(host, sg_len)) {
1001 /* We can't do DMA */
1002 dev_err(host->dev, "%s: failed to start DMA.\n", __func__);
1003 return -ENODEV;
1004 }
Will Newtonf95f3852011-01-02 01:11:59 -05001005
1006 return 0;
1007}
1008
1009static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
1010{
Doug Andersonf8c58c12014-12-02 15:42:47 -08001011 unsigned long irqflags;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001012 int flags = SG_MITER_ATOMIC;
Will Newtonf95f3852011-01-02 01:11:59 -05001013 u32 temp;
1014
1015 data->error = -EINPROGRESS;
1016
1017 WARN_ON(host->data);
1018 host->sg = NULL;
1019 host->data = data;
1020
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001021 if (data->flags & MMC_DATA_READ)
James Hogan55c5efbc2011-06-29 09:29:58 +01001022 host->dir_status = DW_MCI_RECV_STATUS;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001023 else
James Hogan55c5efbc2011-06-29 09:29:58 +01001024 host->dir_status = DW_MCI_SEND_STATUS;
Jaehoon Chung7e4bf1b2016-06-21 14:35:38 +09001025
1026 dw_mci_ctrl_thld(host, data);
James Hogan55c5efbc2011-06-29 09:29:58 +01001027
Will Newtonf95f3852011-01-02 01:11:59 -05001028 if (dw_mci_submit_data_dma(host, data)) {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001029 if (host->data->flags & MMC_DATA_READ)
1030 flags |= SG_MITER_TO_SG;
1031 else
1032 flags |= SG_MITER_FROM_SG;
1033
1034 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001035 host->sg = data->sg;
James Hogan34b664a2011-06-24 13:57:56 +01001036 host->part_buf_start = 0;
1037 host->part_buf_count = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001038
James Hoganb40af3a2011-06-24 13:54:06 +01001039 mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001040
1041 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001042 temp = mci_readl(host, INTMASK);
1043 temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
1044 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001045 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001046
1047 temp = mci_readl(host, CTRL);
1048 temp &= ~SDMMC_CTRL_DMA_ENABLE;
1049 mci_writel(host, CTRL, temp);
Seungwon Jeon52426892013-08-31 00:13:42 +09001050
1051 /*
1052 * Use the initial fifoth_val for PIO mode.
1053 * If next issued data may be transfered by DMA mode,
1054 * prev_blksz should be invalidated.
1055 */
1056 mci_writel(host, FIFOTH, host->fifoth_val);
1057 host->prev_blksz = 0;
1058 } else {
1059 /*
1060 * Keep the current block size.
1061 * It will be used to decide whether to update
1062 * fifoth register next time.
1063 */
1064 host->prev_blksz = data->blksz;
Will Newtonf95f3852011-01-02 01:11:59 -05001065 }
1066}
1067
1068static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
1069{
1070 struct dw_mci *host = slot->host;
1071 unsigned long timeout = jiffies + msecs_to_jiffies(500);
1072 unsigned int cmd_status = 0;
1073
1074 mci_writel(host, CMDARG, arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001075 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -08001076 dw_mci_wait_while_busy(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001077 mci_writel(host, CMD, SDMMC_CMD_START | cmd);
1078
1079 while (time_before(jiffies, timeout)) {
1080 cmd_status = mci_readl(host, CMD);
1081 if (!(cmd_status & SDMMC_CMD_START))
1082 return;
1083 }
1084 dev_err(&slot->mmc->class_dev,
1085 "Timeout sending command (cmd %#x arg %#x status %#x)\n",
1086 cmd, arg, cmd_status);
1087}
1088
Abhilash Kesavanab269122012-11-19 10:26:21 +05301089static void dw_mci_setup_bus(struct dw_mci_slot *slot, bool force_clkinit)
Will Newtonf95f3852011-01-02 01:11:59 -05001090{
1091 struct dw_mci *host = slot->host;
Doug Andersonfdf492a2013-08-31 00:11:43 +09001092 unsigned int clock = slot->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001093 u32 div;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001094 u32 clk_en_a;
Doug Anderson01730552014-08-22 19:17:51 +05301095 u32 sdmmc_cmd_bits = SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT;
1096
1097 /* We must continue to set bit 28 in CMD until the change is complete */
1098 if (host->state == STATE_WAITING_CMD11_DONE)
1099 sdmmc_cmd_bits |= SDMMC_CMD_VOLT_SWITCH;
Will Newtonf95f3852011-01-02 01:11:59 -05001100
Doug Andersonfdf492a2013-08-31 00:11:43 +09001101 if (!clock) {
1102 mci_writel(host, CLKENA, 0);
Doug Anderson01730552014-08-22 19:17:51 +05301103 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Doug Andersonfdf492a2013-08-31 00:11:43 +09001104 } else if (clock != host->current_speed || force_clkinit) {
1105 div = host->bus_hz / clock;
1106 if (host->bus_hz % clock && host->bus_hz > clock)
Will Newtonf95f3852011-01-02 01:11:59 -05001107 /*
1108 * move the + 1 after the divide to prevent
1109 * over-clocking the card.
1110 */
Seungwon Jeone4199902012-05-22 13:01:21 +09001111 div += 1;
1112
Doug Andersonfdf492a2013-08-31 00:11:43 +09001113 div = (host->bus_hz != clock) ? DIV_ROUND_UP(div, 2) : 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001114
Jaehoon Chung005d6752016-09-22 14:12:00 +09001115 if (clock != slot->__clk_old || force_clkinit)
1116 dev_info(&slot->mmc->class_dev,
1117 "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ div = %d)\n",
1118 slot->id, host->bus_hz, clock,
1119 div ? ((host->bus_hz / div) >> 1) :
1120 host->bus_hz, div);
Will Newtonf95f3852011-01-02 01:11:59 -05001121
1122 /* disable clock */
1123 mci_writel(host, CLKENA, 0);
1124 mci_writel(host, CLKSRC, 0);
1125
1126 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301127 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001128
1129 /* set clock to desired speed */
1130 mci_writel(host, CLKDIV, div);
1131
1132 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301133 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001134
Doug Anderson9623b5b2012-07-25 08:33:17 -07001135 /* enable clock; only low power if no SDIO */
1136 clk_en_a = SDMMC_CLKEN_ENABLE << slot->id;
Doug Andersonb24c8b22014-12-02 15:42:46 -08001137 if (!test_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags))
Doug Anderson9623b5b2012-07-25 08:33:17 -07001138 clk_en_a |= SDMMC_CLKEN_LOW_PWR << slot->id;
1139 mci_writel(host, CLKENA, clk_en_a);
Will Newtonf95f3852011-01-02 01:11:59 -05001140
1141 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301142 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Jaehoon Chung005d6752016-09-22 14:12:00 +09001143
1144 /* keep the last clock value that was requested from core */
1145 slot->__clk_old = clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001146 }
1147
Doug Andersonfdf492a2013-08-31 00:11:43 +09001148 host->current_speed = clock;
1149
Will Newtonf95f3852011-01-02 01:11:59 -05001150 /* Set the current slot bus width */
Seungwon Jeon1d56c452011-06-20 17:23:53 +09001151 mci_writel(host, CTYPE, (slot->ctype << slot->id));
Will Newtonf95f3852011-01-02 01:11:59 -05001152}
1153
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001154static void __dw_mci_start_request(struct dw_mci *host,
1155 struct dw_mci_slot *slot,
1156 struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001157{
1158 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001159 struct mmc_data *data;
1160 u32 cmdflags;
1161
1162 mrq = slot->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001163
Will Newtonf95f3852011-01-02 01:11:59 -05001164 host->cur_slot = slot;
1165 host->mrq = mrq;
1166
1167 host->pending_events = 0;
1168 host->completed_events = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001169 host->cmd_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001170 host->data_status = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001171 host->dir_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001172
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001173 data = cmd->data;
Will Newtonf95f3852011-01-02 01:11:59 -05001174 if (data) {
Jaehoon Chungf16afa82014-03-03 11:36:45 +09001175 mci_writel(host, TMOUT, 0xFFFFFFFF);
Will Newtonf95f3852011-01-02 01:11:59 -05001176 mci_writel(host, BYTCNT, data->blksz*data->blocks);
1177 mci_writel(host, BLKSIZ, data->blksz);
1178 }
1179
Will Newtonf95f3852011-01-02 01:11:59 -05001180 cmdflags = dw_mci_prepare_command(slot->mmc, cmd);
1181
1182 /* this is the first command, send the initialization clock */
1183 if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
1184 cmdflags |= SDMMC_CMD_INIT;
1185
1186 if (data) {
1187 dw_mci_submit_data(host, data);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001188 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05001189 }
1190
1191 dw_mci_start_command(host, cmd, cmdflags);
1192
Doug Anderson5c935162015-03-09 16:18:21 -07001193 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
Doug Anderson49ba0302015-04-03 11:13:07 -07001194 unsigned long irqflags;
1195
Doug Anderson5c935162015-03-09 16:18:21 -07001196 /*
Doug Anderson8886a6f2015-04-03 11:13:05 -07001197 * Databook says to fail after 2ms w/ no response, but evidence
1198 * shows that sometimes the cmd11 interrupt takes over 130ms.
1199 * We'll set to 500ms, plus an extra jiffy just in case jiffies
1200 * is just about to roll over.
Doug Anderson49ba0302015-04-03 11:13:07 -07001201 *
1202 * We do this whole thing under spinlock and only if the
1203 * command hasn't already completed (indicating the the irq
1204 * already ran so we don't want the timeout).
Doug Anderson5c935162015-03-09 16:18:21 -07001205 */
Doug Anderson49ba0302015-04-03 11:13:07 -07001206 spin_lock_irqsave(&host->irq_lock, irqflags);
1207 if (!test_bit(EVENT_CMD_COMPLETE, &host->pending_events))
1208 mod_timer(&host->cmd11_timer,
1209 jiffies + msecs_to_jiffies(500) + 1);
1210 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Doug Anderson5c935162015-03-09 16:18:21 -07001211 }
1212
Will Newtonf95f3852011-01-02 01:11:59 -05001213 if (mrq->stop)
1214 host->stop_cmdr = dw_mci_prepare_command(slot->mmc, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001215 else
1216 host->stop_cmdr = dw_mci_prep_stop_abort(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001217}
1218
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001219static void dw_mci_start_request(struct dw_mci *host,
1220 struct dw_mci_slot *slot)
1221{
1222 struct mmc_request *mrq = slot->mrq;
1223 struct mmc_command *cmd;
1224
1225 cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
1226 __dw_mci_start_request(host, slot, cmd);
1227}
1228
James Hogan7456caa2011-06-24 13:55:10 +01001229/* must be called with host->lock held */
Will Newtonf95f3852011-01-02 01:11:59 -05001230static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
1231 struct mmc_request *mrq)
1232{
1233 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1234 host->state);
1235
Will Newtonf95f3852011-01-02 01:11:59 -05001236 slot->mrq = mrq;
1237
Doug Anderson01730552014-08-22 19:17:51 +05301238 if (host->state == STATE_WAITING_CMD11_DONE) {
1239 dev_warn(&slot->mmc->class_dev,
1240 "Voltage change didn't complete\n");
1241 /*
1242 * this case isn't expected to happen, so we can
1243 * either crash here or just try to continue on
1244 * in the closest possible state
1245 */
1246 host->state = STATE_IDLE;
1247 }
1248
Will Newtonf95f3852011-01-02 01:11:59 -05001249 if (host->state == STATE_IDLE) {
1250 host->state = STATE_SENDING_CMD;
1251 dw_mci_start_request(host, slot);
1252 } else {
1253 list_add_tail(&slot->queue_node, &host->queue);
1254 }
Will Newtonf95f3852011-01-02 01:11:59 -05001255}
1256
1257static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1258{
1259 struct dw_mci_slot *slot = mmc_priv(mmc);
1260 struct dw_mci *host = slot->host;
1261
1262 WARN_ON(slot->mrq);
1263
James Hogan7456caa2011-06-24 13:55:10 +01001264 /*
1265 * The check for card presence and queueing of the request must be
1266 * atomic, otherwise the card could be removed in between and the
1267 * request wouldn't fail until another card was inserted.
1268 */
James Hogan7456caa2011-06-24 13:55:10 +01001269
Shawn Lin56f69112016-05-27 14:37:05 +08001270 if (!dw_mci_get_cd(mmc)) {
Will Newtonf95f3852011-01-02 01:11:59 -05001271 mrq->cmd->error = -ENOMEDIUM;
1272 mmc_request_done(mmc, mrq);
1273 return;
1274 }
1275
Shawn Lin56f69112016-05-27 14:37:05 +08001276 spin_lock_bh(&host->lock);
1277
Will Newtonf95f3852011-01-02 01:11:59 -05001278 dw_mci_queue_request(host, slot, mrq);
James Hogan7456caa2011-06-24 13:55:10 +01001279
1280 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001281}
1282
1283static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1284{
1285 struct dw_mci_slot *slot = mmc_priv(mmc);
Arnd Bergmanne95baf12012-11-08 14:26:11 +00001286 const struct dw_mci_drv_data *drv_data = slot->host->drv_data;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001287 u32 regs;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301288 int ret;
Will Newtonf95f3852011-01-02 01:11:59 -05001289
Will Newtonf95f3852011-01-02 01:11:59 -05001290 switch (ios->bus_width) {
Will Newtonf95f3852011-01-02 01:11:59 -05001291 case MMC_BUS_WIDTH_4:
1292 slot->ctype = SDMMC_CTYPE_4BIT;
1293 break;
Jaehoon Chungc9b2a062011-02-17 16:12:38 +09001294 case MMC_BUS_WIDTH_8:
1295 slot->ctype = SDMMC_CTYPE_8BIT;
1296 break;
Jaehoon Chungb2f7cb42012-11-08 17:35:31 +09001297 default:
1298 /* set default 1 bit mode */
1299 slot->ctype = SDMMC_CTYPE_1BIT;
Will Newtonf95f3852011-01-02 01:11:59 -05001300 }
1301
Seungwon Jeon3f514292012-01-02 16:00:02 +09001302 regs = mci_readl(slot->host, UHS_REG);
1303
Jaehoon Chung41babf72011-02-24 13:46:11 +09001304 /* DDR mode set */
Seungwon Jeon80113132015-01-29 08:11:57 +05301305 if (ios->timing == MMC_TIMING_MMC_DDR52 ||
Jaehoon Chung7cc8d582015-10-21 19:49:42 +09001306 ios->timing == MMC_TIMING_UHS_DDR50 ||
Seungwon Jeon80113132015-01-29 08:11:57 +05301307 ios->timing == MMC_TIMING_MMC_HS400)
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001308 regs |= ((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001309 else
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001310 regs &= ~((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001311
1312 mci_writel(slot->host, UHS_REG, regs);
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001313 slot->host->timing = ios->timing;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001314
Doug Andersonfdf492a2013-08-31 00:11:43 +09001315 /*
1316 * Use mirror of ios->clock to prevent race with mmc
1317 * core ios update when finding the minimum.
1318 */
1319 slot->clock = ios->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001320
James Hogancb27a842012-10-16 09:43:08 +01001321 if (drv_data && drv_data->set_ios)
1322 drv_data->set_ios(slot->host, ios);
Thomas Abraham800d78b2012-09-17 18:16:42 +00001323
Will Newtonf95f3852011-01-02 01:11:59 -05001324 switch (ios->power_mode) {
1325 case MMC_POWER_UP:
Yuvaraj CD51da2242014-08-22 19:17:50 +05301326 if (!IS_ERR(mmc->supply.vmmc)) {
1327 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1328 ios->vdd);
1329 if (ret) {
1330 dev_err(slot->host->dev,
1331 "failed to enable vmmc regulator\n");
1332 /*return, if failed turn on vmmc*/
1333 return;
1334 }
1335 }
Doug Anderson29d0d162015-01-13 15:58:44 -08001336 set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
1337 regs = mci_readl(slot->host, PWREN);
1338 regs |= (1 << slot->id);
1339 mci_writel(slot->host, PWREN, regs);
1340 break;
1341 case MMC_POWER_ON:
Doug Andersond1f1dd82015-02-20 10:57:19 -08001342 if (!slot->host->vqmmc_enabled) {
1343 if (!IS_ERR(mmc->supply.vqmmc)) {
1344 ret = regulator_enable(mmc->supply.vqmmc);
1345 if (ret < 0)
1346 dev_err(slot->host->dev,
1347 "failed to enable vqmmc\n");
1348 else
1349 slot->host->vqmmc_enabled = true;
1350
1351 } else {
1352 /* Keep track so we don't reset again */
Yuvaraj CD51da2242014-08-22 19:17:50 +05301353 slot->host->vqmmc_enabled = true;
Doug Andersond1f1dd82015-02-20 10:57:19 -08001354 }
1355
1356 /* Reset our state machine after powering on */
1357 dw_mci_ctrl_reset(slot->host,
1358 SDMMC_CTRL_ALL_RESET_FLAGS);
Yuvaraj CD51da2242014-08-22 19:17:50 +05301359 }
Doug Anderson655babb2015-02-20 10:57:18 -08001360
1361 /* Adjust clock / bus width after power is up */
1362 dw_mci_setup_bus(slot, false);
1363
James Hogane6f34e22013-03-12 10:43:32 +00001364 break;
1365 case MMC_POWER_OFF:
Doug Anderson655babb2015-02-20 10:57:18 -08001366 /* Turn clock off before power goes down */
1367 dw_mci_setup_bus(slot, false);
1368
Yuvaraj CD51da2242014-08-22 19:17:50 +05301369 if (!IS_ERR(mmc->supply.vmmc))
1370 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1371
Doug Andersond1f1dd82015-02-20 10:57:19 -08001372 if (!IS_ERR(mmc->supply.vqmmc) && slot->host->vqmmc_enabled)
Yuvaraj CD51da2242014-08-22 19:17:50 +05301373 regulator_disable(mmc->supply.vqmmc);
Doug Andersond1f1dd82015-02-20 10:57:19 -08001374 slot->host->vqmmc_enabled = false;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301375
Jaehoon Chung4366dcc2013-03-26 21:36:14 +09001376 regs = mci_readl(slot->host, PWREN);
1377 regs &= ~(1 << slot->id);
1378 mci_writel(slot->host, PWREN, regs);
Will Newtonf95f3852011-01-02 01:11:59 -05001379 break;
1380 default:
1381 break;
1382 }
Doug Anderson655babb2015-02-20 10:57:18 -08001383
1384 if (slot->host->state == STATE_WAITING_CMD11_DONE && ios->clock != 0)
1385 slot->host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001386}
1387
Doug Anderson01730552014-08-22 19:17:51 +05301388static int dw_mci_card_busy(struct mmc_host *mmc)
1389{
1390 struct dw_mci_slot *slot = mmc_priv(mmc);
1391 u32 status;
1392
1393 /*
1394 * Check the busy bit which is low when DAT[3:0]
1395 * (the data lines) are 0000
1396 */
1397 status = mci_readl(slot->host, STATUS);
1398
1399 return !!(status & SDMMC_STATUS_BUSY);
1400}
1401
1402static int dw_mci_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
1403{
1404 struct dw_mci_slot *slot = mmc_priv(mmc);
1405 struct dw_mci *host = slot->host;
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001406 const struct dw_mci_drv_data *drv_data = host->drv_data;
Doug Anderson01730552014-08-22 19:17:51 +05301407 u32 uhs;
1408 u32 v18 = SDMMC_UHS_18V << slot->id;
Doug Anderson01730552014-08-22 19:17:51 +05301409 int ret;
1410
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001411 if (drv_data && drv_data->switch_voltage)
1412 return drv_data->switch_voltage(mmc, ios);
1413
Doug Anderson01730552014-08-22 19:17:51 +05301414 /*
1415 * Program the voltage. Note that some instances of dw_mmc may use
1416 * the UHS_REG for this. For other instances (like exynos) the UHS_REG
1417 * does no harm but you need to set the regulator directly. Try both.
1418 */
1419 uhs = mci_readl(host, UHS_REG);
Douglas Andersone0848f52015-10-12 14:48:26 +02001420 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
Doug Anderson01730552014-08-22 19:17:51 +05301421 uhs &= ~v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001422 else
Doug Anderson01730552014-08-22 19:17:51 +05301423 uhs |= v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001424
Doug Anderson01730552014-08-22 19:17:51 +05301425 if (!IS_ERR(mmc->supply.vqmmc)) {
Douglas Andersone0848f52015-10-12 14:48:26 +02001426 ret = mmc_regulator_set_vqmmc(mmc, ios);
Doug Anderson01730552014-08-22 19:17:51 +05301427
1428 if (ret) {
Doug Andersonb19caf32014-10-10 21:16:16 -07001429 dev_dbg(&mmc->class_dev,
Douglas Andersone0848f52015-10-12 14:48:26 +02001430 "Regulator set error %d - %s V\n",
1431 ret, uhs & v18 ? "1.8" : "3.3");
Doug Anderson01730552014-08-22 19:17:51 +05301432 return ret;
1433 }
1434 }
1435 mci_writel(host, UHS_REG, uhs);
1436
1437 return 0;
1438}
1439
Will Newtonf95f3852011-01-02 01:11:59 -05001440static int dw_mci_get_ro(struct mmc_host *mmc)
1441{
1442 int read_only;
1443 struct dw_mci_slot *slot = mmc_priv(mmc);
Jaehoon Chung9795a842014-03-03 11:36:46 +09001444 int gpio_ro = mmc_gpio_get_ro(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001445
1446 /* Use platform get_ro function, else try on board write protect */
Arnd Bergmann287980e2016-05-27 23:23:25 +02001447 if (gpio_ro >= 0)
Jaehoon Chung9795a842014-03-03 11:36:46 +09001448 read_only = gpio_ro;
Will Newtonf95f3852011-01-02 01:11:59 -05001449 else
1450 read_only =
1451 mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;
1452
1453 dev_dbg(&mmc->class_dev, "card is %s\n",
1454 read_only ? "read-only" : "read-write");
1455
1456 return read_only;
1457}
1458
1459static int dw_mci_get_cd(struct mmc_host *mmc)
1460{
1461 int present;
1462 struct dw_mci_slot *slot = mmc_priv(mmc);
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001463 struct dw_mci *host = slot->host;
1464 int gpio_cd = mmc_gpio_get_cd(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001465
1466 /* Use platform get_cd function, else try onboard card detect */
Jaehoon Chung860951c2016-06-21 10:13:26 +09001467 if ((mmc->caps & MMC_CAP_NEEDS_POLL) || !mmc_card_is_removable(mmc))
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09001468 present = 1;
Arnd Bergmann287980e2016-05-27 23:23:25 +02001469 else if (gpio_cd >= 0)
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001470 present = gpio_cd;
Will Newtonf95f3852011-01-02 01:11:59 -05001471 else
1472 present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
1473 == 0 ? 1 : 0;
1474
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001475 spin_lock_bh(&host->lock);
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001476 if (present) {
1477 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001478 dev_dbg(&mmc->class_dev, "card is present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001479 } else {
1480 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001481 dev_dbg(&mmc->class_dev, "card is not present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001482 }
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001483 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001484
1485 return present;
1486}
1487
Shawn Lin935a6652016-01-14 09:08:02 +08001488static void dw_mci_hw_reset(struct mmc_host *mmc)
1489{
1490 struct dw_mci_slot *slot = mmc_priv(mmc);
1491 struct dw_mci *host = slot->host;
1492 int reset;
1493
1494 if (host->use_dma == TRANS_MODE_IDMAC)
1495 dw_mci_idmac_reset(host);
1496
1497 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET |
1498 SDMMC_CTRL_FIFO_RESET))
1499 return;
1500
1501 /*
1502 * According to eMMC spec, card reset procedure:
1503 * tRstW >= 1us: RST_n pulse width
1504 * tRSCA >= 200us: RST_n to Command time
1505 * tRSTH >= 1us: RST_n high period
1506 */
1507 reset = mci_readl(host, RST_N);
1508 reset &= ~(SDMMC_RST_HWACTIVE << slot->id);
1509 mci_writel(host, RST_N, reset);
1510 usleep_range(1, 2);
1511 reset |= SDMMC_RST_HWACTIVE << slot->id;
1512 mci_writel(host, RST_N, reset);
1513 usleep_range(200, 300);
1514}
1515
Doug Andersonb24c8b22014-12-02 15:42:46 -08001516static void dw_mci_init_card(struct mmc_host *mmc, struct mmc_card *card)
Doug Anderson9623b5b2012-07-25 08:33:17 -07001517{
Doug Andersonb24c8b22014-12-02 15:42:46 -08001518 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson9623b5b2012-07-25 08:33:17 -07001519 struct dw_mci *host = slot->host;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001520
Doug Andersonb24c8b22014-12-02 15:42:46 -08001521 /*
1522 * Low power mode will stop the card clock when idle. According to the
1523 * description of the CLKENA register we should disable low power mode
1524 * for SDIO cards if we need SDIO interrupts to work.
1525 */
1526 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1527 const u32 clken_low_pwr = SDMMC_CLKEN_LOW_PWR << slot->id;
1528 u32 clk_en_a_old;
1529 u32 clk_en_a;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001530
Doug Andersonb24c8b22014-12-02 15:42:46 -08001531 clk_en_a_old = mci_readl(host, CLKENA);
1532
1533 if (card->type == MMC_TYPE_SDIO ||
1534 card->type == MMC_TYPE_SD_COMBO) {
1535 set_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1536 clk_en_a = clk_en_a_old & ~clken_low_pwr;
1537 } else {
1538 clear_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1539 clk_en_a = clk_en_a_old | clken_low_pwr;
1540 }
1541
1542 if (clk_en_a != clk_en_a_old) {
1543 mci_writel(host, CLKENA, clk_en_a);
1544 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
1545 SDMMC_CMD_PRV_DAT_WAIT, 0);
1546 }
Doug Anderson9623b5b2012-07-25 08:33:17 -07001547 }
1548}
1549
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301550static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
1551{
1552 struct dw_mci_slot *slot = mmc_priv(mmc);
1553 struct dw_mci *host = slot->host;
Doug Andersonf8c58c12014-12-02 15:42:47 -08001554 unsigned long irqflags;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301555 u32 int_mask;
1556
Doug Andersonf8c58c12014-12-02 15:42:47 -08001557 spin_lock_irqsave(&host->irq_lock, irqflags);
1558
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301559 /* Enable/disable Slot Specific SDIO interrupt */
1560 int_mask = mci_readl(host, INTMASK);
Doug Andersonb24c8b22014-12-02 15:42:46 -08001561 if (enb)
1562 int_mask |= SDMMC_INT_SDIO(slot->sdio_id);
1563 else
1564 int_mask &= ~SDMMC_INT_SDIO(slot->sdio_id);
1565 mci_writel(host, INTMASK, int_mask);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001566
1567 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301568}
1569
Seungwon Jeon0976f162013-08-31 00:12:42 +09001570static int dw_mci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1571{
1572 struct dw_mci_slot *slot = mmc_priv(mmc);
1573 struct dw_mci *host = slot->host;
1574 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001575 int err = -EINVAL;
Seungwon Jeon0976f162013-08-31 00:12:42 +09001576
Seungwon Jeon0976f162013-08-31 00:12:42 +09001577 if (drv_data && drv_data->execute_tuning)
Chaotian Jing9979dbe2015-10-27 14:24:28 +08001578 err = drv_data->execute_tuning(slot, opcode);
Seungwon Jeon0976f162013-08-31 00:12:42 +09001579 return err;
1580}
1581
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001582static int dw_mci_prepare_hs400_tuning(struct mmc_host *mmc,
1583 struct mmc_ios *ios)
Seungwon Jeon80113132015-01-29 08:11:57 +05301584{
1585 struct dw_mci_slot *slot = mmc_priv(mmc);
1586 struct dw_mci *host = slot->host;
1587 const struct dw_mci_drv_data *drv_data = host->drv_data;
1588
1589 if (drv_data && drv_data->prepare_hs400_tuning)
1590 return drv_data->prepare_hs400_tuning(host, ios);
1591
1592 return 0;
1593}
1594
Will Newtonf95f3852011-01-02 01:11:59 -05001595static const struct mmc_host_ops dw_mci_ops = {
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301596 .request = dw_mci_request,
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001597 .pre_req = dw_mci_pre_req,
1598 .post_req = dw_mci_post_req,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301599 .set_ios = dw_mci_set_ios,
1600 .get_ro = dw_mci_get_ro,
1601 .get_cd = dw_mci_get_cd,
Shawn Lin935a6652016-01-14 09:08:02 +08001602 .hw_reset = dw_mci_hw_reset,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301603 .enable_sdio_irq = dw_mci_enable_sdio_irq,
Seungwon Jeon0976f162013-08-31 00:12:42 +09001604 .execute_tuning = dw_mci_execute_tuning,
Doug Anderson01730552014-08-22 19:17:51 +05301605 .card_busy = dw_mci_card_busy,
1606 .start_signal_voltage_switch = dw_mci_switch_voltage,
Doug Andersonb24c8b22014-12-02 15:42:46 -08001607 .init_card = dw_mci_init_card,
Seungwon Jeon80113132015-01-29 08:11:57 +05301608 .prepare_hs400_tuning = dw_mci_prepare_hs400_tuning,
Will Newtonf95f3852011-01-02 01:11:59 -05001609};
1610
1611static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
1612 __releases(&host->lock)
1613 __acquires(&host->lock)
1614{
1615 struct dw_mci_slot *slot;
1616 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1617
1618 WARN_ON(host->cmd || host->data);
1619
1620 host->cur_slot->mrq = NULL;
1621 host->mrq = NULL;
1622 if (!list_empty(&host->queue)) {
1623 slot = list_entry(host->queue.next,
1624 struct dw_mci_slot, queue_node);
1625 list_del(&slot->queue_node);
Thomas Abraham4a909202012-09-17 18:16:35 +00001626 dev_vdbg(host->dev, "list not empty: %s is next\n",
Will Newtonf95f3852011-01-02 01:11:59 -05001627 mmc_hostname(slot->mmc));
1628 host->state = STATE_SENDING_CMD;
1629 dw_mci_start_request(host, slot);
1630 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00001631 dev_vdbg(host->dev, "list empty\n");
Doug Anderson01730552014-08-22 19:17:51 +05301632
1633 if (host->state == STATE_SENDING_CMD11)
1634 host->state = STATE_WAITING_CMD11_DONE;
1635 else
1636 host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001637 }
1638
1639 spin_unlock(&host->lock);
1640 mmc_request_done(prev_mmc, mrq);
1641 spin_lock(&host->lock);
1642}
1643
Seungwon Jeone352c812013-08-31 00:14:17 +09001644static int dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001645{
1646 u32 status = host->cmd_status;
1647
1648 host->cmd_status = 0;
1649
1650 /* Read the response from the card (up to 16 bytes) */
1651 if (cmd->flags & MMC_RSP_PRESENT) {
1652 if (cmd->flags & MMC_RSP_136) {
1653 cmd->resp[3] = mci_readl(host, RESP0);
1654 cmd->resp[2] = mci_readl(host, RESP1);
1655 cmd->resp[1] = mci_readl(host, RESP2);
1656 cmd->resp[0] = mci_readl(host, RESP3);
1657 } else {
1658 cmd->resp[0] = mci_readl(host, RESP0);
1659 cmd->resp[1] = 0;
1660 cmd->resp[2] = 0;
1661 cmd->resp[3] = 0;
1662 }
1663 }
1664
1665 if (status & SDMMC_INT_RTO)
1666 cmd->error = -ETIMEDOUT;
1667 else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
1668 cmd->error = -EILSEQ;
1669 else if (status & SDMMC_INT_RESP_ERR)
1670 cmd->error = -EIO;
1671 else
1672 cmd->error = 0;
1673
Seungwon Jeone352c812013-08-31 00:14:17 +09001674 return cmd->error;
1675}
1676
1677static int dw_mci_data_complete(struct dw_mci *host, struct mmc_data *data)
1678{
Seungwon Jeon31bff452013-08-31 00:14:23 +09001679 u32 status = host->data_status;
Seungwon Jeone352c812013-08-31 00:14:17 +09001680
1681 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1682 if (status & SDMMC_INT_DRTO) {
1683 data->error = -ETIMEDOUT;
1684 } else if (status & SDMMC_INT_DCRC) {
1685 data->error = -EILSEQ;
1686 } else if (status & SDMMC_INT_EBE) {
1687 if (host->dir_status ==
1688 DW_MCI_SEND_STATUS) {
1689 /*
1690 * No data CRC status was returned.
1691 * The number of bytes transferred
1692 * will be exaggerated in PIO mode.
1693 */
1694 data->bytes_xfered = 0;
1695 data->error = -ETIMEDOUT;
1696 } else if (host->dir_status ==
1697 DW_MCI_RECV_STATUS) {
1698 data->error = -EIO;
1699 }
1700 } else {
1701 /* SDMMC_INT_SBE is included */
1702 data->error = -EIO;
1703 }
1704
Doug Andersone6cc0122014-04-22 16:51:21 -07001705 dev_dbg(host->dev, "data error, status 0x%08x\n", status);
Seungwon Jeone352c812013-08-31 00:14:17 +09001706
1707 /*
1708 * After an error, there may be data lingering
Seungwon Jeon31bff452013-08-31 00:14:23 +09001709 * in the FIFO
Seungwon Jeone352c812013-08-31 00:14:17 +09001710 */
Sonny Rao3a33a942014-08-04 18:19:50 -07001711 dw_mci_reset(host);
Seungwon Jeone352c812013-08-31 00:14:17 +09001712 } else {
1713 data->bytes_xfered = data->blocks * data->blksz;
1714 data->error = 0;
1715 }
1716
1717 return data->error;
Will Newtonf95f3852011-01-02 01:11:59 -05001718}
1719
Addy Ke57e10482015-08-11 01:27:18 +09001720static void dw_mci_set_drto(struct dw_mci *host)
1721{
1722 unsigned int drto_clks;
1723 unsigned int drto_ms;
1724
1725 drto_clks = mci_readl(host, TMOUT) >> 8;
1726 drto_ms = DIV_ROUND_UP(drto_clks, host->bus_hz / 1000);
1727
1728 /* add a bit spare time */
1729 drto_ms += 10;
1730
1731 mod_timer(&host->dto_timer, jiffies + msecs_to_jiffies(drto_ms));
1732}
1733
Will Newtonf95f3852011-01-02 01:11:59 -05001734static void dw_mci_tasklet_func(unsigned long priv)
1735{
1736 struct dw_mci *host = (struct dw_mci *)priv;
1737 struct mmc_data *data;
1738 struct mmc_command *cmd;
Seungwon Jeone352c812013-08-31 00:14:17 +09001739 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001740 enum dw_mci_state state;
1741 enum dw_mci_state prev_state;
Seungwon Jeone352c812013-08-31 00:14:17 +09001742 unsigned int err;
Will Newtonf95f3852011-01-02 01:11:59 -05001743
1744 spin_lock(&host->lock);
1745
1746 state = host->state;
1747 data = host->data;
Seungwon Jeone352c812013-08-31 00:14:17 +09001748 mrq = host->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001749
1750 do {
1751 prev_state = state;
1752
1753 switch (state) {
1754 case STATE_IDLE:
Doug Anderson01730552014-08-22 19:17:51 +05301755 case STATE_WAITING_CMD11_DONE:
Will Newtonf95f3852011-01-02 01:11:59 -05001756 break;
1757
Doug Anderson01730552014-08-22 19:17:51 +05301758 case STATE_SENDING_CMD11:
Will Newtonf95f3852011-01-02 01:11:59 -05001759 case STATE_SENDING_CMD:
1760 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1761 &host->pending_events))
1762 break;
1763
1764 cmd = host->cmd;
1765 host->cmd = NULL;
1766 set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001767 err = dw_mci_command_complete(host, cmd);
1768 if (cmd == mrq->sbc && !err) {
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001769 prev_state = state = STATE_SENDING_CMD;
1770 __dw_mci_start_request(host, host->cur_slot,
Seungwon Jeone352c812013-08-31 00:14:17 +09001771 mrq->cmd);
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001772 goto unlock;
1773 }
1774
Seungwon Jeone352c812013-08-31 00:14:17 +09001775 if (cmd->data && err) {
Doug Anderson46d17952016-04-26 10:03:58 +02001776 /*
1777 * During UHS tuning sequence, sending the stop
1778 * command after the response CRC error would
1779 * throw the system into a confused state
1780 * causing all future tuning phases to report
1781 * failure.
1782 *
1783 * In such case controller will move into a data
1784 * transfer state after a response error or
1785 * response CRC error. Let's let that finish
1786 * before trying to send a stop, so we'll go to
1787 * STATE_SENDING_DATA.
1788 *
1789 * Although letting the data transfer take place
1790 * will waste a bit of time (we already know
1791 * the command was bad), it can't cause any
1792 * errors since it's possible it would have
1793 * taken place anyway if this tasklet got
1794 * delayed. Allowing the transfer to take place
1795 * avoids races and keeps things simple.
1796 */
1797 if ((err != -ETIMEDOUT) &&
1798 (cmd->opcode == MMC_SEND_TUNING_BLOCK)) {
1799 state = STATE_SENDING_DATA;
1800 continue;
1801 }
1802
Seungwon Jeon71abb132013-08-31 00:13:59 +09001803 dw_mci_stop_dma(host);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001804 send_stop_abort(host, data);
1805 state = STATE_SENDING_STOP;
1806 break;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001807 }
1808
Seungwon Jeone352c812013-08-31 00:14:17 +09001809 if (!cmd->data || err) {
1810 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001811 goto unlock;
1812 }
1813
1814 prev_state = state = STATE_SENDING_DATA;
1815 /* fall through */
1816
1817 case STATE_SENDING_DATA:
Doug Anderson2aa35462014-08-13 08:13:43 -07001818 /*
1819 * We could get a data error and never a transfer
1820 * complete so we'd better check for it here.
1821 *
1822 * Note that we don't really care if we also got a
1823 * transfer complete; stopping the DMA and sending an
1824 * abort won't hurt.
1825 */
Will Newtonf95f3852011-01-02 01:11:59 -05001826 if (test_and_clear_bit(EVENT_DATA_ERROR,
1827 &host->pending_events)) {
1828 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001829 if (data->stop ||
1830 !(host->data_status & (SDMMC_INT_DRTO |
1831 SDMMC_INT_EBE)))
1832 send_stop_abort(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001833 state = STATE_DATA_ERROR;
1834 break;
1835 }
1836
1837 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001838 &host->pending_events)) {
1839 /*
1840 * If all data-related interrupts don't come
1841 * within the given time in reading data state.
1842 */
Jaehoon Chung16a34572016-06-21 14:35:37 +09001843 if (host->dir_status == DW_MCI_RECV_STATUS)
Addy Ke57e10482015-08-11 01:27:18 +09001844 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001845 break;
Addy Ke57e10482015-08-11 01:27:18 +09001846 }
Will Newtonf95f3852011-01-02 01:11:59 -05001847
1848 set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
Doug Anderson2aa35462014-08-13 08:13:43 -07001849
1850 /*
1851 * Handle an EVENT_DATA_ERROR that might have shown up
1852 * before the transfer completed. This might not have
1853 * been caught by the check above because the interrupt
1854 * could have gone off between the previous check and
1855 * the check for transfer complete.
1856 *
1857 * Technically this ought not be needed assuming we
1858 * get a DATA_COMPLETE eventually (we'll notice the
1859 * error and end the request), but it shouldn't hurt.
1860 *
1861 * This has the advantage of sending the stop command.
1862 */
1863 if (test_and_clear_bit(EVENT_DATA_ERROR,
1864 &host->pending_events)) {
1865 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001866 if (data->stop ||
1867 !(host->data_status & (SDMMC_INT_DRTO |
1868 SDMMC_INT_EBE)))
1869 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001870 state = STATE_DATA_ERROR;
1871 break;
1872 }
Will Newtonf95f3852011-01-02 01:11:59 -05001873 prev_state = state = STATE_DATA_BUSY;
Doug Anderson2aa35462014-08-13 08:13:43 -07001874
Will Newtonf95f3852011-01-02 01:11:59 -05001875 /* fall through */
1876
1877 case STATE_DATA_BUSY:
1878 if (!test_and_clear_bit(EVENT_DATA_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001879 &host->pending_events)) {
1880 /*
1881 * If data error interrupt comes but data over
1882 * interrupt doesn't come within the given time.
1883 * in reading data state.
1884 */
Jaehoon Chung16a34572016-06-21 14:35:37 +09001885 if (host->dir_status == DW_MCI_RECV_STATUS)
Addy Ke57e10482015-08-11 01:27:18 +09001886 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001887 break;
Addy Ke57e10482015-08-11 01:27:18 +09001888 }
Will Newtonf95f3852011-01-02 01:11:59 -05001889
1890 host->data = NULL;
1891 set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001892 err = dw_mci_data_complete(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001893
Seungwon Jeone352c812013-08-31 00:14:17 +09001894 if (!err) {
1895 if (!data->stop || mrq->sbc) {
Sachin Kamat17c8bc82014-02-25 15:18:28 +05301896 if (mrq->sbc && data->stop)
Seungwon Jeone352c812013-08-31 00:14:17 +09001897 data->stop->error = 0;
1898 dw_mci_request_end(host, mrq);
1899 goto unlock;
Will Newtonf95f3852011-01-02 01:11:59 -05001900 }
Will Newtonf95f3852011-01-02 01:11:59 -05001901
Seungwon Jeon90c21432013-08-31 00:14:05 +09001902 /* stop command for open-ended transfer*/
Seungwon Jeone352c812013-08-31 00:14:17 +09001903 if (data->stop)
1904 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001905 } else {
1906 /*
1907 * If we don't have a command complete now we'll
1908 * never get one since we just reset everything;
1909 * better end the request.
1910 *
1911 * If we do have a command complete we'll fall
1912 * through to the SENDING_STOP command and
1913 * everything will be peachy keen.
1914 */
1915 if (!test_bit(EVENT_CMD_COMPLETE,
1916 &host->pending_events)) {
1917 host->cmd = NULL;
1918 dw_mci_request_end(host, mrq);
1919 goto unlock;
1920 }
Seungwon Jeon90c21432013-08-31 00:14:05 +09001921 }
Seungwon Jeone352c812013-08-31 00:14:17 +09001922
1923 /*
1924 * If err has non-zero,
1925 * stop-abort command has been already issued.
1926 */
1927 prev_state = state = STATE_SENDING_STOP;
1928
Will Newtonf95f3852011-01-02 01:11:59 -05001929 /* fall through */
1930
1931 case STATE_SENDING_STOP:
1932 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1933 &host->pending_events))
1934 break;
1935
Seungwon Jeon71abb132013-08-31 00:13:59 +09001936 /* CMD error in data command */
Seungwon Jeon31bff452013-08-31 00:14:23 +09001937 if (mrq->cmd->error && mrq->data)
Sonny Rao3a33a942014-08-04 18:19:50 -07001938 dw_mci_reset(host);
Seungwon Jeon71abb132013-08-31 00:13:59 +09001939
Will Newtonf95f3852011-01-02 01:11:59 -05001940 host->cmd = NULL;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001941 host->data = NULL;
Seungwon Jeon90c21432013-08-31 00:14:05 +09001942
Seungwon Jeone352c812013-08-31 00:14:17 +09001943 if (mrq->stop)
1944 dw_mci_command_complete(host, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001945 else
1946 host->cmd_status = 0;
1947
Seungwon Jeone352c812013-08-31 00:14:17 +09001948 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001949 goto unlock;
1950
1951 case STATE_DATA_ERROR:
1952 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1953 &host->pending_events))
1954 break;
1955
1956 state = STATE_DATA_BUSY;
1957 break;
1958 }
1959 } while (state != prev_state);
1960
1961 host->state = state;
1962unlock:
1963 spin_unlock(&host->lock);
1964
1965}
1966
James Hogan34b664a2011-06-24 13:57:56 +01001967/* push final bytes to part_buf, only use during push */
1968static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
1969{
1970 memcpy((void *)&host->part_buf, buf, cnt);
1971 host->part_buf_count = cnt;
1972}
1973
1974/* append bytes to part_buf, only use during push */
1975static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
1976{
1977 cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
1978 memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
1979 host->part_buf_count += cnt;
1980 return cnt;
1981}
1982
1983/* pull first bytes from part_buf, only use during pull */
1984static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
1985{
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001986 cnt = min_t(int, cnt, host->part_buf_count);
James Hogan34b664a2011-06-24 13:57:56 +01001987 if (cnt) {
1988 memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
1989 cnt);
1990 host->part_buf_count -= cnt;
1991 host->part_buf_start += cnt;
1992 }
1993 return cnt;
1994}
1995
1996/* pull final bytes from the part_buf, assuming it's just been filled */
1997static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
1998{
1999 memcpy(buf, &host->part_buf, cnt);
2000 host->part_buf_start = cnt;
2001 host->part_buf_count = (1 << host->data_shift) - cnt;
2002}
2003
Will Newtonf95f3852011-01-02 01:11:59 -05002004static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
2005{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002006 struct mmc_data *data = host->data;
2007 int init_cnt = cnt;
2008
James Hogan34b664a2011-06-24 13:57:56 +01002009 /* try and push anything in the part_buf */
2010 if (unlikely(host->part_buf_count)) {
2011 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002012
James Hogan34b664a2011-06-24 13:57:56 +01002013 buf += len;
2014 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002015 if (host->part_buf_count == 2) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002016 mci_fifo_writew(host->fifo_reg, host->part_buf16);
James Hogan34b664a2011-06-24 13:57:56 +01002017 host->part_buf_count = 0;
2018 }
2019 }
2020#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2021 if (unlikely((unsigned long)buf & 0x1)) {
2022 while (cnt >= 2) {
2023 u16 aligned_buf[64];
2024 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2025 int items = len >> 1;
2026 int i;
2027 /* memcpy from input buffer into aligned buffer */
2028 memcpy(aligned_buf, buf, len);
2029 buf += len;
2030 cnt -= len;
2031 /* push data from aligned buffer into fifo */
2032 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002033 mci_fifo_writew(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002034 }
2035 } else
2036#endif
2037 {
2038 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002039
James Hogan34b664a2011-06-24 13:57:56 +01002040 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002041 mci_fifo_writew(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002042 buf = pdata;
2043 }
2044 /* put anything remaining in the part_buf */
2045 if (cnt) {
2046 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002047 /* Push data if we have reached the expected data length */
2048 if ((data->bytes_xfered + init_cnt) ==
2049 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002050 mci_fifo_writew(host->fifo_reg, host->part_buf16);
Will Newtonf95f3852011-01-02 01:11:59 -05002051 }
2052}
2053
2054static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
2055{
James Hogan34b664a2011-06-24 13:57:56 +01002056#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2057 if (unlikely((unsigned long)buf & 0x1)) {
2058 while (cnt >= 2) {
2059 /* pull data from fifo into aligned buffer */
2060 u16 aligned_buf[64];
2061 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2062 int items = len >> 1;
2063 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002064
James Hogan34b664a2011-06-24 13:57:56 +01002065 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002066 aligned_buf[i] = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002067 /* memcpy from aligned buffer into output buffer */
2068 memcpy(buf, aligned_buf, len);
2069 buf += len;
2070 cnt -= len;
2071 }
2072 } else
2073#endif
2074 {
2075 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002076
James Hogan34b664a2011-06-24 13:57:56 +01002077 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002078 *pdata++ = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002079 buf = pdata;
2080 }
2081 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002082 host->part_buf16 = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002083 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002084 }
2085}
2086
2087static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
2088{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002089 struct mmc_data *data = host->data;
2090 int init_cnt = cnt;
2091
James Hogan34b664a2011-06-24 13:57:56 +01002092 /* try and push anything in the part_buf */
2093 if (unlikely(host->part_buf_count)) {
2094 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002095
James Hogan34b664a2011-06-24 13:57:56 +01002096 buf += len;
2097 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002098 if (host->part_buf_count == 4) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002099 mci_fifo_writel(host->fifo_reg, host->part_buf32);
James Hogan34b664a2011-06-24 13:57:56 +01002100 host->part_buf_count = 0;
2101 }
2102 }
2103#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2104 if (unlikely((unsigned long)buf & 0x3)) {
2105 while (cnt >= 4) {
2106 u32 aligned_buf[32];
2107 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2108 int items = len >> 2;
2109 int i;
2110 /* memcpy from input buffer into aligned buffer */
2111 memcpy(aligned_buf, buf, len);
2112 buf += len;
2113 cnt -= len;
2114 /* push data from aligned buffer into fifo */
2115 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002116 mci_fifo_writel(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002117 }
2118 } else
2119#endif
2120 {
2121 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002122
James Hogan34b664a2011-06-24 13:57:56 +01002123 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002124 mci_fifo_writel(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002125 buf = pdata;
2126 }
2127 /* put anything remaining in the part_buf */
2128 if (cnt) {
2129 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002130 /* Push data if we have reached the expected data length */
2131 if ((data->bytes_xfered + init_cnt) ==
2132 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002133 mci_fifo_writel(host->fifo_reg, host->part_buf32);
Will Newtonf95f3852011-01-02 01:11:59 -05002134 }
2135}
2136
2137static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
2138{
James Hogan34b664a2011-06-24 13:57:56 +01002139#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2140 if (unlikely((unsigned long)buf & 0x3)) {
2141 while (cnt >= 4) {
2142 /* pull data from fifo into aligned buffer */
2143 u32 aligned_buf[32];
2144 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2145 int items = len >> 2;
2146 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002147
James Hogan34b664a2011-06-24 13:57:56 +01002148 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002149 aligned_buf[i] = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002150 /* memcpy from aligned buffer into output buffer */
2151 memcpy(buf, aligned_buf, len);
2152 buf += len;
2153 cnt -= len;
2154 }
2155 } else
2156#endif
2157 {
2158 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002159
James Hogan34b664a2011-06-24 13:57:56 +01002160 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002161 *pdata++ = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002162 buf = pdata;
2163 }
2164 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002165 host->part_buf32 = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002166 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002167 }
2168}
2169
2170static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
2171{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002172 struct mmc_data *data = host->data;
2173 int init_cnt = cnt;
2174
James Hogan34b664a2011-06-24 13:57:56 +01002175 /* try and push anything in the part_buf */
2176 if (unlikely(host->part_buf_count)) {
2177 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002178
James Hogan34b664a2011-06-24 13:57:56 +01002179 buf += len;
2180 cnt -= len;
Seungwon Jeonc09fbd72013-03-25 16:28:22 +09002181
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002182 if (host->part_buf_count == 8) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002183 mci_fifo_writeq(host->fifo_reg, host->part_buf);
James Hogan34b664a2011-06-24 13:57:56 +01002184 host->part_buf_count = 0;
2185 }
2186 }
2187#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2188 if (unlikely((unsigned long)buf & 0x7)) {
2189 while (cnt >= 8) {
2190 u64 aligned_buf[16];
2191 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2192 int items = len >> 3;
2193 int i;
2194 /* memcpy from input buffer into aligned buffer */
2195 memcpy(aligned_buf, buf, len);
2196 buf += len;
2197 cnt -= len;
2198 /* push data from aligned buffer into fifo */
2199 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002200 mci_fifo_writeq(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002201 }
2202 } else
2203#endif
2204 {
2205 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002206
James Hogan34b664a2011-06-24 13:57:56 +01002207 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002208 mci_fifo_writeq(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002209 buf = pdata;
2210 }
2211 /* put anything remaining in the part_buf */
2212 if (cnt) {
2213 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002214 /* Push data if we have reached the expected data length */
2215 if ((data->bytes_xfered + init_cnt) ==
2216 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002217 mci_fifo_writeq(host->fifo_reg, host->part_buf);
Will Newtonf95f3852011-01-02 01:11:59 -05002218 }
2219}
2220
2221static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
2222{
James Hogan34b664a2011-06-24 13:57:56 +01002223#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2224 if (unlikely((unsigned long)buf & 0x7)) {
2225 while (cnt >= 8) {
2226 /* pull data from fifo into aligned buffer */
2227 u64 aligned_buf[16];
2228 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2229 int items = len >> 3;
2230 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002231
James Hogan34b664a2011-06-24 13:57:56 +01002232 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002233 aligned_buf[i] = mci_fifo_readq(host->fifo_reg);
2234
James Hogan34b664a2011-06-24 13:57:56 +01002235 /* memcpy from aligned buffer into output buffer */
2236 memcpy(buf, aligned_buf, len);
2237 buf += len;
2238 cnt -= len;
2239 }
2240 } else
2241#endif
2242 {
2243 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002244
James Hogan34b664a2011-06-24 13:57:56 +01002245 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002246 *pdata++ = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002247 buf = pdata;
Will Newtonf95f3852011-01-02 01:11:59 -05002248 }
James Hogan34b664a2011-06-24 13:57:56 +01002249 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002250 host->part_buf = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002251 dw_mci_pull_final_bytes(host, buf, cnt);
2252 }
2253}
2254
2255static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
2256{
2257 int len;
2258
2259 /* get remaining partial bytes */
2260 len = dw_mci_pull_part_bytes(host, buf, cnt);
2261 if (unlikely(len == cnt))
2262 return;
2263 buf += len;
2264 cnt -= len;
2265
2266 /* get the rest of the data */
2267 host->pull_data(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002268}
2269
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002270static void dw_mci_read_data_pio(struct dw_mci *host, bool dto)
Will Newtonf95f3852011-01-02 01:11:59 -05002271{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002272 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2273 void *buf;
2274 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002275 struct mmc_data *data = host->data;
2276 int shift = host->data_shift;
2277 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002278 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002279 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002280
2281 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002282 if (!sg_miter_next(sg_miter))
2283 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002284
Imre Deak4225fc82013-02-27 17:02:57 -08002285 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002286 buf = sg_miter->addr;
2287 remain = sg_miter->length;
2288 offset = 0;
2289
2290 do {
2291 fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
2292 << shift) + host->part_buf_count;
2293 len = min(remain, fcnt);
2294 if (!len)
2295 break;
2296 dw_mci_pull_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002297 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002298 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002299 remain -= len;
2300 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002301
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002302 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002303 status = mci_readl(host, MINTSTS);
2304 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002305 /* if the RXDR is ready read again */
2306 } while ((status & SDMMC_INT_RXDR) ||
2307 (dto && SDMMC_GET_FCNT(mci_readl(host, STATUS))));
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002308
2309 if (!remain) {
2310 if (!sg_miter_next(sg_miter))
2311 goto done;
2312 sg_miter->consumed = 0;
2313 }
2314 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002315 return;
2316
2317done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002318 sg_miter_stop(sg_miter);
2319 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002320 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002321 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2322}
2323
2324static void dw_mci_write_data_pio(struct dw_mci *host)
2325{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002326 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2327 void *buf;
2328 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002329 struct mmc_data *data = host->data;
2330 int shift = host->data_shift;
2331 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002332 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002333 unsigned int fifo_depth = host->fifo_depth;
2334 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002335
2336 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002337 if (!sg_miter_next(sg_miter))
2338 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002339
Imre Deak4225fc82013-02-27 17:02:57 -08002340 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002341 buf = sg_miter->addr;
2342 remain = sg_miter->length;
2343 offset = 0;
2344
2345 do {
2346 fcnt = ((fifo_depth -
2347 SDMMC_GET_FCNT(mci_readl(host, STATUS)))
2348 << shift) - host->part_buf_count;
2349 len = min(remain, fcnt);
2350 if (!len)
2351 break;
2352 host->push_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002353 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002354 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002355 remain -= len;
2356 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002357
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002358 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002359 status = mci_readl(host, MINTSTS);
2360 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
Will Newtonf95f3852011-01-02 01:11:59 -05002361 } while (status & SDMMC_INT_TXDR); /* if TXDR write again */
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002362
2363 if (!remain) {
2364 if (!sg_miter_next(sg_miter))
2365 goto done;
2366 sg_miter->consumed = 0;
2367 }
2368 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002369 return;
2370
2371done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002372 sg_miter_stop(sg_miter);
2373 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002374 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002375 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2376}
2377
2378static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
2379{
2380 if (!host->cmd_status)
2381 host->cmd_status = status;
2382
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002383 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002384
2385 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2386 tasklet_schedule(&host->tasklet);
2387}
2388
Doug Anderson6130e7a2014-10-14 09:33:09 -07002389static void dw_mci_handle_cd(struct dw_mci *host)
2390{
2391 int i;
2392
2393 for (i = 0; i < host->num_slots; i++) {
2394 struct dw_mci_slot *slot = host->slot[i];
2395
2396 if (!slot)
2397 continue;
2398
2399 if (slot->mmc->ops->card_event)
2400 slot->mmc->ops->card_event(slot->mmc);
2401 mmc_detect_change(slot->mmc,
2402 msecs_to_jiffies(host->pdata->detect_delay_ms));
2403 }
2404}
2405
Will Newtonf95f3852011-01-02 01:11:59 -05002406static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
2407{
2408 struct dw_mci *host = dev_id;
Seungwon Jeon182c9082012-08-01 09:30:30 +09002409 u32 pending;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302410 int i;
Will Newtonf95f3852011-01-02 01:11:59 -05002411
Markos Chandras1fb5f682013-03-12 10:53:11 +00002412 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
2413
2414 if (pending) {
Doug Anderson01730552014-08-22 19:17:51 +05302415 /* Check volt switch first, since it can look like an error */
2416 if ((host->state == STATE_SENDING_CMD11) &&
2417 (pending & SDMMC_INT_VOLT_SWITCH)) {
Doug Anderson49ba0302015-04-03 11:13:07 -07002418 unsigned long irqflags;
Doug Anderson5c935162015-03-09 16:18:21 -07002419
Doug Anderson01730552014-08-22 19:17:51 +05302420 mci_writel(host, RINTSTS, SDMMC_INT_VOLT_SWITCH);
2421 pending &= ~SDMMC_INT_VOLT_SWITCH;
Doug Anderson49ba0302015-04-03 11:13:07 -07002422
2423 /*
2424 * Hold the lock; we know cmd11_timer can't be kicked
2425 * off after the lock is released, so safe to delete.
2426 */
2427 spin_lock_irqsave(&host->irq_lock, irqflags);
Doug Anderson01730552014-08-22 19:17:51 +05302428 dw_mci_cmd_interrupt(host, pending);
Doug Anderson49ba0302015-04-03 11:13:07 -07002429 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2430
2431 del_timer(&host->cmd11_timer);
Doug Anderson01730552014-08-22 19:17:51 +05302432 }
2433
Will Newtonf95f3852011-01-02 01:11:59 -05002434 if (pending & DW_MCI_CMD_ERROR_FLAGS) {
2435 mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002436 host->cmd_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002437 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002438 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -05002439 }
2440
2441 if (pending & DW_MCI_DATA_ERROR_FLAGS) {
2442 /* if there is an error report DATA_ERROR */
2443 mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002444 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002445 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002446 set_bit(EVENT_DATA_ERROR, &host->pending_events);
Seungwon Jeon9b2026a2012-08-01 09:30:40 +09002447 tasklet_schedule(&host->tasklet);
Will Newtonf95f3852011-01-02 01:11:59 -05002448 }
2449
2450 if (pending & SDMMC_INT_DATA_OVER) {
Jaehoon Chung16a34572016-06-21 14:35:37 +09002451 del_timer(&host->dto_timer);
Addy Ke57e10482015-08-11 01:27:18 +09002452
Will Newtonf95f3852011-01-02 01:11:59 -05002453 mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
2454 if (!host->data_status)
Seungwon Jeon182c9082012-08-01 09:30:30 +09002455 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002456 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002457 if (host->dir_status == DW_MCI_RECV_STATUS) {
2458 if (host->sg != NULL)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002459 dw_mci_read_data_pio(host, true);
Will Newtonf95f3852011-01-02 01:11:59 -05002460 }
2461 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2462 tasklet_schedule(&host->tasklet);
2463 }
2464
2465 if (pending & SDMMC_INT_RXDR) {
2466 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002467 if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002468 dw_mci_read_data_pio(host, false);
Will Newtonf95f3852011-01-02 01:11:59 -05002469 }
2470
2471 if (pending & SDMMC_INT_TXDR) {
2472 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002473 if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
Will Newtonf95f3852011-01-02 01:11:59 -05002474 dw_mci_write_data_pio(host);
2475 }
2476
2477 if (pending & SDMMC_INT_CMD_DONE) {
2478 mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002479 dw_mci_cmd_interrupt(host, pending);
Will Newtonf95f3852011-01-02 01:11:59 -05002480 }
2481
2482 if (pending & SDMMC_INT_CD) {
2483 mci_writel(host, RINTSTS, SDMMC_INT_CD);
Doug Anderson6130e7a2014-10-14 09:33:09 -07002484 dw_mci_handle_cd(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002485 }
2486
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302487 /* Handle SDIO Interrupts */
2488 for (i = 0; i < host->num_slots; i++) {
2489 struct dw_mci_slot *slot = host->slot[i];
Doug Andersoned2540e2015-02-25 10:11:52 -08002490
2491 if (!slot)
2492 continue;
2493
Addy Ke76756232014-11-04 22:03:09 +08002494 if (pending & SDMMC_INT_SDIO(slot->sdio_id)) {
2495 mci_writel(host, RINTSTS,
2496 SDMMC_INT_SDIO(slot->sdio_id));
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302497 mmc_signal_sdio_irq(slot->mmc);
2498 }
2499 }
2500
Markos Chandras1fb5f682013-03-12 10:53:11 +00002501 }
Will Newtonf95f3852011-01-02 01:11:59 -05002502
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002503 if (host->use_dma != TRANS_MODE_IDMAC)
2504 return IRQ_HANDLED;
2505
2506 /* Handle IDMA interrupts */
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002507 if (host->dma_64bit_address == 1) {
2508 pending = mci_readl(host, IDSTS64);
2509 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2510 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_TI |
2511 SDMMC_IDMAC_INT_RI);
2512 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_NI);
Shawn Linfaecf412016-06-24 15:39:52 +08002513 if (!test_bit(EVENT_DATA_ERROR, &host->pending_events))
2514 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002515 }
2516 } else {
2517 pending = mci_readl(host, IDSTS);
2518 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2519 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI |
2520 SDMMC_IDMAC_INT_RI);
2521 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
Shawn Linfaecf412016-06-24 15:39:52 +08002522 if (!test_bit(EVENT_DATA_ERROR, &host->pending_events))
2523 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002524 }
Will Newtonf95f3852011-01-02 01:11:59 -05002525 }
Will Newtonf95f3852011-01-02 01:11:59 -05002526
2527 return IRQ_HANDLED;
2528}
2529
Jaehoon Chung36c179a2012-08-23 20:31:48 +09002530static int dw_mci_init_slot(struct dw_mci *host, unsigned int id)
Will Newtonf95f3852011-01-02 01:11:59 -05002531{
2532 struct mmc_host *mmc;
2533 struct dw_mci_slot *slot;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002534 const struct dw_mci_drv_data *drv_data = host->drv_data;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002535 int ctrl_id, ret;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002536 u32 freq[2];
Will Newtonf95f3852011-01-02 01:11:59 -05002537
Thomas Abraham4a909202012-09-17 18:16:35 +00002538 mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), host->dev);
Will Newtonf95f3852011-01-02 01:11:59 -05002539 if (!mmc)
2540 return -ENOMEM;
2541
2542 slot = mmc_priv(mmc);
2543 slot->id = id;
Addy Ke76756232014-11-04 22:03:09 +08002544 slot->sdio_id = host->sdio_id0 + id;
Will Newtonf95f3852011-01-02 01:11:59 -05002545 slot->mmc = mmc;
2546 slot->host = host;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002547 host->slot[id] = slot;
Will Newtonf95f3852011-01-02 01:11:59 -05002548
2549 mmc->ops = &dw_mci_ops;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002550 if (of_property_read_u32_array(host->dev->of_node,
2551 "clock-freq-min-max", freq, 2)) {
2552 mmc->f_min = DW_MCI_FREQ_MIN;
2553 mmc->f_max = DW_MCI_FREQ_MAX;
2554 } else {
2555 mmc->f_min = freq[0];
2556 mmc->f_max = freq[1];
2557 }
Will Newtonf95f3852011-01-02 01:11:59 -05002558
Yuvaraj CD51da2242014-08-22 19:17:50 +05302559 /*if there are external regulators, get them*/
2560 ret = mmc_regulator_get_supply(mmc);
2561 if (ret == -EPROBE_DEFER)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002562 goto err_host_allocated;
Yuvaraj CD51da2242014-08-22 19:17:50 +05302563
2564 if (!mmc->ocr_avail)
2565 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Will Newtonf95f3852011-01-02 01:11:59 -05002566
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002567 if (host->pdata->caps)
2568 mmc->caps = host->pdata->caps;
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002569
Jaehoon Chung6024e162016-07-15 10:54:50 +09002570 /*
2571 * Support MMC_CAP_ERASE by default.
2572 * It needs to use trim/discard/erase commands.
2573 */
2574 mmc->caps |= MMC_CAP_ERASE;
2575
Abhilash Kesavanab269122012-11-19 10:26:21 +05302576 if (host->pdata->pm_caps)
2577 mmc->pm_caps = host->pdata->pm_caps;
2578
Thomas Abraham800d78b2012-09-17 18:16:42 +00002579 if (host->dev->of_node) {
2580 ctrl_id = of_alias_get_id(host->dev->of_node, "mshc");
2581 if (ctrl_id < 0)
2582 ctrl_id = 0;
2583 } else {
2584 ctrl_id = to_platform_device(host->dev)->id;
2585 }
James Hogancb27a842012-10-16 09:43:08 +01002586 if (drv_data && drv_data->caps)
2587 mmc->caps |= drv_data->caps[ctrl_id];
Thomas Abraham800d78b2012-09-17 18:16:42 +00002588
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002589 if (host->pdata->caps2)
2590 mmc->caps2 = host->pdata->caps2;
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002591
Doug Anderson3cf890f2014-08-25 11:19:04 -07002592 ret = mmc_of_parse(mmc);
2593 if (ret)
2594 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002595
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002596 /* Useful defaults if platform data is unset. */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002597 if (host->use_dma == TRANS_MODE_IDMAC) {
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002598 mmc->max_segs = host->ring_size;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002599 mmc->max_blk_size = 65535;
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002600 mmc->max_seg_size = 0x1000;
2601 mmc->max_req_size = mmc->max_seg_size * host->ring_size;
2602 mmc->max_blk_count = mmc->max_req_size / 512;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002603 } else if (host->use_dma == TRANS_MODE_EDMAC) {
2604 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002605 mmc->max_blk_size = 65535;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002606 mmc->max_blk_count = 65535;
2607 mmc->max_req_size =
2608 mmc->max_blk_size * mmc->max_blk_count;
2609 mmc->max_seg_size = mmc->max_req_size;
Will Newtonf95f3852011-01-02 01:11:59 -05002610 } else {
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002611 /* TRANS_MODE_PIO */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002612 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002613 mmc->max_blk_size = 65535; /* BLKSIZ is 16 bits */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002614 mmc->max_blk_count = 512;
2615 mmc->max_req_size = mmc->max_blk_size *
2616 mmc->max_blk_count;
2617 mmc->max_seg_size = mmc->max_req_size;
Jaehoon Chunga39e5742012-02-04 17:00:27 -05002618 }
Will Newtonf95f3852011-01-02 01:11:59 -05002619
Shawn Linc0834a52016-05-27 14:36:40 +08002620 dw_mci_get_cd(mmc);
Jaehoon Chungae0eb342014-03-03 11:36:48 +09002621
Jaehoon Chung0cea5292013-02-15 23:45:45 +09002622 ret = mmc_add_host(mmc);
2623 if (ret)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002624 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002625
2626#if defined(CONFIG_DEBUG_FS)
2627 dw_mci_init_debugfs(slot);
2628#endif
2629
Will Newtonf95f3852011-01-02 01:11:59 -05002630 return 0;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002631
Doug Anderson3cf890f2014-08-25 11:19:04 -07002632err_host_allocated:
Thomas Abraham800d78b2012-09-17 18:16:42 +00002633 mmc_free_host(mmc);
Yuvaraj CD51da2242014-08-22 19:17:50 +05302634 return ret;
Will Newtonf95f3852011-01-02 01:11:59 -05002635}
2636
2637static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id)
2638{
Will Newtonf95f3852011-01-02 01:11:59 -05002639 /* Debugfs stuff is cleaned up by mmc core */
2640 mmc_remove_host(slot->mmc);
2641 slot->host->slot[id] = NULL;
2642 mmc_free_host(slot->mmc);
2643}
2644
2645static void dw_mci_init_dma(struct dw_mci *host)
2646{
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002647 int addr_config;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002648 struct device *dev = host->dev;
2649 struct device_node *np = dev->of_node;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002650
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002651 /*
2652 * Check tansfer mode from HCON[17:16]
2653 * Clear the ambiguous description of dw_mmc databook:
2654 * 2b'00: No DMA Interface -> Actually means using Internal DMA block
2655 * 2b'01: DesignWare DMA Interface -> Synopsys DW-DMA block
2656 * 2b'10: Generic DMA Interface -> non-Synopsys generic DMA block
2657 * 2b'11: Non DW DMA Interface -> pio only
2658 * Compared to DesignWare DMA Interface, Generic DMA Interface has a
2659 * simpler request/acknowledge handshake mechanism and both of them
2660 * are regarded as external dma master for dw_mmc.
2661 */
2662 host->use_dma = SDMMC_GET_TRANS_MODE(mci_readl(host, HCON));
2663 if (host->use_dma == DMA_INTERFACE_IDMA) {
2664 host->use_dma = TRANS_MODE_IDMAC;
2665 } else if (host->use_dma == DMA_INTERFACE_DWDMA ||
2666 host->use_dma == DMA_INTERFACE_GDMA) {
2667 host->use_dma = TRANS_MODE_EDMAC;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002668 } else {
Will Newtonf95f3852011-01-02 01:11:59 -05002669 goto no_dma;
2670 }
2671
2672 /* Determine which DMA interface to use */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002673 if (host->use_dma == TRANS_MODE_IDMAC) {
2674 /*
2675 * Check ADDR_CONFIG bit in HCON to find
2676 * IDMAC address bus width
2677 */
Shawn Lin70692752015-09-16 14:41:37 +08002678 addr_config = SDMMC_GET_ADDR_CONFIG(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05002679
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002680 if (addr_config == 1) {
2681 /* host supports IDMAC in 64-bit address mode */
2682 host->dma_64bit_address = 1;
2683 dev_info(host->dev,
2684 "IDMAC supports 64-bit address mode.\n");
2685 if (!dma_set_mask(host->dev, DMA_BIT_MASK(64)))
2686 dma_set_coherent_mask(host->dev,
2687 DMA_BIT_MASK(64));
2688 } else {
2689 /* host supports IDMAC in 32-bit address mode */
2690 host->dma_64bit_address = 0;
2691 dev_info(host->dev,
2692 "IDMAC supports 32-bit address mode.\n");
2693 }
2694
2695 /* Alloc memory for sg translation */
2696 host->sg_cpu = dmam_alloc_coherent(host->dev, PAGE_SIZE,
2697 &host->sg_dma, GFP_KERNEL);
2698 if (!host->sg_cpu) {
2699 dev_err(host->dev,
2700 "%s: could not alloc DMA memory\n",
2701 __func__);
2702 goto no_dma;
2703 }
2704
2705 host->dma_ops = &dw_mci_idmac_ops;
2706 dev_info(host->dev, "Using internal DMA controller.\n");
2707 } else {
2708 /* TRANS_MODE_EDMAC: check dma bindings again */
2709 if ((of_property_count_strings(np, "dma-names") < 0) ||
2710 (!of_find_property(np, "dmas", NULL))) {
2711 goto no_dma;
2712 }
2713 host->dma_ops = &dw_mci_edmac_ops;
2714 dev_info(host->dev, "Using external DMA controller.\n");
2715 }
Will Newtonf95f3852011-01-02 01:11:59 -05002716
Jaehoon Chunge1631f92012-04-18 15:42:31 +09002717 if (host->dma_ops->init && host->dma_ops->start &&
2718 host->dma_ops->stop && host->dma_ops->cleanup) {
Will Newtonf95f3852011-01-02 01:11:59 -05002719 if (host->dma_ops->init(host)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002720 dev_err(host->dev, "%s: Unable to initialize DMA Controller.\n",
2721 __func__);
Will Newtonf95f3852011-01-02 01:11:59 -05002722 goto no_dma;
2723 }
2724 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00002725 dev_err(host->dev, "DMA initialization not found.\n");
Will Newtonf95f3852011-01-02 01:11:59 -05002726 goto no_dma;
2727 }
2728
Will Newtonf95f3852011-01-02 01:11:59 -05002729 return;
2730
2731no_dma:
Thomas Abraham4a909202012-09-17 18:16:35 +00002732 dev_info(host->dev, "Using PIO mode.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002733 host->use_dma = TRANS_MODE_PIO;
Will Newtonf95f3852011-01-02 01:11:59 -05002734}
2735
Seungwon Jeon31bff452013-08-31 00:14:23 +09002736static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset)
Will Newtonf95f3852011-01-02 01:11:59 -05002737{
2738 unsigned long timeout = jiffies + msecs_to_jiffies(500);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002739 u32 ctrl;
Will Newtonf95f3852011-01-02 01:11:59 -05002740
Seungwon Jeon31bff452013-08-31 00:14:23 +09002741 ctrl = mci_readl(host, CTRL);
2742 ctrl |= reset;
2743 mci_writel(host, CTRL, ctrl);
Will Newtonf95f3852011-01-02 01:11:59 -05002744
2745 /* wait till resets clear */
2746 do {
2747 ctrl = mci_readl(host, CTRL);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002748 if (!(ctrl & reset))
Will Newtonf95f3852011-01-02 01:11:59 -05002749 return true;
2750 } while (time_before(jiffies, timeout));
2751
Seungwon Jeon31bff452013-08-31 00:14:23 +09002752 dev_err(host->dev,
2753 "Timeout resetting block (ctrl reset %#x)\n",
2754 ctrl & reset);
Will Newtonf95f3852011-01-02 01:11:59 -05002755
2756 return false;
2757}
2758
Sonny Rao3a33a942014-08-04 18:19:50 -07002759static bool dw_mci_reset(struct dw_mci *host)
Seungwon Jeon31bff452013-08-31 00:14:23 +09002760{
Sonny Rao3a33a942014-08-04 18:19:50 -07002761 u32 flags = SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET;
2762 bool ret = false;
2763
Seungwon Jeon31bff452013-08-31 00:14:23 +09002764 /*
2765 * Reseting generates a block interrupt, hence setting
2766 * the scatter-gather pointer to NULL.
2767 */
2768 if (host->sg) {
2769 sg_miter_stop(&host->sg_miter);
2770 host->sg = NULL;
2771 }
2772
Sonny Rao3a33a942014-08-04 18:19:50 -07002773 if (host->use_dma)
2774 flags |= SDMMC_CTRL_DMA_RESET;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002775
Sonny Rao3a33a942014-08-04 18:19:50 -07002776 if (dw_mci_ctrl_reset(host, flags)) {
2777 /*
2778 * In all cases we clear the RAWINTS register to clear any
2779 * interrupts.
2780 */
2781 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2782
2783 /* if using dma we wait for dma_req to clear */
2784 if (host->use_dma) {
2785 unsigned long timeout = jiffies + msecs_to_jiffies(500);
2786 u32 status;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002787
Sonny Rao3a33a942014-08-04 18:19:50 -07002788 do {
2789 status = mci_readl(host, STATUS);
2790 if (!(status & SDMMC_STATUS_DMA_REQ))
2791 break;
2792 cpu_relax();
2793 } while (time_before(jiffies, timeout));
2794
2795 if (status & SDMMC_STATUS_DMA_REQ) {
2796 dev_err(host->dev,
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002797 "%s: Timeout waiting for dma_req to clear during reset\n",
2798 __func__);
Sonny Rao3a33a942014-08-04 18:19:50 -07002799 goto ciu_out;
2800 }
2801
2802 /* when using DMA next we reset the fifo again */
2803 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_FIFO_RESET))
2804 goto ciu_out;
2805 }
2806 } else {
2807 /* if the controller reset bit did clear, then set clock regs */
2808 if (!(mci_readl(host, CTRL) & SDMMC_CTRL_RESET)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002809 dev_err(host->dev,
2810 "%s: fifo/dma reset bits didn't clear but ciu was reset, doing clock update\n",
Sonny Rao3a33a942014-08-04 18:19:50 -07002811 __func__);
2812 goto ciu_out;
2813 }
2814 }
2815
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002816 if (host->use_dma == TRANS_MODE_IDMAC)
2817 /* It is also recommended that we reset and reprogram idmac */
2818 dw_mci_idmac_reset(host);
Sonny Rao3a33a942014-08-04 18:19:50 -07002819
2820 ret = true;
2821
2822ciu_out:
2823 /* After a CTRL reset we need to have CIU set clock registers */
2824 mci_send_cmd(host->cur_slot, SDMMC_CMD_UPD_CLK, 0);
2825
2826 return ret;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002827}
2828
Doug Anderson5c935162015-03-09 16:18:21 -07002829static void dw_mci_cmd11_timer(unsigned long arg)
2830{
2831 struct dw_mci *host = (struct dw_mci *)arg;
2832
Doug Andersonfd674192015-04-03 11:13:06 -07002833 if (host->state != STATE_SENDING_CMD11) {
2834 dev_warn(host->dev, "Unexpected CMD11 timeout\n");
2835 return;
2836 }
Doug Anderson5c935162015-03-09 16:18:21 -07002837
2838 host->cmd_status = SDMMC_INT_RTO;
2839 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2840 tasklet_schedule(&host->tasklet);
2841}
2842
Addy Ke57e10482015-08-11 01:27:18 +09002843static void dw_mci_dto_timer(unsigned long arg)
2844{
2845 struct dw_mci *host = (struct dw_mci *)arg;
2846
2847 switch (host->state) {
2848 case STATE_SENDING_DATA:
2849 case STATE_DATA_BUSY:
2850 /*
2851 * If DTO interrupt does NOT come in sending data state,
2852 * we should notify the driver to terminate current transfer
2853 * and report a data timeout to the core.
2854 */
2855 host->data_status = SDMMC_INT_DRTO;
2856 set_bit(EVENT_DATA_ERROR, &host->pending_events);
2857 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2858 tasklet_schedule(&host->tasklet);
2859 break;
2860 default:
2861 break;
2862 }
2863}
2864
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002865#ifdef CONFIG_OF
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002866static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2867{
2868 struct dw_mci_board *pdata;
2869 struct device *dev = host->dev;
2870 struct device_node *np = dev->of_node;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002871 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Line8cc37b2016-01-21 14:52:52 +08002872 int ret;
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002873 u32 clock_frequency;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002874
2875 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Beomho Seobf3707e2014-12-23 21:07:33 +09002876 if (!pdata)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002877 return ERR_PTR(-ENOMEM);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002878
2879 /* find out number of slots supported */
Shawn Lin8a629d22016-02-02 14:11:25 +08002880 of_property_read_u32(np, "num-slots", &pdata->num_slots);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002881
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002882 if (of_property_read_u32(np, "fifo-depth", &pdata->fifo_depth))
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002883 dev_info(dev,
2884 "fifo-depth property not found, using value of FIFOTH register as default\n");
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002885
2886 of_property_read_u32(np, "card-detect-delay", &pdata->detect_delay_ms);
2887
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002888 if (!of_property_read_u32(np, "clock-frequency", &clock_frequency))
2889 pdata->bus_hz = clock_frequency;
2890
James Hogancb27a842012-10-16 09:43:08 +01002891 if (drv_data && drv_data->parse_dt) {
2892 ret = drv_data->parse_dt(host);
Thomas Abraham800d78b2012-09-17 18:16:42 +00002893 if (ret)
2894 return ERR_PTR(ret);
2895 }
2896
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002897 if (of_find_property(np, "supports-highspeed", NULL)) {
2898 dev_info(dev, "supports-highspeed property is deprecated.\n");
Seungwon Jeon10b49842013-08-31 00:13:22 +09002899 pdata->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002900 }
Seungwon Jeon10b49842013-08-31 00:13:22 +09002901
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002902 return pdata;
2903}
2904
2905#else /* CONFIG_OF */
2906static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2907{
2908 return ERR_PTR(-EINVAL);
2909}
2910#endif /* CONFIG_OF */
2911
Doug Andersonfa0c3282015-02-25 10:11:51 -08002912static void dw_mci_enable_cd(struct dw_mci *host)
2913{
Doug Andersonfa0c3282015-02-25 10:11:51 -08002914 unsigned long irqflags;
2915 u32 temp;
2916 int i;
Shawn Line8cc37b2016-01-21 14:52:52 +08002917 struct dw_mci_slot *slot;
Doug Andersonfa0c3282015-02-25 10:11:51 -08002918
Shawn Line8cc37b2016-01-21 14:52:52 +08002919 /*
2920 * No need for CD if all slots have a non-error GPIO
2921 * as well as broken card detection is found.
2922 */
Doug Andersonfa0c3282015-02-25 10:11:51 -08002923 for (i = 0; i < host->num_slots; i++) {
Shawn Line8cc37b2016-01-21 14:52:52 +08002924 slot = host->slot[i];
2925 if (slot->mmc->caps & MMC_CAP_NEEDS_POLL)
2926 return;
Doug Andersonfa0c3282015-02-25 10:11:51 -08002927
Arnd Bergmann287980e2016-05-27 23:23:25 +02002928 if (mmc_gpio_get_cd(slot->mmc) < 0)
Doug Andersonfa0c3282015-02-25 10:11:51 -08002929 break;
2930 }
2931 if (i == host->num_slots)
2932 return;
2933
2934 spin_lock_irqsave(&host->irq_lock, irqflags);
2935 temp = mci_readl(host, INTMASK);
2936 temp |= SDMMC_INT_CD;
2937 mci_writel(host, INTMASK, temp);
2938 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2939}
2940
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302941int dw_mci_probe(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05002942{
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002943 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302944 int width, i, ret = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002945 u32 fifo_size;
Thomas Abraham1c2215b2012-09-17 18:16:37 +00002946 int init_slots = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002947
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002948 if (!host->pdata) {
2949 host->pdata = dw_mci_parse_dt(host);
2950 if (IS_ERR(host->pdata)) {
2951 dev_err(host->dev, "platform data not available\n");
2952 return -EINVAL;
2953 }
Will Newtonf95f3852011-01-02 01:11:59 -05002954 }
2955
Seungwon Jeon780f22a2012-11-28 19:26:03 +09002956 host->biu_clk = devm_clk_get(host->dev, "biu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002957 if (IS_ERR(host->biu_clk)) {
2958 dev_dbg(host->dev, "biu clock not available\n");
2959 } else {
2960 ret = clk_prepare_enable(host->biu_clk);
2961 if (ret) {
2962 dev_err(host->dev, "failed to enable biu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002963 return ret;
2964 }
Will Newtonf95f3852011-01-02 01:11:59 -05002965 }
2966
Seungwon Jeon780f22a2012-11-28 19:26:03 +09002967 host->ciu_clk = devm_clk_get(host->dev, "ciu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002968 if (IS_ERR(host->ciu_clk)) {
2969 dev_dbg(host->dev, "ciu clock not available\n");
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002970 host->bus_hz = host->pdata->bus_hz;
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002971 } else {
2972 ret = clk_prepare_enable(host->ciu_clk);
2973 if (ret) {
2974 dev_err(host->dev, "failed to enable ciu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002975 goto err_clk_biu;
2976 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002977
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002978 if (host->pdata->bus_hz) {
2979 ret = clk_set_rate(host->ciu_clk, host->pdata->bus_hz);
2980 if (ret)
2981 dev_warn(host->dev,
Jaehoon Chung612de4c2014-03-03 11:36:42 +09002982 "Unable to set bus rate to %uHz\n",
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002983 host->pdata->bus_hz);
2984 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002985 host->bus_hz = clk_get_rate(host->ciu_clk);
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002986 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002987
Jaehoon Chung612de4c2014-03-03 11:36:42 +09002988 if (!host->bus_hz) {
2989 dev_err(host->dev,
2990 "Platform data must supply bus speed\n");
2991 ret = -ENODEV;
2992 goto err_clk_ciu;
2993 }
2994
Yuvaraj Kumar C D002f0d52013-08-31 00:12:19 +09002995 if (drv_data && drv_data->init) {
2996 ret = drv_data->init(host);
2997 if (ret) {
2998 dev_err(host->dev,
2999 "implementation specific init failed\n");
3000 goto err_clk_ciu;
3001 }
3002 }
3003
Doug Anderson5c935162015-03-09 16:18:21 -07003004 setup_timer(&host->cmd11_timer,
3005 dw_mci_cmd11_timer, (unsigned long)host);
3006
Jaehoon Chung16a34572016-06-21 14:35:37 +09003007 setup_timer(&host->dto_timer,
3008 dw_mci_dto_timer, (unsigned long)host);
Addy Ke57e10482015-08-11 01:27:18 +09003009
Will Newtonf95f3852011-01-02 01:11:59 -05003010 spin_lock_init(&host->lock);
Doug Andersonf8c58c12014-12-02 15:42:47 -08003011 spin_lock_init(&host->irq_lock);
Will Newtonf95f3852011-01-02 01:11:59 -05003012 INIT_LIST_HEAD(&host->queue);
3013
Will Newtonf95f3852011-01-02 01:11:59 -05003014 /*
3015 * Get the host data width - this assumes that HCON has been set with
3016 * the correct values.
3017 */
Shawn Lin70692752015-09-16 14:41:37 +08003018 i = SDMMC_GET_HDATA_WIDTH(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05003019 if (!i) {
3020 host->push_data = dw_mci_push_data16;
3021 host->pull_data = dw_mci_pull_data16;
3022 width = 16;
3023 host->data_shift = 1;
3024 } else if (i == 2) {
3025 host->push_data = dw_mci_push_data64;
3026 host->pull_data = dw_mci_pull_data64;
3027 width = 64;
3028 host->data_shift = 3;
3029 } else {
3030 /* Check for a reserved value, and warn if it is */
3031 WARN((i != 1),
3032 "HCON reports a reserved host data width!\n"
3033 "Defaulting to 32-bit access.\n");
3034 host->push_data = dw_mci_push_data32;
3035 host->pull_data = dw_mci_pull_data32;
3036 width = 32;
3037 host->data_shift = 2;
3038 }
3039
3040 /* Reset all blocks */
Shawn Lin37444152016-01-22 15:43:12 +08003041 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
3042 ret = -ENODEV;
3043 goto err_clk_ciu;
3044 }
Seungwon Jeon141a7122012-05-22 13:01:03 +09003045
3046 host->dma_ops = host->pdata->dma_ops;
3047 dw_mci_init_dma(host);
Will Newtonf95f3852011-01-02 01:11:59 -05003048
3049 /* Clear the interrupts for the host controller */
3050 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3051 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3052
3053 /* Put in max timeout */
3054 mci_writel(host, TMOUT, 0xFFFFFFFF);
3055
3056 /*
3057 * FIFO threshold settings RxMark = fifo_size / 2 - 1,
3058 * Tx Mark = fifo_size / 2 DMA Size = 8
3059 */
James Hoganb86d8252011-06-24 13:57:18 +01003060 if (!host->pdata->fifo_depth) {
3061 /*
3062 * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
3063 * have been overwritten by the bootloader, just like we're
3064 * about to do, so if you know the value for your hardware, you
3065 * should put it in the platform data.
3066 */
3067 fifo_size = mci_readl(host, FIFOTH);
Jaehoon Chung8234e862012-01-11 09:28:21 +00003068 fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
James Hoganb86d8252011-06-24 13:57:18 +01003069 } else {
3070 fifo_size = host->pdata->fifo_depth;
3071 }
3072 host->fifo_depth = fifo_size;
Seungwon Jeon52426892013-08-31 00:13:42 +09003073 host->fifoth_val =
3074 SDMMC_SET_FIFOTH(0x2, fifo_size / 2 - 1, fifo_size / 2);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003075 mci_writel(host, FIFOTH, host->fifoth_val);
Will Newtonf95f3852011-01-02 01:11:59 -05003076
3077 /* disable clock to CIU */
3078 mci_writel(host, CLKENA, 0);
3079 mci_writel(host, CLKSRC, 0);
3080
James Hogan63008762013-03-12 10:43:54 +00003081 /*
3082 * In 2.40a spec, Data offset is changed.
3083 * Need to check the version-id and set data-offset for DATA register.
3084 */
3085 host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
3086 dev_info(host->dev, "Version ID is %04x\n", host->verid);
3087
3088 if (host->verid < DW_MMC_240A)
Ben Dooks76184ac2015-03-25 11:27:52 +00003089 host->fifo_reg = host->regs + DATA_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003090 else
Ben Dooks76184ac2015-03-25 11:27:52 +00003091 host->fifo_reg = host->regs + DATA_240A_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003092
Will Newtonf95f3852011-01-02 01:11:59 -05003093 tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003094 ret = devm_request_irq(host->dev, host->irq, dw_mci_interrupt,
3095 host->irq_flags, "dw-mci", host);
Will Newtonf95f3852011-01-02 01:11:59 -05003096 if (ret)
Doug Anderson6130e7a2014-10-14 09:33:09 -07003097 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003098
Will Newtonf95f3852011-01-02 01:11:59 -05003099 if (host->pdata->num_slots)
3100 host->num_slots = host->pdata->num_slots;
3101 else
Shawn Lin8a629d22016-02-02 14:11:25 +08003102 host->num_slots = 1;
3103
3104 if (host->num_slots < 1 ||
3105 host->num_slots > SDMMC_GET_SLOT_NUM(mci_readl(host, HCON))) {
3106 dev_err(host->dev,
3107 "Platform data must supply correct num_slots.\n");
3108 ret = -ENODEV;
3109 goto err_clk_ciu;
3110 }
Will Newtonf95f3852011-01-02 01:11:59 -05003111
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303112 /*
Doug Andersonfa0c3282015-02-25 10:11:51 -08003113 * Enable interrupts for command done, data over, data empty,
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303114 * receive ready and error such as transmit, receive timeout, crc error
3115 */
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303116 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3117 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003118 DW_MCI_ERROR_FLAGS);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003119 /* Enable mci interrupt */
3120 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303121
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003122 dev_info(host->dev,
3123 "DW MMC controller at irq %d,%d bit host data width,%u deep fifo\n",
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303124 host->irq, width, fifo_size);
3125
Will Newtonf95f3852011-01-02 01:11:59 -05003126 /* We need at least one slot to succeed */
3127 for (i = 0; i < host->num_slots; i++) {
3128 ret = dw_mci_init_slot(host, i);
Thomas Abraham1c2215b2012-09-17 18:16:37 +00003129 if (ret)
3130 dev_dbg(host->dev, "slot %d init failed\n", i);
3131 else
3132 init_slots++;
3133 }
3134
3135 if (init_slots) {
3136 dev_info(host->dev, "%d slots initialized\n", init_slots);
3137 } else {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003138 dev_dbg(host->dev,
3139 "attempted to initialize %d slots, but failed on all\n",
3140 host->num_slots);
Doug Anderson6130e7a2014-10-14 09:33:09 -07003141 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003142 }
3143
Doug Andersonb793f652015-03-11 15:15:14 -07003144 /* Now that slots are all setup, we can enable card detect */
3145 dw_mci_enable_cd(host);
3146
Will Newtonf95f3852011-01-02 01:11:59 -05003147 return 0;
3148
Will Newtonf95f3852011-01-02 01:11:59 -05003149err_dmaunmap:
3150 if (host->use_dma && host->dma_ops->exit)
3151 host->dma_ops->exit(host);
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003152
3153err_clk_ciu:
Jaehoon Chung7037f3b2016-07-15 10:54:08 +09003154 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003155
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003156err_clk_biu:
Jaehoon Chung7037f3b2016-07-15 10:54:08 +09003157 clk_disable_unprepare(host->biu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003158
Will Newtonf95f3852011-01-02 01:11:59 -05003159 return ret;
3160}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303161EXPORT_SYMBOL(dw_mci_probe);
Will Newtonf95f3852011-01-02 01:11:59 -05003162
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303163void dw_mci_remove(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003164{
Will Newtonf95f3852011-01-02 01:11:59 -05003165 int i;
3166
Will Newtonf95f3852011-01-02 01:11:59 -05003167 for (i = 0; i < host->num_slots; i++) {
Thomas Abraham4a909202012-09-17 18:16:35 +00003168 dev_dbg(host->dev, "remove slot %d\n", i);
Will Newtonf95f3852011-01-02 01:11:59 -05003169 if (host->slot[i])
3170 dw_mci_cleanup_slot(host->slot[i], i);
3171 }
3172
Prabu Thangamuthu048fd7e2015-05-28 12:21:06 +00003173 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3174 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3175
Will Newtonf95f3852011-01-02 01:11:59 -05003176 /* disable clock to CIU */
3177 mci_writel(host, CLKENA, 0);
3178 mci_writel(host, CLKSRC, 0);
3179
Will Newtonf95f3852011-01-02 01:11:59 -05003180 if (host->use_dma && host->dma_ops->exit)
3181 host->dma_ops->exit(host);
3182
Jaehoon Chung7037f3b2016-07-15 10:54:08 +09003183 clk_disable_unprepare(host->ciu_clk);
3184 clk_disable_unprepare(host->biu_clk);
Will Newtonf95f3852011-01-02 01:11:59 -05003185}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303186EXPORT_SYMBOL(dw_mci_remove);
3187
3188
Will Newtonf95f3852011-01-02 01:11:59 -05003189
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003190#ifdef CONFIG_PM_SLEEP
Will Newtonf95f3852011-01-02 01:11:59 -05003191/*
3192 * TODO: we should probably disable the clock to the card in the suspend path.
3193 */
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303194int dw_mci_suspend(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003195{
Shawn Lin3fc7eae2015-09-16 14:41:23 +08003196 if (host->use_dma && host->dma_ops->exit)
3197 host->dma_ops->exit(host);
3198
Will Newtonf95f3852011-01-02 01:11:59 -05003199 return 0;
3200}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303201EXPORT_SYMBOL(dw_mci_suspend);
Will Newtonf95f3852011-01-02 01:11:59 -05003202
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303203int dw_mci_resume(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003204{
3205 int i, ret;
Will Newtonf95f3852011-01-02 01:11:59 -05003206
Sonny Rao3a33a942014-08-04 18:19:50 -07003207 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003208 ret = -ENODEV;
3209 return ret;
3210 }
3211
Jonathan Kliegman3bfe6192012-06-14 13:31:55 -04003212 if (host->use_dma && host->dma_ops->init)
Seungwon Jeon141a7122012-05-22 13:01:03 +09003213 host->dma_ops->init(host);
3214
Seungwon Jeon52426892013-08-31 00:13:42 +09003215 /*
3216 * Restore the initial value at FIFOTH register
3217 * And Invalidate the prev_blksz with zero
3218 */
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003219 mci_writel(host, FIFOTH, host->fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +09003220 host->prev_blksz = 0;
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003221
Doug Anderson2eb29442013-08-31 00:11:49 +09003222 /* Put in max timeout */
3223 mci_writel(host, TMOUT, 0xFFFFFFFF);
3224
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003225 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3226 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3227 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003228 DW_MCI_ERROR_FLAGS);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003229 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
3230
Will Newtonf95f3852011-01-02 01:11:59 -05003231 for (i = 0; i < host->num_slots; i++) {
3232 struct dw_mci_slot *slot = host->slot[i];
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003233
Will Newtonf95f3852011-01-02 01:11:59 -05003234 if (!slot)
3235 continue;
Abhilash Kesavanab269122012-11-19 10:26:21 +05303236 if (slot->mmc->pm_flags & MMC_PM_KEEP_POWER) {
3237 dw_mci_set_ios(slot->mmc, &slot->mmc->ios);
3238 dw_mci_setup_bus(slot, true);
3239 }
Will Newtonf95f3852011-01-02 01:11:59 -05003240 }
Doug Andersonfa0c3282015-02-25 10:11:51 -08003241
3242 /* Now that slots are all setup, we can enable card detect */
3243 dw_mci_enable_cd(host);
3244
Will Newtonf95f3852011-01-02 01:11:59 -05003245 return 0;
3246}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303247EXPORT_SYMBOL(dw_mci_resume);
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003248#endif /* CONFIG_PM_SLEEP */
3249
Will Newtonf95f3852011-01-02 01:11:59 -05003250static int __init dw_mci_init(void)
3251{
Sachin Kamat8e1c4e42013-04-04 11:25:11 +05303252 pr_info("Synopsys Designware Multimedia Card Interface Driver\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303253 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -05003254}
3255
3256static void __exit dw_mci_exit(void)
3257{
Will Newtonf95f3852011-01-02 01:11:59 -05003258}
3259
3260module_init(dw_mci_init);
3261module_exit(dw_mci_exit);
3262
3263MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
3264MODULE_AUTHOR("NXP Semiconductor VietNam");
3265MODULE_AUTHOR("Imagination Technologies Ltd");
3266MODULE_LICENSE("GPL v2");