blob: 5a0e2ca56fd6b8e952c920c3023123d823811bdc [file] [log] [blame]
Will Newtonf95f3852011-01-02 01:11:59 -05001/*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <linux/blkdev.h>
15#include <linux/clk.h>
16#include <linux/debugfs.h>
17#include <linux/device.h>
18#include <linux/dma-mapping.h>
19#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/ioport.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
Will Newtonf95f3852011-01-02 01:11:59 -050025#include <linux/seq_file.h>
26#include <linux/slab.h>
27#include <linux/stat.h>
28#include <linux/delay.h>
29#include <linux/irq.h>
Doug Andersonb24c8b22014-12-02 15:42:46 -080030#include <linux/mmc/card.h>
Will Newtonf95f3852011-01-02 01:11:59 -050031#include <linux/mmc/host.h>
32#include <linux/mmc/mmc.h>
Doug Anderson01730552014-08-22 19:17:51 +053033#include <linux/mmc/sd.h>
Seungwon Jeon90c21432013-08-31 00:14:05 +090034#include <linux/mmc/sdio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050035#include <linux/mmc/dw_mmc.h>
36#include <linux/bitops.h>
Jaehoon Chungc07946a2011-02-25 11:08:14 +090037#include <linux/regulator/consumer.h>
Thomas Abrahamc91eab42012-09-17 18:16:40 +000038#include <linux/of.h>
Doug Anderson55a6ceb2013-01-11 17:03:53 +000039#include <linux/of_gpio.h>
Zhangfei Gaobf626e52014-01-09 22:35:10 +080040#include <linux/mmc/slot-gpio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050041
42#include "dw_mmc.h"
43
44/* Common flag combinations */
Jaehoon Chung3f7eec62013-05-27 13:47:57 +090045#define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DRTO | SDMMC_INT_DCRC | \
Will Newtonf95f3852011-01-02 01:11:59 -050046 SDMMC_INT_HTO | SDMMC_INT_SBE | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070047 SDMMC_INT_EBE | SDMMC_INT_HLE)
Will Newtonf95f3852011-01-02 01:11:59 -050048#define DW_MCI_CMD_ERROR_FLAGS (SDMMC_INT_RTO | SDMMC_INT_RCRC | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070049 SDMMC_INT_RESP_ERR | SDMMC_INT_HLE)
Will Newtonf95f3852011-01-02 01:11:59 -050050#define DW_MCI_ERROR_FLAGS (DW_MCI_DATA_ERROR_FLAGS | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070051 DW_MCI_CMD_ERROR_FLAGS)
Will Newtonf95f3852011-01-02 01:11:59 -050052#define DW_MCI_SEND_STATUS 1
53#define DW_MCI_RECV_STATUS 2
54#define DW_MCI_DMA_THRESHOLD 16
55
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +090056#define DW_MCI_FREQ_MAX 200000000 /* unit: HZ */
57#define DW_MCI_FREQ_MIN 400000 /* unit: HZ */
58
Joonyoung Shimfc79a4d2013-04-26 15:35:22 +090059#define IDMAC_INT_CLR (SDMMC_IDMAC_INT_AI | SDMMC_IDMAC_INT_NI | \
60 SDMMC_IDMAC_INT_CES | SDMMC_IDMAC_INT_DU | \
61 SDMMC_IDMAC_INT_FBE | SDMMC_IDMAC_INT_RI | \
62 SDMMC_IDMAC_INT_TI)
63
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000064struct idmac_desc_64addr {
65 u32 des0; /* Control Descriptor */
66
67 u32 des1; /* Reserved */
68
69 u32 des2; /*Buffer sizes */
70#define IDMAC_64ADDR_SET_BUFFER1_SIZE(d, s) \
Ben Dooks6687c422015-03-25 11:27:51 +000071 ((d)->des2 = ((d)->des2 & cpu_to_le32(0x03ffe000)) | \
72 ((cpu_to_le32(s)) & cpu_to_le32(0x1fff)))
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000073
74 u32 des3; /* Reserved */
75
76 u32 des4; /* Lower 32-bits of Buffer Address Pointer 1*/
77 u32 des5; /* Upper 32-bits of Buffer Address Pointer 1*/
78
79 u32 des6; /* Lower 32-bits of Next Descriptor Address */
80 u32 des7; /* Upper 32-bits of Next Descriptor Address */
81};
82
Will Newtonf95f3852011-01-02 01:11:59 -050083struct idmac_desc {
Ben Dooks6687c422015-03-25 11:27:51 +000084 __le32 des0; /* Control Descriptor */
Will Newtonf95f3852011-01-02 01:11:59 -050085#define IDMAC_DES0_DIC BIT(1)
86#define IDMAC_DES0_LD BIT(2)
87#define IDMAC_DES0_FD BIT(3)
88#define IDMAC_DES0_CH BIT(4)
89#define IDMAC_DES0_ER BIT(5)
90#define IDMAC_DES0_CES BIT(30)
91#define IDMAC_DES0_OWN BIT(31)
92
Ben Dooks6687c422015-03-25 11:27:51 +000093 __le32 des1; /* Buffer sizes */
Will Newtonf95f3852011-01-02 01:11:59 -050094#define IDMAC_SET_BUFFER1_SIZE(d, s) \
Shashidhar Hiremath9b7bbe12011-07-29 08:49:50 -040095 ((d)->des1 = ((d)->des1 & 0x03ffe000) | ((s) & 0x1fff))
Will Newtonf95f3852011-01-02 01:11:59 -050096
Ben Dooks6687c422015-03-25 11:27:51 +000097 __le32 des2; /* buffer 1 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -050098
Ben Dooks6687c422015-03-25 11:27:51 +000099 __le32 des3; /* buffer 2 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -0500100};
Alexey Brodkin5959b322015-06-25 11:25:07 +0300101
102/* Each descriptor can transfer up to 4KB of data in chained mode */
103#define DW_MCI_DESC_DATA_LENGTH 0x1000
Will Newtonf95f3852011-01-02 01:11:59 -0500104
Sonny Rao3a33a942014-08-04 18:19:50 -0700105static bool dw_mci_reset(struct dw_mci *host);
Sonny Rao536f6b92014-10-16 09:58:05 -0700106static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset);
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800107static int dw_mci_card_busy(struct mmc_host *mmc);
Shawn Lin56f69112016-05-27 14:37:05 +0800108static int dw_mci_get_cd(struct mmc_host *mmc);
Seungwon Jeon31bff452013-08-31 00:14:23 +0900109
Will Newtonf95f3852011-01-02 01:11:59 -0500110#if defined(CONFIG_DEBUG_FS)
111static int dw_mci_req_show(struct seq_file *s, void *v)
112{
113 struct dw_mci_slot *slot = s->private;
114 struct mmc_request *mrq;
115 struct mmc_command *cmd;
116 struct mmc_command *stop;
117 struct mmc_data *data;
118
119 /* Make sure we get a consistent snapshot */
120 spin_lock_bh(&slot->host->lock);
121 mrq = slot->mrq;
122
123 if (mrq) {
124 cmd = mrq->cmd;
125 data = mrq->data;
126 stop = mrq->stop;
127
128 if (cmd)
129 seq_printf(s,
130 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
131 cmd->opcode, cmd->arg, cmd->flags,
132 cmd->resp[0], cmd->resp[1], cmd->resp[2],
133 cmd->resp[2], cmd->error);
134 if (data)
135 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
136 data->bytes_xfered, data->blocks,
137 data->blksz, data->flags, data->error);
138 if (stop)
139 seq_printf(s,
140 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
141 stop->opcode, stop->arg, stop->flags,
142 stop->resp[0], stop->resp[1], stop->resp[2],
143 stop->resp[2], stop->error);
144 }
145
146 spin_unlock_bh(&slot->host->lock);
147
148 return 0;
149}
150
151static int dw_mci_req_open(struct inode *inode, struct file *file)
152{
153 return single_open(file, dw_mci_req_show, inode->i_private);
154}
155
156static const struct file_operations dw_mci_req_fops = {
157 .owner = THIS_MODULE,
158 .open = dw_mci_req_open,
159 .read = seq_read,
160 .llseek = seq_lseek,
161 .release = single_release,
162};
163
164static int dw_mci_regs_show(struct seq_file *s, void *v)
165{
166 seq_printf(s, "STATUS:\t0x%08x\n", SDMMC_STATUS);
167 seq_printf(s, "RINTSTS:\t0x%08x\n", SDMMC_RINTSTS);
168 seq_printf(s, "CMD:\t0x%08x\n", SDMMC_CMD);
169 seq_printf(s, "CTRL:\t0x%08x\n", SDMMC_CTRL);
170 seq_printf(s, "INTMASK:\t0x%08x\n", SDMMC_INTMASK);
171 seq_printf(s, "CLKENA:\t0x%08x\n", SDMMC_CLKENA);
172
173 return 0;
174}
175
176static int dw_mci_regs_open(struct inode *inode, struct file *file)
177{
178 return single_open(file, dw_mci_regs_show, inode->i_private);
179}
180
181static const struct file_operations dw_mci_regs_fops = {
182 .owner = THIS_MODULE,
183 .open = dw_mci_regs_open,
184 .read = seq_read,
185 .llseek = seq_lseek,
186 .release = single_release,
187};
188
189static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
190{
191 struct mmc_host *mmc = slot->mmc;
192 struct dw_mci *host = slot->host;
193 struct dentry *root;
194 struct dentry *node;
195
196 root = mmc->debugfs_root;
197 if (!root)
198 return;
199
200 node = debugfs_create_file("regs", S_IRUSR, root, host,
201 &dw_mci_regs_fops);
202 if (!node)
203 goto err;
204
205 node = debugfs_create_file("req", S_IRUSR, root, slot,
206 &dw_mci_req_fops);
207 if (!node)
208 goto err;
209
210 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
211 if (!node)
212 goto err;
213
214 node = debugfs_create_x32("pending_events", S_IRUSR, root,
215 (u32 *)&host->pending_events);
216 if (!node)
217 goto err;
218
219 node = debugfs_create_x32("completed_events", S_IRUSR, root,
220 (u32 *)&host->completed_events);
221 if (!node)
222 goto err;
223
224 return;
225
226err:
227 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
228}
229#endif /* defined(CONFIG_DEBUG_FS) */
230
Doug Anderson01730552014-08-22 19:17:51 +0530231static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg);
232
Will Newtonf95f3852011-01-02 01:11:59 -0500233static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
234{
235 struct mmc_data *data;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000236 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson01730552014-08-22 19:17:51 +0530237 struct dw_mci *host = slot->host;
Will Newtonf95f3852011-01-02 01:11:59 -0500238 u32 cmdr;
Will Newtonf95f3852011-01-02 01:11:59 -0500239
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800240 cmd->error = -EINPROGRESS;
Will Newtonf95f3852011-01-02 01:11:59 -0500241 cmdr = cmd->opcode;
242
Seungwon Jeon90c21432013-08-31 00:14:05 +0900243 if (cmd->opcode == MMC_STOP_TRANSMISSION ||
244 cmd->opcode == MMC_GO_IDLE_STATE ||
245 cmd->opcode == MMC_GO_INACTIVE_STATE ||
246 (cmd->opcode == SD_IO_RW_DIRECT &&
247 ((cmd->arg >> 9) & 0x1FFFF) == SDIO_CCCR_ABORT))
Will Newtonf95f3852011-01-02 01:11:59 -0500248 cmdr |= SDMMC_CMD_STOP;
Jaehoon Chung4a1b27a2014-03-03 11:36:44 +0900249 else if (cmd->opcode != MMC_SEND_STATUS && cmd->data)
250 cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
Will Newtonf95f3852011-01-02 01:11:59 -0500251
Doug Anderson01730552014-08-22 19:17:51 +0530252 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
253 u32 clk_en_a;
254
255 /* Special bit makes CMD11 not die */
256 cmdr |= SDMMC_CMD_VOLT_SWITCH;
257
258 /* Change state to continue to handle CMD11 weirdness */
259 WARN_ON(slot->host->state != STATE_SENDING_CMD);
260 slot->host->state = STATE_SENDING_CMD11;
261
262 /*
263 * We need to disable low power mode (automatic clock stop)
264 * while doing voltage switch so we don't confuse the card,
265 * since stopping the clock is a specific part of the UHS
266 * voltage change dance.
267 *
268 * Note that low power mode (SDMMC_CLKEN_LOW_PWR) will be
269 * unconditionally turned back on in dw_mci_setup_bus() if it's
270 * ever called with a non-zero clock. That shouldn't happen
271 * until the voltage change is all done.
272 */
273 clk_en_a = mci_readl(host, CLKENA);
274 clk_en_a &= ~(SDMMC_CLKEN_LOW_PWR << slot->id);
275 mci_writel(host, CLKENA, clk_en_a);
276 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
277 SDMMC_CMD_PRV_DAT_WAIT, 0);
278 }
279
Will Newtonf95f3852011-01-02 01:11:59 -0500280 if (cmd->flags & MMC_RSP_PRESENT) {
281 /* We expect a response, so set this bit */
282 cmdr |= SDMMC_CMD_RESP_EXP;
283 if (cmd->flags & MMC_RSP_136)
284 cmdr |= SDMMC_CMD_RESP_LONG;
285 }
286
287 if (cmd->flags & MMC_RSP_CRC)
288 cmdr |= SDMMC_CMD_RESP_CRC;
289
290 data = cmd->data;
291 if (data) {
292 cmdr |= SDMMC_CMD_DAT_EXP;
Will Newtonf95f3852011-01-02 01:11:59 -0500293 if (data->flags & MMC_DATA_WRITE)
294 cmdr |= SDMMC_CMD_DAT_WR;
295 }
296
Jaehoon Chungaaaaeb72016-01-21 11:01:06 +0900297 if (!test_bit(DW_MMC_CARD_NO_USE_HOLD, &slot->flags))
298 cmdr |= SDMMC_CMD_USE_HOLD_REG;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000299
Will Newtonf95f3852011-01-02 01:11:59 -0500300 return cmdr;
301}
302
Seungwon Jeon90c21432013-08-31 00:14:05 +0900303static u32 dw_mci_prep_stop_abort(struct dw_mci *host, struct mmc_command *cmd)
304{
305 struct mmc_command *stop;
306 u32 cmdr;
307
308 if (!cmd->data)
309 return 0;
310
311 stop = &host->stop_abort;
312 cmdr = cmd->opcode;
313 memset(stop, 0, sizeof(struct mmc_command));
314
315 if (cmdr == MMC_READ_SINGLE_BLOCK ||
316 cmdr == MMC_READ_MULTIPLE_BLOCK ||
317 cmdr == MMC_WRITE_BLOCK ||
Ulf Hansson6c2c6502014-12-01 16:13:39 +0100318 cmdr == MMC_WRITE_MULTIPLE_BLOCK ||
319 cmdr == MMC_SEND_TUNING_BLOCK ||
320 cmdr == MMC_SEND_TUNING_BLOCK_HS200) {
Seungwon Jeon90c21432013-08-31 00:14:05 +0900321 stop->opcode = MMC_STOP_TRANSMISSION;
322 stop->arg = 0;
323 stop->flags = MMC_RSP_R1B | MMC_CMD_AC;
324 } else if (cmdr == SD_IO_RW_EXTENDED) {
325 stop->opcode = SD_IO_RW_DIRECT;
326 stop->arg |= (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
327 ((cmd->arg >> 28) & 0x7);
328 stop->flags = MMC_RSP_SPI_R5 | MMC_RSP_R5 | MMC_CMD_AC;
329 } else {
330 return 0;
331 }
332
333 cmdr = stop->opcode | SDMMC_CMD_STOP |
334 SDMMC_CMD_RESP_CRC | SDMMC_CMD_RESP_EXP;
335
336 return cmdr;
337}
338
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800339static void dw_mci_wait_while_busy(struct dw_mci *host, u32 cmd_flags)
340{
341 unsigned long timeout = jiffies + msecs_to_jiffies(500);
342
343 /*
344 * Databook says that before issuing a new data transfer command
345 * we need to check to see if the card is busy. Data transfer commands
346 * all have SDMMC_CMD_PRV_DAT_WAIT set, so we'll key off that.
347 *
348 * ...also allow sending for SDMMC_CMD_VOLT_SWITCH where busy is
349 * expected.
350 */
351 if ((cmd_flags & SDMMC_CMD_PRV_DAT_WAIT) &&
352 !(cmd_flags & SDMMC_CMD_VOLT_SWITCH)) {
353 while (mci_readl(host, STATUS) & SDMMC_STATUS_BUSY) {
354 if (time_after(jiffies, timeout)) {
355 /* Command will fail; we'll pass error then */
356 dev_err(host->dev, "Busy; trying anyway\n");
357 break;
358 }
359 udelay(10);
360 }
361 }
362}
363
Will Newtonf95f3852011-01-02 01:11:59 -0500364static void dw_mci_start_command(struct dw_mci *host,
365 struct mmc_command *cmd, u32 cmd_flags)
366{
367 host->cmd = cmd;
Thomas Abraham4a909202012-09-17 18:16:35 +0000368 dev_vdbg(host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -0500369 "start command: ARGR=0x%08x CMDR=0x%08x\n",
370 cmd->arg, cmd_flags);
371
372 mci_writel(host, CMDARG, cmd->arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800373 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800374 dw_mci_wait_while_busy(host, cmd_flags);
Will Newtonf95f3852011-01-02 01:11:59 -0500375
376 mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
377}
378
Seungwon Jeon90c21432013-08-31 00:14:05 +0900379static inline void send_stop_abort(struct dw_mci *host, struct mmc_data *data)
Will Newtonf95f3852011-01-02 01:11:59 -0500380{
Seungwon Jeon90c21432013-08-31 00:14:05 +0900381 struct mmc_command *stop = data->stop ? data->stop : &host->stop_abort;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800382
Seungwon Jeon90c21432013-08-31 00:14:05 +0900383 dw_mci_start_command(host, stop, host->stop_cmdr);
Will Newtonf95f3852011-01-02 01:11:59 -0500384}
385
386/* DMA interface functions */
387static void dw_mci_stop_dma(struct dw_mci *host)
388{
James Hogan03e8cb52011-06-29 09:28:43 +0100389 if (host->using_dma) {
Will Newtonf95f3852011-01-02 01:11:59 -0500390 host->dma_ops->stop(host);
391 host->dma_ops->cleanup(host);
Will Newtonf95f3852011-01-02 01:11:59 -0500392 }
Seungwon Jeonaa50f252013-08-31 00:14:38 +0900393
394 /* Data transfer was stopped by the interrupt handler */
395 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -0500396}
397
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900398static int dw_mci_get_dma_dir(struct mmc_data *data)
399{
400 if (data->flags & MMC_DATA_WRITE)
401 return DMA_TO_DEVICE;
402 else
403 return DMA_FROM_DEVICE;
404}
405
Will Newtonf95f3852011-01-02 01:11:59 -0500406static void dw_mci_dma_cleanup(struct dw_mci *host)
407{
408 struct mmc_data *data = host->data;
409
410 if (data)
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900411 if (!data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000412 dma_unmap_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900413 data->sg,
414 data->sg_len,
415 dw_mci_get_dma_dir(data));
Will Newtonf95f3852011-01-02 01:11:59 -0500416}
417
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900418static void dw_mci_idmac_reset(struct dw_mci *host)
419{
420 u32 bmod = mci_readl(host, BMOD);
421 /* Software reset of DMA */
422 bmod |= SDMMC_IDMAC_SWRESET;
423 mci_writel(host, BMOD, bmod);
424}
425
Will Newtonf95f3852011-01-02 01:11:59 -0500426static void dw_mci_idmac_stop_dma(struct dw_mci *host)
427{
428 u32 temp;
429
430 /* Disable and reset the IDMAC interface */
431 temp = mci_readl(host, CTRL);
432 temp &= ~SDMMC_CTRL_USE_IDMAC;
433 temp |= SDMMC_CTRL_DMA_RESET;
434 mci_writel(host, CTRL, temp);
435
436 /* Stop the IDMAC running */
437 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900438 temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900439 temp |= SDMMC_IDMAC_SWRESET;
Will Newtonf95f3852011-01-02 01:11:59 -0500440 mci_writel(host, BMOD, temp);
441}
442
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800443static void dw_mci_dmac_complete_dma(void *arg)
Will Newtonf95f3852011-01-02 01:11:59 -0500444{
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800445 struct dw_mci *host = arg;
Will Newtonf95f3852011-01-02 01:11:59 -0500446 struct mmc_data *data = host->data;
447
Thomas Abraham4a909202012-09-17 18:16:35 +0000448 dev_vdbg(host->dev, "DMA complete\n");
Will Newtonf95f3852011-01-02 01:11:59 -0500449
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800450 if ((host->use_dma == TRANS_MODE_EDMAC) &&
451 data && (data->flags & MMC_DATA_READ))
452 /* Invalidate cache after read */
453 dma_sync_sg_for_cpu(mmc_dev(host->cur_slot->mmc),
454 data->sg,
455 data->sg_len,
456 DMA_FROM_DEVICE);
457
Will Newtonf95f3852011-01-02 01:11:59 -0500458 host->dma_ops->cleanup(host);
459
460 /*
461 * If the card was removed, data will be NULL. No point in trying to
462 * send the stop command or waiting for NBUSY in this case.
463 */
464 if (data) {
465 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
466 tasklet_schedule(&host->tasklet);
467 }
468}
469
470static void dw_mci_translate_sglist(struct dw_mci *host, struct mmc_data *data,
471 unsigned int sg_len)
472{
Alexey Brodkin5959b322015-06-25 11:25:07 +0300473 unsigned int desc_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500474 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800475
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000476 if (host->dma_64bit_address == 1) {
Alexey Brodkin5959b322015-06-25 11:25:07 +0300477 struct idmac_desc_64addr *desc_first, *desc_last, *desc;
Will Newtonf95f3852011-01-02 01:11:59 -0500478
Alexey Brodkin5959b322015-06-25 11:25:07 +0300479 desc_first = desc_last = desc = host->sg_cpu;
480
481 for (i = 0; i < sg_len; i++) {
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000482 unsigned int length = sg_dma_len(&data->sg[i]);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800483
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000484 u64 mem_addr = sg_dma_address(&data->sg[i]);
Will Newtonf95f3852011-01-02 01:11:59 -0500485
Alexey Brodkin5959b322015-06-25 11:25:07 +0300486 for ( ; length ; desc++) {
487 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
488 length : DW_MCI_DESC_DATA_LENGTH;
Will Newtonf95f3852011-01-02 01:11:59 -0500489
Alexey Brodkin5959b322015-06-25 11:25:07 +0300490 length -= desc_len;
491
492 /*
493 * Set the OWN bit and disable interrupts
494 * for this descriptor
495 */
496 desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC |
497 IDMAC_DES0_CH;
498
499 /* Buffer length */
500 IDMAC_64ADDR_SET_BUFFER1_SIZE(desc, desc_len);
501
502 /* Physical address to DMA to/from */
503 desc->des4 = mem_addr & 0xffffffff;
504 desc->des5 = mem_addr >> 32;
505
506 /* Update physical address for the next desc */
507 mem_addr += desc_len;
508
509 /* Save pointer to the last descriptor */
510 desc_last = desc;
511 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000512 }
Will Newtonf95f3852011-01-02 01:11:59 -0500513
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000514 /* Set first descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300515 desc_first->des0 |= IDMAC_DES0_FD;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000516
517 /* Set last descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300518 desc_last->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
519 desc_last->des0 |= IDMAC_DES0_LD;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000520
521 } else {
Alexey Brodkin5959b322015-06-25 11:25:07 +0300522 struct idmac_desc *desc_first, *desc_last, *desc;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000523
Alexey Brodkin5959b322015-06-25 11:25:07 +0300524 desc_first = desc_last = desc = host->sg_cpu;
525
526 for (i = 0; i < sg_len; i++) {
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000527 unsigned int length = sg_dma_len(&data->sg[i]);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800528
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000529 u32 mem_addr = sg_dma_address(&data->sg[i]);
530
Alexey Brodkin5959b322015-06-25 11:25:07 +0300531 for ( ; length ; desc++) {
532 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
533 length : DW_MCI_DESC_DATA_LENGTH;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000534
Alexey Brodkin5959b322015-06-25 11:25:07 +0300535 length -= desc_len;
536
537 /*
538 * Set the OWN bit and disable interrupts
539 * for this descriptor
540 */
541 desc->des0 = cpu_to_le32(IDMAC_DES0_OWN |
542 IDMAC_DES0_DIC |
543 IDMAC_DES0_CH);
544
545 /* Buffer length */
546 IDMAC_SET_BUFFER1_SIZE(desc, desc_len);
547
548 /* Physical address to DMA to/from */
549 desc->des2 = cpu_to_le32(mem_addr);
550
551 /* Update physical address for the next desc */
552 mem_addr += desc_len;
553
554 /* Save pointer to the last descriptor */
555 desc_last = desc;
556 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000557 }
558
559 /* Set first descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300560 desc_first->des0 |= cpu_to_le32(IDMAC_DES0_FD);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000561
562 /* Set last descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300563 desc_last->des0 &= cpu_to_le32(~(IDMAC_DES0_CH |
564 IDMAC_DES0_DIC));
565 desc_last->des0 |= cpu_to_le32(IDMAC_DES0_LD);
Will Newtonf95f3852011-01-02 01:11:59 -0500566 }
567
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800568 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -0500569}
570
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800571static int dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
Will Newtonf95f3852011-01-02 01:11:59 -0500572{
573 u32 temp;
574
575 dw_mci_translate_sglist(host, host->data, sg_len);
576
Sonny Rao536f6b92014-10-16 09:58:05 -0700577 /* Make sure to reset DMA in case we did PIO before this */
578 dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET);
579 dw_mci_idmac_reset(host);
580
Will Newtonf95f3852011-01-02 01:11:59 -0500581 /* Select IDMAC interface */
582 temp = mci_readl(host, CTRL);
583 temp |= SDMMC_CTRL_USE_IDMAC;
584 mci_writel(host, CTRL, temp);
585
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800586 /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -0500587 wmb();
588
589 /* Enable the IDMAC */
590 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900591 temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
Will Newtonf95f3852011-01-02 01:11:59 -0500592 mci_writel(host, BMOD, temp);
593
594 /* Start it running */
595 mci_writel(host, PLDMND, 1);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800596
597 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -0500598}
599
600static int dw_mci_idmac_init(struct dw_mci *host)
601{
Seungwon Jeon897b69e2012-09-19 13:58:31 +0800602 int i;
Will Newtonf95f3852011-01-02 01:11:59 -0500603
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000604 if (host->dma_64bit_address == 1) {
605 struct idmac_desc_64addr *p;
606 /* Number of descriptors in the ring buffer */
607 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc_64addr);
Will Newtonf95f3852011-01-02 01:11:59 -0500608
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000609 /* Forward link the descriptor list */
610 for (i = 0, p = host->sg_cpu; i < host->ring_size - 1;
611 i++, p++) {
612 p->des6 = (host->sg_dma +
613 (sizeof(struct idmac_desc_64addr) *
614 (i + 1))) & 0xffffffff;
Will Newtonf95f3852011-01-02 01:11:59 -0500615
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000616 p->des7 = (u64)(host->sg_dma +
617 (sizeof(struct idmac_desc_64addr) *
618 (i + 1))) >> 32;
619 /* Initialize reserved and buffer size fields to "0" */
620 p->des1 = 0;
621 p->des2 = 0;
622 p->des3 = 0;
623 }
624
625 /* Set the last descriptor as the end-of-ring descriptor */
626 p->des6 = host->sg_dma & 0xffffffff;
627 p->des7 = (u64)host->sg_dma >> 32;
628 p->des0 = IDMAC_DES0_ER;
629
630 } else {
631 struct idmac_desc *p;
632 /* Number of descriptors in the ring buffer */
633 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc);
634
635 /* Forward link the descriptor list */
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800636 for (i = 0, p = host->sg_cpu;
637 i < host->ring_size - 1;
638 i++, p++) {
Ben Dooks6687c422015-03-25 11:27:51 +0000639 p->des3 = cpu_to_le32(host->sg_dma +
640 (sizeof(struct idmac_desc) * (i + 1)));
Zhangfei Gao4b244722015-04-30 22:16:28 +0800641 p->des1 = 0;
642 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000643
644 /* Set the last descriptor as the end-of-ring descriptor */
Ben Dooks6687c422015-03-25 11:27:51 +0000645 p->des3 = cpu_to_le32(host->sg_dma);
646 p->des0 = cpu_to_le32(IDMAC_DES0_ER);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000647 }
Will Newtonf95f3852011-01-02 01:11:59 -0500648
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900649 dw_mci_idmac_reset(host);
Seungwon Jeon141a7122012-05-22 13:01:03 +0900650
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000651 if (host->dma_64bit_address == 1) {
652 /* Mask out interrupts - get Tx & Rx complete only */
653 mci_writel(host, IDSTS64, IDMAC_INT_CLR);
654 mci_writel(host, IDINTEN64, SDMMC_IDMAC_INT_NI |
655 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
Will Newtonf95f3852011-01-02 01:11:59 -0500656
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000657 /* Set the descriptor base address */
658 mci_writel(host, DBADDRL, host->sg_dma & 0xffffffff);
659 mci_writel(host, DBADDRU, (u64)host->sg_dma >> 32);
660
661 } else {
662 /* Mask out interrupts - get Tx & Rx complete only */
663 mci_writel(host, IDSTS, IDMAC_INT_CLR);
664 mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI |
665 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
666
667 /* Set the descriptor base address */
668 mci_writel(host, DBADDR, host->sg_dma);
669 }
670
Will Newtonf95f3852011-01-02 01:11:59 -0500671 return 0;
672}
673
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100674static const struct dw_mci_dma_ops dw_mci_idmac_ops = {
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900675 .init = dw_mci_idmac_init,
676 .start = dw_mci_idmac_start_dma,
677 .stop = dw_mci_idmac_stop_dma,
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800678 .complete = dw_mci_dmac_complete_dma,
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900679 .cleanup = dw_mci_dma_cleanup,
680};
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800681
682static void dw_mci_edmac_stop_dma(struct dw_mci *host)
683{
Shawn Linab925a32016-03-09 10:34:46 +0800684 dmaengine_terminate_async(host->dms->ch);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800685}
686
687static int dw_mci_edmac_start_dma(struct dw_mci *host,
688 unsigned int sg_len)
689{
690 struct dma_slave_config cfg;
691 struct dma_async_tx_descriptor *desc = NULL;
692 struct scatterlist *sgl = host->data->sg;
693 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
694 u32 sg_elems = host->data->sg_len;
695 u32 fifoth_val;
696 u32 fifo_offset = host->fifo_reg - host->regs;
697 int ret = 0;
698
699 /* Set external dma config: burst size, burst width */
Arnd Bergmann260b3162015-11-12 15:14:23 +0100700 cfg.dst_addr = host->phy_regs + fifo_offset;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800701 cfg.src_addr = cfg.dst_addr;
702 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
703 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
704
705 /* Match burst msize with external dma config */
706 fifoth_val = mci_readl(host, FIFOTH);
707 cfg.dst_maxburst = mszs[(fifoth_val >> 28) & 0x7];
708 cfg.src_maxburst = cfg.dst_maxburst;
709
710 if (host->data->flags & MMC_DATA_WRITE)
711 cfg.direction = DMA_MEM_TO_DEV;
712 else
713 cfg.direction = DMA_DEV_TO_MEM;
714
715 ret = dmaengine_slave_config(host->dms->ch, &cfg);
716 if (ret) {
717 dev_err(host->dev, "Failed to config edmac.\n");
718 return -EBUSY;
719 }
720
721 desc = dmaengine_prep_slave_sg(host->dms->ch, sgl,
722 sg_len, cfg.direction,
723 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
724 if (!desc) {
725 dev_err(host->dev, "Can't prepare slave sg.\n");
726 return -EBUSY;
727 }
728
729 /* Set dw_mci_dmac_complete_dma as callback */
730 desc->callback = dw_mci_dmac_complete_dma;
731 desc->callback_param = (void *)host;
732 dmaengine_submit(desc);
733
734 /* Flush cache before write */
735 if (host->data->flags & MMC_DATA_WRITE)
736 dma_sync_sg_for_device(mmc_dev(host->cur_slot->mmc), sgl,
737 sg_elems, DMA_TO_DEVICE);
738
739 dma_async_issue_pending(host->dms->ch);
740
741 return 0;
742}
743
744static int dw_mci_edmac_init(struct dw_mci *host)
745{
746 /* Request external dma channel */
747 host->dms = kzalloc(sizeof(struct dw_mci_dma_slave), GFP_KERNEL);
748 if (!host->dms)
749 return -ENOMEM;
750
751 host->dms->ch = dma_request_slave_channel(host->dev, "rx-tx");
752 if (!host->dms->ch) {
Dan Carpenter4539d362015-10-22 22:53:46 +0300753 dev_err(host->dev, "Failed to get external DMA channel.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800754 kfree(host->dms);
755 host->dms = NULL;
756 return -ENXIO;
757 }
758
759 return 0;
760}
761
762static void dw_mci_edmac_exit(struct dw_mci *host)
763{
764 if (host->dms) {
765 if (host->dms->ch) {
766 dma_release_channel(host->dms->ch);
767 host->dms->ch = NULL;
768 }
769 kfree(host->dms);
770 host->dms = NULL;
771 }
772}
773
774static const struct dw_mci_dma_ops dw_mci_edmac_ops = {
775 .init = dw_mci_edmac_init,
776 .exit = dw_mci_edmac_exit,
777 .start = dw_mci_edmac_start_dma,
778 .stop = dw_mci_edmac_stop_dma,
779 .complete = dw_mci_dmac_complete_dma,
780 .cleanup = dw_mci_dma_cleanup,
781};
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900782
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900783static int dw_mci_pre_dma_transfer(struct dw_mci *host,
784 struct mmc_data *data,
785 bool next)
Will Newtonf95f3852011-01-02 01:11:59 -0500786{
787 struct scatterlist *sg;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900788 unsigned int i, sg_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500789
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900790 if (!next && data->host_cookie)
791 return data->host_cookie;
Will Newtonf95f3852011-01-02 01:11:59 -0500792
793 /*
794 * We don't do DMA on "complex" transfers, i.e. with
795 * non-word-aligned buffers or lengths. Also, we don't bother
796 * with all the DMA setup overhead for short transfers.
797 */
798 if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
799 return -EINVAL;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900800
Will Newtonf95f3852011-01-02 01:11:59 -0500801 if (data->blksz & 3)
802 return -EINVAL;
803
804 for_each_sg(data->sg, sg, data->sg_len, i) {
805 if (sg->offset & 3 || sg->length & 3)
806 return -EINVAL;
807 }
808
Thomas Abraham4a909202012-09-17 18:16:35 +0000809 sg_len = dma_map_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900810 data->sg,
811 data->sg_len,
812 dw_mci_get_dma_dir(data));
813 if (sg_len == 0)
814 return -EINVAL;
815
816 if (next)
817 data->host_cookie = sg_len;
818
819 return sg_len;
820}
821
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900822static void dw_mci_pre_req(struct mmc_host *mmc,
823 struct mmc_request *mrq,
824 bool is_first_req)
825{
826 struct dw_mci_slot *slot = mmc_priv(mmc);
827 struct mmc_data *data = mrq->data;
828
829 if (!slot->host->use_dma || !data)
830 return;
831
832 if (data->host_cookie) {
833 data->host_cookie = 0;
834 return;
835 }
836
837 if (dw_mci_pre_dma_transfer(slot->host, mrq->data, 1) < 0)
838 data->host_cookie = 0;
839}
840
841static void dw_mci_post_req(struct mmc_host *mmc,
842 struct mmc_request *mrq,
843 int err)
844{
845 struct dw_mci_slot *slot = mmc_priv(mmc);
846 struct mmc_data *data = mrq->data;
847
848 if (!slot->host->use_dma || !data)
849 return;
850
851 if (data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000852 dma_unmap_sg(slot->host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900853 data->sg,
854 data->sg_len,
855 dw_mci_get_dma_dir(data));
856 data->host_cookie = 0;
857}
858
Seungwon Jeon52426892013-08-31 00:13:42 +0900859static void dw_mci_adjust_fifoth(struct dw_mci *host, struct mmc_data *data)
860{
Seungwon Jeon52426892013-08-31 00:13:42 +0900861 unsigned int blksz = data->blksz;
862 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
863 u32 fifo_width = 1 << host->data_shift;
864 u32 blksz_depth = blksz / fifo_width, fifoth_val;
865 u32 msize = 0, rx_wmark = 1, tx_wmark, tx_wmark_invers;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800866 int idx = ARRAY_SIZE(mszs) - 1;
Seungwon Jeon52426892013-08-31 00:13:42 +0900867
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800868 /* pio should ship this scenario */
869 if (!host->use_dma)
870 return;
871
Seungwon Jeon52426892013-08-31 00:13:42 +0900872 tx_wmark = (host->fifo_depth) / 2;
873 tx_wmark_invers = host->fifo_depth - tx_wmark;
874
875 /*
876 * MSIZE is '1',
877 * if blksz is not a multiple of the FIFO width
878 */
879 if (blksz % fifo_width) {
880 msize = 0;
881 rx_wmark = 1;
882 goto done;
883 }
884
885 do {
886 if (!((blksz_depth % mszs[idx]) ||
887 (tx_wmark_invers % mszs[idx]))) {
888 msize = idx;
889 rx_wmark = mszs[idx] - 1;
890 break;
891 }
892 } while (--idx > 0);
893 /*
894 * If idx is '0', it won't be tried
895 * Thus, initial values are uesed
896 */
897done:
898 fifoth_val = SDMMC_SET_FIFOTH(msize, rx_wmark, tx_wmark);
899 mci_writel(host, FIFOTH, fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +0900900}
901
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900902static void dw_mci_ctrl_rd_thld(struct dw_mci *host, struct mmc_data *data)
903{
904 unsigned int blksz = data->blksz;
905 u32 blksz_depth, fifo_depth;
906 u16 thld_size;
907
908 WARN_ON(!(data->flags & MMC_DATA_READ));
909
James Hogan66dfd102014-11-17 17:49:05 +0000910 /*
911 * CDTHRCTL doesn't exist prior to 240A (in fact that register offset is
912 * in the FIFO region, so we really shouldn't access it).
913 */
914 if (host->verid < DW_MMC_240A)
915 return;
916
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900917 if (host->timing != MMC_TIMING_MMC_HS200 &&
Jaehoon Chung488b8d62015-03-05 19:45:21 +0900918 host->timing != MMC_TIMING_MMC_HS400 &&
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900919 host->timing != MMC_TIMING_UHS_SDR104)
920 goto disable;
921
922 blksz_depth = blksz / (1 << host->data_shift);
923 fifo_depth = host->fifo_depth;
924
925 if (blksz_depth > fifo_depth)
926 goto disable;
927
928 /*
929 * If (blksz_depth) >= (fifo_depth >> 1), should be 'thld_size <= blksz'
930 * If (blksz_depth) < (fifo_depth >> 1), should be thld_size = blksz
931 * Currently just choose blksz.
932 */
933 thld_size = blksz;
934 mci_writel(host, CDTHRCTL, SDMMC_SET_RD_THLD(thld_size, 1));
935 return;
936
937disable:
938 mci_writel(host, CDTHRCTL, SDMMC_SET_RD_THLD(0, 0));
939}
940
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900941static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
942{
Doug Andersonf8c58c12014-12-02 15:42:47 -0800943 unsigned long irqflags;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900944 int sg_len;
945 u32 temp;
946
947 host->using_dma = 0;
948
949 /* If we don't have a channel, we can't do DMA */
950 if (!host->use_dma)
951 return -ENODEV;
952
953 sg_len = dw_mci_pre_dma_transfer(host, data, 0);
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900954 if (sg_len < 0) {
955 host->dma_ops->stop(host);
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900956 return sg_len;
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900957 }
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900958
James Hogan03e8cb52011-06-29 09:28:43 +0100959 host->using_dma = 1;
960
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800961 if (host->use_dma == TRANS_MODE_IDMAC)
962 dev_vdbg(host->dev,
963 "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
964 (unsigned long)host->sg_cpu,
965 (unsigned long)host->sg_dma,
966 sg_len);
Will Newtonf95f3852011-01-02 01:11:59 -0500967
Seungwon Jeon52426892013-08-31 00:13:42 +0900968 /*
969 * Decide the MSIZE and RX/TX Watermark.
970 * If current block size is same with previous size,
971 * no need to update fifoth.
972 */
973 if (host->prev_blksz != data->blksz)
974 dw_mci_adjust_fifoth(host, data);
975
Will Newtonf95f3852011-01-02 01:11:59 -0500976 /* Enable the DMA interface */
977 temp = mci_readl(host, CTRL);
978 temp |= SDMMC_CTRL_DMA_ENABLE;
979 mci_writel(host, CTRL, temp);
980
981 /* Disable RX/TX IRQs, let DMA handle it */
Doug Andersonf8c58c12014-12-02 15:42:47 -0800982 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -0500983 temp = mci_readl(host, INTMASK);
984 temp &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
985 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -0800986 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -0500987
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800988 if (host->dma_ops->start(host, sg_len)) {
989 /* We can't do DMA */
990 dev_err(host->dev, "%s: failed to start DMA.\n", __func__);
991 return -ENODEV;
992 }
Will Newtonf95f3852011-01-02 01:11:59 -0500993
994 return 0;
995}
996
997static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
998{
Doug Andersonf8c58c12014-12-02 15:42:47 -0800999 unsigned long irqflags;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001000 int flags = SG_MITER_ATOMIC;
Will Newtonf95f3852011-01-02 01:11:59 -05001001 u32 temp;
1002
1003 data->error = -EINPROGRESS;
1004
1005 WARN_ON(host->data);
1006 host->sg = NULL;
1007 host->data = data;
1008
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001009 if (data->flags & MMC_DATA_READ) {
James Hogan55c5efbc2011-06-29 09:29:58 +01001010 host->dir_status = DW_MCI_RECV_STATUS;
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001011 dw_mci_ctrl_rd_thld(host, data);
1012 } else {
James Hogan55c5efbc2011-06-29 09:29:58 +01001013 host->dir_status = DW_MCI_SEND_STATUS;
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001014 }
James Hogan55c5efbc2011-06-29 09:29:58 +01001015
Will Newtonf95f3852011-01-02 01:11:59 -05001016 if (dw_mci_submit_data_dma(host, data)) {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001017 if (host->data->flags & MMC_DATA_READ)
1018 flags |= SG_MITER_TO_SG;
1019 else
1020 flags |= SG_MITER_FROM_SG;
1021
1022 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001023 host->sg = data->sg;
James Hogan34b664a2011-06-24 13:57:56 +01001024 host->part_buf_start = 0;
1025 host->part_buf_count = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001026
James Hoganb40af3a2011-06-24 13:54:06 +01001027 mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001028
1029 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001030 temp = mci_readl(host, INTMASK);
1031 temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
1032 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001033 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001034
1035 temp = mci_readl(host, CTRL);
1036 temp &= ~SDMMC_CTRL_DMA_ENABLE;
1037 mci_writel(host, CTRL, temp);
Seungwon Jeon52426892013-08-31 00:13:42 +09001038
1039 /*
1040 * Use the initial fifoth_val for PIO mode.
1041 * If next issued data may be transfered by DMA mode,
1042 * prev_blksz should be invalidated.
1043 */
1044 mci_writel(host, FIFOTH, host->fifoth_val);
1045 host->prev_blksz = 0;
1046 } else {
1047 /*
1048 * Keep the current block size.
1049 * It will be used to decide whether to update
1050 * fifoth register next time.
1051 */
1052 host->prev_blksz = data->blksz;
Will Newtonf95f3852011-01-02 01:11:59 -05001053 }
1054}
1055
1056static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
1057{
1058 struct dw_mci *host = slot->host;
1059 unsigned long timeout = jiffies + msecs_to_jiffies(500);
1060 unsigned int cmd_status = 0;
1061
1062 mci_writel(host, CMDARG, arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001063 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -08001064 dw_mci_wait_while_busy(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001065 mci_writel(host, CMD, SDMMC_CMD_START | cmd);
1066
1067 while (time_before(jiffies, timeout)) {
1068 cmd_status = mci_readl(host, CMD);
1069 if (!(cmd_status & SDMMC_CMD_START))
1070 return;
1071 }
1072 dev_err(&slot->mmc->class_dev,
1073 "Timeout sending command (cmd %#x arg %#x status %#x)\n",
1074 cmd, arg, cmd_status);
1075}
1076
Abhilash Kesavanab269122012-11-19 10:26:21 +05301077static void dw_mci_setup_bus(struct dw_mci_slot *slot, bool force_clkinit)
Will Newtonf95f3852011-01-02 01:11:59 -05001078{
1079 struct dw_mci *host = slot->host;
Doug Andersonfdf492a2013-08-31 00:11:43 +09001080 unsigned int clock = slot->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001081 u32 div;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001082 u32 clk_en_a;
Doug Anderson01730552014-08-22 19:17:51 +05301083 u32 sdmmc_cmd_bits = SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT;
1084
1085 /* We must continue to set bit 28 in CMD until the change is complete */
1086 if (host->state == STATE_WAITING_CMD11_DONE)
1087 sdmmc_cmd_bits |= SDMMC_CMD_VOLT_SWITCH;
Will Newtonf95f3852011-01-02 01:11:59 -05001088
Doug Andersonfdf492a2013-08-31 00:11:43 +09001089 if (!clock) {
1090 mci_writel(host, CLKENA, 0);
Doug Anderson01730552014-08-22 19:17:51 +05301091 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Doug Andersonfdf492a2013-08-31 00:11:43 +09001092 } else if (clock != host->current_speed || force_clkinit) {
1093 div = host->bus_hz / clock;
1094 if (host->bus_hz % clock && host->bus_hz > clock)
Will Newtonf95f3852011-01-02 01:11:59 -05001095 /*
1096 * move the + 1 after the divide to prevent
1097 * over-clocking the card.
1098 */
Seungwon Jeone4199902012-05-22 13:01:21 +09001099 div += 1;
1100
Doug Andersonfdf492a2013-08-31 00:11:43 +09001101 div = (host->bus_hz != clock) ? DIV_ROUND_UP(div, 2) : 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001102
Doug Andersonfdf492a2013-08-31 00:11:43 +09001103 if ((clock << div) != slot->__clk_old || force_clkinit)
1104 dev_info(&slot->mmc->class_dev,
1105 "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ div = %d)\n",
1106 slot->id, host->bus_hz, clock,
1107 div ? ((host->bus_hz / div) >> 1) :
1108 host->bus_hz, div);
Will Newtonf95f3852011-01-02 01:11:59 -05001109
1110 /* disable clock */
1111 mci_writel(host, CLKENA, 0);
1112 mci_writel(host, CLKSRC, 0);
1113
1114 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301115 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001116
1117 /* set clock to desired speed */
1118 mci_writel(host, CLKDIV, div);
1119
1120 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301121 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001122
Doug Anderson9623b5b2012-07-25 08:33:17 -07001123 /* enable clock; only low power if no SDIO */
1124 clk_en_a = SDMMC_CLKEN_ENABLE << slot->id;
Doug Andersonb24c8b22014-12-02 15:42:46 -08001125 if (!test_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags))
Doug Anderson9623b5b2012-07-25 08:33:17 -07001126 clk_en_a |= SDMMC_CLKEN_LOW_PWR << slot->id;
1127 mci_writel(host, CLKENA, clk_en_a);
Will Newtonf95f3852011-01-02 01:11:59 -05001128
1129 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301130 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001131
Doug Andersonfdf492a2013-08-31 00:11:43 +09001132 /* keep the clock with reflecting clock dividor */
1133 slot->__clk_old = clock << div;
Will Newtonf95f3852011-01-02 01:11:59 -05001134 }
1135
Doug Andersonfdf492a2013-08-31 00:11:43 +09001136 host->current_speed = clock;
1137
Will Newtonf95f3852011-01-02 01:11:59 -05001138 /* Set the current slot bus width */
Seungwon Jeon1d56c452011-06-20 17:23:53 +09001139 mci_writel(host, CTYPE, (slot->ctype << slot->id));
Will Newtonf95f3852011-01-02 01:11:59 -05001140}
1141
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001142static void __dw_mci_start_request(struct dw_mci *host,
1143 struct dw_mci_slot *slot,
1144 struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001145{
1146 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001147 struct mmc_data *data;
1148 u32 cmdflags;
1149
1150 mrq = slot->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001151
Will Newtonf95f3852011-01-02 01:11:59 -05001152 host->cur_slot = slot;
1153 host->mrq = mrq;
1154
1155 host->pending_events = 0;
1156 host->completed_events = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001157 host->cmd_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001158 host->data_status = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001159 host->dir_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001160
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001161 data = cmd->data;
Will Newtonf95f3852011-01-02 01:11:59 -05001162 if (data) {
Jaehoon Chungf16afa82014-03-03 11:36:45 +09001163 mci_writel(host, TMOUT, 0xFFFFFFFF);
Will Newtonf95f3852011-01-02 01:11:59 -05001164 mci_writel(host, BYTCNT, data->blksz*data->blocks);
1165 mci_writel(host, BLKSIZ, data->blksz);
1166 }
1167
Will Newtonf95f3852011-01-02 01:11:59 -05001168 cmdflags = dw_mci_prepare_command(slot->mmc, cmd);
1169
1170 /* this is the first command, send the initialization clock */
1171 if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
1172 cmdflags |= SDMMC_CMD_INIT;
1173
1174 if (data) {
1175 dw_mci_submit_data(host, data);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001176 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05001177 }
1178
1179 dw_mci_start_command(host, cmd, cmdflags);
1180
Doug Anderson5c935162015-03-09 16:18:21 -07001181 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
Doug Anderson49ba0302015-04-03 11:13:07 -07001182 unsigned long irqflags;
1183
Doug Anderson5c935162015-03-09 16:18:21 -07001184 /*
Doug Anderson8886a6f2015-04-03 11:13:05 -07001185 * Databook says to fail after 2ms w/ no response, but evidence
1186 * shows that sometimes the cmd11 interrupt takes over 130ms.
1187 * We'll set to 500ms, plus an extra jiffy just in case jiffies
1188 * is just about to roll over.
Doug Anderson49ba0302015-04-03 11:13:07 -07001189 *
1190 * We do this whole thing under spinlock and only if the
1191 * command hasn't already completed (indicating the the irq
1192 * already ran so we don't want the timeout).
Doug Anderson5c935162015-03-09 16:18:21 -07001193 */
Doug Anderson49ba0302015-04-03 11:13:07 -07001194 spin_lock_irqsave(&host->irq_lock, irqflags);
1195 if (!test_bit(EVENT_CMD_COMPLETE, &host->pending_events))
1196 mod_timer(&host->cmd11_timer,
1197 jiffies + msecs_to_jiffies(500) + 1);
1198 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Doug Anderson5c935162015-03-09 16:18:21 -07001199 }
1200
Will Newtonf95f3852011-01-02 01:11:59 -05001201 if (mrq->stop)
1202 host->stop_cmdr = dw_mci_prepare_command(slot->mmc, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001203 else
1204 host->stop_cmdr = dw_mci_prep_stop_abort(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001205}
1206
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001207static void dw_mci_start_request(struct dw_mci *host,
1208 struct dw_mci_slot *slot)
1209{
1210 struct mmc_request *mrq = slot->mrq;
1211 struct mmc_command *cmd;
1212
1213 cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
1214 __dw_mci_start_request(host, slot, cmd);
1215}
1216
James Hogan7456caa2011-06-24 13:55:10 +01001217/* must be called with host->lock held */
Will Newtonf95f3852011-01-02 01:11:59 -05001218static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
1219 struct mmc_request *mrq)
1220{
1221 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1222 host->state);
1223
Will Newtonf95f3852011-01-02 01:11:59 -05001224 slot->mrq = mrq;
1225
Doug Anderson01730552014-08-22 19:17:51 +05301226 if (host->state == STATE_WAITING_CMD11_DONE) {
1227 dev_warn(&slot->mmc->class_dev,
1228 "Voltage change didn't complete\n");
1229 /*
1230 * this case isn't expected to happen, so we can
1231 * either crash here or just try to continue on
1232 * in the closest possible state
1233 */
1234 host->state = STATE_IDLE;
1235 }
1236
Will Newtonf95f3852011-01-02 01:11:59 -05001237 if (host->state == STATE_IDLE) {
1238 host->state = STATE_SENDING_CMD;
1239 dw_mci_start_request(host, slot);
1240 } else {
1241 list_add_tail(&slot->queue_node, &host->queue);
1242 }
Will Newtonf95f3852011-01-02 01:11:59 -05001243}
1244
1245static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1246{
1247 struct dw_mci_slot *slot = mmc_priv(mmc);
1248 struct dw_mci *host = slot->host;
1249
1250 WARN_ON(slot->mrq);
1251
James Hogan7456caa2011-06-24 13:55:10 +01001252 /*
1253 * The check for card presence and queueing of the request must be
1254 * atomic, otherwise the card could be removed in between and the
1255 * request wouldn't fail until another card was inserted.
1256 */
James Hogan7456caa2011-06-24 13:55:10 +01001257
Shawn Lin56f69112016-05-27 14:37:05 +08001258 if (!dw_mci_get_cd(mmc)) {
Will Newtonf95f3852011-01-02 01:11:59 -05001259 mrq->cmd->error = -ENOMEDIUM;
1260 mmc_request_done(mmc, mrq);
1261 return;
1262 }
1263
Shawn Lin56f69112016-05-27 14:37:05 +08001264 spin_lock_bh(&host->lock);
1265
Will Newtonf95f3852011-01-02 01:11:59 -05001266 dw_mci_queue_request(host, slot, mrq);
James Hogan7456caa2011-06-24 13:55:10 +01001267
1268 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001269}
1270
1271static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1272{
1273 struct dw_mci_slot *slot = mmc_priv(mmc);
Arnd Bergmanne95baf12012-11-08 14:26:11 +00001274 const struct dw_mci_drv_data *drv_data = slot->host->drv_data;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001275 u32 regs;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301276 int ret;
Will Newtonf95f3852011-01-02 01:11:59 -05001277
Will Newtonf95f3852011-01-02 01:11:59 -05001278 switch (ios->bus_width) {
Will Newtonf95f3852011-01-02 01:11:59 -05001279 case MMC_BUS_WIDTH_4:
1280 slot->ctype = SDMMC_CTYPE_4BIT;
1281 break;
Jaehoon Chungc9b2a062011-02-17 16:12:38 +09001282 case MMC_BUS_WIDTH_8:
1283 slot->ctype = SDMMC_CTYPE_8BIT;
1284 break;
Jaehoon Chungb2f7cb42012-11-08 17:35:31 +09001285 default:
1286 /* set default 1 bit mode */
1287 slot->ctype = SDMMC_CTYPE_1BIT;
Will Newtonf95f3852011-01-02 01:11:59 -05001288 }
1289
Seungwon Jeon3f514292012-01-02 16:00:02 +09001290 regs = mci_readl(slot->host, UHS_REG);
1291
Jaehoon Chung41babf72011-02-24 13:46:11 +09001292 /* DDR mode set */
Seungwon Jeon80113132015-01-29 08:11:57 +05301293 if (ios->timing == MMC_TIMING_MMC_DDR52 ||
Jaehoon Chung7cc8d582015-10-21 19:49:42 +09001294 ios->timing == MMC_TIMING_UHS_DDR50 ||
Seungwon Jeon80113132015-01-29 08:11:57 +05301295 ios->timing == MMC_TIMING_MMC_HS400)
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001296 regs |= ((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001297 else
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001298 regs &= ~((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001299
1300 mci_writel(slot->host, UHS_REG, regs);
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001301 slot->host->timing = ios->timing;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001302
Doug Andersonfdf492a2013-08-31 00:11:43 +09001303 /*
1304 * Use mirror of ios->clock to prevent race with mmc
1305 * core ios update when finding the minimum.
1306 */
1307 slot->clock = ios->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001308
James Hogancb27a842012-10-16 09:43:08 +01001309 if (drv_data && drv_data->set_ios)
1310 drv_data->set_ios(slot->host, ios);
Thomas Abraham800d78b2012-09-17 18:16:42 +00001311
Will Newtonf95f3852011-01-02 01:11:59 -05001312 switch (ios->power_mode) {
1313 case MMC_POWER_UP:
Yuvaraj CD51da2242014-08-22 19:17:50 +05301314 if (!IS_ERR(mmc->supply.vmmc)) {
1315 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1316 ios->vdd);
1317 if (ret) {
1318 dev_err(slot->host->dev,
1319 "failed to enable vmmc regulator\n");
1320 /*return, if failed turn on vmmc*/
1321 return;
1322 }
1323 }
Doug Anderson29d0d162015-01-13 15:58:44 -08001324 set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
1325 regs = mci_readl(slot->host, PWREN);
1326 regs |= (1 << slot->id);
1327 mci_writel(slot->host, PWREN, regs);
1328 break;
1329 case MMC_POWER_ON:
Doug Andersond1f1dd82015-02-20 10:57:19 -08001330 if (!slot->host->vqmmc_enabled) {
1331 if (!IS_ERR(mmc->supply.vqmmc)) {
1332 ret = regulator_enable(mmc->supply.vqmmc);
1333 if (ret < 0)
1334 dev_err(slot->host->dev,
1335 "failed to enable vqmmc\n");
1336 else
1337 slot->host->vqmmc_enabled = true;
1338
1339 } else {
1340 /* Keep track so we don't reset again */
Yuvaraj CD51da2242014-08-22 19:17:50 +05301341 slot->host->vqmmc_enabled = true;
Doug Andersond1f1dd82015-02-20 10:57:19 -08001342 }
1343
1344 /* Reset our state machine after powering on */
1345 dw_mci_ctrl_reset(slot->host,
1346 SDMMC_CTRL_ALL_RESET_FLAGS);
Yuvaraj CD51da2242014-08-22 19:17:50 +05301347 }
Doug Anderson655babb2015-02-20 10:57:18 -08001348
1349 /* Adjust clock / bus width after power is up */
1350 dw_mci_setup_bus(slot, false);
1351
James Hogane6f34e22013-03-12 10:43:32 +00001352 break;
1353 case MMC_POWER_OFF:
Doug Anderson655babb2015-02-20 10:57:18 -08001354 /* Turn clock off before power goes down */
1355 dw_mci_setup_bus(slot, false);
1356
Yuvaraj CD51da2242014-08-22 19:17:50 +05301357 if (!IS_ERR(mmc->supply.vmmc))
1358 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1359
Doug Andersond1f1dd82015-02-20 10:57:19 -08001360 if (!IS_ERR(mmc->supply.vqmmc) && slot->host->vqmmc_enabled)
Yuvaraj CD51da2242014-08-22 19:17:50 +05301361 regulator_disable(mmc->supply.vqmmc);
Doug Andersond1f1dd82015-02-20 10:57:19 -08001362 slot->host->vqmmc_enabled = false;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301363
Jaehoon Chung4366dcc2013-03-26 21:36:14 +09001364 regs = mci_readl(slot->host, PWREN);
1365 regs &= ~(1 << slot->id);
1366 mci_writel(slot->host, PWREN, regs);
Will Newtonf95f3852011-01-02 01:11:59 -05001367 break;
1368 default:
1369 break;
1370 }
Doug Anderson655babb2015-02-20 10:57:18 -08001371
1372 if (slot->host->state == STATE_WAITING_CMD11_DONE && ios->clock != 0)
1373 slot->host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001374}
1375
Doug Anderson01730552014-08-22 19:17:51 +05301376static int dw_mci_card_busy(struct mmc_host *mmc)
1377{
1378 struct dw_mci_slot *slot = mmc_priv(mmc);
1379 u32 status;
1380
1381 /*
1382 * Check the busy bit which is low when DAT[3:0]
1383 * (the data lines) are 0000
1384 */
1385 status = mci_readl(slot->host, STATUS);
1386
1387 return !!(status & SDMMC_STATUS_BUSY);
1388}
1389
1390static int dw_mci_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
1391{
1392 struct dw_mci_slot *slot = mmc_priv(mmc);
1393 struct dw_mci *host = slot->host;
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001394 const struct dw_mci_drv_data *drv_data = host->drv_data;
Doug Anderson01730552014-08-22 19:17:51 +05301395 u32 uhs;
1396 u32 v18 = SDMMC_UHS_18V << slot->id;
Doug Anderson01730552014-08-22 19:17:51 +05301397 int ret;
1398
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001399 if (drv_data && drv_data->switch_voltage)
1400 return drv_data->switch_voltage(mmc, ios);
1401
Doug Anderson01730552014-08-22 19:17:51 +05301402 /*
1403 * Program the voltage. Note that some instances of dw_mmc may use
1404 * the UHS_REG for this. For other instances (like exynos) the UHS_REG
1405 * does no harm but you need to set the regulator directly. Try both.
1406 */
1407 uhs = mci_readl(host, UHS_REG);
Douglas Andersone0848f52015-10-12 14:48:26 +02001408 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
Doug Anderson01730552014-08-22 19:17:51 +05301409 uhs &= ~v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001410 else
Doug Anderson01730552014-08-22 19:17:51 +05301411 uhs |= v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001412
Doug Anderson01730552014-08-22 19:17:51 +05301413 if (!IS_ERR(mmc->supply.vqmmc)) {
Douglas Andersone0848f52015-10-12 14:48:26 +02001414 ret = mmc_regulator_set_vqmmc(mmc, ios);
Doug Anderson01730552014-08-22 19:17:51 +05301415
1416 if (ret) {
Doug Andersonb19caf32014-10-10 21:16:16 -07001417 dev_dbg(&mmc->class_dev,
Douglas Andersone0848f52015-10-12 14:48:26 +02001418 "Regulator set error %d - %s V\n",
1419 ret, uhs & v18 ? "1.8" : "3.3");
Doug Anderson01730552014-08-22 19:17:51 +05301420 return ret;
1421 }
1422 }
1423 mci_writel(host, UHS_REG, uhs);
1424
1425 return 0;
1426}
1427
Will Newtonf95f3852011-01-02 01:11:59 -05001428static int dw_mci_get_ro(struct mmc_host *mmc)
1429{
1430 int read_only;
1431 struct dw_mci_slot *slot = mmc_priv(mmc);
Jaehoon Chung9795a842014-03-03 11:36:46 +09001432 int gpio_ro = mmc_gpio_get_ro(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001433
1434 /* Use platform get_ro function, else try on board write protect */
Arnd Bergmann287980e2016-05-27 23:23:25 +02001435 if (gpio_ro >= 0)
Jaehoon Chung9795a842014-03-03 11:36:46 +09001436 read_only = gpio_ro;
Will Newtonf95f3852011-01-02 01:11:59 -05001437 else
1438 read_only =
1439 mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;
1440
1441 dev_dbg(&mmc->class_dev, "card is %s\n",
1442 read_only ? "read-only" : "read-write");
1443
1444 return read_only;
1445}
1446
1447static int dw_mci_get_cd(struct mmc_host *mmc)
1448{
1449 int present;
1450 struct dw_mci_slot *slot = mmc_priv(mmc);
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001451 struct dw_mci *host = slot->host;
1452 int gpio_cd = mmc_gpio_get_cd(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001453
1454 /* Use platform get_cd function, else try onboard card detect */
Jaehoon Chung860951c2016-06-21 10:13:26 +09001455 if ((mmc->caps & MMC_CAP_NEEDS_POLL) || !mmc_card_is_removable(mmc))
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09001456 present = 1;
Arnd Bergmann287980e2016-05-27 23:23:25 +02001457 else if (gpio_cd >= 0)
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001458 present = gpio_cd;
Will Newtonf95f3852011-01-02 01:11:59 -05001459 else
1460 present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
1461 == 0 ? 1 : 0;
1462
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001463 spin_lock_bh(&host->lock);
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001464 if (present) {
1465 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001466 dev_dbg(&mmc->class_dev, "card is present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001467 } else {
1468 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001469 dev_dbg(&mmc->class_dev, "card is not present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001470 }
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001471 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001472
1473 return present;
1474}
1475
Shawn Lin935a6652016-01-14 09:08:02 +08001476static void dw_mci_hw_reset(struct mmc_host *mmc)
1477{
1478 struct dw_mci_slot *slot = mmc_priv(mmc);
1479 struct dw_mci *host = slot->host;
1480 int reset;
1481
1482 if (host->use_dma == TRANS_MODE_IDMAC)
1483 dw_mci_idmac_reset(host);
1484
1485 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET |
1486 SDMMC_CTRL_FIFO_RESET))
1487 return;
1488
1489 /*
1490 * According to eMMC spec, card reset procedure:
1491 * tRstW >= 1us: RST_n pulse width
1492 * tRSCA >= 200us: RST_n to Command time
1493 * tRSTH >= 1us: RST_n high period
1494 */
1495 reset = mci_readl(host, RST_N);
1496 reset &= ~(SDMMC_RST_HWACTIVE << slot->id);
1497 mci_writel(host, RST_N, reset);
1498 usleep_range(1, 2);
1499 reset |= SDMMC_RST_HWACTIVE << slot->id;
1500 mci_writel(host, RST_N, reset);
1501 usleep_range(200, 300);
1502}
1503
Doug Andersonb24c8b22014-12-02 15:42:46 -08001504static void dw_mci_init_card(struct mmc_host *mmc, struct mmc_card *card)
Doug Anderson9623b5b2012-07-25 08:33:17 -07001505{
Doug Andersonb24c8b22014-12-02 15:42:46 -08001506 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson9623b5b2012-07-25 08:33:17 -07001507 struct dw_mci *host = slot->host;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001508
Doug Andersonb24c8b22014-12-02 15:42:46 -08001509 /*
1510 * Low power mode will stop the card clock when idle. According to the
1511 * description of the CLKENA register we should disable low power mode
1512 * for SDIO cards if we need SDIO interrupts to work.
1513 */
1514 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1515 const u32 clken_low_pwr = SDMMC_CLKEN_LOW_PWR << slot->id;
1516 u32 clk_en_a_old;
1517 u32 clk_en_a;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001518
Doug Andersonb24c8b22014-12-02 15:42:46 -08001519 clk_en_a_old = mci_readl(host, CLKENA);
1520
1521 if (card->type == MMC_TYPE_SDIO ||
1522 card->type == MMC_TYPE_SD_COMBO) {
1523 set_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1524 clk_en_a = clk_en_a_old & ~clken_low_pwr;
1525 } else {
1526 clear_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1527 clk_en_a = clk_en_a_old | clken_low_pwr;
1528 }
1529
1530 if (clk_en_a != clk_en_a_old) {
1531 mci_writel(host, CLKENA, clk_en_a);
1532 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
1533 SDMMC_CMD_PRV_DAT_WAIT, 0);
1534 }
Doug Anderson9623b5b2012-07-25 08:33:17 -07001535 }
1536}
1537
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301538static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
1539{
1540 struct dw_mci_slot *slot = mmc_priv(mmc);
1541 struct dw_mci *host = slot->host;
Doug Andersonf8c58c12014-12-02 15:42:47 -08001542 unsigned long irqflags;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301543 u32 int_mask;
1544
Doug Andersonf8c58c12014-12-02 15:42:47 -08001545 spin_lock_irqsave(&host->irq_lock, irqflags);
1546
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301547 /* Enable/disable Slot Specific SDIO interrupt */
1548 int_mask = mci_readl(host, INTMASK);
Doug Andersonb24c8b22014-12-02 15:42:46 -08001549 if (enb)
1550 int_mask |= SDMMC_INT_SDIO(slot->sdio_id);
1551 else
1552 int_mask &= ~SDMMC_INT_SDIO(slot->sdio_id);
1553 mci_writel(host, INTMASK, int_mask);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001554
1555 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301556}
1557
Seungwon Jeon0976f162013-08-31 00:12:42 +09001558static int dw_mci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1559{
1560 struct dw_mci_slot *slot = mmc_priv(mmc);
1561 struct dw_mci *host = slot->host;
1562 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001563 int err = -EINVAL;
Seungwon Jeon0976f162013-08-31 00:12:42 +09001564
Seungwon Jeon0976f162013-08-31 00:12:42 +09001565 if (drv_data && drv_data->execute_tuning)
Chaotian Jing9979dbe2015-10-27 14:24:28 +08001566 err = drv_data->execute_tuning(slot, opcode);
Seungwon Jeon0976f162013-08-31 00:12:42 +09001567 return err;
1568}
1569
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001570static int dw_mci_prepare_hs400_tuning(struct mmc_host *mmc,
1571 struct mmc_ios *ios)
Seungwon Jeon80113132015-01-29 08:11:57 +05301572{
1573 struct dw_mci_slot *slot = mmc_priv(mmc);
1574 struct dw_mci *host = slot->host;
1575 const struct dw_mci_drv_data *drv_data = host->drv_data;
1576
1577 if (drv_data && drv_data->prepare_hs400_tuning)
1578 return drv_data->prepare_hs400_tuning(host, ios);
1579
1580 return 0;
1581}
1582
Will Newtonf95f3852011-01-02 01:11:59 -05001583static const struct mmc_host_ops dw_mci_ops = {
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301584 .request = dw_mci_request,
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001585 .pre_req = dw_mci_pre_req,
1586 .post_req = dw_mci_post_req,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301587 .set_ios = dw_mci_set_ios,
1588 .get_ro = dw_mci_get_ro,
1589 .get_cd = dw_mci_get_cd,
Shawn Lin935a6652016-01-14 09:08:02 +08001590 .hw_reset = dw_mci_hw_reset,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301591 .enable_sdio_irq = dw_mci_enable_sdio_irq,
Seungwon Jeon0976f162013-08-31 00:12:42 +09001592 .execute_tuning = dw_mci_execute_tuning,
Doug Anderson01730552014-08-22 19:17:51 +05301593 .card_busy = dw_mci_card_busy,
1594 .start_signal_voltage_switch = dw_mci_switch_voltage,
Doug Andersonb24c8b22014-12-02 15:42:46 -08001595 .init_card = dw_mci_init_card,
Seungwon Jeon80113132015-01-29 08:11:57 +05301596 .prepare_hs400_tuning = dw_mci_prepare_hs400_tuning,
Will Newtonf95f3852011-01-02 01:11:59 -05001597};
1598
1599static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
1600 __releases(&host->lock)
1601 __acquires(&host->lock)
1602{
1603 struct dw_mci_slot *slot;
1604 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1605
1606 WARN_ON(host->cmd || host->data);
1607
1608 host->cur_slot->mrq = NULL;
1609 host->mrq = NULL;
1610 if (!list_empty(&host->queue)) {
1611 slot = list_entry(host->queue.next,
1612 struct dw_mci_slot, queue_node);
1613 list_del(&slot->queue_node);
Thomas Abraham4a909202012-09-17 18:16:35 +00001614 dev_vdbg(host->dev, "list not empty: %s is next\n",
Will Newtonf95f3852011-01-02 01:11:59 -05001615 mmc_hostname(slot->mmc));
1616 host->state = STATE_SENDING_CMD;
1617 dw_mci_start_request(host, slot);
1618 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00001619 dev_vdbg(host->dev, "list empty\n");
Doug Anderson01730552014-08-22 19:17:51 +05301620
1621 if (host->state == STATE_SENDING_CMD11)
1622 host->state = STATE_WAITING_CMD11_DONE;
1623 else
1624 host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001625 }
1626
1627 spin_unlock(&host->lock);
1628 mmc_request_done(prev_mmc, mrq);
1629 spin_lock(&host->lock);
1630}
1631
Seungwon Jeone352c812013-08-31 00:14:17 +09001632static int dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001633{
1634 u32 status = host->cmd_status;
1635
1636 host->cmd_status = 0;
1637
1638 /* Read the response from the card (up to 16 bytes) */
1639 if (cmd->flags & MMC_RSP_PRESENT) {
1640 if (cmd->flags & MMC_RSP_136) {
1641 cmd->resp[3] = mci_readl(host, RESP0);
1642 cmd->resp[2] = mci_readl(host, RESP1);
1643 cmd->resp[1] = mci_readl(host, RESP2);
1644 cmd->resp[0] = mci_readl(host, RESP3);
1645 } else {
1646 cmd->resp[0] = mci_readl(host, RESP0);
1647 cmd->resp[1] = 0;
1648 cmd->resp[2] = 0;
1649 cmd->resp[3] = 0;
1650 }
1651 }
1652
1653 if (status & SDMMC_INT_RTO)
1654 cmd->error = -ETIMEDOUT;
1655 else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
1656 cmd->error = -EILSEQ;
1657 else if (status & SDMMC_INT_RESP_ERR)
1658 cmd->error = -EIO;
1659 else
1660 cmd->error = 0;
1661
Seungwon Jeone352c812013-08-31 00:14:17 +09001662 return cmd->error;
1663}
1664
1665static int dw_mci_data_complete(struct dw_mci *host, struct mmc_data *data)
1666{
Seungwon Jeon31bff452013-08-31 00:14:23 +09001667 u32 status = host->data_status;
Seungwon Jeone352c812013-08-31 00:14:17 +09001668
1669 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1670 if (status & SDMMC_INT_DRTO) {
1671 data->error = -ETIMEDOUT;
1672 } else if (status & SDMMC_INT_DCRC) {
1673 data->error = -EILSEQ;
1674 } else if (status & SDMMC_INT_EBE) {
1675 if (host->dir_status ==
1676 DW_MCI_SEND_STATUS) {
1677 /*
1678 * No data CRC status was returned.
1679 * The number of bytes transferred
1680 * will be exaggerated in PIO mode.
1681 */
1682 data->bytes_xfered = 0;
1683 data->error = -ETIMEDOUT;
1684 } else if (host->dir_status ==
1685 DW_MCI_RECV_STATUS) {
1686 data->error = -EIO;
1687 }
1688 } else {
1689 /* SDMMC_INT_SBE is included */
1690 data->error = -EIO;
1691 }
1692
Doug Andersone6cc0122014-04-22 16:51:21 -07001693 dev_dbg(host->dev, "data error, status 0x%08x\n", status);
Seungwon Jeone352c812013-08-31 00:14:17 +09001694
1695 /*
1696 * After an error, there may be data lingering
Seungwon Jeon31bff452013-08-31 00:14:23 +09001697 * in the FIFO
Seungwon Jeone352c812013-08-31 00:14:17 +09001698 */
Sonny Rao3a33a942014-08-04 18:19:50 -07001699 dw_mci_reset(host);
Seungwon Jeone352c812013-08-31 00:14:17 +09001700 } else {
1701 data->bytes_xfered = data->blocks * data->blksz;
1702 data->error = 0;
1703 }
1704
1705 return data->error;
Will Newtonf95f3852011-01-02 01:11:59 -05001706}
1707
Addy Ke57e10482015-08-11 01:27:18 +09001708static void dw_mci_set_drto(struct dw_mci *host)
1709{
1710 unsigned int drto_clks;
1711 unsigned int drto_ms;
1712
1713 drto_clks = mci_readl(host, TMOUT) >> 8;
1714 drto_ms = DIV_ROUND_UP(drto_clks, host->bus_hz / 1000);
1715
1716 /* add a bit spare time */
1717 drto_ms += 10;
1718
1719 mod_timer(&host->dto_timer, jiffies + msecs_to_jiffies(drto_ms));
1720}
1721
Will Newtonf95f3852011-01-02 01:11:59 -05001722static void dw_mci_tasklet_func(unsigned long priv)
1723{
1724 struct dw_mci *host = (struct dw_mci *)priv;
1725 struct mmc_data *data;
1726 struct mmc_command *cmd;
Seungwon Jeone352c812013-08-31 00:14:17 +09001727 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001728 enum dw_mci_state state;
1729 enum dw_mci_state prev_state;
Seungwon Jeone352c812013-08-31 00:14:17 +09001730 unsigned int err;
Will Newtonf95f3852011-01-02 01:11:59 -05001731
1732 spin_lock(&host->lock);
1733
1734 state = host->state;
1735 data = host->data;
Seungwon Jeone352c812013-08-31 00:14:17 +09001736 mrq = host->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001737
1738 do {
1739 prev_state = state;
1740
1741 switch (state) {
1742 case STATE_IDLE:
Doug Anderson01730552014-08-22 19:17:51 +05301743 case STATE_WAITING_CMD11_DONE:
Will Newtonf95f3852011-01-02 01:11:59 -05001744 break;
1745
Doug Anderson01730552014-08-22 19:17:51 +05301746 case STATE_SENDING_CMD11:
Will Newtonf95f3852011-01-02 01:11:59 -05001747 case STATE_SENDING_CMD:
1748 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1749 &host->pending_events))
1750 break;
1751
1752 cmd = host->cmd;
1753 host->cmd = NULL;
1754 set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001755 err = dw_mci_command_complete(host, cmd);
1756 if (cmd == mrq->sbc && !err) {
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001757 prev_state = state = STATE_SENDING_CMD;
1758 __dw_mci_start_request(host, host->cur_slot,
Seungwon Jeone352c812013-08-31 00:14:17 +09001759 mrq->cmd);
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001760 goto unlock;
1761 }
1762
Seungwon Jeone352c812013-08-31 00:14:17 +09001763 if (cmd->data && err) {
Seungwon Jeon71abb132013-08-31 00:13:59 +09001764 dw_mci_stop_dma(host);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001765 send_stop_abort(host, data);
1766 state = STATE_SENDING_STOP;
1767 break;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001768 }
1769
Seungwon Jeone352c812013-08-31 00:14:17 +09001770 if (!cmd->data || err) {
1771 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001772 goto unlock;
1773 }
1774
1775 prev_state = state = STATE_SENDING_DATA;
1776 /* fall through */
1777
1778 case STATE_SENDING_DATA:
Doug Anderson2aa35462014-08-13 08:13:43 -07001779 /*
1780 * We could get a data error and never a transfer
1781 * complete so we'd better check for it here.
1782 *
1783 * Note that we don't really care if we also got a
1784 * transfer complete; stopping the DMA and sending an
1785 * abort won't hurt.
1786 */
Will Newtonf95f3852011-01-02 01:11:59 -05001787 if (test_and_clear_bit(EVENT_DATA_ERROR,
1788 &host->pending_events)) {
1789 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001790 if (data->stop ||
1791 !(host->data_status & (SDMMC_INT_DRTO |
1792 SDMMC_INT_EBE)))
1793 send_stop_abort(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001794 state = STATE_DATA_ERROR;
1795 break;
1796 }
1797
1798 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001799 &host->pending_events)) {
1800 /*
1801 * If all data-related interrupts don't come
1802 * within the given time in reading data state.
1803 */
1804 if ((host->quirks & DW_MCI_QUIRK_BROKEN_DTO) &&
1805 (host->dir_status == DW_MCI_RECV_STATUS))
1806 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001807 break;
Addy Ke57e10482015-08-11 01:27:18 +09001808 }
Will Newtonf95f3852011-01-02 01:11:59 -05001809
1810 set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
Doug Anderson2aa35462014-08-13 08:13:43 -07001811
1812 /*
1813 * Handle an EVENT_DATA_ERROR that might have shown up
1814 * before the transfer completed. This might not have
1815 * been caught by the check above because the interrupt
1816 * could have gone off between the previous check and
1817 * the check for transfer complete.
1818 *
1819 * Technically this ought not be needed assuming we
1820 * get a DATA_COMPLETE eventually (we'll notice the
1821 * error and end the request), but it shouldn't hurt.
1822 *
1823 * This has the advantage of sending the stop command.
1824 */
1825 if (test_and_clear_bit(EVENT_DATA_ERROR,
1826 &host->pending_events)) {
1827 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001828 if (data->stop ||
1829 !(host->data_status & (SDMMC_INT_DRTO |
1830 SDMMC_INT_EBE)))
1831 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001832 state = STATE_DATA_ERROR;
1833 break;
1834 }
Will Newtonf95f3852011-01-02 01:11:59 -05001835 prev_state = state = STATE_DATA_BUSY;
Doug Anderson2aa35462014-08-13 08:13:43 -07001836
Will Newtonf95f3852011-01-02 01:11:59 -05001837 /* fall through */
1838
1839 case STATE_DATA_BUSY:
1840 if (!test_and_clear_bit(EVENT_DATA_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001841 &host->pending_events)) {
1842 /*
1843 * If data error interrupt comes but data over
1844 * interrupt doesn't come within the given time.
1845 * in reading data state.
1846 */
1847 if ((host->quirks & DW_MCI_QUIRK_BROKEN_DTO) &&
1848 (host->dir_status == DW_MCI_RECV_STATUS))
1849 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001850 break;
Addy Ke57e10482015-08-11 01:27:18 +09001851 }
Will Newtonf95f3852011-01-02 01:11:59 -05001852
1853 host->data = NULL;
1854 set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001855 err = dw_mci_data_complete(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001856
Seungwon Jeone352c812013-08-31 00:14:17 +09001857 if (!err) {
1858 if (!data->stop || mrq->sbc) {
Sachin Kamat17c8bc82014-02-25 15:18:28 +05301859 if (mrq->sbc && data->stop)
Seungwon Jeone352c812013-08-31 00:14:17 +09001860 data->stop->error = 0;
1861 dw_mci_request_end(host, mrq);
1862 goto unlock;
Will Newtonf95f3852011-01-02 01:11:59 -05001863 }
Will Newtonf95f3852011-01-02 01:11:59 -05001864
Seungwon Jeon90c21432013-08-31 00:14:05 +09001865 /* stop command for open-ended transfer*/
Seungwon Jeone352c812013-08-31 00:14:17 +09001866 if (data->stop)
1867 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001868 } else {
1869 /*
1870 * If we don't have a command complete now we'll
1871 * never get one since we just reset everything;
1872 * better end the request.
1873 *
1874 * If we do have a command complete we'll fall
1875 * through to the SENDING_STOP command and
1876 * everything will be peachy keen.
1877 */
1878 if (!test_bit(EVENT_CMD_COMPLETE,
1879 &host->pending_events)) {
1880 host->cmd = NULL;
1881 dw_mci_request_end(host, mrq);
1882 goto unlock;
1883 }
Seungwon Jeon90c21432013-08-31 00:14:05 +09001884 }
Seungwon Jeone352c812013-08-31 00:14:17 +09001885
1886 /*
1887 * If err has non-zero,
1888 * stop-abort command has been already issued.
1889 */
1890 prev_state = state = STATE_SENDING_STOP;
1891
Will Newtonf95f3852011-01-02 01:11:59 -05001892 /* fall through */
1893
1894 case STATE_SENDING_STOP:
1895 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1896 &host->pending_events))
1897 break;
1898
Seungwon Jeon71abb132013-08-31 00:13:59 +09001899 /* CMD error in data command */
Seungwon Jeon31bff452013-08-31 00:14:23 +09001900 if (mrq->cmd->error && mrq->data)
Sonny Rao3a33a942014-08-04 18:19:50 -07001901 dw_mci_reset(host);
Seungwon Jeon71abb132013-08-31 00:13:59 +09001902
Will Newtonf95f3852011-01-02 01:11:59 -05001903 host->cmd = NULL;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001904 host->data = NULL;
Seungwon Jeon90c21432013-08-31 00:14:05 +09001905
Seungwon Jeone352c812013-08-31 00:14:17 +09001906 if (mrq->stop)
1907 dw_mci_command_complete(host, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001908 else
1909 host->cmd_status = 0;
1910
Seungwon Jeone352c812013-08-31 00:14:17 +09001911 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001912 goto unlock;
1913
1914 case STATE_DATA_ERROR:
1915 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1916 &host->pending_events))
1917 break;
1918
1919 state = STATE_DATA_BUSY;
1920 break;
1921 }
1922 } while (state != prev_state);
1923
1924 host->state = state;
1925unlock:
1926 spin_unlock(&host->lock);
1927
1928}
1929
James Hogan34b664a2011-06-24 13:57:56 +01001930/* push final bytes to part_buf, only use during push */
1931static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
1932{
1933 memcpy((void *)&host->part_buf, buf, cnt);
1934 host->part_buf_count = cnt;
1935}
1936
1937/* append bytes to part_buf, only use during push */
1938static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
1939{
1940 cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
1941 memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
1942 host->part_buf_count += cnt;
1943 return cnt;
1944}
1945
1946/* pull first bytes from part_buf, only use during pull */
1947static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
1948{
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001949 cnt = min_t(int, cnt, host->part_buf_count);
James Hogan34b664a2011-06-24 13:57:56 +01001950 if (cnt) {
1951 memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
1952 cnt);
1953 host->part_buf_count -= cnt;
1954 host->part_buf_start += cnt;
1955 }
1956 return cnt;
1957}
1958
1959/* pull final bytes from the part_buf, assuming it's just been filled */
1960static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
1961{
1962 memcpy(buf, &host->part_buf, cnt);
1963 host->part_buf_start = cnt;
1964 host->part_buf_count = (1 << host->data_shift) - cnt;
1965}
1966
Will Newtonf95f3852011-01-02 01:11:59 -05001967static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
1968{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00001969 struct mmc_data *data = host->data;
1970 int init_cnt = cnt;
1971
James Hogan34b664a2011-06-24 13:57:56 +01001972 /* try and push anything in the part_buf */
1973 if (unlikely(host->part_buf_count)) {
1974 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001975
James Hogan34b664a2011-06-24 13:57:56 +01001976 buf += len;
1977 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00001978 if (host->part_buf_count == 2) {
Ben Dooks76184ac2015-03-25 11:27:52 +00001979 mci_fifo_writew(host->fifo_reg, host->part_buf16);
James Hogan34b664a2011-06-24 13:57:56 +01001980 host->part_buf_count = 0;
1981 }
1982 }
1983#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1984 if (unlikely((unsigned long)buf & 0x1)) {
1985 while (cnt >= 2) {
1986 u16 aligned_buf[64];
1987 int len = min(cnt & -2, (int)sizeof(aligned_buf));
1988 int items = len >> 1;
1989 int i;
1990 /* memcpy from input buffer into aligned buffer */
1991 memcpy(aligned_buf, buf, len);
1992 buf += len;
1993 cnt -= len;
1994 /* push data from aligned buffer into fifo */
1995 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00001996 mci_fifo_writew(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01001997 }
1998 } else
1999#endif
2000 {
2001 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002002
James Hogan34b664a2011-06-24 13:57:56 +01002003 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002004 mci_fifo_writew(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002005 buf = pdata;
2006 }
2007 /* put anything remaining in the part_buf */
2008 if (cnt) {
2009 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002010 /* Push data if we have reached the expected data length */
2011 if ((data->bytes_xfered + init_cnt) ==
2012 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002013 mci_fifo_writew(host->fifo_reg, host->part_buf16);
Will Newtonf95f3852011-01-02 01:11:59 -05002014 }
2015}
2016
2017static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
2018{
James Hogan34b664a2011-06-24 13:57:56 +01002019#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2020 if (unlikely((unsigned long)buf & 0x1)) {
2021 while (cnt >= 2) {
2022 /* pull data from fifo into aligned buffer */
2023 u16 aligned_buf[64];
2024 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2025 int items = len >> 1;
2026 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002027
James Hogan34b664a2011-06-24 13:57:56 +01002028 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002029 aligned_buf[i] = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002030 /* memcpy from aligned buffer into output buffer */
2031 memcpy(buf, aligned_buf, len);
2032 buf += len;
2033 cnt -= len;
2034 }
2035 } else
2036#endif
2037 {
2038 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002039
James Hogan34b664a2011-06-24 13:57:56 +01002040 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002041 *pdata++ = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002042 buf = pdata;
2043 }
2044 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002045 host->part_buf16 = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002046 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002047 }
2048}
2049
2050static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
2051{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002052 struct mmc_data *data = host->data;
2053 int init_cnt = cnt;
2054
James Hogan34b664a2011-06-24 13:57:56 +01002055 /* try and push anything in the part_buf */
2056 if (unlikely(host->part_buf_count)) {
2057 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002058
James Hogan34b664a2011-06-24 13:57:56 +01002059 buf += len;
2060 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002061 if (host->part_buf_count == 4) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002062 mci_fifo_writel(host->fifo_reg, host->part_buf32);
James Hogan34b664a2011-06-24 13:57:56 +01002063 host->part_buf_count = 0;
2064 }
2065 }
2066#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2067 if (unlikely((unsigned long)buf & 0x3)) {
2068 while (cnt >= 4) {
2069 u32 aligned_buf[32];
2070 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2071 int items = len >> 2;
2072 int i;
2073 /* memcpy from input buffer into aligned buffer */
2074 memcpy(aligned_buf, buf, len);
2075 buf += len;
2076 cnt -= len;
2077 /* push data from aligned buffer into fifo */
2078 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002079 mci_fifo_writel(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002080 }
2081 } else
2082#endif
2083 {
2084 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002085
James Hogan34b664a2011-06-24 13:57:56 +01002086 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002087 mci_fifo_writel(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002088 buf = pdata;
2089 }
2090 /* put anything remaining in the part_buf */
2091 if (cnt) {
2092 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002093 /* Push data if we have reached the expected data length */
2094 if ((data->bytes_xfered + init_cnt) ==
2095 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002096 mci_fifo_writel(host->fifo_reg, host->part_buf32);
Will Newtonf95f3852011-01-02 01:11:59 -05002097 }
2098}
2099
2100static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
2101{
James Hogan34b664a2011-06-24 13:57:56 +01002102#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2103 if (unlikely((unsigned long)buf & 0x3)) {
2104 while (cnt >= 4) {
2105 /* pull data from fifo into aligned buffer */
2106 u32 aligned_buf[32];
2107 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2108 int items = len >> 2;
2109 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002110
James Hogan34b664a2011-06-24 13:57:56 +01002111 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002112 aligned_buf[i] = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002113 /* memcpy from aligned buffer into output buffer */
2114 memcpy(buf, aligned_buf, len);
2115 buf += len;
2116 cnt -= len;
2117 }
2118 } else
2119#endif
2120 {
2121 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002122
James Hogan34b664a2011-06-24 13:57:56 +01002123 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002124 *pdata++ = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002125 buf = pdata;
2126 }
2127 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002128 host->part_buf32 = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002129 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002130 }
2131}
2132
2133static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
2134{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002135 struct mmc_data *data = host->data;
2136 int init_cnt = cnt;
2137
James Hogan34b664a2011-06-24 13:57:56 +01002138 /* try and push anything in the part_buf */
2139 if (unlikely(host->part_buf_count)) {
2140 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002141
James Hogan34b664a2011-06-24 13:57:56 +01002142 buf += len;
2143 cnt -= len;
Seungwon Jeonc09fbd72013-03-25 16:28:22 +09002144
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002145 if (host->part_buf_count == 8) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002146 mci_fifo_writeq(host->fifo_reg, host->part_buf);
James Hogan34b664a2011-06-24 13:57:56 +01002147 host->part_buf_count = 0;
2148 }
2149 }
2150#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2151 if (unlikely((unsigned long)buf & 0x7)) {
2152 while (cnt >= 8) {
2153 u64 aligned_buf[16];
2154 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2155 int items = len >> 3;
2156 int i;
2157 /* memcpy from input buffer into aligned buffer */
2158 memcpy(aligned_buf, buf, len);
2159 buf += len;
2160 cnt -= len;
2161 /* push data from aligned buffer into fifo */
2162 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002163 mci_fifo_writeq(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002164 }
2165 } else
2166#endif
2167 {
2168 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002169
James Hogan34b664a2011-06-24 13:57:56 +01002170 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002171 mci_fifo_writeq(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002172 buf = pdata;
2173 }
2174 /* put anything remaining in the part_buf */
2175 if (cnt) {
2176 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002177 /* Push data if we have reached the expected data length */
2178 if ((data->bytes_xfered + init_cnt) ==
2179 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002180 mci_fifo_writeq(host->fifo_reg, host->part_buf);
Will Newtonf95f3852011-01-02 01:11:59 -05002181 }
2182}
2183
2184static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
2185{
James Hogan34b664a2011-06-24 13:57:56 +01002186#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2187 if (unlikely((unsigned long)buf & 0x7)) {
2188 while (cnt >= 8) {
2189 /* pull data from fifo into aligned buffer */
2190 u64 aligned_buf[16];
2191 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2192 int items = len >> 3;
2193 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002194
James Hogan34b664a2011-06-24 13:57:56 +01002195 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002196 aligned_buf[i] = mci_fifo_readq(host->fifo_reg);
2197
James Hogan34b664a2011-06-24 13:57:56 +01002198 /* memcpy from aligned buffer into output buffer */
2199 memcpy(buf, aligned_buf, len);
2200 buf += len;
2201 cnt -= len;
2202 }
2203 } else
2204#endif
2205 {
2206 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002207
James Hogan34b664a2011-06-24 13:57:56 +01002208 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002209 *pdata++ = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002210 buf = pdata;
Will Newtonf95f3852011-01-02 01:11:59 -05002211 }
James Hogan34b664a2011-06-24 13:57:56 +01002212 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002213 host->part_buf = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002214 dw_mci_pull_final_bytes(host, buf, cnt);
2215 }
2216}
2217
2218static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
2219{
2220 int len;
2221
2222 /* get remaining partial bytes */
2223 len = dw_mci_pull_part_bytes(host, buf, cnt);
2224 if (unlikely(len == cnt))
2225 return;
2226 buf += len;
2227 cnt -= len;
2228
2229 /* get the rest of the data */
2230 host->pull_data(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002231}
2232
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002233static void dw_mci_read_data_pio(struct dw_mci *host, bool dto)
Will Newtonf95f3852011-01-02 01:11:59 -05002234{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002235 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2236 void *buf;
2237 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002238 struct mmc_data *data = host->data;
2239 int shift = host->data_shift;
2240 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002241 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002242 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002243
2244 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002245 if (!sg_miter_next(sg_miter))
2246 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002247
Imre Deak4225fc82013-02-27 17:02:57 -08002248 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002249 buf = sg_miter->addr;
2250 remain = sg_miter->length;
2251 offset = 0;
2252
2253 do {
2254 fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
2255 << shift) + host->part_buf_count;
2256 len = min(remain, fcnt);
2257 if (!len)
2258 break;
2259 dw_mci_pull_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002260 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002261 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002262 remain -= len;
2263 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002264
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002265 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002266 status = mci_readl(host, MINTSTS);
2267 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002268 /* if the RXDR is ready read again */
2269 } while ((status & SDMMC_INT_RXDR) ||
2270 (dto && SDMMC_GET_FCNT(mci_readl(host, STATUS))));
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002271
2272 if (!remain) {
2273 if (!sg_miter_next(sg_miter))
2274 goto done;
2275 sg_miter->consumed = 0;
2276 }
2277 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002278 return;
2279
2280done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002281 sg_miter_stop(sg_miter);
2282 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002283 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002284 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2285}
2286
2287static void dw_mci_write_data_pio(struct dw_mci *host)
2288{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002289 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2290 void *buf;
2291 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002292 struct mmc_data *data = host->data;
2293 int shift = host->data_shift;
2294 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002295 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002296 unsigned int fifo_depth = host->fifo_depth;
2297 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002298
2299 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002300 if (!sg_miter_next(sg_miter))
2301 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002302
Imre Deak4225fc82013-02-27 17:02:57 -08002303 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002304 buf = sg_miter->addr;
2305 remain = sg_miter->length;
2306 offset = 0;
2307
2308 do {
2309 fcnt = ((fifo_depth -
2310 SDMMC_GET_FCNT(mci_readl(host, STATUS)))
2311 << shift) - host->part_buf_count;
2312 len = min(remain, fcnt);
2313 if (!len)
2314 break;
2315 host->push_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002316 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002317 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002318 remain -= len;
2319 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002320
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002321 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002322 status = mci_readl(host, MINTSTS);
2323 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
Will Newtonf95f3852011-01-02 01:11:59 -05002324 } while (status & SDMMC_INT_TXDR); /* if TXDR write again */
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002325
2326 if (!remain) {
2327 if (!sg_miter_next(sg_miter))
2328 goto done;
2329 sg_miter->consumed = 0;
2330 }
2331 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002332 return;
2333
2334done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002335 sg_miter_stop(sg_miter);
2336 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002337 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002338 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2339}
2340
2341static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
2342{
2343 if (!host->cmd_status)
2344 host->cmd_status = status;
2345
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002346 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002347
2348 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2349 tasklet_schedule(&host->tasklet);
2350}
2351
Doug Anderson6130e7a2014-10-14 09:33:09 -07002352static void dw_mci_handle_cd(struct dw_mci *host)
2353{
2354 int i;
2355
2356 for (i = 0; i < host->num_slots; i++) {
2357 struct dw_mci_slot *slot = host->slot[i];
2358
2359 if (!slot)
2360 continue;
2361
2362 if (slot->mmc->ops->card_event)
2363 slot->mmc->ops->card_event(slot->mmc);
2364 mmc_detect_change(slot->mmc,
2365 msecs_to_jiffies(host->pdata->detect_delay_ms));
2366 }
2367}
2368
Will Newtonf95f3852011-01-02 01:11:59 -05002369static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
2370{
2371 struct dw_mci *host = dev_id;
Seungwon Jeon182c9082012-08-01 09:30:30 +09002372 u32 pending;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302373 int i;
Will Newtonf95f3852011-01-02 01:11:59 -05002374
Markos Chandras1fb5f682013-03-12 10:53:11 +00002375 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
2376
2377 if (pending) {
Doug Anderson01730552014-08-22 19:17:51 +05302378 /* Check volt switch first, since it can look like an error */
2379 if ((host->state == STATE_SENDING_CMD11) &&
2380 (pending & SDMMC_INT_VOLT_SWITCH)) {
Doug Anderson49ba0302015-04-03 11:13:07 -07002381 unsigned long irqflags;
Doug Anderson5c935162015-03-09 16:18:21 -07002382
Doug Anderson01730552014-08-22 19:17:51 +05302383 mci_writel(host, RINTSTS, SDMMC_INT_VOLT_SWITCH);
2384 pending &= ~SDMMC_INT_VOLT_SWITCH;
Doug Anderson49ba0302015-04-03 11:13:07 -07002385
2386 /*
2387 * Hold the lock; we know cmd11_timer can't be kicked
2388 * off after the lock is released, so safe to delete.
2389 */
2390 spin_lock_irqsave(&host->irq_lock, irqflags);
Doug Anderson01730552014-08-22 19:17:51 +05302391 dw_mci_cmd_interrupt(host, pending);
Doug Anderson49ba0302015-04-03 11:13:07 -07002392 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2393
2394 del_timer(&host->cmd11_timer);
Doug Anderson01730552014-08-22 19:17:51 +05302395 }
2396
Will Newtonf95f3852011-01-02 01:11:59 -05002397 if (pending & DW_MCI_CMD_ERROR_FLAGS) {
2398 mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002399 host->cmd_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002400 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002401 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -05002402 }
2403
2404 if (pending & DW_MCI_DATA_ERROR_FLAGS) {
2405 /* if there is an error report DATA_ERROR */
2406 mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002407 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002408 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002409 set_bit(EVENT_DATA_ERROR, &host->pending_events);
Seungwon Jeon9b2026a2012-08-01 09:30:40 +09002410 tasklet_schedule(&host->tasklet);
Will Newtonf95f3852011-01-02 01:11:59 -05002411 }
2412
2413 if (pending & SDMMC_INT_DATA_OVER) {
Addy Ke57e10482015-08-11 01:27:18 +09002414 if (host->quirks & DW_MCI_QUIRK_BROKEN_DTO)
2415 del_timer(&host->dto_timer);
2416
Will Newtonf95f3852011-01-02 01:11:59 -05002417 mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
2418 if (!host->data_status)
Seungwon Jeon182c9082012-08-01 09:30:30 +09002419 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002420 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002421 if (host->dir_status == DW_MCI_RECV_STATUS) {
2422 if (host->sg != NULL)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002423 dw_mci_read_data_pio(host, true);
Will Newtonf95f3852011-01-02 01:11:59 -05002424 }
2425 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2426 tasklet_schedule(&host->tasklet);
2427 }
2428
2429 if (pending & SDMMC_INT_RXDR) {
2430 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002431 if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002432 dw_mci_read_data_pio(host, false);
Will Newtonf95f3852011-01-02 01:11:59 -05002433 }
2434
2435 if (pending & SDMMC_INT_TXDR) {
2436 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002437 if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
Will Newtonf95f3852011-01-02 01:11:59 -05002438 dw_mci_write_data_pio(host);
2439 }
2440
2441 if (pending & SDMMC_INT_CMD_DONE) {
2442 mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002443 dw_mci_cmd_interrupt(host, pending);
Will Newtonf95f3852011-01-02 01:11:59 -05002444 }
2445
2446 if (pending & SDMMC_INT_CD) {
2447 mci_writel(host, RINTSTS, SDMMC_INT_CD);
Doug Anderson6130e7a2014-10-14 09:33:09 -07002448 dw_mci_handle_cd(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002449 }
2450
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302451 /* Handle SDIO Interrupts */
2452 for (i = 0; i < host->num_slots; i++) {
2453 struct dw_mci_slot *slot = host->slot[i];
Doug Andersoned2540e2015-02-25 10:11:52 -08002454
2455 if (!slot)
2456 continue;
2457
Addy Ke76756232014-11-04 22:03:09 +08002458 if (pending & SDMMC_INT_SDIO(slot->sdio_id)) {
2459 mci_writel(host, RINTSTS,
2460 SDMMC_INT_SDIO(slot->sdio_id));
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302461 mmc_signal_sdio_irq(slot->mmc);
2462 }
2463 }
2464
Markos Chandras1fb5f682013-03-12 10:53:11 +00002465 }
Will Newtonf95f3852011-01-02 01:11:59 -05002466
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002467 if (host->use_dma != TRANS_MODE_IDMAC)
2468 return IRQ_HANDLED;
2469
2470 /* Handle IDMA interrupts */
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002471 if (host->dma_64bit_address == 1) {
2472 pending = mci_readl(host, IDSTS64);
2473 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2474 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_TI |
2475 SDMMC_IDMAC_INT_RI);
2476 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_NI);
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002477 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002478 }
2479 } else {
2480 pending = mci_readl(host, IDSTS);
2481 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2482 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI |
2483 SDMMC_IDMAC_INT_RI);
2484 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002485 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002486 }
Will Newtonf95f3852011-01-02 01:11:59 -05002487 }
Will Newtonf95f3852011-01-02 01:11:59 -05002488
2489 return IRQ_HANDLED;
2490}
2491
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002492#ifdef CONFIG_OF
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002493/* given a slot, find out the device node representing that slot */
2494static struct device_node *dw_mci_of_find_slot_node(struct dw_mci_slot *slot)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002495{
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002496 struct device *dev = slot->mmc->parent;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002497 struct device_node *np;
2498 const __be32 *addr;
2499 int len;
2500
2501 if (!dev || !dev->of_node)
2502 return NULL;
2503
2504 for_each_child_of_node(dev->of_node, np) {
2505 addr = of_get_property(np, "reg", &len);
2506 if (!addr || (len < sizeof(int)))
2507 continue;
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002508 if (be32_to_cpup(addr) == slot->id)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002509 return np;
2510 }
2511 return NULL;
2512}
2513
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002514static void dw_mci_slot_of_parse(struct dw_mci_slot *slot)
Doug Andersona70aaa62013-01-11 17:03:50 +00002515{
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002516 struct device_node *np = dw_mci_of_find_slot_node(slot);
Doug Andersona70aaa62013-01-11 17:03:50 +00002517
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002518 if (!np)
2519 return;
Doug Andersona70aaa62013-01-11 17:03:50 +00002520
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002521 if (of_property_read_bool(np, "disable-wp")) {
2522 slot->mmc->caps2 |= MMC_CAP2_NO_WRITE_PROTECT;
2523 dev_warn(slot->mmc->parent,
2524 "Slot quirk 'disable-wp' is deprecated\n");
2525 }
Doug Andersona70aaa62013-01-11 17:03:50 +00002526}
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002527#else /* CONFIG_OF */
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002528static void dw_mci_slot_of_parse(struct dw_mci_slot *slot)
Doug Andersona70aaa62013-01-11 17:03:50 +00002529{
Doug Andersona70aaa62013-01-11 17:03:50 +00002530}
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002531#endif /* CONFIG_OF */
2532
Jaehoon Chung36c179a2012-08-23 20:31:48 +09002533static int dw_mci_init_slot(struct dw_mci *host, unsigned int id)
Will Newtonf95f3852011-01-02 01:11:59 -05002534{
2535 struct mmc_host *mmc;
2536 struct dw_mci_slot *slot;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002537 const struct dw_mci_drv_data *drv_data = host->drv_data;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002538 int ctrl_id, ret;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002539 u32 freq[2];
Will Newtonf95f3852011-01-02 01:11:59 -05002540
Thomas Abraham4a909202012-09-17 18:16:35 +00002541 mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), host->dev);
Will Newtonf95f3852011-01-02 01:11:59 -05002542 if (!mmc)
2543 return -ENOMEM;
2544
2545 slot = mmc_priv(mmc);
2546 slot->id = id;
Addy Ke76756232014-11-04 22:03:09 +08002547 slot->sdio_id = host->sdio_id0 + id;
Will Newtonf95f3852011-01-02 01:11:59 -05002548 slot->mmc = mmc;
2549 slot->host = host;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002550 host->slot[id] = slot;
Will Newtonf95f3852011-01-02 01:11:59 -05002551
2552 mmc->ops = &dw_mci_ops;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002553 if (of_property_read_u32_array(host->dev->of_node,
2554 "clock-freq-min-max", freq, 2)) {
2555 mmc->f_min = DW_MCI_FREQ_MIN;
2556 mmc->f_max = DW_MCI_FREQ_MAX;
2557 } else {
2558 mmc->f_min = freq[0];
2559 mmc->f_max = freq[1];
2560 }
Will Newtonf95f3852011-01-02 01:11:59 -05002561
Yuvaraj CD51da2242014-08-22 19:17:50 +05302562 /*if there are external regulators, get them*/
2563 ret = mmc_regulator_get_supply(mmc);
2564 if (ret == -EPROBE_DEFER)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002565 goto err_host_allocated;
Yuvaraj CD51da2242014-08-22 19:17:50 +05302566
2567 if (!mmc->ocr_avail)
2568 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Will Newtonf95f3852011-01-02 01:11:59 -05002569
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002570 if (host->pdata->caps)
2571 mmc->caps = host->pdata->caps;
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002572
Abhilash Kesavanab269122012-11-19 10:26:21 +05302573 if (host->pdata->pm_caps)
2574 mmc->pm_caps = host->pdata->pm_caps;
2575
Thomas Abraham800d78b2012-09-17 18:16:42 +00002576 if (host->dev->of_node) {
2577 ctrl_id = of_alias_get_id(host->dev->of_node, "mshc");
2578 if (ctrl_id < 0)
2579 ctrl_id = 0;
2580 } else {
2581 ctrl_id = to_platform_device(host->dev)->id;
2582 }
James Hogancb27a842012-10-16 09:43:08 +01002583 if (drv_data && drv_data->caps)
2584 mmc->caps |= drv_data->caps[ctrl_id];
Thomas Abraham800d78b2012-09-17 18:16:42 +00002585
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002586 if (host->pdata->caps2)
2587 mmc->caps2 = host->pdata->caps2;
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002588
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002589 dw_mci_slot_of_parse(slot);
2590
Doug Anderson3cf890f2014-08-25 11:19:04 -07002591 ret = mmc_of_parse(mmc);
2592 if (ret)
2593 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002594
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002595 /* Useful defaults if platform data is unset. */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002596 if (host->use_dma == TRANS_MODE_IDMAC) {
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002597 mmc->max_segs = host->ring_size;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002598 mmc->max_blk_size = 65535;
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002599 mmc->max_seg_size = 0x1000;
2600 mmc->max_req_size = mmc->max_seg_size * host->ring_size;
2601 mmc->max_blk_count = mmc->max_req_size / 512;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002602 } else if (host->use_dma == TRANS_MODE_EDMAC) {
2603 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002604 mmc->max_blk_size = 65535;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002605 mmc->max_blk_count = 65535;
2606 mmc->max_req_size =
2607 mmc->max_blk_size * mmc->max_blk_count;
2608 mmc->max_seg_size = mmc->max_req_size;
Will Newtonf95f3852011-01-02 01:11:59 -05002609 } else {
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002610 /* TRANS_MODE_PIO */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002611 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002612 mmc->max_blk_size = 65535; /* BLKSIZ is 16 bits */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002613 mmc->max_blk_count = 512;
2614 mmc->max_req_size = mmc->max_blk_size *
2615 mmc->max_blk_count;
2616 mmc->max_seg_size = mmc->max_req_size;
Jaehoon Chunga39e5742012-02-04 17:00:27 -05002617 }
Will Newtonf95f3852011-01-02 01:11:59 -05002618
Shawn Linc0834a52016-05-27 14:36:40 +08002619 dw_mci_get_cd(mmc);
Jaehoon Chungae0eb342014-03-03 11:36:48 +09002620
Jaehoon Chung0cea5292013-02-15 23:45:45 +09002621 ret = mmc_add_host(mmc);
2622 if (ret)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002623 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002624
2625#if defined(CONFIG_DEBUG_FS)
2626 dw_mci_init_debugfs(slot);
2627#endif
2628
Will Newtonf95f3852011-01-02 01:11:59 -05002629 return 0;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002630
Doug Anderson3cf890f2014-08-25 11:19:04 -07002631err_host_allocated:
Thomas Abraham800d78b2012-09-17 18:16:42 +00002632 mmc_free_host(mmc);
Yuvaraj CD51da2242014-08-22 19:17:50 +05302633 return ret;
Will Newtonf95f3852011-01-02 01:11:59 -05002634}
2635
2636static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id)
2637{
Will Newtonf95f3852011-01-02 01:11:59 -05002638 /* Debugfs stuff is cleaned up by mmc core */
2639 mmc_remove_host(slot->mmc);
2640 slot->host->slot[id] = NULL;
2641 mmc_free_host(slot->mmc);
2642}
2643
2644static void dw_mci_init_dma(struct dw_mci *host)
2645{
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002646 int addr_config;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002647 struct device *dev = host->dev;
2648 struct device_node *np = dev->of_node;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002649
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002650 /*
2651 * Check tansfer mode from HCON[17:16]
2652 * Clear the ambiguous description of dw_mmc databook:
2653 * 2b'00: No DMA Interface -> Actually means using Internal DMA block
2654 * 2b'01: DesignWare DMA Interface -> Synopsys DW-DMA block
2655 * 2b'10: Generic DMA Interface -> non-Synopsys generic DMA block
2656 * 2b'11: Non DW DMA Interface -> pio only
2657 * Compared to DesignWare DMA Interface, Generic DMA Interface has a
2658 * simpler request/acknowledge handshake mechanism and both of them
2659 * are regarded as external dma master for dw_mmc.
2660 */
2661 host->use_dma = SDMMC_GET_TRANS_MODE(mci_readl(host, HCON));
2662 if (host->use_dma == DMA_INTERFACE_IDMA) {
2663 host->use_dma = TRANS_MODE_IDMAC;
2664 } else if (host->use_dma == DMA_INTERFACE_DWDMA ||
2665 host->use_dma == DMA_INTERFACE_GDMA) {
2666 host->use_dma = TRANS_MODE_EDMAC;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002667 } else {
Will Newtonf95f3852011-01-02 01:11:59 -05002668 goto no_dma;
2669 }
2670
2671 /* Determine which DMA interface to use */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002672 if (host->use_dma == TRANS_MODE_IDMAC) {
2673 /*
2674 * Check ADDR_CONFIG bit in HCON to find
2675 * IDMAC address bus width
2676 */
Shawn Lin70692752015-09-16 14:41:37 +08002677 addr_config = SDMMC_GET_ADDR_CONFIG(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05002678
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002679 if (addr_config == 1) {
2680 /* host supports IDMAC in 64-bit address mode */
2681 host->dma_64bit_address = 1;
2682 dev_info(host->dev,
2683 "IDMAC supports 64-bit address mode.\n");
2684 if (!dma_set_mask(host->dev, DMA_BIT_MASK(64)))
2685 dma_set_coherent_mask(host->dev,
2686 DMA_BIT_MASK(64));
2687 } else {
2688 /* host supports IDMAC in 32-bit address mode */
2689 host->dma_64bit_address = 0;
2690 dev_info(host->dev,
2691 "IDMAC supports 32-bit address mode.\n");
2692 }
2693
2694 /* Alloc memory for sg translation */
2695 host->sg_cpu = dmam_alloc_coherent(host->dev, PAGE_SIZE,
2696 &host->sg_dma, GFP_KERNEL);
2697 if (!host->sg_cpu) {
2698 dev_err(host->dev,
2699 "%s: could not alloc DMA memory\n",
2700 __func__);
2701 goto no_dma;
2702 }
2703
2704 host->dma_ops = &dw_mci_idmac_ops;
2705 dev_info(host->dev, "Using internal DMA controller.\n");
2706 } else {
2707 /* TRANS_MODE_EDMAC: check dma bindings again */
2708 if ((of_property_count_strings(np, "dma-names") < 0) ||
2709 (!of_find_property(np, "dmas", NULL))) {
2710 goto no_dma;
2711 }
2712 host->dma_ops = &dw_mci_edmac_ops;
2713 dev_info(host->dev, "Using external DMA controller.\n");
2714 }
Will Newtonf95f3852011-01-02 01:11:59 -05002715
Jaehoon Chunge1631f92012-04-18 15:42:31 +09002716 if (host->dma_ops->init && host->dma_ops->start &&
2717 host->dma_ops->stop && host->dma_ops->cleanup) {
Will Newtonf95f3852011-01-02 01:11:59 -05002718 if (host->dma_ops->init(host)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002719 dev_err(host->dev, "%s: Unable to initialize DMA Controller.\n",
2720 __func__);
Will Newtonf95f3852011-01-02 01:11:59 -05002721 goto no_dma;
2722 }
2723 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00002724 dev_err(host->dev, "DMA initialization not found.\n");
Will Newtonf95f3852011-01-02 01:11:59 -05002725 goto no_dma;
2726 }
2727
Will Newtonf95f3852011-01-02 01:11:59 -05002728 return;
2729
2730no_dma:
Thomas Abraham4a909202012-09-17 18:16:35 +00002731 dev_info(host->dev, "Using PIO mode.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002732 host->use_dma = TRANS_MODE_PIO;
Will Newtonf95f3852011-01-02 01:11:59 -05002733}
2734
Seungwon Jeon31bff452013-08-31 00:14:23 +09002735static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset)
Will Newtonf95f3852011-01-02 01:11:59 -05002736{
2737 unsigned long timeout = jiffies + msecs_to_jiffies(500);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002738 u32 ctrl;
Will Newtonf95f3852011-01-02 01:11:59 -05002739
Seungwon Jeon31bff452013-08-31 00:14:23 +09002740 ctrl = mci_readl(host, CTRL);
2741 ctrl |= reset;
2742 mci_writel(host, CTRL, ctrl);
Will Newtonf95f3852011-01-02 01:11:59 -05002743
2744 /* wait till resets clear */
2745 do {
2746 ctrl = mci_readl(host, CTRL);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002747 if (!(ctrl & reset))
Will Newtonf95f3852011-01-02 01:11:59 -05002748 return true;
2749 } while (time_before(jiffies, timeout));
2750
Seungwon Jeon31bff452013-08-31 00:14:23 +09002751 dev_err(host->dev,
2752 "Timeout resetting block (ctrl reset %#x)\n",
2753 ctrl & reset);
Will Newtonf95f3852011-01-02 01:11:59 -05002754
2755 return false;
2756}
2757
Sonny Rao3a33a942014-08-04 18:19:50 -07002758static bool dw_mci_reset(struct dw_mci *host)
Seungwon Jeon31bff452013-08-31 00:14:23 +09002759{
Sonny Rao3a33a942014-08-04 18:19:50 -07002760 u32 flags = SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET;
2761 bool ret = false;
2762
Seungwon Jeon31bff452013-08-31 00:14:23 +09002763 /*
2764 * Reseting generates a block interrupt, hence setting
2765 * the scatter-gather pointer to NULL.
2766 */
2767 if (host->sg) {
2768 sg_miter_stop(&host->sg_miter);
2769 host->sg = NULL;
2770 }
2771
Sonny Rao3a33a942014-08-04 18:19:50 -07002772 if (host->use_dma)
2773 flags |= SDMMC_CTRL_DMA_RESET;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002774
Sonny Rao3a33a942014-08-04 18:19:50 -07002775 if (dw_mci_ctrl_reset(host, flags)) {
2776 /*
2777 * In all cases we clear the RAWINTS register to clear any
2778 * interrupts.
2779 */
2780 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2781
2782 /* if using dma we wait for dma_req to clear */
2783 if (host->use_dma) {
2784 unsigned long timeout = jiffies + msecs_to_jiffies(500);
2785 u32 status;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002786
Sonny Rao3a33a942014-08-04 18:19:50 -07002787 do {
2788 status = mci_readl(host, STATUS);
2789 if (!(status & SDMMC_STATUS_DMA_REQ))
2790 break;
2791 cpu_relax();
2792 } while (time_before(jiffies, timeout));
2793
2794 if (status & SDMMC_STATUS_DMA_REQ) {
2795 dev_err(host->dev,
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002796 "%s: Timeout waiting for dma_req to clear during reset\n",
2797 __func__);
Sonny Rao3a33a942014-08-04 18:19:50 -07002798 goto ciu_out;
2799 }
2800
2801 /* when using DMA next we reset the fifo again */
2802 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_FIFO_RESET))
2803 goto ciu_out;
2804 }
2805 } else {
2806 /* if the controller reset bit did clear, then set clock regs */
2807 if (!(mci_readl(host, CTRL) & SDMMC_CTRL_RESET)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002808 dev_err(host->dev,
2809 "%s: fifo/dma reset bits didn't clear but ciu was reset, doing clock update\n",
Sonny Rao3a33a942014-08-04 18:19:50 -07002810 __func__);
2811 goto ciu_out;
2812 }
2813 }
2814
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002815 if (host->use_dma == TRANS_MODE_IDMAC)
2816 /* It is also recommended that we reset and reprogram idmac */
2817 dw_mci_idmac_reset(host);
Sonny Rao3a33a942014-08-04 18:19:50 -07002818
2819 ret = true;
2820
2821ciu_out:
2822 /* After a CTRL reset we need to have CIU set clock registers */
2823 mci_send_cmd(host->cur_slot, SDMMC_CMD_UPD_CLK, 0);
2824
2825 return ret;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002826}
2827
Doug Anderson5c935162015-03-09 16:18:21 -07002828static void dw_mci_cmd11_timer(unsigned long arg)
2829{
2830 struct dw_mci *host = (struct dw_mci *)arg;
2831
Doug Andersonfd674192015-04-03 11:13:06 -07002832 if (host->state != STATE_SENDING_CMD11) {
2833 dev_warn(host->dev, "Unexpected CMD11 timeout\n");
2834 return;
2835 }
Doug Anderson5c935162015-03-09 16:18:21 -07002836
2837 host->cmd_status = SDMMC_INT_RTO;
2838 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2839 tasklet_schedule(&host->tasklet);
2840}
2841
Addy Ke57e10482015-08-11 01:27:18 +09002842static void dw_mci_dto_timer(unsigned long arg)
2843{
2844 struct dw_mci *host = (struct dw_mci *)arg;
2845
2846 switch (host->state) {
2847 case STATE_SENDING_DATA:
2848 case STATE_DATA_BUSY:
2849 /*
2850 * If DTO interrupt does NOT come in sending data state,
2851 * we should notify the driver to terminate current transfer
2852 * and report a data timeout to the core.
2853 */
2854 host->data_status = SDMMC_INT_DRTO;
2855 set_bit(EVENT_DATA_ERROR, &host->pending_events);
2856 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2857 tasklet_schedule(&host->tasklet);
2858 break;
2859 default:
2860 break;
2861 }
2862}
2863
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002864#ifdef CONFIG_OF
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002865static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2866{
2867 struct dw_mci_board *pdata;
2868 struct device *dev = host->dev;
2869 struct device_node *np = dev->of_node;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002870 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Line8cc37b2016-01-21 14:52:52 +08002871 int ret;
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002872 u32 clock_frequency;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002873
2874 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Beomho Seobf3707e2014-12-23 21:07:33 +09002875 if (!pdata)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002876 return ERR_PTR(-ENOMEM);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002877
2878 /* find out number of slots supported */
Shawn Lin8a629d22016-02-02 14:11:25 +08002879 of_property_read_u32(np, "num-slots", &pdata->num_slots);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002880
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002881 if (of_property_read_u32(np, "fifo-depth", &pdata->fifo_depth))
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002882 dev_info(dev,
2883 "fifo-depth property not found, using value of FIFOTH register as default\n");
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002884
2885 of_property_read_u32(np, "card-detect-delay", &pdata->detect_delay_ms);
2886
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002887 if (!of_property_read_u32(np, "clock-frequency", &clock_frequency))
2888 pdata->bus_hz = clock_frequency;
2889
James Hogancb27a842012-10-16 09:43:08 +01002890 if (drv_data && drv_data->parse_dt) {
2891 ret = drv_data->parse_dt(host);
Thomas Abraham800d78b2012-09-17 18:16:42 +00002892 if (ret)
2893 return ERR_PTR(ret);
2894 }
2895
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002896 if (of_find_property(np, "supports-highspeed", NULL)) {
2897 dev_info(dev, "supports-highspeed property is deprecated.\n");
Seungwon Jeon10b49842013-08-31 00:13:22 +09002898 pdata->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002899 }
Seungwon Jeon10b49842013-08-31 00:13:22 +09002900
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002901 return pdata;
2902}
2903
2904#else /* CONFIG_OF */
2905static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2906{
2907 return ERR_PTR(-EINVAL);
2908}
2909#endif /* CONFIG_OF */
2910
Doug Andersonfa0c3282015-02-25 10:11:51 -08002911static void dw_mci_enable_cd(struct dw_mci *host)
2912{
Doug Andersonfa0c3282015-02-25 10:11:51 -08002913 unsigned long irqflags;
2914 u32 temp;
2915 int i;
Shawn Line8cc37b2016-01-21 14:52:52 +08002916 struct dw_mci_slot *slot;
Doug Andersonfa0c3282015-02-25 10:11:51 -08002917
Shawn Line8cc37b2016-01-21 14:52:52 +08002918 /*
2919 * No need for CD if all slots have a non-error GPIO
2920 * as well as broken card detection is found.
2921 */
Doug Andersonfa0c3282015-02-25 10:11:51 -08002922 for (i = 0; i < host->num_slots; i++) {
Shawn Line8cc37b2016-01-21 14:52:52 +08002923 slot = host->slot[i];
2924 if (slot->mmc->caps & MMC_CAP_NEEDS_POLL)
2925 return;
Doug Andersonfa0c3282015-02-25 10:11:51 -08002926
Arnd Bergmann287980e2016-05-27 23:23:25 +02002927 if (mmc_gpio_get_cd(slot->mmc) < 0)
Doug Andersonfa0c3282015-02-25 10:11:51 -08002928 break;
2929 }
2930 if (i == host->num_slots)
2931 return;
2932
2933 spin_lock_irqsave(&host->irq_lock, irqflags);
2934 temp = mci_readl(host, INTMASK);
2935 temp |= SDMMC_INT_CD;
2936 mci_writel(host, INTMASK, temp);
2937 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2938}
2939
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302940int dw_mci_probe(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05002941{
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002942 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302943 int width, i, ret = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002944 u32 fifo_size;
Thomas Abraham1c2215b2012-09-17 18:16:37 +00002945 int init_slots = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002946
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002947 if (!host->pdata) {
2948 host->pdata = dw_mci_parse_dt(host);
2949 if (IS_ERR(host->pdata)) {
2950 dev_err(host->dev, "platform data not available\n");
2951 return -EINVAL;
2952 }
Will Newtonf95f3852011-01-02 01:11:59 -05002953 }
2954
Seungwon Jeon780f22a2012-11-28 19:26:03 +09002955 host->biu_clk = devm_clk_get(host->dev, "biu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002956 if (IS_ERR(host->biu_clk)) {
2957 dev_dbg(host->dev, "biu clock not available\n");
2958 } else {
2959 ret = clk_prepare_enable(host->biu_clk);
2960 if (ret) {
2961 dev_err(host->dev, "failed to enable biu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002962 return ret;
2963 }
Will Newtonf95f3852011-01-02 01:11:59 -05002964 }
2965
Seungwon Jeon780f22a2012-11-28 19:26:03 +09002966 host->ciu_clk = devm_clk_get(host->dev, "ciu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002967 if (IS_ERR(host->ciu_clk)) {
2968 dev_dbg(host->dev, "ciu clock not available\n");
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002969 host->bus_hz = host->pdata->bus_hz;
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002970 } else {
2971 ret = clk_prepare_enable(host->ciu_clk);
2972 if (ret) {
2973 dev_err(host->dev, "failed to enable ciu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002974 goto err_clk_biu;
2975 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002976
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002977 if (host->pdata->bus_hz) {
2978 ret = clk_set_rate(host->ciu_clk, host->pdata->bus_hz);
2979 if (ret)
2980 dev_warn(host->dev,
Jaehoon Chung612de4c2014-03-03 11:36:42 +09002981 "Unable to set bus rate to %uHz\n",
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002982 host->pdata->bus_hz);
2983 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002984 host->bus_hz = clk_get_rate(host->ciu_clk);
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002985 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002986
Jaehoon Chung612de4c2014-03-03 11:36:42 +09002987 if (!host->bus_hz) {
2988 dev_err(host->dev,
2989 "Platform data must supply bus speed\n");
2990 ret = -ENODEV;
2991 goto err_clk_ciu;
2992 }
2993
Yuvaraj Kumar C D002f0d52013-08-31 00:12:19 +09002994 if (drv_data && drv_data->init) {
2995 ret = drv_data->init(host);
2996 if (ret) {
2997 dev_err(host->dev,
2998 "implementation specific init failed\n");
2999 goto err_clk_ciu;
3000 }
3001 }
3002
Doug Anderson5c935162015-03-09 16:18:21 -07003003 setup_timer(&host->cmd11_timer,
3004 dw_mci_cmd11_timer, (unsigned long)host);
3005
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303006 host->quirks = host->pdata->quirks;
Will Newtonf95f3852011-01-02 01:11:59 -05003007
Addy Ke57e10482015-08-11 01:27:18 +09003008 if (host->quirks & DW_MCI_QUIRK_BROKEN_DTO)
3009 setup_timer(&host->dto_timer,
3010 dw_mci_dto_timer, (unsigned long)host);
3011
Will Newtonf95f3852011-01-02 01:11:59 -05003012 spin_lock_init(&host->lock);
Doug Andersonf8c58c12014-12-02 15:42:47 -08003013 spin_lock_init(&host->irq_lock);
Will Newtonf95f3852011-01-02 01:11:59 -05003014 INIT_LIST_HEAD(&host->queue);
3015
Will Newtonf95f3852011-01-02 01:11:59 -05003016 /*
3017 * Get the host data width - this assumes that HCON has been set with
3018 * the correct values.
3019 */
Shawn Lin70692752015-09-16 14:41:37 +08003020 i = SDMMC_GET_HDATA_WIDTH(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05003021 if (!i) {
3022 host->push_data = dw_mci_push_data16;
3023 host->pull_data = dw_mci_pull_data16;
3024 width = 16;
3025 host->data_shift = 1;
3026 } else if (i == 2) {
3027 host->push_data = dw_mci_push_data64;
3028 host->pull_data = dw_mci_pull_data64;
3029 width = 64;
3030 host->data_shift = 3;
3031 } else {
3032 /* Check for a reserved value, and warn if it is */
3033 WARN((i != 1),
3034 "HCON reports a reserved host data width!\n"
3035 "Defaulting to 32-bit access.\n");
3036 host->push_data = dw_mci_push_data32;
3037 host->pull_data = dw_mci_pull_data32;
3038 width = 32;
3039 host->data_shift = 2;
3040 }
3041
3042 /* Reset all blocks */
Shawn Lin37444152016-01-22 15:43:12 +08003043 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
3044 ret = -ENODEV;
3045 goto err_clk_ciu;
3046 }
Seungwon Jeon141a7122012-05-22 13:01:03 +09003047
3048 host->dma_ops = host->pdata->dma_ops;
3049 dw_mci_init_dma(host);
Will Newtonf95f3852011-01-02 01:11:59 -05003050
3051 /* Clear the interrupts for the host controller */
3052 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3053 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3054
3055 /* Put in max timeout */
3056 mci_writel(host, TMOUT, 0xFFFFFFFF);
3057
3058 /*
3059 * FIFO threshold settings RxMark = fifo_size / 2 - 1,
3060 * Tx Mark = fifo_size / 2 DMA Size = 8
3061 */
James Hoganb86d8252011-06-24 13:57:18 +01003062 if (!host->pdata->fifo_depth) {
3063 /*
3064 * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
3065 * have been overwritten by the bootloader, just like we're
3066 * about to do, so if you know the value for your hardware, you
3067 * should put it in the platform data.
3068 */
3069 fifo_size = mci_readl(host, FIFOTH);
Jaehoon Chung8234e862012-01-11 09:28:21 +00003070 fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
James Hoganb86d8252011-06-24 13:57:18 +01003071 } else {
3072 fifo_size = host->pdata->fifo_depth;
3073 }
3074 host->fifo_depth = fifo_size;
Seungwon Jeon52426892013-08-31 00:13:42 +09003075 host->fifoth_val =
3076 SDMMC_SET_FIFOTH(0x2, fifo_size / 2 - 1, fifo_size / 2);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003077 mci_writel(host, FIFOTH, host->fifoth_val);
Will Newtonf95f3852011-01-02 01:11:59 -05003078
3079 /* disable clock to CIU */
3080 mci_writel(host, CLKENA, 0);
3081 mci_writel(host, CLKSRC, 0);
3082
James Hogan63008762013-03-12 10:43:54 +00003083 /*
3084 * In 2.40a spec, Data offset is changed.
3085 * Need to check the version-id and set data-offset for DATA register.
3086 */
3087 host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
3088 dev_info(host->dev, "Version ID is %04x\n", host->verid);
3089
3090 if (host->verid < DW_MMC_240A)
Ben Dooks76184ac2015-03-25 11:27:52 +00003091 host->fifo_reg = host->regs + DATA_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003092 else
Ben Dooks76184ac2015-03-25 11:27:52 +00003093 host->fifo_reg = host->regs + DATA_240A_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003094
Will Newtonf95f3852011-01-02 01:11:59 -05003095 tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003096 ret = devm_request_irq(host->dev, host->irq, dw_mci_interrupt,
3097 host->irq_flags, "dw-mci", host);
Will Newtonf95f3852011-01-02 01:11:59 -05003098 if (ret)
Doug Anderson6130e7a2014-10-14 09:33:09 -07003099 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003100
Will Newtonf95f3852011-01-02 01:11:59 -05003101 if (host->pdata->num_slots)
3102 host->num_slots = host->pdata->num_slots;
3103 else
Shawn Lin8a629d22016-02-02 14:11:25 +08003104 host->num_slots = 1;
3105
3106 if (host->num_slots < 1 ||
3107 host->num_slots > SDMMC_GET_SLOT_NUM(mci_readl(host, HCON))) {
3108 dev_err(host->dev,
3109 "Platform data must supply correct num_slots.\n");
3110 ret = -ENODEV;
3111 goto err_clk_ciu;
3112 }
Will Newtonf95f3852011-01-02 01:11:59 -05003113
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303114 /*
Doug Andersonfa0c3282015-02-25 10:11:51 -08003115 * Enable interrupts for command done, data over, data empty,
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303116 * receive ready and error such as transmit, receive timeout, crc error
3117 */
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303118 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3119 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003120 DW_MCI_ERROR_FLAGS);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003121 /* Enable mci interrupt */
3122 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303123
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003124 dev_info(host->dev,
3125 "DW MMC controller at irq %d,%d bit host data width,%u deep fifo\n",
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303126 host->irq, width, fifo_size);
3127
Will Newtonf95f3852011-01-02 01:11:59 -05003128 /* We need at least one slot to succeed */
3129 for (i = 0; i < host->num_slots; i++) {
3130 ret = dw_mci_init_slot(host, i);
Thomas Abraham1c2215b2012-09-17 18:16:37 +00003131 if (ret)
3132 dev_dbg(host->dev, "slot %d init failed\n", i);
3133 else
3134 init_slots++;
3135 }
3136
3137 if (init_slots) {
3138 dev_info(host->dev, "%d slots initialized\n", init_slots);
3139 } else {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003140 dev_dbg(host->dev,
3141 "attempted to initialize %d slots, but failed on all\n",
3142 host->num_slots);
Doug Anderson6130e7a2014-10-14 09:33:09 -07003143 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003144 }
3145
Doug Andersonb793f652015-03-11 15:15:14 -07003146 /* Now that slots are all setup, we can enable card detect */
3147 dw_mci_enable_cd(host);
3148
Will Newtonf95f3852011-01-02 01:11:59 -05003149 return 0;
3150
Will Newtonf95f3852011-01-02 01:11:59 -05003151err_dmaunmap:
3152 if (host->use_dma && host->dma_ops->exit)
3153 host->dma_ops->exit(host);
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003154
3155err_clk_ciu:
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003156 if (!IS_ERR(host->ciu_clk))
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003157 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003158
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003159err_clk_biu:
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003160 if (!IS_ERR(host->biu_clk))
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003161 clk_disable_unprepare(host->biu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003162
Will Newtonf95f3852011-01-02 01:11:59 -05003163 return ret;
3164}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303165EXPORT_SYMBOL(dw_mci_probe);
Will Newtonf95f3852011-01-02 01:11:59 -05003166
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303167void dw_mci_remove(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003168{
Will Newtonf95f3852011-01-02 01:11:59 -05003169 int i;
3170
Will Newtonf95f3852011-01-02 01:11:59 -05003171 for (i = 0; i < host->num_slots; i++) {
Thomas Abraham4a909202012-09-17 18:16:35 +00003172 dev_dbg(host->dev, "remove slot %d\n", i);
Will Newtonf95f3852011-01-02 01:11:59 -05003173 if (host->slot[i])
3174 dw_mci_cleanup_slot(host->slot[i], i);
3175 }
3176
Prabu Thangamuthu048fd7e2015-05-28 12:21:06 +00003177 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3178 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3179
Will Newtonf95f3852011-01-02 01:11:59 -05003180 /* disable clock to CIU */
3181 mci_writel(host, CLKENA, 0);
3182 mci_writel(host, CLKSRC, 0);
3183
Will Newtonf95f3852011-01-02 01:11:59 -05003184 if (host->use_dma && host->dma_ops->exit)
3185 host->dma_ops->exit(host);
3186
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003187 if (!IS_ERR(host->ciu_clk))
3188 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003189
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003190 if (!IS_ERR(host->biu_clk))
3191 clk_disable_unprepare(host->biu_clk);
Will Newtonf95f3852011-01-02 01:11:59 -05003192}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303193EXPORT_SYMBOL(dw_mci_remove);
3194
3195
Will Newtonf95f3852011-01-02 01:11:59 -05003196
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003197#ifdef CONFIG_PM_SLEEP
Will Newtonf95f3852011-01-02 01:11:59 -05003198/*
3199 * TODO: we should probably disable the clock to the card in the suspend path.
3200 */
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303201int dw_mci_suspend(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003202{
Shawn Lin3fc7eae2015-09-16 14:41:23 +08003203 if (host->use_dma && host->dma_ops->exit)
3204 host->dma_ops->exit(host);
3205
Will Newtonf95f3852011-01-02 01:11:59 -05003206 return 0;
3207}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303208EXPORT_SYMBOL(dw_mci_suspend);
Will Newtonf95f3852011-01-02 01:11:59 -05003209
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303210int dw_mci_resume(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003211{
3212 int i, ret;
Will Newtonf95f3852011-01-02 01:11:59 -05003213
Sonny Rao3a33a942014-08-04 18:19:50 -07003214 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003215 ret = -ENODEV;
3216 return ret;
3217 }
3218
Jonathan Kliegman3bfe6192012-06-14 13:31:55 -04003219 if (host->use_dma && host->dma_ops->init)
Seungwon Jeon141a7122012-05-22 13:01:03 +09003220 host->dma_ops->init(host);
3221
Seungwon Jeon52426892013-08-31 00:13:42 +09003222 /*
3223 * Restore the initial value at FIFOTH register
3224 * And Invalidate the prev_blksz with zero
3225 */
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003226 mci_writel(host, FIFOTH, host->fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +09003227 host->prev_blksz = 0;
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003228
Doug Anderson2eb29442013-08-31 00:11:49 +09003229 /* Put in max timeout */
3230 mci_writel(host, TMOUT, 0xFFFFFFFF);
3231
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003232 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3233 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3234 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003235 DW_MCI_ERROR_FLAGS);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003236 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
3237
Will Newtonf95f3852011-01-02 01:11:59 -05003238 for (i = 0; i < host->num_slots; i++) {
3239 struct dw_mci_slot *slot = host->slot[i];
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003240
Will Newtonf95f3852011-01-02 01:11:59 -05003241 if (!slot)
3242 continue;
Abhilash Kesavanab269122012-11-19 10:26:21 +05303243 if (slot->mmc->pm_flags & MMC_PM_KEEP_POWER) {
3244 dw_mci_set_ios(slot->mmc, &slot->mmc->ios);
3245 dw_mci_setup_bus(slot, true);
3246 }
Will Newtonf95f3852011-01-02 01:11:59 -05003247 }
Doug Andersonfa0c3282015-02-25 10:11:51 -08003248
3249 /* Now that slots are all setup, we can enable card detect */
3250 dw_mci_enable_cd(host);
3251
Will Newtonf95f3852011-01-02 01:11:59 -05003252 return 0;
3253}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303254EXPORT_SYMBOL(dw_mci_resume);
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003255#endif /* CONFIG_PM_SLEEP */
3256
Will Newtonf95f3852011-01-02 01:11:59 -05003257static int __init dw_mci_init(void)
3258{
Sachin Kamat8e1c4e42013-04-04 11:25:11 +05303259 pr_info("Synopsys Designware Multimedia Card Interface Driver\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303260 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -05003261}
3262
3263static void __exit dw_mci_exit(void)
3264{
Will Newtonf95f3852011-01-02 01:11:59 -05003265}
3266
3267module_init(dw_mci_init);
3268module_exit(dw_mci_exit);
3269
3270MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
3271MODULE_AUTHOR("NXP Semiconductor VietNam");
3272MODULE_AUTHOR("Imagination Technologies Ltd");
3273MODULE_LICENSE("GPL v2");