blob: e7fb0527d0e36c6e118119f641d5743229eaecf7 [file] [log] [blame]
Will Newtonf95f3852011-01-02 01:11:59 -05001/*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <linux/blkdev.h>
15#include <linux/clk.h>
16#include <linux/debugfs.h>
17#include <linux/device.h>
18#include <linux/dma-mapping.h>
19#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/ioport.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
Will Newtonf95f3852011-01-02 01:11:59 -050025#include <linux/seq_file.h>
26#include <linux/slab.h>
27#include <linux/stat.h>
28#include <linux/delay.h>
29#include <linux/irq.h>
Doug Andersonb24c8b22014-12-02 15:42:46 -080030#include <linux/mmc/card.h>
Will Newtonf95f3852011-01-02 01:11:59 -050031#include <linux/mmc/host.h>
32#include <linux/mmc/mmc.h>
Doug Anderson01730552014-08-22 19:17:51 +053033#include <linux/mmc/sd.h>
Seungwon Jeon90c21432013-08-31 00:14:05 +090034#include <linux/mmc/sdio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050035#include <linux/mmc/dw_mmc.h>
36#include <linux/bitops.h>
Jaehoon Chungc07946a2011-02-25 11:08:14 +090037#include <linux/regulator/consumer.h>
Thomas Abrahamc91eab42012-09-17 18:16:40 +000038#include <linux/of.h>
Doug Anderson55a6ceb2013-01-11 17:03:53 +000039#include <linux/of_gpio.h>
Zhangfei Gaobf626e52014-01-09 22:35:10 +080040#include <linux/mmc/slot-gpio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050041
42#include "dw_mmc.h"
43
44/* Common flag combinations */
Jaehoon Chung3f7eec62013-05-27 13:47:57 +090045#define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DRTO | SDMMC_INT_DCRC | \
Will Newtonf95f3852011-01-02 01:11:59 -050046 SDMMC_INT_HTO | SDMMC_INT_SBE | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070047 SDMMC_INT_EBE | SDMMC_INT_HLE)
Will Newtonf95f3852011-01-02 01:11:59 -050048#define DW_MCI_CMD_ERROR_FLAGS (SDMMC_INT_RTO | SDMMC_INT_RCRC | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070049 SDMMC_INT_RESP_ERR | SDMMC_INT_HLE)
Will Newtonf95f3852011-01-02 01:11:59 -050050#define DW_MCI_ERROR_FLAGS (DW_MCI_DATA_ERROR_FLAGS | \
Doug Anderson7a3c5672015-03-10 08:48:10 -070051 DW_MCI_CMD_ERROR_FLAGS)
Will Newtonf95f3852011-01-02 01:11:59 -050052#define DW_MCI_SEND_STATUS 1
53#define DW_MCI_RECV_STATUS 2
54#define DW_MCI_DMA_THRESHOLD 16
55
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +090056#define DW_MCI_FREQ_MAX 200000000 /* unit: HZ */
57#define DW_MCI_FREQ_MIN 400000 /* unit: HZ */
58
Joonyoung Shimfc79a4d2013-04-26 15:35:22 +090059#define IDMAC_INT_CLR (SDMMC_IDMAC_INT_AI | SDMMC_IDMAC_INT_NI | \
60 SDMMC_IDMAC_INT_CES | SDMMC_IDMAC_INT_DU | \
61 SDMMC_IDMAC_INT_FBE | SDMMC_IDMAC_INT_RI | \
62 SDMMC_IDMAC_INT_TI)
63
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000064struct idmac_desc_64addr {
65 u32 des0; /* Control Descriptor */
66
67 u32 des1; /* Reserved */
68
69 u32 des2; /*Buffer sizes */
70#define IDMAC_64ADDR_SET_BUFFER1_SIZE(d, s) \
Ben Dooks6687c422015-03-25 11:27:51 +000071 ((d)->des2 = ((d)->des2 & cpu_to_le32(0x03ffe000)) | \
72 ((cpu_to_le32(s)) & cpu_to_le32(0x1fff)))
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000073
74 u32 des3; /* Reserved */
75
76 u32 des4; /* Lower 32-bits of Buffer Address Pointer 1*/
77 u32 des5; /* Upper 32-bits of Buffer Address Pointer 1*/
78
79 u32 des6; /* Lower 32-bits of Next Descriptor Address */
80 u32 des7; /* Upper 32-bits of Next Descriptor Address */
81};
82
Will Newtonf95f3852011-01-02 01:11:59 -050083struct idmac_desc {
Ben Dooks6687c422015-03-25 11:27:51 +000084 __le32 des0; /* Control Descriptor */
Will Newtonf95f3852011-01-02 01:11:59 -050085#define IDMAC_DES0_DIC BIT(1)
86#define IDMAC_DES0_LD BIT(2)
87#define IDMAC_DES0_FD BIT(3)
88#define IDMAC_DES0_CH BIT(4)
89#define IDMAC_DES0_ER BIT(5)
90#define IDMAC_DES0_CES BIT(30)
91#define IDMAC_DES0_OWN BIT(31)
92
Ben Dooks6687c422015-03-25 11:27:51 +000093 __le32 des1; /* Buffer sizes */
Will Newtonf95f3852011-01-02 01:11:59 -050094#define IDMAC_SET_BUFFER1_SIZE(d, s) \
Ben Dookse5306c32016-06-07 14:37:19 +010095 ((d)->des1 = ((d)->des1 & cpu_to_le32(0x03ffe000)) | (cpu_to_le32((s) & 0x1fff)))
Will Newtonf95f3852011-01-02 01:11:59 -050096
Ben Dooks6687c422015-03-25 11:27:51 +000097 __le32 des2; /* buffer 1 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -050098
Ben Dooks6687c422015-03-25 11:27:51 +000099 __le32 des3; /* buffer 2 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -0500100};
Alexey Brodkin5959b322015-06-25 11:25:07 +0300101
102/* Each descriptor can transfer up to 4KB of data in chained mode */
103#define DW_MCI_DESC_DATA_LENGTH 0x1000
Will Newtonf95f3852011-01-02 01:11:59 -0500104
Sonny Rao3a33a942014-08-04 18:19:50 -0700105static bool dw_mci_reset(struct dw_mci *host);
Sonny Rao536f6b92014-10-16 09:58:05 -0700106static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset);
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800107static int dw_mci_card_busy(struct mmc_host *mmc);
Shawn Lin56f69112016-05-27 14:37:05 +0800108static int dw_mci_get_cd(struct mmc_host *mmc);
Seungwon Jeon31bff452013-08-31 00:14:23 +0900109
Will Newtonf95f3852011-01-02 01:11:59 -0500110#if defined(CONFIG_DEBUG_FS)
111static int dw_mci_req_show(struct seq_file *s, void *v)
112{
113 struct dw_mci_slot *slot = s->private;
114 struct mmc_request *mrq;
115 struct mmc_command *cmd;
116 struct mmc_command *stop;
117 struct mmc_data *data;
118
119 /* Make sure we get a consistent snapshot */
120 spin_lock_bh(&slot->host->lock);
121 mrq = slot->mrq;
122
123 if (mrq) {
124 cmd = mrq->cmd;
125 data = mrq->data;
126 stop = mrq->stop;
127
128 if (cmd)
129 seq_printf(s,
130 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
131 cmd->opcode, cmd->arg, cmd->flags,
132 cmd->resp[0], cmd->resp[1], cmd->resp[2],
133 cmd->resp[2], cmd->error);
134 if (data)
135 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
136 data->bytes_xfered, data->blocks,
137 data->blksz, data->flags, data->error);
138 if (stop)
139 seq_printf(s,
140 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
141 stop->opcode, stop->arg, stop->flags,
142 stop->resp[0], stop->resp[1], stop->resp[2],
143 stop->resp[2], stop->error);
144 }
145
146 spin_unlock_bh(&slot->host->lock);
147
148 return 0;
149}
150
151static int dw_mci_req_open(struct inode *inode, struct file *file)
152{
153 return single_open(file, dw_mci_req_show, inode->i_private);
154}
155
156static const struct file_operations dw_mci_req_fops = {
157 .owner = THIS_MODULE,
158 .open = dw_mci_req_open,
159 .read = seq_read,
160 .llseek = seq_lseek,
161 .release = single_release,
162};
163
164static int dw_mci_regs_show(struct seq_file *s, void *v)
165{
166 seq_printf(s, "STATUS:\t0x%08x\n", SDMMC_STATUS);
167 seq_printf(s, "RINTSTS:\t0x%08x\n", SDMMC_RINTSTS);
168 seq_printf(s, "CMD:\t0x%08x\n", SDMMC_CMD);
169 seq_printf(s, "CTRL:\t0x%08x\n", SDMMC_CTRL);
170 seq_printf(s, "INTMASK:\t0x%08x\n", SDMMC_INTMASK);
171 seq_printf(s, "CLKENA:\t0x%08x\n", SDMMC_CLKENA);
172
173 return 0;
174}
175
176static int dw_mci_regs_open(struct inode *inode, struct file *file)
177{
178 return single_open(file, dw_mci_regs_show, inode->i_private);
179}
180
181static const struct file_operations dw_mci_regs_fops = {
182 .owner = THIS_MODULE,
183 .open = dw_mci_regs_open,
184 .read = seq_read,
185 .llseek = seq_lseek,
186 .release = single_release,
187};
188
189static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
190{
191 struct mmc_host *mmc = slot->mmc;
192 struct dw_mci *host = slot->host;
193 struct dentry *root;
194 struct dentry *node;
195
196 root = mmc->debugfs_root;
197 if (!root)
198 return;
199
200 node = debugfs_create_file("regs", S_IRUSR, root, host,
201 &dw_mci_regs_fops);
202 if (!node)
203 goto err;
204
205 node = debugfs_create_file("req", S_IRUSR, root, slot,
206 &dw_mci_req_fops);
207 if (!node)
208 goto err;
209
210 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
211 if (!node)
212 goto err;
213
214 node = debugfs_create_x32("pending_events", S_IRUSR, root,
215 (u32 *)&host->pending_events);
216 if (!node)
217 goto err;
218
219 node = debugfs_create_x32("completed_events", S_IRUSR, root,
220 (u32 *)&host->completed_events);
221 if (!node)
222 goto err;
223
224 return;
225
226err:
227 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
228}
229#endif /* defined(CONFIG_DEBUG_FS) */
230
Doug Anderson01730552014-08-22 19:17:51 +0530231static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg);
232
Will Newtonf95f3852011-01-02 01:11:59 -0500233static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
234{
235 struct mmc_data *data;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000236 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson01730552014-08-22 19:17:51 +0530237 struct dw_mci *host = slot->host;
Will Newtonf95f3852011-01-02 01:11:59 -0500238 u32 cmdr;
Will Newtonf95f3852011-01-02 01:11:59 -0500239
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800240 cmd->error = -EINPROGRESS;
Will Newtonf95f3852011-01-02 01:11:59 -0500241 cmdr = cmd->opcode;
242
Seungwon Jeon90c21432013-08-31 00:14:05 +0900243 if (cmd->opcode == MMC_STOP_TRANSMISSION ||
244 cmd->opcode == MMC_GO_IDLE_STATE ||
245 cmd->opcode == MMC_GO_INACTIVE_STATE ||
246 (cmd->opcode == SD_IO_RW_DIRECT &&
247 ((cmd->arg >> 9) & 0x1FFFF) == SDIO_CCCR_ABORT))
Will Newtonf95f3852011-01-02 01:11:59 -0500248 cmdr |= SDMMC_CMD_STOP;
Jaehoon Chung4a1b27a2014-03-03 11:36:44 +0900249 else if (cmd->opcode != MMC_SEND_STATUS && cmd->data)
250 cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
Will Newtonf95f3852011-01-02 01:11:59 -0500251
Doug Anderson01730552014-08-22 19:17:51 +0530252 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
253 u32 clk_en_a;
254
255 /* Special bit makes CMD11 not die */
256 cmdr |= SDMMC_CMD_VOLT_SWITCH;
257
258 /* Change state to continue to handle CMD11 weirdness */
259 WARN_ON(slot->host->state != STATE_SENDING_CMD);
260 slot->host->state = STATE_SENDING_CMD11;
261
262 /*
263 * We need to disable low power mode (automatic clock stop)
264 * while doing voltage switch so we don't confuse the card,
265 * since stopping the clock is a specific part of the UHS
266 * voltage change dance.
267 *
268 * Note that low power mode (SDMMC_CLKEN_LOW_PWR) will be
269 * unconditionally turned back on in dw_mci_setup_bus() if it's
270 * ever called with a non-zero clock. That shouldn't happen
271 * until the voltage change is all done.
272 */
273 clk_en_a = mci_readl(host, CLKENA);
274 clk_en_a &= ~(SDMMC_CLKEN_LOW_PWR << slot->id);
275 mci_writel(host, CLKENA, clk_en_a);
276 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
277 SDMMC_CMD_PRV_DAT_WAIT, 0);
278 }
279
Will Newtonf95f3852011-01-02 01:11:59 -0500280 if (cmd->flags & MMC_RSP_PRESENT) {
281 /* We expect a response, so set this bit */
282 cmdr |= SDMMC_CMD_RESP_EXP;
283 if (cmd->flags & MMC_RSP_136)
284 cmdr |= SDMMC_CMD_RESP_LONG;
285 }
286
287 if (cmd->flags & MMC_RSP_CRC)
288 cmdr |= SDMMC_CMD_RESP_CRC;
289
290 data = cmd->data;
291 if (data) {
292 cmdr |= SDMMC_CMD_DAT_EXP;
Will Newtonf95f3852011-01-02 01:11:59 -0500293 if (data->flags & MMC_DATA_WRITE)
294 cmdr |= SDMMC_CMD_DAT_WR;
295 }
296
Jaehoon Chungaaaaeb72016-01-21 11:01:06 +0900297 if (!test_bit(DW_MMC_CARD_NO_USE_HOLD, &slot->flags))
298 cmdr |= SDMMC_CMD_USE_HOLD_REG;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000299
Will Newtonf95f3852011-01-02 01:11:59 -0500300 return cmdr;
301}
302
Seungwon Jeon90c21432013-08-31 00:14:05 +0900303static u32 dw_mci_prep_stop_abort(struct dw_mci *host, struct mmc_command *cmd)
304{
305 struct mmc_command *stop;
306 u32 cmdr;
307
308 if (!cmd->data)
309 return 0;
310
311 stop = &host->stop_abort;
312 cmdr = cmd->opcode;
313 memset(stop, 0, sizeof(struct mmc_command));
314
315 if (cmdr == MMC_READ_SINGLE_BLOCK ||
316 cmdr == MMC_READ_MULTIPLE_BLOCK ||
317 cmdr == MMC_WRITE_BLOCK ||
Ulf Hansson6c2c6502014-12-01 16:13:39 +0100318 cmdr == MMC_WRITE_MULTIPLE_BLOCK ||
319 cmdr == MMC_SEND_TUNING_BLOCK ||
320 cmdr == MMC_SEND_TUNING_BLOCK_HS200) {
Seungwon Jeon90c21432013-08-31 00:14:05 +0900321 stop->opcode = MMC_STOP_TRANSMISSION;
322 stop->arg = 0;
323 stop->flags = MMC_RSP_R1B | MMC_CMD_AC;
324 } else if (cmdr == SD_IO_RW_EXTENDED) {
325 stop->opcode = SD_IO_RW_DIRECT;
326 stop->arg |= (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
327 ((cmd->arg >> 28) & 0x7);
328 stop->flags = MMC_RSP_SPI_R5 | MMC_RSP_R5 | MMC_CMD_AC;
329 } else {
330 return 0;
331 }
332
333 cmdr = stop->opcode | SDMMC_CMD_STOP |
334 SDMMC_CMD_RESP_CRC | SDMMC_CMD_RESP_EXP;
335
336 return cmdr;
337}
338
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800339static void dw_mci_wait_while_busy(struct dw_mci *host, u32 cmd_flags)
340{
341 unsigned long timeout = jiffies + msecs_to_jiffies(500);
342
343 /*
344 * Databook says that before issuing a new data transfer command
345 * we need to check to see if the card is busy. Data transfer commands
346 * all have SDMMC_CMD_PRV_DAT_WAIT set, so we'll key off that.
347 *
348 * ...also allow sending for SDMMC_CMD_VOLT_SWITCH where busy is
349 * expected.
350 */
351 if ((cmd_flags & SDMMC_CMD_PRV_DAT_WAIT) &&
352 !(cmd_flags & SDMMC_CMD_VOLT_SWITCH)) {
353 while (mci_readl(host, STATUS) & SDMMC_STATUS_BUSY) {
354 if (time_after(jiffies, timeout)) {
355 /* Command will fail; we'll pass error then */
356 dev_err(host->dev, "Busy; trying anyway\n");
357 break;
358 }
359 udelay(10);
360 }
361 }
362}
363
Will Newtonf95f3852011-01-02 01:11:59 -0500364static void dw_mci_start_command(struct dw_mci *host,
365 struct mmc_command *cmd, u32 cmd_flags)
366{
367 host->cmd = cmd;
Thomas Abraham4a909202012-09-17 18:16:35 +0000368 dev_vdbg(host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -0500369 "start command: ARGR=0x%08x CMDR=0x%08x\n",
370 cmd->arg, cmd_flags);
371
372 mci_writel(host, CMDARG, cmd->arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800373 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800374 dw_mci_wait_while_busy(host, cmd_flags);
Will Newtonf95f3852011-01-02 01:11:59 -0500375
376 mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
377}
378
Seungwon Jeon90c21432013-08-31 00:14:05 +0900379static inline void send_stop_abort(struct dw_mci *host, struct mmc_data *data)
Will Newtonf95f3852011-01-02 01:11:59 -0500380{
Seungwon Jeon90c21432013-08-31 00:14:05 +0900381 struct mmc_command *stop = data->stop ? data->stop : &host->stop_abort;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800382
Seungwon Jeon90c21432013-08-31 00:14:05 +0900383 dw_mci_start_command(host, stop, host->stop_cmdr);
Will Newtonf95f3852011-01-02 01:11:59 -0500384}
385
386/* DMA interface functions */
387static void dw_mci_stop_dma(struct dw_mci *host)
388{
James Hogan03e8cb52011-06-29 09:28:43 +0100389 if (host->using_dma) {
Will Newtonf95f3852011-01-02 01:11:59 -0500390 host->dma_ops->stop(host);
391 host->dma_ops->cleanup(host);
Will Newtonf95f3852011-01-02 01:11:59 -0500392 }
Seungwon Jeonaa50f252013-08-31 00:14:38 +0900393
394 /* Data transfer was stopped by the interrupt handler */
395 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -0500396}
397
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900398static int dw_mci_get_dma_dir(struct mmc_data *data)
399{
400 if (data->flags & MMC_DATA_WRITE)
401 return DMA_TO_DEVICE;
402 else
403 return DMA_FROM_DEVICE;
404}
405
Will Newtonf95f3852011-01-02 01:11:59 -0500406static void dw_mci_dma_cleanup(struct dw_mci *host)
407{
408 struct mmc_data *data = host->data;
409
410 if (data)
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900411 if (!data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000412 dma_unmap_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900413 data->sg,
414 data->sg_len,
415 dw_mci_get_dma_dir(data));
Will Newtonf95f3852011-01-02 01:11:59 -0500416}
417
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900418static void dw_mci_idmac_reset(struct dw_mci *host)
419{
420 u32 bmod = mci_readl(host, BMOD);
421 /* Software reset of DMA */
422 bmod |= SDMMC_IDMAC_SWRESET;
423 mci_writel(host, BMOD, bmod);
424}
425
Will Newtonf95f3852011-01-02 01:11:59 -0500426static void dw_mci_idmac_stop_dma(struct dw_mci *host)
427{
428 u32 temp;
429
430 /* Disable and reset the IDMAC interface */
431 temp = mci_readl(host, CTRL);
432 temp &= ~SDMMC_CTRL_USE_IDMAC;
433 temp |= SDMMC_CTRL_DMA_RESET;
434 mci_writel(host, CTRL, temp);
435
436 /* Stop the IDMAC running */
437 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900438 temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900439 temp |= SDMMC_IDMAC_SWRESET;
Will Newtonf95f3852011-01-02 01:11:59 -0500440 mci_writel(host, BMOD, temp);
441}
442
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800443static void dw_mci_dmac_complete_dma(void *arg)
Will Newtonf95f3852011-01-02 01:11:59 -0500444{
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800445 struct dw_mci *host = arg;
Will Newtonf95f3852011-01-02 01:11:59 -0500446 struct mmc_data *data = host->data;
447
Thomas Abraham4a909202012-09-17 18:16:35 +0000448 dev_vdbg(host->dev, "DMA complete\n");
Will Newtonf95f3852011-01-02 01:11:59 -0500449
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800450 if ((host->use_dma == TRANS_MODE_EDMAC) &&
451 data && (data->flags & MMC_DATA_READ))
452 /* Invalidate cache after read */
453 dma_sync_sg_for_cpu(mmc_dev(host->cur_slot->mmc),
454 data->sg,
455 data->sg_len,
456 DMA_FROM_DEVICE);
457
Will Newtonf95f3852011-01-02 01:11:59 -0500458 host->dma_ops->cleanup(host);
459
460 /*
461 * If the card was removed, data will be NULL. No point in trying to
462 * send the stop command or waiting for NBUSY in this case.
463 */
464 if (data) {
465 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
466 tasklet_schedule(&host->tasklet);
467 }
468}
469
470static void dw_mci_translate_sglist(struct dw_mci *host, struct mmc_data *data,
471 unsigned int sg_len)
472{
Alexey Brodkin5959b322015-06-25 11:25:07 +0300473 unsigned int desc_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500474 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800475
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000476 if (host->dma_64bit_address == 1) {
Alexey Brodkin5959b322015-06-25 11:25:07 +0300477 struct idmac_desc_64addr *desc_first, *desc_last, *desc;
Will Newtonf95f3852011-01-02 01:11:59 -0500478
Alexey Brodkin5959b322015-06-25 11:25:07 +0300479 desc_first = desc_last = desc = host->sg_cpu;
480
481 for (i = 0; i < sg_len; i++) {
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000482 unsigned int length = sg_dma_len(&data->sg[i]);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800483
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000484 u64 mem_addr = sg_dma_address(&data->sg[i]);
Will Newtonf95f3852011-01-02 01:11:59 -0500485
Alexey Brodkin5959b322015-06-25 11:25:07 +0300486 for ( ; length ; desc++) {
487 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
488 length : DW_MCI_DESC_DATA_LENGTH;
Will Newtonf95f3852011-01-02 01:11:59 -0500489
Alexey Brodkin5959b322015-06-25 11:25:07 +0300490 length -= desc_len;
491
492 /*
493 * Set the OWN bit and disable interrupts
494 * for this descriptor
495 */
496 desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC |
497 IDMAC_DES0_CH;
498
499 /* Buffer length */
500 IDMAC_64ADDR_SET_BUFFER1_SIZE(desc, desc_len);
501
502 /* Physical address to DMA to/from */
503 desc->des4 = mem_addr & 0xffffffff;
504 desc->des5 = mem_addr >> 32;
505
506 /* Update physical address for the next desc */
507 mem_addr += desc_len;
508
509 /* Save pointer to the last descriptor */
510 desc_last = desc;
511 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000512 }
Will Newtonf95f3852011-01-02 01:11:59 -0500513
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000514 /* Set first descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300515 desc_first->des0 |= IDMAC_DES0_FD;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000516
517 /* Set last descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300518 desc_last->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
519 desc_last->des0 |= IDMAC_DES0_LD;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000520
521 } else {
Alexey Brodkin5959b322015-06-25 11:25:07 +0300522 struct idmac_desc *desc_first, *desc_last, *desc;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000523
Alexey Brodkin5959b322015-06-25 11:25:07 +0300524 desc_first = desc_last = desc = host->sg_cpu;
525
526 for (i = 0; i < sg_len; i++) {
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000527 unsigned int length = sg_dma_len(&data->sg[i]);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800528
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000529 u32 mem_addr = sg_dma_address(&data->sg[i]);
530
Alexey Brodkin5959b322015-06-25 11:25:07 +0300531 for ( ; length ; desc++) {
532 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
533 length : DW_MCI_DESC_DATA_LENGTH;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000534
Alexey Brodkin5959b322015-06-25 11:25:07 +0300535 length -= desc_len;
536
537 /*
538 * Set the OWN bit and disable interrupts
539 * for this descriptor
540 */
541 desc->des0 = cpu_to_le32(IDMAC_DES0_OWN |
542 IDMAC_DES0_DIC |
543 IDMAC_DES0_CH);
544
545 /* Buffer length */
546 IDMAC_SET_BUFFER1_SIZE(desc, desc_len);
547
548 /* Physical address to DMA to/from */
549 desc->des2 = cpu_to_le32(mem_addr);
550
551 /* Update physical address for the next desc */
552 mem_addr += desc_len;
553
554 /* Save pointer to the last descriptor */
555 desc_last = desc;
556 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000557 }
558
559 /* Set first descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300560 desc_first->des0 |= cpu_to_le32(IDMAC_DES0_FD);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000561
562 /* Set last descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300563 desc_last->des0 &= cpu_to_le32(~(IDMAC_DES0_CH |
564 IDMAC_DES0_DIC));
565 desc_last->des0 |= cpu_to_le32(IDMAC_DES0_LD);
Will Newtonf95f3852011-01-02 01:11:59 -0500566 }
567
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800568 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -0500569}
570
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800571static int dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
Will Newtonf95f3852011-01-02 01:11:59 -0500572{
573 u32 temp;
574
575 dw_mci_translate_sglist(host, host->data, sg_len);
576
Sonny Rao536f6b92014-10-16 09:58:05 -0700577 /* Make sure to reset DMA in case we did PIO before this */
578 dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET);
579 dw_mci_idmac_reset(host);
580
Will Newtonf95f3852011-01-02 01:11:59 -0500581 /* Select IDMAC interface */
582 temp = mci_readl(host, CTRL);
583 temp |= SDMMC_CTRL_USE_IDMAC;
584 mci_writel(host, CTRL, temp);
585
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800586 /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -0500587 wmb();
588
589 /* Enable the IDMAC */
590 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900591 temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
Will Newtonf95f3852011-01-02 01:11:59 -0500592 mci_writel(host, BMOD, temp);
593
594 /* Start it running */
595 mci_writel(host, PLDMND, 1);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800596
597 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -0500598}
599
600static int dw_mci_idmac_init(struct dw_mci *host)
601{
Seungwon Jeon897b69e2012-09-19 13:58:31 +0800602 int i;
Will Newtonf95f3852011-01-02 01:11:59 -0500603
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000604 if (host->dma_64bit_address == 1) {
605 struct idmac_desc_64addr *p;
606 /* Number of descriptors in the ring buffer */
607 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc_64addr);
Will Newtonf95f3852011-01-02 01:11:59 -0500608
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000609 /* Forward link the descriptor list */
610 for (i = 0, p = host->sg_cpu; i < host->ring_size - 1;
611 i++, p++) {
612 p->des6 = (host->sg_dma +
613 (sizeof(struct idmac_desc_64addr) *
614 (i + 1))) & 0xffffffff;
Will Newtonf95f3852011-01-02 01:11:59 -0500615
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000616 p->des7 = (u64)(host->sg_dma +
617 (sizeof(struct idmac_desc_64addr) *
618 (i + 1))) >> 32;
619 /* Initialize reserved and buffer size fields to "0" */
620 p->des1 = 0;
621 p->des2 = 0;
622 p->des3 = 0;
623 }
624
625 /* Set the last descriptor as the end-of-ring descriptor */
626 p->des6 = host->sg_dma & 0xffffffff;
627 p->des7 = (u64)host->sg_dma >> 32;
628 p->des0 = IDMAC_DES0_ER;
629
630 } else {
631 struct idmac_desc *p;
632 /* Number of descriptors in the ring buffer */
633 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc);
634
635 /* Forward link the descriptor list */
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800636 for (i = 0, p = host->sg_cpu;
637 i < host->ring_size - 1;
638 i++, p++) {
Ben Dooks6687c422015-03-25 11:27:51 +0000639 p->des3 = cpu_to_le32(host->sg_dma +
640 (sizeof(struct idmac_desc) * (i + 1)));
Zhangfei Gao4b244722015-04-30 22:16:28 +0800641 p->des1 = 0;
642 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000643
644 /* Set the last descriptor as the end-of-ring descriptor */
Ben Dooks6687c422015-03-25 11:27:51 +0000645 p->des3 = cpu_to_le32(host->sg_dma);
646 p->des0 = cpu_to_le32(IDMAC_DES0_ER);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000647 }
Will Newtonf95f3852011-01-02 01:11:59 -0500648
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900649 dw_mci_idmac_reset(host);
Seungwon Jeon141a7122012-05-22 13:01:03 +0900650
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000651 if (host->dma_64bit_address == 1) {
652 /* Mask out interrupts - get Tx & Rx complete only */
653 mci_writel(host, IDSTS64, IDMAC_INT_CLR);
654 mci_writel(host, IDINTEN64, SDMMC_IDMAC_INT_NI |
655 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
Will Newtonf95f3852011-01-02 01:11:59 -0500656
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000657 /* Set the descriptor base address */
658 mci_writel(host, DBADDRL, host->sg_dma & 0xffffffff);
659 mci_writel(host, DBADDRU, (u64)host->sg_dma >> 32);
660
661 } else {
662 /* Mask out interrupts - get Tx & Rx complete only */
663 mci_writel(host, IDSTS, IDMAC_INT_CLR);
664 mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI |
665 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
666
667 /* Set the descriptor base address */
668 mci_writel(host, DBADDR, host->sg_dma);
669 }
670
Will Newtonf95f3852011-01-02 01:11:59 -0500671 return 0;
672}
673
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100674static const struct dw_mci_dma_ops dw_mci_idmac_ops = {
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900675 .init = dw_mci_idmac_init,
676 .start = dw_mci_idmac_start_dma,
677 .stop = dw_mci_idmac_stop_dma,
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800678 .complete = dw_mci_dmac_complete_dma,
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900679 .cleanup = dw_mci_dma_cleanup,
680};
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800681
682static void dw_mci_edmac_stop_dma(struct dw_mci *host)
683{
Shawn Linab925a32016-03-09 10:34:46 +0800684 dmaengine_terminate_async(host->dms->ch);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800685}
686
687static int dw_mci_edmac_start_dma(struct dw_mci *host,
688 unsigned int sg_len)
689{
690 struct dma_slave_config cfg;
691 struct dma_async_tx_descriptor *desc = NULL;
692 struct scatterlist *sgl = host->data->sg;
693 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
694 u32 sg_elems = host->data->sg_len;
695 u32 fifoth_val;
696 u32 fifo_offset = host->fifo_reg - host->regs;
697 int ret = 0;
698
699 /* Set external dma config: burst size, burst width */
Arnd Bergmann260b3162015-11-12 15:14:23 +0100700 cfg.dst_addr = host->phy_regs + fifo_offset;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800701 cfg.src_addr = cfg.dst_addr;
702 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
703 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
704
705 /* Match burst msize with external dma config */
706 fifoth_val = mci_readl(host, FIFOTH);
707 cfg.dst_maxburst = mszs[(fifoth_val >> 28) & 0x7];
708 cfg.src_maxburst = cfg.dst_maxburst;
709
710 if (host->data->flags & MMC_DATA_WRITE)
711 cfg.direction = DMA_MEM_TO_DEV;
712 else
713 cfg.direction = DMA_DEV_TO_MEM;
714
715 ret = dmaengine_slave_config(host->dms->ch, &cfg);
716 if (ret) {
717 dev_err(host->dev, "Failed to config edmac.\n");
718 return -EBUSY;
719 }
720
721 desc = dmaengine_prep_slave_sg(host->dms->ch, sgl,
722 sg_len, cfg.direction,
723 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
724 if (!desc) {
725 dev_err(host->dev, "Can't prepare slave sg.\n");
726 return -EBUSY;
727 }
728
729 /* Set dw_mci_dmac_complete_dma as callback */
730 desc->callback = dw_mci_dmac_complete_dma;
731 desc->callback_param = (void *)host;
732 dmaengine_submit(desc);
733
734 /* Flush cache before write */
735 if (host->data->flags & MMC_DATA_WRITE)
736 dma_sync_sg_for_device(mmc_dev(host->cur_slot->mmc), sgl,
737 sg_elems, DMA_TO_DEVICE);
738
739 dma_async_issue_pending(host->dms->ch);
740
741 return 0;
742}
743
744static int dw_mci_edmac_init(struct dw_mci *host)
745{
746 /* Request external dma channel */
747 host->dms = kzalloc(sizeof(struct dw_mci_dma_slave), GFP_KERNEL);
748 if (!host->dms)
749 return -ENOMEM;
750
751 host->dms->ch = dma_request_slave_channel(host->dev, "rx-tx");
752 if (!host->dms->ch) {
Dan Carpenter4539d362015-10-22 22:53:46 +0300753 dev_err(host->dev, "Failed to get external DMA channel.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800754 kfree(host->dms);
755 host->dms = NULL;
756 return -ENXIO;
757 }
758
759 return 0;
760}
761
762static void dw_mci_edmac_exit(struct dw_mci *host)
763{
764 if (host->dms) {
765 if (host->dms->ch) {
766 dma_release_channel(host->dms->ch);
767 host->dms->ch = NULL;
768 }
769 kfree(host->dms);
770 host->dms = NULL;
771 }
772}
773
774static const struct dw_mci_dma_ops dw_mci_edmac_ops = {
775 .init = dw_mci_edmac_init,
776 .exit = dw_mci_edmac_exit,
777 .start = dw_mci_edmac_start_dma,
778 .stop = dw_mci_edmac_stop_dma,
779 .complete = dw_mci_dmac_complete_dma,
780 .cleanup = dw_mci_dma_cleanup,
781};
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900782
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900783static int dw_mci_pre_dma_transfer(struct dw_mci *host,
784 struct mmc_data *data,
785 bool next)
Will Newtonf95f3852011-01-02 01:11:59 -0500786{
787 struct scatterlist *sg;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900788 unsigned int i, sg_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500789
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900790 if (!next && data->host_cookie)
791 return data->host_cookie;
Will Newtonf95f3852011-01-02 01:11:59 -0500792
793 /*
794 * We don't do DMA on "complex" transfers, i.e. with
795 * non-word-aligned buffers or lengths. Also, we don't bother
796 * with all the DMA setup overhead for short transfers.
797 */
798 if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
799 return -EINVAL;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900800
Will Newtonf95f3852011-01-02 01:11:59 -0500801 if (data->blksz & 3)
802 return -EINVAL;
803
804 for_each_sg(data->sg, sg, data->sg_len, i) {
805 if (sg->offset & 3 || sg->length & 3)
806 return -EINVAL;
807 }
808
Thomas Abraham4a909202012-09-17 18:16:35 +0000809 sg_len = dma_map_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900810 data->sg,
811 data->sg_len,
812 dw_mci_get_dma_dir(data));
813 if (sg_len == 0)
814 return -EINVAL;
815
816 if (next)
817 data->host_cookie = sg_len;
818
819 return sg_len;
820}
821
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900822static void dw_mci_pre_req(struct mmc_host *mmc,
823 struct mmc_request *mrq,
824 bool is_first_req)
825{
826 struct dw_mci_slot *slot = mmc_priv(mmc);
827 struct mmc_data *data = mrq->data;
828
829 if (!slot->host->use_dma || !data)
830 return;
831
832 if (data->host_cookie) {
833 data->host_cookie = 0;
834 return;
835 }
836
837 if (dw_mci_pre_dma_transfer(slot->host, mrq->data, 1) < 0)
838 data->host_cookie = 0;
839}
840
841static void dw_mci_post_req(struct mmc_host *mmc,
842 struct mmc_request *mrq,
843 int err)
844{
845 struct dw_mci_slot *slot = mmc_priv(mmc);
846 struct mmc_data *data = mrq->data;
847
848 if (!slot->host->use_dma || !data)
849 return;
850
851 if (data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000852 dma_unmap_sg(slot->host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900853 data->sg,
854 data->sg_len,
855 dw_mci_get_dma_dir(data));
856 data->host_cookie = 0;
857}
858
Seungwon Jeon52426892013-08-31 00:13:42 +0900859static void dw_mci_adjust_fifoth(struct dw_mci *host, struct mmc_data *data)
860{
Seungwon Jeon52426892013-08-31 00:13:42 +0900861 unsigned int blksz = data->blksz;
862 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
863 u32 fifo_width = 1 << host->data_shift;
864 u32 blksz_depth = blksz / fifo_width, fifoth_val;
865 u32 msize = 0, rx_wmark = 1, tx_wmark, tx_wmark_invers;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800866 int idx = ARRAY_SIZE(mszs) - 1;
Seungwon Jeon52426892013-08-31 00:13:42 +0900867
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800868 /* pio should ship this scenario */
869 if (!host->use_dma)
870 return;
871
Seungwon Jeon52426892013-08-31 00:13:42 +0900872 tx_wmark = (host->fifo_depth) / 2;
873 tx_wmark_invers = host->fifo_depth - tx_wmark;
874
875 /*
876 * MSIZE is '1',
877 * if blksz is not a multiple of the FIFO width
878 */
879 if (blksz % fifo_width) {
880 msize = 0;
881 rx_wmark = 1;
882 goto done;
883 }
884
885 do {
886 if (!((blksz_depth % mszs[idx]) ||
887 (tx_wmark_invers % mszs[idx]))) {
888 msize = idx;
889 rx_wmark = mszs[idx] - 1;
890 break;
891 }
892 } while (--idx > 0);
893 /*
894 * If idx is '0', it won't be tried
895 * Thus, initial values are uesed
896 */
897done:
898 fifoth_val = SDMMC_SET_FIFOTH(msize, rx_wmark, tx_wmark);
899 mci_writel(host, FIFOTH, fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +0900900}
901
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900902static void dw_mci_ctrl_rd_thld(struct dw_mci *host, struct mmc_data *data)
903{
904 unsigned int blksz = data->blksz;
905 u32 blksz_depth, fifo_depth;
906 u16 thld_size;
907
908 WARN_ON(!(data->flags & MMC_DATA_READ));
909
James Hogan66dfd102014-11-17 17:49:05 +0000910 /*
911 * CDTHRCTL doesn't exist prior to 240A (in fact that register offset is
912 * in the FIFO region, so we really shouldn't access it).
913 */
914 if (host->verid < DW_MMC_240A)
915 return;
916
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900917 if (host->timing != MMC_TIMING_MMC_HS200 &&
Jaehoon Chung488b8d62015-03-05 19:45:21 +0900918 host->timing != MMC_TIMING_MMC_HS400 &&
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900919 host->timing != MMC_TIMING_UHS_SDR104)
920 goto disable;
921
922 blksz_depth = blksz / (1 << host->data_shift);
923 fifo_depth = host->fifo_depth;
924
925 if (blksz_depth > fifo_depth)
926 goto disable;
927
928 /*
929 * If (blksz_depth) >= (fifo_depth >> 1), should be 'thld_size <= blksz'
930 * If (blksz_depth) < (fifo_depth >> 1), should be thld_size = blksz
931 * Currently just choose blksz.
932 */
933 thld_size = blksz;
934 mci_writel(host, CDTHRCTL, SDMMC_SET_RD_THLD(thld_size, 1));
935 return;
936
937disable:
938 mci_writel(host, CDTHRCTL, SDMMC_SET_RD_THLD(0, 0));
939}
940
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900941static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
942{
Doug Andersonf8c58c12014-12-02 15:42:47 -0800943 unsigned long irqflags;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900944 int sg_len;
945 u32 temp;
946
947 host->using_dma = 0;
948
949 /* If we don't have a channel, we can't do DMA */
950 if (!host->use_dma)
951 return -ENODEV;
952
953 sg_len = dw_mci_pre_dma_transfer(host, data, 0);
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900954 if (sg_len < 0) {
955 host->dma_ops->stop(host);
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900956 return sg_len;
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900957 }
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900958
James Hogan03e8cb52011-06-29 09:28:43 +0100959 host->using_dma = 1;
960
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800961 if (host->use_dma == TRANS_MODE_IDMAC)
962 dev_vdbg(host->dev,
963 "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
964 (unsigned long)host->sg_cpu,
965 (unsigned long)host->sg_dma,
966 sg_len);
Will Newtonf95f3852011-01-02 01:11:59 -0500967
Seungwon Jeon52426892013-08-31 00:13:42 +0900968 /*
969 * Decide the MSIZE and RX/TX Watermark.
970 * If current block size is same with previous size,
971 * no need to update fifoth.
972 */
973 if (host->prev_blksz != data->blksz)
974 dw_mci_adjust_fifoth(host, data);
975
Will Newtonf95f3852011-01-02 01:11:59 -0500976 /* Enable the DMA interface */
977 temp = mci_readl(host, CTRL);
978 temp |= SDMMC_CTRL_DMA_ENABLE;
979 mci_writel(host, CTRL, temp);
980
981 /* Disable RX/TX IRQs, let DMA handle it */
Doug Andersonf8c58c12014-12-02 15:42:47 -0800982 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -0500983 temp = mci_readl(host, INTMASK);
984 temp &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
985 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -0800986 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -0500987
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800988 if (host->dma_ops->start(host, sg_len)) {
989 /* We can't do DMA */
990 dev_err(host->dev, "%s: failed to start DMA.\n", __func__);
991 return -ENODEV;
992 }
Will Newtonf95f3852011-01-02 01:11:59 -0500993
994 return 0;
995}
996
997static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
998{
Doug Andersonf8c58c12014-12-02 15:42:47 -0800999 unsigned long irqflags;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001000 int flags = SG_MITER_ATOMIC;
Will Newtonf95f3852011-01-02 01:11:59 -05001001 u32 temp;
1002
1003 data->error = -EINPROGRESS;
1004
1005 WARN_ON(host->data);
1006 host->sg = NULL;
1007 host->data = data;
1008
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001009 if (data->flags & MMC_DATA_READ) {
James Hogan55c5efbc2011-06-29 09:29:58 +01001010 host->dir_status = DW_MCI_RECV_STATUS;
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001011 dw_mci_ctrl_rd_thld(host, data);
1012 } else {
James Hogan55c5efbc2011-06-29 09:29:58 +01001013 host->dir_status = DW_MCI_SEND_STATUS;
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001014 }
James Hogan55c5efbc2011-06-29 09:29:58 +01001015
Will Newtonf95f3852011-01-02 01:11:59 -05001016 if (dw_mci_submit_data_dma(host, data)) {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001017 if (host->data->flags & MMC_DATA_READ)
1018 flags |= SG_MITER_TO_SG;
1019 else
1020 flags |= SG_MITER_FROM_SG;
1021
1022 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001023 host->sg = data->sg;
James Hogan34b664a2011-06-24 13:57:56 +01001024 host->part_buf_start = 0;
1025 host->part_buf_count = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001026
James Hoganb40af3a2011-06-24 13:54:06 +01001027 mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001028
1029 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001030 temp = mci_readl(host, INTMASK);
1031 temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
1032 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001033 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001034
1035 temp = mci_readl(host, CTRL);
1036 temp &= ~SDMMC_CTRL_DMA_ENABLE;
1037 mci_writel(host, CTRL, temp);
Seungwon Jeon52426892013-08-31 00:13:42 +09001038
1039 /*
1040 * Use the initial fifoth_val for PIO mode.
1041 * If next issued data may be transfered by DMA mode,
1042 * prev_blksz should be invalidated.
1043 */
1044 mci_writel(host, FIFOTH, host->fifoth_val);
1045 host->prev_blksz = 0;
1046 } else {
1047 /*
1048 * Keep the current block size.
1049 * It will be used to decide whether to update
1050 * fifoth register next time.
1051 */
1052 host->prev_blksz = data->blksz;
Will Newtonf95f3852011-01-02 01:11:59 -05001053 }
1054}
1055
1056static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
1057{
1058 struct dw_mci *host = slot->host;
1059 unsigned long timeout = jiffies + msecs_to_jiffies(500);
1060 unsigned int cmd_status = 0;
1061
1062 mci_writel(host, CMDARG, arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001063 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -08001064 dw_mci_wait_while_busy(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001065 mci_writel(host, CMD, SDMMC_CMD_START | cmd);
1066
1067 while (time_before(jiffies, timeout)) {
1068 cmd_status = mci_readl(host, CMD);
1069 if (!(cmd_status & SDMMC_CMD_START))
1070 return;
1071 }
1072 dev_err(&slot->mmc->class_dev,
1073 "Timeout sending command (cmd %#x arg %#x status %#x)\n",
1074 cmd, arg, cmd_status);
1075}
1076
Abhilash Kesavanab269122012-11-19 10:26:21 +05301077static void dw_mci_setup_bus(struct dw_mci_slot *slot, bool force_clkinit)
Will Newtonf95f3852011-01-02 01:11:59 -05001078{
1079 struct dw_mci *host = slot->host;
Doug Andersonfdf492a2013-08-31 00:11:43 +09001080 unsigned int clock = slot->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001081 u32 div;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001082 u32 clk_en_a;
Doug Anderson01730552014-08-22 19:17:51 +05301083 u32 sdmmc_cmd_bits = SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT;
1084
1085 /* We must continue to set bit 28 in CMD until the change is complete */
1086 if (host->state == STATE_WAITING_CMD11_DONE)
1087 sdmmc_cmd_bits |= SDMMC_CMD_VOLT_SWITCH;
Will Newtonf95f3852011-01-02 01:11:59 -05001088
Doug Andersonfdf492a2013-08-31 00:11:43 +09001089 if (!clock) {
1090 mci_writel(host, CLKENA, 0);
Doug Anderson01730552014-08-22 19:17:51 +05301091 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Doug Andersonfdf492a2013-08-31 00:11:43 +09001092 } else if (clock != host->current_speed || force_clkinit) {
1093 div = host->bus_hz / clock;
1094 if (host->bus_hz % clock && host->bus_hz > clock)
Will Newtonf95f3852011-01-02 01:11:59 -05001095 /*
1096 * move the + 1 after the divide to prevent
1097 * over-clocking the card.
1098 */
Seungwon Jeone4199902012-05-22 13:01:21 +09001099 div += 1;
1100
Doug Andersonfdf492a2013-08-31 00:11:43 +09001101 div = (host->bus_hz != clock) ? DIV_ROUND_UP(div, 2) : 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001102
Seung-Woo Kim65257a02016-06-20 13:09:45 +09001103 dev_info(&slot->mmc->class_dev,
1104 "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ div = %d)\n",
1105 slot->id, host->bus_hz, clock,
1106 div ? ((host->bus_hz / div) >> 1) :
1107 host->bus_hz, div);
Will Newtonf95f3852011-01-02 01:11:59 -05001108
1109 /* disable clock */
1110 mci_writel(host, CLKENA, 0);
1111 mci_writel(host, CLKSRC, 0);
1112
1113 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301114 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001115
1116 /* set clock to desired speed */
1117 mci_writel(host, CLKDIV, div);
1118
1119 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301120 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001121
Doug Anderson9623b5b2012-07-25 08:33:17 -07001122 /* enable clock; only low power if no SDIO */
1123 clk_en_a = SDMMC_CLKEN_ENABLE << slot->id;
Doug Andersonb24c8b22014-12-02 15:42:46 -08001124 if (!test_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags))
Doug Anderson9623b5b2012-07-25 08:33:17 -07001125 clk_en_a |= SDMMC_CLKEN_LOW_PWR << slot->id;
1126 mci_writel(host, CLKENA, clk_en_a);
Will Newtonf95f3852011-01-02 01:11:59 -05001127
1128 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301129 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001130 }
1131
Doug Andersonfdf492a2013-08-31 00:11:43 +09001132 host->current_speed = clock;
1133
Will Newtonf95f3852011-01-02 01:11:59 -05001134 /* Set the current slot bus width */
Seungwon Jeon1d56c452011-06-20 17:23:53 +09001135 mci_writel(host, CTYPE, (slot->ctype << slot->id));
Will Newtonf95f3852011-01-02 01:11:59 -05001136}
1137
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001138static void __dw_mci_start_request(struct dw_mci *host,
1139 struct dw_mci_slot *slot,
1140 struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001141{
1142 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001143 struct mmc_data *data;
1144 u32 cmdflags;
1145
1146 mrq = slot->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001147
Will Newtonf95f3852011-01-02 01:11:59 -05001148 host->cur_slot = slot;
1149 host->mrq = mrq;
1150
1151 host->pending_events = 0;
1152 host->completed_events = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001153 host->cmd_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001154 host->data_status = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001155 host->dir_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001156
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001157 data = cmd->data;
Will Newtonf95f3852011-01-02 01:11:59 -05001158 if (data) {
Jaehoon Chungf16afa82014-03-03 11:36:45 +09001159 mci_writel(host, TMOUT, 0xFFFFFFFF);
Will Newtonf95f3852011-01-02 01:11:59 -05001160 mci_writel(host, BYTCNT, data->blksz*data->blocks);
1161 mci_writel(host, BLKSIZ, data->blksz);
1162 }
1163
Will Newtonf95f3852011-01-02 01:11:59 -05001164 cmdflags = dw_mci_prepare_command(slot->mmc, cmd);
1165
1166 /* this is the first command, send the initialization clock */
1167 if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
1168 cmdflags |= SDMMC_CMD_INIT;
1169
1170 if (data) {
1171 dw_mci_submit_data(host, data);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001172 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05001173 }
1174
1175 dw_mci_start_command(host, cmd, cmdflags);
1176
Doug Anderson5c935162015-03-09 16:18:21 -07001177 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
Doug Anderson49ba0302015-04-03 11:13:07 -07001178 unsigned long irqflags;
1179
Doug Anderson5c935162015-03-09 16:18:21 -07001180 /*
Doug Anderson8886a6f2015-04-03 11:13:05 -07001181 * Databook says to fail after 2ms w/ no response, but evidence
1182 * shows that sometimes the cmd11 interrupt takes over 130ms.
1183 * We'll set to 500ms, plus an extra jiffy just in case jiffies
1184 * is just about to roll over.
Doug Anderson49ba0302015-04-03 11:13:07 -07001185 *
1186 * We do this whole thing under spinlock and only if the
1187 * command hasn't already completed (indicating the the irq
1188 * already ran so we don't want the timeout).
Doug Anderson5c935162015-03-09 16:18:21 -07001189 */
Doug Anderson49ba0302015-04-03 11:13:07 -07001190 spin_lock_irqsave(&host->irq_lock, irqflags);
1191 if (!test_bit(EVENT_CMD_COMPLETE, &host->pending_events))
1192 mod_timer(&host->cmd11_timer,
1193 jiffies + msecs_to_jiffies(500) + 1);
1194 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Doug Anderson5c935162015-03-09 16:18:21 -07001195 }
1196
Will Newtonf95f3852011-01-02 01:11:59 -05001197 if (mrq->stop)
1198 host->stop_cmdr = dw_mci_prepare_command(slot->mmc, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001199 else
1200 host->stop_cmdr = dw_mci_prep_stop_abort(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001201}
1202
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001203static void dw_mci_start_request(struct dw_mci *host,
1204 struct dw_mci_slot *slot)
1205{
1206 struct mmc_request *mrq = slot->mrq;
1207 struct mmc_command *cmd;
1208
1209 cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
1210 __dw_mci_start_request(host, slot, cmd);
1211}
1212
James Hogan7456caa2011-06-24 13:55:10 +01001213/* must be called with host->lock held */
Will Newtonf95f3852011-01-02 01:11:59 -05001214static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
1215 struct mmc_request *mrq)
1216{
1217 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1218 host->state);
1219
Will Newtonf95f3852011-01-02 01:11:59 -05001220 slot->mrq = mrq;
1221
Doug Anderson01730552014-08-22 19:17:51 +05301222 if (host->state == STATE_WAITING_CMD11_DONE) {
1223 dev_warn(&slot->mmc->class_dev,
1224 "Voltage change didn't complete\n");
1225 /*
1226 * this case isn't expected to happen, so we can
1227 * either crash here or just try to continue on
1228 * in the closest possible state
1229 */
1230 host->state = STATE_IDLE;
1231 }
1232
Will Newtonf95f3852011-01-02 01:11:59 -05001233 if (host->state == STATE_IDLE) {
1234 host->state = STATE_SENDING_CMD;
1235 dw_mci_start_request(host, slot);
1236 } else {
1237 list_add_tail(&slot->queue_node, &host->queue);
1238 }
Will Newtonf95f3852011-01-02 01:11:59 -05001239}
1240
1241static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1242{
1243 struct dw_mci_slot *slot = mmc_priv(mmc);
1244 struct dw_mci *host = slot->host;
1245
1246 WARN_ON(slot->mrq);
1247
James Hogan7456caa2011-06-24 13:55:10 +01001248 /*
1249 * The check for card presence and queueing of the request must be
1250 * atomic, otherwise the card could be removed in between and the
1251 * request wouldn't fail until another card was inserted.
1252 */
James Hogan7456caa2011-06-24 13:55:10 +01001253
Shawn Lin56f69112016-05-27 14:37:05 +08001254 if (!dw_mci_get_cd(mmc)) {
Will Newtonf95f3852011-01-02 01:11:59 -05001255 mrq->cmd->error = -ENOMEDIUM;
1256 mmc_request_done(mmc, mrq);
1257 return;
1258 }
1259
Shawn Lin56f69112016-05-27 14:37:05 +08001260 spin_lock_bh(&host->lock);
1261
Will Newtonf95f3852011-01-02 01:11:59 -05001262 dw_mci_queue_request(host, slot, mrq);
James Hogan7456caa2011-06-24 13:55:10 +01001263
1264 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001265}
1266
1267static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1268{
1269 struct dw_mci_slot *slot = mmc_priv(mmc);
Arnd Bergmanne95baf12012-11-08 14:26:11 +00001270 const struct dw_mci_drv_data *drv_data = slot->host->drv_data;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001271 u32 regs;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301272 int ret;
Will Newtonf95f3852011-01-02 01:11:59 -05001273
Will Newtonf95f3852011-01-02 01:11:59 -05001274 switch (ios->bus_width) {
Will Newtonf95f3852011-01-02 01:11:59 -05001275 case MMC_BUS_WIDTH_4:
1276 slot->ctype = SDMMC_CTYPE_4BIT;
1277 break;
Jaehoon Chungc9b2a062011-02-17 16:12:38 +09001278 case MMC_BUS_WIDTH_8:
1279 slot->ctype = SDMMC_CTYPE_8BIT;
1280 break;
Jaehoon Chungb2f7cb42012-11-08 17:35:31 +09001281 default:
1282 /* set default 1 bit mode */
1283 slot->ctype = SDMMC_CTYPE_1BIT;
Will Newtonf95f3852011-01-02 01:11:59 -05001284 }
1285
Seungwon Jeon3f514292012-01-02 16:00:02 +09001286 regs = mci_readl(slot->host, UHS_REG);
1287
Jaehoon Chung41babf72011-02-24 13:46:11 +09001288 /* DDR mode set */
Seungwon Jeon80113132015-01-29 08:11:57 +05301289 if (ios->timing == MMC_TIMING_MMC_DDR52 ||
Jaehoon Chung7cc8d582015-10-21 19:49:42 +09001290 ios->timing == MMC_TIMING_UHS_DDR50 ||
Seungwon Jeon80113132015-01-29 08:11:57 +05301291 ios->timing == MMC_TIMING_MMC_HS400)
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001292 regs |= ((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001293 else
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001294 regs &= ~((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001295
1296 mci_writel(slot->host, UHS_REG, regs);
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001297 slot->host->timing = ios->timing;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001298
Doug Andersonfdf492a2013-08-31 00:11:43 +09001299 /*
1300 * Use mirror of ios->clock to prevent race with mmc
1301 * core ios update when finding the minimum.
1302 */
1303 slot->clock = ios->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001304
James Hogancb27a842012-10-16 09:43:08 +01001305 if (drv_data && drv_data->set_ios)
1306 drv_data->set_ios(slot->host, ios);
Thomas Abraham800d78b2012-09-17 18:16:42 +00001307
Will Newtonf95f3852011-01-02 01:11:59 -05001308 switch (ios->power_mode) {
1309 case MMC_POWER_UP:
Yuvaraj CD51da2242014-08-22 19:17:50 +05301310 if (!IS_ERR(mmc->supply.vmmc)) {
1311 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1312 ios->vdd);
1313 if (ret) {
1314 dev_err(slot->host->dev,
1315 "failed to enable vmmc regulator\n");
1316 /*return, if failed turn on vmmc*/
1317 return;
1318 }
1319 }
Doug Anderson29d0d162015-01-13 15:58:44 -08001320 set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
1321 regs = mci_readl(slot->host, PWREN);
1322 regs |= (1 << slot->id);
1323 mci_writel(slot->host, PWREN, regs);
1324 break;
1325 case MMC_POWER_ON:
Doug Andersond1f1dd82015-02-20 10:57:19 -08001326 if (!slot->host->vqmmc_enabled) {
1327 if (!IS_ERR(mmc->supply.vqmmc)) {
1328 ret = regulator_enable(mmc->supply.vqmmc);
1329 if (ret < 0)
1330 dev_err(slot->host->dev,
1331 "failed to enable vqmmc\n");
1332 else
1333 slot->host->vqmmc_enabled = true;
1334
1335 } else {
1336 /* Keep track so we don't reset again */
Yuvaraj CD51da2242014-08-22 19:17:50 +05301337 slot->host->vqmmc_enabled = true;
Doug Andersond1f1dd82015-02-20 10:57:19 -08001338 }
1339
1340 /* Reset our state machine after powering on */
1341 dw_mci_ctrl_reset(slot->host,
1342 SDMMC_CTRL_ALL_RESET_FLAGS);
Yuvaraj CD51da2242014-08-22 19:17:50 +05301343 }
Doug Anderson655babb2015-02-20 10:57:18 -08001344
1345 /* Adjust clock / bus width after power is up */
1346 dw_mci_setup_bus(slot, false);
1347
James Hogane6f34e22013-03-12 10:43:32 +00001348 break;
1349 case MMC_POWER_OFF:
Doug Anderson655babb2015-02-20 10:57:18 -08001350 /* Turn clock off before power goes down */
1351 dw_mci_setup_bus(slot, false);
1352
Yuvaraj CD51da2242014-08-22 19:17:50 +05301353 if (!IS_ERR(mmc->supply.vmmc))
1354 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1355
Doug Andersond1f1dd82015-02-20 10:57:19 -08001356 if (!IS_ERR(mmc->supply.vqmmc) && slot->host->vqmmc_enabled)
Yuvaraj CD51da2242014-08-22 19:17:50 +05301357 regulator_disable(mmc->supply.vqmmc);
Doug Andersond1f1dd82015-02-20 10:57:19 -08001358 slot->host->vqmmc_enabled = false;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301359
Jaehoon Chung4366dcc2013-03-26 21:36:14 +09001360 regs = mci_readl(slot->host, PWREN);
1361 regs &= ~(1 << slot->id);
1362 mci_writel(slot->host, PWREN, regs);
Will Newtonf95f3852011-01-02 01:11:59 -05001363 break;
1364 default:
1365 break;
1366 }
Doug Anderson655babb2015-02-20 10:57:18 -08001367
1368 if (slot->host->state == STATE_WAITING_CMD11_DONE && ios->clock != 0)
1369 slot->host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001370}
1371
Doug Anderson01730552014-08-22 19:17:51 +05301372static int dw_mci_card_busy(struct mmc_host *mmc)
1373{
1374 struct dw_mci_slot *slot = mmc_priv(mmc);
1375 u32 status;
1376
1377 /*
1378 * Check the busy bit which is low when DAT[3:0]
1379 * (the data lines) are 0000
1380 */
1381 status = mci_readl(slot->host, STATUS);
1382
1383 return !!(status & SDMMC_STATUS_BUSY);
1384}
1385
1386static int dw_mci_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
1387{
1388 struct dw_mci_slot *slot = mmc_priv(mmc);
1389 struct dw_mci *host = slot->host;
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001390 const struct dw_mci_drv_data *drv_data = host->drv_data;
Doug Anderson01730552014-08-22 19:17:51 +05301391 u32 uhs;
1392 u32 v18 = SDMMC_UHS_18V << slot->id;
Doug Anderson01730552014-08-22 19:17:51 +05301393 int ret;
1394
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001395 if (drv_data && drv_data->switch_voltage)
1396 return drv_data->switch_voltage(mmc, ios);
1397
Doug Anderson01730552014-08-22 19:17:51 +05301398 /*
1399 * Program the voltage. Note that some instances of dw_mmc may use
1400 * the UHS_REG for this. For other instances (like exynos) the UHS_REG
1401 * does no harm but you need to set the regulator directly. Try both.
1402 */
1403 uhs = mci_readl(host, UHS_REG);
Douglas Andersone0848f52015-10-12 14:48:26 +02001404 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
Doug Anderson01730552014-08-22 19:17:51 +05301405 uhs &= ~v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001406 else
Doug Anderson01730552014-08-22 19:17:51 +05301407 uhs |= v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001408
Doug Anderson01730552014-08-22 19:17:51 +05301409 if (!IS_ERR(mmc->supply.vqmmc)) {
Douglas Andersone0848f52015-10-12 14:48:26 +02001410 ret = mmc_regulator_set_vqmmc(mmc, ios);
Doug Anderson01730552014-08-22 19:17:51 +05301411
1412 if (ret) {
Doug Andersonb19caf32014-10-10 21:16:16 -07001413 dev_dbg(&mmc->class_dev,
Douglas Andersone0848f52015-10-12 14:48:26 +02001414 "Regulator set error %d - %s V\n",
1415 ret, uhs & v18 ? "1.8" : "3.3");
Doug Anderson01730552014-08-22 19:17:51 +05301416 return ret;
1417 }
1418 }
1419 mci_writel(host, UHS_REG, uhs);
1420
1421 return 0;
1422}
1423
Will Newtonf95f3852011-01-02 01:11:59 -05001424static int dw_mci_get_ro(struct mmc_host *mmc)
1425{
1426 int read_only;
1427 struct dw_mci_slot *slot = mmc_priv(mmc);
Jaehoon Chung9795a842014-03-03 11:36:46 +09001428 int gpio_ro = mmc_gpio_get_ro(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001429
1430 /* Use platform get_ro function, else try on board write protect */
Arnd Bergmann287980e2016-05-27 23:23:25 +02001431 if (gpio_ro >= 0)
Jaehoon Chung9795a842014-03-03 11:36:46 +09001432 read_only = gpio_ro;
Will Newtonf95f3852011-01-02 01:11:59 -05001433 else
1434 read_only =
1435 mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;
1436
1437 dev_dbg(&mmc->class_dev, "card is %s\n",
1438 read_only ? "read-only" : "read-write");
1439
1440 return read_only;
1441}
1442
1443static int dw_mci_get_cd(struct mmc_host *mmc)
1444{
1445 int present;
1446 struct dw_mci_slot *slot = mmc_priv(mmc);
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001447 struct dw_mci *host = slot->host;
1448 int gpio_cd = mmc_gpio_get_cd(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001449
1450 /* Use platform get_cd function, else try onboard card detect */
Jaehoon Chung860951c2016-06-21 10:13:26 +09001451 if ((mmc->caps & MMC_CAP_NEEDS_POLL) || !mmc_card_is_removable(mmc))
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09001452 present = 1;
Arnd Bergmann287980e2016-05-27 23:23:25 +02001453 else if (gpio_cd >= 0)
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001454 present = gpio_cd;
Will Newtonf95f3852011-01-02 01:11:59 -05001455 else
1456 present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
1457 == 0 ? 1 : 0;
1458
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001459 spin_lock_bh(&host->lock);
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001460 if (present) {
1461 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001462 dev_dbg(&mmc->class_dev, "card is present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001463 } else {
1464 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001465 dev_dbg(&mmc->class_dev, "card is not present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001466 }
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001467 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001468
1469 return present;
1470}
1471
Shawn Lin935a6652016-01-14 09:08:02 +08001472static void dw_mci_hw_reset(struct mmc_host *mmc)
1473{
1474 struct dw_mci_slot *slot = mmc_priv(mmc);
1475 struct dw_mci *host = slot->host;
1476 int reset;
1477
1478 if (host->use_dma == TRANS_MODE_IDMAC)
1479 dw_mci_idmac_reset(host);
1480
1481 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET |
1482 SDMMC_CTRL_FIFO_RESET))
1483 return;
1484
1485 /*
1486 * According to eMMC spec, card reset procedure:
1487 * tRstW >= 1us: RST_n pulse width
1488 * tRSCA >= 200us: RST_n to Command time
1489 * tRSTH >= 1us: RST_n high period
1490 */
1491 reset = mci_readl(host, RST_N);
1492 reset &= ~(SDMMC_RST_HWACTIVE << slot->id);
1493 mci_writel(host, RST_N, reset);
1494 usleep_range(1, 2);
1495 reset |= SDMMC_RST_HWACTIVE << slot->id;
1496 mci_writel(host, RST_N, reset);
1497 usleep_range(200, 300);
1498}
1499
Doug Andersonb24c8b22014-12-02 15:42:46 -08001500static void dw_mci_init_card(struct mmc_host *mmc, struct mmc_card *card)
Doug Anderson9623b5b2012-07-25 08:33:17 -07001501{
Doug Andersonb24c8b22014-12-02 15:42:46 -08001502 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson9623b5b2012-07-25 08:33:17 -07001503 struct dw_mci *host = slot->host;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001504
Doug Andersonb24c8b22014-12-02 15:42:46 -08001505 /*
1506 * Low power mode will stop the card clock when idle. According to the
1507 * description of the CLKENA register we should disable low power mode
1508 * for SDIO cards if we need SDIO interrupts to work.
1509 */
1510 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1511 const u32 clken_low_pwr = SDMMC_CLKEN_LOW_PWR << slot->id;
1512 u32 clk_en_a_old;
1513 u32 clk_en_a;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001514
Doug Andersonb24c8b22014-12-02 15:42:46 -08001515 clk_en_a_old = mci_readl(host, CLKENA);
1516
1517 if (card->type == MMC_TYPE_SDIO ||
1518 card->type == MMC_TYPE_SD_COMBO) {
1519 set_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1520 clk_en_a = clk_en_a_old & ~clken_low_pwr;
1521 } else {
1522 clear_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1523 clk_en_a = clk_en_a_old | clken_low_pwr;
1524 }
1525
1526 if (clk_en_a != clk_en_a_old) {
1527 mci_writel(host, CLKENA, clk_en_a);
1528 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
1529 SDMMC_CMD_PRV_DAT_WAIT, 0);
1530 }
Doug Anderson9623b5b2012-07-25 08:33:17 -07001531 }
1532}
1533
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301534static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
1535{
1536 struct dw_mci_slot *slot = mmc_priv(mmc);
1537 struct dw_mci *host = slot->host;
Doug Andersonf8c58c12014-12-02 15:42:47 -08001538 unsigned long irqflags;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301539 u32 int_mask;
1540
Doug Andersonf8c58c12014-12-02 15:42:47 -08001541 spin_lock_irqsave(&host->irq_lock, irqflags);
1542
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301543 /* Enable/disable Slot Specific SDIO interrupt */
1544 int_mask = mci_readl(host, INTMASK);
Doug Andersonb24c8b22014-12-02 15:42:46 -08001545 if (enb)
1546 int_mask |= SDMMC_INT_SDIO(slot->sdio_id);
1547 else
1548 int_mask &= ~SDMMC_INT_SDIO(slot->sdio_id);
1549 mci_writel(host, INTMASK, int_mask);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001550
1551 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301552}
1553
Seungwon Jeon0976f162013-08-31 00:12:42 +09001554static int dw_mci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1555{
1556 struct dw_mci_slot *slot = mmc_priv(mmc);
1557 struct dw_mci *host = slot->host;
1558 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001559 int err = -EINVAL;
Seungwon Jeon0976f162013-08-31 00:12:42 +09001560
Seungwon Jeon0976f162013-08-31 00:12:42 +09001561 if (drv_data && drv_data->execute_tuning)
Chaotian Jing9979dbe2015-10-27 14:24:28 +08001562 err = drv_data->execute_tuning(slot, opcode);
Seungwon Jeon0976f162013-08-31 00:12:42 +09001563 return err;
1564}
1565
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001566static int dw_mci_prepare_hs400_tuning(struct mmc_host *mmc,
1567 struct mmc_ios *ios)
Seungwon Jeon80113132015-01-29 08:11:57 +05301568{
1569 struct dw_mci_slot *slot = mmc_priv(mmc);
1570 struct dw_mci *host = slot->host;
1571 const struct dw_mci_drv_data *drv_data = host->drv_data;
1572
1573 if (drv_data && drv_data->prepare_hs400_tuning)
1574 return drv_data->prepare_hs400_tuning(host, ios);
1575
1576 return 0;
1577}
1578
Will Newtonf95f3852011-01-02 01:11:59 -05001579static const struct mmc_host_ops dw_mci_ops = {
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301580 .request = dw_mci_request,
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001581 .pre_req = dw_mci_pre_req,
1582 .post_req = dw_mci_post_req,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301583 .set_ios = dw_mci_set_ios,
1584 .get_ro = dw_mci_get_ro,
1585 .get_cd = dw_mci_get_cd,
Shawn Lin935a6652016-01-14 09:08:02 +08001586 .hw_reset = dw_mci_hw_reset,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301587 .enable_sdio_irq = dw_mci_enable_sdio_irq,
Seungwon Jeon0976f162013-08-31 00:12:42 +09001588 .execute_tuning = dw_mci_execute_tuning,
Doug Anderson01730552014-08-22 19:17:51 +05301589 .card_busy = dw_mci_card_busy,
1590 .start_signal_voltage_switch = dw_mci_switch_voltage,
Doug Andersonb24c8b22014-12-02 15:42:46 -08001591 .init_card = dw_mci_init_card,
Seungwon Jeon80113132015-01-29 08:11:57 +05301592 .prepare_hs400_tuning = dw_mci_prepare_hs400_tuning,
Will Newtonf95f3852011-01-02 01:11:59 -05001593};
1594
1595static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
1596 __releases(&host->lock)
1597 __acquires(&host->lock)
1598{
1599 struct dw_mci_slot *slot;
1600 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1601
1602 WARN_ON(host->cmd || host->data);
1603
1604 host->cur_slot->mrq = NULL;
1605 host->mrq = NULL;
1606 if (!list_empty(&host->queue)) {
1607 slot = list_entry(host->queue.next,
1608 struct dw_mci_slot, queue_node);
1609 list_del(&slot->queue_node);
Thomas Abraham4a909202012-09-17 18:16:35 +00001610 dev_vdbg(host->dev, "list not empty: %s is next\n",
Will Newtonf95f3852011-01-02 01:11:59 -05001611 mmc_hostname(slot->mmc));
1612 host->state = STATE_SENDING_CMD;
1613 dw_mci_start_request(host, slot);
1614 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00001615 dev_vdbg(host->dev, "list empty\n");
Doug Anderson01730552014-08-22 19:17:51 +05301616
1617 if (host->state == STATE_SENDING_CMD11)
1618 host->state = STATE_WAITING_CMD11_DONE;
1619 else
1620 host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001621 }
1622
1623 spin_unlock(&host->lock);
1624 mmc_request_done(prev_mmc, mrq);
1625 spin_lock(&host->lock);
1626}
1627
Seungwon Jeone352c812013-08-31 00:14:17 +09001628static int dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001629{
1630 u32 status = host->cmd_status;
1631
1632 host->cmd_status = 0;
1633
1634 /* Read the response from the card (up to 16 bytes) */
1635 if (cmd->flags & MMC_RSP_PRESENT) {
1636 if (cmd->flags & MMC_RSP_136) {
1637 cmd->resp[3] = mci_readl(host, RESP0);
1638 cmd->resp[2] = mci_readl(host, RESP1);
1639 cmd->resp[1] = mci_readl(host, RESP2);
1640 cmd->resp[0] = mci_readl(host, RESP3);
1641 } else {
1642 cmd->resp[0] = mci_readl(host, RESP0);
1643 cmd->resp[1] = 0;
1644 cmd->resp[2] = 0;
1645 cmd->resp[3] = 0;
1646 }
1647 }
1648
1649 if (status & SDMMC_INT_RTO)
1650 cmd->error = -ETIMEDOUT;
1651 else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
1652 cmd->error = -EILSEQ;
1653 else if (status & SDMMC_INT_RESP_ERR)
1654 cmd->error = -EIO;
1655 else
1656 cmd->error = 0;
1657
Seungwon Jeone352c812013-08-31 00:14:17 +09001658 return cmd->error;
1659}
1660
1661static int dw_mci_data_complete(struct dw_mci *host, struct mmc_data *data)
1662{
Seungwon Jeon31bff452013-08-31 00:14:23 +09001663 u32 status = host->data_status;
Seungwon Jeone352c812013-08-31 00:14:17 +09001664
1665 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1666 if (status & SDMMC_INT_DRTO) {
1667 data->error = -ETIMEDOUT;
1668 } else if (status & SDMMC_INT_DCRC) {
1669 data->error = -EILSEQ;
1670 } else if (status & SDMMC_INT_EBE) {
1671 if (host->dir_status ==
1672 DW_MCI_SEND_STATUS) {
1673 /*
1674 * No data CRC status was returned.
1675 * The number of bytes transferred
1676 * will be exaggerated in PIO mode.
1677 */
1678 data->bytes_xfered = 0;
1679 data->error = -ETIMEDOUT;
1680 } else if (host->dir_status ==
1681 DW_MCI_RECV_STATUS) {
1682 data->error = -EIO;
1683 }
1684 } else {
1685 /* SDMMC_INT_SBE is included */
1686 data->error = -EIO;
1687 }
1688
Doug Andersone6cc0122014-04-22 16:51:21 -07001689 dev_dbg(host->dev, "data error, status 0x%08x\n", status);
Seungwon Jeone352c812013-08-31 00:14:17 +09001690
1691 /*
1692 * After an error, there may be data lingering
Seungwon Jeon31bff452013-08-31 00:14:23 +09001693 * in the FIFO
Seungwon Jeone352c812013-08-31 00:14:17 +09001694 */
Sonny Rao3a33a942014-08-04 18:19:50 -07001695 dw_mci_reset(host);
Seungwon Jeone352c812013-08-31 00:14:17 +09001696 } else {
1697 data->bytes_xfered = data->blocks * data->blksz;
1698 data->error = 0;
1699 }
1700
1701 return data->error;
Will Newtonf95f3852011-01-02 01:11:59 -05001702}
1703
Addy Ke57e10482015-08-11 01:27:18 +09001704static void dw_mci_set_drto(struct dw_mci *host)
1705{
1706 unsigned int drto_clks;
1707 unsigned int drto_ms;
1708
1709 drto_clks = mci_readl(host, TMOUT) >> 8;
1710 drto_ms = DIV_ROUND_UP(drto_clks, host->bus_hz / 1000);
1711
1712 /* add a bit spare time */
1713 drto_ms += 10;
1714
1715 mod_timer(&host->dto_timer, jiffies + msecs_to_jiffies(drto_ms));
1716}
1717
Will Newtonf95f3852011-01-02 01:11:59 -05001718static void dw_mci_tasklet_func(unsigned long priv)
1719{
1720 struct dw_mci *host = (struct dw_mci *)priv;
1721 struct mmc_data *data;
1722 struct mmc_command *cmd;
Seungwon Jeone352c812013-08-31 00:14:17 +09001723 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001724 enum dw_mci_state state;
1725 enum dw_mci_state prev_state;
Seungwon Jeone352c812013-08-31 00:14:17 +09001726 unsigned int err;
Will Newtonf95f3852011-01-02 01:11:59 -05001727
1728 spin_lock(&host->lock);
1729
1730 state = host->state;
1731 data = host->data;
Seungwon Jeone352c812013-08-31 00:14:17 +09001732 mrq = host->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001733
1734 do {
1735 prev_state = state;
1736
1737 switch (state) {
1738 case STATE_IDLE:
Doug Anderson01730552014-08-22 19:17:51 +05301739 case STATE_WAITING_CMD11_DONE:
Will Newtonf95f3852011-01-02 01:11:59 -05001740 break;
1741
Doug Anderson01730552014-08-22 19:17:51 +05301742 case STATE_SENDING_CMD11:
Will Newtonf95f3852011-01-02 01:11:59 -05001743 case STATE_SENDING_CMD:
1744 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1745 &host->pending_events))
1746 break;
1747
1748 cmd = host->cmd;
1749 host->cmd = NULL;
1750 set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001751 err = dw_mci_command_complete(host, cmd);
1752 if (cmd == mrq->sbc && !err) {
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001753 prev_state = state = STATE_SENDING_CMD;
1754 __dw_mci_start_request(host, host->cur_slot,
Seungwon Jeone352c812013-08-31 00:14:17 +09001755 mrq->cmd);
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001756 goto unlock;
1757 }
1758
Seungwon Jeone352c812013-08-31 00:14:17 +09001759 if (cmd->data && err) {
Doug Anderson46d17952016-04-26 10:03:58 +02001760 /*
1761 * During UHS tuning sequence, sending the stop
1762 * command after the response CRC error would
1763 * throw the system into a confused state
1764 * causing all future tuning phases to report
1765 * failure.
1766 *
1767 * In such case controller will move into a data
1768 * transfer state after a response error or
1769 * response CRC error. Let's let that finish
1770 * before trying to send a stop, so we'll go to
1771 * STATE_SENDING_DATA.
1772 *
1773 * Although letting the data transfer take place
1774 * will waste a bit of time (we already know
1775 * the command was bad), it can't cause any
1776 * errors since it's possible it would have
1777 * taken place anyway if this tasklet got
1778 * delayed. Allowing the transfer to take place
1779 * avoids races and keeps things simple.
1780 */
1781 if ((err != -ETIMEDOUT) &&
1782 (cmd->opcode == MMC_SEND_TUNING_BLOCK)) {
1783 state = STATE_SENDING_DATA;
1784 continue;
1785 }
1786
Seungwon Jeon71abb132013-08-31 00:13:59 +09001787 dw_mci_stop_dma(host);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001788 send_stop_abort(host, data);
1789 state = STATE_SENDING_STOP;
1790 break;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001791 }
1792
Seungwon Jeone352c812013-08-31 00:14:17 +09001793 if (!cmd->data || err) {
1794 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001795 goto unlock;
1796 }
1797
1798 prev_state = state = STATE_SENDING_DATA;
1799 /* fall through */
1800
1801 case STATE_SENDING_DATA:
Doug Anderson2aa35462014-08-13 08:13:43 -07001802 /*
1803 * We could get a data error and never a transfer
1804 * complete so we'd better check for it here.
1805 *
1806 * Note that we don't really care if we also got a
1807 * transfer complete; stopping the DMA and sending an
1808 * abort won't hurt.
1809 */
Will Newtonf95f3852011-01-02 01:11:59 -05001810 if (test_and_clear_bit(EVENT_DATA_ERROR,
1811 &host->pending_events)) {
1812 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001813 if (data->stop ||
1814 !(host->data_status & (SDMMC_INT_DRTO |
1815 SDMMC_INT_EBE)))
1816 send_stop_abort(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001817 state = STATE_DATA_ERROR;
1818 break;
1819 }
1820
1821 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001822 &host->pending_events)) {
1823 /*
1824 * If all data-related interrupts don't come
1825 * within the given time in reading data state.
1826 */
Jaehoon Chung16a34572016-06-21 14:35:37 +09001827 if (host->dir_status == DW_MCI_RECV_STATUS)
Addy Ke57e10482015-08-11 01:27:18 +09001828 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001829 break;
Addy Ke57e10482015-08-11 01:27:18 +09001830 }
Will Newtonf95f3852011-01-02 01:11:59 -05001831
1832 set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
Doug Anderson2aa35462014-08-13 08:13:43 -07001833
1834 /*
1835 * Handle an EVENT_DATA_ERROR that might have shown up
1836 * before the transfer completed. This might not have
1837 * been caught by the check above because the interrupt
1838 * could have gone off between the previous check and
1839 * the check for transfer complete.
1840 *
1841 * Technically this ought not be needed assuming we
1842 * get a DATA_COMPLETE eventually (we'll notice the
1843 * error and end the request), but it shouldn't hurt.
1844 *
1845 * This has the advantage of sending the stop command.
1846 */
1847 if (test_and_clear_bit(EVENT_DATA_ERROR,
1848 &host->pending_events)) {
1849 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001850 if (data->stop ||
1851 !(host->data_status & (SDMMC_INT_DRTO |
1852 SDMMC_INT_EBE)))
1853 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001854 state = STATE_DATA_ERROR;
1855 break;
1856 }
Will Newtonf95f3852011-01-02 01:11:59 -05001857 prev_state = state = STATE_DATA_BUSY;
Doug Anderson2aa35462014-08-13 08:13:43 -07001858
Will Newtonf95f3852011-01-02 01:11:59 -05001859 /* fall through */
1860
1861 case STATE_DATA_BUSY:
1862 if (!test_and_clear_bit(EVENT_DATA_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001863 &host->pending_events)) {
1864 /*
1865 * If data error interrupt comes but data over
1866 * interrupt doesn't come within the given time.
1867 * in reading data state.
1868 */
Jaehoon Chung16a34572016-06-21 14:35:37 +09001869 if (host->dir_status == DW_MCI_RECV_STATUS)
Addy Ke57e10482015-08-11 01:27:18 +09001870 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001871 break;
Addy Ke57e10482015-08-11 01:27:18 +09001872 }
Will Newtonf95f3852011-01-02 01:11:59 -05001873
1874 host->data = NULL;
1875 set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001876 err = dw_mci_data_complete(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001877
Seungwon Jeone352c812013-08-31 00:14:17 +09001878 if (!err) {
1879 if (!data->stop || mrq->sbc) {
Sachin Kamat17c8bc82014-02-25 15:18:28 +05301880 if (mrq->sbc && data->stop)
Seungwon Jeone352c812013-08-31 00:14:17 +09001881 data->stop->error = 0;
1882 dw_mci_request_end(host, mrq);
1883 goto unlock;
Will Newtonf95f3852011-01-02 01:11:59 -05001884 }
Will Newtonf95f3852011-01-02 01:11:59 -05001885
Seungwon Jeon90c21432013-08-31 00:14:05 +09001886 /* stop command for open-ended transfer*/
Seungwon Jeone352c812013-08-31 00:14:17 +09001887 if (data->stop)
1888 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001889 } else {
1890 /*
1891 * If we don't have a command complete now we'll
1892 * never get one since we just reset everything;
1893 * better end the request.
1894 *
1895 * If we do have a command complete we'll fall
1896 * through to the SENDING_STOP command and
1897 * everything will be peachy keen.
1898 */
1899 if (!test_bit(EVENT_CMD_COMPLETE,
1900 &host->pending_events)) {
1901 host->cmd = NULL;
1902 dw_mci_request_end(host, mrq);
1903 goto unlock;
1904 }
Seungwon Jeon90c21432013-08-31 00:14:05 +09001905 }
Seungwon Jeone352c812013-08-31 00:14:17 +09001906
1907 /*
1908 * If err has non-zero,
1909 * stop-abort command has been already issued.
1910 */
1911 prev_state = state = STATE_SENDING_STOP;
1912
Will Newtonf95f3852011-01-02 01:11:59 -05001913 /* fall through */
1914
1915 case STATE_SENDING_STOP:
1916 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1917 &host->pending_events))
1918 break;
1919
Seungwon Jeon71abb132013-08-31 00:13:59 +09001920 /* CMD error in data command */
Seungwon Jeon31bff452013-08-31 00:14:23 +09001921 if (mrq->cmd->error && mrq->data)
Sonny Rao3a33a942014-08-04 18:19:50 -07001922 dw_mci_reset(host);
Seungwon Jeon71abb132013-08-31 00:13:59 +09001923
Will Newtonf95f3852011-01-02 01:11:59 -05001924 host->cmd = NULL;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001925 host->data = NULL;
Seungwon Jeon90c21432013-08-31 00:14:05 +09001926
Seungwon Jeone352c812013-08-31 00:14:17 +09001927 if (mrq->stop)
1928 dw_mci_command_complete(host, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001929 else
1930 host->cmd_status = 0;
1931
Seungwon Jeone352c812013-08-31 00:14:17 +09001932 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001933 goto unlock;
1934
1935 case STATE_DATA_ERROR:
1936 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1937 &host->pending_events))
1938 break;
1939
1940 state = STATE_DATA_BUSY;
1941 break;
1942 }
1943 } while (state != prev_state);
1944
1945 host->state = state;
1946unlock:
1947 spin_unlock(&host->lock);
1948
1949}
1950
James Hogan34b664a2011-06-24 13:57:56 +01001951/* push final bytes to part_buf, only use during push */
1952static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
1953{
1954 memcpy((void *)&host->part_buf, buf, cnt);
1955 host->part_buf_count = cnt;
1956}
1957
1958/* append bytes to part_buf, only use during push */
1959static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
1960{
1961 cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
1962 memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
1963 host->part_buf_count += cnt;
1964 return cnt;
1965}
1966
1967/* pull first bytes from part_buf, only use during pull */
1968static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
1969{
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001970 cnt = min_t(int, cnt, host->part_buf_count);
James Hogan34b664a2011-06-24 13:57:56 +01001971 if (cnt) {
1972 memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
1973 cnt);
1974 host->part_buf_count -= cnt;
1975 host->part_buf_start += cnt;
1976 }
1977 return cnt;
1978}
1979
1980/* pull final bytes from the part_buf, assuming it's just been filled */
1981static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
1982{
1983 memcpy(buf, &host->part_buf, cnt);
1984 host->part_buf_start = cnt;
1985 host->part_buf_count = (1 << host->data_shift) - cnt;
1986}
1987
Will Newtonf95f3852011-01-02 01:11:59 -05001988static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
1989{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00001990 struct mmc_data *data = host->data;
1991 int init_cnt = cnt;
1992
James Hogan34b664a2011-06-24 13:57:56 +01001993 /* try and push anything in the part_buf */
1994 if (unlikely(host->part_buf_count)) {
1995 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001996
James Hogan34b664a2011-06-24 13:57:56 +01001997 buf += len;
1998 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00001999 if (host->part_buf_count == 2) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002000 mci_fifo_writew(host->fifo_reg, host->part_buf16);
James Hogan34b664a2011-06-24 13:57:56 +01002001 host->part_buf_count = 0;
2002 }
2003 }
2004#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2005 if (unlikely((unsigned long)buf & 0x1)) {
2006 while (cnt >= 2) {
2007 u16 aligned_buf[64];
2008 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2009 int items = len >> 1;
2010 int i;
2011 /* memcpy from input buffer into aligned buffer */
2012 memcpy(aligned_buf, buf, len);
2013 buf += len;
2014 cnt -= len;
2015 /* push data from aligned buffer into fifo */
2016 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002017 mci_fifo_writew(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002018 }
2019 } else
2020#endif
2021 {
2022 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002023
James Hogan34b664a2011-06-24 13:57:56 +01002024 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002025 mci_fifo_writew(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002026 buf = pdata;
2027 }
2028 /* put anything remaining in the part_buf */
2029 if (cnt) {
2030 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002031 /* Push data if we have reached the expected data length */
2032 if ((data->bytes_xfered + init_cnt) ==
2033 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002034 mci_fifo_writew(host->fifo_reg, host->part_buf16);
Will Newtonf95f3852011-01-02 01:11:59 -05002035 }
2036}
2037
2038static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
2039{
James Hogan34b664a2011-06-24 13:57:56 +01002040#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2041 if (unlikely((unsigned long)buf & 0x1)) {
2042 while (cnt >= 2) {
2043 /* pull data from fifo into aligned buffer */
2044 u16 aligned_buf[64];
2045 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2046 int items = len >> 1;
2047 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002048
James Hogan34b664a2011-06-24 13:57:56 +01002049 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002050 aligned_buf[i] = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002051 /* memcpy from aligned buffer into output buffer */
2052 memcpy(buf, aligned_buf, len);
2053 buf += len;
2054 cnt -= len;
2055 }
2056 } else
2057#endif
2058 {
2059 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002060
James Hogan34b664a2011-06-24 13:57:56 +01002061 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002062 *pdata++ = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002063 buf = pdata;
2064 }
2065 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002066 host->part_buf16 = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002067 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002068 }
2069}
2070
2071static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
2072{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002073 struct mmc_data *data = host->data;
2074 int init_cnt = cnt;
2075
James Hogan34b664a2011-06-24 13:57:56 +01002076 /* try and push anything in the part_buf */
2077 if (unlikely(host->part_buf_count)) {
2078 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002079
James Hogan34b664a2011-06-24 13:57:56 +01002080 buf += len;
2081 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002082 if (host->part_buf_count == 4) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002083 mci_fifo_writel(host->fifo_reg, host->part_buf32);
James Hogan34b664a2011-06-24 13:57:56 +01002084 host->part_buf_count = 0;
2085 }
2086 }
2087#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2088 if (unlikely((unsigned long)buf & 0x3)) {
2089 while (cnt >= 4) {
2090 u32 aligned_buf[32];
2091 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2092 int items = len >> 2;
2093 int i;
2094 /* memcpy from input buffer into aligned buffer */
2095 memcpy(aligned_buf, buf, len);
2096 buf += len;
2097 cnt -= len;
2098 /* push data from aligned buffer into fifo */
2099 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002100 mci_fifo_writel(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002101 }
2102 } else
2103#endif
2104 {
2105 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002106
James Hogan34b664a2011-06-24 13:57:56 +01002107 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002108 mci_fifo_writel(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002109 buf = pdata;
2110 }
2111 /* put anything remaining in the part_buf */
2112 if (cnt) {
2113 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002114 /* Push data if we have reached the expected data length */
2115 if ((data->bytes_xfered + init_cnt) ==
2116 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002117 mci_fifo_writel(host->fifo_reg, host->part_buf32);
Will Newtonf95f3852011-01-02 01:11:59 -05002118 }
2119}
2120
2121static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
2122{
James Hogan34b664a2011-06-24 13:57:56 +01002123#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2124 if (unlikely((unsigned long)buf & 0x3)) {
2125 while (cnt >= 4) {
2126 /* pull data from fifo into aligned buffer */
2127 u32 aligned_buf[32];
2128 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2129 int items = len >> 2;
2130 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002131
James Hogan34b664a2011-06-24 13:57:56 +01002132 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002133 aligned_buf[i] = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002134 /* memcpy from aligned buffer into output buffer */
2135 memcpy(buf, aligned_buf, len);
2136 buf += len;
2137 cnt -= len;
2138 }
2139 } else
2140#endif
2141 {
2142 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002143
James Hogan34b664a2011-06-24 13:57:56 +01002144 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002145 *pdata++ = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002146 buf = pdata;
2147 }
2148 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002149 host->part_buf32 = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002150 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002151 }
2152}
2153
2154static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
2155{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002156 struct mmc_data *data = host->data;
2157 int init_cnt = cnt;
2158
James Hogan34b664a2011-06-24 13:57:56 +01002159 /* try and push anything in the part_buf */
2160 if (unlikely(host->part_buf_count)) {
2161 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002162
James Hogan34b664a2011-06-24 13:57:56 +01002163 buf += len;
2164 cnt -= len;
Seungwon Jeonc09fbd72013-03-25 16:28:22 +09002165
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002166 if (host->part_buf_count == 8) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002167 mci_fifo_writeq(host->fifo_reg, host->part_buf);
James Hogan34b664a2011-06-24 13:57:56 +01002168 host->part_buf_count = 0;
2169 }
2170 }
2171#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2172 if (unlikely((unsigned long)buf & 0x7)) {
2173 while (cnt >= 8) {
2174 u64 aligned_buf[16];
2175 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2176 int items = len >> 3;
2177 int i;
2178 /* memcpy from input buffer into aligned buffer */
2179 memcpy(aligned_buf, buf, len);
2180 buf += len;
2181 cnt -= len;
2182 /* push data from aligned buffer into fifo */
2183 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002184 mci_fifo_writeq(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002185 }
2186 } else
2187#endif
2188 {
2189 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002190
James Hogan34b664a2011-06-24 13:57:56 +01002191 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002192 mci_fifo_writeq(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002193 buf = pdata;
2194 }
2195 /* put anything remaining in the part_buf */
2196 if (cnt) {
2197 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002198 /* Push data if we have reached the expected data length */
2199 if ((data->bytes_xfered + init_cnt) ==
2200 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002201 mci_fifo_writeq(host->fifo_reg, host->part_buf);
Will Newtonf95f3852011-01-02 01:11:59 -05002202 }
2203}
2204
2205static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
2206{
James Hogan34b664a2011-06-24 13:57:56 +01002207#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2208 if (unlikely((unsigned long)buf & 0x7)) {
2209 while (cnt >= 8) {
2210 /* pull data from fifo into aligned buffer */
2211 u64 aligned_buf[16];
2212 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2213 int items = len >> 3;
2214 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002215
James Hogan34b664a2011-06-24 13:57:56 +01002216 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002217 aligned_buf[i] = mci_fifo_readq(host->fifo_reg);
2218
James Hogan34b664a2011-06-24 13:57:56 +01002219 /* memcpy from aligned buffer into output buffer */
2220 memcpy(buf, aligned_buf, len);
2221 buf += len;
2222 cnt -= len;
2223 }
2224 } else
2225#endif
2226 {
2227 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002228
James Hogan34b664a2011-06-24 13:57:56 +01002229 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002230 *pdata++ = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002231 buf = pdata;
Will Newtonf95f3852011-01-02 01:11:59 -05002232 }
James Hogan34b664a2011-06-24 13:57:56 +01002233 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002234 host->part_buf = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002235 dw_mci_pull_final_bytes(host, buf, cnt);
2236 }
2237}
2238
2239static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
2240{
2241 int len;
2242
2243 /* get remaining partial bytes */
2244 len = dw_mci_pull_part_bytes(host, buf, cnt);
2245 if (unlikely(len == cnt))
2246 return;
2247 buf += len;
2248 cnt -= len;
2249
2250 /* get the rest of the data */
2251 host->pull_data(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002252}
2253
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002254static void dw_mci_read_data_pio(struct dw_mci *host, bool dto)
Will Newtonf95f3852011-01-02 01:11:59 -05002255{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002256 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2257 void *buf;
2258 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002259 struct mmc_data *data = host->data;
2260 int shift = host->data_shift;
2261 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002262 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002263 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002264
2265 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002266 if (!sg_miter_next(sg_miter))
2267 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002268
Imre Deak4225fc82013-02-27 17:02:57 -08002269 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002270 buf = sg_miter->addr;
2271 remain = sg_miter->length;
2272 offset = 0;
2273
2274 do {
2275 fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
2276 << shift) + host->part_buf_count;
2277 len = min(remain, fcnt);
2278 if (!len)
2279 break;
2280 dw_mci_pull_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002281 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002282 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002283 remain -= len;
2284 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002285
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002286 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002287 status = mci_readl(host, MINTSTS);
2288 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002289 /* if the RXDR is ready read again */
2290 } while ((status & SDMMC_INT_RXDR) ||
2291 (dto && SDMMC_GET_FCNT(mci_readl(host, STATUS))));
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002292
2293 if (!remain) {
2294 if (!sg_miter_next(sg_miter))
2295 goto done;
2296 sg_miter->consumed = 0;
2297 }
2298 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002299 return;
2300
2301done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002302 sg_miter_stop(sg_miter);
2303 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002304 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002305 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2306}
2307
2308static void dw_mci_write_data_pio(struct dw_mci *host)
2309{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002310 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2311 void *buf;
2312 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002313 struct mmc_data *data = host->data;
2314 int shift = host->data_shift;
2315 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002316 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002317 unsigned int fifo_depth = host->fifo_depth;
2318 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002319
2320 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002321 if (!sg_miter_next(sg_miter))
2322 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002323
Imre Deak4225fc82013-02-27 17:02:57 -08002324 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002325 buf = sg_miter->addr;
2326 remain = sg_miter->length;
2327 offset = 0;
2328
2329 do {
2330 fcnt = ((fifo_depth -
2331 SDMMC_GET_FCNT(mci_readl(host, STATUS)))
2332 << shift) - host->part_buf_count;
2333 len = min(remain, fcnt);
2334 if (!len)
2335 break;
2336 host->push_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002337 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002338 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002339 remain -= len;
2340 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002341
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002342 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002343 status = mci_readl(host, MINTSTS);
2344 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
Will Newtonf95f3852011-01-02 01:11:59 -05002345 } while (status & SDMMC_INT_TXDR); /* if TXDR write again */
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002346
2347 if (!remain) {
2348 if (!sg_miter_next(sg_miter))
2349 goto done;
2350 sg_miter->consumed = 0;
2351 }
2352 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002353 return;
2354
2355done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002356 sg_miter_stop(sg_miter);
2357 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002358 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002359 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2360}
2361
2362static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
2363{
2364 if (!host->cmd_status)
2365 host->cmd_status = status;
2366
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002367 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002368
2369 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2370 tasklet_schedule(&host->tasklet);
2371}
2372
Doug Anderson6130e7a2014-10-14 09:33:09 -07002373static void dw_mci_handle_cd(struct dw_mci *host)
2374{
2375 int i;
2376
2377 for (i = 0; i < host->num_slots; i++) {
2378 struct dw_mci_slot *slot = host->slot[i];
2379
2380 if (!slot)
2381 continue;
2382
2383 if (slot->mmc->ops->card_event)
2384 slot->mmc->ops->card_event(slot->mmc);
2385 mmc_detect_change(slot->mmc,
2386 msecs_to_jiffies(host->pdata->detect_delay_ms));
2387 }
2388}
2389
Will Newtonf95f3852011-01-02 01:11:59 -05002390static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
2391{
2392 struct dw_mci *host = dev_id;
Seungwon Jeon182c9082012-08-01 09:30:30 +09002393 u32 pending;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302394 int i;
Will Newtonf95f3852011-01-02 01:11:59 -05002395
Markos Chandras1fb5f682013-03-12 10:53:11 +00002396 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
2397
2398 if (pending) {
Doug Anderson01730552014-08-22 19:17:51 +05302399 /* Check volt switch first, since it can look like an error */
2400 if ((host->state == STATE_SENDING_CMD11) &&
2401 (pending & SDMMC_INT_VOLT_SWITCH)) {
Doug Anderson49ba0302015-04-03 11:13:07 -07002402 unsigned long irqflags;
Doug Anderson5c935162015-03-09 16:18:21 -07002403
Doug Anderson01730552014-08-22 19:17:51 +05302404 mci_writel(host, RINTSTS, SDMMC_INT_VOLT_SWITCH);
2405 pending &= ~SDMMC_INT_VOLT_SWITCH;
Doug Anderson49ba0302015-04-03 11:13:07 -07002406
2407 /*
2408 * Hold the lock; we know cmd11_timer can't be kicked
2409 * off after the lock is released, so safe to delete.
2410 */
2411 spin_lock_irqsave(&host->irq_lock, irqflags);
Doug Anderson01730552014-08-22 19:17:51 +05302412 dw_mci_cmd_interrupt(host, pending);
Doug Anderson49ba0302015-04-03 11:13:07 -07002413 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2414
2415 del_timer(&host->cmd11_timer);
Doug Anderson01730552014-08-22 19:17:51 +05302416 }
2417
Will Newtonf95f3852011-01-02 01:11:59 -05002418 if (pending & DW_MCI_CMD_ERROR_FLAGS) {
2419 mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002420 host->cmd_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002421 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002422 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -05002423 }
2424
2425 if (pending & DW_MCI_DATA_ERROR_FLAGS) {
2426 /* if there is an error report DATA_ERROR */
2427 mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002428 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002429 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002430 set_bit(EVENT_DATA_ERROR, &host->pending_events);
Seungwon Jeon9b2026a2012-08-01 09:30:40 +09002431 tasklet_schedule(&host->tasklet);
Will Newtonf95f3852011-01-02 01:11:59 -05002432 }
2433
2434 if (pending & SDMMC_INT_DATA_OVER) {
Jaehoon Chung16a34572016-06-21 14:35:37 +09002435 del_timer(&host->dto_timer);
Addy Ke57e10482015-08-11 01:27:18 +09002436
Will Newtonf95f3852011-01-02 01:11:59 -05002437 mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
2438 if (!host->data_status)
Seungwon Jeon182c9082012-08-01 09:30:30 +09002439 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002440 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002441 if (host->dir_status == DW_MCI_RECV_STATUS) {
2442 if (host->sg != NULL)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002443 dw_mci_read_data_pio(host, true);
Will Newtonf95f3852011-01-02 01:11:59 -05002444 }
2445 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2446 tasklet_schedule(&host->tasklet);
2447 }
2448
2449 if (pending & SDMMC_INT_RXDR) {
2450 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002451 if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002452 dw_mci_read_data_pio(host, false);
Will Newtonf95f3852011-01-02 01:11:59 -05002453 }
2454
2455 if (pending & SDMMC_INT_TXDR) {
2456 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002457 if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
Will Newtonf95f3852011-01-02 01:11:59 -05002458 dw_mci_write_data_pio(host);
2459 }
2460
2461 if (pending & SDMMC_INT_CMD_DONE) {
2462 mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002463 dw_mci_cmd_interrupt(host, pending);
Will Newtonf95f3852011-01-02 01:11:59 -05002464 }
2465
2466 if (pending & SDMMC_INT_CD) {
2467 mci_writel(host, RINTSTS, SDMMC_INT_CD);
Doug Anderson6130e7a2014-10-14 09:33:09 -07002468 dw_mci_handle_cd(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002469 }
2470
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302471 /* Handle SDIO Interrupts */
2472 for (i = 0; i < host->num_slots; i++) {
2473 struct dw_mci_slot *slot = host->slot[i];
Doug Andersoned2540e2015-02-25 10:11:52 -08002474
2475 if (!slot)
2476 continue;
2477
Addy Ke76756232014-11-04 22:03:09 +08002478 if (pending & SDMMC_INT_SDIO(slot->sdio_id)) {
2479 mci_writel(host, RINTSTS,
2480 SDMMC_INT_SDIO(slot->sdio_id));
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302481 mmc_signal_sdio_irq(slot->mmc);
2482 }
2483 }
2484
Markos Chandras1fb5f682013-03-12 10:53:11 +00002485 }
Will Newtonf95f3852011-01-02 01:11:59 -05002486
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002487 if (host->use_dma != TRANS_MODE_IDMAC)
2488 return IRQ_HANDLED;
2489
2490 /* Handle IDMA interrupts */
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002491 if (host->dma_64bit_address == 1) {
2492 pending = mci_readl(host, IDSTS64);
2493 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2494 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_TI |
2495 SDMMC_IDMAC_INT_RI);
2496 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_NI);
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002497 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002498 }
2499 } else {
2500 pending = mci_readl(host, IDSTS);
2501 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2502 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI |
2503 SDMMC_IDMAC_INT_RI);
2504 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002505 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002506 }
Will Newtonf95f3852011-01-02 01:11:59 -05002507 }
Will Newtonf95f3852011-01-02 01:11:59 -05002508
2509 return IRQ_HANDLED;
2510}
2511
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002512#ifdef CONFIG_OF
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002513/* given a slot, find out the device node representing that slot */
2514static struct device_node *dw_mci_of_find_slot_node(struct dw_mci_slot *slot)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002515{
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002516 struct device *dev = slot->mmc->parent;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002517 struct device_node *np;
2518 const __be32 *addr;
2519 int len;
2520
2521 if (!dev || !dev->of_node)
2522 return NULL;
2523
2524 for_each_child_of_node(dev->of_node, np) {
2525 addr = of_get_property(np, "reg", &len);
2526 if (!addr || (len < sizeof(int)))
2527 continue;
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002528 if (be32_to_cpup(addr) == slot->id)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002529 return np;
2530 }
2531 return NULL;
2532}
2533
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002534static void dw_mci_slot_of_parse(struct dw_mci_slot *slot)
Doug Andersona70aaa62013-01-11 17:03:50 +00002535{
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002536 struct device_node *np = dw_mci_of_find_slot_node(slot);
Doug Andersona70aaa62013-01-11 17:03:50 +00002537
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002538 if (!np)
2539 return;
Doug Andersona70aaa62013-01-11 17:03:50 +00002540
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002541 if (of_property_read_bool(np, "disable-wp")) {
2542 slot->mmc->caps2 |= MMC_CAP2_NO_WRITE_PROTECT;
2543 dev_warn(slot->mmc->parent,
2544 "Slot quirk 'disable-wp' is deprecated\n");
2545 }
Doug Andersona70aaa62013-01-11 17:03:50 +00002546}
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002547#else /* CONFIG_OF */
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002548static void dw_mci_slot_of_parse(struct dw_mci_slot *slot)
Doug Andersona70aaa62013-01-11 17:03:50 +00002549{
Doug Andersona70aaa62013-01-11 17:03:50 +00002550}
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002551#endif /* CONFIG_OF */
2552
Jaehoon Chung36c179a2012-08-23 20:31:48 +09002553static int dw_mci_init_slot(struct dw_mci *host, unsigned int id)
Will Newtonf95f3852011-01-02 01:11:59 -05002554{
2555 struct mmc_host *mmc;
2556 struct dw_mci_slot *slot;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002557 const struct dw_mci_drv_data *drv_data = host->drv_data;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002558 int ctrl_id, ret;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002559 u32 freq[2];
Will Newtonf95f3852011-01-02 01:11:59 -05002560
Thomas Abraham4a909202012-09-17 18:16:35 +00002561 mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), host->dev);
Will Newtonf95f3852011-01-02 01:11:59 -05002562 if (!mmc)
2563 return -ENOMEM;
2564
2565 slot = mmc_priv(mmc);
2566 slot->id = id;
Addy Ke76756232014-11-04 22:03:09 +08002567 slot->sdio_id = host->sdio_id0 + id;
Will Newtonf95f3852011-01-02 01:11:59 -05002568 slot->mmc = mmc;
2569 slot->host = host;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002570 host->slot[id] = slot;
Will Newtonf95f3852011-01-02 01:11:59 -05002571
2572 mmc->ops = &dw_mci_ops;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002573 if (of_property_read_u32_array(host->dev->of_node,
2574 "clock-freq-min-max", freq, 2)) {
2575 mmc->f_min = DW_MCI_FREQ_MIN;
2576 mmc->f_max = DW_MCI_FREQ_MAX;
2577 } else {
2578 mmc->f_min = freq[0];
2579 mmc->f_max = freq[1];
2580 }
Will Newtonf95f3852011-01-02 01:11:59 -05002581
Yuvaraj CD51da2242014-08-22 19:17:50 +05302582 /*if there are external regulators, get them*/
2583 ret = mmc_regulator_get_supply(mmc);
2584 if (ret == -EPROBE_DEFER)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002585 goto err_host_allocated;
Yuvaraj CD51da2242014-08-22 19:17:50 +05302586
2587 if (!mmc->ocr_avail)
2588 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Will Newtonf95f3852011-01-02 01:11:59 -05002589
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002590 if (host->pdata->caps)
2591 mmc->caps = host->pdata->caps;
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002592
Abhilash Kesavanab269122012-11-19 10:26:21 +05302593 if (host->pdata->pm_caps)
2594 mmc->pm_caps = host->pdata->pm_caps;
2595
Thomas Abraham800d78b2012-09-17 18:16:42 +00002596 if (host->dev->of_node) {
2597 ctrl_id = of_alias_get_id(host->dev->of_node, "mshc");
2598 if (ctrl_id < 0)
2599 ctrl_id = 0;
2600 } else {
2601 ctrl_id = to_platform_device(host->dev)->id;
2602 }
James Hogancb27a842012-10-16 09:43:08 +01002603 if (drv_data && drv_data->caps)
2604 mmc->caps |= drv_data->caps[ctrl_id];
Thomas Abraham800d78b2012-09-17 18:16:42 +00002605
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002606 if (host->pdata->caps2)
2607 mmc->caps2 = host->pdata->caps2;
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002608
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002609 dw_mci_slot_of_parse(slot);
2610
Doug Anderson3cf890f2014-08-25 11:19:04 -07002611 ret = mmc_of_parse(mmc);
2612 if (ret)
2613 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002614
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002615 /* Useful defaults if platform data is unset. */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002616 if (host->use_dma == TRANS_MODE_IDMAC) {
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002617 mmc->max_segs = host->ring_size;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002618 mmc->max_blk_size = 65535;
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002619 mmc->max_seg_size = 0x1000;
2620 mmc->max_req_size = mmc->max_seg_size * host->ring_size;
2621 mmc->max_blk_count = mmc->max_req_size / 512;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002622 } else if (host->use_dma == TRANS_MODE_EDMAC) {
2623 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002624 mmc->max_blk_size = 65535;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002625 mmc->max_blk_count = 65535;
2626 mmc->max_req_size =
2627 mmc->max_blk_size * mmc->max_blk_count;
2628 mmc->max_seg_size = mmc->max_req_size;
Will Newtonf95f3852011-01-02 01:11:59 -05002629 } else {
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002630 /* TRANS_MODE_PIO */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002631 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002632 mmc->max_blk_size = 65535; /* BLKSIZ is 16 bits */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002633 mmc->max_blk_count = 512;
2634 mmc->max_req_size = mmc->max_blk_size *
2635 mmc->max_blk_count;
2636 mmc->max_seg_size = mmc->max_req_size;
Jaehoon Chunga39e5742012-02-04 17:00:27 -05002637 }
Will Newtonf95f3852011-01-02 01:11:59 -05002638
Shawn Linc0834a52016-05-27 14:36:40 +08002639 dw_mci_get_cd(mmc);
Jaehoon Chungae0eb342014-03-03 11:36:48 +09002640
Jaehoon Chung0cea5292013-02-15 23:45:45 +09002641 ret = mmc_add_host(mmc);
2642 if (ret)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002643 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002644
2645#if defined(CONFIG_DEBUG_FS)
2646 dw_mci_init_debugfs(slot);
2647#endif
2648
Will Newtonf95f3852011-01-02 01:11:59 -05002649 return 0;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002650
Doug Anderson3cf890f2014-08-25 11:19:04 -07002651err_host_allocated:
Thomas Abraham800d78b2012-09-17 18:16:42 +00002652 mmc_free_host(mmc);
Yuvaraj CD51da2242014-08-22 19:17:50 +05302653 return ret;
Will Newtonf95f3852011-01-02 01:11:59 -05002654}
2655
2656static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id)
2657{
Will Newtonf95f3852011-01-02 01:11:59 -05002658 /* Debugfs stuff is cleaned up by mmc core */
2659 mmc_remove_host(slot->mmc);
2660 slot->host->slot[id] = NULL;
2661 mmc_free_host(slot->mmc);
2662}
2663
2664static void dw_mci_init_dma(struct dw_mci *host)
2665{
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002666 int addr_config;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002667 struct device *dev = host->dev;
2668 struct device_node *np = dev->of_node;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002669
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002670 /*
2671 * Check tansfer mode from HCON[17:16]
2672 * Clear the ambiguous description of dw_mmc databook:
2673 * 2b'00: No DMA Interface -> Actually means using Internal DMA block
2674 * 2b'01: DesignWare DMA Interface -> Synopsys DW-DMA block
2675 * 2b'10: Generic DMA Interface -> non-Synopsys generic DMA block
2676 * 2b'11: Non DW DMA Interface -> pio only
2677 * Compared to DesignWare DMA Interface, Generic DMA Interface has a
2678 * simpler request/acknowledge handshake mechanism and both of them
2679 * are regarded as external dma master for dw_mmc.
2680 */
2681 host->use_dma = SDMMC_GET_TRANS_MODE(mci_readl(host, HCON));
2682 if (host->use_dma == DMA_INTERFACE_IDMA) {
2683 host->use_dma = TRANS_MODE_IDMAC;
2684 } else if (host->use_dma == DMA_INTERFACE_DWDMA ||
2685 host->use_dma == DMA_INTERFACE_GDMA) {
2686 host->use_dma = TRANS_MODE_EDMAC;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002687 } else {
Will Newtonf95f3852011-01-02 01:11:59 -05002688 goto no_dma;
2689 }
2690
2691 /* Determine which DMA interface to use */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002692 if (host->use_dma == TRANS_MODE_IDMAC) {
2693 /*
2694 * Check ADDR_CONFIG bit in HCON to find
2695 * IDMAC address bus width
2696 */
Shawn Lin70692752015-09-16 14:41:37 +08002697 addr_config = SDMMC_GET_ADDR_CONFIG(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05002698
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002699 if (addr_config == 1) {
2700 /* host supports IDMAC in 64-bit address mode */
2701 host->dma_64bit_address = 1;
2702 dev_info(host->dev,
2703 "IDMAC supports 64-bit address mode.\n");
2704 if (!dma_set_mask(host->dev, DMA_BIT_MASK(64)))
2705 dma_set_coherent_mask(host->dev,
2706 DMA_BIT_MASK(64));
2707 } else {
2708 /* host supports IDMAC in 32-bit address mode */
2709 host->dma_64bit_address = 0;
2710 dev_info(host->dev,
2711 "IDMAC supports 32-bit address mode.\n");
2712 }
2713
2714 /* Alloc memory for sg translation */
2715 host->sg_cpu = dmam_alloc_coherent(host->dev, PAGE_SIZE,
2716 &host->sg_dma, GFP_KERNEL);
2717 if (!host->sg_cpu) {
2718 dev_err(host->dev,
2719 "%s: could not alloc DMA memory\n",
2720 __func__);
2721 goto no_dma;
2722 }
2723
2724 host->dma_ops = &dw_mci_idmac_ops;
2725 dev_info(host->dev, "Using internal DMA controller.\n");
2726 } else {
2727 /* TRANS_MODE_EDMAC: check dma bindings again */
2728 if ((of_property_count_strings(np, "dma-names") < 0) ||
2729 (!of_find_property(np, "dmas", NULL))) {
2730 goto no_dma;
2731 }
2732 host->dma_ops = &dw_mci_edmac_ops;
2733 dev_info(host->dev, "Using external DMA controller.\n");
2734 }
Will Newtonf95f3852011-01-02 01:11:59 -05002735
Jaehoon Chunge1631f92012-04-18 15:42:31 +09002736 if (host->dma_ops->init && host->dma_ops->start &&
2737 host->dma_ops->stop && host->dma_ops->cleanup) {
Will Newtonf95f3852011-01-02 01:11:59 -05002738 if (host->dma_ops->init(host)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002739 dev_err(host->dev, "%s: Unable to initialize DMA Controller.\n",
2740 __func__);
Will Newtonf95f3852011-01-02 01:11:59 -05002741 goto no_dma;
2742 }
2743 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00002744 dev_err(host->dev, "DMA initialization not found.\n");
Will Newtonf95f3852011-01-02 01:11:59 -05002745 goto no_dma;
2746 }
2747
Will Newtonf95f3852011-01-02 01:11:59 -05002748 return;
2749
2750no_dma:
Thomas Abraham4a909202012-09-17 18:16:35 +00002751 dev_info(host->dev, "Using PIO mode.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002752 host->use_dma = TRANS_MODE_PIO;
Will Newtonf95f3852011-01-02 01:11:59 -05002753}
2754
Seungwon Jeon31bff452013-08-31 00:14:23 +09002755static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset)
Will Newtonf95f3852011-01-02 01:11:59 -05002756{
2757 unsigned long timeout = jiffies + msecs_to_jiffies(500);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002758 u32 ctrl;
Will Newtonf95f3852011-01-02 01:11:59 -05002759
Seungwon Jeon31bff452013-08-31 00:14:23 +09002760 ctrl = mci_readl(host, CTRL);
2761 ctrl |= reset;
2762 mci_writel(host, CTRL, ctrl);
Will Newtonf95f3852011-01-02 01:11:59 -05002763
2764 /* wait till resets clear */
2765 do {
2766 ctrl = mci_readl(host, CTRL);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002767 if (!(ctrl & reset))
Will Newtonf95f3852011-01-02 01:11:59 -05002768 return true;
2769 } while (time_before(jiffies, timeout));
2770
Seungwon Jeon31bff452013-08-31 00:14:23 +09002771 dev_err(host->dev,
2772 "Timeout resetting block (ctrl reset %#x)\n",
2773 ctrl & reset);
Will Newtonf95f3852011-01-02 01:11:59 -05002774
2775 return false;
2776}
2777
Sonny Rao3a33a942014-08-04 18:19:50 -07002778static bool dw_mci_reset(struct dw_mci *host)
Seungwon Jeon31bff452013-08-31 00:14:23 +09002779{
Sonny Rao3a33a942014-08-04 18:19:50 -07002780 u32 flags = SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET;
2781 bool ret = false;
2782
Seungwon Jeon31bff452013-08-31 00:14:23 +09002783 /*
2784 * Reseting generates a block interrupt, hence setting
2785 * the scatter-gather pointer to NULL.
2786 */
2787 if (host->sg) {
2788 sg_miter_stop(&host->sg_miter);
2789 host->sg = NULL;
2790 }
2791
Sonny Rao3a33a942014-08-04 18:19:50 -07002792 if (host->use_dma)
2793 flags |= SDMMC_CTRL_DMA_RESET;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002794
Sonny Rao3a33a942014-08-04 18:19:50 -07002795 if (dw_mci_ctrl_reset(host, flags)) {
2796 /*
2797 * In all cases we clear the RAWINTS register to clear any
2798 * interrupts.
2799 */
2800 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2801
2802 /* if using dma we wait for dma_req to clear */
2803 if (host->use_dma) {
2804 unsigned long timeout = jiffies + msecs_to_jiffies(500);
2805 u32 status;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002806
Sonny Rao3a33a942014-08-04 18:19:50 -07002807 do {
2808 status = mci_readl(host, STATUS);
2809 if (!(status & SDMMC_STATUS_DMA_REQ))
2810 break;
2811 cpu_relax();
2812 } while (time_before(jiffies, timeout));
2813
2814 if (status & SDMMC_STATUS_DMA_REQ) {
2815 dev_err(host->dev,
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002816 "%s: Timeout waiting for dma_req to clear during reset\n",
2817 __func__);
Sonny Rao3a33a942014-08-04 18:19:50 -07002818 goto ciu_out;
2819 }
2820
2821 /* when using DMA next we reset the fifo again */
2822 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_FIFO_RESET))
2823 goto ciu_out;
2824 }
2825 } else {
2826 /* if the controller reset bit did clear, then set clock regs */
2827 if (!(mci_readl(host, CTRL) & SDMMC_CTRL_RESET)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002828 dev_err(host->dev,
2829 "%s: fifo/dma reset bits didn't clear but ciu was reset, doing clock update\n",
Sonny Rao3a33a942014-08-04 18:19:50 -07002830 __func__);
2831 goto ciu_out;
2832 }
2833 }
2834
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002835 if (host->use_dma == TRANS_MODE_IDMAC)
2836 /* It is also recommended that we reset and reprogram idmac */
2837 dw_mci_idmac_reset(host);
Sonny Rao3a33a942014-08-04 18:19:50 -07002838
2839 ret = true;
2840
2841ciu_out:
2842 /* After a CTRL reset we need to have CIU set clock registers */
2843 mci_send_cmd(host->cur_slot, SDMMC_CMD_UPD_CLK, 0);
2844
2845 return ret;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002846}
2847
Doug Anderson5c935162015-03-09 16:18:21 -07002848static void dw_mci_cmd11_timer(unsigned long arg)
2849{
2850 struct dw_mci *host = (struct dw_mci *)arg;
2851
Doug Andersonfd674192015-04-03 11:13:06 -07002852 if (host->state != STATE_SENDING_CMD11) {
2853 dev_warn(host->dev, "Unexpected CMD11 timeout\n");
2854 return;
2855 }
Doug Anderson5c935162015-03-09 16:18:21 -07002856
2857 host->cmd_status = SDMMC_INT_RTO;
2858 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2859 tasklet_schedule(&host->tasklet);
2860}
2861
Addy Ke57e10482015-08-11 01:27:18 +09002862static void dw_mci_dto_timer(unsigned long arg)
2863{
2864 struct dw_mci *host = (struct dw_mci *)arg;
2865
2866 switch (host->state) {
2867 case STATE_SENDING_DATA:
2868 case STATE_DATA_BUSY:
2869 /*
2870 * If DTO interrupt does NOT come in sending data state,
2871 * we should notify the driver to terminate current transfer
2872 * and report a data timeout to the core.
2873 */
2874 host->data_status = SDMMC_INT_DRTO;
2875 set_bit(EVENT_DATA_ERROR, &host->pending_events);
2876 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2877 tasklet_schedule(&host->tasklet);
2878 break;
2879 default:
2880 break;
2881 }
2882}
2883
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002884#ifdef CONFIG_OF
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002885static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2886{
2887 struct dw_mci_board *pdata;
2888 struct device *dev = host->dev;
2889 struct device_node *np = dev->of_node;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002890 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Line8cc37b2016-01-21 14:52:52 +08002891 int ret;
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002892 u32 clock_frequency;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002893
2894 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Beomho Seobf3707e2014-12-23 21:07:33 +09002895 if (!pdata)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002896 return ERR_PTR(-ENOMEM);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002897
2898 /* find out number of slots supported */
Shawn Lin8a629d22016-02-02 14:11:25 +08002899 of_property_read_u32(np, "num-slots", &pdata->num_slots);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002900
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002901 if (of_property_read_u32(np, "fifo-depth", &pdata->fifo_depth))
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002902 dev_info(dev,
2903 "fifo-depth property not found, using value of FIFOTH register as default\n");
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002904
2905 of_property_read_u32(np, "card-detect-delay", &pdata->detect_delay_ms);
2906
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002907 if (!of_property_read_u32(np, "clock-frequency", &clock_frequency))
2908 pdata->bus_hz = clock_frequency;
2909
James Hogancb27a842012-10-16 09:43:08 +01002910 if (drv_data && drv_data->parse_dt) {
2911 ret = drv_data->parse_dt(host);
Thomas Abraham800d78b2012-09-17 18:16:42 +00002912 if (ret)
2913 return ERR_PTR(ret);
2914 }
2915
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002916 if (of_find_property(np, "supports-highspeed", NULL)) {
2917 dev_info(dev, "supports-highspeed property is deprecated.\n");
Seungwon Jeon10b49842013-08-31 00:13:22 +09002918 pdata->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002919 }
Seungwon Jeon10b49842013-08-31 00:13:22 +09002920
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002921 return pdata;
2922}
2923
2924#else /* CONFIG_OF */
2925static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2926{
2927 return ERR_PTR(-EINVAL);
2928}
2929#endif /* CONFIG_OF */
2930
Doug Andersonfa0c3282015-02-25 10:11:51 -08002931static void dw_mci_enable_cd(struct dw_mci *host)
2932{
Doug Andersonfa0c3282015-02-25 10:11:51 -08002933 unsigned long irqflags;
2934 u32 temp;
2935 int i;
Shawn Line8cc37b2016-01-21 14:52:52 +08002936 struct dw_mci_slot *slot;
Doug Andersonfa0c3282015-02-25 10:11:51 -08002937
Shawn Line8cc37b2016-01-21 14:52:52 +08002938 /*
2939 * No need for CD if all slots have a non-error GPIO
2940 * as well as broken card detection is found.
2941 */
Doug Andersonfa0c3282015-02-25 10:11:51 -08002942 for (i = 0; i < host->num_slots; i++) {
Shawn Line8cc37b2016-01-21 14:52:52 +08002943 slot = host->slot[i];
2944 if (slot->mmc->caps & MMC_CAP_NEEDS_POLL)
2945 return;
Doug Andersonfa0c3282015-02-25 10:11:51 -08002946
Arnd Bergmann287980e2016-05-27 23:23:25 +02002947 if (mmc_gpio_get_cd(slot->mmc) < 0)
Doug Andersonfa0c3282015-02-25 10:11:51 -08002948 break;
2949 }
2950 if (i == host->num_slots)
2951 return;
2952
2953 spin_lock_irqsave(&host->irq_lock, irqflags);
2954 temp = mci_readl(host, INTMASK);
2955 temp |= SDMMC_INT_CD;
2956 mci_writel(host, INTMASK, temp);
2957 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2958}
2959
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302960int dw_mci_probe(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05002961{
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002962 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302963 int width, i, ret = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002964 u32 fifo_size;
Thomas Abraham1c2215b2012-09-17 18:16:37 +00002965 int init_slots = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002966
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002967 if (!host->pdata) {
2968 host->pdata = dw_mci_parse_dt(host);
2969 if (IS_ERR(host->pdata)) {
2970 dev_err(host->dev, "platform data not available\n");
2971 return -EINVAL;
2972 }
Will Newtonf95f3852011-01-02 01:11:59 -05002973 }
2974
Seungwon Jeon780f22a2012-11-28 19:26:03 +09002975 host->biu_clk = devm_clk_get(host->dev, "biu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002976 if (IS_ERR(host->biu_clk)) {
2977 dev_dbg(host->dev, "biu clock not available\n");
2978 } else {
2979 ret = clk_prepare_enable(host->biu_clk);
2980 if (ret) {
2981 dev_err(host->dev, "failed to enable biu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002982 return ret;
2983 }
Will Newtonf95f3852011-01-02 01:11:59 -05002984 }
2985
Seungwon Jeon780f22a2012-11-28 19:26:03 +09002986 host->ciu_clk = devm_clk_get(host->dev, "ciu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002987 if (IS_ERR(host->ciu_clk)) {
2988 dev_dbg(host->dev, "ciu clock not available\n");
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002989 host->bus_hz = host->pdata->bus_hz;
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002990 } else {
2991 ret = clk_prepare_enable(host->ciu_clk);
2992 if (ret) {
2993 dev_err(host->dev, "failed to enable ciu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002994 goto err_clk_biu;
2995 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002996
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002997 if (host->pdata->bus_hz) {
2998 ret = clk_set_rate(host->ciu_clk, host->pdata->bus_hz);
2999 if (ret)
3000 dev_warn(host->dev,
Jaehoon Chung612de4c2014-03-03 11:36:42 +09003001 "Unable to set bus rate to %uHz\n",
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003002 host->pdata->bus_hz);
3003 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003004 host->bus_hz = clk_get_rate(host->ciu_clk);
Doug Anderson3c6d89e2013-06-07 10:28:30 -07003005 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003006
Jaehoon Chung612de4c2014-03-03 11:36:42 +09003007 if (!host->bus_hz) {
3008 dev_err(host->dev,
3009 "Platform data must supply bus speed\n");
3010 ret = -ENODEV;
3011 goto err_clk_ciu;
3012 }
3013
Yuvaraj Kumar C D002f0d52013-08-31 00:12:19 +09003014 if (drv_data && drv_data->init) {
3015 ret = drv_data->init(host);
3016 if (ret) {
3017 dev_err(host->dev,
3018 "implementation specific init failed\n");
3019 goto err_clk_ciu;
3020 }
3021 }
3022
Doug Anderson5c935162015-03-09 16:18:21 -07003023 setup_timer(&host->cmd11_timer,
3024 dw_mci_cmd11_timer, (unsigned long)host);
3025
Jaehoon Chung16a34572016-06-21 14:35:37 +09003026 setup_timer(&host->dto_timer,
3027 dw_mci_dto_timer, (unsigned long)host);
Addy Ke57e10482015-08-11 01:27:18 +09003028
Will Newtonf95f3852011-01-02 01:11:59 -05003029 spin_lock_init(&host->lock);
Doug Andersonf8c58c12014-12-02 15:42:47 -08003030 spin_lock_init(&host->irq_lock);
Will Newtonf95f3852011-01-02 01:11:59 -05003031 INIT_LIST_HEAD(&host->queue);
3032
Will Newtonf95f3852011-01-02 01:11:59 -05003033 /*
3034 * Get the host data width - this assumes that HCON has been set with
3035 * the correct values.
3036 */
Shawn Lin70692752015-09-16 14:41:37 +08003037 i = SDMMC_GET_HDATA_WIDTH(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05003038 if (!i) {
3039 host->push_data = dw_mci_push_data16;
3040 host->pull_data = dw_mci_pull_data16;
3041 width = 16;
3042 host->data_shift = 1;
3043 } else if (i == 2) {
3044 host->push_data = dw_mci_push_data64;
3045 host->pull_data = dw_mci_pull_data64;
3046 width = 64;
3047 host->data_shift = 3;
3048 } else {
3049 /* Check for a reserved value, and warn if it is */
3050 WARN((i != 1),
3051 "HCON reports a reserved host data width!\n"
3052 "Defaulting to 32-bit access.\n");
3053 host->push_data = dw_mci_push_data32;
3054 host->pull_data = dw_mci_pull_data32;
3055 width = 32;
3056 host->data_shift = 2;
3057 }
3058
3059 /* Reset all blocks */
Shawn Lin37444152016-01-22 15:43:12 +08003060 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
3061 ret = -ENODEV;
3062 goto err_clk_ciu;
3063 }
Seungwon Jeon141a7122012-05-22 13:01:03 +09003064
3065 host->dma_ops = host->pdata->dma_ops;
3066 dw_mci_init_dma(host);
Will Newtonf95f3852011-01-02 01:11:59 -05003067
3068 /* Clear the interrupts for the host controller */
3069 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3070 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3071
3072 /* Put in max timeout */
3073 mci_writel(host, TMOUT, 0xFFFFFFFF);
3074
3075 /*
3076 * FIFO threshold settings RxMark = fifo_size / 2 - 1,
3077 * Tx Mark = fifo_size / 2 DMA Size = 8
3078 */
James Hoganb86d8252011-06-24 13:57:18 +01003079 if (!host->pdata->fifo_depth) {
3080 /*
3081 * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
3082 * have been overwritten by the bootloader, just like we're
3083 * about to do, so if you know the value for your hardware, you
3084 * should put it in the platform data.
3085 */
3086 fifo_size = mci_readl(host, FIFOTH);
Jaehoon Chung8234e862012-01-11 09:28:21 +00003087 fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
James Hoganb86d8252011-06-24 13:57:18 +01003088 } else {
3089 fifo_size = host->pdata->fifo_depth;
3090 }
3091 host->fifo_depth = fifo_size;
Seungwon Jeon52426892013-08-31 00:13:42 +09003092 host->fifoth_val =
3093 SDMMC_SET_FIFOTH(0x2, fifo_size / 2 - 1, fifo_size / 2);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003094 mci_writel(host, FIFOTH, host->fifoth_val);
Will Newtonf95f3852011-01-02 01:11:59 -05003095
3096 /* disable clock to CIU */
3097 mci_writel(host, CLKENA, 0);
3098 mci_writel(host, CLKSRC, 0);
3099
James Hogan63008762013-03-12 10:43:54 +00003100 /*
3101 * In 2.40a spec, Data offset is changed.
3102 * Need to check the version-id and set data-offset for DATA register.
3103 */
3104 host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
3105 dev_info(host->dev, "Version ID is %04x\n", host->verid);
3106
3107 if (host->verid < DW_MMC_240A)
Ben Dooks76184ac2015-03-25 11:27:52 +00003108 host->fifo_reg = host->regs + DATA_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003109 else
Ben Dooks76184ac2015-03-25 11:27:52 +00003110 host->fifo_reg = host->regs + DATA_240A_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003111
Will Newtonf95f3852011-01-02 01:11:59 -05003112 tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003113 ret = devm_request_irq(host->dev, host->irq, dw_mci_interrupt,
3114 host->irq_flags, "dw-mci", host);
Will Newtonf95f3852011-01-02 01:11:59 -05003115 if (ret)
Doug Anderson6130e7a2014-10-14 09:33:09 -07003116 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003117
Will Newtonf95f3852011-01-02 01:11:59 -05003118 if (host->pdata->num_slots)
3119 host->num_slots = host->pdata->num_slots;
3120 else
Shawn Lin8a629d22016-02-02 14:11:25 +08003121 host->num_slots = 1;
3122
3123 if (host->num_slots < 1 ||
3124 host->num_slots > SDMMC_GET_SLOT_NUM(mci_readl(host, HCON))) {
3125 dev_err(host->dev,
3126 "Platform data must supply correct num_slots.\n");
3127 ret = -ENODEV;
3128 goto err_clk_ciu;
3129 }
Will Newtonf95f3852011-01-02 01:11:59 -05003130
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303131 /*
Doug Andersonfa0c3282015-02-25 10:11:51 -08003132 * Enable interrupts for command done, data over, data empty,
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303133 * receive ready and error such as transmit, receive timeout, crc error
3134 */
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303135 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3136 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003137 DW_MCI_ERROR_FLAGS);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003138 /* Enable mci interrupt */
3139 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303140
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003141 dev_info(host->dev,
3142 "DW MMC controller at irq %d,%d bit host data width,%u deep fifo\n",
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303143 host->irq, width, fifo_size);
3144
Will Newtonf95f3852011-01-02 01:11:59 -05003145 /* We need at least one slot to succeed */
3146 for (i = 0; i < host->num_slots; i++) {
3147 ret = dw_mci_init_slot(host, i);
Thomas Abraham1c2215b2012-09-17 18:16:37 +00003148 if (ret)
3149 dev_dbg(host->dev, "slot %d init failed\n", i);
3150 else
3151 init_slots++;
3152 }
3153
3154 if (init_slots) {
3155 dev_info(host->dev, "%d slots initialized\n", init_slots);
3156 } else {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003157 dev_dbg(host->dev,
3158 "attempted to initialize %d slots, but failed on all\n",
3159 host->num_slots);
Doug Anderson6130e7a2014-10-14 09:33:09 -07003160 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003161 }
3162
Doug Andersonb793f652015-03-11 15:15:14 -07003163 /* Now that slots are all setup, we can enable card detect */
3164 dw_mci_enable_cd(host);
3165
Will Newtonf95f3852011-01-02 01:11:59 -05003166 return 0;
3167
Will Newtonf95f3852011-01-02 01:11:59 -05003168err_dmaunmap:
3169 if (host->use_dma && host->dma_ops->exit)
3170 host->dma_ops->exit(host);
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003171
3172err_clk_ciu:
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003173 if (!IS_ERR(host->ciu_clk))
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003174 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003175
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003176err_clk_biu:
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003177 if (!IS_ERR(host->biu_clk))
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003178 clk_disable_unprepare(host->biu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003179
Will Newtonf95f3852011-01-02 01:11:59 -05003180 return ret;
3181}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303182EXPORT_SYMBOL(dw_mci_probe);
Will Newtonf95f3852011-01-02 01:11:59 -05003183
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303184void dw_mci_remove(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003185{
Will Newtonf95f3852011-01-02 01:11:59 -05003186 int i;
3187
Will Newtonf95f3852011-01-02 01:11:59 -05003188 for (i = 0; i < host->num_slots; i++) {
Thomas Abraham4a909202012-09-17 18:16:35 +00003189 dev_dbg(host->dev, "remove slot %d\n", i);
Will Newtonf95f3852011-01-02 01:11:59 -05003190 if (host->slot[i])
3191 dw_mci_cleanup_slot(host->slot[i], i);
3192 }
3193
Prabu Thangamuthu048fd7e2015-05-28 12:21:06 +00003194 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3195 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3196
Will Newtonf95f3852011-01-02 01:11:59 -05003197 /* disable clock to CIU */
3198 mci_writel(host, CLKENA, 0);
3199 mci_writel(host, CLKSRC, 0);
3200
Will Newtonf95f3852011-01-02 01:11:59 -05003201 if (host->use_dma && host->dma_ops->exit)
3202 host->dma_ops->exit(host);
3203
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003204 if (!IS_ERR(host->ciu_clk))
3205 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003206
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003207 if (!IS_ERR(host->biu_clk))
3208 clk_disable_unprepare(host->biu_clk);
Will Newtonf95f3852011-01-02 01:11:59 -05003209}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303210EXPORT_SYMBOL(dw_mci_remove);
3211
3212
Will Newtonf95f3852011-01-02 01:11:59 -05003213
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003214#ifdef CONFIG_PM_SLEEP
Will Newtonf95f3852011-01-02 01:11:59 -05003215/*
3216 * TODO: we should probably disable the clock to the card in the suspend path.
3217 */
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303218int dw_mci_suspend(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003219{
Shawn Lin3fc7eae2015-09-16 14:41:23 +08003220 if (host->use_dma && host->dma_ops->exit)
3221 host->dma_ops->exit(host);
3222
Will Newtonf95f3852011-01-02 01:11:59 -05003223 return 0;
3224}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303225EXPORT_SYMBOL(dw_mci_suspend);
Will Newtonf95f3852011-01-02 01:11:59 -05003226
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303227int dw_mci_resume(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003228{
3229 int i, ret;
Will Newtonf95f3852011-01-02 01:11:59 -05003230
Sonny Rao3a33a942014-08-04 18:19:50 -07003231 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003232 ret = -ENODEV;
3233 return ret;
3234 }
3235
Jonathan Kliegman3bfe6192012-06-14 13:31:55 -04003236 if (host->use_dma && host->dma_ops->init)
Seungwon Jeon141a7122012-05-22 13:01:03 +09003237 host->dma_ops->init(host);
3238
Seungwon Jeon52426892013-08-31 00:13:42 +09003239 /*
3240 * Restore the initial value at FIFOTH register
3241 * And Invalidate the prev_blksz with zero
3242 */
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003243 mci_writel(host, FIFOTH, host->fifoth_val);
Seungwon Jeon52426892013-08-31 00:13:42 +09003244 host->prev_blksz = 0;
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003245
Doug Anderson2eb29442013-08-31 00:11:49 +09003246 /* Put in max timeout */
3247 mci_writel(host, TMOUT, 0xFFFFFFFF);
3248
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003249 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3250 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3251 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003252 DW_MCI_ERROR_FLAGS);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003253 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
3254
Will Newtonf95f3852011-01-02 01:11:59 -05003255 for (i = 0; i < host->num_slots; i++) {
3256 struct dw_mci_slot *slot = host->slot[i];
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003257
Will Newtonf95f3852011-01-02 01:11:59 -05003258 if (!slot)
3259 continue;
Abhilash Kesavanab269122012-11-19 10:26:21 +05303260 if (slot->mmc->pm_flags & MMC_PM_KEEP_POWER) {
3261 dw_mci_set_ios(slot->mmc, &slot->mmc->ios);
3262 dw_mci_setup_bus(slot, true);
3263 }
Will Newtonf95f3852011-01-02 01:11:59 -05003264 }
Doug Andersonfa0c3282015-02-25 10:11:51 -08003265
3266 /* Now that slots are all setup, we can enable card detect */
3267 dw_mci_enable_cd(host);
3268
Will Newtonf95f3852011-01-02 01:11:59 -05003269 return 0;
3270}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303271EXPORT_SYMBOL(dw_mci_resume);
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003272#endif /* CONFIG_PM_SLEEP */
3273
Will Newtonf95f3852011-01-02 01:11:59 -05003274static int __init dw_mci_init(void)
3275{
Sachin Kamat8e1c4e42013-04-04 11:25:11 +05303276 pr_info("Synopsys Designware Multimedia Card Interface Driver\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303277 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -05003278}
3279
3280static void __exit dw_mci_exit(void)
3281{
Will Newtonf95f3852011-01-02 01:11:59 -05003282}
3283
3284module_init(dw_mci_init);
3285module_exit(dw_mci_exit);
3286
3287MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
3288MODULE_AUTHOR("NXP Semiconductor VietNam");
3289MODULE_AUTHOR("Imagination Technologies Ltd");
3290MODULE_LICENSE("GPL v2");