blob: 8146c94e394d21d985bf1fb823cd39a200176cb6 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
264 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
295 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
302 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
310static struct irq_chip mv88e6xxx_g1_irq_chip = {
311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
341 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
342 mask |= GENMASK(chip->g1_irq.nirqs, 0);
343 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100373 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
384 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
398 mask |= GENMASK(chip->g1_irq.nirqs, 0);
399 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400492 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100493
494 return err;
495}
496
Andrew Lunndea87022015-08-31 15:56:47 +0200497/* We expect the switch to perform auto negotiation if there is a real
498 * phy. However, in the case of a fixed link phy, we force the port
499 * settings from the fixed link settings.
500 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400501static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
502 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200503{
Vivien Didelot04bed142016-08-31 18:06:13 -0400504 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200505 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200506
507 if (!phy_is_pseudo_fixed_link(phydev))
508 return;
509
Vivien Didelotfad09c72016-06-21 12:28:20 -0400510 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100511 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
512 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400513 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100514
515 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400516 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200517}
518
Andrew Lunna605a0f2016-11-21 23:26:58 +0100519static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000520{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100521 if (!chip->info->ops->stats_snapshot)
522 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000523
Andrew Lunna605a0f2016-11-21 23:26:58 +0100524 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000525}
526
Andrew Lunne413e7e2015-04-02 04:06:38 +0200527static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100528 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
529 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
530 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
531 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
532 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
533 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
534 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
535 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
536 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
537 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
538 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
539 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
540 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
541 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
542 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
543 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
544 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
545 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
546 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
547 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
548 { "single", 4, 0x14, STATS_TYPE_BANK0, },
549 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
550 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
551 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
552 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
553 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
554 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
555 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
556 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
557 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
558 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
559 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
560 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
561 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
562 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
563 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
564 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
565 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
567 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
569 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
570 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
571 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
572 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
573 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
574 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
575 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
576 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
577 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
578 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
579 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
580 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
581 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
582 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
583 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
584 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
585 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
586 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200587};
588
Vivien Didelotfad09c72016-06-21 12:28:20 -0400589static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100590 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100591 int port, u16 bank1_select,
592 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200593{
Andrew Lunn80c46272015-06-20 18:42:30 +0200594 u32 low;
595 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100596 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200597 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200598 u64 value;
599
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100600 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100601 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200602 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
603 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200604 return UINT64_MAX;
605
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200606 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200607 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200608 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
609 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200610 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200611 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200612 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100613 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100614 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100615 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100616 /* fall through */
617 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100618 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100619 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200620 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100621 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500622 break;
623 default:
624 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200625 }
626 value = (((u64)high) << 16) | low;
627 return value;
628}
629
Andrew Lunndfafe442016-11-21 23:27:02 +0100630static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
631 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100632{
633 struct mv88e6xxx_hw_stat *stat;
634 int i, j;
635
636 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
637 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100638 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100639 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
640 ETH_GSTRING_LEN);
641 j++;
642 }
643 }
644}
645
Andrew Lunndfafe442016-11-21 23:27:02 +0100646static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
647 uint8_t *data)
648{
649 mv88e6xxx_stats_get_strings(chip, data,
650 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
651}
652
653static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
654 uint8_t *data)
655{
656 mv88e6xxx_stats_get_strings(chip, data,
657 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
658}
659
660static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
661 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100662{
Vivien Didelot04bed142016-08-31 18:06:13 -0400663 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100664
665 if (chip->info->ops->stats_get_strings)
666 chip->info->ops->stats_get_strings(chip, data);
667}
668
669static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
670 int types)
671{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100672 struct mv88e6xxx_hw_stat *stat;
673 int i, j;
674
675 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
676 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100677 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100678 j++;
679 }
680 return j;
681}
682
Andrew Lunndfafe442016-11-21 23:27:02 +0100683static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
684{
685 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
686 STATS_TYPE_PORT);
687}
688
689static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
690{
691 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
692 STATS_TYPE_BANK1);
693}
694
695static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
696{
697 struct mv88e6xxx_chip *chip = ds->priv;
698
699 if (chip->info->ops->stats_get_sset_count)
700 return chip->info->ops->stats_get_sset_count(chip);
701
702 return 0;
703}
704
Andrew Lunn052f9472016-11-21 23:27:03 +0100705static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100706 uint64_t *data, int types,
707 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100708{
709 struct mv88e6xxx_hw_stat *stat;
710 int i, j;
711
712 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
713 stat = &mv88e6xxx_hw_stats[i];
714 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100715 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
716 bank1_select,
717 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100718 j++;
719 }
720 }
721}
722
723static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
724 uint64_t *data)
725{
726 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100727 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100729}
730
731static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
732 uint64_t *data)
733{
734 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100735 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 GLOBAL_STATS_OP_BANK_1_BIT_9,
737 GLOBAL_STATS_OP_HIST_RX_TX);
738}
739
740static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
741 uint64_t *data)
742{
743 return mv88e6xxx_stats_get_stats(chip, port, data,
744 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100746}
747
748static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
749 uint64_t *data)
750{
751 if (chip->info->ops->stats_get_stats)
752 chip->info->ops->stats_get_stats(chip, port, data);
753}
754
Vivien Didelotf81ec902016-05-09 13:22:58 -0400755static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
756 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000757{
Vivien Didelot04bed142016-08-31 18:06:13 -0400758 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000759 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760
Vivien Didelotfad09c72016-06-21 12:28:20 -0400761 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000762
Andrew Lunna605a0f2016-11-21 23:26:58 +0100763 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000764 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400765 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000766 return;
767 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100768
769 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000770
Vivien Didelotfad09c72016-06-21 12:28:20 -0400771 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000772}
Ben Hutchings98e67302011-11-25 14:36:19 +0000773
Andrew Lunnde2273872016-11-21 23:27:01 +0100774static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
775{
776 if (chip->info->ops->stats_set_histogram)
777 return chip->info->ops->stats_set_histogram(chip);
778
779 return 0;
780}
781
Vivien Didelotf81ec902016-05-09 13:22:58 -0400782static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700783{
784 return 32 * sizeof(u16);
785}
786
Vivien Didelotf81ec902016-05-09 13:22:58 -0400787static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
788 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700789{
Vivien Didelot04bed142016-08-31 18:06:13 -0400790 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200791 int err;
792 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700793 u16 *p = _p;
794 int i;
795
796 regs->version = 0;
797
798 memset(p, 0xff, 32 * sizeof(u16));
799
Vivien Didelotfad09c72016-06-21 12:28:20 -0400800 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400801
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700802 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200804 err = mv88e6xxx_port_read(chip, port, i, &reg);
805 if (!err)
806 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700807 }
Vivien Didelot23062512016-05-09 13:22:45 -0400808
Vivien Didelotfad09c72016-06-21 12:28:20 -0400809 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700810}
811
Vivien Didelotf81ec902016-05-09 13:22:58 -0400812static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
813 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800814{
Vivien Didelot04bed142016-08-31 18:06:13 -0400815 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400816 u16 reg;
817 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800818
Vivien Didelotfad09c72016-06-21 12:28:20 -0400819 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400820 return -EOPNOTSUPP;
821
Vivien Didelotfad09c72016-06-21 12:28:20 -0400822 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200823
Vivien Didelot9c938292016-08-15 17:19:02 -0400824 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
825 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200826 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800827
828 e->eee_enabled = !!(reg & 0x0200);
829 e->tx_lpi_enabled = !!(reg & 0x0100);
830
Vivien Didelot5f83dc92017-06-12 12:37:33 -0400831 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -0400832 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200833 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800834
Vivien Didelot5f83dc92017-06-12 12:37:33 -0400835 e->eee_active = !!(reg & MV88E6352_PORT_STS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200836out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400837 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -0400838
839 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800840}
841
Vivien Didelotf81ec902016-05-09 13:22:58 -0400842static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
843 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800844{
Vivien Didelot04bed142016-08-31 18:06:13 -0400845 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400846 u16 reg;
847 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800848
Vivien Didelotfad09c72016-06-21 12:28:20 -0400849 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400850 return -EOPNOTSUPP;
851
Vivien Didelotfad09c72016-06-21 12:28:20 -0400852 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800853
Vivien Didelot9c938292016-08-15 17:19:02 -0400854 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
855 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200856 goto out;
857
Vivien Didelot9c938292016-08-15 17:19:02 -0400858 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +0200859 if (e->eee_enabled)
860 reg |= 0x0200;
861 if (e->tx_lpi_enabled)
862 reg |= 0x0100;
863
Vivien Didelot9c938292016-08-15 17:19:02 -0400864 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200865out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400866 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200867
Vivien Didelot9c938292016-08-15 17:19:02 -0400868 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800869}
870
Vivien Didelote5887a22017-03-30 17:37:11 -0400871static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700872{
Vivien Didelote5887a22017-03-30 17:37:11 -0400873 struct dsa_switch *ds = NULL;
874 struct net_device *br;
875 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500876 int i;
877
Vivien Didelote5887a22017-03-30 17:37:11 -0400878 if (dev < DSA_MAX_SWITCHES)
879 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500880
Vivien Didelote5887a22017-03-30 17:37:11 -0400881 /* Prevent frames from unknown switch or port */
882 if (!ds || port >= ds->num_ports)
883 return 0;
884
885 /* Frames from DSA links and CPU ports can egress any local port */
886 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
887 return mv88e6xxx_port_mask(chip);
888
889 br = ds->ports[port].bridge_dev;
890 pvlan = 0;
891
892 /* Frames from user ports can egress any local DSA links and CPU ports,
893 * as well as any local member of their bridge group.
894 */
895 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
896 if (dsa_is_cpu_port(chip->ds, i) ||
897 dsa_is_dsa_port(chip->ds, i) ||
898 (br && chip->ds->ports[i].bridge_dev == br))
899 pvlan |= BIT(i);
900
901 return pvlan;
902}
903
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400904static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400905{
906 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500907
908 /* prevent frames from going back out of the port they came in on */
909 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700910
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100911 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700912}
913
Vivien Didelotf81ec902016-05-09 13:22:58 -0400914static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
915 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700916{
Vivien Didelot04bed142016-08-31 18:06:13 -0400917 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -0400918 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700919
Vivien Didelotfad09c72016-06-21 12:28:20 -0400920 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -0400921 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400922 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400923
924 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400925 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700926}
927
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500928static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
929{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500930 int err;
931
Vivien Didelotdaefc942017-03-11 16:12:54 -0500932 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
933 if (err)
934 return err;
935
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500936 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
937 if (err)
938 return err;
939
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500940 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
941}
942
Vivien Didelot17a15942017-03-30 17:37:09 -0400943static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
944{
945 u16 pvlan = 0;
946
947 if (!mv88e6xxx_has_pvt(chip))
948 return -EOPNOTSUPP;
949
950 /* Skip the local source device, which uses in-chip port VLAN */
951 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400952 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400953
954 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
955}
956
Vivien Didelot81228992017-03-30 17:37:08 -0400957static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
958{
Vivien Didelot17a15942017-03-30 17:37:09 -0400959 int dev, port;
960 int err;
961
Vivien Didelot81228992017-03-30 17:37:08 -0400962 if (!mv88e6xxx_has_pvt(chip))
963 return 0;
964
965 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
966 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
967 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400968 err = mv88e6xxx_g2_misc_4_bit_port(chip);
969 if (err)
970 return err;
971
972 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
973 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
974 err = mv88e6xxx_pvt_map(chip, dev, port);
975 if (err)
976 return err;
977 }
978 }
979
980 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -0400981}
982
Vivien Didelot749efcb2016-09-22 16:49:24 -0400983static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
984{
985 struct mv88e6xxx_chip *chip = ds->priv;
986 int err;
987
988 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -0500989 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400990 mutex_unlock(&chip->reg_lock);
991
992 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400993 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400994}
995
Vivien Didelotb486d7c2017-05-01 14:05:13 -0400996static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
997{
998 if (!chip->info->max_vid)
999 return 0;
1000
1001 return mv88e6xxx_g1_vtu_flush(chip);
1002}
1003
Vivien Didelotf1394b782017-05-01 14:05:22 -04001004static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1005 struct mv88e6xxx_vtu_entry *entry)
1006{
1007 if (!chip->info->ops->vtu_getnext)
1008 return -EOPNOTSUPP;
1009
1010 return chip->info->ops->vtu_getnext(chip, entry);
1011}
1012
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001013static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1014 struct mv88e6xxx_vtu_entry *entry)
1015{
1016 if (!chip->info->ops->vtu_loadpurge)
1017 return -EOPNOTSUPP;
1018
1019 return chip->info->ops->vtu_loadpurge(chip, entry);
1020}
1021
Vivien Didelotf81ec902016-05-09 13:22:58 -04001022static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1023 struct switchdev_obj_port_vlan *vlan,
Vivien Didelot438ff532017-05-17 15:46:05 -04001024 switchdev_obj_dump_cb_t *cb)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001025{
Vivien Didelot04bed142016-08-31 18:06:13 -04001026 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001027 struct mv88e6xxx_vtu_entry next = {
1028 .vid = chip->info->max_vid,
1029 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001030 u16 pvid;
1031 int err;
1032
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001033 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001034 return -EOPNOTSUPP;
1035
Vivien Didelotfad09c72016-06-21 12:28:20 -04001036 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001037
Vivien Didelot77064f32016-11-04 03:23:30 +01001038 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001039 if (err)
1040 goto unlock;
1041
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001042 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001043 err = mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001044 if (err)
1045 break;
1046
1047 if (!next.valid)
1048 break;
1049
Vivien Didelotbd00e052017-05-01 14:05:11 -04001050 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001051 continue;
1052
1053 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001054 vlan->vid_begin = next.vid;
1055 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001056 vlan->flags = 0;
1057
Vivien Didelotbd00e052017-05-01 14:05:11 -04001058 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001059 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1060
1061 if (next.vid == pvid)
1062 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1063
1064 err = cb(&vlan->obj);
1065 if (err)
1066 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001067 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001068
1069unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001070 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001071
1072 return err;
1073}
1074
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001075static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001076{
1077 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001078 struct mv88e6xxx_vtu_entry vlan = {
1079 .vid = chip->info->max_vid,
1080 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001081 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001082
1083 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1084
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001085 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001086 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001087 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001088 if (err)
1089 return err;
1090
1091 set_bit(*fid, fid_bitmap);
1092 }
1093
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001094 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001095 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001096 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001097 if (err)
1098 return err;
1099
1100 if (!vlan.valid)
1101 break;
1102
1103 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001104 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001105
1106 /* The reset value 0x000 is used to indicate that multiple address
1107 * databases are not needed. Return the next positive available.
1108 */
1109 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001110 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001111 return -ENOSPC;
1112
1113 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001114 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001115}
1116
Vivien Didelot567aa592017-05-01 14:05:25 -04001117static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1118 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001119{
1120 int err;
1121
1122 if (!vid)
1123 return -EINVAL;
1124
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001125 entry->vid = vid - 1;
1126 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001127
Vivien Didelotf1394b782017-05-01 14:05:22 -04001128 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001129 if (err)
1130 return err;
1131
Vivien Didelot567aa592017-05-01 14:05:25 -04001132 if (entry->vid == vid && entry->valid)
1133 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001134
Vivien Didelot567aa592017-05-01 14:05:25 -04001135 if (new) {
1136 int i;
1137
1138 /* Initialize a fresh VLAN entry */
1139 memset(entry, 0, sizeof(*entry));
1140 entry->valid = true;
1141 entry->vid = vid;
1142
Vivien Didelot553a7682017-06-07 18:12:16 -04001143 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001144 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001145 entry->member[i] =
1146 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001147
1148 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001149 }
1150
Vivien Didelot567aa592017-05-01 14:05:25 -04001151 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1152 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001153}
1154
Vivien Didelotda9c3592016-02-12 12:09:40 -05001155static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1156 u16 vid_begin, u16 vid_end)
1157{
Vivien Didelot04bed142016-08-31 18:06:13 -04001158 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001159 struct mv88e6xxx_vtu_entry vlan = {
1160 .vid = vid_begin - 1,
1161 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001162 int i, err;
1163
1164 if (!vid_begin)
1165 return -EOPNOTSUPP;
1166
Vivien Didelotfad09c72016-06-21 12:28:20 -04001167 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001168
Vivien Didelotda9c3592016-02-12 12:09:40 -05001169 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001170 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001171 if (err)
1172 goto unlock;
1173
1174 if (!vlan.valid)
1175 break;
1176
1177 if (vlan.vid > vid_end)
1178 break;
1179
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001180 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001181 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1182 continue;
1183
Andrew Lunn66e28092016-12-11 21:07:19 +01001184 if (!ds->ports[port].netdev)
1185 continue;
1186
Vivien Didelotbd00e052017-05-01 14:05:11 -04001187 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001188 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1189 continue;
1190
Vivien Didelotfae8a252017-01-27 15:29:42 -05001191 if (ds->ports[i].bridge_dev ==
1192 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001193 break; /* same bridge, check next VLAN */
1194
Vivien Didelotfae8a252017-01-27 15:29:42 -05001195 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001196 continue;
1197
Vivien Didelot774439e52017-06-08 18:34:08 -04001198 dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
1199 port, vlan.vid,
1200 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001201 err = -EOPNOTSUPP;
1202 goto unlock;
1203 }
1204 } while (vlan.vid < vid_end);
1205
1206unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001207 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001208
1209 return err;
1210}
1211
Vivien Didelotf81ec902016-05-09 13:22:58 -04001212static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1213 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001214{
Vivien Didelot04bed142016-08-31 18:06:13 -04001215 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001216 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1217 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001218 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001219
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001220 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001221 return -EOPNOTSUPP;
1222
Vivien Didelotfad09c72016-06-21 12:28:20 -04001223 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001224 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001225 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001226
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001227 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001228}
1229
Vivien Didelot57d32312016-06-20 13:13:58 -04001230static int
1231mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1232 const struct switchdev_obj_port_vlan *vlan,
1233 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001234{
Vivien Didelot04bed142016-08-31 18:06:13 -04001235 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001236 int err;
1237
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001238 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001239 return -EOPNOTSUPP;
1240
Vivien Didelotda9c3592016-02-12 12:09:40 -05001241 /* If the requested port doesn't belong to the same bridge as the VLAN
1242 * members, do not support it (yet) and fallback to software VLAN.
1243 */
1244 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1245 vlan->vid_end);
1246 if (err)
1247 return err;
1248
Vivien Didelot76e398a2015-11-01 12:33:55 -05001249 /* We don't need any dynamic resource from the kernel (yet),
1250 * so skip the prepare phase.
1251 */
1252 return 0;
1253}
1254
Vivien Didelotfad09c72016-06-21 12:28:20 -04001255static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001256 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001257{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001258 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001259 int err;
1260
Vivien Didelot567aa592017-05-01 14:05:25 -04001261 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001262 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001263 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001264
Vivien Didelotc91498e2017-06-07 18:12:13 -04001265 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001266
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001267 return mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001268}
1269
Vivien Didelotf81ec902016-05-09 13:22:58 -04001270static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1271 const struct switchdev_obj_port_vlan *vlan,
1272 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001273{
Vivien Didelot04bed142016-08-31 18:06:13 -04001274 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001275 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1276 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001277 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001278 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001279
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001280 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001281 return;
1282
Vivien Didelotc91498e2017-06-07 18:12:13 -04001283 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1284 member = GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1285 else if (untagged)
1286 member = GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED;
1287 else
1288 member = GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1289
Vivien Didelotfad09c72016-06-21 12:28:20 -04001290 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001291
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001292 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001293 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001294 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1295 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001296
Vivien Didelot77064f32016-11-04 03:23:30 +01001297 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001298 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1299 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001300
Vivien Didelotfad09c72016-06-21 12:28:20 -04001301 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001302}
1303
Vivien Didelotfad09c72016-06-21 12:28:20 -04001304static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001305 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001306{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001307 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001308 int i, err;
1309
Vivien Didelot567aa592017-05-01 14:05:25 -04001310 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001311 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001312 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001313
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001314 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001315 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001316 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001317
Vivien Didelotbd00e052017-05-01 14:05:11 -04001318 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001319
1320 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001321 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001322 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotbd00e052017-05-01 14:05:11 -04001323 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001324 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001325 break;
1326 }
1327 }
1328
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001329 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001330 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001331 return err;
1332
Vivien Didelote606ca32017-03-11 16:12:55 -05001333 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001334}
1335
Vivien Didelotf81ec902016-05-09 13:22:58 -04001336static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1337 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001338{
Vivien Didelot04bed142016-08-31 18:06:13 -04001339 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001340 u16 pvid, vid;
1341 int err = 0;
1342
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001343 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001344 return -EOPNOTSUPP;
1345
Vivien Didelotfad09c72016-06-21 12:28:20 -04001346 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001347
Vivien Didelot77064f32016-11-04 03:23:30 +01001348 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001349 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001350 goto unlock;
1351
Vivien Didelot76e398a2015-11-01 12:33:55 -05001352 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001353 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001354 if (err)
1355 goto unlock;
1356
1357 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001358 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001359 if (err)
1360 goto unlock;
1361 }
1362 }
1363
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001364unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001365 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001366
1367 return err;
1368}
1369
Vivien Didelot83dabd12016-08-31 11:50:04 -04001370static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1371 const unsigned char *addr, u16 vid,
1372 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001373{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001374 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001375 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001376 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001377
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001378 /* Null VLAN ID corresponds to the port private database */
1379 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001380 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001381 else
Vivien Didelot567aa592017-05-01 14:05:25 -04001382 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001383 if (err)
1384 return err;
1385
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001386 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1387 ether_addr_copy(entry.mac, addr);
1388 eth_addr_dec(entry.mac);
1389
1390 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001391 if (err)
1392 return err;
1393
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001394 /* Initialize a fresh ATU entry if it isn't found */
1395 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1396 !ether_addr_equal(entry.mac, addr)) {
1397 memset(&entry, 0, sizeof(entry));
1398 ether_addr_copy(entry.mac, addr);
1399 }
1400
Vivien Didelot88472932016-09-19 19:56:11 -04001401 /* Purge the ATU entry only if no port is using it anymore */
1402 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001403 entry.portvec &= ~BIT(port);
1404 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001405 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1406 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001407 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001408 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001409 }
1410
Vivien Didelot9c13c022017-03-11 16:12:52 -05001411 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001412}
1413
Vivien Didelotf81ec902016-05-09 13:22:58 -04001414static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1415 const struct switchdev_obj_port_fdb *fdb,
1416 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001417{
1418 /* We don't need any dynamic resource from the kernel (yet),
1419 * so skip the prepare phase.
1420 */
1421 return 0;
1422}
1423
Vivien Didelotf81ec902016-05-09 13:22:58 -04001424static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1425 const struct switchdev_obj_port_fdb *fdb,
1426 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001427{
Vivien Didelot04bed142016-08-31 18:06:13 -04001428 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001429
Vivien Didelotfad09c72016-06-21 12:28:20 -04001430 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001431 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1432 GLOBAL_ATU_DATA_STATE_UC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04001433 dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
1434 port);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001435 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001436}
1437
Vivien Didelotf81ec902016-05-09 13:22:58 -04001438static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1439 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001440{
Vivien Didelot04bed142016-08-31 18:06:13 -04001441 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001442 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001443
Vivien Didelotfad09c72016-06-21 12:28:20 -04001444 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001445 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1446 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001447 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001448
Vivien Didelot83dabd12016-08-31 11:50:04 -04001449 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001450}
1451
Vivien Didelot83dabd12016-08-31 11:50:04 -04001452static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1453 u16 fid, u16 vid, int port,
1454 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001455 switchdev_obj_dump_cb_t *cb)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001456{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001457 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001458 int err;
1459
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001460 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1461 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001462
1463 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001464 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001465 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001466 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001467
1468 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
1469 break;
1470
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001471 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001472 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001473
Vivien Didelot83dabd12016-08-31 11:50:04 -04001474 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1475 struct switchdev_obj_port_fdb *fdb;
1476
1477 if (!is_unicast_ether_addr(addr.mac))
1478 continue;
1479
1480 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001481 fdb->vid = vid;
1482 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001483 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
1484 fdb->ndm_state = NUD_NOARP;
1485 else
1486 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04001487 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
1488 struct switchdev_obj_port_mdb *mdb;
1489
1490 if (!is_multicast_ether_addr(addr.mac))
1491 continue;
1492
1493 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
1494 mdb->vid = vid;
1495 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001496 } else {
1497 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001498 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04001499
1500 err = cb(obj);
1501 if (err)
1502 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001503 } while (!is_broadcast_ether_addr(addr.mac));
1504
1505 return err;
1506}
1507
Vivien Didelot83dabd12016-08-31 11:50:04 -04001508static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1509 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001510 switchdev_obj_dump_cb_t *cb)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001511{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001512 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001513 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001514 };
1515 u16 fid;
1516 int err;
1517
1518 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001519 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001520 if (err)
1521 return err;
1522
1523 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1524 if (err)
1525 return err;
1526
1527 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001528 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001529 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001530 if (err)
1531 return err;
1532
1533 if (!vlan.valid)
1534 break;
1535
1536 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1537 obj, cb);
1538 if (err)
1539 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001540 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001541
1542 return err;
1543}
1544
Vivien Didelotf81ec902016-05-09 13:22:58 -04001545static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1546 struct switchdev_obj_port_fdb *fdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04001547 switchdev_obj_dump_cb_t *cb)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001548{
Vivien Didelot04bed142016-08-31 18:06:13 -04001549 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001550 int err;
1551
Vivien Didelotfad09c72016-06-21 12:28:20 -04001552 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001553 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001554 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001555
1556 return err;
1557}
1558
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001559static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1560 struct net_device *br)
1561{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001562 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001563 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001564 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001565 int err;
1566
1567 /* Remap the Port VLAN of each local bridge group member */
1568 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1569 if (chip->ds->ports[port].bridge_dev == br) {
1570 err = mv88e6xxx_port_vlan_map(chip, port);
1571 if (err)
1572 return err;
1573 }
1574 }
1575
Vivien Didelote96a6e02017-03-30 17:37:13 -04001576 if (!mv88e6xxx_has_pvt(chip))
1577 return 0;
1578
1579 /* Remap the Port VLAN of each cross-chip bridge group member */
1580 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1581 ds = chip->ds->dst->ds[dev];
1582 if (!ds)
1583 break;
1584
1585 for (port = 0; port < ds->num_ports; ++port) {
1586 if (ds->ports[port].bridge_dev == br) {
1587 err = mv88e6xxx_pvt_map(chip, dev, port);
1588 if (err)
1589 return err;
1590 }
1591 }
1592 }
1593
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001594 return 0;
1595}
1596
Vivien Didelotf81ec902016-05-09 13:22:58 -04001597static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001598 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001599{
Vivien Didelot04bed142016-08-31 18:06:13 -04001600 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001601 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001602
Vivien Didelotfad09c72016-06-21 12:28:20 -04001603 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001604 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001605 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001606
Vivien Didelot466dfa02016-02-26 13:16:05 -05001607 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001608}
1609
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001610static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1611 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001612{
Vivien Didelot04bed142016-08-31 18:06:13 -04001613 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001614
Vivien Didelotfad09c72016-06-21 12:28:20 -04001615 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001616 if (mv88e6xxx_bridge_map(chip, br) ||
1617 mv88e6xxx_port_vlan_map(chip, port))
1618 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001619 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001620}
1621
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001622static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1623 int port, struct net_device *br)
1624{
1625 struct mv88e6xxx_chip *chip = ds->priv;
1626 int err;
1627
1628 if (!mv88e6xxx_has_pvt(chip))
1629 return 0;
1630
1631 mutex_lock(&chip->reg_lock);
1632 err = mv88e6xxx_pvt_map(chip, dev, port);
1633 mutex_unlock(&chip->reg_lock);
1634
1635 return err;
1636}
1637
1638static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1639 int port, struct net_device *br)
1640{
1641 struct mv88e6xxx_chip *chip = ds->priv;
1642
1643 if (!mv88e6xxx_has_pvt(chip))
1644 return;
1645
1646 mutex_lock(&chip->reg_lock);
1647 if (mv88e6xxx_pvt_map(chip, dev, port))
1648 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1649 mutex_unlock(&chip->reg_lock);
1650}
1651
Vivien Didelot17e708b2016-12-05 17:30:27 -05001652static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1653{
1654 if (chip->info->ops->reset)
1655 return chip->info->ops->reset(chip);
1656
1657 return 0;
1658}
1659
Vivien Didelot309eca62016-12-05 17:30:26 -05001660static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1661{
1662 struct gpio_desc *gpiod = chip->reset;
1663
1664 /* If there is a GPIO connected to the reset pin, toggle it */
1665 if (gpiod) {
1666 gpiod_set_value_cansleep(gpiod, 1);
1667 usleep_range(10000, 20000);
1668 gpiod_set_value_cansleep(gpiod, 0);
1669 usleep_range(10000, 20000);
1670 }
1671}
1672
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001673static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1674{
1675 int i, err;
1676
1677 /* Set all ports to the Disabled state */
1678 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001679 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001680 if (err)
1681 return err;
1682 }
1683
1684 /* Wait for transmit queues to drain,
1685 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1686 */
1687 usleep_range(2000, 4000);
1688
1689 return 0;
1690}
1691
Vivien Didelotfad09c72016-06-21 12:28:20 -04001692static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001693{
Vivien Didelota935c052016-09-29 12:21:53 -04001694 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001695
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001696 err = mv88e6xxx_disable_ports(chip);
1697 if (err)
1698 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001699
Vivien Didelot309eca62016-12-05 17:30:26 -05001700 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001701
Vivien Didelot17e708b2016-12-05 17:30:27 -05001702 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001703}
1704
Vivien Didelot43145572017-03-11 16:12:59 -05001705static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001706 enum mv88e6xxx_frame_mode frame,
1707 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001708{
1709 int err;
1710
Vivien Didelot43145572017-03-11 16:12:59 -05001711 if (!chip->info->ops->port_set_frame_mode)
1712 return -EOPNOTSUPP;
1713
1714 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001715 if (err)
1716 return err;
1717
Vivien Didelot43145572017-03-11 16:12:59 -05001718 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1719 if (err)
1720 return err;
1721
1722 if (chip->info->ops->port_set_ether_type)
1723 return chip->info->ops->port_set_ether_type(chip, port, etype);
1724
1725 return 0;
1726}
1727
1728static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1729{
1730 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001731 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelot43145572017-03-11 16:12:59 -05001732 PORT_ETH_TYPE_DEFAULT);
1733}
1734
1735static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1736{
1737 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001738 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelot43145572017-03-11 16:12:59 -05001739 PORT_ETH_TYPE_DEFAULT);
1740}
1741
1742static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1743{
1744 return mv88e6xxx_set_port_mode(chip, port,
1745 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001746 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1747 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001748}
1749
1750static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1751{
1752 if (dsa_is_dsa_port(chip->ds, port))
1753 return mv88e6xxx_set_port_mode_dsa(chip, port);
1754
1755 if (dsa_is_normal_port(chip->ds, port))
1756 return mv88e6xxx_set_port_mode_normal(chip, port);
1757
1758 /* Setup CPU port mode depending on its supported tag format */
1759 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1760 return mv88e6xxx_set_port_mode_dsa(chip, port);
1761
1762 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1763 return mv88e6xxx_set_port_mode_edsa(chip, port);
1764
1765 return -EINVAL;
1766}
1767
Vivien Didelotea698f42017-03-11 16:12:50 -05001768static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1769{
1770 bool message = dsa_is_dsa_port(chip->ds, port);
1771
1772 return mv88e6xxx_port_set_message_port(chip, port, message);
1773}
1774
Vivien Didelot601aeed2017-03-11 16:13:00 -05001775static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1776{
1777 bool flood = port == dsa_upstream_port(chip->ds);
1778
1779 /* Upstream ports flood frames with unknown unicast or multicast DA */
1780 if (chip->info->ops->port_set_egress_floods)
1781 return chip->info->ops->port_set_egress_floods(chip, port,
1782 flood, flood);
1783
1784 return 0;
1785}
1786
Andrew Lunn6d917822017-05-26 01:03:21 +02001787static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1788 bool on)
1789{
Vivien Didelot523a8902017-05-26 18:02:42 -04001790 if (chip->info->ops->serdes_power)
1791 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001792
Vivien Didelot523a8902017-05-26 18:02:42 -04001793 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001794}
1795
Vivien Didelotfad09c72016-06-21 12:28:20 -04001796static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001797{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001798 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001799 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001800 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001801
Vivien Didelotd78343d2016-11-04 03:23:36 +01001802 /* MAC Forcing register: don't force link, speed, duplex or flow control
1803 * state to any particular values on physical ports, but force the CPU
1804 * port and all DSA ports to their maximum bandwidth and full duplex.
1805 */
1806 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1807 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1808 SPEED_MAX, DUPLEX_FULL,
1809 PHY_INTERFACE_MODE_NA);
1810 else
1811 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1812 SPEED_UNFORCED, DUPLEX_UNFORCED,
1813 PHY_INTERFACE_MODE_NA);
1814 if (err)
1815 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001816
1817 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1818 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1819 * tunneling, determine priority by looking at 802.1p and IP
1820 * priority fields (IP prio has precedence), and set STP state
1821 * to Forwarding.
1822 *
1823 * If this is the CPU link, use DSA or EDSA tagging depending
1824 * on which tagging mode was configured.
1825 *
1826 * If this is a link to another switch, use DSA tagging mode.
1827 *
1828 * If this is the upstream port for this switch, enable
1829 * forwarding of unknown unicasts and multicasts.
1830 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001831 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1832 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1833 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1834 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001835 if (err)
1836 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001837
Vivien Didelot601aeed2017-03-11 16:13:00 -05001838 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001839 if (err)
1840 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001841
Vivien Didelot601aeed2017-03-11 16:13:00 -05001842 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001843 if (err)
1844 return err;
1845
Andrew Lunn04aca992017-05-26 01:03:24 +02001846 /* Enable the SERDES interface for DSA and CPU ports. Normal
1847 * ports SERDES are enabled when the port is enabled, thus
1848 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001849 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001850 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1851 err = mv88e6xxx_serdes_power(chip, port, true);
1852 if (err)
1853 return err;
1854 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001855
Vivien Didelot8efdda42015-08-13 12:52:23 -04001856 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001857 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001858 * untagged frames on this port, do a destination address lookup on all
1859 * received packets as usual, disable ARP mirroring and don't send a
1860 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001861 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001862 err = mv88e6xxx_port_set_map_da(chip, port);
1863 if (err)
1864 return err;
1865
Andrew Lunn54d792f2015-05-06 01:09:47 +02001866 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001867 if (chip->info->ops->port_set_upstream_port) {
1868 err = chip->info->ops->port_set_upstream_port(
1869 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001870 if (err)
1871 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001872 }
1873
Andrew Lunna23b2962017-02-04 20:15:28 +01001874 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001875 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01001876 if (err)
1877 return err;
1878
Vivien Didelotcd782652017-06-08 18:34:13 -04001879 if (chip->info->ops->port_set_jumbo_size) {
1880 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01001881 if (err)
1882 return err;
1883 }
1884
Andrew Lunn54d792f2015-05-06 01:09:47 +02001885 /* Port Association Vector: when learning source addresses
1886 * of packets, add the address to the address database using
1887 * a port bitmap that has only the bit for this port set and
1888 * the other bits clear.
1889 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001890 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001891 /* Disable learning for CPU port */
1892 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001893 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001894
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001895 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
1896 if (err)
1897 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001898
1899 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04001900 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
1901 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001902 if (err)
1903 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001904
Vivien Didelot08984322017-06-08 18:34:12 -04001905 if (chip->info->ops->port_pause_limit) {
1906 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001907 if (err)
1908 return err;
1909 }
1910
Vivien Didelotc8c94892017-03-11 16:13:01 -05001911 if (chip->info->ops->port_disable_learn_limit) {
1912 err = chip->info->ops->port_disable_learn_limit(chip, port);
1913 if (err)
1914 return err;
1915 }
1916
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001917 if (chip->info->ops->port_disable_pri_override) {
1918 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001919 if (err)
1920 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001921 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001922
Andrew Lunnef0a7312016-12-03 04:35:16 +01001923 if (chip->info->ops->port_tag_remap) {
1924 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001925 if (err)
1926 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001927 }
1928
Andrew Lunnef70b112016-12-03 04:45:18 +01001929 if (chip->info->ops->port_egress_rate_limiting) {
1930 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001931 if (err)
1932 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001933 }
1934
Vivien Didelotea698f42017-03-11 16:12:50 -05001935 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001936 if (err)
1937 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001938
Vivien Didelot207afda2016-04-14 14:42:09 -04001939 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001940 * database, and allow bidirectional communication between the
1941 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001942 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001943 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001944 if (err)
1945 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001946
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001947 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001948 if (err)
1949 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001950
1951 /* Default VLAN ID and priority: don't set a default VLAN
1952 * ID, and set the default packet priority to zero.
1953 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04001954 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001955}
1956
Andrew Lunn04aca992017-05-26 01:03:24 +02001957static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1958 struct phy_device *phydev)
1959{
1960 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04001961 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02001962
1963 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001964 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02001965 mutex_unlock(&chip->reg_lock);
1966
1967 return err;
1968}
1969
1970static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
1971 struct phy_device *phydev)
1972{
1973 struct mv88e6xxx_chip *chip = ds->priv;
1974
1975 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001976 if (mv88e6xxx_serdes_power(chip, port, false))
1977 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02001978 mutex_unlock(&chip->reg_lock);
1979}
1980
Wei Yongjunaa0938c2016-10-18 15:53:37 +00001981static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04001982{
1983 int err;
1984
Vivien Didelota935c052016-09-29 12:21:53 -04001985 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04001986 if (err)
1987 return err;
1988
Vivien Didelota935c052016-09-29 12:21:53 -04001989 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04001990 if (err)
1991 return err;
1992
Vivien Didelota935c052016-09-29 12:21:53 -04001993 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
1994 if (err)
1995 return err;
1996
1997 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04001998}
1999
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002000static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2001 unsigned int ageing_time)
2002{
Vivien Didelot04bed142016-08-31 18:06:13 -04002003 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002004 int err;
2005
2006 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002007 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002008 mutex_unlock(&chip->reg_lock);
2009
2010 return err;
2011}
2012
Vivien Didelot97299342016-07-18 20:45:30 -04002013static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002014{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002015 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002016 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002017 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002018
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002019 if (chip->info->ops->set_cpu_port) {
2020 err = chip->info->ops->set_cpu_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01002021 if (err)
2022 return err;
2023 }
2024
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002025 if (chip->info->ops->set_egress_port) {
2026 err = chip->info->ops->set_egress_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01002027 if (err)
2028 return err;
2029 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002030
Vivien Didelot50484ff2016-05-09 13:22:54 -04002031 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002032 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2033 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2034 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002035 if (err)
2036 return err;
2037
Vivien Didelot08a01262016-05-09 13:22:50 -04002038 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002039 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002040 if (err)
2041 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002042 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002043 if (err)
2044 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002045 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002046 if (err)
2047 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002048 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002049 if (err)
2050 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002051 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002052 if (err)
2053 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002054 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002055 if (err)
2056 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002057 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002058 if (err)
2059 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002060 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002061 if (err)
2062 return err;
2063
2064 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002065 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002066 if (err)
2067 return err;
2068
Andrew Lunnde2273872016-11-21 23:27:01 +01002069 /* Initialize the statistics unit */
2070 err = mv88e6xxx_stats_set_histogram(chip);
2071 if (err)
2072 return err;
2073
Vivien Didelot97299342016-07-18 20:45:30 -04002074 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002075 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2076 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002077 if (err)
2078 return err;
2079
2080 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002081 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002082 if (err)
2083 return err;
2084
2085 return 0;
2086}
2087
Vivien Didelotf81ec902016-05-09 13:22:58 -04002088static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002089{
Vivien Didelot04bed142016-08-31 18:06:13 -04002090 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002091 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002092 int i;
2093
Vivien Didelotfad09c72016-06-21 12:28:20 -04002094 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002095 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002096
Vivien Didelotfad09c72016-06-21 12:28:20 -04002097 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002098
Vivien Didelot97299342016-07-18 20:45:30 -04002099 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002100 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002101 err = mv88e6xxx_setup_port(chip, i);
2102 if (err)
2103 goto unlock;
2104 }
2105
2106 /* Setup Switch Global 1 Registers */
2107 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002108 if (err)
2109 goto unlock;
2110
Vivien Didelot97299342016-07-18 20:45:30 -04002111 /* Setup Switch Global 2 Registers */
2112 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2113 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002114 if (err)
2115 goto unlock;
2116 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002117
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002118 err = mv88e6xxx_phy_setup(chip);
2119 if (err)
2120 goto unlock;
2121
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002122 err = mv88e6xxx_vtu_setup(chip);
2123 if (err)
2124 goto unlock;
2125
Vivien Didelot81228992017-03-30 17:37:08 -04002126 err = mv88e6xxx_pvt_setup(chip);
2127 if (err)
2128 goto unlock;
2129
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002130 err = mv88e6xxx_atu_setup(chip);
2131 if (err)
2132 goto unlock;
2133
Andrew Lunn6e55f692016-12-03 04:45:16 +01002134 /* Some generations have the configuration of sending reserved
2135 * management frames to the CPU in global2, others in
2136 * global1. Hence it does not fit the two setup functions
2137 * above.
2138 */
2139 if (chip->info->ops->mgmt_rsvd2cpu) {
2140 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2141 if (err)
2142 goto unlock;
2143 }
2144
Vivien Didelot6b17e862015-08-13 12:52:18 -04002145unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002146 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002147
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002148 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002149}
2150
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002151static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2152{
Vivien Didelot04bed142016-08-31 18:06:13 -04002153 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002154 int err;
2155
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002156 if (!chip->info->ops->set_switch_mac)
2157 return -EOPNOTSUPP;
2158
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002159 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002160 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002161 mutex_unlock(&chip->reg_lock);
2162
2163 return err;
2164}
2165
Vivien Didelote57e5e72016-08-15 17:19:00 -04002166static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002167{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002168 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2169 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002170 u16 val;
2171 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002172
Andrew Lunnee26a222017-01-24 14:53:48 +01002173 if (!chip->info->ops->phy_read)
2174 return -EOPNOTSUPP;
2175
Vivien Didelotfad09c72016-06-21 12:28:20 -04002176 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002177 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002178 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002179
Andrew Lunnda9f3302017-02-01 03:40:05 +01002180 if (reg == MII_PHYSID2) {
2181 /* Some internal PHYS don't have a model number. Use
2182 * the mv88e6390 family model number instead.
2183 */
2184 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002185 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002186 }
2187
Vivien Didelote57e5e72016-08-15 17:19:00 -04002188 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002189}
2190
Vivien Didelote57e5e72016-08-15 17:19:00 -04002191static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002192{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002193 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2194 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002195 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002196
Andrew Lunnee26a222017-01-24 14:53:48 +01002197 if (!chip->info->ops->phy_write)
2198 return -EOPNOTSUPP;
2199
Vivien Didelotfad09c72016-06-21 12:28:20 -04002200 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002201 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002202 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002203
2204 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002205}
2206
Vivien Didelotfad09c72016-06-21 12:28:20 -04002207static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002208 struct device_node *np,
2209 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002210{
2211 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002212 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002213 struct mii_bus *bus;
2214 int err;
2215
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002216 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002217 if (!bus)
2218 return -ENOMEM;
2219
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002220 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002221 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002222 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002223 INIT_LIST_HEAD(&mdio_bus->list);
2224 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002225
Andrew Lunnb516d452016-06-04 21:17:06 +02002226 if (np) {
2227 bus->name = np->full_name;
2228 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2229 } else {
2230 bus->name = "mv88e6xxx SMI";
2231 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2232 }
2233
2234 bus->read = mv88e6xxx_mdio_read;
2235 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002236 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002237
Andrew Lunna3c53be52017-01-24 14:53:50 +01002238 if (np)
2239 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002240 else
2241 err = mdiobus_register(bus);
2242 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002243 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002244 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002245 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002246
2247 if (external)
2248 list_add_tail(&mdio_bus->list, &chip->mdios);
2249 else
2250 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002251
2252 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002253}
2254
Andrew Lunna3c53be52017-01-24 14:53:50 +01002255static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2256 { .compatible = "marvell,mv88e6xxx-mdio-external",
2257 .data = (void *)true },
2258 { },
2259};
2260
2261static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2262 struct device_node *np)
2263{
2264 const struct of_device_id *match;
2265 struct device_node *child;
2266 int err;
2267
2268 /* Always register one mdio bus for the internal/default mdio
2269 * bus. This maybe represented in the device tree, but is
2270 * optional.
2271 */
2272 child = of_get_child_by_name(np, "mdio");
2273 err = mv88e6xxx_mdio_register(chip, child, false);
2274 if (err)
2275 return err;
2276
2277 /* Walk the device tree, and see if there are any other nodes
2278 * which say they are compatible with the external mdio
2279 * bus.
2280 */
2281 for_each_available_child_of_node(np, child) {
2282 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2283 if (match) {
2284 err = mv88e6xxx_mdio_register(chip, child, true);
2285 if (err)
2286 return err;
2287 }
2288 }
2289
2290 return 0;
2291}
2292
2293static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002294
2295{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002296 struct mv88e6xxx_mdio_bus *mdio_bus;
2297 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002298
Andrew Lunna3c53be52017-01-24 14:53:50 +01002299 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2300 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002301
Andrew Lunna3c53be52017-01-24 14:53:50 +01002302 mdiobus_unregister(bus);
2303 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002304}
2305
Vivien Didelot855b1932016-07-20 18:18:35 -04002306static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2307{
Vivien Didelot04bed142016-08-31 18:06:13 -04002308 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002309
2310 return chip->eeprom_len;
2311}
2312
Vivien Didelot855b1932016-07-20 18:18:35 -04002313static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2314 struct ethtool_eeprom *eeprom, u8 *data)
2315{
Vivien Didelot04bed142016-08-31 18:06:13 -04002316 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002317 int err;
2318
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002319 if (!chip->info->ops->get_eeprom)
2320 return -EOPNOTSUPP;
2321
Vivien Didelot855b1932016-07-20 18:18:35 -04002322 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002323 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002324 mutex_unlock(&chip->reg_lock);
2325
2326 if (err)
2327 return err;
2328
2329 eeprom->magic = 0xc3ec4951;
2330
2331 return 0;
2332}
2333
Vivien Didelot855b1932016-07-20 18:18:35 -04002334static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2335 struct ethtool_eeprom *eeprom, u8 *data)
2336{
Vivien Didelot04bed142016-08-31 18:06:13 -04002337 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002338 int err;
2339
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002340 if (!chip->info->ops->set_eeprom)
2341 return -EOPNOTSUPP;
2342
Vivien Didelot855b1932016-07-20 18:18:35 -04002343 if (eeprom->magic != 0xc3ec4951)
2344 return -EINVAL;
2345
2346 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002347 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002348 mutex_unlock(&chip->reg_lock);
2349
2350 return err;
2351}
2352
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002353static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002354 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002355 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002356 .phy_read = mv88e6185_phy_ppu_read,
2357 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002358 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002359 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002360 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002361 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002362 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002363 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002364 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002365 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002366 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002367 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002368 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002369 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002370 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2371 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002372 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002373 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2374 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002375 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002376 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002377 .ppu_enable = mv88e6185_g1_ppu_enable,
2378 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002379 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002380 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002381 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002382};
2383
2384static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002385 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002386 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002387 .phy_read = mv88e6185_phy_ppu_read,
2388 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002389 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002390 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002391 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002392 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002393 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002394 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002395 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002396 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2397 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002398 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002399 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002400 .ppu_enable = mv88e6185_g1_ppu_enable,
2401 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002402 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002403 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002404 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002405};
2406
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002407static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002408 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002409 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2410 .phy_read = mv88e6xxx_g2_smi_phy_read,
2411 .phy_write = mv88e6xxx_g2_smi_phy_write,
2412 .port_set_link = mv88e6xxx_port_set_link,
2413 .port_set_duplex = mv88e6xxx_port_set_duplex,
2414 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002415 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002416 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002417 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002418 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002419 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002420 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002421 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002422 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002423 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002424 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2425 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2426 .stats_get_strings = mv88e6095_stats_get_strings,
2427 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002428 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2429 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002430 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002431 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002432 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002433 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002434 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002435};
2436
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002437static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002438 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002439 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002440 .phy_read = mv88e6xxx_g2_smi_phy_read,
2441 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002442 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002443 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002444 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002445 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002446 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002447 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002448 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002449 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002450 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2451 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002452 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002453 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2454 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002455 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002456 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002457 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002458 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002459 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002460};
2461
2462static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002463 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002464 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002465 .phy_read = mv88e6185_phy_ppu_read,
2466 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002467 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002468 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002469 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002470 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002471 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002472 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002473 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002474 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002475 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002476 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002477 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002478 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002479 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2480 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002481 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002482 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2483 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002484 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002485 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002486 .ppu_enable = mv88e6185_g1_ppu_enable,
2487 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002488 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002489 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002490 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002491};
2492
Vivien Didelot990e27b2017-03-28 13:50:32 -04002493static const struct mv88e6xxx_ops mv88e6141_ops = {
2494 /* MV88E6XXX_FAMILY_6341 */
2495 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2496 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2497 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2498 .phy_read = mv88e6xxx_g2_smi_phy_read,
2499 .phy_write = mv88e6xxx_g2_smi_phy_write,
2500 .port_set_link = mv88e6xxx_port_set_link,
2501 .port_set_duplex = mv88e6xxx_port_set_duplex,
2502 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2503 .port_set_speed = mv88e6390_port_set_speed,
2504 .port_tag_remap = mv88e6095_port_tag_remap,
2505 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2506 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2507 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002508 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002509 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002510 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002511 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2512 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2513 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2514 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2515 .stats_get_strings = mv88e6320_stats_get_strings,
2516 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002517 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2518 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002519 .watchdog_ops = &mv88e6390_watchdog_ops,
2520 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2521 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002522 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002523 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002524};
2525
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002526static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002527 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002528 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002529 .phy_read = mv88e6xxx_g2_smi_phy_read,
2530 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002531 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002532 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002533 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002534 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002535 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002536 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002537 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002538 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002539 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002540 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002541 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002542 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002543 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002544 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2545 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002546 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002547 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2548 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002549 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002550 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002551 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002552 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002553 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002554};
2555
2556static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002557 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002558 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002559 .phy_read = mv88e6165_phy_read,
2560 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002561 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002562 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002563 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002564 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002565 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002566 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002567 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2568 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002569 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002570 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2571 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002572 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002573 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002574 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002575 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002576 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002577};
2578
2579static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002580 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002581 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002582 .phy_read = mv88e6xxx_g2_smi_phy_read,
2583 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002584 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002585 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002586 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002587 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002588 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002589 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002590 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002591 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002592 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002593 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002594 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002595 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002596 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002597 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002598 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2599 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002600 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002601 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2602 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002603 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002604 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002605 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002606 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002607 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002608};
2609
2610static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002611 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002612 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2613 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002614 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002615 .phy_read = mv88e6xxx_g2_smi_phy_read,
2616 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002617 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002618 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002619 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002620 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002621 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002622 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002623 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002624 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002625 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002626 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002627 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002628 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002629 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002630 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002631 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2632 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002633 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002634 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2635 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002636 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002637 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002638 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002639 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002640 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002641 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002642};
2643
2644static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002645 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002646 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002647 .phy_read = mv88e6xxx_g2_smi_phy_read,
2648 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002649 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002650 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002651 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002652 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002653 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002654 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002655 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002656 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002657 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002658 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002659 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002660 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002661 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002662 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002663 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2664 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002665 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002666 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2667 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002668 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002669 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002670 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002671 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002672 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002673};
2674
2675static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002676 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002677 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2678 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002679 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002680 .phy_read = mv88e6xxx_g2_smi_phy_read,
2681 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002682 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002683 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002684 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002685 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002686 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002687 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002688 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002689 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002690 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002691 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002692 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002693 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002694 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002695 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002696 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2697 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002698 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002699 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2700 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002701 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002702 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002703 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002704 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002705 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002706 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002707};
2708
2709static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002710 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002711 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002712 .phy_read = mv88e6185_phy_ppu_read,
2713 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002714 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002715 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002716 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002717 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002718 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002719 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002720 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002721 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002722 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2723 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002724 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002725 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2726 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002727 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002728 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002729 .ppu_enable = mv88e6185_g1_ppu_enable,
2730 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002731 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002732 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002733 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002734};
2735
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002736static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002737 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002738 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2739 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002740 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2741 .phy_read = mv88e6xxx_g2_smi_phy_read,
2742 .phy_write = mv88e6xxx_g2_smi_phy_write,
2743 .port_set_link = mv88e6xxx_port_set_link,
2744 .port_set_duplex = mv88e6xxx_port_set_duplex,
2745 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2746 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002747 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002748 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002749 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002750 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002751 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002752 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002753 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002754 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002755 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002756 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2757 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002758 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002759 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2760 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002761 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002762 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002763 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002764 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2765 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002766 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002767};
2768
2769static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002770 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002771 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2772 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002773 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2774 .phy_read = mv88e6xxx_g2_smi_phy_read,
2775 .phy_write = mv88e6xxx_g2_smi_phy_write,
2776 .port_set_link = mv88e6xxx_port_set_link,
2777 .port_set_duplex = mv88e6xxx_port_set_duplex,
2778 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2779 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002780 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002781 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002782 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002783 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002784 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002785 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002786 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002787 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002788 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002789 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2790 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002791 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002792 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2793 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002794 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002795 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002796 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002797 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2798 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002799 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002800};
2801
2802static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002803 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002804 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2805 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002806 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2807 .phy_read = mv88e6xxx_g2_smi_phy_read,
2808 .phy_write = mv88e6xxx_g2_smi_phy_write,
2809 .port_set_link = mv88e6xxx_port_set_link,
2810 .port_set_duplex = mv88e6xxx_port_set_duplex,
2811 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2812 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002813 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002814 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002815 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002816 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002817 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002818 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002819 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002820 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002821 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002822 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2823 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002824 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002825 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2826 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002827 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002828 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002829 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002830 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2831 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002832 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002833};
2834
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002835static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002836 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002837 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2838 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002839 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002840 .phy_read = mv88e6xxx_g2_smi_phy_read,
2841 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002842 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002843 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002844 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002845 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002846 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002847 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002848 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002849 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002850 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002851 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002852 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002853 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002854 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002855 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002856 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2857 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002858 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002859 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2860 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002861 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002862 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002863 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002864 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002865 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002866 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002867};
2868
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002869static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002870 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002871 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2872 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002873 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2874 .phy_read = mv88e6xxx_g2_smi_phy_read,
2875 .phy_write = mv88e6xxx_g2_smi_phy_write,
2876 .port_set_link = mv88e6xxx_port_set_link,
2877 .port_set_duplex = mv88e6xxx_port_set_duplex,
2878 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2879 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002880 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002881 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002882 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002883 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002884 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002885 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002886 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002887 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002888 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002889 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002890 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2891 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002892 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002893 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2894 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002895 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002896 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002897 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002898 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2899 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002900 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002901};
2902
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002903static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002904 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002905 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2906 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002907 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002908 .phy_read = mv88e6xxx_g2_smi_phy_read,
2909 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002910 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002911 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002912 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002913 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002914 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002915 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002916 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002917 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002918 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002919 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002920 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002921 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002922 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002923 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2924 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002925 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002926 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2927 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002928 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002929 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002930 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002931 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002932};
2933
2934static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002935 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002936 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2937 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002938 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002939 .phy_read = mv88e6xxx_g2_smi_phy_read,
2940 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002941 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002942 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002943 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002944 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002945 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002946 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002947 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002948 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002949 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002950 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002951 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002952 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002953 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002954 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2955 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002956 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002957 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2958 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002959 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002960 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002961 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002962};
2963
Vivien Didelot16e329a2017-03-28 13:50:33 -04002964static const struct mv88e6xxx_ops mv88e6341_ops = {
2965 /* MV88E6XXX_FAMILY_6341 */
2966 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2967 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2968 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2969 .phy_read = mv88e6xxx_g2_smi_phy_read,
2970 .phy_write = mv88e6xxx_g2_smi_phy_write,
2971 .port_set_link = mv88e6xxx_port_set_link,
2972 .port_set_duplex = mv88e6xxx_port_set_duplex,
2973 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2974 .port_set_speed = mv88e6390_port_set_speed,
2975 .port_tag_remap = mv88e6095_port_tag_remap,
2976 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2977 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2978 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002979 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002980 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002981 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002982 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2983 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2984 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2985 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2986 .stats_get_strings = mv88e6320_stats_get_strings,
2987 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002988 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2989 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002990 .watchdog_ops = &mv88e6390_watchdog_ops,
2991 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2992 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002993 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002994 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002995};
2996
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002997static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002998 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002999 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003000 .phy_read = mv88e6xxx_g2_smi_phy_read,
3001 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003002 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003003 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003004 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003005 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003006 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003007 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003008 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003009 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003010 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003011 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003012 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003013 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003014 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003015 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003016 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3017 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003018 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003019 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3020 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003021 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003022 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003023 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003024 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003025 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003026};
3027
3028static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003029 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003030 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003031 .phy_read = mv88e6xxx_g2_smi_phy_read,
3032 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003033 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003034 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003035 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003036 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003037 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003038 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003039 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003040 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003041 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003042 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003043 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003044 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003045 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003046 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003047 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3048 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003049 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003050 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3051 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003052 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003053 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003054 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003055 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003056 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003057};
3058
3059static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003060 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003061 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3062 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003063 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003064 .phy_read = mv88e6xxx_g2_smi_phy_read,
3065 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003066 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003067 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003068 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003069 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003070 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003071 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003072 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003073 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003074 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003075 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003076 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003077 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003078 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003079 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003080 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3081 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003082 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003083 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3084 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003085 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003086 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003087 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003088 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003089 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003090 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003091};
3092
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003093static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003094 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003095 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3096 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003097 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3098 .phy_read = mv88e6xxx_g2_smi_phy_read,
3099 .phy_write = mv88e6xxx_g2_smi_phy_write,
3100 .port_set_link = mv88e6xxx_port_set_link,
3101 .port_set_duplex = mv88e6xxx_port_set_duplex,
3102 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3103 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003104 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003105 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003106 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003107 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003108 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003109 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003110 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003111 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003112 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003113 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003114 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003115 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003116 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3117 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003118 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003119 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3120 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003121 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003122 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003123 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003124 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3125 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003126 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003127};
3128
3129static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003130 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003131 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3132 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003133 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3134 .phy_read = mv88e6xxx_g2_smi_phy_read,
3135 .phy_write = mv88e6xxx_g2_smi_phy_write,
3136 .port_set_link = mv88e6xxx_port_set_link,
3137 .port_set_duplex = mv88e6xxx_port_set_duplex,
3138 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3139 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003140 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003141 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003142 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003143 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003144 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003145 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003146 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003147 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003148 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003149 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003150 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003151 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3152 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003153 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003154 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3155 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003156 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003157 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003158 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003159 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3160 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003161 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003162};
3163
Vivien Didelotf81ec902016-05-09 13:22:58 -04003164static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3165 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003166 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003167 .family = MV88E6XXX_FAMILY_6097,
3168 .name = "Marvell 88E6085",
3169 .num_databases = 4096,
3170 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003171 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003172 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003173 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003174 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003175 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003176 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003177 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003178 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003179 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003180 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003181 },
3182
3183 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003184 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003185 .family = MV88E6XXX_FAMILY_6095,
3186 .name = "Marvell 88E6095/88E6095F",
3187 .num_databases = 256,
3188 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003189 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003190 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003191 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003192 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003193 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003194 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003195 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003196 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003197 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003198 },
3199
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003200 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003201 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003202 .family = MV88E6XXX_FAMILY_6097,
3203 .name = "Marvell 88E6097/88E6097F",
3204 .num_databases = 4096,
3205 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003206 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003207 .port_base_addr = 0x10,
3208 .global1_addr = 0x1b,
3209 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003210 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003211 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003212 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003213 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003214 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3215 .ops = &mv88e6097_ops,
3216 },
3217
Vivien Didelotf81ec902016-05-09 13:22:58 -04003218 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003219 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003220 .family = MV88E6XXX_FAMILY_6165,
3221 .name = "Marvell 88E6123",
3222 .num_databases = 4096,
3223 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003224 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003225 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003226 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003227 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003228 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003229 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003230 .pvt = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003231 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003232 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003233 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003234 },
3235
3236 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003237 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003238 .family = MV88E6XXX_FAMILY_6185,
3239 .name = "Marvell 88E6131",
3240 .num_databases = 256,
3241 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003242 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003243 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003244 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003245 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003246 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003247 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003248 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003249 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003250 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003251 },
3252
Vivien Didelot990e27b2017-03-28 13:50:32 -04003253 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003254 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003255 .family = MV88E6XXX_FAMILY_6341,
3256 .name = "Marvell 88E6341",
3257 .num_databases = 4096,
3258 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003259 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003260 .port_base_addr = 0x10,
3261 .global1_addr = 0x1b,
3262 .age_time_coeff = 3750,
3263 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003264 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003265 .tag_protocol = DSA_TAG_PROTO_EDSA,
3266 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3267 .ops = &mv88e6141_ops,
3268 },
3269
Vivien Didelotf81ec902016-05-09 13:22:58 -04003270 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003271 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003272 .family = MV88E6XXX_FAMILY_6165,
3273 .name = "Marvell 88E6161",
3274 .num_databases = 4096,
3275 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003276 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003277 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003278 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003279 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003280 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003281 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003282 .pvt = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003283 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003284 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003285 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003286 },
3287
3288 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003289 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003290 .family = MV88E6XXX_FAMILY_6165,
3291 .name = "Marvell 88E6165",
3292 .num_databases = 4096,
3293 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003294 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003295 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003296 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003297 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003298 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003299 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003300 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003301 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003302 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003303 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003304 },
3305
3306 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003307 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003308 .family = MV88E6XXX_FAMILY_6351,
3309 .name = "Marvell 88E6171",
3310 .num_databases = 4096,
3311 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003312 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003313 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003314 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003315 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003316 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003317 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003318 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003319 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003320 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003321 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003322 },
3323
3324 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003325 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003326 .family = MV88E6XXX_FAMILY_6352,
3327 .name = "Marvell 88E6172",
3328 .num_databases = 4096,
3329 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003330 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003331 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003332 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003333 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003334 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003335 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003336 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003337 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003338 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003339 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003340 },
3341
3342 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003343 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003344 .family = MV88E6XXX_FAMILY_6351,
3345 .name = "Marvell 88E6175",
3346 .num_databases = 4096,
3347 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003348 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003349 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003350 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003351 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003352 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003353 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003354 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003355 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003356 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003357 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003358 },
3359
3360 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003361 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003362 .family = MV88E6XXX_FAMILY_6352,
3363 .name = "Marvell 88E6176",
3364 .num_databases = 4096,
3365 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003366 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003367 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003368 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003369 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003370 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003371 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003372 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003373 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003374 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003375 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003376 },
3377
3378 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003379 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003380 .family = MV88E6XXX_FAMILY_6185,
3381 .name = "Marvell 88E6185",
3382 .num_databases = 256,
3383 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003384 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003385 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003386 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003387 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003388 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003389 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003390 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003391 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003392 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003393 },
3394
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003395 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003396 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003397 .family = MV88E6XXX_FAMILY_6390,
3398 .name = "Marvell 88E6190",
3399 .num_databases = 4096,
3400 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003401 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003402 .port_base_addr = 0x0,
3403 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003404 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003405 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003406 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003407 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003408 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003409 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3410 .ops = &mv88e6190_ops,
3411 },
3412
3413 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003414 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003415 .family = MV88E6XXX_FAMILY_6390,
3416 .name = "Marvell 88E6190X",
3417 .num_databases = 4096,
3418 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003419 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003420 .port_base_addr = 0x0,
3421 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003422 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003423 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003424 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003425 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003426 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003427 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3428 .ops = &mv88e6190x_ops,
3429 },
3430
3431 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003432 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003433 .family = MV88E6XXX_FAMILY_6390,
3434 .name = "Marvell 88E6191",
3435 .num_databases = 4096,
3436 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003437 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003438 .port_base_addr = 0x0,
3439 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003440 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003441 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003442 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003443 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003444 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003445 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003446 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003447 },
3448
Vivien Didelotf81ec902016-05-09 13:22:58 -04003449 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003450 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003451 .family = MV88E6XXX_FAMILY_6352,
3452 .name = "Marvell 88E6240",
3453 .num_databases = 4096,
3454 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003455 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003456 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003457 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003458 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003459 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003460 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003461 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003462 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003463 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003464 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003465 },
3466
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003467 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003468 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003469 .family = MV88E6XXX_FAMILY_6390,
3470 .name = "Marvell 88E6290",
3471 .num_databases = 4096,
3472 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003473 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003474 .port_base_addr = 0x0,
3475 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003476 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003477 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003478 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003479 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003480 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003481 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3482 .ops = &mv88e6290_ops,
3483 },
3484
Vivien Didelotf81ec902016-05-09 13:22:58 -04003485 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003486 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003487 .family = MV88E6XXX_FAMILY_6320,
3488 .name = "Marvell 88E6320",
3489 .num_databases = 4096,
3490 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003491 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003492 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003493 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003494 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003495 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003496 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003497 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003498 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003499 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003500 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003501 },
3502
3503 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003504 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003505 .family = MV88E6XXX_FAMILY_6320,
3506 .name = "Marvell 88E6321",
3507 .num_databases = 4096,
3508 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003509 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003510 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003511 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003512 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003513 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003514 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003515 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003516 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003517 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003518 },
3519
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003520 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003521 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003522 .family = MV88E6XXX_FAMILY_6341,
3523 .name = "Marvell 88E6341",
3524 .num_databases = 4096,
3525 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003526 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003527 .port_base_addr = 0x10,
3528 .global1_addr = 0x1b,
3529 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003530 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003531 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003532 .tag_protocol = DSA_TAG_PROTO_EDSA,
3533 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3534 .ops = &mv88e6341_ops,
3535 },
3536
Vivien Didelotf81ec902016-05-09 13:22:58 -04003537 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003538 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003539 .family = MV88E6XXX_FAMILY_6351,
3540 .name = "Marvell 88E6350",
3541 .num_databases = 4096,
3542 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003543 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003544 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003545 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003546 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003547 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003548 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003549 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003550 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003551 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003552 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003553 },
3554
3555 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003556 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003557 .family = MV88E6XXX_FAMILY_6351,
3558 .name = "Marvell 88E6351",
3559 .num_databases = 4096,
3560 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003561 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003562 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003563 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003564 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003565 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003566 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003567 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003568 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003569 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003570 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003571 },
3572
3573 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003574 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003575 .family = MV88E6XXX_FAMILY_6352,
3576 .name = "Marvell 88E6352",
3577 .num_databases = 4096,
3578 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003579 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003580 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003581 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003582 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003583 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003584 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003585 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003586 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003587 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003588 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003589 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003590 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003591 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003592 .family = MV88E6XXX_FAMILY_6390,
3593 .name = "Marvell 88E6390",
3594 .num_databases = 4096,
3595 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003596 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003597 .port_base_addr = 0x0,
3598 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003599 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003600 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003601 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003602 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003603 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003604 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3605 .ops = &mv88e6390_ops,
3606 },
3607 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003608 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003609 .family = MV88E6XXX_FAMILY_6390,
3610 .name = "Marvell 88E6390X",
3611 .num_databases = 4096,
3612 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003613 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003614 .port_base_addr = 0x0,
3615 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003616 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003617 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003618 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003619 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003620 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003621 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3622 .ops = &mv88e6390x_ops,
3623 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003624};
3625
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003626static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003627{
Vivien Didelota439c062016-04-17 13:23:58 -04003628 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003629
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003630 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3631 if (mv88e6xxx_table[i].prod_num == prod_num)
3632 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003633
Vivien Didelotb9b37712015-10-30 19:39:48 -04003634 return NULL;
3635}
3636
Vivien Didelotfad09c72016-06-21 12:28:20 -04003637static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003638{
3639 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003640 unsigned int prod_num, rev;
3641 u16 id;
3642 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003643
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003644 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003645 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003646 mutex_unlock(&chip->reg_lock);
3647 if (err)
3648 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003649
Vivien Didelot107fcc12017-06-12 12:37:36 -04003650 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3651 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003652
3653 info = mv88e6xxx_lookup_info(prod_num);
3654 if (!info)
3655 return -ENODEV;
3656
Vivien Didelotcaac8542016-06-20 13:14:09 -04003657 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003658 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003659
Vivien Didelotca070c12016-09-02 14:45:34 -04003660 err = mv88e6xxx_g2_require(chip);
3661 if (err)
3662 return err;
3663
Vivien Didelotfad09c72016-06-21 12:28:20 -04003664 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3665 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003666
3667 return 0;
3668}
3669
Vivien Didelotfad09c72016-06-21 12:28:20 -04003670static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003671{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003672 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003673
Vivien Didelotfad09c72016-06-21 12:28:20 -04003674 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3675 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003676 return NULL;
3677
Vivien Didelotfad09c72016-06-21 12:28:20 -04003678 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003679
Vivien Didelotfad09c72016-06-21 12:28:20 -04003680 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003681 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003682
Vivien Didelotfad09c72016-06-21 12:28:20 -04003683 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003684}
3685
Vivien Didelotfad09c72016-06-21 12:28:20 -04003686static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003687 struct mii_bus *bus, int sw_addr)
3688{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003689 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003690 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003691 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003692 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003693 else
3694 return -EINVAL;
3695
Vivien Didelotfad09c72016-06-21 12:28:20 -04003696 chip->bus = bus;
3697 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003698
3699 return 0;
3700}
3701
Andrew Lunn7b314362016-08-22 16:01:01 +02003702static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3703{
Vivien Didelot04bed142016-08-31 18:06:13 -04003704 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003705
Andrew Lunn443d5a12016-12-03 04:35:18 +01003706 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003707}
3708
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003709static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3710 struct device *host_dev, int sw_addr,
3711 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003712{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003713 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003714 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003715 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003716
Vivien Didelota439c062016-04-17 13:23:58 -04003717 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003718 if (!bus)
3719 return NULL;
3720
Vivien Didelotfad09c72016-06-21 12:28:20 -04003721 chip = mv88e6xxx_alloc_chip(dsa_dev);
3722 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003723 return NULL;
3724
Vivien Didelotcaac8542016-06-20 13:14:09 -04003725 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003726 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003727
Vivien Didelotfad09c72016-06-21 12:28:20 -04003728 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003729 if (err)
3730 goto free;
3731
Vivien Didelotfad09c72016-06-21 12:28:20 -04003732 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003733 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003734 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003735
Andrew Lunndc30c352016-10-16 19:56:49 +02003736 mutex_lock(&chip->reg_lock);
3737 err = mv88e6xxx_switch_reset(chip);
3738 mutex_unlock(&chip->reg_lock);
3739 if (err)
3740 goto free;
3741
Vivien Didelote57e5e72016-08-15 17:19:00 -04003742 mv88e6xxx_phy_init(chip);
3743
Andrew Lunna3c53be52017-01-24 14:53:50 +01003744 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003745 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003746 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003747
Vivien Didelotfad09c72016-06-21 12:28:20 -04003748 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003749
Vivien Didelotfad09c72016-06-21 12:28:20 -04003750 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003751free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003752 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003753
3754 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003755}
3756
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003757static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3758 const struct switchdev_obj_port_mdb *mdb,
3759 struct switchdev_trans *trans)
3760{
3761 /* We don't need any dynamic resource from the kernel (yet),
3762 * so skip the prepare phase.
3763 */
3764
3765 return 0;
3766}
3767
3768static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3769 const struct switchdev_obj_port_mdb *mdb,
3770 struct switchdev_trans *trans)
3771{
Vivien Didelot04bed142016-08-31 18:06:13 -04003772 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003773
3774 mutex_lock(&chip->reg_lock);
3775 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3776 GLOBAL_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04003777 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
3778 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003779 mutex_unlock(&chip->reg_lock);
3780}
3781
3782static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3783 const struct switchdev_obj_port_mdb *mdb)
3784{
Vivien Didelot04bed142016-08-31 18:06:13 -04003785 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003786 int err;
3787
3788 mutex_lock(&chip->reg_lock);
3789 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3790 GLOBAL_ATU_DATA_STATE_UNUSED);
3791 mutex_unlock(&chip->reg_lock);
3792
3793 return err;
3794}
3795
3796static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3797 struct switchdev_obj_port_mdb *mdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04003798 switchdev_obj_dump_cb_t *cb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003799{
Vivien Didelot04bed142016-08-31 18:06:13 -04003800 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003801 int err;
3802
3803 mutex_lock(&chip->reg_lock);
3804 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3805 mutex_unlock(&chip->reg_lock);
3806
3807 return err;
3808}
3809
Florian Fainellia82f67a2017-01-08 14:52:08 -08003810static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003811 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003812 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003813 .setup = mv88e6xxx_setup,
3814 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003815 .adjust_link = mv88e6xxx_adjust_link,
3816 .get_strings = mv88e6xxx_get_strings,
3817 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3818 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003819 .port_enable = mv88e6xxx_port_enable,
3820 .port_disable = mv88e6xxx_port_disable,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003821 .set_eee = mv88e6xxx_set_eee,
3822 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003823 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003824 .get_eeprom = mv88e6xxx_get_eeprom,
3825 .set_eeprom = mv88e6xxx_set_eeprom,
3826 .get_regs_len = mv88e6xxx_get_regs_len,
3827 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003828 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003829 .port_bridge_join = mv88e6xxx_port_bridge_join,
3830 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3831 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003832 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003833 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3834 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3835 .port_vlan_add = mv88e6xxx_port_vlan_add,
3836 .port_vlan_del = mv88e6xxx_port_vlan_del,
3837 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3838 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3839 .port_fdb_add = mv88e6xxx_port_fdb_add,
3840 .port_fdb_del = mv88e6xxx_port_fdb_del,
3841 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003842 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3843 .port_mdb_add = mv88e6xxx_port_mdb_add,
3844 .port_mdb_del = mv88e6xxx_port_mdb_del,
3845 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003846 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3847 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003848};
3849
Florian Fainelliab3d4082017-01-08 14:52:07 -08003850static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3851 .ops = &mv88e6xxx_switch_ops,
3852};
3853
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003854static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003855{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003856 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003857 struct dsa_switch *ds;
3858
Vivien Didelot73b12042017-03-30 17:37:10 -04003859 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003860 if (!ds)
3861 return -ENOMEM;
3862
Vivien Didelotfad09c72016-06-21 12:28:20 -04003863 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003864 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003865 ds->ageing_time_min = chip->info->age_time_coeff;
3866 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003867
3868 dev_set_drvdata(dev, ds);
3869
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003870 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003871}
3872
Vivien Didelotfad09c72016-06-21 12:28:20 -04003873static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003874{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003875 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003876}
3877
Vivien Didelot57d32312016-06-20 13:13:58 -04003878static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003879{
3880 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003881 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003882 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003883 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003884 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003885 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003886
Vivien Didelotcaac8542016-06-20 13:14:09 -04003887 compat_info = of_device_get_match_data(dev);
3888 if (!compat_info)
3889 return -EINVAL;
3890
Vivien Didelotfad09c72016-06-21 12:28:20 -04003891 chip = mv88e6xxx_alloc_chip(dev);
3892 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003893 return -ENOMEM;
3894
Vivien Didelotfad09c72016-06-21 12:28:20 -04003895 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003896
Vivien Didelotfad09c72016-06-21 12:28:20 -04003897 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003898 if (err)
3899 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003900
Andrew Lunnb4308f02016-11-21 23:26:55 +01003901 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3902 if (IS_ERR(chip->reset))
3903 return PTR_ERR(chip->reset);
3904
Vivien Didelotfad09c72016-06-21 12:28:20 -04003905 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003906 if (err)
3907 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003908
Vivien Didelote57e5e72016-08-15 17:19:00 -04003909 mv88e6xxx_phy_init(chip);
3910
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003911 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003912 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003913 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003914
Andrew Lunndc30c352016-10-16 19:56:49 +02003915 mutex_lock(&chip->reg_lock);
3916 err = mv88e6xxx_switch_reset(chip);
3917 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003918 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003919 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003920
Andrew Lunndc30c352016-10-16 19:56:49 +02003921 chip->irq = of_irq_get(np, 0);
3922 if (chip->irq == -EPROBE_DEFER) {
3923 err = chip->irq;
3924 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003925 }
3926
Andrew Lunndc30c352016-10-16 19:56:49 +02003927 if (chip->irq > 0) {
3928 /* Has to be performed before the MDIO bus is created,
3929 * because the PHYs will link there interrupts to these
3930 * interrupt controllers
3931 */
3932 mutex_lock(&chip->reg_lock);
3933 err = mv88e6xxx_g1_irq_setup(chip);
3934 mutex_unlock(&chip->reg_lock);
3935
3936 if (err)
3937 goto out;
3938
3939 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
3940 err = mv88e6xxx_g2_irq_setup(chip);
3941 if (err)
3942 goto out_g1_irq;
3943 }
3944 }
3945
Andrew Lunna3c53be52017-01-24 14:53:50 +01003946 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02003947 if (err)
3948 goto out_g2_irq;
3949
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003950 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003951 if (err)
3952 goto out_mdio;
3953
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003954 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003955
3956out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01003957 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003958out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01003959 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02003960 mv88e6xxx_g2_irq_free(chip);
3961out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003962 if (chip->irq > 0) {
3963 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003964 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003965 mutex_unlock(&chip->reg_lock);
3966 }
Andrew Lunndc30c352016-10-16 19:56:49 +02003967out:
3968 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003969}
3970
3971static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3972{
3973 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003974 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003975
Andrew Lunn930188c2016-08-22 16:01:03 +02003976 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003977 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003978 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003979
Andrew Lunn467126442016-11-20 20:14:15 +01003980 if (chip->irq > 0) {
3981 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
3982 mv88e6xxx_g2_irq_free(chip);
3983 mv88e6xxx_g1_irq_free(chip);
3984 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003985}
3986
3987static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04003988 {
3989 .compatible = "marvell,mv88e6085",
3990 .data = &mv88e6xxx_table[MV88E6085],
3991 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003992 {
3993 .compatible = "marvell,mv88e6190",
3994 .data = &mv88e6xxx_table[MV88E6190],
3995 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003996 { /* sentinel */ },
3997};
3998
3999MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4000
4001static struct mdio_driver mv88e6xxx_driver = {
4002 .probe = mv88e6xxx_probe,
4003 .remove = mv88e6xxx_remove,
4004 .mdiodrv.driver = {
4005 .name = "mv88e6085",
4006 .of_match_table = mv88e6xxx_of_match,
4007 },
4008};
4009
Ben Hutchings98e67302011-11-25 14:36:19 +00004010static int __init mv88e6xxx_init(void)
4011{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004012 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004013 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004014}
4015module_init(mv88e6xxx_init);
4016
4017static void __exit mv88e6xxx_cleanup(void)
4018{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004019 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004020 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004021}
4022module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004023
4024MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4025MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4026MODULE_LICENSE("GPL");