blob: 4e58d9a82d9e42cb2b410aa1794d4aa34791fea8 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000036#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
264 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
295 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
302 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
310static struct irq_chip mv88e6xxx_g1_irq_chip = {
311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
341 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
342 mask |= GENMASK(chip->g1_irq.nirqs, 0);
343 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100373 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
384 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
398 mask |= GENMASK(chip->g1_irq.nirqs, 0);
399 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
492 netdev_err(chip->ds->ports[port].netdev,
493 "failed to restore MAC's link\n");
494
495 return err;
496}
497
Andrew Lunndea87022015-08-31 15:56:47 +0200498/* We expect the switch to perform auto negotiation if there is a real
499 * phy. However, in the case of a fixed link phy, we force the port
500 * settings from the fixed link settings.
501 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400502static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
503 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200504{
Vivien Didelot04bed142016-08-31 18:06:13 -0400505 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200506 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200507
508 if (!phy_is_pseudo_fixed_link(phydev))
509 return;
510
Vivien Didelotfad09c72016-06-21 12:28:20 -0400511 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100512 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
513 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400514 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100515
516 if (err && err != -EOPNOTSUPP)
517 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200518}
519
Andrew Lunna605a0f2016-11-21 23:26:58 +0100520static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000521{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100522 if (!chip->info->ops->stats_snapshot)
523 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000524
Andrew Lunna605a0f2016-11-21 23:26:58 +0100525 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000526}
527
Andrew Lunne413e7e2015-04-02 04:06:38 +0200528static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100529 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
530 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
531 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
532 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
533 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
534 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
535 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
536 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
537 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
538 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
539 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
540 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
541 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
542 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
543 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
544 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
545 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
546 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
547 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
548 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
549 { "single", 4, 0x14, STATS_TYPE_BANK0, },
550 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
551 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
552 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
553 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
554 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
555 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
556 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
557 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
558 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
559 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
560 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
561 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
562 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
563 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
564 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
565 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
567 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
569 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
570 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
571 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
572 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
573 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
574 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
575 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
576 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
577 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
578 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
579 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
580 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
581 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
582 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
583 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
584 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
585 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
586 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
587 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200588};
589
Vivien Didelotfad09c72016-06-21 12:28:20 -0400590static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100591 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100592 int port, u16 bank1_select,
593 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200594{
Andrew Lunn80c46272015-06-20 18:42:30 +0200595 u32 low;
596 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100597 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200598 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200599 u64 value;
600
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100601 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100602 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200603 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
604 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200605 return UINT64_MAX;
606
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200607 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200608 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200609 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
610 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200611 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200612 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200613 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100614 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100615 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100616 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100617 /* fall through */
618 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100619 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100620 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200621 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100622 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500623 break;
624 default:
625 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200626 }
627 value = (((u64)high) << 16) | low;
628 return value;
629}
630
Andrew Lunndfafe442016-11-21 23:27:02 +0100631static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
632 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100633{
634 struct mv88e6xxx_hw_stat *stat;
635 int i, j;
636
637 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
638 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100639 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100640 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
641 ETH_GSTRING_LEN);
642 j++;
643 }
644 }
645}
646
Andrew Lunndfafe442016-11-21 23:27:02 +0100647static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
648 uint8_t *data)
649{
650 mv88e6xxx_stats_get_strings(chip, data,
651 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
652}
653
654static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
655 uint8_t *data)
656{
657 mv88e6xxx_stats_get_strings(chip, data,
658 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
659}
660
661static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
662 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100663{
Vivien Didelot04bed142016-08-31 18:06:13 -0400664 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100665
666 if (chip->info->ops->stats_get_strings)
667 chip->info->ops->stats_get_strings(chip, data);
668}
669
670static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
671 int types)
672{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100673 struct mv88e6xxx_hw_stat *stat;
674 int i, j;
675
676 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
677 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100678 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100679 j++;
680 }
681 return j;
682}
683
Andrew Lunndfafe442016-11-21 23:27:02 +0100684static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
685{
686 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
687 STATS_TYPE_PORT);
688}
689
690static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
691{
692 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
693 STATS_TYPE_BANK1);
694}
695
696static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
697{
698 struct mv88e6xxx_chip *chip = ds->priv;
699
700 if (chip->info->ops->stats_get_sset_count)
701 return chip->info->ops->stats_get_sset_count(chip);
702
703 return 0;
704}
705
Andrew Lunn052f9472016-11-21 23:27:03 +0100706static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100707 uint64_t *data, int types,
708 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100709{
710 struct mv88e6xxx_hw_stat *stat;
711 int i, j;
712
713 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
714 stat = &mv88e6xxx_hw_stats[i];
715 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100716 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
717 bank1_select,
718 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100719 j++;
720 }
721 }
722}
723
724static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
725 uint64_t *data)
726{
727 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100728 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
729 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100730}
731
732static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
733 uint64_t *data)
734{
735 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100736 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
737 GLOBAL_STATS_OP_BANK_1_BIT_9,
738 GLOBAL_STATS_OP_HIST_RX_TX);
739}
740
741static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
742 uint64_t *data)
743{
744 return mv88e6xxx_stats_get_stats(chip, port, data,
745 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
746 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100747}
748
749static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
750 uint64_t *data)
751{
752 if (chip->info->ops->stats_get_stats)
753 chip->info->ops->stats_get_stats(chip, port, data);
754}
755
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
757 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761
Vivien Didelotfad09c72016-06-21 12:28:20 -0400762 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763
Andrew Lunna605a0f2016-11-21 23:26:58 +0100764 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000765 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400766 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000767 return;
768 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100769
770 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773}
Ben Hutchings98e67302011-11-25 14:36:19 +0000774
Andrew Lunnde2273872016-11-21 23:27:01 +0100775static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
776{
777 if (chip->info->ops->stats_set_histogram)
778 return chip->info->ops->stats_set_histogram(chip);
779
780 return 0;
781}
782
Vivien Didelotf81ec902016-05-09 13:22:58 -0400783static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700784{
785 return 32 * sizeof(u16);
786}
787
Vivien Didelotf81ec902016-05-09 13:22:58 -0400788static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
789 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700790{
Vivien Didelot04bed142016-08-31 18:06:13 -0400791 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200792 int err;
793 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700794 u16 *p = _p;
795 int i;
796
797 regs->version = 0;
798
799 memset(p, 0xff, 32 * sizeof(u16));
800
Vivien Didelotfad09c72016-06-21 12:28:20 -0400801 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400802
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700804
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200805 err = mv88e6xxx_port_read(chip, port, i, &reg);
806 if (!err)
807 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700808 }
Vivien Didelot23062512016-05-09 13:22:45 -0400809
Vivien Didelotfad09c72016-06-21 12:28:20 -0400810 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700811}
812
Vivien Didelotf81ec902016-05-09 13:22:58 -0400813static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
814 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800815{
Vivien Didelot04bed142016-08-31 18:06:13 -0400816 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400817 u16 reg;
818 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800819
Vivien Didelotfad09c72016-06-21 12:28:20 -0400820 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400821 return -EOPNOTSUPP;
822
Vivien Didelotfad09c72016-06-21 12:28:20 -0400823 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200824
Vivien Didelot9c938292016-08-15 17:19:02 -0400825 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
826 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200827 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800828
829 e->eee_enabled = !!(reg & 0x0200);
830 e->tx_lpi_enabled = !!(reg & 0x0100);
831
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200832 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -0400833 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200834 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800835
Andrew Lunncca8b132015-04-02 04:06:39 +0200836 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200837out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400838 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -0400839
840 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800841}
842
Vivien Didelotf81ec902016-05-09 13:22:58 -0400843static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
844 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800845{
Vivien Didelot04bed142016-08-31 18:06:13 -0400846 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400847 u16 reg;
848 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800849
Vivien Didelotfad09c72016-06-21 12:28:20 -0400850 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400851 return -EOPNOTSUPP;
852
Vivien Didelotfad09c72016-06-21 12:28:20 -0400853 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800854
Vivien Didelot9c938292016-08-15 17:19:02 -0400855 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
856 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200857 goto out;
858
Vivien Didelot9c938292016-08-15 17:19:02 -0400859 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +0200860 if (e->eee_enabled)
861 reg |= 0x0200;
862 if (e->tx_lpi_enabled)
863 reg |= 0x0100;
864
Vivien Didelot9c938292016-08-15 17:19:02 -0400865 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200866out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400867 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200868
Vivien Didelot9c938292016-08-15 17:19:02 -0400869 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800870}
871
Vivien Didelote5887a22017-03-30 17:37:11 -0400872static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700873{
Vivien Didelote5887a22017-03-30 17:37:11 -0400874 struct dsa_switch *ds = NULL;
875 struct net_device *br;
876 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500877 int i;
878
Vivien Didelote5887a22017-03-30 17:37:11 -0400879 if (dev < DSA_MAX_SWITCHES)
880 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500881
Vivien Didelote5887a22017-03-30 17:37:11 -0400882 /* Prevent frames from unknown switch or port */
883 if (!ds || port >= ds->num_ports)
884 return 0;
885
886 /* Frames from DSA links and CPU ports can egress any local port */
887 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
888 return mv88e6xxx_port_mask(chip);
889
890 br = ds->ports[port].bridge_dev;
891 pvlan = 0;
892
893 /* Frames from user ports can egress any local DSA links and CPU ports,
894 * as well as any local member of their bridge group.
895 */
896 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
897 if (dsa_is_cpu_port(chip->ds, i) ||
898 dsa_is_dsa_port(chip->ds, i) ||
899 (br && chip->ds->ports[i].bridge_dev == br))
900 pvlan |= BIT(i);
901
902 return pvlan;
903}
904
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400905static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400906{
907 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500908
909 /* prevent frames from going back out of the port they came in on */
910 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700911
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100912 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700913}
914
Vivien Didelotf81ec902016-05-09 13:22:58 -0400915static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
916 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700917{
Vivien Didelot04bed142016-08-31 18:06:13 -0400918 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700919 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -0400920 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700921
922 switch (state) {
923 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +0200924 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700925 break;
926 case BR_STATE_BLOCKING:
927 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +0200928 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700929 break;
930 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +0200931 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700932 break;
933 case BR_STATE_FORWARDING:
934 default:
Andrew Lunncca8b132015-04-02 04:06:39 +0200935 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700936 break;
937 }
938
Vivien Didelotfad09c72016-06-21 12:28:20 -0400939 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +0100940 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400941 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400942
943 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +0100944 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700945}
946
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500947static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
948{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500949 int err;
950
Vivien Didelotdaefc942017-03-11 16:12:54 -0500951 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
952 if (err)
953 return err;
954
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500955 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
956 if (err)
957 return err;
958
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500959 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
960}
961
Vivien Didelot17a15942017-03-30 17:37:09 -0400962static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
963{
964 u16 pvlan = 0;
965
966 if (!mv88e6xxx_has_pvt(chip))
967 return -EOPNOTSUPP;
968
969 /* Skip the local source device, which uses in-chip port VLAN */
970 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400971 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400972
973 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
974}
975
Vivien Didelot81228992017-03-30 17:37:08 -0400976static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
977{
Vivien Didelot17a15942017-03-30 17:37:09 -0400978 int dev, port;
979 int err;
980
Vivien Didelot81228992017-03-30 17:37:08 -0400981 if (!mv88e6xxx_has_pvt(chip))
982 return 0;
983
984 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
985 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
986 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400987 err = mv88e6xxx_g2_misc_4_bit_port(chip);
988 if (err)
989 return err;
990
991 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
992 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
993 err = mv88e6xxx_pvt_map(chip, dev, port);
994 if (err)
995 return err;
996 }
997 }
998
999 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001000}
1001
Vivien Didelot749efcb2016-09-22 16:49:24 -04001002static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1003{
1004 struct mv88e6xxx_chip *chip = ds->priv;
1005 int err;
1006
1007 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001008 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001009 mutex_unlock(&chip->reg_lock);
1010
1011 if (err)
1012 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1013}
1014
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001015static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1016{
1017 if (!chip->info->max_vid)
1018 return 0;
1019
1020 return mv88e6xxx_g1_vtu_flush(chip);
1021}
1022
Vivien Didelotf1394b782017-05-01 14:05:22 -04001023static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1024 struct mv88e6xxx_vtu_entry *entry)
1025{
1026 if (!chip->info->ops->vtu_getnext)
1027 return -EOPNOTSUPP;
1028
1029 return chip->info->ops->vtu_getnext(chip, entry);
1030}
1031
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001032static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1033 struct mv88e6xxx_vtu_entry *entry)
1034{
1035 if (!chip->info->ops->vtu_loadpurge)
1036 return -EOPNOTSUPP;
1037
1038 return chip->info->ops->vtu_loadpurge(chip, entry);
1039}
1040
Vivien Didelotf81ec902016-05-09 13:22:58 -04001041static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1042 struct switchdev_obj_port_vlan *vlan,
Vivien Didelot438ff532017-05-17 15:46:05 -04001043 switchdev_obj_dump_cb_t *cb)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001044{
Vivien Didelot04bed142016-08-31 18:06:13 -04001045 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001046 struct mv88e6xxx_vtu_entry next = {
1047 .vid = chip->info->max_vid,
1048 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001049 u16 pvid;
1050 int err;
1051
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001052 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001053 return -EOPNOTSUPP;
1054
Vivien Didelotfad09c72016-06-21 12:28:20 -04001055 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001056
Vivien Didelot77064f32016-11-04 03:23:30 +01001057 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001058 if (err)
1059 goto unlock;
1060
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001061 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001062 err = mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001063 if (err)
1064 break;
1065
1066 if (!next.valid)
1067 break;
1068
Vivien Didelotbd00e052017-05-01 14:05:11 -04001069 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001070 continue;
1071
1072 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001073 vlan->vid_begin = next.vid;
1074 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001075 vlan->flags = 0;
1076
Vivien Didelotbd00e052017-05-01 14:05:11 -04001077 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001078 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1079
1080 if (next.vid == pvid)
1081 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1082
1083 err = cb(&vlan->obj);
1084 if (err)
1085 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001086 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001087
1088unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001089 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001090
1091 return err;
1092}
1093
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001094static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001095{
1096 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001097 struct mv88e6xxx_vtu_entry vlan = {
1098 .vid = chip->info->max_vid,
1099 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001100 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001101
1102 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1103
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001104 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001105 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001106 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001107 if (err)
1108 return err;
1109
1110 set_bit(*fid, fid_bitmap);
1111 }
1112
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001113 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001114 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001115 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001116 if (err)
1117 return err;
1118
1119 if (!vlan.valid)
1120 break;
1121
1122 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001123 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001124
1125 /* The reset value 0x000 is used to indicate that multiple address
1126 * databases are not needed. Return the next positive available.
1127 */
1128 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001129 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001130 return -ENOSPC;
1131
1132 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001133 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001134}
1135
Vivien Didelot567aa592017-05-01 14:05:25 -04001136static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1137 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001138{
1139 int err;
1140
1141 if (!vid)
1142 return -EINVAL;
1143
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001144 entry->vid = vid - 1;
1145 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001146
Vivien Didelotf1394b782017-05-01 14:05:22 -04001147 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001148 if (err)
1149 return err;
1150
Vivien Didelot567aa592017-05-01 14:05:25 -04001151 if (entry->vid == vid && entry->valid)
1152 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001153
Vivien Didelot567aa592017-05-01 14:05:25 -04001154 if (new) {
1155 int i;
1156
1157 /* Initialize a fresh VLAN entry */
1158 memset(entry, 0, sizeof(*entry));
1159 entry->valid = true;
1160 entry->vid = vid;
1161
1162 /* Include only CPU and DSA ports */
1163 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1164 entry->member[i] = dsa_is_normal_port(chip->ds, i) ?
1165 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER :
1166 GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1167
1168 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001169 }
1170
Vivien Didelot567aa592017-05-01 14:05:25 -04001171 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1172 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001173}
1174
Vivien Didelotda9c3592016-02-12 12:09:40 -05001175static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1176 u16 vid_begin, u16 vid_end)
1177{
Vivien Didelot04bed142016-08-31 18:06:13 -04001178 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001179 struct mv88e6xxx_vtu_entry vlan = {
1180 .vid = vid_begin - 1,
1181 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001182 int i, err;
1183
1184 if (!vid_begin)
1185 return -EOPNOTSUPP;
1186
Vivien Didelotfad09c72016-06-21 12:28:20 -04001187 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001188
Vivien Didelotda9c3592016-02-12 12:09:40 -05001189 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001190 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001191 if (err)
1192 goto unlock;
1193
1194 if (!vlan.valid)
1195 break;
1196
1197 if (vlan.vid > vid_end)
1198 break;
1199
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001200 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001201 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1202 continue;
1203
Andrew Lunn66e28092016-12-11 21:07:19 +01001204 if (!ds->ports[port].netdev)
1205 continue;
1206
Vivien Didelotbd00e052017-05-01 14:05:11 -04001207 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001208 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1209 continue;
1210
Vivien Didelotfae8a252017-01-27 15:29:42 -05001211 if (ds->ports[i].bridge_dev ==
1212 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001213 break; /* same bridge, check next VLAN */
1214
Vivien Didelotfae8a252017-01-27 15:29:42 -05001215 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001216 continue;
1217
Andrew Lunnc8b09802016-06-04 21:16:57 +02001218 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001219 "hardware VLAN %d already used by %s\n",
1220 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001221 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001222 err = -EOPNOTSUPP;
1223 goto unlock;
1224 }
1225 } while (vlan.vid < vid_end);
1226
1227unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001228 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001229
1230 return err;
1231}
1232
Vivien Didelotf81ec902016-05-09 13:22:58 -04001233static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1234 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001235{
Vivien Didelot04bed142016-08-31 18:06:13 -04001236 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001237 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001238 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001239 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001240
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001241 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001242 return -EOPNOTSUPP;
1243
Vivien Didelotfad09c72016-06-21 12:28:20 -04001244 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001245 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001246 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001247
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001248 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001249}
1250
Vivien Didelot57d32312016-06-20 13:13:58 -04001251static int
1252mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1253 const struct switchdev_obj_port_vlan *vlan,
1254 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001255{
Vivien Didelot04bed142016-08-31 18:06:13 -04001256 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001257 int err;
1258
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001259 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001260 return -EOPNOTSUPP;
1261
Vivien Didelotda9c3592016-02-12 12:09:40 -05001262 /* If the requested port doesn't belong to the same bridge as the VLAN
1263 * members, do not support it (yet) and fallback to software VLAN.
1264 */
1265 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1266 vlan->vid_end);
1267 if (err)
1268 return err;
1269
Vivien Didelot76e398a2015-11-01 12:33:55 -05001270 /* We don't need any dynamic resource from the kernel (yet),
1271 * so skip the prepare phase.
1272 */
1273 return 0;
1274}
1275
Vivien Didelotfad09c72016-06-21 12:28:20 -04001276static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001277 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001278{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001279 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001280 int err;
1281
Vivien Didelot567aa592017-05-01 14:05:25 -04001282 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001283 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001284 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001285
Vivien Didelotbd00e052017-05-01 14:05:11 -04001286 vlan.member[port] = untagged ?
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001287 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1288 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1289
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001290 return mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001291}
1292
Vivien Didelotf81ec902016-05-09 13:22:58 -04001293static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1294 const struct switchdev_obj_port_vlan *vlan,
1295 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001296{
Vivien Didelot04bed142016-08-31 18:06:13 -04001297 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001298 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1299 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1300 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001301
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001302 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001303 return;
1304
Vivien Didelotfad09c72016-06-21 12:28:20 -04001305 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001306
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001307 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001308 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001309 netdev_err(ds->ports[port].netdev,
1310 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001311 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001312
Vivien Didelot77064f32016-11-04 03:23:30 +01001313 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001314 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001315 vlan->vid_end);
1316
Vivien Didelotfad09c72016-06-21 12:28:20 -04001317 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001318}
1319
Vivien Didelotfad09c72016-06-21 12:28:20 -04001320static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001321 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001322{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001323 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001324 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001325 int i, err;
1326
Vivien Didelot567aa592017-05-01 14:05:25 -04001327 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001328 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001329 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001330
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001331 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001332 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001333 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001334
Vivien Didelotbd00e052017-05-01 14:05:11 -04001335 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001336
1337 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001338 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001339 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001340 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001341 continue;
1342
Vivien Didelotbd00e052017-05-01 14:05:11 -04001343 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001344 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001345 break;
1346 }
1347 }
1348
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001349 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001350 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001351 return err;
1352
Vivien Didelote606ca32017-03-11 16:12:55 -05001353 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001354}
1355
Vivien Didelotf81ec902016-05-09 13:22:58 -04001356static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1357 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001358{
Vivien Didelot04bed142016-08-31 18:06:13 -04001359 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001360 u16 pvid, vid;
1361 int err = 0;
1362
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001363 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001364 return -EOPNOTSUPP;
1365
Vivien Didelotfad09c72016-06-21 12:28:20 -04001366 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001367
Vivien Didelot77064f32016-11-04 03:23:30 +01001368 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001369 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001370 goto unlock;
1371
Vivien Didelot76e398a2015-11-01 12:33:55 -05001372 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001373 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001374 if (err)
1375 goto unlock;
1376
1377 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001378 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001379 if (err)
1380 goto unlock;
1381 }
1382 }
1383
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001384unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001385 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001386
1387 return err;
1388}
1389
Vivien Didelot83dabd12016-08-31 11:50:04 -04001390static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1391 const unsigned char *addr, u16 vid,
1392 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001393{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001394 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001395 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001396 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001397
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001398 /* Null VLAN ID corresponds to the port private database */
1399 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001400 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001401 else
Vivien Didelot567aa592017-05-01 14:05:25 -04001402 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001403 if (err)
1404 return err;
1405
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001406 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1407 ether_addr_copy(entry.mac, addr);
1408 eth_addr_dec(entry.mac);
1409
1410 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001411 if (err)
1412 return err;
1413
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001414 /* Initialize a fresh ATU entry if it isn't found */
1415 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1416 !ether_addr_equal(entry.mac, addr)) {
1417 memset(&entry, 0, sizeof(entry));
1418 ether_addr_copy(entry.mac, addr);
1419 }
1420
Vivien Didelot88472932016-09-19 19:56:11 -04001421 /* Purge the ATU entry only if no port is using it anymore */
1422 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001423 entry.portvec &= ~BIT(port);
1424 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001425 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1426 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001427 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001428 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001429 }
1430
Vivien Didelot9c13c022017-03-11 16:12:52 -05001431 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001432}
1433
Vivien Didelotf81ec902016-05-09 13:22:58 -04001434static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1435 const struct switchdev_obj_port_fdb *fdb,
1436 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001437{
1438 /* We don't need any dynamic resource from the kernel (yet),
1439 * so skip the prepare phase.
1440 */
1441 return 0;
1442}
1443
Vivien Didelotf81ec902016-05-09 13:22:58 -04001444static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1445 const struct switchdev_obj_port_fdb *fdb,
1446 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001447{
Vivien Didelot04bed142016-08-31 18:06:13 -04001448 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001449
Vivien Didelotfad09c72016-06-21 12:28:20 -04001450 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001451 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1452 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1453 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001454 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001455}
1456
Vivien Didelotf81ec902016-05-09 13:22:58 -04001457static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1458 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001459{
Vivien Didelot04bed142016-08-31 18:06:13 -04001460 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001461 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001462
Vivien Didelotfad09c72016-06-21 12:28:20 -04001463 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001464 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1465 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001466 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001467
Vivien Didelot83dabd12016-08-31 11:50:04 -04001468 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001469}
1470
Vivien Didelot83dabd12016-08-31 11:50:04 -04001471static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1472 u16 fid, u16 vid, int port,
1473 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001474 switchdev_obj_dump_cb_t *cb)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001475{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001476 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001477 int err;
1478
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001479 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1480 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001481
1482 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001483 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001484 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001485 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001486
1487 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
1488 break;
1489
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001490 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001491 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001492
Vivien Didelot83dabd12016-08-31 11:50:04 -04001493 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1494 struct switchdev_obj_port_fdb *fdb;
1495
1496 if (!is_unicast_ether_addr(addr.mac))
1497 continue;
1498
1499 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001500 fdb->vid = vid;
1501 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001502 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
1503 fdb->ndm_state = NUD_NOARP;
1504 else
1505 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04001506 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
1507 struct switchdev_obj_port_mdb *mdb;
1508
1509 if (!is_multicast_ether_addr(addr.mac))
1510 continue;
1511
1512 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
1513 mdb->vid = vid;
1514 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001515 } else {
1516 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001517 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04001518
1519 err = cb(obj);
1520 if (err)
1521 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001522 } while (!is_broadcast_ether_addr(addr.mac));
1523
1524 return err;
1525}
1526
Vivien Didelot83dabd12016-08-31 11:50:04 -04001527static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1528 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001529 switchdev_obj_dump_cb_t *cb)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001530{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001531 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001532 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001533 };
1534 u16 fid;
1535 int err;
1536
1537 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001538 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001539 if (err)
1540 return err;
1541
1542 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1543 if (err)
1544 return err;
1545
1546 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001547 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001548 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001549 if (err)
1550 return err;
1551
1552 if (!vlan.valid)
1553 break;
1554
1555 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1556 obj, cb);
1557 if (err)
1558 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001559 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001560
1561 return err;
1562}
1563
Vivien Didelotf81ec902016-05-09 13:22:58 -04001564static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1565 struct switchdev_obj_port_fdb *fdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04001566 switchdev_obj_dump_cb_t *cb)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001567{
Vivien Didelot04bed142016-08-31 18:06:13 -04001568 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001569 int err;
1570
Vivien Didelotfad09c72016-06-21 12:28:20 -04001571 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001572 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001573 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001574
1575 return err;
1576}
1577
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001578static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1579 struct net_device *br)
1580{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001581 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001582 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001583 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001584 int err;
1585
1586 /* Remap the Port VLAN of each local bridge group member */
1587 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1588 if (chip->ds->ports[port].bridge_dev == br) {
1589 err = mv88e6xxx_port_vlan_map(chip, port);
1590 if (err)
1591 return err;
1592 }
1593 }
1594
Vivien Didelote96a6e02017-03-30 17:37:13 -04001595 if (!mv88e6xxx_has_pvt(chip))
1596 return 0;
1597
1598 /* Remap the Port VLAN of each cross-chip bridge group member */
1599 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1600 ds = chip->ds->dst->ds[dev];
1601 if (!ds)
1602 break;
1603
1604 for (port = 0; port < ds->num_ports; ++port) {
1605 if (ds->ports[port].bridge_dev == br) {
1606 err = mv88e6xxx_pvt_map(chip, dev, port);
1607 if (err)
1608 return err;
1609 }
1610 }
1611 }
1612
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001613 return 0;
1614}
1615
Vivien Didelotf81ec902016-05-09 13:22:58 -04001616static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001617 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001618{
Vivien Didelot04bed142016-08-31 18:06:13 -04001619 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001620 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001621
Vivien Didelotfad09c72016-06-21 12:28:20 -04001622 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001623 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001624 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001625
Vivien Didelot466dfa02016-02-26 13:16:05 -05001626 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001627}
1628
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001629static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1630 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001631{
Vivien Didelot04bed142016-08-31 18:06:13 -04001632 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001633
Vivien Didelotfad09c72016-06-21 12:28:20 -04001634 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001635 if (mv88e6xxx_bridge_map(chip, br) ||
1636 mv88e6xxx_port_vlan_map(chip, port))
1637 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001638 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001639}
1640
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001641static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1642 int port, struct net_device *br)
1643{
1644 struct mv88e6xxx_chip *chip = ds->priv;
1645 int err;
1646
1647 if (!mv88e6xxx_has_pvt(chip))
1648 return 0;
1649
1650 mutex_lock(&chip->reg_lock);
1651 err = mv88e6xxx_pvt_map(chip, dev, port);
1652 mutex_unlock(&chip->reg_lock);
1653
1654 return err;
1655}
1656
1657static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1658 int port, struct net_device *br)
1659{
1660 struct mv88e6xxx_chip *chip = ds->priv;
1661
1662 if (!mv88e6xxx_has_pvt(chip))
1663 return;
1664
1665 mutex_lock(&chip->reg_lock);
1666 if (mv88e6xxx_pvt_map(chip, dev, port))
1667 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1668 mutex_unlock(&chip->reg_lock);
1669}
1670
Vivien Didelot17e708b2016-12-05 17:30:27 -05001671static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1672{
1673 if (chip->info->ops->reset)
1674 return chip->info->ops->reset(chip);
1675
1676 return 0;
1677}
1678
Vivien Didelot309eca62016-12-05 17:30:26 -05001679static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1680{
1681 struct gpio_desc *gpiod = chip->reset;
1682
1683 /* If there is a GPIO connected to the reset pin, toggle it */
1684 if (gpiod) {
1685 gpiod_set_value_cansleep(gpiod, 1);
1686 usleep_range(10000, 20000);
1687 gpiod_set_value_cansleep(gpiod, 0);
1688 usleep_range(10000, 20000);
1689 }
1690}
1691
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001692static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1693{
1694 int i, err;
1695
1696 /* Set all ports to the Disabled state */
1697 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1698 err = mv88e6xxx_port_set_state(chip, i,
1699 PORT_CONTROL_STATE_DISABLED);
1700 if (err)
1701 return err;
1702 }
1703
1704 /* Wait for transmit queues to drain,
1705 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1706 */
1707 usleep_range(2000, 4000);
1708
1709 return 0;
1710}
1711
Vivien Didelotfad09c72016-06-21 12:28:20 -04001712static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001713{
Vivien Didelota935c052016-09-29 12:21:53 -04001714 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001715
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001716 err = mv88e6xxx_disable_ports(chip);
1717 if (err)
1718 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001719
Vivien Didelot309eca62016-12-05 17:30:26 -05001720 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001721
Vivien Didelot17e708b2016-12-05 17:30:27 -05001722 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001723}
1724
Vivien Didelot43145572017-03-11 16:12:59 -05001725static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1726 enum mv88e6xxx_frame_mode frame, u16 egress,
1727 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001728{
1729 int err;
1730
Vivien Didelot43145572017-03-11 16:12:59 -05001731 if (!chip->info->ops->port_set_frame_mode)
1732 return -EOPNOTSUPP;
1733
1734 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001735 if (err)
1736 return err;
1737
Vivien Didelot43145572017-03-11 16:12:59 -05001738 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1739 if (err)
1740 return err;
1741
1742 if (chip->info->ops->port_set_ether_type)
1743 return chip->info->ops->port_set_ether_type(chip, port, etype);
1744
1745 return 0;
1746}
1747
1748static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1749{
1750 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1751 PORT_CONTROL_EGRESS_UNMODIFIED,
1752 PORT_ETH_TYPE_DEFAULT);
1753}
1754
1755static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1756{
1757 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1758 PORT_CONTROL_EGRESS_UNMODIFIED,
1759 PORT_ETH_TYPE_DEFAULT);
1760}
1761
1762static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1763{
1764 return mv88e6xxx_set_port_mode(chip, port,
1765 MV88E6XXX_FRAME_MODE_ETHERTYPE,
1766 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
1767}
1768
1769static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1770{
1771 if (dsa_is_dsa_port(chip->ds, port))
1772 return mv88e6xxx_set_port_mode_dsa(chip, port);
1773
1774 if (dsa_is_normal_port(chip->ds, port))
1775 return mv88e6xxx_set_port_mode_normal(chip, port);
1776
1777 /* Setup CPU port mode depending on its supported tag format */
1778 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1779 return mv88e6xxx_set_port_mode_dsa(chip, port);
1780
1781 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1782 return mv88e6xxx_set_port_mode_edsa(chip, port);
1783
1784 return -EINVAL;
1785}
1786
Vivien Didelotea698f42017-03-11 16:12:50 -05001787static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1788{
1789 bool message = dsa_is_dsa_port(chip->ds, port);
1790
1791 return mv88e6xxx_port_set_message_port(chip, port, message);
1792}
1793
Vivien Didelot601aeed2017-03-11 16:13:00 -05001794static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1795{
1796 bool flood = port == dsa_upstream_port(chip->ds);
1797
1798 /* Upstream ports flood frames with unknown unicast or multicast DA */
1799 if (chip->info->ops->port_set_egress_floods)
1800 return chip->info->ops->port_set_egress_floods(chip, port,
1801 flood, flood);
1802
1803 return 0;
1804}
1805
Andrew Lunn6d917822017-05-26 01:03:21 +02001806static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1807 bool on)
1808{
1809 if (chip->info->ops->serdes_power)
1810 return chip->info->ops->serdes_power(chip, port, on);
1811
1812 return 0;
1813}
1814
Vivien Didelotfad09c72016-06-21 12:28:20 -04001815static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001816{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001817 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001818 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001819 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001820
Vivien Didelotd78343d2016-11-04 03:23:36 +01001821 /* MAC Forcing register: don't force link, speed, duplex or flow control
1822 * state to any particular values on physical ports, but force the CPU
1823 * port and all DSA ports to their maximum bandwidth and full duplex.
1824 */
1825 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1826 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1827 SPEED_MAX, DUPLEX_FULL,
1828 PHY_INTERFACE_MODE_NA);
1829 else
1830 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1831 SPEED_UNFORCED, DUPLEX_UNFORCED,
1832 PHY_INTERFACE_MODE_NA);
1833 if (err)
1834 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001835
1836 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1837 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1838 * tunneling, determine priority by looking at 802.1p and IP
1839 * priority fields (IP prio has precedence), and set STP state
1840 * to Forwarding.
1841 *
1842 * If this is the CPU link, use DSA or EDSA tagging depending
1843 * on which tagging mode was configured.
1844 *
1845 * If this is a link to another switch, use DSA tagging mode.
1846 *
1847 * If this is the upstream port for this switch, enable
1848 * forwarding of unknown unicasts and multicasts.
1849 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01001850 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02001851 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
1852 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01001853 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
1854 if (err)
1855 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001856
Vivien Didelot601aeed2017-03-11 16:13:00 -05001857 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001858 if (err)
1859 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001860
Vivien Didelot601aeed2017-03-11 16:13:00 -05001861 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001862 if (err)
1863 return err;
1864
Andrew Lunn6d917822017-05-26 01:03:21 +02001865 /* If this port is connected to a SerDes, make sure the SerDes is
1866 * powered up.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001867 */
Andrew Lunn6d917822017-05-26 01:03:21 +02001868 err = mv88e6xxx_serdes_power(chip, port, true);
1869 if (err)
1870 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001871
Vivien Didelot8efdda42015-08-13 12:52:23 -04001872 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001873 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001874 * untagged frames on this port, do a destination address lookup on all
1875 * received packets as usual, disable ARP mirroring and don't send a
1876 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001877 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001878 err = mv88e6xxx_port_set_map_da(chip, port);
1879 if (err)
1880 return err;
1881
Andrew Lunn54d792f2015-05-06 01:09:47 +02001882 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001883 if (chip->info->ops->port_set_upstream_port) {
1884 err = chip->info->ops->port_set_upstream_port(
1885 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001886 if (err)
1887 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001888 }
1889
Andrew Lunna23b2962017-02-04 20:15:28 +01001890 err = mv88e6xxx_port_set_8021q_mode(chip, port,
1891 PORT_CONTROL_2_8021Q_DISABLED);
1892 if (err)
1893 return err;
1894
Andrew Lunn5f436662016-12-03 04:45:17 +01001895 if (chip->info->ops->port_jumbo_config) {
1896 err = chip->info->ops->port_jumbo_config(chip, port);
1897 if (err)
1898 return err;
1899 }
1900
Andrew Lunn54d792f2015-05-06 01:09:47 +02001901 /* Port Association Vector: when learning source addresses
1902 * of packets, add the address to the address database using
1903 * a port bitmap that has only the bit for this port set and
1904 * the other bits clear.
1905 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001906 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001907 /* Disable learning for CPU port */
1908 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001909 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001910
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001911 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
1912 if (err)
1913 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001914
1915 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001916 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
1917 if (err)
1918 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001919
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001920 if (chip->info->ops->port_pause_config) {
1921 err = chip->info->ops->port_pause_config(chip, port);
1922 if (err)
1923 return err;
1924 }
1925
Vivien Didelotc8c94892017-03-11 16:13:01 -05001926 if (chip->info->ops->port_disable_learn_limit) {
1927 err = chip->info->ops->port_disable_learn_limit(chip, port);
1928 if (err)
1929 return err;
1930 }
1931
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001932 if (chip->info->ops->port_disable_pri_override) {
1933 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001934 if (err)
1935 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001936 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001937
Andrew Lunnef0a7312016-12-03 04:35:16 +01001938 if (chip->info->ops->port_tag_remap) {
1939 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001940 if (err)
1941 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001942 }
1943
Andrew Lunnef70b112016-12-03 04:45:18 +01001944 if (chip->info->ops->port_egress_rate_limiting) {
1945 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001946 if (err)
1947 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001948 }
1949
Vivien Didelotea698f42017-03-11 16:12:50 -05001950 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001951 if (err)
1952 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001953
Vivien Didelot207afda2016-04-14 14:42:09 -04001954 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001955 * database, and allow bidirectional communication between the
1956 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001957 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001958 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001959 if (err)
1960 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001961
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001962 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001963 if (err)
1964 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001965
1966 /* Default VLAN ID and priority: don't set a default VLAN
1967 * ID, and set the default packet priority to zero.
1968 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001969 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001970}
1971
Wei Yongjunaa0938c2016-10-18 15:53:37 +00001972static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04001973{
1974 int err;
1975
Vivien Didelota935c052016-09-29 12:21:53 -04001976 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04001977 if (err)
1978 return err;
1979
Vivien Didelota935c052016-09-29 12:21:53 -04001980 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04001981 if (err)
1982 return err;
1983
Vivien Didelota935c052016-09-29 12:21:53 -04001984 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
1985 if (err)
1986 return err;
1987
1988 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04001989}
1990
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001991static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
1992 unsigned int ageing_time)
1993{
Vivien Didelot04bed142016-08-31 18:06:13 -04001994 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001995 int err;
1996
1997 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05001998 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001999 mutex_unlock(&chip->reg_lock);
2000
2001 return err;
2002}
2003
Vivien Didelot97299342016-07-18 20:45:30 -04002004static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002005{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002006 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002007 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002008 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002009
Vivien Didelot119477b2016-05-09 13:22:51 -04002010 /* Enable the PHY Polling Unit if present, don't discard any packets,
2011 * and mask all interrupt sources.
2012 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002013 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002014 if (err)
2015 return err;
2016
Andrew Lunn33641992016-12-03 04:35:17 +01002017 if (chip->info->ops->g1_set_cpu_port) {
2018 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2019 if (err)
2020 return err;
2021 }
2022
2023 if (chip->info->ops->g1_set_egress_port) {
2024 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2025 if (err)
2026 return err;
2027 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002028
Vivien Didelot50484ff2016-05-09 13:22:54 -04002029 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002030 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2031 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2032 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002033 if (err)
2034 return err;
2035
Vivien Didelot08a01262016-05-09 13:22:50 -04002036 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002037 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002038 if (err)
2039 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002040 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002041 if (err)
2042 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002043 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002044 if (err)
2045 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002046 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002047 if (err)
2048 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002049 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002050 if (err)
2051 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002052 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002053 if (err)
2054 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002055 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002056 if (err)
2057 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002058 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002059 if (err)
2060 return err;
2061
2062 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002063 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002064 if (err)
2065 return err;
2066
Andrew Lunnde2273872016-11-21 23:27:01 +01002067 /* Initialize the statistics unit */
2068 err = mv88e6xxx_stats_set_histogram(chip);
2069 if (err)
2070 return err;
2071
Vivien Didelot97299342016-07-18 20:45:30 -04002072 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002073 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2074 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002075 if (err)
2076 return err;
2077
2078 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002079 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002080 if (err)
2081 return err;
2082
2083 return 0;
2084}
2085
Vivien Didelotf81ec902016-05-09 13:22:58 -04002086static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002087{
Vivien Didelot04bed142016-08-31 18:06:13 -04002088 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002089 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002090 int i;
2091
Vivien Didelotfad09c72016-06-21 12:28:20 -04002092 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002093 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002094
Vivien Didelotfad09c72016-06-21 12:28:20 -04002095 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002096
Vivien Didelot97299342016-07-18 20:45:30 -04002097 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002098 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002099 err = mv88e6xxx_setup_port(chip, i);
2100 if (err)
2101 goto unlock;
2102 }
2103
2104 /* Setup Switch Global 1 Registers */
2105 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002106 if (err)
2107 goto unlock;
2108
Vivien Didelot97299342016-07-18 20:45:30 -04002109 /* Setup Switch Global 2 Registers */
2110 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2111 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002112 if (err)
2113 goto unlock;
2114 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002115
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002116 err = mv88e6xxx_vtu_setup(chip);
2117 if (err)
2118 goto unlock;
2119
Vivien Didelot81228992017-03-30 17:37:08 -04002120 err = mv88e6xxx_pvt_setup(chip);
2121 if (err)
2122 goto unlock;
2123
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002124 err = mv88e6xxx_atu_setup(chip);
2125 if (err)
2126 goto unlock;
2127
Andrew Lunn6e55f692016-12-03 04:45:16 +01002128 /* Some generations have the configuration of sending reserved
2129 * management frames to the CPU in global2, others in
2130 * global1. Hence it does not fit the two setup functions
2131 * above.
2132 */
2133 if (chip->info->ops->mgmt_rsvd2cpu) {
2134 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2135 if (err)
2136 goto unlock;
2137 }
2138
Vivien Didelot6b17e862015-08-13 12:52:18 -04002139unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002140 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002141
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002142 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002143}
2144
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002145static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2146{
Vivien Didelot04bed142016-08-31 18:06:13 -04002147 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002148 int err;
2149
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002150 if (!chip->info->ops->set_switch_mac)
2151 return -EOPNOTSUPP;
2152
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002153 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002154 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002155 mutex_unlock(&chip->reg_lock);
2156
2157 return err;
2158}
2159
Vivien Didelote57e5e72016-08-15 17:19:00 -04002160static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002161{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002162 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2163 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002164 u16 val;
2165 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002166
Andrew Lunnee26a222017-01-24 14:53:48 +01002167 if (!chip->info->ops->phy_read)
2168 return -EOPNOTSUPP;
2169
Vivien Didelotfad09c72016-06-21 12:28:20 -04002170 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002171 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002172 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002173
Andrew Lunnda9f3302017-02-01 03:40:05 +01002174 if (reg == MII_PHYSID2) {
2175 /* Some internal PHYS don't have a model number. Use
2176 * the mv88e6390 family model number instead.
2177 */
2178 if (!(val & 0x3f0))
2179 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2180 }
2181
Vivien Didelote57e5e72016-08-15 17:19:00 -04002182 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002183}
2184
Vivien Didelote57e5e72016-08-15 17:19:00 -04002185static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002186{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002187 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2188 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002189 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002190
Andrew Lunnee26a222017-01-24 14:53:48 +01002191 if (!chip->info->ops->phy_write)
2192 return -EOPNOTSUPP;
2193
Vivien Didelotfad09c72016-06-21 12:28:20 -04002194 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002195 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002196 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002197
2198 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002199}
2200
Vivien Didelotfad09c72016-06-21 12:28:20 -04002201static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002202 struct device_node *np,
2203 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002204{
2205 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002206 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002207 struct mii_bus *bus;
2208 int err;
2209
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002210 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002211 if (!bus)
2212 return -ENOMEM;
2213
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002214 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002215 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002216 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002217 INIT_LIST_HEAD(&mdio_bus->list);
2218 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002219
Andrew Lunnb516d452016-06-04 21:17:06 +02002220 if (np) {
2221 bus->name = np->full_name;
2222 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2223 } else {
2224 bus->name = "mv88e6xxx SMI";
2225 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2226 }
2227
2228 bus->read = mv88e6xxx_mdio_read;
2229 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002230 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002231
Andrew Lunna3c53be52017-01-24 14:53:50 +01002232 if (np)
2233 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002234 else
2235 err = mdiobus_register(bus);
2236 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002237 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002238 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002239 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002240
2241 if (external)
2242 list_add_tail(&mdio_bus->list, &chip->mdios);
2243 else
2244 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002245
2246 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002247}
2248
Andrew Lunna3c53be52017-01-24 14:53:50 +01002249static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2250 { .compatible = "marvell,mv88e6xxx-mdio-external",
2251 .data = (void *)true },
2252 { },
2253};
2254
2255static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2256 struct device_node *np)
2257{
2258 const struct of_device_id *match;
2259 struct device_node *child;
2260 int err;
2261
2262 /* Always register one mdio bus for the internal/default mdio
2263 * bus. This maybe represented in the device tree, but is
2264 * optional.
2265 */
2266 child = of_get_child_by_name(np, "mdio");
2267 err = mv88e6xxx_mdio_register(chip, child, false);
2268 if (err)
2269 return err;
2270
2271 /* Walk the device tree, and see if there are any other nodes
2272 * which say they are compatible with the external mdio
2273 * bus.
2274 */
2275 for_each_available_child_of_node(np, child) {
2276 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2277 if (match) {
2278 err = mv88e6xxx_mdio_register(chip, child, true);
2279 if (err)
2280 return err;
2281 }
2282 }
2283
2284 return 0;
2285}
2286
2287static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002288
2289{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002290 struct mv88e6xxx_mdio_bus *mdio_bus;
2291 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002292
Andrew Lunna3c53be52017-01-24 14:53:50 +01002293 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2294 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002295
Andrew Lunna3c53be52017-01-24 14:53:50 +01002296 mdiobus_unregister(bus);
2297 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002298}
2299
Vivien Didelot855b1932016-07-20 18:18:35 -04002300static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2301{
Vivien Didelot04bed142016-08-31 18:06:13 -04002302 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002303
2304 return chip->eeprom_len;
2305}
2306
Vivien Didelot855b1932016-07-20 18:18:35 -04002307static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2308 struct ethtool_eeprom *eeprom, u8 *data)
2309{
Vivien Didelot04bed142016-08-31 18:06:13 -04002310 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002311 int err;
2312
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002313 if (!chip->info->ops->get_eeprom)
2314 return -EOPNOTSUPP;
2315
Vivien Didelot855b1932016-07-20 18:18:35 -04002316 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002317 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002318 mutex_unlock(&chip->reg_lock);
2319
2320 if (err)
2321 return err;
2322
2323 eeprom->magic = 0xc3ec4951;
2324
2325 return 0;
2326}
2327
Vivien Didelot855b1932016-07-20 18:18:35 -04002328static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2329 struct ethtool_eeprom *eeprom, u8 *data)
2330{
Vivien Didelot04bed142016-08-31 18:06:13 -04002331 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002332 int err;
2333
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002334 if (!chip->info->ops->set_eeprom)
2335 return -EOPNOTSUPP;
2336
Vivien Didelot855b1932016-07-20 18:18:35 -04002337 if (eeprom->magic != 0xc3ec4951)
2338 return -EINVAL;
2339
2340 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002341 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002342 mutex_unlock(&chip->reg_lock);
2343
2344 return err;
2345}
2346
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002347static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002348 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002349 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002350 .phy_read = mv88e6xxx_phy_ppu_read,
2351 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002352 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002353 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002354 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002355 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002356 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002357 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002358 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002359 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002360 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002361 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002362 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002363 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002364 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2365 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002366 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002367 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2368 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002369 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002370 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002371 .ppu_enable = mv88e6185_g1_ppu_enable,
2372 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002373 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002374 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002375 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002376};
2377
2378static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002379 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002380 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002381 .phy_read = mv88e6xxx_phy_ppu_read,
2382 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002383 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002384 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002385 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002386 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002387 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002388 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002389 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002390 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2391 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002392 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002393 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002394 .ppu_enable = mv88e6185_g1_ppu_enable,
2395 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002396 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002397 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002398 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002399};
2400
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002401static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002402 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002403 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2404 .phy_read = mv88e6xxx_g2_smi_phy_read,
2405 .phy_write = mv88e6xxx_g2_smi_phy_write,
2406 .port_set_link = mv88e6xxx_port_set_link,
2407 .port_set_duplex = mv88e6xxx_port_set_duplex,
2408 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002409 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002410 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002411 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002412 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002413 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002414 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002415 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002416 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002417 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002418 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2419 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2420 .stats_get_strings = mv88e6095_stats_get_strings,
2421 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002422 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2423 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002424 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002425 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002426 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002427 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002428 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002429};
2430
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002431static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002432 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002433 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002434 .phy_read = mv88e6165_phy_read,
2435 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002436 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002437 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002438 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002439 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002440 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002441 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002442 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002443 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002444 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2445 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002446 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002447 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2448 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002449 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002450 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002451 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002452 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002453 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002454};
2455
2456static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002457 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002458 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002459 .phy_read = mv88e6xxx_phy_ppu_read,
2460 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002461 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002462 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002463 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002464 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002465 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002466 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002467 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002468 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01002469 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002470 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002471 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002472 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002473 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2474 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002475 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002476 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2477 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002478 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002479 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002480 .ppu_enable = mv88e6185_g1_ppu_enable,
2481 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002482 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002483 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002484 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002485};
2486
Vivien Didelot990e27b2017-03-28 13:50:32 -04002487static const struct mv88e6xxx_ops mv88e6141_ops = {
2488 /* MV88E6XXX_FAMILY_6341 */
2489 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2490 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2491 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2492 .phy_read = mv88e6xxx_g2_smi_phy_read,
2493 .phy_write = mv88e6xxx_g2_smi_phy_write,
2494 .port_set_link = mv88e6xxx_port_set_link,
2495 .port_set_duplex = mv88e6xxx_port_set_duplex,
2496 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2497 .port_set_speed = mv88e6390_port_set_speed,
2498 .port_tag_remap = mv88e6095_port_tag_remap,
2499 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2500 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2501 .port_set_ether_type = mv88e6351_port_set_ether_type,
2502 .port_jumbo_config = mv88e6165_port_jumbo_config,
2503 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2504 .port_pause_config = mv88e6097_port_pause_config,
2505 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2506 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2507 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2508 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2509 .stats_get_strings = mv88e6320_stats_get_strings,
2510 .stats_get_stats = mv88e6390_stats_get_stats,
2511 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2512 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
2513 .watchdog_ops = &mv88e6390_watchdog_ops,
2514 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2515 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002516 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002517 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002518};
2519
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002520static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002521 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002522 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002523 .phy_read = mv88e6165_phy_read,
2524 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002525 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002526 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002527 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002528 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002529 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002530 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002531 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002532 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002533 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002534 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002535 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002536 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002537 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002538 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2539 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002540 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002541 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2542 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002543 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002544 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002545 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002546 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002547 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002548};
2549
2550static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002551 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002552 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002553 .phy_read = mv88e6165_phy_read,
2554 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002555 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002556 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002557 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002558 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002559 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002560 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002561 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2562 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002563 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002564 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2565 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002566 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002567 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002568 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002569 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002570 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002571};
2572
2573static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002574 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002575 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002576 .phy_read = mv88e6xxx_g2_smi_phy_read,
2577 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002578 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002579 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002580 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002581 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002582 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002583 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002584 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002585 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002586 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002587 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002588 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002589 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002590 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002591 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002592 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2593 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002594 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002595 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2596 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002597 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002598 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002599 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002600 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002601 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002602};
2603
2604static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002605 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002606 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2607 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002608 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002609 .phy_read = mv88e6xxx_g2_smi_phy_read,
2610 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002611 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002612 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002613 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002614 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002615 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002616 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002617 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002618 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002619 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002620 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002621 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002622 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002623 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002624 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002625 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2626 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002627 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002628 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2629 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002630 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002631 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002632 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002633 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002634 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002635 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002636};
2637
2638static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002639 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002640 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002641 .phy_read = mv88e6xxx_g2_smi_phy_read,
2642 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002643 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002644 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002645 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002646 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002647 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002648 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002649 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002650 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002651 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002652 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002653 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002654 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002655 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002656 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002657 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2658 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002659 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002660 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2661 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002662 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002663 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002664 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002665 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002666 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002667};
2668
2669static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002670 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002671 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2672 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002673 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002674 .phy_read = mv88e6xxx_g2_smi_phy_read,
2675 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002676 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002677 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002678 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002679 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002680 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002681 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002682 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002683 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002684 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002685 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002686 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002687 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002688 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002689 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002690 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2691 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002692 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002693 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2694 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002695 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002696 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002697 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002698 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002699 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002700 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002701};
2702
2703static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002704 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002705 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002706 .phy_read = mv88e6xxx_phy_ppu_read,
2707 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002708 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002709 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002710 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002711 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002712 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002713 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002714 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002715 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002716 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2717 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002718 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002719 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2720 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002721 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002722 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002723 .ppu_enable = mv88e6185_g1_ppu_enable,
2724 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002725 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002726 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002727 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002728};
2729
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002730static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002731 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002732 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2733 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002734 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2735 .phy_read = mv88e6xxx_g2_smi_phy_read,
2736 .phy_write = mv88e6xxx_g2_smi_phy_write,
2737 .port_set_link = mv88e6xxx_port_set_link,
2738 .port_set_duplex = mv88e6xxx_port_set_duplex,
2739 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2740 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002741 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002742 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002743 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002744 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002745 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002746 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002747 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002748 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002749 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002750 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2751 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002752 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002753 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2754 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002755 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002756 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002757 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002758 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2759 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002760 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002761};
2762
2763static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002764 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002765 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2766 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002767 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2768 .phy_read = mv88e6xxx_g2_smi_phy_read,
2769 .phy_write = mv88e6xxx_g2_smi_phy_write,
2770 .port_set_link = mv88e6xxx_port_set_link,
2771 .port_set_duplex = mv88e6xxx_port_set_duplex,
2772 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2773 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002774 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002775 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002776 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002777 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002778 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002779 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002780 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002781 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002782 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002783 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2784 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002785 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002786 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2787 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002788 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002789 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002790 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002791 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2792 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002793 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002794};
2795
2796static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002797 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002798 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2799 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002800 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2801 .phy_read = mv88e6xxx_g2_smi_phy_read,
2802 .phy_write = mv88e6xxx_g2_smi_phy_write,
2803 .port_set_link = mv88e6xxx_port_set_link,
2804 .port_set_duplex = mv88e6xxx_port_set_duplex,
2805 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2806 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002807 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002808 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002809 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002810 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002811 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002812 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002813 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002814 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002815 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002816 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2817 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002818 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002819 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2820 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002821 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002822 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002823 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002824 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2825 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002826 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002827};
2828
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002829static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002830 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002831 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2832 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002833 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002834 .phy_read = mv88e6xxx_g2_smi_phy_read,
2835 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002836 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002837 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002838 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002839 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002840 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002841 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002842 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002843 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002844 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002845 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002846 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002847 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002848 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002849 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002850 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2851 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002852 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002853 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2854 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002855 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002856 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002857 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002858 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002859 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002860 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002861};
2862
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002863static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002864 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002865 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2866 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002867 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2868 .phy_read = mv88e6xxx_g2_smi_phy_read,
2869 .phy_write = mv88e6xxx_g2_smi_phy_write,
2870 .port_set_link = mv88e6xxx_port_set_link,
2871 .port_set_duplex = mv88e6xxx_port_set_duplex,
2872 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2873 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002874 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002875 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002876 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002877 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002878 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002879 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002880 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002881 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002882 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002883 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002884 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2885 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002886 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002887 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2888 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002889 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002890 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002891 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002892 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2893 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002894 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002895};
2896
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002897static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002898 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002899 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2900 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002901 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002902 .phy_read = mv88e6xxx_g2_smi_phy_read,
2903 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002904 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002905 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002906 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002907 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002908 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002909 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002910 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002911 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002912 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002913 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002914 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002915 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002916 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002917 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2918 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002919 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002920 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2921 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002922 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002923 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002924 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002925 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002926};
2927
2928static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002929 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002930 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2931 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002932 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002933 .phy_read = mv88e6xxx_g2_smi_phy_read,
2934 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002935 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002936 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002937 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002938 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002939 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002940 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002941 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002942 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002943 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002944 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002945 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002946 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002947 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002948 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2949 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002950 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002951 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2952 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002953 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002954 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002955 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002956};
2957
Vivien Didelot16e329a2017-03-28 13:50:33 -04002958static const struct mv88e6xxx_ops mv88e6341_ops = {
2959 /* MV88E6XXX_FAMILY_6341 */
2960 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2961 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2962 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2963 .phy_read = mv88e6xxx_g2_smi_phy_read,
2964 .phy_write = mv88e6xxx_g2_smi_phy_write,
2965 .port_set_link = mv88e6xxx_port_set_link,
2966 .port_set_duplex = mv88e6xxx_port_set_duplex,
2967 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2968 .port_set_speed = mv88e6390_port_set_speed,
2969 .port_tag_remap = mv88e6095_port_tag_remap,
2970 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2971 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2972 .port_set_ether_type = mv88e6351_port_set_ether_type,
2973 .port_jumbo_config = mv88e6165_port_jumbo_config,
2974 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2975 .port_pause_config = mv88e6097_port_pause_config,
2976 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2977 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2978 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2979 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2980 .stats_get_strings = mv88e6320_stats_get_strings,
2981 .stats_get_stats = mv88e6390_stats_get_stats,
2982 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2983 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
2984 .watchdog_ops = &mv88e6390_watchdog_ops,
2985 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2986 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002987 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002988 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002989};
2990
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002991static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002992 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002993 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002994 .phy_read = mv88e6xxx_g2_smi_phy_read,
2995 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002996 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002997 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002998 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002999 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003000 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003001 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003002 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003003 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003004 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003005 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003006 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003007 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003008 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003009 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003010 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3011 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003012 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003013 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3014 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003015 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003016 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003017 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003018 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003019 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003020};
3021
3022static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003023 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003024 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003025 .phy_read = mv88e6xxx_g2_smi_phy_read,
3026 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003027 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003028 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003029 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003030 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003031 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003032 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003033 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003034 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003035 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003036 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003037 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003038 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003039 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003040 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003041 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3042 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003043 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003044 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3045 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003046 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003047 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003048 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003049 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003050 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003051};
3052
3053static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003054 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003055 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3056 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003057 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003058 .phy_read = mv88e6xxx_g2_smi_phy_read,
3059 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003060 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003061 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003062 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003063 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003064 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003065 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003066 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003067 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003068 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003069 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003070 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003071 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003072 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003073 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003074 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3075 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003076 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003077 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3078 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003079 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003080 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003081 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003082 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003083 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003084 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003085};
3086
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003087static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003088 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003089 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3090 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003091 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3092 .phy_read = mv88e6xxx_g2_smi_phy_read,
3093 .phy_write = mv88e6xxx_g2_smi_phy_write,
3094 .port_set_link = mv88e6xxx_port_set_link,
3095 .port_set_duplex = mv88e6xxx_port_set_duplex,
3096 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3097 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003098 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003099 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003100 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003101 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003102 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003103 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003104 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003105 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003106 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003107 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003108 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003109 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003110 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3111 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003112 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003113 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3114 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003115 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003116 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003117 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003118 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3119 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003120 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003121};
3122
3123static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003124 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003125 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3126 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003127 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3128 .phy_read = mv88e6xxx_g2_smi_phy_read,
3129 .phy_write = mv88e6xxx_g2_smi_phy_write,
3130 .port_set_link = mv88e6xxx_port_set_link,
3131 .port_set_duplex = mv88e6xxx_port_set_duplex,
3132 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3133 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003134 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003135 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003136 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003137 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003138 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003139 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003140 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003141 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003142 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003143 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003144 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003145 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3146 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003147 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003148 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3149 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003150 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003151 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003152 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003153 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3154 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003155 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003156};
3157
Vivien Didelotf81ec902016-05-09 13:22:58 -04003158static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3159 [MV88E6085] = {
3160 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3161 .family = MV88E6XXX_FAMILY_6097,
3162 .name = "Marvell 88E6085",
3163 .num_databases = 4096,
3164 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003165 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003166 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003167 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003168 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003169 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003170 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003171 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003172 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003173 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003174 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003175 },
3176
3177 [MV88E6095] = {
3178 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3179 .family = MV88E6XXX_FAMILY_6095,
3180 .name = "Marvell 88E6095/88E6095F",
3181 .num_databases = 256,
3182 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003183 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003184 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003185 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003186 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003187 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003188 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003189 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003190 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003191 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003192 },
3193
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003194 [MV88E6097] = {
3195 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3196 .family = MV88E6XXX_FAMILY_6097,
3197 .name = "Marvell 88E6097/88E6097F",
3198 .num_databases = 4096,
3199 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003200 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003201 .port_base_addr = 0x10,
3202 .global1_addr = 0x1b,
3203 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003204 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003205 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003206 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003207 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003208 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3209 .ops = &mv88e6097_ops,
3210 },
3211
Vivien Didelotf81ec902016-05-09 13:22:58 -04003212 [MV88E6123] = {
3213 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3214 .family = MV88E6XXX_FAMILY_6165,
3215 .name = "Marvell 88E6123",
3216 .num_databases = 4096,
3217 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003218 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003219 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003220 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003221 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003222 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003223 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003224 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003225 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003226 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003227 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003228 },
3229
3230 [MV88E6131] = {
3231 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3232 .family = MV88E6XXX_FAMILY_6185,
3233 .name = "Marvell 88E6131",
3234 .num_databases = 256,
3235 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003236 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003237 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003238 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003239 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003240 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003241 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003242 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003243 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003244 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003245 },
3246
Vivien Didelot990e27b2017-03-28 13:50:32 -04003247 [MV88E6141] = {
3248 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3249 .family = MV88E6XXX_FAMILY_6341,
3250 .name = "Marvell 88E6341",
3251 .num_databases = 4096,
3252 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003253 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003254 .port_base_addr = 0x10,
3255 .global1_addr = 0x1b,
3256 .age_time_coeff = 3750,
3257 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003258 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003259 .tag_protocol = DSA_TAG_PROTO_EDSA,
3260 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3261 .ops = &mv88e6141_ops,
3262 },
3263
Vivien Didelotf81ec902016-05-09 13:22:58 -04003264 [MV88E6161] = {
3265 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3266 .family = MV88E6XXX_FAMILY_6165,
3267 .name = "Marvell 88E6161",
3268 .num_databases = 4096,
3269 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003270 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003271 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003272 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003273 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003274 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003275 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003276 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003277 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003278 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003279 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003280 },
3281
3282 [MV88E6165] = {
3283 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3284 .family = MV88E6XXX_FAMILY_6165,
3285 .name = "Marvell 88E6165",
3286 .num_databases = 4096,
3287 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003288 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003289 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003290 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003291 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003292 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003293 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003294 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003295 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003296 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003297 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003298 },
3299
3300 [MV88E6171] = {
3301 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3302 .family = MV88E6XXX_FAMILY_6351,
3303 .name = "Marvell 88E6171",
3304 .num_databases = 4096,
3305 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003306 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003307 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003308 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003309 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003310 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003311 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003312 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003313 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003314 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003315 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003316 },
3317
3318 [MV88E6172] = {
3319 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3320 .family = MV88E6XXX_FAMILY_6352,
3321 .name = "Marvell 88E6172",
3322 .num_databases = 4096,
3323 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003324 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003325 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003326 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003327 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003328 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003329 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003330 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003331 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003332 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003333 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003334 },
3335
3336 [MV88E6175] = {
3337 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3338 .family = MV88E6XXX_FAMILY_6351,
3339 .name = "Marvell 88E6175",
3340 .num_databases = 4096,
3341 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003342 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003343 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003344 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003345 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003346 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003347 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003348 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003349 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003350 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003351 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003352 },
3353
3354 [MV88E6176] = {
3355 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3356 .family = MV88E6XXX_FAMILY_6352,
3357 .name = "Marvell 88E6176",
3358 .num_databases = 4096,
3359 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003360 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003361 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003362 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003363 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003364 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003365 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003366 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003367 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003368 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003369 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003370 },
3371
3372 [MV88E6185] = {
3373 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3374 .family = MV88E6XXX_FAMILY_6185,
3375 .name = "Marvell 88E6185",
3376 .num_databases = 256,
3377 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003378 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003379 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003380 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003381 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003382 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003383 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003384 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003385 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003386 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003387 },
3388
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003389 [MV88E6190] = {
3390 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3391 .family = MV88E6XXX_FAMILY_6390,
3392 .name = "Marvell 88E6190",
3393 .num_databases = 4096,
3394 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003395 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003396 .port_base_addr = 0x0,
3397 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003398 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003399 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003400 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003401 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003402 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003403 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3404 .ops = &mv88e6190_ops,
3405 },
3406
3407 [MV88E6190X] = {
3408 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3409 .family = MV88E6XXX_FAMILY_6390,
3410 .name = "Marvell 88E6190X",
3411 .num_databases = 4096,
3412 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003413 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003414 .port_base_addr = 0x0,
3415 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003416 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003417 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003418 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003419 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003420 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003421 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3422 .ops = &mv88e6190x_ops,
3423 },
3424
3425 [MV88E6191] = {
3426 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3427 .family = MV88E6XXX_FAMILY_6390,
3428 .name = "Marvell 88E6191",
3429 .num_databases = 4096,
3430 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003431 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003432 .port_base_addr = 0x0,
3433 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003434 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003435 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003436 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003437 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003438 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003439 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003440 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003441 },
3442
Vivien Didelotf81ec902016-05-09 13:22:58 -04003443 [MV88E6240] = {
3444 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3445 .family = MV88E6XXX_FAMILY_6352,
3446 .name = "Marvell 88E6240",
3447 .num_databases = 4096,
3448 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003449 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003450 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003451 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003452 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003453 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003454 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003455 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003456 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003457 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003458 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003459 },
3460
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003461 [MV88E6290] = {
3462 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3463 .family = MV88E6XXX_FAMILY_6390,
3464 .name = "Marvell 88E6290",
3465 .num_databases = 4096,
3466 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003467 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003468 .port_base_addr = 0x0,
3469 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003470 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003471 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003472 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003473 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003474 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003475 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3476 .ops = &mv88e6290_ops,
3477 },
3478
Vivien Didelotf81ec902016-05-09 13:22:58 -04003479 [MV88E6320] = {
3480 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3481 .family = MV88E6XXX_FAMILY_6320,
3482 .name = "Marvell 88E6320",
3483 .num_databases = 4096,
3484 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003485 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003486 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003487 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003488 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003489 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003490 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003491 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003492 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003493 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003494 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003495 },
3496
3497 [MV88E6321] = {
3498 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3499 .family = MV88E6XXX_FAMILY_6320,
3500 .name = "Marvell 88E6321",
3501 .num_databases = 4096,
3502 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003503 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003504 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003505 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003506 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003507 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003508 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003509 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003510 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003511 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003512 },
3513
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003514 [MV88E6341] = {
3515 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
3516 .family = MV88E6XXX_FAMILY_6341,
3517 .name = "Marvell 88E6341",
3518 .num_databases = 4096,
3519 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003520 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003521 .port_base_addr = 0x10,
3522 .global1_addr = 0x1b,
3523 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003524 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003525 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003526 .tag_protocol = DSA_TAG_PROTO_EDSA,
3527 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3528 .ops = &mv88e6341_ops,
3529 },
3530
Vivien Didelotf81ec902016-05-09 13:22:58 -04003531 [MV88E6350] = {
3532 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3533 .family = MV88E6XXX_FAMILY_6351,
3534 .name = "Marvell 88E6350",
3535 .num_databases = 4096,
3536 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003537 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003538 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003539 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003540 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003541 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003542 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003543 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003544 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003545 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003546 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003547 },
3548
3549 [MV88E6351] = {
3550 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3551 .family = MV88E6XXX_FAMILY_6351,
3552 .name = "Marvell 88E6351",
3553 .num_databases = 4096,
3554 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003555 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003556 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003557 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003558 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003559 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003560 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003561 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003562 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003563 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003564 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003565 },
3566
3567 [MV88E6352] = {
3568 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3569 .family = MV88E6XXX_FAMILY_6352,
3570 .name = "Marvell 88E6352",
3571 .num_databases = 4096,
3572 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003573 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003574 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003575 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003576 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003577 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003578 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003579 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003580 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003581 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003582 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003583 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003584 [MV88E6390] = {
3585 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
3586 .family = MV88E6XXX_FAMILY_6390,
3587 .name = "Marvell 88E6390",
3588 .num_databases = 4096,
3589 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003590 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003591 .port_base_addr = 0x0,
3592 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003593 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003594 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003595 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003596 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003597 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003598 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3599 .ops = &mv88e6390_ops,
3600 },
3601 [MV88E6390X] = {
3602 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
3603 .family = MV88E6XXX_FAMILY_6390,
3604 .name = "Marvell 88E6390X",
3605 .num_databases = 4096,
3606 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003607 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003608 .port_base_addr = 0x0,
3609 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003610 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003611 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003612 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003613 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003614 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003615 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3616 .ops = &mv88e6390x_ops,
3617 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003618};
3619
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003620static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003621{
Vivien Didelota439c062016-04-17 13:23:58 -04003622 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003623
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003624 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3625 if (mv88e6xxx_table[i].prod_num == prod_num)
3626 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003627
Vivien Didelotb9b37712015-10-30 19:39:48 -04003628 return NULL;
3629}
3630
Vivien Didelotfad09c72016-06-21 12:28:20 -04003631static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003632{
3633 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003634 unsigned int prod_num, rev;
3635 u16 id;
3636 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003637
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003638 mutex_lock(&chip->reg_lock);
3639 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3640 mutex_unlock(&chip->reg_lock);
3641 if (err)
3642 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003643
3644 prod_num = (id & 0xfff0) >> 4;
3645 rev = id & 0x000f;
3646
3647 info = mv88e6xxx_lookup_info(prod_num);
3648 if (!info)
3649 return -ENODEV;
3650
Vivien Didelotcaac8542016-06-20 13:14:09 -04003651 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003652 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003653
Vivien Didelotca070c12016-09-02 14:45:34 -04003654 err = mv88e6xxx_g2_require(chip);
3655 if (err)
3656 return err;
3657
Vivien Didelotfad09c72016-06-21 12:28:20 -04003658 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3659 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003660
3661 return 0;
3662}
3663
Vivien Didelotfad09c72016-06-21 12:28:20 -04003664static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003665{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003666 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003667
Vivien Didelotfad09c72016-06-21 12:28:20 -04003668 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3669 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003670 return NULL;
3671
Vivien Didelotfad09c72016-06-21 12:28:20 -04003672 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003673
Vivien Didelotfad09c72016-06-21 12:28:20 -04003674 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003675 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003676
Vivien Didelotfad09c72016-06-21 12:28:20 -04003677 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003678}
3679
Vivien Didelotfad09c72016-06-21 12:28:20 -04003680static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003681 struct mii_bus *bus, int sw_addr)
3682{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003683 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003684 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003685 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003686 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003687 else
3688 return -EINVAL;
3689
Vivien Didelotfad09c72016-06-21 12:28:20 -04003690 chip->bus = bus;
3691 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003692
3693 return 0;
3694}
3695
Andrew Lunn7b314362016-08-22 16:01:01 +02003696static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3697{
Vivien Didelot04bed142016-08-31 18:06:13 -04003698 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003699
Andrew Lunn443d5a12016-12-03 04:35:18 +01003700 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003701}
3702
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003703static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3704 struct device *host_dev, int sw_addr,
3705 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003706{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003707 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003708 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003709 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003710
Vivien Didelota439c062016-04-17 13:23:58 -04003711 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003712 if (!bus)
3713 return NULL;
3714
Vivien Didelotfad09c72016-06-21 12:28:20 -04003715 chip = mv88e6xxx_alloc_chip(dsa_dev);
3716 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003717 return NULL;
3718
Vivien Didelotcaac8542016-06-20 13:14:09 -04003719 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003720 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003721
Vivien Didelotfad09c72016-06-21 12:28:20 -04003722 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003723 if (err)
3724 goto free;
3725
Vivien Didelotfad09c72016-06-21 12:28:20 -04003726 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003727 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003728 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003729
Andrew Lunndc30c352016-10-16 19:56:49 +02003730 mutex_lock(&chip->reg_lock);
3731 err = mv88e6xxx_switch_reset(chip);
3732 mutex_unlock(&chip->reg_lock);
3733 if (err)
3734 goto free;
3735
Vivien Didelote57e5e72016-08-15 17:19:00 -04003736 mv88e6xxx_phy_init(chip);
3737
Andrew Lunna3c53be52017-01-24 14:53:50 +01003738 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003739 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003740 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003741
Vivien Didelotfad09c72016-06-21 12:28:20 -04003742 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003743
Vivien Didelotfad09c72016-06-21 12:28:20 -04003744 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003745free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003746 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003747
3748 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003749}
3750
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003751static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3752 const struct switchdev_obj_port_mdb *mdb,
3753 struct switchdev_trans *trans)
3754{
3755 /* We don't need any dynamic resource from the kernel (yet),
3756 * so skip the prepare phase.
3757 */
3758
3759 return 0;
3760}
3761
3762static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3763 const struct switchdev_obj_port_mdb *mdb,
3764 struct switchdev_trans *trans)
3765{
Vivien Didelot04bed142016-08-31 18:06:13 -04003766 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003767
3768 mutex_lock(&chip->reg_lock);
3769 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3770 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3771 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
3772 mutex_unlock(&chip->reg_lock);
3773}
3774
3775static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3776 const struct switchdev_obj_port_mdb *mdb)
3777{
Vivien Didelot04bed142016-08-31 18:06:13 -04003778 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003779 int err;
3780
3781 mutex_lock(&chip->reg_lock);
3782 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3783 GLOBAL_ATU_DATA_STATE_UNUSED);
3784 mutex_unlock(&chip->reg_lock);
3785
3786 return err;
3787}
3788
3789static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3790 struct switchdev_obj_port_mdb *mdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04003791 switchdev_obj_dump_cb_t *cb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003792{
Vivien Didelot04bed142016-08-31 18:06:13 -04003793 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003794 int err;
3795
3796 mutex_lock(&chip->reg_lock);
3797 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3798 mutex_unlock(&chip->reg_lock);
3799
3800 return err;
3801}
3802
Florian Fainellia82f67a2017-01-08 14:52:08 -08003803static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003804 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003805 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003806 .setup = mv88e6xxx_setup,
3807 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003808 .adjust_link = mv88e6xxx_adjust_link,
3809 .get_strings = mv88e6xxx_get_strings,
3810 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3811 .get_sset_count = mv88e6xxx_get_sset_count,
3812 .set_eee = mv88e6xxx_set_eee,
3813 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003814 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003815 .get_eeprom = mv88e6xxx_get_eeprom,
3816 .set_eeprom = mv88e6xxx_set_eeprom,
3817 .get_regs_len = mv88e6xxx_get_regs_len,
3818 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003819 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003820 .port_bridge_join = mv88e6xxx_port_bridge_join,
3821 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3822 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003823 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003824 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3825 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3826 .port_vlan_add = mv88e6xxx_port_vlan_add,
3827 .port_vlan_del = mv88e6xxx_port_vlan_del,
3828 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3829 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3830 .port_fdb_add = mv88e6xxx_port_fdb_add,
3831 .port_fdb_del = mv88e6xxx_port_fdb_del,
3832 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003833 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3834 .port_mdb_add = mv88e6xxx_port_mdb_add,
3835 .port_mdb_del = mv88e6xxx_port_mdb_del,
3836 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003837 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3838 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003839};
3840
Florian Fainelliab3d4082017-01-08 14:52:07 -08003841static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3842 .ops = &mv88e6xxx_switch_ops,
3843};
3844
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003845static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003846{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003847 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003848 struct dsa_switch *ds;
3849
Vivien Didelot73b12042017-03-30 17:37:10 -04003850 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003851 if (!ds)
3852 return -ENOMEM;
3853
Vivien Didelotfad09c72016-06-21 12:28:20 -04003854 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003855 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003856 ds->ageing_time_min = chip->info->age_time_coeff;
3857 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003858
3859 dev_set_drvdata(dev, ds);
3860
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003861 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003862}
3863
Vivien Didelotfad09c72016-06-21 12:28:20 -04003864static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003865{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003866 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003867}
3868
Vivien Didelot57d32312016-06-20 13:13:58 -04003869static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003870{
3871 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003872 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003873 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003874 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003875 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003876 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003877
Vivien Didelotcaac8542016-06-20 13:14:09 -04003878 compat_info = of_device_get_match_data(dev);
3879 if (!compat_info)
3880 return -EINVAL;
3881
Vivien Didelotfad09c72016-06-21 12:28:20 -04003882 chip = mv88e6xxx_alloc_chip(dev);
3883 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003884 return -ENOMEM;
3885
Vivien Didelotfad09c72016-06-21 12:28:20 -04003886 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003887
Vivien Didelotfad09c72016-06-21 12:28:20 -04003888 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003889 if (err)
3890 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003891
Andrew Lunnb4308f02016-11-21 23:26:55 +01003892 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3893 if (IS_ERR(chip->reset))
3894 return PTR_ERR(chip->reset);
3895
Vivien Didelotfad09c72016-06-21 12:28:20 -04003896 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003897 if (err)
3898 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003899
Vivien Didelote57e5e72016-08-15 17:19:00 -04003900 mv88e6xxx_phy_init(chip);
3901
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003902 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003903 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003904 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003905
Andrew Lunndc30c352016-10-16 19:56:49 +02003906 mutex_lock(&chip->reg_lock);
3907 err = mv88e6xxx_switch_reset(chip);
3908 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003909 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003910 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003911
Andrew Lunndc30c352016-10-16 19:56:49 +02003912 chip->irq = of_irq_get(np, 0);
3913 if (chip->irq == -EPROBE_DEFER) {
3914 err = chip->irq;
3915 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003916 }
3917
Andrew Lunndc30c352016-10-16 19:56:49 +02003918 if (chip->irq > 0) {
3919 /* Has to be performed before the MDIO bus is created,
3920 * because the PHYs will link there interrupts to these
3921 * interrupt controllers
3922 */
3923 mutex_lock(&chip->reg_lock);
3924 err = mv88e6xxx_g1_irq_setup(chip);
3925 mutex_unlock(&chip->reg_lock);
3926
3927 if (err)
3928 goto out;
3929
3930 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
3931 err = mv88e6xxx_g2_irq_setup(chip);
3932 if (err)
3933 goto out_g1_irq;
3934 }
3935 }
3936
Andrew Lunna3c53be52017-01-24 14:53:50 +01003937 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02003938 if (err)
3939 goto out_g2_irq;
3940
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003941 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003942 if (err)
3943 goto out_mdio;
3944
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003945 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003946
3947out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01003948 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003949out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01003950 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02003951 mv88e6xxx_g2_irq_free(chip);
3952out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003953 if (chip->irq > 0) {
3954 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003955 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003956 mutex_unlock(&chip->reg_lock);
3957 }
Andrew Lunndc30c352016-10-16 19:56:49 +02003958out:
3959 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003960}
3961
3962static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3963{
3964 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003965 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003966
Andrew Lunn930188c2016-08-22 16:01:03 +02003967 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003968 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003969 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003970
Andrew Lunn467126442016-11-20 20:14:15 +01003971 if (chip->irq > 0) {
3972 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
3973 mv88e6xxx_g2_irq_free(chip);
3974 mv88e6xxx_g1_irq_free(chip);
3975 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003976}
3977
3978static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04003979 {
3980 .compatible = "marvell,mv88e6085",
3981 .data = &mv88e6xxx_table[MV88E6085],
3982 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003983 {
3984 .compatible = "marvell,mv88e6190",
3985 .data = &mv88e6xxx_table[MV88E6190],
3986 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003987 { /* sentinel */ },
3988};
3989
3990MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
3991
3992static struct mdio_driver mv88e6xxx_driver = {
3993 .probe = mv88e6xxx_probe,
3994 .remove = mv88e6xxx_remove,
3995 .mdiodrv.driver = {
3996 .name = "mv88e6085",
3997 .of_match_table = mv88e6xxx_of_match,
3998 },
3999};
4000
Ben Hutchings98e67302011-11-25 14:36:19 +00004001static int __init mv88e6xxx_init(void)
4002{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004003 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004004 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004005}
4006module_init(mv88e6xxx_init);
4007
4008static void __exit mv88e6xxx_cleanup(void)
4009{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004010 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004011 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004012}
4013module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004014
4015MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4016MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4017MODULE_LICENSE("GPL");