blob: 91bec6065fe7dd1bdca0a92d76e1b9f74d4a595f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010052
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020057#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058#include "intel_guc.h"
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
Chris Wilsond501b1d2016-04-13 17:35:02 +010062#include "i915_gem.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010063#include "i915_gem_gtt.h"
64#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010065#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010066#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070067
Zhi Wang0ad35fe2016-06-16 08:07:00 -040068#include "intel_gvt.h"
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/* General customization:
71 */
72
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define DRIVER_NAME "i915"
74#define DRIVER_DESC "Intel Graphics"
Daniel Vetter58e197d2016-11-08 07:51:35 +010075#define DRIVER_DATE "20161108"
76#define DRIVER_TIMESTAMP 1478587895
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Mika Kuoppalac883ef12014-10-28 17:32:30 +020078#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010079/* Many gcc seem to no see through this and fall over :( */
80#if 0
81#define WARN_ON(x) ({ \
82 bool __i915_warn_cond = (x); \
83 if (__builtin_constant_p(__i915_warn_cond)) \
84 BUILD_BUG_ON(__i915_warn_cond); \
85 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
86#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020087#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010088#endif
89
Jani Nikulacd9bfac2015-03-12 13:01:12 +020090#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020091#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020092
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010093#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
94 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020095
Rob Clarke2c719b2014-12-15 13:56:32 -050096/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
97 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
98 * which may not necessarily be a user visible problem. This will either
99 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
100 * enable distros and users to tailor their preferred amount of i915 abrt
101 * spam.
102 */
103#define I915_STATE_WARN(condition, format...) ({ \
104 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200105 if (unlikely(__ret_warn_on)) \
106 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500107 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500108 unlikely(__ret_warn_on); \
109})
110
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200111#define I915_STATE_WARN_ON(x) \
112 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700113
Imre Deak4fec15d2016-03-16 13:39:08 +0200114bool __i915_inject_load_failure(const char *func, int line);
115#define i915_inject_load_failure() \
116 __i915_inject_load_failure(__func__, __LINE__)
117
Jani Nikula42a8ca42015-08-27 16:23:30 +0300118static inline const char *yesno(bool v)
119{
120 return v ? "yes" : "no";
121}
122
Jani Nikula87ad3212016-01-14 12:53:34 +0200123static inline const char *onoff(bool v)
124{
125 return v ? "on" : "off";
126}
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700129 INVALID_PIPE = -1,
130 PIPE_A = 0,
131 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800132 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200133 _PIPE_EDP,
134 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700135};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800136#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700137
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200138enum transcoder {
139 TRANSCODER_A = 0,
140 TRANSCODER_B,
141 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200142 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200143 TRANSCODER_DSI_A,
144 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200145 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200146};
Jani Nikulada205632016-03-15 21:51:10 +0200147
148static inline const char *transcoder_name(enum transcoder transcoder)
149{
150 switch (transcoder) {
151 case TRANSCODER_A:
152 return "A";
153 case TRANSCODER_B:
154 return "B";
155 case TRANSCODER_C:
156 return "C";
157 case TRANSCODER_EDP:
158 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200159 case TRANSCODER_DSI_A:
160 return "DSI A";
161 case TRANSCODER_DSI_C:
162 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200163 default:
164 return "<invalid>";
165 }
166}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200167
Jani Nikula4d1de972016-03-18 17:05:42 +0200168static inline bool transcoder_is_dsi(enum transcoder transcoder)
169{
170 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
171}
172
Damien Lespiau84139d12014-03-28 00:18:32 +0530173/*
Matt Roper31409e92015-09-24 15:53:09 -0700174 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
175 * number of planes per CRTC. Not all platforms really have this many planes,
176 * which means some arrays of size I915_MAX_PLANES may have unused entries
177 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530178 */
Jesse Barnes80824002009-09-10 15:28:06 -0700179enum plane {
180 PLANE_A = 0,
181 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800182 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700183 PLANE_CURSOR,
184 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700185};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800186#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800187
Ville Syrjälä580503c2016-10-31 22:37:00 +0200188#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300189
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300190enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700191 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300192 PORT_A = 0,
193 PORT_B,
194 PORT_C,
195 PORT_D,
196 PORT_E,
197 I915_MAX_PORTS
198};
199#define port_name(p) ((p) + 'A')
200
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300201#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800202
203enum dpio_channel {
204 DPIO_CH0,
205 DPIO_CH1
206};
207
208enum dpio_phy {
209 DPIO_PHY0,
210 DPIO_PHY1
211};
212
Paulo Zanonib97186f2013-05-03 12:15:36 -0300213enum intel_display_power_domain {
214 POWER_DOMAIN_PIPE_A,
215 POWER_DOMAIN_PIPE_B,
216 POWER_DOMAIN_PIPE_C,
217 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
218 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
219 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
220 POWER_DOMAIN_TRANSCODER_A,
221 POWER_DOMAIN_TRANSCODER_B,
222 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300223 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200224 POWER_DOMAIN_TRANSCODER_DSI_A,
225 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100226 POWER_DOMAIN_PORT_DDI_A_LANES,
227 POWER_DOMAIN_PORT_DDI_B_LANES,
228 POWER_DOMAIN_PORT_DDI_C_LANES,
229 POWER_DOMAIN_PORT_DDI_D_LANES,
230 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200231 POWER_DOMAIN_PORT_DSI,
232 POWER_DOMAIN_PORT_CRT,
233 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300234 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200235 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300236 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000237 POWER_DOMAIN_AUX_A,
238 POWER_DOMAIN_AUX_B,
239 POWER_DOMAIN_AUX_C,
240 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100241 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100242 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300243 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300244
245 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300246};
247
248#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
249#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
250 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300251#define POWER_DOMAIN_TRANSCODER(tran) \
252 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
253 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300254
Egbert Eich1d843f92013-02-25 12:06:49 -0500255enum hpd_pin {
256 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500257 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
258 HPD_CRT,
259 HPD_SDVO_B,
260 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700261 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500262 HPD_PORT_B,
263 HPD_PORT_C,
264 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800265 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500266 HPD_NUM_PINS
267};
268
Jani Nikulac91711f2015-05-28 15:43:48 +0300269#define for_each_hpd_pin(__pin) \
270 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
271
Jani Nikula5fcece82015-05-27 15:03:42 +0300272struct i915_hotplug {
273 struct work_struct hotplug_work;
274
275 struct {
276 unsigned long last_jiffies;
277 int count;
278 enum {
279 HPD_ENABLED = 0,
280 HPD_DISABLED = 1,
281 HPD_MARK_DISABLED = 2
282 } state;
283 } stats[HPD_NUM_PINS];
284 u32 event_bits;
285 struct delayed_work reenable_work;
286
287 struct intel_digital_port *irq_port[I915_MAX_PORTS];
288 u32 long_port_mask;
289 u32 short_port_mask;
290 struct work_struct dig_port_work;
291
Lyude19625e82016-06-21 17:03:44 -0400292 struct work_struct poll_init_work;
293 bool poll_enabled;
294
Jani Nikula5fcece82015-05-27 15:03:42 +0300295 /*
296 * if we get a HPD irq from DP and a HPD irq from non-DP
297 * the non-DP HPD could block the workqueue on a mode config
298 * mutex getting, that userspace may have taken. However
299 * userspace is waiting on the DP workqueue to run which is
300 * blocked behind the non-DP one.
301 */
302 struct workqueue_struct *dp_wq;
303};
304
Chris Wilson2a2d5482012-12-03 11:49:06 +0000305#define I915_GEM_GPU_DOMAINS \
306 (I915_GEM_DOMAIN_RENDER | \
307 I915_GEM_DOMAIN_SAMPLER | \
308 I915_GEM_DOMAIN_COMMAND | \
309 I915_GEM_DOMAIN_INSTRUCTION | \
310 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700311
Damien Lespiau055e3932014-08-18 13:49:10 +0100312#define for_each_pipe(__dev_priv, __p) \
313 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200314#define for_each_pipe_masked(__dev_priv, __p, __mask) \
315 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
316 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700317#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000318 for ((__p) = 0; \
319 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
320 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000321#define for_each_sprite(__dev_priv, __p, __s) \
322 for ((__s) = 0; \
323 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
324 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800325
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200326#define for_each_port_masked(__port, __ports_mask) \
327 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
328 for_each_if ((__ports_mask) & (1 << (__port)))
329
Damien Lespiaud79b8142014-05-13 23:32:23 +0100330#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100331 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100332
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300333#define for_each_intel_plane(dev, intel_plane) \
334 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100335 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300336 base.head)
337
Matt Roperc107acf2016-05-12 07:06:01 -0700338#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100339 list_for_each_entry(intel_plane, \
340 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700341 base.head) \
342 for_each_if ((plane_mask) & \
343 (1 << drm_plane_index(&intel_plane->base)))
344
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300345#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
346 list_for_each_entry(intel_plane, \
347 &(dev)->mode_config.plane_list, \
348 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200349 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300350
Chris Wilson91c8a322016-07-05 10:40:23 +0100351#define for_each_intel_crtc(dev, intel_crtc) \
352 list_for_each_entry(intel_crtc, \
353 &(dev)->mode_config.crtc_list, \
354 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100355
Chris Wilson91c8a322016-07-05 10:40:23 +0100356#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
357 list_for_each_entry(intel_crtc, \
358 &(dev)->mode_config.crtc_list, \
359 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700360 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
361
Damien Lespiaub2784e12014-08-05 11:29:37 +0100362#define for_each_intel_encoder(dev, intel_encoder) \
363 list_for_each_entry(intel_encoder, \
364 &(dev)->mode_config.encoder_list, \
365 base.head)
366
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200367#define for_each_intel_connector(dev, intel_connector) \
368 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100369 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200370 base.head)
371
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200372#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
373 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200374 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200375
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800376#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
377 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200378 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800379
Borun Fub04c5bd2014-07-12 10:02:27 +0530380#define for_each_power_domain(domain, mask) \
381 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200382 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530383
Daniel Vettere7b903d2013-06-05 13:34:14 +0200384struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100385struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100386struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200387
Chris Wilsona6f766f2015-04-27 13:41:20 +0100388struct drm_i915_file_private {
389 struct drm_i915_private *dev_priv;
390 struct drm_file *file;
391
392 struct {
393 spinlock_t lock;
394 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100395/* 20ms is a fairly arbitrary limit (greater than the average frame time)
396 * chosen to prevent the CPU getting more than a frame ahead of the GPU
397 * (when using lax throttling for the frontbuffer). We also use it to
398 * offer free GPU waitboosts for severely congested workloads.
399 */
400#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100401 } mm;
402 struct idr context_idr;
403
Chris Wilson2e1b8732015-04-27 13:41:22 +0100404 struct intel_rps_client {
405 struct list_head link;
406 unsigned boosts;
407 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100408
Chris Wilsonc80ff162016-07-27 09:07:27 +0100409 unsigned int bsd_engine;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100410};
411
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100412/* Used by dp and fdi links */
413struct intel_link_m_n {
414 uint32_t tu;
415 uint32_t gmch_m;
416 uint32_t gmch_n;
417 uint32_t link_m;
418 uint32_t link_n;
419};
420
421void intel_link_compute_m_n(int bpp, int nlanes,
422 int pixel_clock, int link_clock,
423 struct intel_link_m_n *m_n);
424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425/* Interface history:
426 *
427 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100428 * 1.2: Add Power Management
429 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100430 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000431 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000432 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
433 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 */
435#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000436#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437#define DRIVER_PATCHLEVEL 0
438
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700439struct opregion_header;
440struct opregion_acpi;
441struct opregion_swsci;
442struct opregion_asle;
443
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100444struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000445 struct opregion_header *header;
446 struct opregion_acpi *acpi;
447 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000450 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200451 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200452 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200453 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000454 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200455 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100456};
Chris Wilson44834a62010-08-19 16:09:23 +0100457#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100458
Chris Wilson6ef3d422010-08-04 20:26:07 +0100459struct intel_overlay;
460struct intel_overlay_error_state;
461
Jesse Barnesde151cf2008-11-12 10:03:55 -0800462struct drm_i915_fence_reg {
Chris Wilsona1e5afb2016-08-18 17:16:59 +0100463 struct list_head link;
Chris Wilson49ef5292016-08-18 17:17:00 +0100464 struct drm_i915_private *i915;
465 struct i915_vma *vma;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100466 int pin_count;
Chris Wilson49ef5292016-08-18 17:17:00 +0100467 int id;
468 /**
469 * Whether the tiling parameters for the currently
470 * associated fence register have changed. Note that
471 * for the purposes of tracking tiling changes we also
472 * treat the unfenced register, the register slot that
473 * the object occupies whilst it executes a fenced
474 * command (such as BLT on gen2/3), as a "fence".
475 */
476 bool dirty;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800477};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000478
yakui_zhao9b9d1722009-05-31 17:17:17 +0800479struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100480 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100484 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400485 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800486};
487
Jani Nikula7bd688c2013-11-08 16:48:56 +0200488struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200489struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200490struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000491struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100492struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200493struct intel_limit;
494struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100495
Jesse Barnese70236a2009-09-21 10:42:27 -0700496struct drm_i915_display_funcs {
Ville Syrjälä1353c4f2016-10-31 22:37:13 +0200497 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200498 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100499 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800500 int (*compute_intermediate_wm)(struct drm_device *dev,
501 struct intel_crtc *intel_crtc,
502 struct intel_crtc_state *newstate);
503 void (*initial_watermarks)(struct intel_crtc_state *cstate);
504 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700505 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200506 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200507 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
508 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100509 /* Returns the active state of the crtc, and if the crtc is active,
510 * fills out the pipe-config with the hw state. */
511 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200512 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000513 void (*get_initial_plane_config)(struct intel_crtc *,
514 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200515 int (*crtc_compute_clock)(struct intel_crtc *crtc,
516 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200517 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
518 struct drm_atomic_state *old_state);
519 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
520 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200521 void (*update_crtcs)(struct drm_atomic_state *state,
522 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200523 void (*audio_codec_enable)(struct drm_connector *connector,
524 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300525 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200526 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700527 void (*fdi_link_train)(struct drm_crtc *crtc);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200528 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200529 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
530 struct drm_framebuffer *fb,
531 struct drm_i915_gem_object *obj,
532 struct drm_i915_gem_request *req,
533 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100534 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700535 /* clock updates for mode set */
536 /* cursor updates */
537 /* render clock increase/decrease */
538 /* display clock increase/decrease */
539 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000540
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200541 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
542 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700543};
544
Mika Kuoppala48c10262015-01-16 11:34:41 +0200545enum forcewake_domain_id {
546 FW_DOMAIN_ID_RENDER = 0,
547 FW_DOMAIN_ID_BLITTER,
548 FW_DOMAIN_ID_MEDIA,
549
550 FW_DOMAIN_ID_COUNT
551};
552
553enum forcewake_domains {
554 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
555 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
556 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
557 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
558 FORCEWAKE_BLITTER |
559 FORCEWAKE_MEDIA)
560};
561
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100562#define FW_REG_READ (1)
563#define FW_REG_WRITE (2)
564
565enum forcewake_domains
566intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
567 i915_reg_t reg, unsigned int op);
568
Chris Wilson907b28c2013-07-19 20:36:52 +0100569struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530570 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200571 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530572 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200573 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700574
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200575 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
576 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
577 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
578 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200580 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700581 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200582 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700583 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200584 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700585 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300586};
587
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100588struct intel_forcewake_range {
589 u32 start;
590 u32 end;
591
592 enum forcewake_domains domains;
593};
594
Chris Wilson907b28c2013-07-19 20:36:52 +0100595struct intel_uncore {
596 spinlock_t lock; /** lock is also taken in irq contexts. */
597
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100598 const struct intel_forcewake_range *fw_domains_table;
599 unsigned int fw_domains_table_entries;
600
Chris Wilson907b28c2013-07-19 20:36:52 +0100601 struct intel_uncore_funcs funcs;
602
603 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100604
Mika Kuoppala48c10262015-01-16 11:34:41 +0200605 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100606 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100607
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200608 struct intel_uncore_forcewake_domain {
609 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200610 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100611 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200612 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100613 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200614 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200615 u32 val_set;
616 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200617 i915_reg_t reg_ack;
618 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200619 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200620 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200621
622 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100623};
624
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200625/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100626#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
627 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
628 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
629 (domain__)++) \
630 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200631
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100632#define for_each_fw_domain(domain__, dev_priv__) \
633 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200634
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200635#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
636#define CSR_VERSION_MAJOR(version) ((version) >> 16)
637#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
638
Daniel Vettereb805622015-05-04 14:58:44 +0200639struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200640 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200641 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530642 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200643 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200644 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200645 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200646 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200647 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200648 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200649 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200650};
651
Joonas Lahtinen604db652016-10-05 13:50:16 +0300652#define DEV_INFO_FOR_EACH_FLAG(func) \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300653 /* Keep is_* in chronological order */ \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300654 func(is_mobile); \
655 func(is_i85x); \
656 func(is_i915g); \
657 func(is_i945gm); \
658 func(is_g33); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300659 func(is_g4x); \
660 func(is_pineview); \
661 func(is_broadwater); \
662 func(is_crestline); \
663 func(is_ivybridge); \
664 func(is_valleyview); \
665 func(is_cherryview); \
666 func(is_haswell); \
667 func(is_broadwell); \
668 func(is_skylake); \
669 func(is_broxton); \
670 func(is_kabylake); \
671 func(is_preliminary); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300672 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200673 func(has_64bit_reloc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300674 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300675 func(has_ddi); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300676 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300677 func(has_fbc); \
678 func(has_fpga_dbg); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300679 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300680 func(has_gmch_display); \
681 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300682 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300683 func(has_hw_contexts); \
684 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300685 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300686 func(has_logical_ring_contexts); \
687 func(has_overlay); \
688 func(has_pipe_cxsr); \
689 func(has_pooled_eu); \
690 func(has_psr); \
691 func(has_rc6); \
692 func(has_rc6p); \
693 func(has_resource_streamer); \
694 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300695 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300696 func(cursor_needs_physical); \
697 func(hws_needs_physical); \
698 func(overlay_needs_physical); \
699 func(supports_tv)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200700
Imre Deak915490d2016-08-31 19:13:01 +0300701struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300702 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300703 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300704 u8 eu_total;
705 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300706 u8 min_eu_in_pool;
707 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
708 u8 subslice_7eu[3];
709 u8 has_slice_pg:1;
710 u8 has_subslice_pg:1;
711 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300712};
713
Imre Deak57ec1712016-08-31 19:13:05 +0300714static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
715{
716 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
717}
718
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500719struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200720 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100721 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100722 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000723 u8 num_sprites[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100724 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100725 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700726 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100727 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300728#define DEFINE_FLAG(name) u8 name:1
729 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
730#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530731 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200732 /* Register offsets for the various display pipes and transcoders */
733 int pipe_offsets[I915_MAX_TRANSCODERS];
734 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200735 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300736 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600737
738 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300739 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000740
741 struct color_luts {
742 u16 degamma_lut_size;
743 u16 gamma_lut_size;
744 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500745};
746
Chris Wilson2bd160a2016-08-15 10:48:45 +0100747struct intel_display_error_state;
748
749struct drm_i915_error_state {
750 struct kref ref;
751 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100752 struct timeval boottime;
753 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100754
Chris Wilson9f267eb2016-10-12 10:05:19 +0100755 struct drm_i915_private *i915;
756
Chris Wilson2bd160a2016-08-15 10:48:45 +0100757 char error_msg[128];
758 bool simulated;
759 int iommu;
760 u32 reset_count;
761 u32 suspend_count;
762 struct intel_device_info device_info;
763
764 /* Generic register state */
765 u32 eir;
766 u32 pgtbl_er;
767 u32 ier;
768 u32 gtier[4];
769 u32 ccid;
770 u32 derrmr;
771 u32 forcewake;
772 u32 error; /* gen6+ */
773 u32 err_int; /* gen7 */
774 u32 fault_data0; /* gen8, gen9 */
775 u32 fault_data1; /* gen8, gen9 */
776 u32 done_reg;
777 u32 gac_eco;
778 u32 gam_ecochk;
779 u32 gab_ctl;
780 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300781
Chris Wilson2bd160a2016-08-15 10:48:45 +0100782 u64 fence[I915_MAX_NUM_FENCES];
783 struct intel_overlay_error_state *overlay;
784 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100785 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530786 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100787
788 struct drm_i915_error_engine {
789 int engine_id;
790 /* Software tracked state */
791 bool waiting;
792 int num_waiters;
793 int hangcheck_score;
794 enum intel_engine_hangcheck_action hangcheck_action;
795 struct i915_address_space *vm;
796 int num_requests;
797
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100798 /* position of active request inside the ring */
799 u32 rq_head, rq_post, rq_tail;
800
Chris Wilson2bd160a2016-08-15 10:48:45 +0100801 /* our own tracking of ring head and tail */
802 u32 cpu_ring_head;
803 u32 cpu_ring_tail;
804
805 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100806
807 /* Register state */
808 u32 start;
809 u32 tail;
810 u32 head;
811 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100812 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100813 u32 hws;
814 u32 ipeir;
815 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100816 u32 bbstate;
817 u32 instpm;
818 u32 instps;
819 u32 seqno;
820 u64 bbaddr;
821 u64 acthd;
822 u32 fault_reg;
823 u64 faddr;
824 u32 rc_psmi; /* sleep state */
825 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300826 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100827
828 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100829 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100830 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100831 int page_count;
832 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100833 u32 *pages[0];
834 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
835
836 struct drm_i915_error_object *wa_ctx;
837
838 struct drm_i915_error_request {
839 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100840 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100841 u32 context;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100842 u32 seqno;
843 u32 head;
844 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100845 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100846
847 struct drm_i915_error_waiter {
848 char comm[TASK_COMM_LEN];
849 pid_t pid;
850 u32 seqno;
851 } *waiters;
852
853 struct {
854 u32 gfx_mode;
855 union {
856 u64 pdp[4];
857 u32 pp_dir_base;
858 };
859 } vm_info;
860
861 pid_t pid;
862 char comm[TASK_COMM_LEN];
863 } engine[I915_NUM_ENGINES];
864
865 struct drm_i915_error_buffer {
866 u32 size;
867 u32 name;
868 u32 rseqno[I915_NUM_ENGINES], wseqno;
869 u64 gtt_offset;
870 u32 read_domains;
871 u32 write_domain;
872 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
873 u32 tiling:2;
874 u32 dirty:1;
875 u32 purgeable:1;
876 u32 userptr:1;
877 s32 engine:4;
878 u32 cache_level:3;
879 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
880 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
881 struct i915_address_space *active_vm[I915_NUM_ENGINES];
882};
883
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800884enum i915_cache_level {
885 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100886 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
887 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
888 caches, eg sampler/render caches, and the
889 large Last-Level-Cache. LLC is coherent with
890 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100891 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800892};
893
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300894struct i915_ctx_hang_stats {
895 /* This context had batch pending when hang was declared */
896 unsigned batch_pending;
897
898 /* This context had batch active when hang was declared */
899 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300900
901 /* Time when this context was last blamed for a GPU reset */
902 unsigned long guilty_ts;
903
Chris Wilson676fa572014-12-24 08:13:39 -0800904 /* If the contexts causes a second GPU hang within this time,
905 * it is permanently banned from submitting any more work.
906 */
907 unsigned long ban_period_seconds;
908
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300909 /* This context is banned to submit more work */
910 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300911};
Ben Widawsky40521052012-06-04 14:42:43 -0700912
913/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100914#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300915
Oscar Mateo31b7a882014-07-03 16:28:01 +0100916/**
Chris Wilsone2efd132016-05-24 14:53:34 +0100917 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100918 * @ref: reference count.
919 * @user_handle: userspace tracking identity for this context.
920 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300921 * @flags: context specific flags:
922 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100923 * @file_priv: filp associated with this context (NULL for global default
924 * context).
925 * @hang_stats: information about the role of this context in possible GPU
926 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100927 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100928 * @legacy_hw_ctx: render context backing object and whether it is correctly
929 * initialized (legacy ring submission mechanism only).
930 * @link: link in the global list of contexts.
931 *
932 * Contexts are memory images used by the hardware to store copies of their
933 * internal state.
934 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100935struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300936 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100937 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700938 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200939 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100940 struct pid *pid;
Chris Wilson562f5d42016-10-28 13:58:54 +0100941 const char *name;
Ben Widawskya33afea2013-09-17 21:12:45 -0700942
Chris Wilson8d59bc62016-05-24 14:53:42 +0100943 struct i915_ctx_hang_stats hang_stats;
944
Chris Wilson8d59bc62016-05-24 14:53:42 +0100945 unsigned long flags;
Chris Wilsonbc3d6742016-07-04 08:08:39 +0100946#define CONTEXT_NO_ZEROMAP BIT(0)
947#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
Dave Gordon0be81152016-08-19 15:23:42 +0100948
949 /* Unique identifier for this context, used by the hw for tracking */
950 unsigned int hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100951 u32 user_handle;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100952
Chris Wilson0cb26a82016-06-24 14:55:53 +0100953 u32 ggtt_alignment;
954
Chris Wilson9021ad02016-05-24 14:53:37 +0100955 struct intel_context {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100956 struct i915_vma *state;
Chris Wilson7e37f882016-08-02 22:50:21 +0100957 struct intel_ring *ring;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000958 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100959 u64 lrc_desc;
960 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100961 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000962 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -0400963 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -0400964 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400965 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400966 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100967
Ben Widawskya33afea2013-09-17 21:12:45 -0700968 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100969
970 u8 remap_slice;
Chris Wilson50e046b2016-08-04 07:52:46 +0100971 bool closed:1;
Ben Widawsky40521052012-06-04 14:42:43 -0700972};
973
Paulo Zanonia4001f12015-02-13 17:23:44 -0200974enum fb_op_origin {
975 ORIGIN_GTT,
976 ORIGIN_CPU,
977 ORIGIN_CS,
978 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300979 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200980};
981
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200982struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300983 /* This is always the inner lock when overlapping with struct_mutex and
984 * it's the outer lock when overlapping with stolen_lock. */
985 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700986 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200987 unsigned int possible_framebuffer_bits;
988 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200989 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200990 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700991
Ben Widawskyc4213882014-06-19 12:06:10 -0700992 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700993 struct drm_mm_node *compressed_llb;
994
Rodrigo Vivida46f932014-08-01 02:04:45 -0700995 bool false_color;
996
Paulo Zanonid029bca2015-10-15 10:44:46 -0300997 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300998 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300999
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001000 bool underrun_detected;
1001 struct work_struct underrun_work;
1002
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001003 struct intel_fbc_state_cache {
1004 struct {
1005 unsigned int mode_flags;
1006 uint32_t hsw_bdw_pixel_rate;
1007 } crtc;
1008
1009 struct {
1010 unsigned int rotation;
1011 int src_w;
1012 int src_h;
1013 bool visible;
1014 } plane;
1015
1016 struct {
1017 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001018 uint32_t pixel_format;
1019 unsigned int stride;
1020 int fence_reg;
1021 unsigned int tiling_mode;
1022 } fb;
1023 } state_cache;
1024
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001025 struct intel_fbc_reg_params {
1026 struct {
1027 enum pipe pipe;
1028 enum plane plane;
1029 unsigned int fence_y_offset;
1030 } crtc;
1031
1032 struct {
1033 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001034 uint32_t pixel_format;
1035 unsigned int stride;
1036 int fence_reg;
1037 } fb;
1038
1039 int cfb_size;
1040 } params;
1041
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001042 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001043 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001044 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001045 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001046 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001047
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001048 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001049};
1050
Vandana Kannan96178ee2015-01-10 02:25:56 +05301051/**
1052 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1053 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1054 * parsing for same resolution.
1055 */
1056enum drrs_refresh_rate_type {
1057 DRRS_HIGH_RR,
1058 DRRS_LOW_RR,
1059 DRRS_MAX_RR, /* RR count */
1060};
1061
1062enum drrs_support_type {
1063 DRRS_NOT_SUPPORTED = 0,
1064 STATIC_DRRS_SUPPORT = 1,
1065 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301066};
1067
Daniel Vetter2807cf62014-07-11 10:30:11 -07001068struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301069struct i915_drrs {
1070 struct mutex mutex;
1071 struct delayed_work work;
1072 struct intel_dp *dp;
1073 unsigned busy_frontbuffer_bits;
1074 enum drrs_refresh_rate_type refresh_rate_type;
1075 enum drrs_support_type type;
1076};
1077
Rodrigo Vivia031d702013-10-03 16:15:06 -03001078struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001079 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001080 bool sink_support;
1081 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001082 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001083 bool active;
1084 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001085 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301086 bool psr2_support;
1087 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001088 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001089};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001090
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001091enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001092 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001093 PCH_IBX, /* Ibexpeak PCH */
1094 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001095 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301096 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001097 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001098 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001099};
1100
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001101enum intel_sbi_destination {
1102 SBI_ICLK,
1103 SBI_MPHY,
1104};
1105
Jesse Barnesb690e962010-07-19 13:53:12 -07001106#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001107#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001108#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001109#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001110#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001111#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001112
Dave Airlie8be48d92010-03-30 05:34:14 +00001113struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001114struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001115
Daniel Vetterc2b91522012-02-14 22:37:19 +01001116struct intel_gmbus {
1117 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001118#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001119 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001120 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001121 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001122 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001123 struct drm_i915_private *dev_priv;
1124};
1125
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001126struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001127 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001128 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001129 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001130 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001131 u32 saveSWF0[16];
1132 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001133 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001134 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001135 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001136 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001137};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001138
Imre Deakddeea5b2014-05-05 15:19:56 +03001139struct vlv_s0ix_state {
1140 /* GAM */
1141 u32 wr_watermark;
1142 u32 gfx_prio_ctrl;
1143 u32 arb_mode;
1144 u32 gfx_pend_tlb0;
1145 u32 gfx_pend_tlb1;
1146 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1147 u32 media_max_req_count;
1148 u32 gfx_max_req_count;
1149 u32 render_hwsp;
1150 u32 ecochk;
1151 u32 bsd_hwsp;
1152 u32 blt_hwsp;
1153 u32 tlb_rd_addr;
1154
1155 /* MBC */
1156 u32 g3dctl;
1157 u32 gsckgctl;
1158 u32 mbctl;
1159
1160 /* GCP */
1161 u32 ucgctl1;
1162 u32 ucgctl3;
1163 u32 rcgctl1;
1164 u32 rcgctl2;
1165 u32 rstctl;
1166 u32 misccpctl;
1167
1168 /* GPM */
1169 u32 gfxpause;
1170 u32 rpdeuhwtc;
1171 u32 rpdeuc;
1172 u32 ecobus;
1173 u32 pwrdwnupctl;
1174 u32 rp_down_timeout;
1175 u32 rp_deucsw;
1176 u32 rcubmabdtmr;
1177 u32 rcedata;
1178 u32 spare2gh;
1179
1180 /* Display 1 CZ domain */
1181 u32 gt_imr;
1182 u32 gt_ier;
1183 u32 pm_imr;
1184 u32 pm_ier;
1185 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1186
1187 /* GT SA CZ domain */
1188 u32 tilectl;
1189 u32 gt_fifoctl;
1190 u32 gtlc_wake_ctrl;
1191 u32 gtlc_survive;
1192 u32 pmwgicz;
1193
1194 /* Display 2 CZ domain */
1195 u32 gu_ctl0;
1196 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001197 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001198 u32 clock_gate_dis2;
1199};
1200
Chris Wilsonbf225f22014-07-10 20:31:18 +01001201struct intel_rps_ei {
1202 u32 cz_clock;
1203 u32 render_c0;
1204 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001205};
1206
Daniel Vetterc85aa882012-11-02 19:55:03 +01001207struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001208 /*
1209 * work, interrupts_enabled and pm_iir are protected by
1210 * dev_priv->irq_lock
1211 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001212 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001213 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001214 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001215
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001216 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301217 u32 pm_intr_keep;
1218
Ben Widawskyb39fb292014-03-19 18:31:11 -07001219 /* Frequencies are stored in potentially platform dependent multiples.
1220 * In other words, *_freq needs to be multiplied by X to be interesting.
1221 * Soft limits are those which are used for the dynamic reclocking done
1222 * by the driver (raise frequencies under heavy loads, and lower for
1223 * lighter loads). Hard limits are those imposed by the hardware.
1224 *
1225 * A distinction is made for overclocking, which is never enabled by
1226 * default, and is considered to be above the hard limit if it's
1227 * possible at all.
1228 */
1229 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1230 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1231 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1232 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1233 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001234 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001235 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001236 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1237 u8 rp1_freq; /* "less than" RP0 power/freqency */
1238 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001239 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001240
Chris Wilson8fb55192015-04-07 16:20:28 +01001241 u8 up_threshold; /* Current %busy required to uplock */
1242 u8 down_threshold; /* Current %busy required to downclock */
1243
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001244 int last_adj;
1245 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1246
Chris Wilson8d3afd72015-05-21 21:01:47 +01001247 spinlock_t client_lock;
1248 struct list_head clients;
1249 bool client_boost;
1250
Chris Wilsonc0951f02013-10-10 21:58:50 +01001251 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001252 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001253 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001254
Chris Wilsonbf225f22014-07-10 20:31:18 +01001255 /* manual wa residency calculations */
1256 struct intel_rps_ei up_ei, down_ei;
1257
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001258 /*
1259 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001260 * Must be taken after struct_mutex if nested. Note that
1261 * this lock may be held for long periods of time when
1262 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001263 */
1264 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001265};
1266
Daniel Vetter1a240d42012-11-29 22:18:51 +01001267/* defined intel_pm.c */
1268extern spinlock_t mchdev_lock;
1269
Daniel Vetterc85aa882012-11-02 19:55:03 +01001270struct intel_ilk_power_mgmt {
1271 u8 cur_delay;
1272 u8 min_delay;
1273 u8 max_delay;
1274 u8 fmax;
1275 u8 fstart;
1276
1277 u64 last_count1;
1278 unsigned long last_time1;
1279 unsigned long chipset_power;
1280 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001281 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001282 unsigned long gfx_power;
1283 u8 corr;
1284
1285 int c_m;
1286 int r_t;
1287};
1288
Imre Deakc6cb5822014-03-04 19:22:55 +02001289struct drm_i915_private;
1290struct i915_power_well;
1291
1292struct i915_power_well_ops {
1293 /*
1294 * Synchronize the well's hw state to match the current sw state, for
1295 * example enable/disable it based on the current refcount. Called
1296 * during driver init and resume time, possibly after first calling
1297 * the enable/disable handlers.
1298 */
1299 void (*sync_hw)(struct drm_i915_private *dev_priv,
1300 struct i915_power_well *power_well);
1301 /*
1302 * Enable the well and resources that depend on it (for example
1303 * interrupts located on the well). Called after the 0->1 refcount
1304 * transition.
1305 */
1306 void (*enable)(struct drm_i915_private *dev_priv,
1307 struct i915_power_well *power_well);
1308 /*
1309 * Disable the well and resources that depend on it. Called after
1310 * the 1->0 refcount transition.
1311 */
1312 void (*disable)(struct drm_i915_private *dev_priv,
1313 struct i915_power_well *power_well);
1314 /* Returns the hw enabled state. */
1315 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1316 struct i915_power_well *power_well);
1317};
1318
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001319/* Power well structure for haswell */
1320struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001321 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001322 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001323 /* power well enable/disable usage count */
1324 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001325 /* cached hw enabled state */
1326 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001327 unsigned long domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001328 /* unique identifier for this power well */
1329 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001330 /*
1331 * Arbitraty data associated with this power well. Platform and power
1332 * well specific.
1333 */
1334 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001335 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001336};
1337
Imre Deak83c00f52013-10-25 17:36:47 +03001338struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001339 /*
1340 * Power wells needed for initialization at driver init and suspend
1341 * time are on. They are kept on until after the first modeset.
1342 */
1343 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001344 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001345 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001346
Imre Deak83c00f52013-10-25 17:36:47 +03001347 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001348 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001349 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001350};
1351
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001352#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001353struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001354 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001355 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001356 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001357};
1358
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001359struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001360 /** Memory allocator for GTT stolen memory */
1361 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001362 /** Protects the usage of the GTT stolen memory allocator. This is
1363 * always the inner lock when overlapping with struct_mutex. */
1364 struct mutex stolen_lock;
1365
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001366 /** List of all objects in gtt_space. Used to restore gtt
1367 * mappings on resume */
1368 struct list_head bound_list;
1369 /**
1370 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001371 * are idle and not used by the GPU). These objects may or may
1372 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001373 */
1374 struct list_head unbound_list;
1375
Chris Wilson275f0392016-10-24 13:42:14 +01001376 /** List of all objects in gtt_space, currently mmaped by userspace.
1377 * All objects within this list must also be on bound_list.
1378 */
1379 struct list_head userfault_list;
1380
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001381 /**
1382 * List of objects which are pending destruction.
1383 */
1384 struct llist_head free_list;
1385 struct work_struct free_work;
1386
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001387 /** Usable portion of the GTT for GEM */
1388 unsigned long stolen_base; /* limited to low memory (32-bit) */
1389
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001390 /** PPGTT used for aliasing the PPGTT with the GTT */
1391 struct i915_hw_ppgtt *aliasing_ppgtt;
1392
Chris Wilson2cfcd322014-05-20 08:28:43 +01001393 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001394 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001395 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001396
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001397 /** LRU list of objects with fence regs on them. */
1398 struct list_head fence_list;
1399
1400 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001401 * Are we in a non-interruptible section of code like
1402 * modesetting?
1403 */
1404 bool interruptible;
1405
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001406 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001407 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001408
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001409 /** Bit 6 swizzling required for X tiling */
1410 uint32_t bit_6_swizzle_x;
1411 /** Bit 6 swizzling required for Y tiling */
1412 uint32_t bit_6_swizzle_y;
1413
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001414 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001415 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001416 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001417 u32 object_count;
1418};
1419
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001420struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001421 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001422 unsigned bytes;
1423 unsigned size;
1424 int err;
1425 u8 *buf;
1426 loff_t start;
1427 loff_t pos;
1428};
1429
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001430struct i915_error_state_file_priv {
1431 struct drm_device *dev;
1432 struct drm_i915_error_state *error;
1433};
1434
Chris Wilsonb52992c2016-10-28 13:58:24 +01001435#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1436#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1437
Daniel Vetter99584db2012-11-14 17:14:04 +01001438struct i915_gpu_error {
1439 /* For hangcheck timer */
1440#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1441#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001442 /* Hang gpu twice in this window and your context gets banned */
1443#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1444
Chris Wilson737b1502015-01-26 18:03:03 +02001445 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001446
1447 /* For reset and error_state handling. */
1448 spinlock_t lock;
1449 /* Protected by the above dev->gpu_error.lock. */
1450 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001451
1452 unsigned long missed_irq_rings;
1453
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001454 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001455 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001456 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001457 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001458 *
1459 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1460 * meaning that any waiters holding onto the struct_mutex should
1461 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001462 *
1463 * If reset is not completed succesfully, the I915_WEDGE bit is
1464 * set meaning that hardware is terminally sour and there is no
1465 * recovery. All waiters on the reset_queue will be woken when
1466 * that happens.
1467 *
1468 * This counter is used by the wait_seqno code to notice that reset
1469 * event happened and it needs to restart the entire ioctl (since most
1470 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001471 *
1472 * This is important for lock-free wait paths, where no contended lock
1473 * naturally enforces the correct ordering between the bail-out of the
1474 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001475 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001476 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001477
Chris Wilson8af29b02016-09-09 14:11:47 +01001478 unsigned long flags;
1479#define I915_RESET_IN_PROGRESS 0
1480#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001481
1482 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001483 * Waitqueue to signal when a hang is detected. Used to for waiters
1484 * to release the struct_mutex for the reset to procede.
1485 */
1486 wait_queue_head_t wait_queue;
1487
1488 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001489 * Waitqueue to signal when the reset has completed. Used by clients
1490 * that wait for dev_priv->mm.wedged to settle.
1491 */
1492 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001493
Chris Wilson094f9a52013-09-25 17:34:55 +01001494 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001495 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001496};
1497
Zhang Ruib8efb172013-02-05 15:41:53 +08001498enum modeset_restore {
1499 MODESET_ON_LID_OPEN,
1500 MODESET_DONE,
1501 MODESET_SUSPENDED,
1502};
1503
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001504#define DP_AUX_A 0x40
1505#define DP_AUX_B 0x10
1506#define DP_AUX_C 0x20
1507#define DP_AUX_D 0x30
1508
Xiong Zhang11c1b652015-08-17 16:04:04 +08001509#define DDC_PIN_B 0x05
1510#define DDC_PIN_C 0x04
1511#define DDC_PIN_D 0x06
1512
Paulo Zanoni6acab152013-09-12 17:06:24 -03001513struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001514 /*
1515 * This is an index in the HDMI/DVI DDI buffer translation table.
1516 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1517 * populate this field.
1518 */
1519#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001520 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001521
1522 uint8_t supports_dvi:1;
1523 uint8_t supports_hdmi:1;
1524 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001525
1526 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001527 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001528
1529 uint8_t dp_boost_level;
1530 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001531};
1532
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001533enum psr_lines_to_wait {
1534 PSR_0_LINES_TO_WAIT = 0,
1535 PSR_1_LINE_TO_WAIT,
1536 PSR_4_LINES_TO_WAIT,
1537 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301538};
1539
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001540struct intel_vbt_data {
1541 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1542 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1543
1544 /* Feature bits */
1545 unsigned int int_tv_support:1;
1546 unsigned int lvds_dither:1;
1547 unsigned int lvds_vbt:1;
1548 unsigned int int_crt_support:1;
1549 unsigned int lvds_use_ssc:1;
1550 unsigned int display_clock_mode:1;
1551 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001552 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001553 int lvds_ssc_freq;
1554 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1555
Pradeep Bhat83a72802014-03-28 10:14:57 +05301556 enum drrs_support_type drrs_type;
1557
Jani Nikula6aa23e62016-03-24 17:50:20 +02001558 struct {
1559 int rate;
1560 int lanes;
1561 int preemphasis;
1562 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001563 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001564 bool initialized;
1565 bool support;
1566 int bpp;
1567 struct edp_power_seq pps;
1568 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001569
Jani Nikulaf00076d2013-12-14 20:38:29 -02001570 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001571 bool full_link;
1572 bool require_aux_wakeup;
1573 int idle_frames;
1574 enum psr_lines_to_wait lines_to_wait;
1575 int tp1_wakeup_time;
1576 int tp2_tp3_wakeup_time;
1577 } psr;
1578
1579 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001580 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001581 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001582 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001583 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001584 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001585 } backlight;
1586
Shobhit Kumard17c5442013-08-27 15:12:25 +03001587 /* MIPI DSI */
1588 struct {
1589 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301590 struct mipi_config *config;
1591 struct mipi_pps_data *pps;
1592 u8 seq_version;
1593 u32 size;
1594 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001595 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001596 } dsi;
1597
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001598 int crt_ddc_pin;
1599
1600 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001601 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001602
1603 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001604 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001605};
1606
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001607enum intel_ddb_partitioning {
1608 INTEL_DDB_PART_1_2,
1609 INTEL_DDB_PART_5_6, /* IVB+ */
1610};
1611
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001612struct intel_wm_level {
1613 bool enable;
1614 uint32_t pri_val;
1615 uint32_t spr_val;
1616 uint32_t cur_val;
1617 uint32_t fbc_val;
1618};
1619
Imre Deak820c1982013-12-17 14:46:36 +02001620struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001621 uint32_t wm_pipe[3];
1622 uint32_t wm_lp[3];
1623 uint32_t wm_lp_spr[3];
1624 uint32_t wm_linetime[3];
1625 bool enable_fbc_wm;
1626 enum intel_ddb_partitioning partitioning;
1627};
1628
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001629struct vlv_pipe_wm {
1630 uint16_t primary;
1631 uint16_t sprite[2];
1632 uint8_t cursor;
1633};
1634
1635struct vlv_sr_wm {
1636 uint16_t plane;
1637 uint8_t cursor;
1638};
1639
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001640struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001641 struct vlv_pipe_wm pipe[3];
1642 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001643 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001644 uint8_t cursor;
1645 uint8_t sprite[2];
1646 uint8_t primary;
1647 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001648 uint8_t level;
1649 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001650};
1651
Damien Lespiauc1939242014-11-04 17:06:41 +00001652struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001653 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001654};
1655
1656static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1657{
Damien Lespiau16160e32014-11-04 17:06:53 +00001658 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001659}
1660
Damien Lespiau08db6652014-11-04 17:06:52 +00001661static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1662 const struct skl_ddb_entry *e2)
1663{
1664 if (e1->start == e2->start && e1->end == e2->end)
1665 return true;
1666
1667 return false;
1668}
1669
Damien Lespiauc1939242014-11-04 17:06:41 +00001670struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001671 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001672 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001673};
1674
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001675struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001676 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001677 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001678};
1679
1680struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001681 bool plane_en;
1682 uint16_t plane_res_b;
1683 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001684};
1685
Paulo Zanonic67a4702013-08-19 13:18:09 -03001686/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001687 * This struct helps tracking the state needed for runtime PM, which puts the
1688 * device in PCI D3 state. Notice that when this happens, nothing on the
1689 * graphics device works, even register access, so we don't get interrupts nor
1690 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001691 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001692 * Every piece of our code that needs to actually touch the hardware needs to
1693 * either call intel_runtime_pm_get or call intel_display_power_get with the
1694 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001695 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001696 * Our driver uses the autosuspend delay feature, which means we'll only really
1697 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001698 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001699 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001700 *
1701 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1702 * goes back to false exactly before we reenable the IRQs. We use this variable
1703 * to check if someone is trying to enable/disable IRQs while they're supposed
1704 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001705 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001706 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001707 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001708 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001709struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001710 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001711 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001712 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001713};
1714
Daniel Vetter926321d2013-10-16 13:30:34 +02001715enum intel_pipe_crc_source {
1716 INTEL_PIPE_CRC_SOURCE_NONE,
1717 INTEL_PIPE_CRC_SOURCE_PLANE1,
1718 INTEL_PIPE_CRC_SOURCE_PLANE2,
1719 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001720 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001721 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1722 INTEL_PIPE_CRC_SOURCE_TV,
1723 INTEL_PIPE_CRC_SOURCE_DP_B,
1724 INTEL_PIPE_CRC_SOURCE_DP_C,
1725 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001726 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001727 INTEL_PIPE_CRC_SOURCE_MAX,
1728};
1729
Shuang He8bf1e9f2013-10-15 18:55:27 +01001730struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001731 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001732 uint32_t crc[5];
1733};
1734
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001735#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001736struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001737 spinlock_t lock;
1738 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001739 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001740 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001741 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001742 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001743};
1744
Daniel Vetterf99d7062014-06-19 16:01:59 +02001745struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001746 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001747
1748 /*
1749 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1750 * scheduled flips.
1751 */
1752 unsigned busy_bits;
1753 unsigned flip_bits;
1754};
1755
Mika Kuoppala72253422014-10-07 17:21:26 +03001756struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001757 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001758 u32 value;
1759 /* bitmask representing WA bits */
1760 u32 mask;
1761};
1762
Arun Siluvery33136b02016-01-21 21:43:47 +00001763/*
1764 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1765 * allowing it for RCS as we don't foresee any requirement of having
1766 * a whitelist for other engines. When it is really required for
1767 * other engines then the limit need to be increased.
1768 */
1769#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001770
1771struct i915_workarounds {
1772 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1773 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001774 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001775};
1776
Yu Zhangcf9d2892015-02-10 19:05:47 +08001777struct i915_virtual_gpu {
1778 bool active;
1779};
1780
Matt Roperaa363132015-09-24 15:53:18 -07001781/* used in computing the new watermarks state */
1782struct intel_wm_config {
1783 unsigned int num_pipes_active;
1784 bool sprites_enabled;
1785 bool sprites_scaled;
1786};
1787
Jani Nikula77fec552014-03-31 14:27:22 +03001788struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001789 struct drm_device drm;
1790
Chris Wilsonefab6d82015-04-07 16:20:57 +01001791 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001792 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001793 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001794
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001795 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001796
1797 int relative_constants_mode;
1798
1799 void __iomem *regs;
1800
Chris Wilson907b28c2013-07-19 20:36:52 +01001801 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001802
Yu Zhangcf9d2892015-02-10 19:05:47 +08001803 struct i915_virtual_gpu vgpu;
1804
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001805 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001806
Alex Dai33a732f2015-08-12 15:43:36 +01001807 struct intel_guc guc;
1808
Daniel Vettereb805622015-05-04 14:58:44 +02001809 struct intel_csr csr;
1810
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001811 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001812
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001813 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1814 * controller on different i2c buses. */
1815 struct mutex gmbus_mutex;
1816
1817 /**
1818 * Base address of the gmbus and gpio block.
1819 */
1820 uint32_t gpio_mmio_base;
1821
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301822 /* MMIO base address for MIPI regs */
1823 uint32_t mipi_mmio_base;
1824
Ville Syrjälä443a3892015-11-11 20:34:15 +02001825 uint32_t psr_mmio_base;
1826
Imre Deak44cb7342016-08-10 14:07:29 +03001827 uint32_t pps_mmio_base;
1828
Daniel Vetter28c70f12012-12-01 13:53:45 +01001829 wait_queue_head_t gmbus_wait_queue;
1830
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001831 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001832 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05301833 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01001834 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001835
Daniel Vetterba8286f2014-09-11 07:43:25 +02001836 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001837 struct resource mch_res;
1838
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001839 /* protects the irq masks */
1840 spinlock_t irq_lock;
1841
Sourab Gupta84c33a62014-06-02 16:47:17 +05301842 /* protects the mmio flip data */
1843 spinlock_t mmio_flip_lock;
1844
Imre Deakf8b79e52014-03-04 19:23:07 +02001845 bool display_irqs_enabled;
1846
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001847 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1848 struct pm_qos_request pm_qos;
1849
Ville Syrjäläa5805162015-05-26 20:42:30 +03001850 /* Sideband mailbox protection */
1851 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001852
1853 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001854 union {
1855 u32 irq_mask;
1856 u32 de_irq_mask[I915_MAX_PIPES];
1857 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001858 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301859 u32 pm_imr;
1860 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301861 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301862 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001863 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001864
Jani Nikula5fcece82015-05-27 15:03:42 +03001865 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001866 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301867 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001868 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001869 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001870
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001871 bool preserve_bios_swizzle;
1872
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001873 /* overlay */
1874 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001875
Jani Nikula58c68772013-11-08 16:48:54 +02001876 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001877 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001878
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001879 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001880 bool no_aux_handshake;
1881
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001882 /* protects panel power sequencer state */
1883 struct mutex pps_mutex;
1884
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001885 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001886 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1887
1888 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001889 unsigned int skl_preferred_vco_freq;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001890 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001891 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001892 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001893 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001894 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001895
Ville Syrjälä63911d72016-05-13 23:41:32 +03001896 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03001897 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001898 } cdclk_pll;
1899
Daniel Vetter645416f2013-09-02 16:22:25 +02001900 /**
1901 * wq - Driver workqueue for GEM.
1902 *
1903 * NOTE: Work items scheduled here are not allowed to grab any modeset
1904 * locks, for otherwise the flushing done in the pageflip code will
1905 * result in deadlocks.
1906 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001907 struct workqueue_struct *wq;
1908
1909 /* Display functions */
1910 struct drm_i915_display_funcs display;
1911
1912 /* PCH chipset type */
1913 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001914 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001915
1916 unsigned long quirks;
1917
Zhang Ruib8efb172013-02-05 15:41:53 +08001918 enum modeset_restore modeset_restore;
1919 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001920 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001921 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001922
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001923 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001924 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001925
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001926 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001927 DECLARE_HASHTABLE(mm_structs, 7);
1928 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001929
Chris Wilson5d1808e2016-04-28 09:56:51 +01001930 /* The hw wants to have a stable context identifier for the lifetime
1931 * of the context (for OA, PASID, faults, etc). This is limited
1932 * in execlists to 21 bits.
1933 */
1934 struct ida context_hw_ida;
1935#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1936
Daniel Vetter87813422012-05-02 11:49:32 +02001937 /* Kernel Modesetting */
1938
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001939 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1940 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 wait_queue_head_t pending_flip_queue;
1942
Daniel Vetterc4597872013-10-21 21:04:07 +02001943#ifdef CONFIG_DEBUG_FS
1944 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1945#endif
1946
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001947 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001948 int num_shared_dpll;
1949 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001950 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001951
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001952 /*
1953 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1954 * Must be global rather than per dpll, because on some platforms
1955 * plls share registers.
1956 */
1957 struct mutex dpll_lock;
1958
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001959 unsigned int active_crtcs;
1960 unsigned int min_pixclk[I915_MAX_PIPES];
1961
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001962 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001963
Mika Kuoppala72253422014-10-07 17:21:26 +03001964 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001965
Daniel Vetterf99d7062014-06-19 16:01:59 +02001966 struct i915_frontbuffer_tracking fb_tracking;
1967
Jesse Barnes652c3932009-08-17 13:31:43 -07001968 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001969
Zhenyu Wangc48044112009-12-17 14:48:43 +08001970 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001971
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001972 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001973
Ben Widawsky59124502013-07-04 11:02:05 -07001974 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001975 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001976
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001977 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001978 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001979
Daniel Vetter20e4d402012-08-08 23:35:39 +02001980 /* ilk-only ips/rps state. Everything in here is protected by the global
1981 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001982 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001983
Imre Deak83c00f52013-10-25 17:36:47 +03001984 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001985
Rodrigo Vivia031d702013-10-03 16:15:06 -03001986 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001987
Daniel Vetter99584db2012-11-14 17:14:04 +01001988 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001989
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001990 struct drm_i915_gem_object *vlv_pctx;
1991
Daniel Vetter06957262015-08-10 13:34:08 +02001992#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001993 /* list of fbdev register on this device */
1994 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001995 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001996#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001997
1998 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001999 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002000
Imre Deak58fddc22015-01-08 17:54:14 +02002001 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002002 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002003 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002004 /**
2005 * av_mutex - mutex for audio/video sync
2006 *
2007 */
2008 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002009
Ben Widawsky254f9652012-06-04 14:42:42 -07002010 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002011 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002012
Damien Lespiau3e683202012-12-11 18:48:29 +00002013 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002014
Ville Syrjäläc2317752016-03-15 16:39:56 +02002015 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002016 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002017 /*
2018 * Shadows for CHV DPLL_MD regs to keep the state
2019 * checker somewhat working in the presence hardware
2020 * crappiness (can't read out DPLL_MD for pipes B & C).
2021 */
2022 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002023 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002024
Daniel Vetter842f1c82014-03-10 10:01:44 +01002025 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002026 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002027 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002028 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002029
Lyude656d1b82016-08-17 15:55:54 -04002030 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002031 I915_SAGV_UNKNOWN = 0,
2032 I915_SAGV_DISABLED,
2033 I915_SAGV_ENABLED,
2034 I915_SAGV_NOT_CONTROLLED
2035 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002036
Ville Syrjälä53615a52013-08-01 16:18:50 +03002037 struct {
2038 /*
2039 * Raw watermark latency values:
2040 * in 0.1us units for WM0,
2041 * in 0.5us units for WM1+.
2042 */
2043 /* primary */
2044 uint16_t pri_latency[5];
2045 /* sprite */
2046 uint16_t spr_latency[5];
2047 /* cursor */
2048 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002049 /*
2050 * Raw watermark memory latency values
2051 * for SKL for all 8 levels
2052 * in 1us units.
2053 */
2054 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002055
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002056 /*
2057 * The skl_wm_values structure is a bit too big for stack
2058 * allocation, so we keep the staging struct where we store
2059 * intermediate results here instead.
2060 */
2061 struct skl_wm_values skl_results;
2062
Ville Syrjälä609cede2013-10-09 19:18:03 +03002063 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002064 union {
2065 struct ilk_wm_values hw;
2066 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002067 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002068 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002069
2070 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002071
2072 /*
2073 * Should be held around atomic WM register writing; also
2074 * protects * intel_crtc->wm.active and
2075 * cstate->wm.need_postvbl_update.
2076 */
2077 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002078
2079 /*
2080 * Set during HW readout of watermarks/DDB. Some platforms
2081 * need to know when we're still using BIOS-provided values
2082 * (which we don't fully trust).
2083 */
2084 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002085 } wm;
2086
Paulo Zanoni8a187452013-12-06 20:32:13 -02002087 struct i915_runtime_pm pm;
2088
Oscar Mateoa83014d2014-07-24 17:04:21 +01002089 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2090 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002091 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002092 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002093
Chris Wilson73cb9702016-10-28 13:58:46 +01002094 struct list_head timelines;
2095 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002096 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002097
Chris Wilson67d97da2016-07-04 08:08:31 +01002098 /**
2099 * Is the GPU currently considered idle, or busy executing
2100 * userspace requests? Whilst idle, we allow runtime power
2101 * management to power down the hardware and display clocks.
2102 * In order to reduce the effect on performance, there
2103 * is a slight delay before we do so.
2104 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002105 bool awake;
2106
2107 /**
2108 * We leave the user IRQ off as much as possible,
2109 * but this means that requests will finish and never
2110 * be retired once the system goes idle. Set a timer to
2111 * fire periodically while the ring is running. When it
2112 * fires, go retire requests.
2113 */
2114 struct delayed_work retire_work;
2115
2116 /**
2117 * When we detect an idle GPU, we want to turn on
2118 * powersaving features. So once we see that there
2119 * are no more requests outstanding and no more
2120 * arrive within a small period of time, we fire
2121 * off the idle_work.
2122 */
2123 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002124
2125 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002126 } gt;
2127
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002128 /* perform PHY state sanity checks? */
2129 bool chv_phy_assert[2];
2130
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002131 /* Used to save the pipe-to-encoder mapping for audio */
2132 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002133
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002134 /*
2135 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2136 * will be rejected. Instead look for a better place.
2137 */
Jani Nikula77fec552014-03-31 14:27:22 +03002138};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139
Chris Wilson2c1792a2013-08-01 18:39:55 +01002140static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2141{
Chris Wilson091387c2016-06-24 14:00:21 +01002142 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002143}
2144
David Weinehallc49d13e2016-08-22 13:32:42 +03002145static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002146{
David Weinehallc49d13e2016-08-22 13:32:42 +03002147 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002148}
2149
Alex Dai33a732f2015-08-12 15:43:36 +01002150static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2151{
2152 return container_of(guc, struct drm_i915_private, guc);
2153}
2154
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002155/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302156#define for_each_engine(engine__, dev_priv__, id__) \
2157 for ((id__) = 0; \
2158 (id__) < I915_NUM_ENGINES; \
2159 (id__)++) \
2160 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002161
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002162#define __mask_next_bit(mask) ({ \
2163 int __idx = ffs(mask) - 1; \
2164 mask &= ~BIT(__idx); \
2165 __idx; \
2166})
2167
Dave Gordonc3232b12016-03-23 18:19:53 +00002168/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002169#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2170 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302171 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002172
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002173enum hdmi_force_audio {
2174 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2175 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2176 HDMI_AUDIO_AUTO, /* trust EDID */
2177 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2178};
2179
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002180#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002181
Chris Wilson37e680a2012-06-07 15:38:42 +01002182struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002183 unsigned int flags;
2184#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00002185#define I915_GEM_OBJECT_IS_SHRINKABLE 0x2
Chris Wilsonde472662016-01-22 18:32:31 +00002186
Chris Wilson37e680a2012-06-07 15:38:42 +01002187 /* Interface between the GEM object and its backing storage.
2188 * get_pages() is called once prior to the use of the associated set
2189 * of pages before to binding them into the GTT, and put_pages() is
2190 * called after we no longer need them. As we expect there to be
2191 * associated cost with migrating pages between the backing storage
2192 * and making them available for the GPU (e.g. clflush), we may hold
2193 * onto the pages after they are no longer referenced by the GPU
2194 * in case they may be used again shortly (for example migrating the
2195 * pages to a different memory domain within the GTT). put_pages()
2196 * will therefore most likely be called when the object itself is
2197 * being released or under memory pressure (where we attempt to
2198 * reap pages for the shrinker).
2199 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002200 struct sg_table *(*get_pages)(struct drm_i915_gem_object *);
2201 void (*put_pages)(struct drm_i915_gem_object *, struct sg_table *);
Chris Wilsonde472662016-01-22 18:32:31 +00002202
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002203 int (*dmabuf_export)(struct drm_i915_gem_object *);
2204 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002205};
2206
Daniel Vettera071fa02014-06-18 23:28:09 +02002207/*
2208 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302209 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002210 * doesn't mean that the hw necessarily already scans it out, but that any
2211 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2212 *
2213 * We have one bit per pipe and per scanout plane type.
2214 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302215#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2216#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002217#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2218 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2219#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302220 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2221#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2222 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002223#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302224 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002225#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302226 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002227
Eric Anholt673a3942008-07-30 12:06:12 -07002228struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002229 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002230
Chris Wilson37e680a2012-06-07 15:38:42 +01002231 const struct drm_i915_gem_object_ops *ops;
2232
Ben Widawsky2f633152013-07-17 12:19:03 -07002233 /** List of VMAs backed by this object */
2234 struct list_head vma_list;
Chris Wilsondb6c2b42016-11-01 11:54:00 +00002235 struct rb_root vma_tree;
Ben Widawsky2f633152013-07-17 12:19:03 -07002236
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002237 /** Stolen memory for this object, instead of being backed by shmem. */
2238 struct drm_mm_node *stolen;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02002239 struct list_head global_link;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01002240 union {
2241 struct rcu_head rcu;
2242 struct llist_node freed;
2243 };
Eric Anholt673a3942008-07-30 12:06:12 -07002244
Chris Wilson275f0392016-10-24 13:42:14 +01002245 /**
2246 * Whether the object is currently in the GGTT mmap.
2247 */
2248 struct list_head userfault_link;
2249
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002250 /** Used in execbuf to temporarily hold a ref */
2251 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002252
Chris Wilson8d9d5742015-04-07 16:20:38 +01002253 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002254
Chris Wilson573adb32016-08-04 16:32:39 +01002255 unsigned long flags;
Eric Anholt673a3942008-07-30 12:06:12 -07002256
2257 /**
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002258 * Have we taken a reference for the object for incomplete GPU
2259 * activity?
2260 */
Chris Wilsond07f0e52016-10-28 13:58:44 +01002261#define I915_BO_ACTIVE_REF 0
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002262
Chris Wilsoncaea7472010-11-12 13:53:37 +00002263 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302264 * Is the object to be mapped as read-only to the GPU
2265 * Only honoured if hardware has relevant pte bit
2266 */
2267 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002268 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002269 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002270
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002271 atomic_t frontbuffer_bits;
Chris Wilson50349242016-08-18 17:17:04 +01002272 unsigned int frontbuffer_ggtt_origin; /* write once */
Daniel Vettera071fa02014-06-18 23:28:09 +02002273
Chris Wilson9ad36762016-08-05 10:14:21 +01002274 /** Current tiling stride for the object, if it's tiled. */
Chris Wilson3e510a82016-08-05 10:14:23 +01002275 unsigned int tiling_and_stride;
2276#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2277#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2278#define STRIDE_MASK (~TILING_MASK)
Chris Wilson9ad36762016-08-05 10:14:21 +01002279
Chris Wilson15717de2016-08-04 07:52:26 +01002280 /** Count of VMA actually bound by this object */
2281 unsigned int bind_count;
Chris Wilsond07f0e52016-10-28 13:58:44 +01002282 unsigned int active_count;
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002283 unsigned int pin_display;
2284
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002285 struct {
Chris Wilson1233e2d2016-10-28 13:58:37 +01002286 struct mutex lock; /* protects the pages and their use */
2287 atomic_t pages_pin_count;
Chris Wilson96d77632016-10-28 13:58:33 +01002288
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002289 struct sg_table *pages;
2290 void *mapping;
2291
2292 struct i915_gem_object_page_iter {
2293 struct scatterlist *sg_pos;
2294 unsigned int sg_idx; /* in pages, but 32bit eek! */
2295
2296 struct radix_tree_root radix;
2297 struct mutex lock; /* protects this cache */
2298 } get_page;
2299
2300 /**
2301 * Advice: are the backing pages purgeable?
2302 */
2303 unsigned int madv:2;
2304
2305 /**
2306 * This is set if the object has been written to since the
2307 * pages were last acquired.
2308 */
2309 bool dirty:1;
Chris Wilsonbc0629a2016-11-01 10:03:17 +00002310
2311 /**
2312 * This is set if the object has been pinned due to unknown
2313 * swizzling.
2314 */
2315 bool quirked:1;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002316 } mm;
Dave Airlie9a70cc22012-05-22 13:09:21 +01002317
Chris Wilsonb4716182015-04-27 13:41:17 +01002318 /** Breadcrumb of last rendering to the buffer.
2319 * There can only be one writer, but we allow for multiple readers.
2320 * If there is a writer that necessarily implies that all other
2321 * read requests are complete - but we may only be lazily clearing
2322 * the read requests. A read request is naturally the most recent
2323 * request on a ring, so we may have two different write and read
2324 * requests on one ring where the write request is older than the
2325 * read request. This allows for the CPU to read from an active
2326 * buffer by only waiting for the write to complete.
Chris Wilson381f3712016-08-04 07:52:29 +01002327 */
Chris Wilsond07f0e52016-10-28 13:58:44 +01002328 struct reservation_object *resv;
Eric Anholt673a3942008-07-30 12:06:12 -07002329
Daniel Vetter80075d42013-10-09 21:23:52 +02002330 /** References from framebuffers, locks out tiling changes. */
2331 unsigned long framebuffer_references;
2332
Eric Anholt280b7132009-03-12 16:56:27 -07002333 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002334 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002335
Chris Wilson5f12b802016-10-03 13:45:15 +01002336 struct i915_gem_userptr {
2337 uintptr_t ptr;
2338 unsigned read_only :1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002339
Chris Wilson5f12b802016-10-03 13:45:15 +01002340 struct i915_mm_struct *mm;
2341 struct i915_mmu_object *mmu_object;
2342 struct work_struct *work;
2343 } userptr;
2344
2345 /** for phys allocated objects */
2346 struct drm_dma_handle *phys_handle;
Chris Wilsond07f0e52016-10-28 13:58:44 +01002347
2348 struct reservation_object __builtin_resv;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002349};
Chris Wilson03ac0642016-07-20 13:31:51 +01002350
2351static inline struct drm_i915_gem_object *
2352to_intel_bo(struct drm_gem_object *gem)
2353{
2354 /* Assert that to_intel_bo(NULL) == NULL */
2355 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2356
2357 return container_of(gem, struct drm_i915_gem_object, base);
2358}
2359
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01002360/**
2361 * i915_gem_object_lookup_rcu - look up a temporary GEM object from its handle
2362 * @filp: DRM file private date
2363 * @handle: userspace handle
2364 *
2365 * Returns:
2366 *
2367 * A pointer to the object named by the handle if such exists on @filp, NULL
2368 * otherwise. This object is only valid whilst under the RCU read lock, and
2369 * note carefully the object may be in the process of being destroyed.
2370 */
2371static inline struct drm_i915_gem_object *
2372i915_gem_object_lookup_rcu(struct drm_file *file, u32 handle)
2373{
2374#ifdef CONFIG_LOCKDEP
2375 WARN_ON(debug_locks && !lock_is_held(&rcu_lock_map));
2376#endif
2377 return idr_find(&file->object_idr, handle);
2378}
2379
Chris Wilson03ac0642016-07-20 13:31:51 +01002380static inline struct drm_i915_gem_object *
2381i915_gem_object_lookup(struct drm_file *file, u32 handle)
2382{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01002383 struct drm_i915_gem_object *obj;
2384
2385 rcu_read_lock();
2386 obj = i915_gem_object_lookup_rcu(file, handle);
2387 if (obj && !kref_get_unless_zero(&obj->base.refcount))
2388 obj = NULL;
2389 rcu_read_unlock();
2390
2391 return obj;
Chris Wilson03ac0642016-07-20 13:31:51 +01002392}
2393
2394__deprecated
2395extern struct drm_gem_object *
2396drm_gem_object_lookup(struct drm_file *file, u32 handle);
Daniel Vetter23010e42010-03-08 13:35:02 +01002397
Chris Wilson25dc5562016-07-20 13:31:52 +01002398__attribute__((nonnull))
2399static inline struct drm_i915_gem_object *
2400i915_gem_object_get(struct drm_i915_gem_object *obj)
2401{
2402 drm_gem_object_reference(&obj->base);
2403 return obj;
2404}
2405
2406__deprecated
2407extern void drm_gem_object_reference(struct drm_gem_object *);
2408
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002409__attribute__((nonnull))
2410static inline void
2411i915_gem_object_put(struct drm_i915_gem_object *obj)
2412{
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002413 __drm_gem_object_unreference(&obj->base);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002414}
2415
2416__deprecated
2417extern void drm_gem_object_unreference(struct drm_gem_object *);
2418
Chris Wilson34911fd2016-07-20 13:31:54 +01002419__deprecated
2420extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2421
Chris Wilsonb9bcd142016-06-20 15:05:51 +01002422static inline bool
Chris Wilson03ac84f2016-10-28 13:58:36 +01002423i915_gem_object_is_dead(const struct drm_i915_gem_object *obj)
2424{
2425 return atomic_read(&obj->base.refcount.refcount) == 0;
2426}
2427
Chris Wilson03ac84f2016-10-28 13:58:36 +01002428static inline bool
Chris Wilsonb9bcd142016-06-20 15:05:51 +01002429i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2430{
2431 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2432}
2433
Chris Wilson573adb32016-08-04 16:32:39 +01002434static inline bool
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00002435i915_gem_object_is_shrinkable(const struct drm_i915_gem_object *obj)
2436{
2437 return obj->ops->flags & I915_GEM_OBJECT_IS_SHRINKABLE;
2438}
2439
2440static inline bool
Chris Wilson573adb32016-08-04 16:32:39 +01002441i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2442{
Chris Wilsond07f0e52016-10-28 13:58:44 +01002443 return obj->active_count;
Chris Wilson573adb32016-08-04 16:32:39 +01002444}
2445
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002446static inline bool
2447i915_gem_object_has_active_reference(const struct drm_i915_gem_object *obj)
2448{
2449 return test_bit(I915_BO_ACTIVE_REF, &obj->flags);
2450}
2451
2452static inline void
2453i915_gem_object_set_active_reference(struct drm_i915_gem_object *obj)
2454{
2455 lockdep_assert_held(&obj->base.dev->struct_mutex);
2456 __set_bit(I915_BO_ACTIVE_REF, &obj->flags);
2457}
2458
2459static inline void
2460i915_gem_object_clear_active_reference(struct drm_i915_gem_object *obj)
2461{
2462 lockdep_assert_held(&obj->base.dev->struct_mutex);
2463 __clear_bit(I915_BO_ACTIVE_REF, &obj->flags);
2464}
2465
2466void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj);
2467
Chris Wilson3e510a82016-08-05 10:14:23 +01002468static inline unsigned int
2469i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2470{
2471 return obj->tiling_and_stride & TILING_MASK;
2472}
2473
2474static inline bool
2475i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2476{
2477 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2478}
2479
2480static inline unsigned int
2481i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2482{
2483 return obj->tiling_and_stride & STRIDE_MASK;
2484}
2485
Chris Wilsond07f0e52016-10-28 13:58:44 +01002486static inline struct intel_engine_cs *
2487i915_gem_object_last_write_engine(struct drm_i915_gem_object *obj)
2488{
2489 struct intel_engine_cs *engine = NULL;
2490 struct dma_fence *fence;
2491
2492 rcu_read_lock();
2493 fence = reservation_object_get_excl_rcu(obj->resv);
2494 rcu_read_unlock();
2495
2496 if (fence && dma_fence_is_i915(fence) && !dma_fence_is_signaled(fence))
2497 engine = to_request(fence)->engine;
2498 dma_fence_put(fence);
2499
2500 return engine;
2501}
2502
Chris Wilson624192c2016-08-15 10:48:50 +01002503static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2504{
2505 i915_gem_object_get(vma->obj);
2506 return vma;
2507}
2508
2509static inline void i915_vma_put(struct i915_vma *vma)
2510{
Chris Wilson624192c2016-08-15 10:48:50 +01002511 i915_gem_object_put(vma->obj);
2512}
2513
Dave Gordon85d12252016-05-20 11:54:06 +01002514/*
2515 * Optimised SGL iterator for GEM objects
2516 */
2517static __always_inline struct sgt_iter {
2518 struct scatterlist *sgp;
2519 union {
2520 unsigned long pfn;
2521 dma_addr_t dma;
2522 };
2523 unsigned int curr;
2524 unsigned int max;
2525} __sgt_iter(struct scatterlist *sgl, bool dma) {
2526 struct sgt_iter s = { .sgp = sgl };
2527
2528 if (s.sgp) {
2529 s.max = s.curr = s.sgp->offset;
2530 s.max += s.sgp->length;
2531 if (dma)
2532 s.dma = sg_dma_address(s.sgp);
2533 else
2534 s.pfn = page_to_pfn(sg_page(s.sgp));
2535 }
2536
2537 return s;
2538}
2539
Chris Wilson96d77632016-10-28 13:58:33 +01002540static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2541{
2542 ++sg;
2543 if (unlikely(sg_is_chain(sg)))
2544 sg = sg_chain_ptr(sg);
2545 return sg;
2546}
2547
Dave Gordon85d12252016-05-20 11:54:06 +01002548/**
Dave Gordon63d15322016-05-20 11:54:07 +01002549 * __sg_next - return the next scatterlist entry in a list
2550 * @sg: The current sg entry
2551 *
2552 * Description:
2553 * If the entry is the last, return NULL; otherwise, step to the next
2554 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2555 * otherwise just return the pointer to the current element.
2556 **/
2557static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2558{
2559#ifdef CONFIG_DEBUG_SG
2560 BUG_ON(sg->sg_magic != SG_MAGIC);
2561#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002562 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002563}
2564
2565/**
Dave Gordon85d12252016-05-20 11:54:06 +01002566 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2567 * @__dmap: DMA address (output)
2568 * @__iter: 'struct sgt_iter' (iterator state, internal)
2569 * @__sgt: sg_table to iterate over (input)
2570 */
2571#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2572 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2573 ((__dmap) = (__iter).dma + (__iter).curr); \
2574 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002575 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002576
2577/**
2578 * for_each_sgt_page - iterate over the pages of the given sg_table
2579 * @__pp: page pointer (output)
2580 * @__iter: 'struct sgt_iter' (iterator state, internal)
2581 * @__sgt: sg_table to iterate over (input)
2582 */
2583#define for_each_sgt_page(__pp, __iter, __sgt) \
2584 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2585 ((__pp) = (__iter).pfn == 0 ? NULL : \
2586 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2587 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002588 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002589
Brad Volkin351e3db2014-02-18 10:15:46 -08002590/*
2591 * A command that requires special handling by the command parser.
2592 */
2593struct drm_i915_cmd_descriptor {
2594 /*
2595 * Flags describing how the command parser processes the command.
2596 *
2597 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2598 * a length mask if not set
2599 * CMD_DESC_SKIP: The command is allowed but does not follow the
2600 * standard length encoding for the opcode range in
2601 * which it falls
2602 * CMD_DESC_REJECT: The command is never allowed
2603 * CMD_DESC_REGISTER: The command should be checked against the
2604 * register whitelist for the appropriate ring
2605 * CMD_DESC_MASTER: The command is allowed if the submitting process
2606 * is the DRM master
2607 */
2608 u32 flags;
2609#define CMD_DESC_FIXED (1<<0)
2610#define CMD_DESC_SKIP (1<<1)
2611#define CMD_DESC_REJECT (1<<2)
2612#define CMD_DESC_REGISTER (1<<3)
2613#define CMD_DESC_BITMASK (1<<4)
2614#define CMD_DESC_MASTER (1<<5)
2615
2616 /*
2617 * The command's unique identification bits and the bitmask to get them.
2618 * This isn't strictly the opcode field as defined in the spec and may
2619 * also include type, subtype, and/or subop fields.
2620 */
2621 struct {
2622 u32 value;
2623 u32 mask;
2624 } cmd;
2625
2626 /*
2627 * The command's length. The command is either fixed length (i.e. does
2628 * not include a length field) or has a length field mask. The flag
2629 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2630 * a length mask. All command entries in a command table must include
2631 * length information.
2632 */
2633 union {
2634 u32 fixed;
2635 u32 mask;
2636 } length;
2637
2638 /*
2639 * Describes where to find a register address in the command to check
2640 * against the ring's register whitelist. Only valid if flags has the
2641 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002642 *
2643 * A non-zero step value implies that the command may access multiple
2644 * registers in sequence (e.g. LRI), in that case step gives the
2645 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002646 */
2647 struct {
2648 u32 offset;
2649 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002650 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002651 } reg;
2652
2653#define MAX_CMD_DESC_BITMASKS 3
2654 /*
2655 * Describes command checks where a particular dword is masked and
2656 * compared against an expected value. If the command does not match
2657 * the expected value, the parser rejects it. Only valid if flags has
2658 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2659 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002660 *
2661 * If the check specifies a non-zero condition_mask then the parser
2662 * only performs the check when the bits specified by condition_mask
2663 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002664 */
2665 struct {
2666 u32 offset;
2667 u32 mask;
2668 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002669 u32 condition_offset;
2670 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002671 } bits[MAX_CMD_DESC_BITMASKS];
2672};
2673
2674/*
2675 * A table of commands requiring special handling by the command parser.
2676 *
Chris Wilson33a051a2016-07-27 09:07:26 +01002677 * Each engine has an array of tables. Each table consists of an array of
2678 * command descriptors, which must be sorted with command opcodes in
2679 * ascending order.
Brad Volkin351e3db2014-02-18 10:15:46 -08002680 */
2681struct drm_i915_cmd_table {
2682 const struct drm_i915_cmd_descriptor *table;
2683 int count;
2684};
2685
Chris Wilsondbbe9122014-08-09 19:18:43 +01002686/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002687#define __I915__(p) ({ \
2688 struct drm_i915_private *__p; \
2689 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2690 __p = (struct drm_i915_private *)p; \
2691 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2692 __p = to_i915((struct drm_device *)p); \
2693 else \
2694 BUILD_BUG(); \
2695 __p; \
2696})
David Weinehall351c3b52016-08-22 13:32:41 +03002697#define INTEL_INFO(p) (&__I915__(p)->info)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002698
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002699#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002700#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002701
Jani Nikulae87a0052015-10-20 15:22:02 +03002702#define REVID_FOREVER 0xff
Chris Wilson091387c2016-06-24 14:00:21 +01002703#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002704
2705#define GEN_FOREVER (0)
2706/*
2707 * Returns true if Gen is in inclusive range [Start, End].
2708 *
2709 * Use GEN_FOREVER for unbound start and or end.
2710 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002711#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002712 unsigned int __s = (s), __e = (e); \
2713 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2714 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2715 if ((__s) != GEN_FOREVER) \
2716 __s = (s) - 1; \
2717 if ((__e) == GEN_FOREVER) \
2718 __e = BITS_PER_LONG - 1; \
2719 else \
2720 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002721 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002722})
2723
Jani Nikulae87a0052015-10-20 15:22:02 +03002724/*
2725 * Return true if revision is in range [since,until] inclusive.
2726 *
2727 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2728 */
2729#define IS_REVID(p, since, until) \
2730 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2731
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002732#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2733#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002734#define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002735#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002736#define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002737#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2738#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002739#define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm)
Ville Syrjäläa26e5232016-10-31 22:37:19 +02002740#define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater)
2741#define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002742#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002743#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002744#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2745#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02002746#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002747#define IS_G33(dev_priv) ((dev_priv)->info.is_g33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002748#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002749#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002750#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2751 INTEL_DEVID(dev_priv) == 0x0152 || \
2752 INTEL_DEVID(dev_priv) == 0x015a)
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002753#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002754#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002755#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002756#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
Tvrtko Ursulind9486e62016-10-13 11:03:03 +01002757#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002758#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002759#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002760#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002761#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2762 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2763#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2764 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2765 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2766 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002767/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002768#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2769 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2770#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2771 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2772#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2773 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2774#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2775 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002776/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002777#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2778 INTEL_DEVID(dev_priv) == 0x0A1E)
2779#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2780 INTEL_DEVID(dev_priv) == 0x1913 || \
2781 INTEL_DEVID(dev_priv) == 0x1916 || \
2782 INTEL_DEVID(dev_priv) == 0x1921 || \
2783 INTEL_DEVID(dev_priv) == 0x1926)
2784#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2785 INTEL_DEVID(dev_priv) == 0x1915 || \
2786 INTEL_DEVID(dev_priv) == 0x191E)
2787#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2788 INTEL_DEVID(dev_priv) == 0x5913 || \
2789 INTEL_DEVID(dev_priv) == 0x5916 || \
2790 INTEL_DEVID(dev_priv) == 0x5921 || \
2791 INTEL_DEVID(dev_priv) == 0x5926)
2792#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2793 INTEL_DEVID(dev_priv) == 0x5915 || \
2794 INTEL_DEVID(dev_priv) == 0x591E)
2795#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2796 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2797#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2798 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302799
Ben Widawskyb833d682013-08-23 16:00:07 -07002800#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002801
Jani Nikulaef712bb2015-10-20 15:22:00 +03002802#define SKL_REVID_A0 0x0
2803#define SKL_REVID_B0 0x1
2804#define SKL_REVID_C0 0x2
2805#define SKL_REVID_D0 0x3
2806#define SKL_REVID_E0 0x4
2807#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002808#define SKL_REVID_G0 0x6
2809#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002810
Jani Nikulae87a0052015-10-20 15:22:02 +03002811#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2812
Jani Nikulaef712bb2015-10-20 15:22:00 +03002813#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002814#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002815#define BXT_REVID_B0 0x3
2816#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002817
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002818#define IS_BXT_REVID(dev_priv, since, until) \
2819 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002820
Mika Kuoppalac033a372016-06-07 17:18:55 +03002821#define KBL_REVID_A0 0x0
2822#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002823#define KBL_REVID_C0 0x2
2824#define KBL_REVID_D0 0x3
2825#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002826
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002827#define IS_KBL_REVID(dev_priv, since, until) \
2828 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002829
Jesse Barnes85436692011-04-06 12:11:14 -07002830/*
2831 * The genX designation typically refers to the render engine, so render
2832 * capability related checks should use IS_GEN, while display and other checks
2833 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2834 * chips, etc.).
2835 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002836#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2837#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2838#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2839#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2840#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2841#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2842#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2843#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002844
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002845#define ENGINE_MASK(id) BIT(id)
2846#define RENDER_RING ENGINE_MASK(RCS)
2847#define BSD_RING ENGINE_MASK(VCS)
2848#define BLT_RING ENGINE_MASK(BCS)
2849#define VEBOX_RING ENGINE_MASK(VECS)
2850#define BSD2_RING ENGINE_MASK(VCS2)
2851#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002852
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002853#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002854 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002855
2856#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2857#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2858#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2859#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2860
Ben Widawsky63c42e52014-04-18 18:04:27 -03002861#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002862#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002863#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002864#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2865 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Carlos Santa31776592016-08-17 12:30:56 -07002866#define HWS_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->hws_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002867
Carlos Santae1a525362016-08-17 12:30:52 -07002868#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->has_hw_contexts)
Carlos Santa4586f1d2016-08-17 12:30:53 -07002869#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->has_logical_ring_contexts)
Jesse Barnes692ef702014-08-05 07:51:18 -07002870#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002871#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2872#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002873
Chris Wilson05394f32010-11-08 19:18:58 +00002874#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002875#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2876
Daniel Vetterb45305f2012-12-17 16:21:27 +01002877/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002878#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002879
2880/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002881#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2882 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2883 IS_SKL_GT3(dev_priv) || \
2884 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002885
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002886/*
2887 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2888 * even when in MSI mode. This results in spurious interrupt warnings if the
2889 * legacy irq no. is shared with another device. The kernel then disables that
2890 * interrupt source and so prevents the other device from working properly.
2891 */
2892#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Carlos Santab355f102016-08-17 12:30:48 -07002893#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002894
Zou Nan haicae58522010-11-09 17:17:32 +08002895/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2896 * rows, which changed the alignment requirements and fence programming.
2897 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002898#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2899 !(IS_I915G(dev_priv) || \
2900 IS_I915GM(dev_priv)))
Zou Nan haicae58522010-11-09 17:17:32 +08002901#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2902#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002903
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002904#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Zou Nan haicae58522010-11-09 17:17:32 +08002905#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002906#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002907
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002908#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002909
Carlos Santa1d3fe532016-08-17 12:30:46 -07002910#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002911
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002912#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002913#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Carlos Santa6e3b84d2016-08-17 12:30:36 -07002914#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
Carlos Santa86f36242016-08-17 12:30:44 -07002915#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Carlos Santa33b5bf82016-08-17 12:30:45 -07002916#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002917
Carlos Santa3bacde12016-08-17 12:30:42 -07002918#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002919
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002920#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002921#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2922
Dave Gordon1a3d1892016-05-13 15:36:30 +01002923/*
2924 * For now, anything with a GuC requires uCode loading, and then supports
2925 * command submission once loaded. But these are logically independent
2926 * properties, so we have separate macros to test them.
2927 */
Carlos Santa3d810fb2016-08-17 12:30:57 -07002928#define HAS_GUC(dev) (INTEL_INFO(dev)->has_guc)
Dave Gordon1a3d1892016-05-13 15:36:30 +01002929#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2930#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002931
Carlos Santa53233f02016-08-17 12:30:43 -07002932#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002933
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002934#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2935
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002936#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2937#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2938#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2939#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2940#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2941#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302942#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2943#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002944#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002945#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002946#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002947#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002948
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002949#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2950#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2951#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2952#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002953#define HAS_PCH_LPT_LP(dev_priv) \
2954 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2955#define HAS_PCH_LPT_H(dev_priv) \
2956 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002957#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2958#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2959#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2960#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002961
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002962#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302963
Shashank Sharma6389dd82016-10-14 19:56:50 +05302964#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2965
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002966/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002967#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002968#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2969 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002970
Ben Widawskyc8735b02012-09-07 19:43:39 -07002971#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302972#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002973
Chris Wilson05394f32010-11-08 19:18:58 +00002974#include "i915_trace.h"
2975
Chris Wilson48f112f2016-06-24 14:07:14 +01002976static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2977{
2978#ifdef CONFIG_INTEL_IOMMU
2979 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2980 return true;
2981#endif
2982 return false;
2983}
2984
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002985extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2986extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002987
Chris Wilsonc0336662016-05-06 15:40:21 +01002988int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002989 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002990
Chris Wilson39df9192016-07-20 13:31:57 +01002991bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2992
Chris Wilson0673ad42016-06-24 14:00:22 +01002993/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002994void __printf(3, 4)
2995__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2996 const char *fmt, ...);
2997
2998#define i915_report_error(dev_priv, fmt, ...) \
2999 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3000
Ben Widawskyc43b5632012-04-16 14:07:40 -07003001#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11003002extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3003 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07003004#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03003005extern const struct dev_pm_ops i915_pm_ops;
3006
3007extern int i915_driver_load(struct pci_dev *pdev,
3008 const struct pci_device_id *ent);
3009extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003010extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3011extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01003012extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01003013extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00003014extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02003015extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003016extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3017extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3018extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3019extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03003020int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003021
Jani Nikula77913b32015-06-18 13:06:16 +03003022/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003023void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3024 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003025void intel_hpd_init(struct drm_i915_private *dev_priv);
3026void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3027void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07003028bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003029bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3030void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003031
Linus Torvalds1da177e2005-04-16 15:20:36 -07003032/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003033static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3034{
3035 unsigned long delay;
3036
3037 if (unlikely(!i915.enable_hangcheck))
3038 return;
3039
3040 /* Don't continually defer the hangcheck so that it is always run at
3041 * least once after work has been scheduled on any ring. Otherwise,
3042 * we will ignore a hung ring if a second ring is kept busy.
3043 */
3044
3045 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3046 queue_delayed_work(system_long_wq,
3047 &dev_priv->gpu_error.hangcheck_work, delay);
3048}
3049
Mika Kuoppala58174462014-02-25 17:11:26 +02003050__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003051void i915_handle_error(struct drm_i915_private *dev_priv,
3052 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003053 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054
Daniel Vetterb9632912014-09-30 10:56:44 +02003055extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003056int intel_irq_install(struct drm_i915_private *dev_priv);
3057void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003058
Chris Wilsondc979972016-05-10 14:10:04 +01003059extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3060extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03003061 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01003062extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02003063extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02003064extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003065extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3066extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3067 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02003068const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003069void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003070 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003071void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003072 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01003073/* Like above but the caller must manage the uncore.lock itself.
3074 * Must be used with I915_READ_FW and friends.
3075 */
3076void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3077 enum forcewake_domains domains);
3078void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3079 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003080u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3081
Mika Kuoppala59bad942015-01-16 11:34:40 +02003082void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003083
Chris Wilson1758b902016-06-30 15:32:44 +01003084int intel_wait_for_register(struct drm_i915_private *dev_priv,
3085 i915_reg_t reg,
3086 const u32 mask,
3087 const u32 value,
3088 const unsigned long timeout_ms);
3089int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3090 i915_reg_t reg,
3091 const u32 mask,
3092 const u32 value,
3093 const unsigned long timeout_ms);
3094
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003095static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3096{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003097 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003098}
3099
Chris Wilsonc0336662016-05-06 15:40:21 +01003100static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003101{
Chris Wilsonc0336662016-05-06 15:40:21 +01003102 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003103}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003104
Keith Packard7c463582008-11-04 02:03:27 -08003105void
Jani Nikula50227e12014-03-31 14:27:21 +03003106i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003107 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003108
3109void
Jani Nikula50227e12014-03-31 14:27:21 +03003110i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003111 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003112
Imre Deakf8b79e52014-03-04 19:23:07 +02003113void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3114void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003115void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3116 uint32_t mask,
3117 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003118void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3119 uint32_t interrupt_mask,
3120 uint32_t enabled_irq_mask);
3121static inline void
3122ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3123{
3124 ilk_update_display_irq(dev_priv, bits, bits);
3125}
3126static inline void
3127ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3128{
3129 ilk_update_display_irq(dev_priv, bits, 0);
3130}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003131void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3132 enum pipe pipe,
3133 uint32_t interrupt_mask,
3134 uint32_t enabled_irq_mask);
3135static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3136 enum pipe pipe, uint32_t bits)
3137{
3138 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3139}
3140static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3141 enum pipe pipe, uint32_t bits)
3142{
3143 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3144}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003145void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3146 uint32_t interrupt_mask,
3147 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003148static inline void
3149ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3150{
3151 ibx_display_interrupt_update(dev_priv, bits, bits);
3152}
3153static inline void
3154ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3155{
3156 ibx_display_interrupt_update(dev_priv, bits, 0);
3157}
3158
Eric Anholt673a3942008-07-30 12:06:12 -07003159/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003160int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3161 struct drm_file *file_priv);
3162int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3163 struct drm_file *file_priv);
3164int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3165 struct drm_file *file_priv);
3166int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3167 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003168int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3169 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003170int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3171 struct drm_file *file_priv);
3172int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3173 struct drm_file *file_priv);
3174int i915_gem_execbuffer(struct drm_device *dev, void *data,
3175 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003176int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3177 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003178int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3179 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003180int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3181 struct drm_file *file);
3182int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3183 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003184int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3185 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003186int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3187 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003188int i915_gem_set_tiling(struct drm_device *dev, void *data,
3189 struct drm_file *file_priv);
3190int i915_gem_get_tiling(struct drm_device *dev, void *data,
3191 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003192void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003193int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3194 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003195int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3196 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003197int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3198 struct drm_file *file_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01003199int i915_gem_load_init(struct drm_device *dev);
Imre Deakd64aa092016-01-19 15:26:29 +02003200void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02003201void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003202int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003203int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3204
Chris Wilson42dcedd2012-11-15 11:32:30 +00003205void *i915_gem_object_alloc(struct drm_device *dev);
3206void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003207void i915_gem_object_init(struct drm_i915_gem_object *obj,
3208 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01003209struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003210 u64 size);
Dave Gordonea702992015-07-09 19:29:02 +01003211struct drm_i915_gem_object *i915_gem_object_create_from_data(
3212 struct drm_device *dev, const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003213void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003214void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003215
Chris Wilson058d88c2016-08-15 10:49:06 +01003216struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003217i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3218 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003219 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003220 u64 alignment,
3221 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003222
3223int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3224 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003225void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003226int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003227void i915_vma_close(struct i915_vma *vma);
3228void i915_vma_destroy(struct i915_vma *vma);
Chris Wilsonaa653a62016-08-04 07:52:27 +01003229
3230int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003231void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003232
Chris Wilson7c108fd2016-10-24 13:42:18 +01003233void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3234
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003235static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003236{
Chris Wilsonee286372015-04-07 16:20:25 +01003237 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003238}
Chris Wilsonee286372015-04-07 16:20:25 +01003239
Chris Wilson96d77632016-10-28 13:58:33 +01003240struct scatterlist *
3241i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3242 unsigned int n, unsigned int *offset);
3243
Dave Gordon033908a2015-12-10 18:51:23 +00003244struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003245i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3246 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003247
Chris Wilson96d77632016-10-28 13:58:33 +01003248struct page *
3249i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3250 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303251
Chris Wilson96d77632016-10-28 13:58:33 +01003252dma_addr_t
3253i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3254 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003255
Chris Wilson03ac84f2016-10-28 13:58:36 +01003256void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3257 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003258int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3259
3260static inline int __must_check
3261i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003262{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003263 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003264
Chris Wilson1233e2d2016-10-28 13:58:37 +01003265 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003266 return 0;
3267
3268 return __i915_gem_object_get_pages(obj);
3269}
3270
3271static inline void
3272__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3273{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003274 GEM_BUG_ON(!obj->mm.pages);
3275
Chris Wilson1233e2d2016-10-28 13:58:37 +01003276 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003277}
3278
3279static inline bool
3280i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3281{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003282 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003283}
3284
3285static inline void
3286__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3287{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003288 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3289 GEM_BUG_ON(!obj->mm.pages);
3290
Chris Wilson1233e2d2016-10-28 13:58:37 +01003291 atomic_dec(&obj->mm.pages_pin_count);
3292 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003293}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003294
Chris Wilson1233e2d2016-10-28 13:58:37 +01003295static inline void
3296i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003297{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003298 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003299}
3300
Chris Wilson548625e2016-11-01 12:11:34 +00003301enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3302 I915_MM_NORMAL = 0,
3303 I915_MM_SHRINKER
3304};
3305
3306void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3307 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003308void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003309
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003310enum i915_map_type {
3311 I915_MAP_WB = 0,
3312 I915_MAP_WC,
3313};
3314
Chris Wilson0a798eb2016-04-08 12:11:11 +01003315/**
3316 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3317 * @obj - the object to map into kernel address space
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003318 * @type - the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003319 *
3320 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3321 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003322 * the kernel address space. Based on the @type of mapping, the PTE will be
3323 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003324 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003325 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3326 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003327 *
Dave Gordon83052162016-04-12 14:46:16 +01003328 * Returns the pointer through which to access the mapped object, or an
3329 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003330 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003331void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3332 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003333
3334/**
3335 * i915_gem_object_unpin_map - releases an earlier mapping
3336 * @obj - the object to unmap
3337 *
3338 * After pinning the object and mapping its pages, once you are finished
3339 * with your access, call i915_gem_object_unpin_map() to release the pin
3340 * upon the mapping. Once the pin count reaches zero, that mapping may be
3341 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003342 */
3343static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3344{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003345 i915_gem_object_unpin_pages(obj);
3346}
3347
Chris Wilson43394c72016-08-18 17:16:47 +01003348int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3349 unsigned int *needs_clflush);
3350int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3351 unsigned int *needs_clflush);
3352#define CLFLUSH_BEFORE 0x1
3353#define CLFLUSH_AFTER 0x2
3354#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3355
3356static inline void
3357i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3358{
3359 i915_gem_object_unpin_pages(obj);
3360}
3361
Chris Wilson54cf91d2010-11-25 18:00:26 +00003362int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003363void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003364 struct drm_i915_gem_request *req,
3365 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003366int i915_gem_dumb_create(struct drm_file *file_priv,
3367 struct drm_device *dev,
3368 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003369int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3370 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003371int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003372
3373void i915_gem_track_fb(struct drm_i915_gem_object *old,
3374 struct drm_i915_gem_object *new,
3375 unsigned frontbuffer_bits);
3376
Chris Wilson73cb9702016-10-28 13:58:46 +01003377int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003378
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003379struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003380i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003381
Chris Wilson67d97da2016-07-04 08:08:31 +01003382void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303383
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003384static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3385{
Chris Wilson8af29b02016-09-09 14:11:47 +01003386 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003387}
3388
3389static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3390{
Chris Wilson8af29b02016-09-09 14:11:47 +01003391 return unlikely(test_bit(I915_WEDGED, &error->flags));
3392}
3393
3394static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3395{
3396 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003397}
3398
3399static inline u32 i915_reset_count(struct i915_gpu_error *error)
3400{
Chris Wilson8af29b02016-09-09 14:11:47 +01003401 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003402}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003403
Chris Wilson821ed7d2016-09-09 14:11:53 +01003404void i915_gem_reset(struct drm_i915_private *dev_priv);
3405void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilsond0da48c2016-11-06 12:59:59 +00003406void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003407int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003408int __must_check i915_gem_init_hw(struct drm_device *dev);
3409void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003410void i915_gem_cleanup_engines(struct drm_device *dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003411int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003412 unsigned int flags);
Chris Wilson45c5f202013-10-16 11:50:01 +01003413int __must_check i915_gem_suspend(struct drm_device *dev);
Chris Wilson5ab57c72016-07-15 14:56:20 +01003414void i915_gem_resume(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003415int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003416int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3417 unsigned int flags,
3418 long timeout,
3419 struct intel_rps_client *rps);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003420int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003421i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3422 bool write);
3423int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003424i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003425struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003426i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3427 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003428 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003429void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003430int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003431 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003432int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003433void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003434
Chris Wilsona9f14812016-08-04 16:32:28 +01003435u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3436 int tiling_mode);
3437u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003438 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003439
Chris Wilsone4ffd172011-04-04 09:44:39 +01003440int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3441 enum i915_cache_level cache_level);
3442
Daniel Vetter1286ff72012-05-10 15:25:09 +02003443struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3444 struct dma_buf *dma_buf);
3445
3446struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3447 struct drm_gem_object *gem_obj, int flags);
3448
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003449struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003450i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003451 struct i915_address_space *vm,
3452 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003453
Ben Widawskyaccfef22013-08-14 11:38:35 +02003454struct i915_vma *
3455i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003456 struct i915_address_space *vm,
3457 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003458
Daniel Vetter841cd772014-08-06 15:04:48 +02003459static inline struct i915_hw_ppgtt *
3460i915_vm_to_ppgtt(struct i915_address_space *vm)
3461{
Daniel Vetter841cd772014-08-06 15:04:48 +02003462 return container_of(vm, struct i915_hw_ppgtt, base);
3463}
3464
Chris Wilson058d88c2016-08-15 10:49:06 +01003465static inline struct i915_vma *
3466i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3467 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07003468{
Chris Wilson058d88c2016-08-15 10:49:06 +01003469 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003470}
3471
Chris Wilson058d88c2016-08-15 10:49:06 +01003472static inline unsigned long
3473i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3474 const struct i915_ggtt_view *view)
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003475{
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003476 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003477}
Daniel Vetterb2871102014-02-14 14:01:19 +01003478
Daniel Vetter41a36b72015-07-24 13:55:11 +02003479/* i915_gem_fence.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003480int __must_check i915_vma_get_fence(struct i915_vma *vma);
3481int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003482
Chris Wilson49ef5292016-08-18 17:17:00 +01003483/**
3484 * i915_vma_pin_fence - pin fencing state
3485 * @vma: vma to pin fencing for
3486 *
3487 * This pins the fencing state (whether tiled or untiled) to make sure the
3488 * vma (and its object) is ready to be used as a scanout target. Fencing
3489 * status must be synchronize first by calling i915_vma_get_fence():
3490 *
3491 * The resulting fence pin reference must be released again with
3492 * i915_vma_unpin_fence().
3493 *
3494 * Returns:
3495 *
3496 * True if the vma has a fence, false otherwise.
3497 */
3498static inline bool
3499i915_vma_pin_fence(struct i915_vma *vma)
3500{
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003501 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson49ef5292016-08-18 17:17:00 +01003502 if (vma->fence) {
3503 vma->fence->pin_count++;
3504 return true;
3505 } else
3506 return false;
3507}
3508
3509/**
3510 * i915_vma_unpin_fence - unpin fencing state
3511 * @vma: vma to unpin fencing for
3512 *
3513 * This releases the fence pin reference acquired through
3514 * i915_vma_pin_fence. It will handle both objects with and without an
3515 * attached fence correctly, callers do not need to distinguish this.
3516 */
3517static inline void
3518i915_vma_unpin_fence(struct i915_vma *vma)
3519{
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003520 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson49ef5292016-08-18 17:17:00 +01003521 if (vma->fence) {
3522 GEM_BUG_ON(vma->fence->pin_count <= 0);
3523 vma->fence->pin_count--;
3524 }
3525}
Daniel Vetter41a36b72015-07-24 13:55:11 +02003526
3527void i915_gem_restore_fences(struct drm_device *dev);
3528
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003529void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003530void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3531 struct sg_table *pages);
3532void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3533 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003534
Ben Widawsky254f9652012-06-04 14:42:42 -07003535/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003536int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003537void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003538void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003539int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003540void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003541int i915_switch_context(struct drm_i915_gem_request *req);
Chris Wilson945657b2016-07-15 14:56:19 +01003542int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
Chris Wilson07c9a212016-10-30 13:28:20 +00003543struct i915_vma *
3544i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3545 unsigned int flags);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003546void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003547struct drm_i915_gem_object *
3548i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Zhi Wangc8c35792016-06-16 08:07:05 -04003549struct i915_gem_context *
3550i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003551
3552static inline struct i915_gem_context *
3553i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3554{
3555 struct i915_gem_context *ctx;
3556
Chris Wilson091387c2016-06-24 14:00:21 +01003557 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003558
3559 ctx = idr_find(&file_priv->context_idr, id);
3560 if (!ctx)
3561 return ERR_PTR(-ENOENT);
3562
3563 return ctx;
3564}
3565
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003566static inline struct i915_gem_context *
3567i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003568{
Chris Wilson691e6412014-04-09 09:07:36 +01003569 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003570 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003571}
3572
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003573static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003574{
Chris Wilson091387c2016-06-24 14:00:21 +01003575 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003576 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003577}
3578
Chris Wilson80b204b2016-10-28 13:58:58 +01003579static inline struct intel_timeline *
3580i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3581 struct intel_engine_cs *engine)
3582{
3583 struct i915_address_space *vm;
3584
3585 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3586 return &vm->timeline.engine[engine->id];
3587}
3588
Chris Wilsone2efd132016-05-24 14:53:34 +01003589static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003590{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003591 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003592}
3593
Ben Widawsky84624812012-06-04 14:42:54 -07003594int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3595 struct drm_file *file);
3596int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3597 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003598int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3599 struct drm_file *file_priv);
3600int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3601 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003602int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3603 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003604
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003605/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003606int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003607 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003608 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003609 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003610 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003611int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003612int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003613
Ben Widawsky0260c422014-03-22 22:47:21 -07003614/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003615static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003616{
Chris Wilson600f4362016-08-18 17:16:40 +01003617 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003618 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003619 intel_gtt_chipset_flush();
3620}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003621
Chris Wilson9797fbf2012-04-24 15:47:39 +01003622/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003623int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3624 struct drm_mm_node *node, u64 size,
3625 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003626int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3627 struct drm_mm_node *node, u64 size,
3628 unsigned alignment, u64 start,
3629 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003630void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3631 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003632int i915_gem_init_stolen(struct drm_device *dev);
3633void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003634struct drm_i915_gem_object *
3635i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003636struct drm_i915_gem_object *
3637i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3638 u32 stolen_offset,
3639 u32 gtt_offset,
3640 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003641
Chris Wilson920cf412016-10-28 13:58:30 +01003642/* i915_gem_internal.c */
3643struct drm_i915_gem_object *
3644i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3645 unsigned int size);
3646
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003647/* i915_gem_shrinker.c */
3648unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003649 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003650 unsigned flags);
3651#define I915_SHRINK_PURGEABLE 0x1
3652#define I915_SHRINK_UNBOUND 0x2
3653#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003654#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003655#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003656unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3657void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003658void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003659
3660
Eric Anholt673a3942008-07-30 12:06:12 -07003661/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003662static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003663{
Chris Wilson091387c2016-06-24 14:00:21 +01003664 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003665
3666 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003667 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003668}
3669
Ben Gamari20172632009-02-17 20:08:50 -05003670/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003671#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003672int i915_debugfs_register(struct drm_i915_private *dev_priv);
3673void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003674int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003675void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003676#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003677static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3678static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003679static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3680{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003681static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003682#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003683
3684/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003685#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3686
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003687__printf(2, 3)
3688void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003689int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3690 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003691int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003692 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003693 size_t count, loff_t pos);
3694static inline void i915_error_state_buf_release(
3695 struct drm_i915_error_state_buf *eb)
3696{
3697 kfree(eb->buf);
3698}
Chris Wilsonc0336662016-05-06 15:40:21 +01003699void i915_capture_error_state(struct drm_i915_private *dev_priv,
3700 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003701 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003702void i915_error_state_get(struct drm_device *dev,
3703 struct i915_error_state_file_priv *error_priv);
3704void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3705void i915_destroy_error_state(struct drm_device *dev);
3706
Chris Wilson98a2f412016-10-12 10:05:18 +01003707#else
3708
3709static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3710 u32 engine_mask,
3711 const char *error_msg)
3712{
3713}
3714
3715static inline void i915_destroy_error_state(struct drm_device *dev)
3716{
3717}
3718
3719#endif
3720
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003721const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003722
Brad Volkin351e3db2014-02-18 10:15:46 -08003723/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003724int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003725void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003726void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3727bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3728int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3729 struct drm_i915_gem_object *batch_obj,
3730 struct drm_i915_gem_object *shadow_batch_obj,
3731 u32 batch_start_offset,
3732 u32 batch_len,
3733 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003734
Jesse Barnes317c35d2008-08-25 15:11:06 -07003735/* i915_suspend.c */
3736extern int i915_save_state(struct drm_device *dev);
3737extern int i915_restore_state(struct drm_device *dev);
3738
Ben Widawsky0136db52012-04-10 21:17:01 -07003739/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003740void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3741void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003742
Chris Wilsonf899fc62010-07-20 15:44:45 -07003743/* intel_i2c.c */
3744extern int intel_setup_gmbus(struct drm_device *dev);
3745extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003746extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3747 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003748
Jani Nikula0184df462015-03-27 00:20:20 +02003749extern struct i2c_adapter *
3750intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003751extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3752extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003753static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003754{
3755 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3756}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003757extern void intel_i2c_reset(struct drm_device *dev);
3758
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003759/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003760int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003761bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003762bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003763bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003764bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003765bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003766bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003767bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303768bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3769 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303770bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3771 enum port port);
3772
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003773
Chris Wilson3b617962010-08-24 09:02:58 +01003774/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003775#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003776extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003777extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3778extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003779extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003780extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3781 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003782extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003783 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003784extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003785#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003786static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003787static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3788static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003789static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3790{
3791}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003792static inline int
3793intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3794{
3795 return 0;
3796}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003797static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003798intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003799{
3800 return 0;
3801}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003802static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003803{
3804 return -ENODEV;
3805}
Len Brown65e082c2008-10-24 17:18:10 -04003806#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003807
Jesse Barnes723bfd72010-10-07 16:01:13 -07003808/* intel_acpi.c */
3809#ifdef CONFIG_ACPI
3810extern void intel_register_dsm_handler(void);
3811extern void intel_unregister_dsm_handler(void);
3812#else
3813static inline void intel_register_dsm_handler(void) { return; }
3814static inline void intel_unregister_dsm_handler(void) { return; }
3815#endif /* CONFIG_ACPI */
3816
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003817/* intel_device_info.c */
3818static inline struct intel_device_info *
3819mkwrite_device_info(struct drm_i915_private *dev_priv)
3820{
3821 return (struct intel_device_info *)&dev_priv->info;
3822}
3823
3824void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3825void intel_device_info_dump(struct drm_i915_private *dev_priv);
3826
Jesse Barnes79e53942008-11-07 14:24:08 -08003827/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003828extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003829extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003830extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003831extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003832extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003833extern void intel_connector_unregister(struct drm_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003834extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003835extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003836extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003837extern void i915_redisable_vga_power_on(struct drm_device *dev);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003838extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003839extern void intel_init_pch_refclk(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003840extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003841extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3842 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003843
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003844int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3845 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003846
Chris Wilson6ef3d422010-08-04 20:26:07 +01003847/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003848extern struct intel_overlay_error_state *
3849intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003850extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3851 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003852
Chris Wilsonc0336662016-05-06 15:40:21 +01003853extern struct intel_display_error_state *
3854intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003855extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003856 struct drm_device *dev,
3857 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003858
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003859int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3860int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003861
3862/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303863u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3864void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003865u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003866u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3867void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003868u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3869void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3870u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3871void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003872u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3873void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003874u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3875void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003876u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3877 enum intel_sbi_destination destination);
3878void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3879 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303880u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3881void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003882
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003883/* intel_dpio_phy.c */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003884void bxt_port_to_phy_channel(enum port port,
3885 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003886void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3887 enum port port, u32 margin, u32 scale,
3888 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003889void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3890void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3891bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3892 enum dpio_phy phy);
3893bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3894 enum dpio_phy phy);
3895uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3896 uint8_t lane_count);
3897void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3898 uint8_t lane_lat_optim_mask);
3899uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3900
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003901void chv_set_phy_signal_level(struct intel_encoder *encoder,
3902 u32 deemph_reg_value, u32 margin_reg_value,
3903 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003904void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3905 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003906void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003907void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3908void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003909void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003910
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003911void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3912 u32 demph_reg_value, u32 preemph_reg_value,
3913 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003914void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003915void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003916void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003917
Ville Syrjälä616bc822015-01-23 21:04:25 +02003918int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3919int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303920
Ben Widawsky0b274482013-10-04 21:22:51 -07003921#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3922#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003923
Ben Widawsky0b274482013-10-04 21:22:51 -07003924#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3925#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3926#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3927#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003928
Ben Widawsky0b274482013-10-04 21:22:51 -07003929#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3930#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3931#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3932#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003933
Chris Wilson698b3132014-03-21 13:16:43 +00003934/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3935 * will be implemented using 2 32-bit writes in an arbitrary order with
3936 * an arbitrary delay between them. This can cause the hardware to
3937 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003938 * machine death. For this reason we do not support I915_WRITE64, or
3939 * dev_priv->uncore.funcs.mmio_writeq.
3940 *
3941 * When reading a 64-bit value as two 32-bit values, the delay may cause
3942 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3943 * occasionally a 64-bit register does not actualy support a full readq
3944 * and must be read using two 32-bit reads.
3945 *
3946 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003947 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003948#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003949
Chris Wilson50877442014-03-21 12:41:53 +00003950#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003951 u32 upper, lower, old_upper, loop = 0; \
3952 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003953 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003954 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003955 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003956 upper = I915_READ(upper_reg); \
3957 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003958 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003959
Zou Nan haicae58522010-11-09 17:17:32 +08003960#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3961#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3962
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003963#define __raw_read(x, s) \
3964static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003965 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003966{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003967 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003968}
3969
3970#define __raw_write(x, s) \
3971static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003972 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003973{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003974 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003975}
3976__raw_read(8, b)
3977__raw_read(16, w)
3978__raw_read(32, l)
3979__raw_read(64, q)
3980
3981__raw_write(8, b)
3982__raw_write(16, w)
3983__raw_write(32, l)
3984__raw_write(64, q)
3985
3986#undef __raw_read
3987#undef __raw_write
3988
Chris Wilsona6111f72015-04-07 16:21:02 +01003989/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003990 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003991 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003992 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003993 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003994 *
3995 * As an example, these accessors can possibly be used between:
3996 *
3997 * spin_lock_irq(&dev_priv->uncore.lock);
3998 * intel_uncore_forcewake_get__locked();
3999 *
4000 * and
4001 *
4002 * intel_uncore_forcewake_put__locked();
4003 * spin_unlock_irq(&dev_priv->uncore.lock);
4004 *
4005 *
4006 * Note: some registers may not need forcewake held, so
4007 * intel_uncore_forcewake_{get,put} can be omitted, see
4008 * intel_uncore_forcewake_for_reg().
4009 *
4010 * Certain architectures will die if the same cacheline is concurrently accessed
4011 * by different clients (e.g. on Ivybridge). Access to registers should
4012 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4013 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01004014 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004015#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4016#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01004017#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01004018#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4019
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004020/* "Broadcast RGB" property */
4021#define INTEL_BROADCAST_RGB_AUTO 0
4022#define INTEL_BROADCAST_RGB_FULL 1
4023#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08004024
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004025static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004026{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004027 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004028 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004029 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05304030 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004031 else
4032 return VGACNTRL;
4033}
4034
Imre Deakdf977292013-05-21 20:03:17 +03004035static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4036{
4037 unsigned long j = msecs_to_jiffies(m);
4038
4039 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4040}
4041
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004042static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4043{
4044 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4045}
4046
Imre Deakdf977292013-05-21 20:03:17 +03004047static inline unsigned long
4048timespec_to_jiffies_timeout(const struct timespec *value)
4049{
4050 unsigned long j = timespec_to_jiffies(value);
4051
4052 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4053}
4054
Paulo Zanonidce56b32013-12-19 14:29:40 -02004055/*
4056 * If you need to wait X milliseconds between events A and B, but event B
4057 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4058 * when event A happened, then just before event B you call this function and
4059 * pass the timestamp as the first argument, and X as the second argument.
4060 */
4061static inline void
4062wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4063{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004064 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004065
4066 /*
4067 * Don't re-read the value of "jiffies" every time since it may change
4068 * behind our back and break the math.
4069 */
4070 tmp_jiffies = jiffies;
4071 target_jiffies = timestamp_jiffies +
4072 msecs_to_jiffies_timeout(to_wait_ms);
4073
4074 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004075 remaining_jiffies = target_jiffies - tmp_jiffies;
4076 while (remaining_jiffies)
4077 remaining_jiffies =
4078 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004079 }
4080}
Chris Wilson221fe792016-09-09 14:11:51 +01004081
4082static inline bool
4083__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004084{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004085 struct intel_engine_cs *engine = req->engine;
4086
Chris Wilson7ec2c732016-07-01 17:23:22 +01004087 /* Before we do the heavier coherent read of the seqno,
4088 * check the value (hopefully) in the CPU cacheline.
4089 */
Chris Wilson65e47602016-10-28 13:58:49 +01004090 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004091 return true;
4092
Chris Wilson688e6c72016-07-01 17:23:15 +01004093 /* Ensure our read of the seqno is coherent so that we
4094 * do not "miss an interrupt" (i.e. if this is the last
4095 * request and the seqno write from the GPU is not visible
4096 * by the time the interrupt fires, we will see that the
4097 * request is incomplete and go back to sleep awaiting
4098 * another interrupt that will never come.)
4099 *
4100 * Strictly, we only need to do this once after an interrupt,
4101 * but it is easier and safer to do it every time the waiter
4102 * is woken.
4103 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004104 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004105 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01004106 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01004107 struct task_struct *tsk;
4108
Chris Wilson3d5564e2016-07-01 17:23:23 +01004109 /* The ordering of irq_posted versus applying the barrier
4110 * is crucial. The clearing of the current irq_posted must
4111 * be visible before we perform the barrier operation,
4112 * such that if a subsequent interrupt arrives, irq_posted
4113 * is reasserted and our task rewoken (which causes us to
4114 * do another __i915_request_irq_complete() immediately
4115 * and reapply the barrier). Conversely, if the clear
4116 * occurs after the barrier, then an interrupt that arrived
4117 * whilst we waited on the barrier would not trigger a
4118 * barrier on the next pass, and the read may not see the
4119 * seqno update.
4120 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004121 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004122
4123 /* If we consume the irq, but we are no longer the bottom-half,
4124 * the real bottom-half may not have serialised their own
4125 * seqno check with the irq-barrier (i.e. may have inspected
4126 * the seqno before we believe it coherent since they see
4127 * irq_posted == false but we are still running).
4128 */
4129 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004130 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004131 if (tsk && tsk != current)
4132 /* Note that if the bottom-half is changed as we
4133 * are sending the wake-up, the new bottom-half will
4134 * be woken by whomever made the change. We only have
4135 * to worry about when we steal the irq-posted for
4136 * ourself.
4137 */
4138 wake_up_process(tsk);
4139 rcu_read_unlock();
4140
Chris Wilson65e47602016-10-28 13:58:49 +01004141 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004142 return true;
4143 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004144
Chris Wilson688e6c72016-07-01 17:23:15 +01004145 return false;
4146}
4147
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004148void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4149bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4150
Chris Wilsonc58305a2016-08-19 16:54:28 +01004151/* i915_mm.c */
4152int remap_io_mapping(struct vm_area_struct *vma,
4153 unsigned long addr, unsigned long pfn, unsigned long size,
4154 struct io_mapping *iomap);
4155
Chris Wilson4b30cb22016-08-18 17:16:42 +01004156#define ptr_mask_bits(ptr) ({ \
4157 unsigned long __v = (unsigned long)(ptr); \
4158 (typeof(ptr))(__v & PAGE_MASK); \
4159})
4160
Chris Wilsond31d7cb2016-08-12 12:39:58 +01004161#define ptr_unpack_bits(ptr, bits) ({ \
4162 unsigned long __v = (unsigned long)(ptr); \
4163 (bits) = __v & ~PAGE_MASK; \
4164 (typeof(ptr))(__v & PAGE_MASK); \
4165})
4166
4167#define ptr_pack_bits(ptr, bits) \
4168 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
4169
Chris Wilson78ef2d92016-08-15 10:48:49 +01004170#define fetch_and_zero(ptr) ({ \
4171 typeof(*ptr) __T = *(ptr); \
4172 *(ptr) = (typeof(*ptr))0; \
4173 __T; \
4174})
4175
Linus Torvalds1da177e2005-04-16 15:20:36 -07004176#endif