blob: 48d30676455e380b06a38ffeb67190b0c01a0110 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010044#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020050#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010051
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020056#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
Chris Wilsond501b1d2016-04-13 17:35:02 +010061#include "i915_gem.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070064
Zhi Wang0ad35fe2016-06-16 08:07:00 -040065#include "intel_gvt.h"
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067/* General customization:
68 */
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define DRIVER_NAME "i915"
71#define DRIVER_DESC "Intel Graphics"
Daniel Vettera02b0102016-06-20 00:30:34 +020072#define DRIVER_DATE "20160620"
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Mika Kuoppalac883ef12014-10-28 17:32:30 +020074#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010075/* Many gcc seem to no see through this and fall over :( */
76#if 0
77#define WARN_ON(x) ({ \
78 bool __i915_warn_cond = (x); \
79 if (__builtin_constant_p(__i915_warn_cond)) \
80 BUILD_BUG_ON(__i915_warn_cond); \
81 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
82#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020083#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010084#endif
85
Jani Nikulacd9bfac2015-03-12 13:01:12 +020086#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020087#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020088
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010089#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
90 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020091
Rob Clarke2c719b2014-12-15 13:56:32 -050092/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
93 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
94 * which may not necessarily be a user visible problem. This will either
95 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
96 * enable distros and users to tailor their preferred amount of i915 abrt
97 * spam.
98 */
99#define I915_STATE_WARN(condition, format...) ({ \
100 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200101 if (unlikely(__ret_warn_on)) \
102 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500103 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500104 unlikely(__ret_warn_on); \
105})
106
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200107#define I915_STATE_WARN_ON(x) \
108 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700109
Imre Deak4fec15d2016-03-16 13:39:08 +0200110bool __i915_inject_load_failure(const char *func, int line);
111#define i915_inject_load_failure() \
112 __i915_inject_load_failure(__func__, __LINE__)
113
Jani Nikula42a8ca42015-08-27 16:23:30 +0300114static inline const char *yesno(bool v)
115{
116 return v ? "yes" : "no";
117}
118
Jani Nikula87ad3212016-01-14 12:53:34 +0200119static inline const char *onoff(bool v)
120{
121 return v ? "on" : "off";
122}
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700125 INVALID_PIPE = -1,
126 PIPE_A = 0,
127 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800128 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200129 _PIPE_EDP,
130 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700131};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800132#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700133
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200134enum transcoder {
135 TRANSCODER_A = 0,
136 TRANSCODER_B,
137 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200138 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200139 TRANSCODER_DSI_A,
140 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200141 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200142};
Jani Nikulada205632016-03-15 21:51:10 +0200143
144static inline const char *transcoder_name(enum transcoder transcoder)
145{
146 switch (transcoder) {
147 case TRANSCODER_A:
148 return "A";
149 case TRANSCODER_B:
150 return "B";
151 case TRANSCODER_C:
152 return "C";
153 case TRANSCODER_EDP:
154 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200155 case TRANSCODER_DSI_A:
156 return "DSI A";
157 case TRANSCODER_DSI_C:
158 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200159 default:
160 return "<invalid>";
161 }
162}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200163
Jani Nikula4d1de972016-03-18 17:05:42 +0200164static inline bool transcoder_is_dsi(enum transcoder transcoder)
165{
166 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
167}
168
Damien Lespiau84139d12014-03-28 00:18:32 +0530169/*
Matt Roper31409e92015-09-24 15:53:09 -0700170 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
171 * number of planes per CRTC. Not all platforms really have this many planes,
172 * which means some arrays of size I915_MAX_PLANES may have unused entries
173 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530174 */
Jesse Barnes80824002009-09-10 15:28:06 -0700175enum plane {
176 PLANE_A = 0,
177 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800178 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700179 PLANE_CURSOR,
180 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700181};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800182#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800183
Damien Lespiaud615a162014-03-03 17:31:48 +0000184#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300185
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300186enum port {
187 PORT_A = 0,
188 PORT_B,
189 PORT_C,
190 PORT_D,
191 PORT_E,
192 I915_MAX_PORTS
193};
194#define port_name(p) ((p) + 'A')
195
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300196#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800197
198enum dpio_channel {
199 DPIO_CH0,
200 DPIO_CH1
201};
202
203enum dpio_phy {
204 DPIO_PHY0,
205 DPIO_PHY1
206};
207
Paulo Zanonib97186f2013-05-03 12:15:36 -0300208enum intel_display_power_domain {
209 POWER_DOMAIN_PIPE_A,
210 POWER_DOMAIN_PIPE_B,
211 POWER_DOMAIN_PIPE_C,
212 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
213 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
215 POWER_DOMAIN_TRANSCODER_A,
216 POWER_DOMAIN_TRANSCODER_B,
217 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300218 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200219 POWER_DOMAIN_TRANSCODER_DSI_A,
220 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100221 POWER_DOMAIN_PORT_DDI_A_LANES,
222 POWER_DOMAIN_PORT_DDI_B_LANES,
223 POWER_DOMAIN_PORT_DDI_C_LANES,
224 POWER_DOMAIN_PORT_DDI_D_LANES,
225 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200226 POWER_DOMAIN_PORT_DSI,
227 POWER_DOMAIN_PORT_CRT,
228 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300229 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200230 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300231 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000232 POWER_DOMAIN_AUX_A,
233 POWER_DOMAIN_AUX_B,
234 POWER_DOMAIN_AUX_C,
235 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100236 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100237 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300238 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300239
240 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300241};
242
243#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
244#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
245 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300246#define POWER_DOMAIN_TRANSCODER(tran) \
247 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
248 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300249
Egbert Eich1d843f92013-02-25 12:06:49 -0500250enum hpd_pin {
251 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500252 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
253 HPD_CRT,
254 HPD_SDVO_B,
255 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700256 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500257 HPD_PORT_B,
258 HPD_PORT_C,
259 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800260 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500261 HPD_NUM_PINS
262};
263
Jani Nikulac91711f2015-05-28 15:43:48 +0300264#define for_each_hpd_pin(__pin) \
265 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
266
Jani Nikula5fcece82015-05-27 15:03:42 +0300267struct i915_hotplug {
268 struct work_struct hotplug_work;
269
270 struct {
271 unsigned long last_jiffies;
272 int count;
273 enum {
274 HPD_ENABLED = 0,
275 HPD_DISABLED = 1,
276 HPD_MARK_DISABLED = 2
277 } state;
278 } stats[HPD_NUM_PINS];
279 u32 event_bits;
280 struct delayed_work reenable_work;
281
282 struct intel_digital_port *irq_port[I915_MAX_PORTS];
283 u32 long_port_mask;
284 u32 short_port_mask;
285 struct work_struct dig_port_work;
286
287 /*
288 * if we get a HPD irq from DP and a HPD irq from non-DP
289 * the non-DP HPD could block the workqueue on a mode config
290 * mutex getting, that userspace may have taken. However
291 * userspace is waiting on the DP workqueue to run which is
292 * blocked behind the non-DP one.
293 */
294 struct workqueue_struct *dp_wq;
295};
296
Chris Wilson2a2d5482012-12-03 11:49:06 +0000297#define I915_GEM_GPU_DOMAINS \
298 (I915_GEM_DOMAIN_RENDER | \
299 I915_GEM_DOMAIN_SAMPLER | \
300 I915_GEM_DOMAIN_COMMAND | \
301 I915_GEM_DOMAIN_INSTRUCTION | \
302 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700303
Damien Lespiau055e3932014-08-18 13:49:10 +0100304#define for_each_pipe(__dev_priv, __p) \
305 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200306#define for_each_pipe_masked(__dev_priv, __p, __mask) \
307 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
308 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000309#define for_each_plane(__dev_priv, __pipe, __p) \
310 for ((__p) = 0; \
311 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
312 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000313#define for_each_sprite(__dev_priv, __p, __s) \
314 for ((__s) = 0; \
315 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
316 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800317
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200318#define for_each_port_masked(__port, __ports_mask) \
319 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
320 for_each_if ((__ports_mask) & (1 << (__port)))
321
Damien Lespiaud79b8142014-05-13 23:32:23 +0100322#define for_each_crtc(dev, crtc) \
323 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
324
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300325#define for_each_intel_plane(dev, intel_plane) \
326 list_for_each_entry(intel_plane, \
327 &dev->mode_config.plane_list, \
328 base.head)
329
Matt Roperc107acf2016-05-12 07:06:01 -0700330#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
331 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
332 base.head) \
333 for_each_if ((plane_mask) & \
334 (1 << drm_plane_index(&intel_plane->base)))
335
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300336#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
337 list_for_each_entry(intel_plane, \
338 &(dev)->mode_config.plane_list, \
339 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200340 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300341
Damien Lespiaud063ae42014-05-13 23:32:21 +0100342#define for_each_intel_crtc(dev, intel_crtc) \
343 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
344
Matt Roper98d39492016-05-12 07:06:03 -0700345#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
346 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
347 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
348
Damien Lespiaub2784e12014-08-05 11:29:37 +0100349#define for_each_intel_encoder(dev, intel_encoder) \
350 list_for_each_entry(intel_encoder, \
351 &(dev)->mode_config.encoder_list, \
352 base.head)
353
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200354#define for_each_intel_connector(dev, intel_connector) \
355 list_for_each_entry(intel_connector, \
356 &dev->mode_config.connector_list, \
357 base.head)
358
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200359#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
360 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200361 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200362
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800363#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
364 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200365 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800366
Borun Fub04c5bd2014-07-12 10:02:27 +0530367#define for_each_power_domain(domain, mask) \
368 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200369 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530370
Daniel Vettere7b903d2013-06-05 13:34:14 +0200371struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100372struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100373struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200374
Chris Wilsona6f766f2015-04-27 13:41:20 +0100375struct drm_i915_file_private {
376 struct drm_i915_private *dev_priv;
377 struct drm_file *file;
378
379 struct {
380 spinlock_t lock;
381 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100382/* 20ms is a fairly arbitrary limit (greater than the average frame time)
383 * chosen to prevent the CPU getting more than a frame ahead of the GPU
384 * (when using lax throttling for the frontbuffer). We also use it to
385 * offer free GPU waitboosts for severely congested workloads.
386 */
387#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100388 } mm;
389 struct idr context_idr;
390
Chris Wilson2e1b8732015-04-27 13:41:22 +0100391 struct intel_rps_client {
392 struct list_head link;
393 unsigned boosts;
394 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100395
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000396 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100397};
398
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100399/* Used by dp and fdi links */
400struct intel_link_m_n {
401 uint32_t tu;
402 uint32_t gmch_m;
403 uint32_t gmch_n;
404 uint32_t link_m;
405 uint32_t link_n;
406};
407
408void intel_link_compute_m_n(int bpp, int nlanes,
409 int pixel_clock, int link_clock,
410 struct intel_link_m_n *m_n);
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/* Interface history:
413 *
414 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100415 * 1.2: Add Power Management
416 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100417 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000418 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000419 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
420 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 */
422#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000423#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424#define DRIVER_PATCHLEVEL 0
425
Chris Wilson23bc5982010-09-29 16:10:57 +0100426#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700427
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700428struct opregion_header;
429struct opregion_acpi;
430struct opregion_swsci;
431struct opregion_asle;
432
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100433struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000434 struct opregion_header *header;
435 struct opregion_acpi *acpi;
436 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300437 u32 swsci_gbda_sub_functions;
438 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000439 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200440 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200441 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200442 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000443 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200444 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100445};
Chris Wilson44834a62010-08-19 16:09:23 +0100446#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100447
Chris Wilson6ef3d422010-08-04 20:26:07 +0100448struct intel_overlay;
449struct intel_overlay_error_state;
450
Jesse Barnesde151cf2008-11-12 10:03:55 -0800451#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300452#define I915_MAX_NUM_FENCES 32
453/* 32 fences + sign bit for FENCE_REG_NONE */
454#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800455
456struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200457 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000458 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100459 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800460};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000461
yakui_zhao9b9d1722009-05-31 17:17:17 +0800462struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100463 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800464 u8 dvo_port;
465 u8 slave_addr;
466 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100467 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400468 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800469};
470
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000471struct intel_display_error_state;
472
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700473struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200474 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800475 struct timeval time;
476
Mika Kuoppalacb383002014-02-25 17:11:25 +0200477 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100478 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200479 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200480 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200481
Ben Widawsky585b0282014-01-30 00:19:37 -0800482 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700483 u32 eir;
484 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700485 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700486 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700487 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000488 u32 derrmr;
489 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800490 u32 error; /* gen6+ */
491 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200492 u32 fault_data0; /* gen8, gen9 */
493 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800494 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800495 u32 gac_eco;
496 u32 gam_ecochk;
497 u32 gab_ctl;
498 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800499 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800500 u64 fence[I915_MAX_NUM_FENCES];
501 struct intel_overlay_error_state *overlay;
502 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700503 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800504
Chris Wilson52d39a22012-02-15 11:25:37 +0000505 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000506 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800507 /* Software tracked state */
508 bool waiting;
509 int hangcheck_score;
510 enum intel_ring_hangcheck_action hangcheck_action;
511 int num_requests;
512
513 /* our own tracking of ring head and tail */
514 u32 cpu_ring_head;
515 u32 cpu_ring_tail;
516
Chris Wilson14fd0d62016-04-07 07:29:10 +0100517 u32 last_seqno;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000518 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800519
520 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100521 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800522 u32 tail;
523 u32 head;
524 u32 ctl;
525 u32 hws;
526 u32 ipeir;
527 u32 ipehr;
528 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800529 u32 bbstate;
530 u32 instpm;
531 u32 instps;
532 u32 seqno;
533 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000534 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800535 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700536 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800537 u32 rc_psmi; /* sleep state */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000538 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800539
Chris Wilson52d39a22012-02-15 11:25:37 +0000540 struct drm_i915_error_object {
541 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100542 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000543 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200544 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800545
arun.siluvery@linux.intel.comf85db052016-03-01 11:24:36 +0000546 struct drm_i915_error_object *wa_ctx;
547
Chris Wilson52d39a22012-02-15 11:25:37 +0000548 struct drm_i915_error_request {
549 long jiffies;
550 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000551 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000552 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800553
554 struct {
555 u32 gfx_mode;
556 union {
557 u64 pdp[4];
558 u32 pp_dir_base;
559 };
560 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200561
562 pid_t pid;
563 char comm[TASK_COMM_LEN];
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000564 } ring[I915_NUM_ENGINES];
Chris Wilson3a448732014-08-12 20:05:47 +0100565
Chris Wilson9df30792010-02-18 10:24:56 +0000566 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000567 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000568 u32 name;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000569 u32 rseqno[I915_NUM_ENGINES], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100570 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000571 u32 read_domains;
572 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200573 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000574 s32 pinned:2;
575 u32 tiling:2;
576 u32 dirty:1;
577 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100578 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100579 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100580 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700581 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800582
Ben Widawsky95f53012013-07-31 17:00:15 -0700583 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100584 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700585};
586
Jani Nikula7bd688c2013-11-08 16:48:56 +0200587struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200588struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200589struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000590struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100591struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200592struct intel_limit;
593struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100594
Jesse Barnese70236a2009-09-21 10:42:27 -0700595struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700596 int (*get_display_clock_speed)(struct drm_device *dev);
597 int (*get_fifo_size)(struct drm_device *dev, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100598 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800599 int (*compute_intermediate_wm)(struct drm_device *dev,
600 struct intel_crtc *intel_crtc,
601 struct intel_crtc_state *newstate);
602 void (*initial_watermarks)(struct intel_crtc_state *cstate);
603 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700604 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300605 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200606 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
607 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100608 /* Returns the active state of the crtc, and if the crtc is active,
609 * fills out the pipe-config with the hw state. */
610 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200611 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000612 void (*get_initial_plane_config)(struct intel_crtc *,
613 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200614 int (*crtc_compute_clock)(struct intel_crtc *crtc,
615 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200616 void (*crtc_enable)(struct drm_crtc *crtc);
617 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200618 void (*audio_codec_enable)(struct drm_connector *connector,
619 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300620 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200621 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700622 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700623 void (*init_clock_gating)(struct drm_device *dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200624 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
625 struct drm_framebuffer *fb,
626 struct drm_i915_gem_object *obj,
627 struct drm_i915_gem_request *req,
628 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100629 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700630 /* clock updates for mode set */
631 /* cursor updates */
632 /* render clock increase/decrease */
633 /* display clock increase/decrease */
634 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000635
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200636 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
637 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700638};
639
Mika Kuoppala48c10262015-01-16 11:34:41 +0200640enum forcewake_domain_id {
641 FW_DOMAIN_ID_RENDER = 0,
642 FW_DOMAIN_ID_BLITTER,
643 FW_DOMAIN_ID_MEDIA,
644
645 FW_DOMAIN_ID_COUNT
646};
647
648enum forcewake_domains {
649 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
650 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
651 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
652 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
653 FORCEWAKE_BLITTER |
654 FORCEWAKE_MEDIA)
655};
656
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100657#define FW_REG_READ (1)
658#define FW_REG_WRITE (2)
659
660enum forcewake_domains
661intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
662 i915_reg_t reg, unsigned int op);
663
Chris Wilson907b28c2013-07-19 20:36:52 +0100664struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530665 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200666 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530667 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200668 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200670 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
671 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
672 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
673 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700674
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200675 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700676 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200677 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700678 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200679 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700680 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200681 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700682 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300683};
684
Chris Wilson907b28c2013-07-19 20:36:52 +0100685struct intel_uncore {
686 spinlock_t lock; /** lock is also taken in irq contexts. */
687
688 struct intel_uncore_funcs funcs;
689
690 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200691 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100692
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200693 struct intel_uncore_forcewake_domain {
694 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200695 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100696 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200697 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100698 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200699 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200700 u32 val_set;
701 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200702 i915_reg_t reg_ack;
703 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200704 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200705 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200706
707 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100708};
709
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200710/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100711#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
712 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
713 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
714 (domain__)++) \
715 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200716
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100717#define for_each_fw_domain(domain__, dev_priv__) \
718 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200719
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200720#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
721#define CSR_VERSION_MAJOR(version) ((version) >> 16)
722#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
723
Daniel Vettereb805622015-05-04 14:58:44 +0200724struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200725 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200726 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530727 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200728 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200729 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200730 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200731 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200732 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200733 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200734 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200735};
736
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100737#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
738 func(is_mobile) sep \
739 func(is_i85x) sep \
740 func(is_i915g) sep \
741 func(is_i945gm) sep \
742 func(is_g33) sep \
743 func(need_gfx_hws) sep \
744 func(is_g4x) sep \
745 func(is_pineview) sep \
746 func(is_broadwater) sep \
747 func(is_crestline) sep \
748 func(is_ivybridge) sep \
749 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800750 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100751 func(is_haswell) sep \
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +0100752 func(is_broadwell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530753 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700754 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700755 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700756 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100757 func(has_fbc) sep \
758 func(has_pipe_cxsr) sep \
759 func(has_hotplug) sep \
760 func(cursor_needs_physical) sep \
761 func(has_overlay) sep \
762 func(overlay_needs_physical) sep \
763 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100764 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000765 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100766 func(has_ddi) sep \
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100767 func(has_fpga_dbg) sep \
768 func(has_pooled_eu)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200769
Damien Lespiaua587f772013-04-22 18:40:38 +0100770#define DEFINE_FLAG(name) u8 name:1
771#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200772
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500773struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200774 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100775 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100776 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000777 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000778 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100779 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700780 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100781 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200782 /* Register offsets for the various display pipes and transcoders */
783 int pipe_offsets[I915_MAX_TRANSCODERS];
784 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200785 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300786 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600787
788 /* Slice/subslice/EU info */
789 u8 slice_total;
790 u8 subslice_total;
791 u8 subslice_per_slice;
792 u8 eu_total;
793 u8 eu_per_subslice;
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100794 u8 min_eu_in_pool;
Damien Lespiaub7668792015-02-14 18:30:29 +0000795 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
796 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600797 u8 has_slice_pg:1;
798 u8 has_subslice_pg:1;
799 u8 has_eu_pg:1;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000800
801 struct color_luts {
802 u16 degamma_lut_size;
803 u16 gamma_lut_size;
804 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500805};
806
Damien Lespiaua587f772013-04-22 18:40:38 +0100807#undef DEFINE_FLAG
808#undef SEP_SEMICOLON
809
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800810enum i915_cache_level {
811 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100812 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
813 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
814 caches, eg sampler/render caches, and the
815 large Last-Level-Cache. LLC is coherent with
816 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100817 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800818};
819
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300820struct i915_ctx_hang_stats {
821 /* This context had batch pending when hang was declared */
822 unsigned batch_pending;
823
824 /* This context had batch active when hang was declared */
825 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300826
827 /* Time when this context was last blamed for a GPU reset */
828 unsigned long guilty_ts;
829
Chris Wilson676fa572014-12-24 08:13:39 -0800830 /* If the contexts causes a second GPU hang within this time,
831 * it is permanently banned from submitting any more work.
832 */
833 unsigned long ban_period_seconds;
834
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300835 /* This context is banned to submit more work */
836 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300837};
Ben Widawsky40521052012-06-04 14:42:43 -0700838
839/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100840#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300841
Oscar Mateo31b7a882014-07-03 16:28:01 +0100842/**
Chris Wilsone2efd132016-05-24 14:53:34 +0100843 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100844 * @ref: reference count.
845 * @user_handle: userspace tracking identity for this context.
846 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300847 * @flags: context specific flags:
848 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100849 * @file_priv: filp associated with this context (NULL for global default
850 * context).
851 * @hang_stats: information about the role of this context in possible GPU
852 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100853 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100854 * @legacy_hw_ctx: render context backing object and whether it is correctly
855 * initialized (legacy ring submission mechanism only).
856 * @link: link in the global list of contexts.
857 *
858 * Contexts are memory images used by the hardware to store copies of their
859 * internal state.
860 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100861struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300862 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100863 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700864 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200865 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700866
Chris Wilson8d59bc62016-05-24 14:53:42 +0100867 struct i915_ctx_hang_stats hang_stats;
868
Chris Wilson5d1808e2016-04-28 09:56:51 +0100869 /* Unique identifier for this context, used by the hw for tracking */
Chris Wilson8d59bc62016-05-24 14:53:42 +0100870 unsigned long flags;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100871 unsigned hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100872 u32 user_handle;
873#define CONTEXT_NO_ZEROMAP (1<<0)
Chris Wilson5d1808e2016-04-28 09:56:51 +0100874
Chris Wilson0cb26a82016-06-24 14:55:53 +0100875 u32 ggtt_alignment;
876
Chris Wilson9021ad02016-05-24 14:53:37 +0100877 struct intel_context {
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100878 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100879 struct intel_ringbuffer *ringbuf;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000880 struct i915_vma *lrc_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000881 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100882 u64 lrc_desc;
883 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100884 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000885 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -0400886 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -0400887 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400888 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400889 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100890
Ben Widawskya33afea2013-09-17 21:12:45 -0700891 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100892
893 u8 remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700894};
895
Paulo Zanonia4001f12015-02-13 17:23:44 -0200896enum fb_op_origin {
897 ORIGIN_GTT,
898 ORIGIN_CPU,
899 ORIGIN_CS,
900 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300901 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200902};
903
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200904struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300905 /* This is always the inner lock when overlapping with struct_mutex and
906 * it's the outer lock when overlapping with stolen_lock. */
907 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700908 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200909 unsigned int possible_framebuffer_bits;
910 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200911 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200912 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700913
Ben Widawskyc4213882014-06-19 12:06:10 -0700914 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700915 struct drm_mm_node *compressed_llb;
916
Rodrigo Vivida46f932014-08-01 02:04:45 -0700917 bool false_color;
918
Paulo Zanonid029bca2015-10-15 10:44:46 -0300919 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300920 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300921
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200922 struct intel_fbc_state_cache {
923 struct {
924 unsigned int mode_flags;
925 uint32_t hsw_bdw_pixel_rate;
926 } crtc;
927
928 struct {
929 unsigned int rotation;
930 int src_w;
931 int src_h;
932 bool visible;
933 } plane;
934
935 struct {
936 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200937 uint32_t pixel_format;
938 unsigned int stride;
939 int fence_reg;
940 unsigned int tiling_mode;
941 } fb;
942 } state_cache;
943
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200944 struct intel_fbc_reg_params {
945 struct {
946 enum pipe pipe;
947 enum plane plane;
948 unsigned int fence_y_offset;
949 } crtc;
950
951 struct {
952 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200953 uint32_t pixel_format;
954 unsigned int stride;
955 int fence_reg;
956 } fb;
957
958 int cfb_size;
959 } params;
960
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700961 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200962 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200963 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200964 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200965 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700966
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200967 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800968};
969
Vandana Kannan96178ee2015-01-10 02:25:56 +0530970/**
971 * HIGH_RR is the highest eDP panel refresh rate read from EDID
972 * LOW_RR is the lowest eDP panel refresh rate found from EDID
973 * parsing for same resolution.
974 */
975enum drrs_refresh_rate_type {
976 DRRS_HIGH_RR,
977 DRRS_LOW_RR,
978 DRRS_MAX_RR, /* RR count */
979};
980
981enum drrs_support_type {
982 DRRS_NOT_SUPPORTED = 0,
983 STATIC_DRRS_SUPPORT = 1,
984 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530985};
986
Daniel Vetter2807cf62014-07-11 10:30:11 -0700987struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530988struct i915_drrs {
989 struct mutex mutex;
990 struct delayed_work work;
991 struct intel_dp *dp;
992 unsigned busy_frontbuffer_bits;
993 enum drrs_refresh_rate_type refresh_rate_type;
994 enum drrs_support_type type;
995};
996
Rodrigo Vivia031d702013-10-03 16:15:06 -0300997struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700998 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300999 bool sink_support;
1000 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001001 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001002 bool active;
1003 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001004 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301005 bool psr2_support;
1006 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001007 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001008};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001009
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001010enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001011 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001012 PCH_IBX, /* Ibexpeak PCH */
1013 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001014 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301015 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001016 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001017};
1018
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001019enum intel_sbi_destination {
1020 SBI_ICLK,
1021 SBI_MPHY,
1022};
1023
Jesse Barnesb690e962010-07-19 13:53:12 -07001024#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001025#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001026#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001027#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001028#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001029#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001030
Dave Airlie8be48d92010-03-30 05:34:14 +00001031struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001032struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001033
Daniel Vetterc2b91522012-02-14 22:37:19 +01001034struct intel_gmbus {
1035 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001036#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001037 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001038 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001039 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001040 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001041 struct drm_i915_private *dev_priv;
1042};
1043
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001044struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001045 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001046 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001047 u32 savePP_ON_DELAYS;
1048 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001049 u32 savePP_ON;
1050 u32 savePP_OFF;
1051 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001052 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001053 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001054 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001055 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001056 u32 saveSWF0[16];
1057 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001058 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001059 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001060 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001061 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001062};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001063
Imre Deakddeea5b2014-05-05 15:19:56 +03001064struct vlv_s0ix_state {
1065 /* GAM */
1066 u32 wr_watermark;
1067 u32 gfx_prio_ctrl;
1068 u32 arb_mode;
1069 u32 gfx_pend_tlb0;
1070 u32 gfx_pend_tlb1;
1071 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1072 u32 media_max_req_count;
1073 u32 gfx_max_req_count;
1074 u32 render_hwsp;
1075 u32 ecochk;
1076 u32 bsd_hwsp;
1077 u32 blt_hwsp;
1078 u32 tlb_rd_addr;
1079
1080 /* MBC */
1081 u32 g3dctl;
1082 u32 gsckgctl;
1083 u32 mbctl;
1084
1085 /* GCP */
1086 u32 ucgctl1;
1087 u32 ucgctl3;
1088 u32 rcgctl1;
1089 u32 rcgctl2;
1090 u32 rstctl;
1091 u32 misccpctl;
1092
1093 /* GPM */
1094 u32 gfxpause;
1095 u32 rpdeuhwtc;
1096 u32 rpdeuc;
1097 u32 ecobus;
1098 u32 pwrdwnupctl;
1099 u32 rp_down_timeout;
1100 u32 rp_deucsw;
1101 u32 rcubmabdtmr;
1102 u32 rcedata;
1103 u32 spare2gh;
1104
1105 /* Display 1 CZ domain */
1106 u32 gt_imr;
1107 u32 gt_ier;
1108 u32 pm_imr;
1109 u32 pm_ier;
1110 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1111
1112 /* GT SA CZ domain */
1113 u32 tilectl;
1114 u32 gt_fifoctl;
1115 u32 gtlc_wake_ctrl;
1116 u32 gtlc_survive;
1117 u32 pmwgicz;
1118
1119 /* Display 2 CZ domain */
1120 u32 gu_ctl0;
1121 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001122 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001123 u32 clock_gate_dis2;
1124};
1125
Chris Wilsonbf225f22014-07-10 20:31:18 +01001126struct intel_rps_ei {
1127 u32 cz_clock;
1128 u32 render_c0;
1129 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001130};
1131
Daniel Vetterc85aa882012-11-02 19:55:03 +01001132struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001133 /*
1134 * work, interrupts_enabled and pm_iir are protected by
1135 * dev_priv->irq_lock
1136 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001137 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001138 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001139 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001140
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301141 u32 pm_intr_keep;
1142
Ben Widawskyb39fb292014-03-19 18:31:11 -07001143 /* Frequencies are stored in potentially platform dependent multiples.
1144 * In other words, *_freq needs to be multiplied by X to be interesting.
1145 * Soft limits are those which are used for the dynamic reclocking done
1146 * by the driver (raise frequencies under heavy loads, and lower for
1147 * lighter loads). Hard limits are those imposed by the hardware.
1148 *
1149 * A distinction is made for overclocking, which is never enabled by
1150 * default, and is considered to be above the hard limit if it's
1151 * possible at all.
1152 */
1153 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1154 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1155 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1156 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1157 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001158 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001159 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1160 u8 rp1_freq; /* "less than" RP0 power/freqency */
1161 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001162 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001163
Chris Wilson8fb55192015-04-07 16:20:28 +01001164 u8 up_threshold; /* Current %busy required to uplock */
1165 u8 down_threshold; /* Current %busy required to downclock */
1166
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001167 int last_adj;
1168 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1169
Chris Wilson8d3afd72015-05-21 21:01:47 +01001170 spinlock_t client_lock;
1171 struct list_head clients;
1172 bool client_boost;
1173
Chris Wilsonc0951f02013-10-10 21:58:50 +01001174 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001175 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001176 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001177
Chris Wilson2e1b8732015-04-27 13:41:22 +01001178 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001179
Chris Wilsonbf225f22014-07-10 20:31:18 +01001180 /* manual wa residency calculations */
1181 struct intel_rps_ei up_ei, down_ei;
1182
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001183 /*
1184 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001185 * Must be taken after struct_mutex if nested. Note that
1186 * this lock may be held for long periods of time when
1187 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001188 */
1189 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001190};
1191
Daniel Vetter1a240d42012-11-29 22:18:51 +01001192/* defined intel_pm.c */
1193extern spinlock_t mchdev_lock;
1194
Daniel Vetterc85aa882012-11-02 19:55:03 +01001195struct intel_ilk_power_mgmt {
1196 u8 cur_delay;
1197 u8 min_delay;
1198 u8 max_delay;
1199 u8 fmax;
1200 u8 fstart;
1201
1202 u64 last_count1;
1203 unsigned long last_time1;
1204 unsigned long chipset_power;
1205 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001206 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001207 unsigned long gfx_power;
1208 u8 corr;
1209
1210 int c_m;
1211 int r_t;
1212};
1213
Imre Deakc6cb5822014-03-04 19:22:55 +02001214struct drm_i915_private;
1215struct i915_power_well;
1216
1217struct i915_power_well_ops {
1218 /*
1219 * Synchronize the well's hw state to match the current sw state, for
1220 * example enable/disable it based on the current refcount. Called
1221 * during driver init and resume time, possibly after first calling
1222 * the enable/disable handlers.
1223 */
1224 void (*sync_hw)(struct drm_i915_private *dev_priv,
1225 struct i915_power_well *power_well);
1226 /*
1227 * Enable the well and resources that depend on it (for example
1228 * interrupts located on the well). Called after the 0->1 refcount
1229 * transition.
1230 */
1231 void (*enable)(struct drm_i915_private *dev_priv,
1232 struct i915_power_well *power_well);
1233 /*
1234 * Disable the well and resources that depend on it. Called after
1235 * the 1->0 refcount transition.
1236 */
1237 void (*disable)(struct drm_i915_private *dev_priv,
1238 struct i915_power_well *power_well);
1239 /* Returns the hw enabled state. */
1240 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1241 struct i915_power_well *power_well);
1242};
1243
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001244/* Power well structure for haswell */
1245struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001246 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001247 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001248 /* power well enable/disable usage count */
1249 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001250 /* cached hw enabled state */
1251 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001252 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001253 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001254 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001255};
1256
Imre Deak83c00f52013-10-25 17:36:47 +03001257struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001258 /*
1259 * Power wells needed for initialization at driver init and suspend
1260 * time are on. They are kept on until after the first modeset.
1261 */
1262 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001263 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001264 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001265
Imre Deak83c00f52013-10-25 17:36:47 +03001266 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001267 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001268 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001269};
1270
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001272struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001273 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001274 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001275 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001276};
1277
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001278struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001279 /** Memory allocator for GTT stolen memory */
1280 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001281 /** Protects the usage of the GTT stolen memory allocator. This is
1282 * always the inner lock when overlapping with struct_mutex. */
1283 struct mutex stolen_lock;
1284
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001285 /** List of all objects in gtt_space. Used to restore gtt
1286 * mappings on resume */
1287 struct list_head bound_list;
1288 /**
1289 * List of objects which are not bound to the GTT (thus
1290 * are idle and not used by the GPU) but still have
1291 * (presumably uncached) pages still attached.
1292 */
1293 struct list_head unbound_list;
1294
1295 /** Usable portion of the GTT for GEM */
1296 unsigned long stolen_base; /* limited to low memory (32-bit) */
1297
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001298 /** PPGTT used for aliasing the PPGTT with the GTT */
1299 struct i915_hw_ppgtt *aliasing_ppgtt;
1300
Chris Wilson2cfcd322014-05-20 08:28:43 +01001301 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001302 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001303 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001304 bool shrinker_no_lock_stealing;
1305
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001306 /** LRU list of objects with fence regs on them. */
1307 struct list_head fence_list;
1308
1309 /**
1310 * We leave the user IRQ off as much as possible,
1311 * but this means that requests will finish and never
1312 * be retired once the system goes idle. Set a timer to
1313 * fire periodically while the ring is running. When it
1314 * fires, go retire requests.
1315 */
1316 struct delayed_work retire_work;
1317
1318 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001319 * When we detect an idle GPU, we want to turn on
1320 * powersaving features. So once we see that there
1321 * are no more requests outstanding and no more
1322 * arrive within a small period of time, we fire
1323 * off the idle_work.
1324 */
1325 struct delayed_work idle_work;
1326
1327 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001328 * Are we in a non-interruptible section of code like
1329 * modesetting?
1330 */
1331 bool interruptible;
1332
Chris Wilsonf62a0072014-02-21 17:55:39 +00001333 /**
1334 * Is the GPU currently considered idle, or busy executing userspace
1335 * requests? Whilst idle, we attempt to power down the hardware and
1336 * display clocks. In order to reduce the effect on performance, there
1337 * is a slight delay before we do so.
1338 */
1339 bool busy;
1340
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001341 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001342 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001343
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001344 /** Bit 6 swizzling required for X tiling */
1345 uint32_t bit_6_swizzle_x;
1346 /** Bit 6 swizzling required for Y tiling */
1347 uint32_t bit_6_swizzle_y;
1348
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001349 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001350 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001351 size_t object_memory;
1352 u32 object_count;
1353};
1354
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001355struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001356 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001357 unsigned bytes;
1358 unsigned size;
1359 int err;
1360 u8 *buf;
1361 loff_t start;
1362 loff_t pos;
1363};
1364
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001365struct i915_error_state_file_priv {
1366 struct drm_device *dev;
1367 struct drm_i915_error_state *error;
1368};
1369
Daniel Vetter99584db2012-11-14 17:14:04 +01001370struct i915_gpu_error {
1371 /* For hangcheck timer */
1372#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1373#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001374 /* Hang gpu twice in this window and your context gets banned */
1375#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1376
Chris Wilson737b1502015-01-26 18:03:03 +02001377 struct workqueue_struct *hangcheck_wq;
1378 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001379
1380 /* For reset and error_state handling. */
1381 spinlock_t lock;
1382 /* Protected by the above dev->gpu_error.lock. */
1383 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001384
1385 unsigned long missed_irq_rings;
1386
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001387 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001388 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001389 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001390 * This is a counter which gets incremented when reset is triggered,
1391 * and again when reset has been handled. So odd values (lowest bit set)
1392 * means that reset is in progress and even values that
1393 * (reset_counter >> 1):th reset was successfully completed.
1394 *
1395 * If reset is not completed succesfully, the I915_WEDGE bit is
1396 * set meaning that hardware is terminally sour and there is no
1397 * recovery. All waiters on the reset_queue will be woken when
1398 * that happens.
1399 *
1400 * This counter is used by the wait_seqno code to notice that reset
1401 * event happened and it needs to restart the entire ioctl (since most
1402 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001403 *
1404 * This is important for lock-free wait paths, where no contended lock
1405 * naturally enforces the correct ordering between the bail-out of the
1406 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001407 */
1408 atomic_t reset_counter;
1409
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001410#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001411#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001412
1413 /**
1414 * Waitqueue to signal when the reset has completed. Used by clients
1415 * that wait for dev_priv->mm.wedged to settle.
1416 */
1417 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001418
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001419 /* Userspace knobs for gpu hang simulation;
1420 * combines both a ring mask, and extra flags
1421 */
1422 u32 stop_rings;
1423#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1424#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001425
1426 /* For missed irq/seqno simulation. */
1427 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001428};
1429
Zhang Ruib8efb172013-02-05 15:41:53 +08001430enum modeset_restore {
1431 MODESET_ON_LID_OPEN,
1432 MODESET_DONE,
1433 MODESET_SUSPENDED,
1434};
1435
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001436#define DP_AUX_A 0x40
1437#define DP_AUX_B 0x10
1438#define DP_AUX_C 0x20
1439#define DP_AUX_D 0x30
1440
Xiong Zhang11c1b652015-08-17 16:04:04 +08001441#define DDC_PIN_B 0x05
1442#define DDC_PIN_C 0x04
1443#define DDC_PIN_D 0x06
1444
Paulo Zanoni6acab152013-09-12 17:06:24 -03001445struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001446 /*
1447 * This is an index in the HDMI/DVI DDI buffer translation table.
1448 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1449 * populate this field.
1450 */
1451#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001452 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001453
1454 uint8_t supports_dvi:1;
1455 uint8_t supports_hdmi:1;
1456 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001457
1458 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001459 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001460
1461 uint8_t dp_boost_level;
1462 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001463};
1464
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001465enum psr_lines_to_wait {
1466 PSR_0_LINES_TO_WAIT = 0,
1467 PSR_1_LINE_TO_WAIT,
1468 PSR_4_LINES_TO_WAIT,
1469 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301470};
1471
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001472struct intel_vbt_data {
1473 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1474 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1475
1476 /* Feature bits */
1477 unsigned int int_tv_support:1;
1478 unsigned int lvds_dither:1;
1479 unsigned int lvds_vbt:1;
1480 unsigned int int_crt_support:1;
1481 unsigned int lvds_use_ssc:1;
1482 unsigned int display_clock_mode:1;
1483 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001484 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001485 int lvds_ssc_freq;
1486 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1487
Pradeep Bhat83a72802014-03-28 10:14:57 +05301488 enum drrs_support_type drrs_type;
1489
Jani Nikula6aa23e62016-03-24 17:50:20 +02001490 struct {
1491 int rate;
1492 int lanes;
1493 int preemphasis;
1494 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001495 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001496 bool initialized;
1497 bool support;
1498 int bpp;
1499 struct edp_power_seq pps;
1500 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001501
Jani Nikulaf00076d2013-12-14 20:38:29 -02001502 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001503 bool full_link;
1504 bool require_aux_wakeup;
1505 int idle_frames;
1506 enum psr_lines_to_wait lines_to_wait;
1507 int tp1_wakeup_time;
1508 int tp2_tp3_wakeup_time;
1509 } psr;
1510
1511 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001512 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001513 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001514 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001515 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001516 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001517 } backlight;
1518
Shobhit Kumard17c5442013-08-27 15:12:25 +03001519 /* MIPI DSI */
1520 struct {
1521 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301522 struct mipi_config *config;
1523 struct mipi_pps_data *pps;
1524 u8 seq_version;
1525 u32 size;
1526 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001527 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001528 } dsi;
1529
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001530 int crt_ddc_pin;
1531
1532 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001533 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001534
1535 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001536 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001537};
1538
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001539enum intel_ddb_partitioning {
1540 INTEL_DDB_PART_1_2,
1541 INTEL_DDB_PART_5_6, /* IVB+ */
1542};
1543
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001544struct intel_wm_level {
1545 bool enable;
1546 uint32_t pri_val;
1547 uint32_t spr_val;
1548 uint32_t cur_val;
1549 uint32_t fbc_val;
1550};
1551
Imre Deak820c1982013-12-17 14:46:36 +02001552struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001553 uint32_t wm_pipe[3];
1554 uint32_t wm_lp[3];
1555 uint32_t wm_lp_spr[3];
1556 uint32_t wm_linetime[3];
1557 bool enable_fbc_wm;
1558 enum intel_ddb_partitioning partitioning;
1559};
1560
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001561struct vlv_pipe_wm {
1562 uint16_t primary;
1563 uint16_t sprite[2];
1564 uint8_t cursor;
1565};
1566
1567struct vlv_sr_wm {
1568 uint16_t plane;
1569 uint8_t cursor;
1570};
1571
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001572struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001573 struct vlv_pipe_wm pipe[3];
1574 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001575 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001576 uint8_t cursor;
1577 uint8_t sprite[2];
1578 uint8_t primary;
1579 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001580 uint8_t level;
1581 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001582};
1583
Damien Lespiauc1939242014-11-04 17:06:41 +00001584struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001585 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001586};
1587
1588static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1589{
Damien Lespiau16160e32014-11-04 17:06:53 +00001590 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001591}
1592
Damien Lespiau08db6652014-11-04 17:06:52 +00001593static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1594 const struct skl_ddb_entry *e2)
1595{
1596 if (e1->start == e2->start && e1->end == e2->end)
1597 return true;
1598
1599 return false;
1600}
1601
Damien Lespiauc1939242014-11-04 17:06:41 +00001602struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001603 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001604 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001605 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001606};
1607
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001608struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001609 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001610 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001611 uint32_t wm_linetime[I915_MAX_PIPES];
1612 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001613 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001614};
1615
1616struct skl_wm_level {
1617 bool plane_en[I915_MAX_PLANES];
1618 uint16_t plane_res_b[I915_MAX_PLANES];
1619 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001620};
1621
Paulo Zanonic67a4702013-08-19 13:18:09 -03001622/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001623 * This struct helps tracking the state needed for runtime PM, which puts the
1624 * device in PCI D3 state. Notice that when this happens, nothing on the
1625 * graphics device works, even register access, so we don't get interrupts nor
1626 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001627 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001628 * Every piece of our code that needs to actually touch the hardware needs to
1629 * either call intel_runtime_pm_get or call intel_display_power_get with the
1630 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001631 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001632 * Our driver uses the autosuspend delay feature, which means we'll only really
1633 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001634 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001635 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001636 *
1637 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1638 * goes back to false exactly before we reenable the IRQs. We use this variable
1639 * to check if someone is trying to enable/disable IRQs while they're supposed
1640 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001641 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001642 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001643 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001644 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001645struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001646 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001647 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001648 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001649 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001650};
1651
Daniel Vetter926321d2013-10-16 13:30:34 +02001652enum intel_pipe_crc_source {
1653 INTEL_PIPE_CRC_SOURCE_NONE,
1654 INTEL_PIPE_CRC_SOURCE_PLANE1,
1655 INTEL_PIPE_CRC_SOURCE_PLANE2,
1656 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001657 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001658 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1659 INTEL_PIPE_CRC_SOURCE_TV,
1660 INTEL_PIPE_CRC_SOURCE_DP_B,
1661 INTEL_PIPE_CRC_SOURCE_DP_C,
1662 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001663 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001664 INTEL_PIPE_CRC_SOURCE_MAX,
1665};
1666
Shuang He8bf1e9f2013-10-15 18:55:27 +01001667struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001668 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001669 uint32_t crc[5];
1670};
1671
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001672#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001673struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001674 spinlock_t lock;
1675 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001676 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001677 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001678 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001679 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001680};
1681
Daniel Vetterf99d7062014-06-19 16:01:59 +02001682struct i915_frontbuffer_tracking {
1683 struct mutex lock;
1684
1685 /*
1686 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1687 * scheduled flips.
1688 */
1689 unsigned busy_bits;
1690 unsigned flip_bits;
1691};
1692
Mika Kuoppala72253422014-10-07 17:21:26 +03001693struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001694 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001695 u32 value;
1696 /* bitmask representing WA bits */
1697 u32 mask;
1698};
1699
Arun Siluvery33136b02016-01-21 21:43:47 +00001700/*
1701 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1702 * allowing it for RCS as we don't foresee any requirement of having
1703 * a whitelist for other engines. When it is really required for
1704 * other engines then the limit need to be increased.
1705 */
1706#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001707
1708struct i915_workarounds {
1709 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1710 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001711 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001712};
1713
Yu Zhangcf9d2892015-02-10 19:05:47 +08001714struct i915_virtual_gpu {
1715 bool active;
1716};
1717
John Harrison5f19e2b2015-05-29 17:43:27 +01001718struct i915_execbuffer_params {
1719 struct drm_device *dev;
1720 struct drm_file *file;
1721 uint32_t dispatch_flags;
1722 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001723 uint64_t batch_obj_vm_offset;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001724 struct intel_engine_cs *engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001725 struct drm_i915_gem_object *batch_obj;
Chris Wilsone2efd132016-05-24 14:53:34 +01001726 struct i915_gem_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001727 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001728};
1729
Matt Roperaa363132015-09-24 15:53:18 -07001730/* used in computing the new watermarks state */
1731struct intel_wm_config {
1732 unsigned int num_pipes_active;
1733 bool sprites_enabled;
1734 bool sprites_scaled;
1735};
1736
Jani Nikula77fec552014-03-31 14:27:22 +03001737struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001738 struct drm_device drm;
1739
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001740 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001741 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001742 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001743 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001744
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001745 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001746
1747 int relative_constants_mode;
1748
1749 void __iomem *regs;
1750
Chris Wilson907b28c2013-07-19 20:36:52 +01001751 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001752
Yu Zhangcf9d2892015-02-10 19:05:47 +08001753 struct i915_virtual_gpu vgpu;
1754
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001755 struct intel_gvt gvt;
1756
Alex Dai33a732f2015-08-12 15:43:36 +01001757 struct intel_guc guc;
1758
Daniel Vettereb805622015-05-04 14:58:44 +02001759 struct intel_csr csr;
1760
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001761 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001762
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001763 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1764 * controller on different i2c buses. */
1765 struct mutex gmbus_mutex;
1766
1767 /**
1768 * Base address of the gmbus and gpio block.
1769 */
1770 uint32_t gpio_mmio_base;
1771
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301772 /* MMIO base address for MIPI regs */
1773 uint32_t mipi_mmio_base;
1774
Ville Syrjälä443a3892015-11-11 20:34:15 +02001775 uint32_t psr_mmio_base;
1776
Daniel Vetter28c70f12012-12-01 13:53:45 +01001777 wait_queue_head_t gmbus_wait_queue;
1778
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001779 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001780 struct i915_gem_context *kernel_context;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001781 struct intel_engine_cs engine[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -07001782 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001783 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001784
Daniel Vetterba8286f2014-09-11 07:43:25 +02001785 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001786 struct resource mch_res;
1787
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001788 /* protects the irq masks */
1789 spinlock_t irq_lock;
1790
Sourab Gupta84c33a62014-06-02 16:47:17 +05301791 /* protects the mmio flip data */
1792 spinlock_t mmio_flip_lock;
1793
Imre Deakf8b79e52014-03-04 19:23:07 +02001794 bool display_irqs_enabled;
1795
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001796 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1797 struct pm_qos_request pm_qos;
1798
Ville Syrjäläa5805162015-05-26 20:42:30 +03001799 /* Sideband mailbox protection */
1800 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001801
1802 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001803 union {
1804 u32 irq_mask;
1805 u32 de_irq_mask[I915_MAX_PIPES];
1806 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001807 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001808 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301809 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001810 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001811
Jani Nikula5fcece82015-05-27 15:03:42 +03001812 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001813 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301814 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001815 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001816 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001817
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001818 bool preserve_bios_swizzle;
1819
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001820 /* overlay */
1821 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001822
Jani Nikula58c68772013-11-08 16:48:54 +02001823 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001824 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001825
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001826 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001827 bool no_aux_handshake;
1828
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001829 /* protects panel power sequencer state */
1830 struct mutex pps_mutex;
1831
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001832 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001833 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1834
1835 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001836 unsigned int skl_preferred_vco_freq;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001837 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001838 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001839 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001840 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001841 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001842
Ville Syrjälä63911d72016-05-13 23:41:32 +03001843 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03001844 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001845 } cdclk_pll;
1846
Daniel Vetter645416f2013-09-02 16:22:25 +02001847 /**
1848 * wq - Driver workqueue for GEM.
1849 *
1850 * NOTE: Work items scheduled here are not allowed to grab any modeset
1851 * locks, for otherwise the flushing done in the pageflip code will
1852 * result in deadlocks.
1853 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001854 struct workqueue_struct *wq;
1855
1856 /* Display functions */
1857 struct drm_i915_display_funcs display;
1858
1859 /* PCH chipset type */
1860 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001861 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001862
1863 unsigned long quirks;
1864
Zhang Ruib8efb172013-02-05 15:41:53 +08001865 enum modeset_restore modeset_restore;
1866 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001867 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001868
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001869 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001870 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001871
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001872 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001873 DECLARE_HASHTABLE(mm_structs, 7);
1874 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001875
Chris Wilson5d1808e2016-04-28 09:56:51 +01001876 /* The hw wants to have a stable context identifier for the lifetime
1877 * of the context (for OA, PASID, faults, etc). This is limited
1878 * in execlists to 21 bits.
1879 */
1880 struct ida context_hw_ida;
1881#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1882
Daniel Vetter87813422012-05-02 11:49:32 +02001883 /* Kernel Modesetting */
1884
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001885 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1886 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001887 wait_queue_head_t pending_flip_queue;
1888
Daniel Vetterc4597872013-10-21 21:04:07 +02001889#ifdef CONFIG_DEBUG_FS
1890 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1891#endif
1892
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001893 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001894 int num_shared_dpll;
1895 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001896 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001897
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001898 /*
1899 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1900 * Must be global rather than per dpll, because on some platforms
1901 * plls share registers.
1902 */
1903 struct mutex dpll_lock;
1904
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001905 unsigned int active_crtcs;
1906 unsigned int min_pixclk[I915_MAX_PIPES];
1907
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001908 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001909
Mika Kuoppala72253422014-10-07 17:21:26 +03001910 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001911
Daniel Vetterf99d7062014-06-19 16:01:59 +02001912 struct i915_frontbuffer_tracking fb_tracking;
1913
Jesse Barnes652c3932009-08-17 13:31:43 -07001914 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001915
Zhenyu Wangc48044112009-12-17 14:48:43 +08001916 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001917
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001918 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001919
Ben Widawsky59124502013-07-04 11:02:05 -07001920 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001921 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001922
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001923 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001924 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001925
Daniel Vetter20e4d402012-08-08 23:35:39 +02001926 /* ilk-only ips/rps state. Everything in here is protected by the global
1927 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001928 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001929
Imre Deak83c00f52013-10-25 17:36:47 +03001930 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001931
Rodrigo Vivia031d702013-10-03 16:15:06 -03001932 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001933
Daniel Vetter99584db2012-11-14 17:14:04 +01001934 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001935
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001936 struct drm_i915_gem_object *vlv_pctx;
1937
Daniel Vetter06957262015-08-10 13:34:08 +02001938#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001939 /* list of fbdev register on this device */
1940 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001941 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001942#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001943
1944 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001945 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001946
Imre Deak58fddc22015-01-08 17:54:14 +02001947 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001948 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001949 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001950 /**
1951 * av_mutex - mutex for audio/video sync
1952 *
1953 */
1954 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001955
Ben Widawsky254f9652012-06-04 14:42:42 -07001956 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001957 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001958
Damien Lespiau3e683202012-12-11 18:48:29 +00001959 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001960
Ville Syrjäläc2317752016-03-15 16:39:56 +02001961 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001962 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001963 /*
1964 * Shadows for CHV DPLL_MD regs to keep the state
1965 * checker somewhat working in the presence hardware
1966 * crappiness (can't read out DPLL_MD for pipes B & C).
1967 */
1968 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001969 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001970
Daniel Vetter842f1c82014-03-10 10:01:44 +01001971 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001972 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001973 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001974 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001975
Ville Syrjälä53615a52013-08-01 16:18:50 +03001976 struct {
1977 /*
1978 * Raw watermark latency values:
1979 * in 0.1us units for WM0,
1980 * in 0.5us units for WM1+.
1981 */
1982 /* primary */
1983 uint16_t pri_latency[5];
1984 /* sprite */
1985 uint16_t spr_latency[5];
1986 /* cursor */
1987 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001988 /*
1989 * Raw watermark memory latency values
1990 * for SKL for all 8 levels
1991 * in 1us units.
1992 */
1993 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001994
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001995 /*
1996 * The skl_wm_values structure is a bit too big for stack
1997 * allocation, so we keep the staging struct where we store
1998 * intermediate results here instead.
1999 */
2000 struct skl_wm_values skl_results;
2001
Ville Syrjälä609cede2013-10-09 19:18:03 +03002002 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002003 union {
2004 struct ilk_wm_values hw;
2005 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002006 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002007 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002008
2009 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002010
2011 /*
2012 * Should be held around atomic WM register writing; also
2013 * protects * intel_crtc->wm.active and
2014 * cstate->wm.need_postvbl_update.
2015 */
2016 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002017
2018 /*
2019 * Set during HW readout of watermarks/DDB. Some platforms
2020 * need to know when we're still using BIOS-provided values
2021 * (which we don't fully trust).
2022 */
2023 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002024 } wm;
2025
Paulo Zanoni8a187452013-12-06 20:32:13 -02002026 struct i915_runtime_pm pm;
2027
Oscar Mateoa83014d2014-07-24 17:04:21 +01002028 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2029 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01002030 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00002031 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002032 struct list_head *vmas);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002033 int (*init_engines)(struct drm_device *dev);
2034 void (*cleanup_engine)(struct intel_engine_cs *engine);
2035 void (*stop_engine)(struct intel_engine_cs *engine);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002036 } gt;
2037
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002038 /* perform PHY state sanity checks? */
2039 bool chv_phy_assert[2];
2040
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002041 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2042
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002043 /*
2044 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2045 * will be rejected. Instead look for a better place.
2046 */
Jani Nikula77fec552014-03-31 14:27:22 +03002047};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048
Chris Wilson2c1792a2013-08-01 18:39:55 +01002049static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2050{
Chris Wilson091387c2016-06-24 14:00:21 +01002051 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002052}
2053
Imre Deak888d0d42015-01-08 17:54:13 +02002054static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2055{
2056 return to_i915(dev_get_drvdata(dev));
2057}
2058
Alex Dai33a732f2015-08-12 15:43:36 +01002059static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2060{
2061 return container_of(guc, struct drm_i915_private, guc);
2062}
2063
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002064/* Simple iterator over all initialised engines */
2065#define for_each_engine(engine__, dev_priv__) \
2066 for ((engine__) = &(dev_priv__)->engine[0]; \
2067 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2068 (engine__)++) \
2069 for_each_if (intel_engine_initialized(engine__))
Chris Wilsonb4519512012-05-11 14:29:30 +01002070
Dave Gordonc3232b12016-03-23 18:19:53 +00002071/* Iterator with engine_id */
2072#define for_each_engine_id(engine__, dev_priv__, id__) \
2073 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2074 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2075 (engine__)++) \
2076 for_each_if (((id__) = (engine__)->id, \
2077 intel_engine_initialized(engine__)))
2078
2079/* Iterator over subset of engines selected by mask */
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002080#define for_each_engine_masked(engine__, dev_priv__, mask__) \
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002081 for ((engine__) = &(dev_priv__)->engine[0]; \
2082 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2083 (engine__)++) \
2084 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2085 intel_engine_initialized(engine__))
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002086
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002087enum hdmi_force_audio {
2088 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2089 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2090 HDMI_AUDIO_AUTO, /* trust EDID */
2091 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2092};
2093
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002094#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002095
Chris Wilson37e680a2012-06-07 15:38:42 +01002096struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002097 unsigned int flags;
2098#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2099
Chris Wilson37e680a2012-06-07 15:38:42 +01002100 /* Interface between the GEM object and its backing storage.
2101 * get_pages() is called once prior to the use of the associated set
2102 * of pages before to binding them into the GTT, and put_pages() is
2103 * called after we no longer need them. As we expect there to be
2104 * associated cost with migrating pages between the backing storage
2105 * and making them available for the GPU (e.g. clflush), we may hold
2106 * onto the pages after they are no longer referenced by the GPU
2107 * in case they may be used again shortly (for example migrating the
2108 * pages to a different memory domain within the GTT). put_pages()
2109 * will therefore most likely be called when the object itself is
2110 * being released or under memory pressure (where we attempt to
2111 * reap pages for the shrinker).
2112 */
2113 int (*get_pages)(struct drm_i915_gem_object *);
2114 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002115
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002116 int (*dmabuf_export)(struct drm_i915_gem_object *);
2117 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002118};
2119
Daniel Vettera071fa02014-06-18 23:28:09 +02002120/*
2121 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302122 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002123 * doesn't mean that the hw necessarily already scans it out, but that any
2124 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2125 *
2126 * We have one bit per pipe and per scanout plane type.
2127 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302128#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2129#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002130#define INTEL_FRONTBUFFER_BITS \
2131 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2132#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2133 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2134#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302135 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2136#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2137 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002138#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302139 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002140#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302141 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002142
Eric Anholt673a3942008-07-30 12:06:12 -07002143struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002144 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002145
Chris Wilson37e680a2012-06-07 15:38:42 +01002146 const struct drm_i915_gem_object_ops *ops;
2147
Ben Widawsky2f633152013-07-17 12:19:03 -07002148 /** List of VMAs backed by this object */
2149 struct list_head vma_list;
2150
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002151 /** Stolen memory for this object, instead of being backed by shmem. */
2152 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002153 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002154
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002155 struct list_head engine_list[I915_NUM_ENGINES];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002156 /** Used in execbuf to temporarily hold a ref */
2157 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002158
Chris Wilson8d9d5742015-04-07 16:20:38 +01002159 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002160
Eric Anholt673a3942008-07-30 12:06:12 -07002161 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002162 * This is set if the object is on the active lists (has pending
2163 * rendering and so a non-zero seqno), and is not set if it i s on
2164 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002165 */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002166 unsigned int active:I915_NUM_ENGINES;
Eric Anholt673a3942008-07-30 12:06:12 -07002167
2168 /**
2169 * This is set if the object has been written to since last bound
2170 * to the GTT
2171 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002172 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002173
2174 /**
2175 * Fence register bits (if any) for this object. Will be set
2176 * as needed when mapped into the GTT.
2177 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002178 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002179 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002180
2181 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002182 * Advice: are the backing pages purgeable?
2183 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002184 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002185
2186 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002187 * Current tiling mode for the object.
2188 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002189 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002190 /**
2191 * Whether the tiling parameters for the currently associated fence
2192 * register have changed. Note that for the purposes of tracking
2193 * tiling changes we also treat the unfenced register, the register
2194 * slot that the object occupies whilst it executes a fenced
2195 * command (such as BLT on gen2/3), as a "fence".
2196 */
2197 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002198
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002199 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002200 * Is the object at the current location in the gtt mappable and
2201 * fenceable? Used to avoid costly recalculations.
2202 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002203 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002204
2205 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002206 * Whether the current gtt mapping needs to be mappable (and isn't just
2207 * mappable by accident). Track pin and fault separate for a more
2208 * accurate mappable working set.
2209 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002210 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002211
Chris Wilsoncaea7472010-11-12 13:53:37 +00002212 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302213 * Is the object to be mapped as read-only to the GPU
2214 * Only honoured if hardware has relevant pte bit
2215 */
2216 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002217 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002218 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002219
Daniel Vettera071fa02014-06-18 23:28:09 +02002220 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2221
Chris Wilsonaeecc962016-06-17 14:46:39 -03002222 unsigned int has_wc_mmap;
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002223 unsigned int pin_display;
2224
Chris Wilson9da3da62012-06-01 15:20:22 +01002225 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002226 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002227 struct get_page {
2228 struct scatterlist *sg;
2229 int last;
2230 } get_page;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002231 void *mapping;
Dave Airlie9a70cc22012-05-22 13:09:21 +01002232
Chris Wilsonb4716182015-04-27 13:41:17 +01002233 /** Breadcrumb of last rendering to the buffer.
2234 * There can only be one writer, but we allow for multiple readers.
2235 * If there is a writer that necessarily implies that all other
2236 * read requests are complete - but we may only be lazily clearing
2237 * the read requests. A read request is naturally the most recent
2238 * request on a ring, so we may have two different write and read
2239 * requests on one ring where the write request is older than the
2240 * read request. This allows for the CPU to read from an active
2241 * buffer by only waiting for the write to complete.
2242 * */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002243 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
John Harrison97b2a6a2014-11-24 18:49:26 +00002244 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002245 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002246 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002247
Daniel Vetter778c3542010-05-13 11:49:44 +02002248 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002249 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002250
Daniel Vetter80075d42013-10-09 21:23:52 +02002251 /** References from framebuffers, locks out tiling changes. */
2252 unsigned long framebuffer_references;
2253
Eric Anholt280b7132009-03-12 16:56:27 -07002254 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002255 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002256
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002257 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002258 /** for phy allocated objects */
2259 struct drm_dma_handle *phys_handle;
2260
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002261 struct i915_gem_userptr {
2262 uintptr_t ptr;
2263 unsigned read_only :1;
2264 unsigned workers :4;
2265#define I915_GEM_USERPTR_MAX_WORKERS 15
2266
Chris Wilsonad46cb52014-08-07 14:20:40 +01002267 struct i915_mm_struct *mm;
2268 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002269 struct work_struct *work;
2270 } userptr;
2271 };
2272};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002273#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002274
Chris Wilsonb9bcd142016-06-20 15:05:51 +01002275static inline bool
2276i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2277{
2278 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2279}
2280
Dave Gordon85d12252016-05-20 11:54:06 +01002281/*
2282 * Optimised SGL iterator for GEM objects
2283 */
2284static __always_inline struct sgt_iter {
2285 struct scatterlist *sgp;
2286 union {
2287 unsigned long pfn;
2288 dma_addr_t dma;
2289 };
2290 unsigned int curr;
2291 unsigned int max;
2292} __sgt_iter(struct scatterlist *sgl, bool dma) {
2293 struct sgt_iter s = { .sgp = sgl };
2294
2295 if (s.sgp) {
2296 s.max = s.curr = s.sgp->offset;
2297 s.max += s.sgp->length;
2298 if (dma)
2299 s.dma = sg_dma_address(s.sgp);
2300 else
2301 s.pfn = page_to_pfn(sg_page(s.sgp));
2302 }
2303
2304 return s;
2305}
2306
2307/**
Dave Gordon63d15322016-05-20 11:54:07 +01002308 * __sg_next - return the next scatterlist entry in a list
2309 * @sg: The current sg entry
2310 *
2311 * Description:
2312 * If the entry is the last, return NULL; otherwise, step to the next
2313 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2314 * otherwise just return the pointer to the current element.
2315 **/
2316static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2317{
2318#ifdef CONFIG_DEBUG_SG
2319 BUG_ON(sg->sg_magic != SG_MAGIC);
2320#endif
2321 return sg_is_last(sg) ? NULL :
2322 likely(!sg_is_chain(++sg)) ? sg :
2323 sg_chain_ptr(sg);
2324}
2325
2326/**
Dave Gordon85d12252016-05-20 11:54:06 +01002327 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2328 * @__dmap: DMA address (output)
2329 * @__iter: 'struct sgt_iter' (iterator state, internal)
2330 * @__sgt: sg_table to iterate over (input)
2331 */
2332#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2333 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2334 ((__dmap) = (__iter).dma + (__iter).curr); \
2335 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002336 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002337
2338/**
2339 * for_each_sgt_page - iterate over the pages of the given sg_table
2340 * @__pp: page pointer (output)
2341 * @__iter: 'struct sgt_iter' (iterator state, internal)
2342 * @__sgt: sg_table to iterate over (input)
2343 */
2344#define for_each_sgt_page(__pp, __iter, __sgt) \
2345 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2346 ((__pp) = (__iter).pfn == 0 ? NULL : \
2347 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2348 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002349 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002350
Eric Anholt673a3942008-07-30 12:06:12 -07002351/**
2352 * Request queue structure.
2353 *
2354 * The request queue allows us to note sequence numbers that have been emitted
2355 * and may be associated with active buffers to be retired.
2356 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002357 * By keeping this list, we can avoid having to do questionable sequence
2358 * number comparisons on buffer last_read|write_seqno. It also allows an
2359 * emission time to be associated with the request for tracking how far ahead
2360 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002361 *
2362 * The requests are reference counted, so upon creation they should have an
2363 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002364 */
2365struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002366 struct kref ref;
2367
Zou Nan hai852835f2010-05-21 09:08:56 +08002368 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002369 struct drm_i915_private *i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002370 struct intel_engine_cs *engine;
Zou Nan hai852835f2010-05-21 09:08:56 +08002371
Chris Wilson821485d2015-12-11 11:32:59 +00002372 /** GEM sequence number associated with the previous request,
2373 * when the HWS breadcrumb is equal to this the GPU is processing
2374 * this request.
2375 */
2376 u32 previous_seqno;
2377
2378 /** GEM sequence number associated with this request,
2379 * when the HWS breadcrumb is equal or greater than this the GPU
2380 * has finished processing this request.
2381 */
2382 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002383
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002384 /** Position in the ringbuffer of the start of the request */
2385 u32 head;
2386
Nick Hoath72f95af2015-01-15 13:10:37 +00002387 /**
2388 * Position in the ringbuffer of the start of the postfix.
2389 * This is required to calculate the maximum available ringbuffer
2390 * space without overwriting the postfix.
2391 */
2392 u32 postfix;
2393
2394 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002395 u32 tail;
2396
Chris Wilson0251a962016-04-28 09:56:47 +01002397 /** Preallocate space in the ringbuffer for the emitting the request */
2398 u32 reserved_space;
2399
Nick Hoathb3a38992015-02-19 16:30:47 +00002400 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002401 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002402 * Contexts are refcounted, so when this request is associated with a
2403 * context, we must increment the context's refcount, to guarantee that
2404 * it persists while any request is linked to it. Requests themselves
2405 * are also refcounted, so the request will only be freed when the last
2406 * reference to it is dismissed, and the code in
2407 * i915_gem_request_free() will then decrement the refcount on the
2408 * context.
2409 */
Chris Wilsone2efd132016-05-24 14:53:34 +01002410 struct i915_gem_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002411 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002412
Chris Wilsona16a4052016-04-28 09:56:56 +01002413 /**
2414 * Context related to the previous request.
2415 * As the contexts are accessed by the hardware until the switch is
2416 * completed to a new context, the hardware may still be writing
2417 * to the context object after the breadcrumb is visible. We must
2418 * not unpin/unbind/prune that object whilst still active and so
2419 * we keep the previous context pinned until the following (this)
2420 * request is retired.
2421 */
Chris Wilsone2efd132016-05-24 14:53:34 +01002422 struct i915_gem_context *previous_context;
Chris Wilsona16a4052016-04-28 09:56:56 +01002423
John Harrisondc4be60712015-05-29 17:43:39 +01002424 /** Batch buffer related to this request if any (used for
2425 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002426 struct drm_i915_gem_object *batch_obj;
2427
Eric Anholt673a3942008-07-30 12:06:12 -07002428 /** Time at which this request was emitted, in jiffies. */
2429 unsigned long emitted_jiffies;
2430
Eric Anholtb9624422009-06-03 07:27:35 +00002431 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002432 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002433
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002434 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002435 /** file_priv list entry for this request */
2436 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002437
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002438 /** process identifier submitting this request */
2439 struct pid *pid;
2440
Nick Hoath6d3d8272015-01-15 13:10:39 +00002441 /**
2442 * The ELSP only accepts two elements at a time, so we queue
2443 * context/tail pairs on a given queue (ring->execlist_queue) until the
2444 * hardware is available. The queue serves a double purpose: we also use
2445 * it to keep track of the up to 2 contexts currently in the hardware
2446 * (usually one in execution and the other queued up by the GPU): We
2447 * only remove elements from the head of the queue when the hardware
2448 * informs us that an element has been completed.
2449 *
2450 * All accesses to the queue are mediated by a spinlock
2451 * (ring->execlist_lock).
2452 */
2453
2454 /** Execlist link in the submission queue.*/
2455 struct list_head execlist_link;
2456
2457 /** Execlists no. of times this request has been sent to the ELSP */
2458 int elsp_submitted;
2459
Tvrtko Ursulina3d12762016-04-28 09:56:57 +01002460 /** Execlists context hardware id. */
2461 unsigned ctx_hw_id;
Eric Anholt673a3942008-07-30 12:06:12 -07002462};
2463
Dave Gordon26827082016-01-19 19:02:53 +00002464struct drm_i915_gem_request * __must_check
2465i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01002466 struct i915_gem_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002467void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002468int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2469 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002470
John Harrisonb793a002014-11-24 18:49:25 +00002471static inline uint32_t
2472i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2473{
2474 return req ? req->seqno : 0;
2475}
2476
2477static inline struct intel_engine_cs *
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002478i915_gem_request_get_engine(struct drm_i915_gem_request *req)
John Harrisonb793a002014-11-24 18:49:25 +00002479{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002480 return req ? req->engine : NULL;
John Harrisonb793a002014-11-24 18:49:25 +00002481}
2482
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002483static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002484i915_gem_request_reference(struct drm_i915_gem_request *req)
2485{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002486 if (req)
2487 kref_get(&req->ref);
2488 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002489}
2490
2491static inline void
2492i915_gem_request_unreference(struct drm_i915_gem_request *req)
2493{
2494 kref_put(&req->ref, i915_gem_request_free);
2495}
2496
2497static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2498 struct drm_i915_gem_request *src)
2499{
2500 if (src)
2501 i915_gem_request_reference(src);
2502
2503 if (*pdst)
2504 i915_gem_request_unreference(*pdst);
2505
2506 *pdst = src;
2507}
2508
John Harrison1b5a4332014-11-24 18:49:42 +00002509/*
2510 * XXX: i915_gem_request_completed should be here but currently needs the
2511 * definition of i915_seqno_passed() which is below. It will be moved in
2512 * a later patch when the call to i915_seqno_passed() is obsoleted...
2513 */
2514
Brad Volkin351e3db2014-02-18 10:15:46 -08002515/*
2516 * A command that requires special handling by the command parser.
2517 */
2518struct drm_i915_cmd_descriptor {
2519 /*
2520 * Flags describing how the command parser processes the command.
2521 *
2522 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2523 * a length mask if not set
2524 * CMD_DESC_SKIP: The command is allowed but does not follow the
2525 * standard length encoding for the opcode range in
2526 * which it falls
2527 * CMD_DESC_REJECT: The command is never allowed
2528 * CMD_DESC_REGISTER: The command should be checked against the
2529 * register whitelist for the appropriate ring
2530 * CMD_DESC_MASTER: The command is allowed if the submitting process
2531 * is the DRM master
2532 */
2533 u32 flags;
2534#define CMD_DESC_FIXED (1<<0)
2535#define CMD_DESC_SKIP (1<<1)
2536#define CMD_DESC_REJECT (1<<2)
2537#define CMD_DESC_REGISTER (1<<3)
2538#define CMD_DESC_BITMASK (1<<4)
2539#define CMD_DESC_MASTER (1<<5)
2540
2541 /*
2542 * The command's unique identification bits and the bitmask to get them.
2543 * This isn't strictly the opcode field as defined in the spec and may
2544 * also include type, subtype, and/or subop fields.
2545 */
2546 struct {
2547 u32 value;
2548 u32 mask;
2549 } cmd;
2550
2551 /*
2552 * The command's length. The command is either fixed length (i.e. does
2553 * not include a length field) or has a length field mask. The flag
2554 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2555 * a length mask. All command entries in a command table must include
2556 * length information.
2557 */
2558 union {
2559 u32 fixed;
2560 u32 mask;
2561 } length;
2562
2563 /*
2564 * Describes where to find a register address in the command to check
2565 * against the ring's register whitelist. Only valid if flags has the
2566 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002567 *
2568 * A non-zero step value implies that the command may access multiple
2569 * registers in sequence (e.g. LRI), in that case step gives the
2570 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002571 */
2572 struct {
2573 u32 offset;
2574 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002575 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002576 } reg;
2577
2578#define MAX_CMD_DESC_BITMASKS 3
2579 /*
2580 * Describes command checks where a particular dword is masked and
2581 * compared against an expected value. If the command does not match
2582 * the expected value, the parser rejects it. Only valid if flags has
2583 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2584 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002585 *
2586 * If the check specifies a non-zero condition_mask then the parser
2587 * only performs the check when the bits specified by condition_mask
2588 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002589 */
2590 struct {
2591 u32 offset;
2592 u32 mask;
2593 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002594 u32 condition_offset;
2595 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002596 } bits[MAX_CMD_DESC_BITMASKS];
2597};
2598
2599/*
2600 * A table of commands requiring special handling by the command parser.
2601 *
2602 * Each ring has an array of tables. Each table consists of an array of command
2603 * descriptors, which must be sorted with command opcodes in ascending order.
2604 */
2605struct drm_i915_cmd_table {
2606 const struct drm_i915_cmd_descriptor *table;
2607 int count;
2608};
2609
Chris Wilsondbbe9122014-08-09 19:18:43 +01002610/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002611#define __I915__(p) ({ \
2612 struct drm_i915_private *__p; \
2613 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2614 __p = (struct drm_i915_private *)p; \
2615 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2616 __p = to_i915((struct drm_device *)p); \
2617 else \
2618 BUILD_BUG(); \
2619 __p; \
2620})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002621#define INTEL_INFO(p) (&__I915__(p)->info)
Jani Nikula3f10e822016-04-07 12:48:17 +03002622#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
Chris Wilson87f1f462014-08-09 19:18:42 +01002623#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002624
Jani Nikulae87a0052015-10-20 15:22:02 +03002625#define REVID_FOREVER 0xff
Chris Wilson091387c2016-06-24 14:00:21 +01002626#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002627
2628#define GEN_FOREVER (0)
2629/*
2630 * Returns true if Gen is in inclusive range [Start, End].
2631 *
2632 * Use GEN_FOREVER for unbound start and or end.
2633 */
2634#define IS_GEN(p, s, e) ({ \
2635 unsigned int __s = (s), __e = (e); \
2636 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2637 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2638 if ((__s) != GEN_FOREVER) \
2639 __s = (s) - 1; \
2640 if ((__e) == GEN_FOREVER) \
2641 __e = BITS_PER_LONG - 1; \
2642 else \
2643 __e = (e) - 1; \
2644 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2645})
2646
Jani Nikulae87a0052015-10-20 15:22:02 +03002647/*
2648 * Return true if revision is in range [since,until] inclusive.
2649 *
2650 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2651 */
2652#define IS_REVID(p, since, until) \
2653 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2654
Chris Wilson87f1f462014-08-09 19:18:42 +01002655#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2656#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002657#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002658#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002659#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002660#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2661#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002662#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2663#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2664#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002665#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002666#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002667#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2668#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002669#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2670#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002671#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002672#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002673#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2674 INTEL_DEVID(dev) == 0x0152 || \
2675 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002676#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002677#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002678#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +01002679#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302680#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002681#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002682#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002683#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002684#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002685 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002686#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002687 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002688 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002689 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002690/* ULX machines are also considered ULT. */
2691#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2692 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002693#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2694 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002695#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002696 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002697#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002698 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002699/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002700#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2701 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002702#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2703 INTEL_DEVID(dev) == 0x1913 || \
2704 INTEL_DEVID(dev) == 0x1916 || \
2705 INTEL_DEVID(dev) == 0x1921 || \
2706 INTEL_DEVID(dev) == 0x1926)
2707#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2708 INTEL_DEVID(dev) == 0x1915 || \
2709 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002710#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2711 INTEL_DEVID(dev) == 0x5913 || \
2712 INTEL_DEVID(dev) == 0x5916 || \
2713 INTEL_DEVID(dev) == 0x5921 || \
2714 INTEL_DEVID(dev) == 0x5926)
2715#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2716 INTEL_DEVID(dev) == 0x5915 || \
2717 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302718#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2719 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2720#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2721 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2722
Ben Widawskyb833d682013-08-23 16:00:07 -07002723#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002724
Jani Nikulaef712bb2015-10-20 15:22:00 +03002725#define SKL_REVID_A0 0x0
2726#define SKL_REVID_B0 0x1
2727#define SKL_REVID_C0 0x2
2728#define SKL_REVID_D0 0x3
2729#define SKL_REVID_E0 0x4
2730#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002731
Jani Nikulae87a0052015-10-20 15:22:02 +03002732#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2733
Jani Nikulaef712bb2015-10-20 15:22:00 +03002734#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002735#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002736#define BXT_REVID_B0 0x3
2737#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002738
Jani Nikulae87a0052015-10-20 15:22:02 +03002739#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2740
Mika Kuoppalac033a372016-06-07 17:18:55 +03002741#define KBL_REVID_A0 0x0
2742#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002743#define KBL_REVID_C0 0x2
2744#define KBL_REVID_D0 0x3
2745#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002746
2747#define IS_KBL_REVID(p, since, until) \
2748 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2749
Jesse Barnes85436692011-04-06 12:11:14 -07002750/*
2751 * The genX designation typically refers to the render engine, so render
2752 * capability related checks should use IS_GEN, while display and other checks
2753 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2754 * chips, etc.).
2755 */
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +01002756#define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2757#define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2758#define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2759#define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2760#define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2761#define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2762#define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2763#define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
Zou Nan haicae58522010-11-09 17:17:32 +08002764
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002765#define ENGINE_MASK(id) BIT(id)
2766#define RENDER_RING ENGINE_MASK(RCS)
2767#define BSD_RING ENGINE_MASK(VCS)
2768#define BLT_RING ENGINE_MASK(BCS)
2769#define VEBOX_RING ENGINE_MASK(VECS)
2770#define BSD2_RING ENGINE_MASK(VCS2)
2771#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002772
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002773#define HAS_ENGINE(dev_priv, id) \
2774 (INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id))
2775
2776#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2777#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2778#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2779#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2780
Ben Widawsky63c42e52014-04-18 18:04:27 -03002781#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002782#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002783#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002784#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002785 HAS_EDRAM(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002786#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2787
Ben Widawsky254f9652012-06-04 14:42:42 -07002788#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002789#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002790#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002791#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2792#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002793
Chris Wilson05394f32010-11-08 19:18:58 +00002794#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002795#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2796
Daniel Vetterb45305f2012-12-17 16:21:27 +01002797/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2798#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002799
2800/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002801#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2802 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2803 IS_SKL_GT3(dev_priv) || \
2804 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002805
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002806/*
2807 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2808 * even when in MSI mode. This results in spurious interrupt warnings if the
2809 * legacy irq no. is shared with another device. The kernel then disables that
2810 * interrupt source and so prevents the other device from working properly.
2811 */
2812#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2813#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002814
Zou Nan haicae58522010-11-09 17:17:32 +08002815/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2816 * rows, which changed the alignment requirements and fence programming.
2817 */
2818#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2819 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002820#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2821#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002822
2823#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2824#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002825#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002826
Damien Lespiaudbf77862014-10-01 20:04:14 +01002827#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002828
Jani Nikula0c9b3712015-05-18 17:10:01 +03002829#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2830 INTEL_INFO(dev)->gen >= 9)
2831
Damien Lespiaudd93be52013-04-22 18:40:39 +01002832#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002833#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002834#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302835 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002836 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002837#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302838 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002839 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
Imre Deak8f6d8552016-04-01 16:02:47 +03002840 IS_KABYLAKE(dev) || IS_BROXTON(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002841#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002842#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002843
Animesh Manna7b403ff2015-08-04 22:02:42 +05302844#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002845
Dave Gordon1a3d1892016-05-13 15:36:30 +01002846/*
2847 * For now, anything with a GuC requires uCode loading, and then supports
2848 * command submission once loaded. But these are logically independent
2849 * properties, so we have separate macros to test them.
2850 */
2851#define HAS_GUC(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2852#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2853#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002854
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002855#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2856 INTEL_INFO(dev)->gen >= 8)
2857
Akash Goel97d33082015-06-29 14:50:23 +05302858#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002859 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2860 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302861
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002862#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2863
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002864#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2865#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2866#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2867#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2868#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2869#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302870#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2871#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002872#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002873#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002874#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002875
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002876#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302877#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002878#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002879#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002880#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002881#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2882#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002883#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002884#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002885
Wayne Boyer666a4532015-12-09 12:29:35 -08002886#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2887 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302888
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002889/* DPF == dynamic parity feature */
2890#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2891#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002892
Ben Widawskyc8735b02012-09-07 19:43:39 -07002893#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302894#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002895
Chris Wilson05394f32010-11-08 19:18:58 +00002896#include "i915_trace.h"
2897
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002898extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2899extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002900
Chris Wilsonc0336662016-05-06 15:40:21 +01002901int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2902 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002903
Chris Wilson0673ad42016-06-24 14:00:22 +01002904/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002905void __printf(3, 4)
2906__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2907 const char *fmt, ...);
2908
2909#define i915_report_error(dev_priv, fmt, ...) \
2910 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2911
Ben Widawskyc43b5632012-04-16 14:07:40 -07002912#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002913extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2914 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002915#endif
Chris Wilsondc979972016-05-10 14:10:04 +01002916extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2917extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilsonc0336662016-05-06 15:40:21 +01002918extern int i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002919extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002920extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002921extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2922extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2923extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2924extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002925int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002926
Jani Nikula77913b32015-06-18 13:06:16 +03002927/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002928void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2929 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002930void intel_hpd_init(struct drm_i915_private *dev_priv);
2931void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2932void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002933bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002934
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935/* i915_irq.c */
Chris Wilsonc0336662016-05-06 15:40:21 +01002936void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
Mika Kuoppala58174462014-02-25 17:11:26 +02002937__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002938void i915_handle_error(struct drm_i915_private *dev_priv,
2939 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002940 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941
Daniel Vetterb9632912014-09-30 10:56:44 +02002942extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002943int intel_irq_install(struct drm_i915_private *dev_priv);
2944void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002945
Chris Wilsondc979972016-05-10 14:10:04 +01002946extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2947extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03002948 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01002949extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002950extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002951extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002952extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2953extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2954 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002955const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002956void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002957 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002958void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002959 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002960/* Like above but the caller must manage the uncore.lock itself.
2961 * Must be used with I915_READ_FW and friends.
2962 */
2963void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2964 enum forcewake_domains domains);
2965void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2966 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002967u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2968
Mika Kuoppala59bad942015-01-16 11:34:40 +02002969void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002970
Chris Wilson1758b902016-06-30 15:32:44 +01002971int intel_wait_for_register(struct drm_i915_private *dev_priv,
2972 i915_reg_t reg,
2973 const u32 mask,
2974 const u32 value,
2975 const unsigned long timeout_ms);
2976int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2977 i915_reg_t reg,
2978 const u32 mask,
2979 const u32 value,
2980 const unsigned long timeout_ms);
2981
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002982static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2983{
2984 return dev_priv->gvt.initialized;
2985}
2986
Chris Wilsonc0336662016-05-06 15:40:21 +01002987static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002988{
Chris Wilsonc0336662016-05-06 15:40:21 +01002989 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002990}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002991
Keith Packard7c463582008-11-04 02:03:27 -08002992void
Jani Nikula50227e12014-03-31 14:27:21 +03002993i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002994 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002995
2996void
Jani Nikula50227e12014-03-31 14:27:21 +03002997i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002998 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002999
Imre Deakf8b79e52014-03-04 19:23:07 +02003000void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3001void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003002void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3003 uint32_t mask,
3004 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003005void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3006 uint32_t interrupt_mask,
3007 uint32_t enabled_irq_mask);
3008static inline void
3009ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3010{
3011 ilk_update_display_irq(dev_priv, bits, bits);
3012}
3013static inline void
3014ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3015{
3016 ilk_update_display_irq(dev_priv, bits, 0);
3017}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003018void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3019 enum pipe pipe,
3020 uint32_t interrupt_mask,
3021 uint32_t enabled_irq_mask);
3022static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3023 enum pipe pipe, uint32_t bits)
3024{
3025 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3026}
3027static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3028 enum pipe pipe, uint32_t bits)
3029{
3030 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3031}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003032void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3033 uint32_t interrupt_mask,
3034 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003035static inline void
3036ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3037{
3038 ibx_display_interrupt_update(dev_priv, bits, bits);
3039}
3040static inline void
3041ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3042{
3043 ibx_display_interrupt_update(dev_priv, bits, 0);
3044}
3045
Imre Deakf8b79e52014-03-04 19:23:07 +02003046
Eric Anholt673a3942008-07-30 12:06:12 -07003047/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003048int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3049 struct drm_file *file_priv);
3050int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3051 struct drm_file *file_priv);
3052int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3053 struct drm_file *file_priv);
3054int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3055 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003056int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3057 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003058int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3059 struct drm_file *file_priv);
3060int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3061 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01003062void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01003063 struct drm_i915_gem_request *req);
John Harrison5f19e2b2015-05-29 17:43:27 +01003064int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01003065 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01003066 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07003067int i915_gem_execbuffer(struct drm_device *dev, void *data,
3068 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003069int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3070 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003071int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3072 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003073int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3074 struct drm_file *file);
3075int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3076 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003077int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3078 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003079int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3080 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003081int i915_gem_set_tiling(struct drm_device *dev, void *data,
3082 struct drm_file *file_priv);
3083int i915_gem_get_tiling(struct drm_device *dev, void *data,
3084 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003085void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003086int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3087 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003088int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3089 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003090int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3091 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02003092void i915_gem_load_init(struct drm_device *dev);
3093void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02003094void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003095int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3096
Chris Wilson42dcedd2012-11-15 11:32:30 +00003097void *i915_gem_object_alloc(struct drm_device *dev);
3098void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003099void i915_gem_object_init(struct drm_i915_gem_object *obj,
3100 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01003101struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003102 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01003103struct drm_i915_gem_object *i915_gem_object_create_from_data(
3104 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07003105void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003106void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003107
Daniel Vetter08755462015-04-20 09:04:05 -07003108/* Flags used by pin/bind&friends. */
3109#define PIN_MAPPABLE (1<<0)
3110#define PIN_NONBLOCK (1<<1)
3111#define PIN_GLOBAL (1<<2)
3112#define PIN_OFFSET_BIAS (1<<3)
3113#define PIN_USER (1<<4)
3114#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01003115#define PIN_ZONE_4G (1<<6)
3116#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00003117#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02003118#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003119int __must_check
3120i915_gem_object_pin(struct drm_i915_gem_object *obj,
3121 struct i915_address_space *vm,
3122 uint32_t alignment,
3123 uint64_t flags);
3124int __must_check
3125i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3126 const struct i915_ggtt_view *view,
3127 uint32_t alignment,
3128 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003129
3130int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3131 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003132void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003133int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003134/*
3135 * BEWARE: Do not use the function below unless you can _absolutely_
3136 * _guarantee_ VMA in question is _not in use_ anywhere.
3137 */
3138int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00003139int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02003140void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00003141void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003142
Brad Volkin4c914c02014-02-18 10:15:45 -08003143int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3144 int *needs_clflush);
3145
Chris Wilson37e680a2012-06-07 15:38:42 +01003146int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01003147
3148static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003149{
Chris Wilsonee286372015-04-07 16:20:25 +01003150 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003151}
Chris Wilsonee286372015-04-07 16:20:25 +01003152
Dave Gordon033908a2015-12-10 18:51:23 +00003153struct page *
3154i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3155
Chris Wilson341be1c2016-06-10 14:23:00 +05303156static inline dma_addr_t
3157i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3158{
3159 if (n < obj->get_page.last) {
3160 obj->get_page.sg = obj->pages->sgl;
3161 obj->get_page.last = 0;
3162 }
3163
3164 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3165 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3166 if (unlikely(sg_is_chain(obj->get_page.sg)))
3167 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3168 }
3169
3170 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3171}
3172
Chris Wilsonee286372015-04-07 16:20:25 +01003173static inline struct page *
3174i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3175{
3176 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3177 return NULL;
3178
3179 if (n < obj->get_page.last) {
3180 obj->get_page.sg = obj->pages->sgl;
3181 obj->get_page.last = 0;
3182 }
3183
3184 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3185 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3186 if (unlikely(sg_is_chain(obj->get_page.sg)))
3187 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3188 }
3189
3190 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3191}
3192
Chris Wilsona5570172012-09-04 21:02:54 +01003193static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3194{
3195 BUG_ON(obj->pages == NULL);
3196 obj->pages_pin_count++;
3197}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003198
Chris Wilsona5570172012-09-04 21:02:54 +01003199static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3200{
3201 BUG_ON(obj->pages_pin_count == 0);
3202 obj->pages_pin_count--;
3203}
3204
Chris Wilson0a798eb2016-04-08 12:11:11 +01003205/**
3206 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3207 * @obj - the object to map into kernel address space
3208 *
3209 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3210 * pages and then returns a contiguous mapping of the backing storage into
3211 * the kernel address space.
3212 *
Dave Gordon83052162016-04-12 14:46:16 +01003213 * The caller must hold the struct_mutex, and is responsible for calling
3214 * i915_gem_object_unpin_map() when the mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003215 *
Dave Gordon83052162016-04-12 14:46:16 +01003216 * Returns the pointer through which to access the mapped object, or an
3217 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003218 */
3219void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3220
3221/**
3222 * i915_gem_object_unpin_map - releases an earlier mapping
3223 * @obj - the object to unmap
3224 *
3225 * After pinning the object and mapping its pages, once you are finished
3226 * with your access, call i915_gem_object_unpin_map() to release the pin
3227 * upon the mapping. Once the pin count reaches zero, that mapping may be
3228 * removed.
3229 *
3230 * The caller must hold the struct_mutex.
3231 */
3232static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3233{
3234 lockdep_assert_held(&obj->base.dev->struct_mutex);
3235 i915_gem_object_unpin_pages(obj);
3236}
3237
Chris Wilson54cf91d2010-11-25 18:00:26 +00003238int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07003239int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003240 struct intel_engine_cs *to,
3241 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003242void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01003243 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10003244int i915_gem_dumb_create(struct drm_file *file_priv,
3245 struct drm_device *dev,
3246 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003247int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3248 uint32_t handle, uint64_t *offset);
Dave Gordon85d12252016-05-20 11:54:06 +01003249
3250void i915_gem_track_fb(struct drm_i915_gem_object *old,
3251 struct drm_i915_gem_object *new,
3252 unsigned frontbuffer_bits);
3253
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003254/**
3255 * Returns true if seq1 is later than seq2.
3256 */
3257static inline bool
3258i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3259{
3260 return (int32_t)(seq1 - seq2) >= 0;
3261}
3262
Chris Wilson821485d2015-12-11 11:32:59 +00003263static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3264 bool lazy_coherency)
3265{
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003266 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3267 req->engine->irq_seqno_barrier(req->engine);
3268 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3269 req->previous_seqno);
Chris Wilson821485d2015-12-11 11:32:59 +00003270}
3271
John Harrison1b5a4332014-11-24 18:49:42 +00003272static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3273 bool lazy_coherency)
3274{
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003275 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3276 req->engine->irq_seqno_barrier(req->engine);
3277 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3278 req->seqno);
John Harrison1b5a4332014-11-24 18:49:42 +00003279}
3280
Chris Wilsonc0336662016-05-06 15:40:21 +01003281int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003282int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003283
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003284struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003285i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003286
Chris Wilsonc0336662016-05-06 15:40:21 +01003287bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003288void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303289
Chris Wilsonc19ae982016-04-13 17:35:03 +01003290static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3291{
3292 return atomic_read(&error->reset_counter);
3293}
3294
3295static inline bool __i915_reset_in_progress(u32 reset)
3296{
3297 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3298}
3299
3300static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3301{
3302 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3303}
3304
3305static inline bool __i915_terminally_wedged(u32 reset)
3306{
3307 return unlikely(reset & I915_WEDGED);
3308}
3309
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003310static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3311{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003312 return __i915_reset_in_progress(i915_reset_counter(error));
3313}
3314
3315static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3316{
3317 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003318}
3319
3320static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3321{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003322 return __i915_terminally_wedged(i915_reset_counter(error));
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003323}
3324
3325static inline u32 i915_reset_count(struct i915_gpu_error *error)
3326{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003327 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003328}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003329
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003330static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3331{
3332 return dev_priv->gpu_error.stop_rings == 0 ||
3333 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3334}
3335
3336static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3337{
3338 return dev_priv->gpu_error.stop_rings == 0 ||
3339 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3340}
3341
Chris Wilson069efc12010-09-30 16:53:18 +01003342void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003343bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003344int __must_check i915_gem_init(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003345int i915_gem_init_engines(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003346int __must_check i915_gem_init_hw(struct drm_device *dev);
3347void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003348void i915_gem_cleanup_engines(struct drm_device *dev);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003349int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01003350int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003351void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003352 struct drm_i915_gem_object *batch_obj,
3353 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003354#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003355 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003356#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003357 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003358int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003359 bool interruptible,
3360 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003361 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003362int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003363int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003364int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003365i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3366 bool readonly);
3367int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003368i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3369 bool write);
3370int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003371i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3372int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003373i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3374 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003375 const struct i915_ggtt_view *view);
3376void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3377 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003378int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003379 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003380int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003381void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003382
Chris Wilson467cffb2011-03-07 10:42:03 +00003383uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003384i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3385uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02003386i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3387 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003388
Chris Wilsone4ffd172011-04-04 09:44:39 +01003389int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3390 enum i915_cache_level cache_level);
3391
Daniel Vetter1286ff72012-05-10 15:25:09 +02003392struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3393 struct dma_buf *dma_buf);
3394
3395struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3396 struct drm_gem_object *gem_obj, int flags);
3397
Michel Thierry088e0df2015-08-07 17:40:17 +01003398u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3399 const struct i915_ggtt_view *view);
3400u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3401 struct i915_address_space *vm);
3402static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003403i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003404{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003405 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003406}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003407
Ben Widawskya70a3142013-07-31 16:59:56 -07003408bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003409bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003410 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003411bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003412 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003413
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003414struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003415i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3416 struct i915_address_space *vm);
3417struct i915_vma *
3418i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3419 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003420
Ben Widawskyaccfef22013-08-14 11:38:35 +02003421struct i915_vma *
3422i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003423 struct i915_address_space *vm);
3424struct i915_vma *
3425i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3426 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003427
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003428static inline struct i915_vma *
3429i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3430{
3431 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003432}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003433bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003434
Ben Widawskya70a3142013-07-31 16:59:56 -07003435/* Some GGTT VM helpers */
Daniel Vetter841cd772014-08-06 15:04:48 +02003436static inline struct i915_hw_ppgtt *
3437i915_vm_to_ppgtt(struct i915_address_space *vm)
3438{
Daniel Vetter841cd772014-08-06 15:04:48 +02003439 return container_of(vm, struct i915_hw_ppgtt, base);
3440}
3441
3442
Ben Widawskya70a3142013-07-31 16:59:56 -07003443static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3444{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003445 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003446}
3447
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01003448unsigned long
3449i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003450
3451static inline int __must_check
3452i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3453 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003454 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003455{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003456 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3457 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3458
3459 return i915_gem_object_pin(obj, &ggtt->base,
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003460 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003461}
Ben Widawskya70a3142013-07-31 16:59:56 -07003462
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003463void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3464 const struct i915_ggtt_view *view);
3465static inline void
3466i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3467{
3468 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3469}
Daniel Vetterb2871102014-02-14 14:01:19 +01003470
Daniel Vetter41a36b72015-07-24 13:55:11 +02003471/* i915_gem_fence.c */
3472int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3473int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3474
3475bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3476void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3477
3478void i915_gem_restore_fences(struct drm_device *dev);
3479
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003480void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3481void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3482void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3483
Ben Widawsky254f9652012-06-04 14:42:42 -07003484/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003485int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003486void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003487void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003488void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003489int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003490void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003491int i915_switch_context(struct drm_i915_gem_request *req);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003492void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003493struct drm_i915_gem_object *
3494i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Zhi Wangc8c35792016-06-16 08:07:05 -04003495struct i915_gem_context *
3496i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003497
3498static inline struct i915_gem_context *
3499i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3500{
3501 struct i915_gem_context *ctx;
3502
Chris Wilson091387c2016-06-24 14:00:21 +01003503 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003504
3505 ctx = idr_find(&file_priv->context_idr, id);
3506 if (!ctx)
3507 return ERR_PTR(-ENOENT);
3508
3509 return ctx;
3510}
3511
Chris Wilsone2efd132016-05-24 14:53:34 +01003512static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003513{
Chris Wilson691e6412014-04-09 09:07:36 +01003514 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003515}
3516
Chris Wilsone2efd132016-05-24 14:53:34 +01003517static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003518{
Chris Wilson091387c2016-06-24 14:00:21 +01003519 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003520 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003521}
3522
Chris Wilsone2efd132016-05-24 14:53:34 +01003523static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003524{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003525 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003526}
3527
Ben Widawsky84624812012-06-04 14:42:54 -07003528int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3529 struct drm_file *file);
3530int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3531 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003532int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3533 struct drm_file *file_priv);
3534int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3535 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003536int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3537 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003538
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003539/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003540int __must_check i915_gem_evict_something(struct drm_device *dev,
3541 struct i915_address_space *vm,
3542 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003543 unsigned alignment,
3544 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003545 unsigned long start,
3546 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003547 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003548int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003549int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003550
Ben Widawsky0260c422014-03-22 22:47:21 -07003551/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003552static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003553{
Chris Wilsonc0336662016-05-06 15:40:21 +01003554 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003555 intel_gtt_chipset_flush();
3556}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003557
Chris Wilson9797fbf2012-04-24 15:47:39 +01003558/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003559int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3560 struct drm_mm_node *node, u64 size,
3561 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003562int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3563 struct drm_mm_node *node, u64 size,
3564 unsigned alignment, u64 start,
3565 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003566void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3567 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003568int i915_gem_init_stolen(struct drm_device *dev);
3569void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003570struct drm_i915_gem_object *
3571i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003572struct drm_i915_gem_object *
3573i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3574 u32 stolen_offset,
3575 u32 gtt_offset,
3576 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003577
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003578/* i915_gem_shrinker.c */
3579unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003580 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003581 unsigned flags);
3582#define I915_SHRINK_PURGEABLE 0x1
3583#define I915_SHRINK_UNBOUND 0x2
3584#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003585#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003586#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003587unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3588void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003589void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003590
3591
Eric Anholt673a3942008-07-30 12:06:12 -07003592/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003593static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003594{
Chris Wilson091387c2016-06-24 14:00:21 +01003595 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003596
3597 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3598 obj->tiling_mode != I915_TILING_NONE;
3599}
3600
Eric Anholt673a3942008-07-30 12:06:12 -07003601/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003602#if WATCH_LISTS
3603int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003604#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003605#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003606#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003607
Ben Gamari20172632009-02-17 20:08:50 -05003608/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003609#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003610int i915_debugfs_register(struct drm_i915_private *dev_priv);
3611void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003612int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003613void intel_display_crc_init(struct drm_device *dev);
3614#else
Chris Wilson1dac8912016-06-24 14:00:17 +01003615static inline int i915_debugfs_register(struct drm_i915_private *) {return 0;}
3616static inline void i915_debugfs_unregister(struct drm_i915_private *) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003617static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3618{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003619static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003620#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003621
3622/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003623__printf(2, 3)
3624void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003625int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3626 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003627int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003628 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003629 size_t count, loff_t pos);
3630static inline void i915_error_state_buf_release(
3631 struct drm_i915_error_state_buf *eb)
3632{
3633 kfree(eb->buf);
3634}
Chris Wilsonc0336662016-05-06 15:40:21 +01003635void i915_capture_error_state(struct drm_i915_private *dev_priv,
3636 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003637 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003638void i915_error_state_get(struct drm_device *dev,
3639 struct i915_error_state_file_priv *error_priv);
3640void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3641void i915_destroy_error_state(struct drm_device *dev);
3642
Chris Wilsonc0336662016-05-06 15:40:21 +01003643void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003644const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003645
Brad Volkin351e3db2014-02-18 10:15:46 -08003646/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003647int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003648int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3649void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3650bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3651int i915_parse_cmds(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -08003652 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003653 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003654 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003655 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003656 bool is_master);
3657
Jesse Barnes317c35d2008-08-25 15:11:06 -07003658/* i915_suspend.c */
3659extern int i915_save_state(struct drm_device *dev);
3660extern int i915_restore_state(struct drm_device *dev);
3661
Ben Widawsky0136db52012-04-10 21:17:01 -07003662/* i915_sysfs.c */
3663void i915_setup_sysfs(struct drm_device *dev_priv);
3664void i915_teardown_sysfs(struct drm_device *dev_priv);
3665
Chris Wilsonf899fc62010-07-20 15:44:45 -07003666/* intel_i2c.c */
3667extern int intel_setup_gmbus(struct drm_device *dev);
3668extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003669extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3670 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003671
Jani Nikula0184df462015-03-27 00:20:20 +02003672extern struct i2c_adapter *
3673intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003674extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3675extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003676static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003677{
3678 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3679}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003680extern void intel_i2c_reset(struct drm_device *dev);
3681
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003682/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003683int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003684bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003685bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003686bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003687bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003688bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003689bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003690bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303691bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3692 enum port port);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003693
Chris Wilson3b617962010-08-24 09:02:58 +01003694/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003695#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003696extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003697extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3698extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003699extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003700extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3701 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003702extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003703 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003704extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003705#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003706static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003707static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3708static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003709static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3710{
3711}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003712static inline int
3713intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3714{
3715 return 0;
3716}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003717static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003718intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003719{
3720 return 0;
3721}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003722static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003723{
3724 return -ENODEV;
3725}
Len Brown65e082c2008-10-24 17:18:10 -04003726#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003727
Jesse Barnes723bfd72010-10-07 16:01:13 -07003728/* intel_acpi.c */
3729#ifdef CONFIG_ACPI
3730extern void intel_register_dsm_handler(void);
3731extern void intel_unregister_dsm_handler(void);
3732#else
3733static inline void intel_register_dsm_handler(void) { return; }
3734static inline void intel_unregister_dsm_handler(void) { return; }
3735#endif /* CONFIG_ACPI */
3736
Jesse Barnes79e53942008-11-07 14:24:08 -08003737/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003738extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003739extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003740extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003741extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003742extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003743extern void intel_connector_unregister(struct drm_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003744extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003745extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003746extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003747extern void i915_redisable_vga_power_on(struct drm_device *dev);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003748extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003749extern void intel_init_pch_refclk(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003750extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003751extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3752 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003753
Chris Wilsonc0336662016-05-06 15:40:21 +01003754extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003755int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3756 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003757
Chris Wilson6ef3d422010-08-04 20:26:07 +01003758/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003759extern struct intel_overlay_error_state *
3760intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003761extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3762 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003763
Chris Wilsonc0336662016-05-06 15:40:21 +01003764extern struct intel_display_error_state *
3765intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003766extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003767 struct drm_device *dev,
3768 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003769
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003770int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3771int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003772
3773/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303774u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3775void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003776u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003777u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3778void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003779u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3780void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3781u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3782void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003783u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3784void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003785u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3786void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003787u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3788 enum intel_sbi_destination destination);
3789void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3790 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303791u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3792void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003793
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003794/* intel_dpio_phy.c */
3795void chv_set_phy_signal_level(struct intel_encoder *encoder,
3796 u32 deemph_reg_value, u32 margin_reg_value,
3797 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003798void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3799 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003800void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003801void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3802void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003803void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003804
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003805void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3806 u32 demph_reg_value, u32 preemph_reg_value,
3807 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003808void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003809void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003810void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003811
Ville Syrjälä616bc822015-01-23 21:04:25 +02003812int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3813int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303814
Ben Widawsky0b274482013-10-04 21:22:51 -07003815#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3816#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003817
Ben Widawsky0b274482013-10-04 21:22:51 -07003818#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3819#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3820#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3821#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003822
Ben Widawsky0b274482013-10-04 21:22:51 -07003823#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3824#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3825#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3826#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003827
Chris Wilson698b3132014-03-21 13:16:43 +00003828/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3829 * will be implemented using 2 32-bit writes in an arbitrary order with
3830 * an arbitrary delay between them. This can cause the hardware to
3831 * act upon the intermediate value, possibly leading to corruption and
3832 * machine death. You have been warned.
3833 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003834#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3835#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003836
Chris Wilson50877442014-03-21 12:41:53 +00003837#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003838 u32 upper, lower, old_upper, loop = 0; \
3839 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003840 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003841 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003842 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003843 upper = I915_READ(upper_reg); \
3844 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003845 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003846
Zou Nan haicae58522010-11-09 17:17:32 +08003847#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3848#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3849
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003850#define __raw_read(x, s) \
3851static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003852 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003853{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003854 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003855}
3856
3857#define __raw_write(x, s) \
3858static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003859 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003860{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003861 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003862}
3863__raw_read(8, b)
3864__raw_read(16, w)
3865__raw_read(32, l)
3866__raw_read(64, q)
3867
3868__raw_write(8, b)
3869__raw_write(16, w)
3870__raw_write(32, l)
3871__raw_write(64, q)
3872
3873#undef __raw_read
3874#undef __raw_write
3875
Chris Wilsona6111f72015-04-07 16:21:02 +01003876/* These are untraced mmio-accessors that are only valid to be used inside
3877 * criticial sections inside IRQ handlers where forcewake is explicitly
3878 * controlled.
3879 * Think twice, and think again, before using these.
3880 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3881 * intel_uncore_forcewake_irqunlock().
3882 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003883#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3884#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003885#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3886
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003887/* "Broadcast RGB" property */
3888#define INTEL_BROADCAST_RGB_AUTO 0
3889#define INTEL_BROADCAST_RGB_FULL 1
3890#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003891
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003892static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003893{
Wayne Boyer666a4532015-12-09 12:29:35 -08003894 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003895 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303896 else if (INTEL_INFO(dev)->gen >= 5)
3897 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003898 else
3899 return VGACNTRL;
3900}
3901
Imre Deakdf977292013-05-21 20:03:17 +03003902static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3903{
3904 unsigned long j = msecs_to_jiffies(m);
3905
3906 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3907}
3908
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003909static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3910{
3911 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3912}
3913
Imre Deakdf977292013-05-21 20:03:17 +03003914static inline unsigned long
3915timespec_to_jiffies_timeout(const struct timespec *value)
3916{
3917 unsigned long j = timespec_to_jiffies(value);
3918
3919 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3920}
3921
Paulo Zanonidce56b32013-12-19 14:29:40 -02003922/*
3923 * If you need to wait X milliseconds between events A and B, but event B
3924 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3925 * when event A happened, then just before event B you call this function and
3926 * pass the timestamp as the first argument, and X as the second argument.
3927 */
3928static inline void
3929wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3930{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003931 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003932
3933 /*
3934 * Don't re-read the value of "jiffies" every time since it may change
3935 * behind our back and break the math.
3936 */
3937 tmp_jiffies = jiffies;
3938 target_jiffies = timestamp_jiffies +
3939 msecs_to_jiffies_timeout(to_wait_ms);
3940
3941 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003942 remaining_jiffies = target_jiffies - tmp_jiffies;
3943 while (remaining_jiffies)
3944 remaining_jiffies =
3945 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003946 }
3947}
3948
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003949static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
John Harrison581c26e82014-11-24 18:49:39 +00003950 struct drm_i915_gem_request *req)
3951{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003952 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3953 i915_gem_request_assign(&engine->trace_irq_req, req);
John Harrison581c26e82014-11-24 18:49:39 +00003954}
3955
Linus Torvalds1da177e2005-04-16 15:20:36 -07003956#endif