blob: 33b6734a819663b2ccba7cde04db50fa6ecfa41f [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Zong Li09587a02020-06-03 16:04:02 -070012 select ARCH_HAS_DEBUG_WX
Dave Martinab7876a2020-03-16 16:50:47 +000013 select ARCH_BINFMT_ELF_STATE
Laura Abbottec6d06e2017-01-10 13:35:50 -080014 select ARCH_HAS_DEBUG_VIRTUAL
Anshuman Khandual399145f2020-06-04 16:47:15 -070015 select ARCH_HAS_DEBUG_VM_PGTABLE
Dan Williams21266be2015-11-19 18:19:29 -080016 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010017 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030018 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010019 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070020 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080021 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070022 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020023 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070024 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050025 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020026 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Robin Murphy73b20c82019-07-16 16:30:51 -070027 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070028 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050029 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010030 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010031 select ARCH_HAS_SET_MEMORY
Mark Brown5fc57df2020-09-14 16:34:09 +010032 select ARCH_STACKWALK
Laura Abbottad21fc42017-02-06 16:31:57 -080033 select ARCH_HAS_STRICT_KERNEL_RWX
34 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020035 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
36 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010037 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010038 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010039 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Dave Martinab7876a2020-03-16 16:50:47 +000040 select ARCH_HAVE_ELF_PROT
Stephen Boyd396a5d42017-09-27 08:51:30 -070041 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020042 select ARCH_INLINE_READ_LOCK if !PREEMPTION
43 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
44 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
45 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
46 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
47 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
48 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
49 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
50 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
51 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
52 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
53 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
54 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
55 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
56 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
57 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
58 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
59 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
60 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
61 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
62 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
63 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
64 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
65 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
66 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
67 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070068 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010069 select ARCH_USE_CMPXCHG_LOCKREF
Will Deaconbf7f15c2020-03-18 08:28:31 +000070 select ARCH_USE_GNU_PROPERTY
Will Deacon087133a2017-10-12 13:20:50 +010071 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000072 select ARCH_USE_QUEUED_SPINLOCKS
Mark Brown50479d52020-05-01 12:54:30 +010073 select ARCH_USE_SYM_ANNOTATIONS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010074 select ARCH_SUPPORTS_MEMORY_FAILURE
Sami Tolvanen52875692020-04-27 09:00:16 -070075 select ARCH_SUPPORTS_SHADOW_CALL_STACK if CC_HAVE_SHADOW_CALL_STACK
Sami Tolvanen589c8072017-11-02 09:34:42 -070076 select ARCH_SUPPORTS_LTO_CLANG if CPU_LITTLE_ENDIAN
77 select ARCH_SUPPORTS_LTO_CLANG_THIN
Peter Zijlstra4badad32014-06-06 19:53:16 +020078 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010079 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070080 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070081 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010082 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070083 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000084 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070085 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Nathan Chancellor59612b22020-11-19 13:46:56 -070086 select ARCH_WANT_LD_ORPHAN_WARN
Yang Shif0b7f8a2016-02-05 15:50:18 -080087 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000088 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000089 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000090 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010091 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050092 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010093 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050094 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010095 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +080096 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000097 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070098 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000099 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +0200100 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +0000101 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +0100102 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +0100103 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -0800104 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -0700105 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +0100106 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100107 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +0100108 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000109 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -0500110 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700111 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100112 select GENERIC_IDLE_POLL_SETUP
Marc Zyngier8d2909c2020-04-25 15:03:47 +0100113 select GENERIC_IRQ_IPI
Marc Zyngier42f775d2020-10-20 15:37:04 +0100114 select ARCH_WANTS_IRQ_RAW
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700115 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 select GENERIC_IRQ_PROBE
117 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100118 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100119 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800120 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700121 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100122 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000123 select GENERIC_STRNCPY_FROM_USER
124 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100125 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100126 select GENERIC_GETTIMEOFDAY
Andrei Vagin9614cc52020-06-24 01:33:21 -0700127 select GENERIC_VDSO_TIME_NS
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100128 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100129 select HARDIRQS_SW_RESEND
Kalesh Singh45544ee2020-10-14 00:53:07 +0000130 select HAVE_MOVE_PMD
Kalesh Singh395086a2020-12-14 19:07:35 -0800131 select HAVE_MOVE_PUD
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100132 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800133 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100134 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100135 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100136 select HAVE_ARCH_BITREVERSE
Amit Daniel Kachhap689eae422020-03-13 14:34:58 +0530137 select HAVE_ARCH_COMPILER_H
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100138 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800139 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700140 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800141 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Lecopzer Chenef612402021-03-24 12:05:20 +0800142 select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800143 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Andrey Konovalovceb619b2020-12-22 12:02:20 -0800144 select HAVE_ARCH_KASAN_HW_TAGS if (HAVE_ARCH_KASAN && ARM64_MTE)
Marco Elver16591e42021-01-22 09:18:37 +0000145 select HAVE_ARCH_KFENCE
Vijaya Kumar K95292472014-01-28 11:20:22 +0000146 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800147 select HAVE_ARCH_MMAP_RND_BITS
148 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Greg Kroah-Hartmanf9703742020-06-24 08:41:11 +0200149 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000150 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700151 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700152 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100153 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700154 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100155 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700156 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900157 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200158 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100159 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100160 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100161 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700162 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700163 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700164 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000165 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100166 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100167 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
168 if $(cc-option,-fpatchable-function-entry=2)
Sami Tolvanen14adaff2020-09-25 12:28:13 -0700169 select FTRACE_MCOUNT_USE_PATCHABLE_FUNCTION_ENTRY \
170 if DYNAMIC_FTRACE_WITH_REGS
Will Deacon50afc332013-12-16 17:50:08 +0000171 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700172 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100173 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900174 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800175 select HAVE_FUNCTION_ERROR_INJECTION
Will Deacond57f1522020-06-09 12:56:07 +0100176 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200177 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100178 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000179 select HAVE_IRQ_TIME_ACCOUNTING
Stephen Boyd396a5d42017-09-27 08:51:30 -0700180 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000181 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100182 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100183 select HAVE_PERF_REGS
184 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400185 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900186 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000187 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800188 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100189 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900190 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100191 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400192 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900193 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100194 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100195 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100196 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200197 select IRQ_FORCED_THREADING
Lecopzer Chen2659f142021-03-24 12:05:22 +0800198 select KASAN_VMALLOC if KASAN_GENERIC
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100199 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200200 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200201 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100202 select OF
203 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100204 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000205 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100206 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000207 select POWER_RESET
208 select POWER_SUPPLY
Greg Kroah-Hartman964f5952020-10-28 15:06:48 +0100209 select SET_FS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100210 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200211 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700212 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000213 select THREAD_INFO_IN_TASK
Mahendran Ganesh29467982018-05-04 14:57:48 +0800214 select ARCH_SUPPORTS_SPECULATIVE_PAGE_FAULT
Axel Rasmussen4d3dd332021-03-18 17:01:50 +1100215 select HAVE_ARCH_USERFAULTFD_MINOR if USERFAULTFD
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100216 help
217 ARM 64-bit (AArch64) Linux support.
218
219config 64BIT
220 def_bool y
221
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100222config MMU
223 def_bool y
224
Mark Rutland030c4d22016-05-31 15:57:59 +0100225config ARM64_PAGE_SHIFT
226 int
227 default 16 if ARM64_64K_PAGES
228 default 14 if ARM64_16K_PAGES
229 default 12
230
Gavin Shanc0d6de32020-09-10 19:59:35 +1000231config ARM64_CONT_PTE_SHIFT
Mark Rutland030c4d22016-05-31 15:57:59 +0100232 int
233 default 5 if ARM64_64K_PAGES
234 default 7 if ARM64_16K_PAGES
235 default 4
236
Gavin Shane6765942020-09-10 19:59:36 +1000237config ARM64_CONT_PMD_SHIFT
238 int
239 default 5 if ARM64_64K_PAGES
240 default 5 if ARM64_16K_PAGES
241 default 4
242
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800243config ARCH_MMAP_RND_BITS_MIN
244 default 14 if ARM64_64K_PAGES
245 default 16 if ARM64_16K_PAGES
246 default 18
247
248# max bits determined by the following formula:
249# VA_BITS - PAGE_SHIFT - 3
250config ARCH_MMAP_RND_BITS_MAX
251 default 19 if ARM64_VA_BITS=36
252 default 24 if ARM64_VA_BITS=39
253 default 27 if ARM64_VA_BITS=42
254 default 30 if ARM64_VA_BITS=47
255 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
256 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
257 default 33 if ARM64_VA_BITS=48
258 default 14 if ARM64_64K_PAGES
259 default 16 if ARM64_16K_PAGES
260 default 18
261
262config ARCH_MMAP_RND_COMPAT_BITS_MIN
263 default 7 if ARM64_64K_PAGES
264 default 9 if ARM64_16K_PAGES
265 default 11
266
267config ARCH_MMAP_RND_COMPAT_BITS_MAX
268 default 16
269
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700270config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100271 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100272
273config STACKTRACE_SUPPORT
274 def_bool y
275
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100276config ILLEGAL_POINTER_VALUE
277 hex
278 default 0xdead000000000000
279
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100280config LOCKDEP_SUPPORT
281 def_bool y
282
283config TRACE_IRQFLAGS_SUPPORT
284 def_bool y
285
Dave P Martin9fb74102015-07-24 16:37:48 +0100286config GENERIC_BUG
287 def_bool y
288 depends on BUG
289
290config GENERIC_BUG_RELATIVE_POINTERS
291 def_bool y
292 depends on GENERIC_BUG
293
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100294config GENERIC_HWEIGHT
295 def_bool y
296
297config GENERIC_CSUM
298 def_bool y
299
300config GENERIC_CALIBRATE_DELAY
301 def_bool y
302
Nicolas Saenz Julienne1a8e1ce2019-09-11 20:25:45 +0200303config ZONE_DMA
304 bool "Support DMA zone" if EXPERT
305 default y
306
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100307config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800308 bool "Support DMA32 zone" if EXPERT
309 default y
Steve Capper29e56942014-10-09 15:29:25 -0700310
Robin Murphy4ab21502018-12-11 18:48:48 +0000311config ARCH_ENABLE_MEMORY_HOTPLUG
312 def_bool y
313
Anshuman Khandualbbd6ec62020-03-04 09:58:43 +0530314config ARCH_ENABLE_MEMORY_HOTREMOVE
315 def_bool y
316
Will Deacon4b3dc962015-05-29 18:28:44 +0100317config SMP
318 def_bool y
319
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100320config KERNEL_MODE_NEON
321 def_bool y
322
Rob Herring92cc15f2014-04-18 17:19:59 -0500323config FIX_EARLYCON_MEM
324 def_bool y
325
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700326config PGTABLE_LEVELS
327 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100328 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700329 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100330 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700331 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100332 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
333 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700334
Pratyush Anand9842cea2016-11-02 14:40:46 +0530335config ARCH_SUPPORTS_UPROBES
336 def_bool y
337
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200338config ARCH_PROC_KCORE_TEXT
339 def_bool y
340
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000341config BROKEN_GAS_INST
342 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
343
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100344config KASAN_SHADOW_OFFSET
345 hex
Andrey Konovalov67e914b2020-12-22 12:02:06 -0800346 depends on KASAN_GENERIC || KASAN_SW_TAGS
Steve Capperb6d00d42019-08-07 16:55:22 +0100347 default 0xdfffa00000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100348 default 0xdfffd00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
349 default 0xdffffe8000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
350 default 0xdfffffd000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
351 default 0xdffffffa00000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
Steve Capperb6d00d42019-08-07 16:55:22 +0100352 default 0xefff900000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100353 default 0xefffc80000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
354 default 0xeffffe4000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
355 default 0xefffffc800000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
356 default 0xeffffff900000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
357 default 0xffffffffffffffff
358
Olof Johansson6a377492015-07-20 12:09:16 -0700359source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100360
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100361menu "Kernel Features"
362
Andre Przywarac0a01b82014-11-14 15:54:12 +0000363menu "ARM errata workarounds via the alternatives framework"
364
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000365config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100366 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000367
Andre Przywarac0a01b82014-11-14 15:54:12 +0000368config ARM64_ERRATUM_826319
369 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
370 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000371 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000372 help
373 This option adds an alternative code sequence to work around ARM
374 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
375 AXI master interface and an L2 cache.
376
377 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
378 and is unable to accept a certain write via this interface, it will
379 not progress on read data presented on the read data channel and the
380 system can deadlock.
381
382 The workaround promotes data cache clean instructions to
383 data cache clean-and-invalidate.
384 Please note that this does not necessarily enable the workaround,
385 as it depends on the alternative framework, which will only patch
386 the kernel if an affected CPU is detected.
387
388 If unsure, say Y.
389
390config ARM64_ERRATUM_827319
391 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
392 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000393 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000394 help
395 This option adds an alternative code sequence to work around ARM
396 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
397 master interface and an L2 cache.
398
399 Under certain conditions this erratum can cause a clean line eviction
400 to occur at the same time as another transaction to the same address
401 on the AMBA 5 CHI interface, which can cause data corruption if the
402 interconnect reorders the two transactions.
403
404 The workaround promotes data cache clean instructions to
405 data cache clean-and-invalidate.
406 Please note that this does not necessarily enable the workaround,
407 as it depends on the alternative framework, which will only patch
408 the kernel if an affected CPU is detected.
409
410 If unsure, say Y.
411
412config ARM64_ERRATUM_824069
413 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
414 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000415 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000416 help
417 This option adds an alternative code sequence to work around ARM
418 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
419 to a coherent interconnect.
420
421 If a Cortex-A53 processor is executing a store or prefetch for
422 write instruction at the same time as a processor in another
423 cluster is executing a cache maintenance operation to the same
424 address, then this erratum might cause a clean cache line to be
425 incorrectly marked as dirty.
426
427 The workaround promotes data cache clean instructions to
428 data cache clean-and-invalidate.
429 Please note that this option does not necessarily enable the
430 workaround, as it depends on the alternative framework, which will
431 only patch the kernel if an affected CPU is detected.
432
433 If unsure, say Y.
434
435config ARM64_ERRATUM_819472
436 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
437 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000438 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000439 help
440 This option adds an alternative code sequence to work around ARM
441 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
442 present when it is connected to a coherent interconnect.
443
444 If the processor is executing a load and store exclusive sequence at
445 the same time as a processor in another cluster is executing a cache
446 maintenance operation to the same address, then this erratum might
447 cause data corruption.
448
449 The workaround promotes data cache clean instructions to
450 data cache clean-and-invalidate.
451 Please note that this does not necessarily enable the workaround,
452 as it depends on the alternative framework, which will only patch
453 the kernel if an affected CPU is detected.
454
455 If unsure, say Y.
456
457config ARM64_ERRATUM_832075
458 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
459 default y
460 help
461 This option adds an alternative code sequence to work around ARM
462 erratum 832075 on Cortex-A57 parts up to r1p2.
463
464 Affected Cortex-A57 parts might deadlock when exclusive load/store
465 instructions to Write-Back memory are mixed with Device loads.
466
467 The workaround is to promote device loads to use Load-Acquire
468 semantics.
469 Please note that this does not necessarily enable the workaround,
470 as it depends on the alternative framework, which will only patch
471 the kernel if an affected CPU is detected.
472
473 If unsure, say Y.
474
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000475config ARM64_ERRATUM_834220
476 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
477 depends on KVM
478 default y
479 help
480 This option adds an alternative code sequence to work around ARM
481 erratum 834220 on Cortex-A57 parts up to r1p2.
482
483 Affected Cortex-A57 parts might report a Stage 2 translation
484 fault as the result of a Stage 1 fault for load crossing a
485 page boundary when there is a permission or device memory
486 alignment fault at Stage 1 and a translation fault at Stage 2.
487
488 The workaround is to verify that the Stage 1 translation
489 doesn't generate a fault before handling the Stage 2 fault.
490 Please note that this does not necessarily enable the workaround,
491 as it depends on the alternative framework, which will only patch
492 the kernel if an affected CPU is detected.
493
494 If unsure, say Y.
495
Will Deacon905e8c52015-03-23 19:07:02 +0000496config ARM64_ERRATUM_845719
497 bool "Cortex-A53: 845719: a load might read incorrect data"
498 depends on COMPAT
499 default y
500 help
501 This option adds an alternative code sequence to work around ARM
502 erratum 845719 on Cortex-A53 parts up to r0p4.
503
504 When running a compat (AArch32) userspace on an affected Cortex-A53
505 part, a load at EL0 from a virtual address that matches the bottom 32
506 bits of the virtual address used by a recent load at (AArch64) EL1
507 might return incorrect data.
508
509 The workaround is to write the contextidr_el1 register on exception
510 return to a 32-bit task.
511 Please note that this does not necessarily enable the workaround,
512 as it depends on the alternative framework, which will only patch
513 the kernel if an affected CPU is detected.
514
515 If unsure, say Y.
516
Will Deacondf057cc2015-03-17 12:15:02 +0000517config ARM64_ERRATUM_843419
518 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000519 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000520 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000521 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100522 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000523 enables PLT support to replace certain ADRP instructions, which can
524 cause subsequent memory accesses to use an incorrect address on
525 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000526
527 If unsure, say Y.
528
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100529config ARM64_ERRATUM_1024718
530 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
531 default y
532 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100533 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100534
Suzuki K Poulose32009c52021-02-03 23:00:57 +0000535 Affected Cortex-A55 cores (all revisions) could cause incorrect
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100536 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100537 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100538 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100539 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100540
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100541 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100542
Marc Zyngiera5325082019-05-23 11:24:50 +0100543config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100544 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100545 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100546 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100547 help
Will Deacon24cf2622019-05-01 15:45:36 +0100548 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100549 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100550
Marc Zyngiera5325082019-05-23 11:24:50 +0100551 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100552 cause register corruption when accessing the timer registers
553 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100554
555 If unsure, say Y.
556
Andrew Scull02ab1f52020-05-04 10:48:58 +0100557config ARM64_WORKAROUND_SPECULATIVE_AT
Steven Pricee85d68f2019-12-16 11:56:29 +0000558 bool
559
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000560config ARM64_ERRATUM_1165522
Andrew Scull02ab1f52020-05-04 10:48:58 +0100561 bool "Cortex-A76: 1165522: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000562 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100563 select ARM64_WORKAROUND_SPECULATIVE_AT
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000564 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100565 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000566
567 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
568 corrupted TLBs by speculating an AT instruction during a guest
569 context switch.
570
571 If unsure, say Y.
572
Andrew Scull02ab1f52020-05-04 10:48:58 +0100573config ARM64_ERRATUM_1319367
574 bool "Cortex-A57/A72: 1319537: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Steven Price275fa0e2019-12-16 11:56:31 +0000575 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100576 select ARM64_WORKAROUND_SPECULATIVE_AT
577 help
578 This option adds work arounds for ARM Cortex-A57 erratum 1319537
579 and A72 erratum 1319367
580
581 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
582 speculating an AT instruction during a guest context switch.
583
584 If unsure, say Y.
585
586config ARM64_ERRATUM_1530923
587 bool "Cortex-A55: 1530923: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
588 default y
589 select ARM64_WORKAROUND_SPECULATIVE_AT
Steven Price275fa0e2019-12-16 11:56:31 +0000590 help
591 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
592
593 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
594 corrupted TLBs by speculating an AT instruction during a guest
595 context switch.
596
597 If unsure, say Y.
598
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200599config ARM64_WORKAROUND_REPEAT_TLBI
600 bool
601
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000602config ARM64_ERRATUM_1286807
603 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
604 default y
605 select ARM64_WORKAROUND_REPEAT_TLBI
606 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100607 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000608
609 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
610 address for a cacheable mapping of a location is being
611 accessed by a core while another core is remapping the virtual
612 address to a new physical page using the recommended
613 break-before-make sequence, then under very rare circumstances
614 TLBI+DSB completes before a read using the translation being
615 invalidated has been observed by other observers. The
616 workaround repeats the TLBI+DSB operation.
617
Will Deacon969f5ea2019-04-29 13:03:57 +0100618config ARM64_ERRATUM_1463225
619 bool "Cortex-A76: Software Step might prevent interrupt recognition"
620 default y
621 help
622 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
623
624 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
625 of a system call instruction (SVC) can prevent recognition of
626 subsequent interrupts when software stepping is disabled in the
627 exception handler of the system call and either kernel debugging
628 is enabled or VHE is in use.
629
630 Work around the erratum by triggering a dummy step exception
631 when handling a system call from a task that is being stepped
632 in a VHE configuration of the kernel.
633
634 If unsure, say Y.
635
James Morse05460842019-10-17 18:42:58 +0100636config ARM64_ERRATUM_1542419
637 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
638 default y
639 help
640 This option adds a workaround for ARM Neoverse-N1 erratum
641 1542419.
642
643 Affected Neoverse-N1 cores could execute a stale instruction when
644 modified by another CPU. The workaround depends on a firmware
645 counterpart.
646
647 Workaround the issue by hiding the DIC feature from EL0. This
648 forces user-space to perform cache maintenance.
649
650 If unsure, say Y.
651
Rob Herring96d389ca2020-10-28 13:28:39 -0500652config ARM64_ERRATUM_1508412
653 bool "Cortex-A77: 1508412: workaround deadlock on sequence of NC/Device load and store exclusive or PAR read"
654 default y
655 help
656 This option adds a workaround for Arm Cortex-A77 erratum 1508412.
657
658 Affected Cortex-A77 cores (r0p0, r1p0) could deadlock on a sequence
659 of a store-exclusive or read of PAR_EL1 and a load with device or
660 non-cacheable memory attributes. The workaround depends on a firmware
661 counterpart.
662
663 KVM guests must also have the workaround implemented or they can
664 deadlock the system.
665
666 Work around the issue by inserting DMB SY barriers around PAR_EL1
667 register reads and warning KVM users. The DMB barrier is sufficient
668 to prevent a speculative PAR_EL1 read.
669
670 If unsure, say Y.
671
Robert Richter94100972015-09-21 22:58:38 +0200672config CAVIUM_ERRATUM_22375
673 bool "Cavium erratum 22375, 24313"
674 default y
675 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100676 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200677
678 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100679 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200680
681 erratum 22375: only alloc 8MB table size
682 erratum 24313: ignore memory access type
683
684 The fixes are in ITS initialization and basically ignore memory access
685 type and table size provided by the TYPER and BASER registers.
686
687 If unsure, say Y.
688
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200689config CAVIUM_ERRATUM_23144
690 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
691 depends on NUMA
692 default y
693 help
694 ITS SYNC command hang for cross node io and collections/cpu mapping.
695
696 If unsure, say Y.
697
Robert Richter6d4e11c2015-09-21 22:58:35 +0200698config CAVIUM_ERRATUM_23154
699 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
700 default y
701 help
702 The gicv3 of ThunderX requires a modified version for
703 reading the IAR status to ensure data synchronization
704 (access to icc_iar1_el1 is not sync'ed before and after).
705
706 If unsure, say Y.
707
Andrew Pinski104a0c02016-02-24 17:44:57 -0800708config CAVIUM_ERRATUM_27456
709 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
710 default y
711 help
712 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
713 instructions may cause the icache to become corrupted if it
714 contains data for a non-current ASID. The fix is to
715 invalidate the icache when changing the mm context.
716
717 If unsure, say Y.
718
David Daney690a3412017-06-09 12:49:48 +0100719config CAVIUM_ERRATUM_30115
720 bool "Cavium erratum 30115: Guest may disable interrupts in host"
721 default y
722 help
723 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
724 1.2, and T83 Pass 1.0, KVM guest execution may disable
725 interrupts in host. Trapping both GICv3 group-0 and group-1
726 accesses sidesteps the issue.
727
728 If unsure, say Y.
729
Marc Zyngier603afdc2019-09-13 10:57:50 +0100730config CAVIUM_TX2_ERRATUM_219
731 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
732 default y
733 help
734 On Cavium ThunderX2, a load, store or prefetch instruction between a
735 TTBR update and the corresponding context synchronizing operation can
736 cause a spurious Data Abort to be delivered to any hardware thread in
737 the CPU core.
738
739 Work around the issue by avoiding the problematic code sequence and
740 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
741 trap handler performs the corresponding register access, skips the
742 instruction and ensures context synchronization by virtue of the
743 exception return.
744
745 If unsure, say Y.
746
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200747config FUJITSU_ERRATUM_010001
748 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
749 default y
750 help
751 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
752 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
753 accesses may cause undefined fault (Data abort, DFSC=0b111111).
754 This fault occurs under a specific hardware condition when a
755 load/store instruction performs an address translation using:
756 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
757 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
758 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
759 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
760
761 The workaround is to ensure these bits are clear in TCR_ELx.
762 The workaround only affects the Fujitsu-A64FX.
763
764 If unsure, say Y.
765
766config HISILICON_ERRATUM_161600802
767 bool "Hip07 161600802: Erroneous redistributor VLPI base"
768 default y
769 help
770 The HiSilicon Hip07 SoC uses the wrong redistributor base
771 when issued ITS commands such as VMOVP and VMAPP, and requires
772 a 128kB offset to be applied to the target address in this commands.
773
774 If unsure, say Y.
775
Christopher Covington38fd94b2017-02-08 15:08:37 -0500776config QCOM_FALKOR_ERRATUM_1003
777 bool "Falkor E1003: Incorrect translation due to ASID change"
778 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500779 help
780 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000781 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
782 in TTBR1_EL1, this situation only occurs in the entry trampoline and
783 then only for entries in the walk cache, since the leaf translation
784 is unchanged. Work around the erratum by invalidating the walk cache
785 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500786
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500787config QCOM_FALKOR_ERRATUM_1009
788 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
789 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000790 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500791 help
792 On Falkor v1, the CPU may prematurely complete a DSB following a
793 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
794 one more time to fix the issue.
795
796 If unsure, say Y.
797
Shanker Donthineni90922a22017-03-07 08:20:38 -0600798config QCOM_QDF2400_ERRATUM_0065
799 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
800 default y
801 help
802 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
803 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
804 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
805
806 If unsure, say Y.
807
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600808config QCOM_FALKOR_ERRATUM_E1041
809 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
810 default y
811 help
812 Falkor CPU may speculatively fetch instructions from an improper
813 memory location when MMU translation is changed from SCTLR_ELn[M]=1
814 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
815
816 If unsure, say Y.
817
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200818config SOCIONEXT_SYNQUACER_PREITS
819 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
Zhang Lei3e321312019-02-26 18:43:41 +0000820 default y
821 help
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200822 Socionext Synquacer SoCs implement a separate h/w block to generate
823 MSI doorbell writes with non-zero values for the device ID.
Zhang Lei3e321312019-02-26 18:43:41 +0000824
825 If unsure, say Y.
826
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100827endmenu
828
829
830choice
831 prompt "Page size"
832 default ARM64_4K_PAGES
833 help
834 Page size (translation granule) configuration.
835
836config ARM64_4K_PAGES
837 bool "4KB"
838 help
839 This feature enables 4KB pages support.
840
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100841config ARM64_16K_PAGES
842 bool "16KB"
843 help
844 The system will use 16KB pages support. AArch32 emulation
845 requires applications compiled with 16K (or a multiple of 16K)
846 aligned segments.
847
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100848config ARM64_64K_PAGES
849 bool "64KB"
850 help
851 This feature enables 64KB pages support (4KB by default)
852 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100853 look-up. AArch32 emulation requires applications compiled
854 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100855
856endchoice
857
858choice
859 prompt "Virtual address space size"
860 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100861 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100862 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
863 help
864 Allows choosing one of multiple possible virtual address
865 space sizes. The level of translation table is determined by
866 a combination of page size and virtual address space size.
867
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100868config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100869 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100870 depends on ARM64_16K_PAGES
871
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100872config ARM64_VA_BITS_39
873 bool "39-bit"
874 depends on ARM64_4K_PAGES
875
876config ARM64_VA_BITS_42
877 bool "42-bit"
878 depends on ARM64_64K_PAGES
879
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100880config ARM64_VA_BITS_47
881 bool "47-bit"
882 depends on ARM64_16K_PAGES
883
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100884config ARM64_VA_BITS_48
885 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100886
Steve Capperb6d00d42019-08-07 16:55:22 +0100887config ARM64_VA_BITS_52
888 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000889 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
890 help
891 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100892 requested via a hint to mmap(). The kernel will also use 52-bit
893 virtual addresses for its own mappings (provided HW support for
894 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000895
896 NOTE: Enabling 52-bit virtual addressing in conjunction with
897 ARMv8.3 Pointer Authentication will result in the PAC being
898 reduced from 7 bits to 3 bits, which may have a significant
899 impact on its susceptibility to brute-force attacks.
900
901 If unsure, select 48-bit virtual addressing instead.
902
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100903endchoice
904
Will Deacon68d23da2018-12-10 14:15:15 +0000905config ARM64_FORCE_52BIT
906 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100907 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000908 help
909 For systems with 52-bit userspace VAs enabled, the kernel will attempt
910 to maintain compatibility with older software by providing 48-bit VAs
911 unless a hint is supplied to mmap.
912
913 This configuration option disables the 48-bit compatibility logic, and
914 forces all userspace addresses to be 52-bit on HW that supports it. One
915 should only enable this configuration option for stress testing userspace
916 memory management code. If unsure say N here.
917
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100918config ARM64_VA_BITS
919 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100920 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100921 default 39 if ARM64_VA_BITS_39
922 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100923 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100924 default 48 if ARM64_VA_BITS_48
925 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100926
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000927choice
928 prompt "Physical address space size"
929 default ARM64_PA_BITS_48
930 help
931 Choose the maximum physical address range that the kernel will
932 support.
933
934config ARM64_PA_BITS_48
935 bool "48-bit"
936
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000937config ARM64_PA_BITS_52
938 bool "52-bit (ARMv8.2)"
939 depends on ARM64_64K_PAGES
940 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
941 help
942 Enable support for a 52-bit physical address space, introduced as
943 part of the ARMv8.2-LPA extension.
944
945 With this enabled, the kernel will also continue to work on CPUs that
946 do not support ARMv8.2-LPA, but with some added memory overhead (and
947 minor performance overhead).
948
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000949endchoice
950
951config ARM64_PA_BITS
952 int
953 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000954 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000955
Anders Roxelld8e85e12019-11-13 10:26:52 +0100956choice
957 prompt "Endianness"
958 default CPU_LITTLE_ENDIAN
959 help
960 Select the endianness of data accesses performed by the CPU. Userspace
961 applications will need to be compiled and linked for the endianness
962 that is selected here.
963
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100964config CPU_BIG_ENDIAN
Nathan Chancellor7215d772021-02-08 17:57:20 -0700965 bool "Build big-endian kernel"
966 depends on !LD_IS_LLD || LLD_VERSION >= 130000
967 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100968 Say Y if you plan on running a kernel with a big-endian userspace.
969
970config CPU_LITTLE_ENDIAN
971 bool "Build little-endian kernel"
972 help
973 Say Y if you plan on running a kernel with a little-endian userspace.
974 This is usually the case for distributions targeting arm64.
975
976endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100977
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100978config SCHED_MC
979 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100980 help
981 Multi-core scheduler support improves the CPU scheduler's decision
982 making when dealing with multi-core CPU chips at a cost of slightly
983 increased overhead in some places. If unsure say N here.
984
985config SCHED_SMT
986 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100987 help
988 Improves the CPU scheduler's decision making when dealing with
989 MultiThreading at a cost of slightly increased overhead in some
990 places. If unsure say N here.
991
992config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000993 int "Maximum number of CPUs (2-4096)"
994 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000995 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100996
997config HOTPLUG_CPU
998 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800999 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001000 help
1001 Say Y here to experiment with turning CPUs off and on. CPUs
1002 can be controlled through /sys/devices/system/cpu.
1003
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001004# Common NUMA Features
1005config NUMA
Randy Dunlap4399e6c2020-01-31 17:51:06 -08001006 bool "NUMA Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +08001007 select ACPI_NUMA if ACPI
1008 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001009 help
Randy Dunlap4399e6c2020-01-31 17:51:06 -08001010 Enable NUMA (Non-Uniform Memory Access) support.
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001011
1012 The kernel will try to allocate memory used by a CPU on the
1013 local memory of the CPU and add some more
1014 NUMA awareness to the kernel.
1015
1016config NODES_SHIFT
1017 int "Maximum NUMA Nodes (as a power of 2)"
1018 range 1 10
Vanshidhar Konda2a13c132020-10-30 10:30:50 -07001019 default "4"
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -07001020 depends on NEED_MULTIPLE_NODES
1021 help
1022 Specify the maximum number of NUMA Nodes available on the target
1023 system. Increases memory reserved to accommodate various tables.
1024
1025config USE_PERCPU_NUMA_NODE_ID
1026 def_bool y
1027 depends on NUMA
1028
Zhen Lei7af3a0a2016-09-01 14:55:00 +08001029config HAVE_SETUP_PER_CPU_AREA
1030 def_bool y
1031 depends on NUMA
1032
1033config NEED_PER_CPU_EMBED_FIRST_CHUNK
1034 def_bool y
1035 depends on NUMA
1036
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +00001037config HOLES_IN_ZONE
1038 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +00001039
Masahiro Yamada8636a1f2018-12-11 20:01:04 +09001040source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001041
Laura Abbott83863f22016-02-05 16:24:47 -08001042config ARCH_SUPPORTS_DEBUG_PAGEALLOC
1043 def_bool y
1044
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001045config ARCH_SPARSEMEM_ENABLE
1046 def_bool y
1047 select SPARSEMEM_VMEMMAP_ENABLE
1048
1049config ARCH_SPARSEMEM_DEFAULT
1050 def_bool ARCH_SPARSEMEM_ENABLE
1051
1052config ARCH_SELECT_MEMORY_MODEL
1053 def_bool ARCH_SPARSEMEM_ENABLE
1054
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001055config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +02001056 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001057
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001058config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +01001059 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001060
1061config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001062 def_bool y
1063 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001064
Steve Capper084bd292013-04-10 13:48:00 +01001065config SYS_SUPPORTS_HUGETLBFS
1066 def_bool y
1067
Steve Capper084bd292013-04-10 13:48:00 +01001068config ARCH_WANT_HUGE_PMD_SHARE
Steve Capper084bd292013-04-10 13:48:00 +01001069
Catalin Marinasa41dc0e2014-04-03 17:48:54 +01001070config ARCH_HAS_CACHE_LINE_SIZE
1071 def_bool y
1072
Yu Zhao54c8d912019-03-11 18:57:49 -06001073config ARCH_ENABLE_SPLIT_PMD_PTLOCK
1074 def_bool y if PGTABLE_LEVELS > 2
1075
Sami Tolvanen52875692020-04-27 09:00:16 -07001076# Supported by clang >= 7.0
1077config CC_HAVE_SHADOW_CALL_STACK
1078 def_bool $(cc-option, -fsanitize=shadow-call-stack -ffixed-x18)
1079
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001080config PARAVIRT
1081 bool "Enable paravirtualization code"
1082 help
1083 This changes the kernel so it can modify itself when it is run
1084 under a hypervisor, potentially improving performance significantly
1085 over full virtualization.
1086
1087config PARAVIRT_TIME_ACCOUNTING
1088 bool "Paravirtual steal time accounting"
1089 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001090 help
1091 Select this option to enable fine granularity task steal time
1092 accounting. Time spent executing other tasks in parallel with
1093 the current vCPU is discounted from the vCPU power. To account for
1094 that, there can be a small performance impact.
1095
1096 If in doubt, say N here.
1097
Geoff Levandd28f6df2016-06-23 17:54:48 +00001098config KEXEC
1099 depends on PM_SLEEP_SMP
1100 select KEXEC_CORE
1101 bool "kexec system call"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001102 help
Geoff Levandd28f6df2016-06-23 17:54:48 +00001103 kexec is a system call that implements the ability to shutdown your
1104 current kernel, and to start another kernel. It is like a reboot
1105 but it is independent of the system firmware. And like a reboot
1106 you can start any kernel with it, not just Linux.
1107
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001108config KEXEC_FILE
1109 bool "kexec file based system call"
1110 select KEXEC_CORE
1111 help
1112 This is new version of kexec system call. This system call is
1113 file based and takes file descriptors as system call argument
1114 for kernel and initramfs as opposed to list of segments as
1115 accepted by previous system call.
1116
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001117config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001118 bool "Verify kernel signature during kexec_file_load() syscall"
1119 depends on KEXEC_FILE
1120 help
1121 Select this option to verify a signature with loaded kernel
1122 image. If configured, any attempt of loading a image without
1123 valid signature will fail.
1124
1125 In addition to that option, you need to enable signature
1126 verification for the corresponding kernel image type being
1127 loaded in order for this to work.
1128
1129config KEXEC_IMAGE_VERIFY_SIG
1130 bool "Enable Image signature verification support"
1131 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001132 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001133 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1134 help
1135 Enable Image signature verification support.
1136
1137comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001138 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001139 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1140
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001141config CRASH_DUMP
1142 bool "Build kdump crash kernel"
1143 help
1144 Generate crash dump after being started by kexec. This should
1145 be normally only set in special crash dump kernels which are
1146 loaded in the main kernel with kexec-tools into a specially
1147 reserved region and then later executed after a crash by
1148 kdump/kexec.
1149
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001150 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001151
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001152config XEN_DOM0
1153 def_bool y
1154 depends on XEN
1155
1156config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001157 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001158 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001159 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001160 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001161 help
1162 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1163
Steve Capperd03bb142013-04-25 15:19:21 +01001164config FORCE_MAX_ZONEORDER
1165 int
1166 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001167 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001168 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001169 help
1170 The kernel memory allocator divides physically contiguous memory
1171 blocks into "zones", where each zone is a power of two number of
1172 pages. This option selects the largest power of two that the kernel
1173 keeps in the memory allocator. If you need to allocate very large
1174 blocks of physically contiguous memory, then you may need to
1175 increase this value.
1176
1177 This config option is actually maximum order plus one. For example,
1178 a value of 11 means that the largest free memory block is 2^10 pages.
1179
1180 We make sure that we can allocate upto a HugePage size for each configuration.
1181 Hence we have :
1182 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1183
1184 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1185 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001186
Will Deacon084eb772017-11-14 14:41:01 +00001187config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001188 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001189 default y
1190 help
Will Deacon06170522017-11-14 16:19:39 +00001191 Speculation attacks against some high-performance processors can
1192 be used to bypass MMU permission checks and leak kernel data to
1193 userspace. This can be defended against by unmapping the kernel
1194 when running in userspace, mapping it back in on exception entry
1195 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001196
1197 If unsure, say Y.
1198
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001199config RODATA_FULL_DEFAULT_ENABLED
1200 bool "Apply r/o permissions of VM areas also to their linear aliases"
1201 default y
1202 help
1203 Apply read-only attributes of VM areas to the linear alias of
1204 the backing pages as well. This prevents code or read-only data
1205 from being modified (inadvertently or intentionally) via another
1206 mapping of the same memory page. This additional enhancement can
1207 be turned off at runtime by passing rodata=[off|on] (and turned on
1208 with rodata=full if this option is set to 'n')
1209
1210 This requires the linear region to be mapped down to pages,
1211 which may adversely affect performance in some cases.
1212
Will Deacondd523792019-04-23 14:37:24 +01001213config ARM64_SW_TTBR0_PAN
1214 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1215 help
1216 Enabling this option prevents the kernel from accessing
1217 user-space memory directly by pointing TTBR0_EL1 to a reserved
1218 zeroed area and reserved ASID. The user access routines
1219 restore the valid TTBR0_EL1 temporarily.
1220
Catalin Marinas63f0c602019-07-23 19:58:39 +02001221config ARM64_TAGGED_ADDR_ABI
1222 bool "Enable the tagged user addresses syscall ABI"
1223 default y
1224 help
1225 When this option is enabled, user applications can opt in to a
1226 relaxed ABI via prctl() allowing tagged addresses to be passed
1227 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001228 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001229
Will Deacondd523792019-04-23 14:37:24 +01001230menuconfig COMPAT
1231 bool "Kernel support for 32-bit EL0"
1232 depends on ARM64_4K_PAGES || EXPERT
1233 select COMPAT_BINFMT_ELF if BINFMT_ELF
1234 select HAVE_UID16
1235 select OLD_SIGSUSPEND3
1236 select COMPAT_OLD_SIGACTION
1237 help
1238 This option enables support for a 32-bit EL0 running under a 64-bit
1239 kernel at EL1. AArch32-specific components such as system calls,
1240 the user helper functions, VFP support and the ptrace interface are
1241 handled appropriately by the kernel.
1242
1243 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1244 that you will only be able to execute AArch32 binaries that were compiled
1245 with page size aligned segments.
1246
1247 If you want to execute 32-bit userspace applications, say Y.
1248
1249if COMPAT
1250
1251config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001252 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001253 default y
1254 help
1255 Warning: disabling this option may break 32-bit user programs.
1256
1257 Provide kuser helpers to compat tasks. The kernel provides
1258 helper code to userspace in read only form at a fixed location
1259 to allow userspace to be independent of the CPU type fitted to
1260 the system. This permits binaries to be run on ARMv4 through
1261 to ARMv8 without modification.
1262
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001263 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001264
1265 However, the fixed address nature of these helpers can be used
1266 by ROP (return orientated programming) authors when creating
1267 exploits.
1268
1269 If all of the binaries and libraries which run on your platform
1270 are built specifically for your platform, and make no use of
1271 these helpers, then you can turn this option off to hinder
1272 such exploits. However, in that case, if a binary or library
1273 relying on those helpers is run, it will not function correctly.
1274
1275 Say N here only if you are absolutely certain that you do not
1276 need these helpers; otherwise, the safe option is to say Y.
1277
Will Deacon7c4791c2019-10-07 13:03:12 +01001278config COMPAT_VDSO
1279 bool "Enable vDSO for 32-bit applications"
Nick Desaulniers8c0059a2021-10-19 15:36:46 -07001280 depends on !CPU_BIG_ENDIAN
1281 depends on (CC_IS_CLANG && LD_IS_LLD) || "$(CROSS_COMPILE_COMPAT)" != ""
Will Deacon7c4791c2019-10-07 13:03:12 +01001282 select GENERIC_COMPAT_VDSO
1283 default y
1284 help
1285 Place in the process address space of 32-bit applications an
1286 ELF shared object providing fast implementations of gettimeofday
1287 and clock_gettime.
1288
1289 You must have a 32-bit build of glibc 2.22 or later for programs
1290 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001291
Nick Desaulniers625412c2020-06-08 13:57:08 -07001292config THUMB2_COMPAT_VDSO
1293 bool "Compile the 32-bit vDSO for Thumb-2 mode" if EXPERT
1294 depends on COMPAT_VDSO
1295 default y
1296 help
1297 Compile the compat vDSO with '-mthumb -fomit-frame-pointer' if y,
1298 otherwise with '-marm'.
1299
Will Deacon1b907f42014-11-20 16:51:10 +00001300menuconfig ARMV8_DEPRECATED
1301 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001302 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001303 help
1304 Legacy software support may require certain instructions
1305 that have been deprecated or obsoleted in the architecture.
1306
1307 Enable this config to enable selective emulation of these
1308 features.
1309
1310 If unsure, say Y
1311
1312if ARMV8_DEPRECATED
1313
1314config SWP_EMULATION
1315 bool "Emulate SWP/SWPB instructions"
1316 help
1317 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1318 they are always undefined. Say Y here to enable software
1319 emulation of these instructions for userspace using LDXR/STXR.
Mark Browndd720782020-06-25 14:15:07 +01001320 This feature can be controlled at runtime with the abi.swp
1321 sysctl which is disabled by default.
Will Deacon1b907f42014-11-20 16:51:10 +00001322
1323 In some older versions of glibc [<=2.8] SWP is used during futex
1324 trylock() operations with the assumption that the code will not
1325 be preempted. This invalid assumption may be more likely to fail
1326 with SWP emulation enabled, leading to deadlock of the user
1327 application.
1328
1329 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1330 on an external transaction monitoring block called a global
1331 monitor to maintain update atomicity. If your system does not
1332 implement a global monitor, this option can cause programs that
1333 perform SWP operations to uncached memory to deadlock.
1334
1335 If unsure, say Y
1336
1337config CP15_BARRIER_EMULATION
1338 bool "Emulate CP15 Barrier instructions"
1339 help
1340 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1341 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1342 strongly recommended to use the ISB, DSB, and DMB
1343 instructions instead.
1344
1345 Say Y here to enable software emulation of these
1346 instructions for AArch32 userspace code. When this option is
1347 enabled, CP15 barrier usage is traced which can help
Mark Browndd720782020-06-25 14:15:07 +01001348 identify software that needs updating. This feature can be
1349 controlled at runtime with the abi.cp15_barrier sysctl.
Will Deacon1b907f42014-11-20 16:51:10 +00001350
1351 If unsure, say Y
1352
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001353config SETEND_EMULATION
1354 bool "Emulate SETEND instruction"
1355 help
1356 The SETEND instruction alters the data-endianness of the
1357 AArch32 EL0, and is deprecated in ARMv8.
1358
1359 Say Y here to enable software emulation of the instruction
Mark Browndd720782020-06-25 14:15:07 +01001360 for AArch32 userspace code. This feature can be controlled
1361 at runtime with the abi.setend sysctl.
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001362
1363 Note: All the cpus on the system must have mixed endian support at EL0
1364 for this feature to be enabled. If a new CPU - which doesn't support mixed
1365 endian - is hotplugged in after this feature has been enabled, there could
1366 be unexpected results in the applications.
1367
1368 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001369endif
1370
Will Deacondd523792019-04-23 14:37:24 +01001371endif
Catalin Marinasba428222016-07-01 18:25:31 +01001372
Will Deacon0e4a0702015-07-27 15:54:13 +01001373menu "ARMv8.1 architectural features"
1374
1375config ARM64_HW_AFDBM
1376 bool "Support for hardware updates of the Access and Dirty page flags"
1377 default y
1378 help
1379 The ARMv8.1 architecture extensions introduce support for
1380 hardware updates of the access and dirty information in page
1381 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1382 capable processors, accesses to pages with PTE_AF cleared will
1383 set this bit instead of raising an access flag fault.
1384 Similarly, writes to read-only pages with the DBM bit set will
1385 clear the read-only bit (AP[2]) instead of raising a
1386 permission fault.
1387
1388 Kernels built with this configuration option enabled continue
1389 to work on pre-ARMv8.1 hardware and the performance impact is
1390 minimal. If unsure, say Y.
1391
1392config ARM64_PAN
1393 bool "Enable support for Privileged Access Never (PAN)"
1394 default y
1395 help
1396 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1397 prevents the kernel or hypervisor from accessing user-space (EL0)
1398 memory directly.
1399
1400 Choosing this option will cause any unprotected (not using
1401 copy_to_user et al) memory access to fail with a permission fault.
1402
1403 The feature is detected at runtime, and will remain as a 'nop'
1404 instruction if the cpu does not implement the feature.
1405
Will Deacon975ebc72020-06-30 14:02:22 +01001406config AS_HAS_LDAPR
1407 def_bool $(as-instr,.arch_extension rcpc)
1408
Catalin Marinas496e2fa2021-04-09 18:37:10 +01001409config AS_HAS_LSE_ATOMICS
1410 def_bool $(as-instr,.arch_extension lse)
1411
Will Deacon0e4a0702015-07-27 15:54:13 +01001412config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001413 bool
1414 default ARM64_USE_LSE_ATOMICS
Catalin Marinas496e2fa2021-04-09 18:37:10 +01001415 depends on AS_HAS_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001416
1417config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001418 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001419 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001420 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001421 help
1422 As part of the Large System Extensions, ARMv8.1 introduces new
1423 atomic instructions that are designed specifically to scale in
1424 very large systems.
1425
1426 Say Y here to make use of these instructions for the in-kernel
1427 atomic routines. This incurs a small overhead on CPUs that do
1428 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001429 built with binutils >= 2.25 in order for the new instructions
1430 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001431
Marc Zyngier1f364c82014-02-19 09:33:14 +00001432config ARM64_VHE
1433 bool "Enable support for Virtualization Host Extensions (VHE)"
1434 default y
1435 help
1436 Virtualization Host Extensions (VHE) allow the kernel to run
1437 directly at EL2 (instead of EL1) on processors that support
1438 it. This leads to better performance for KVM, as they reduce
1439 the cost of the world switch.
1440
1441 Selecting this option allows the VHE feature to be detected
1442 at runtime, and does not affect processors that do not
1443 implement this feature.
1444
Will Deacon0e4a0702015-07-27 15:54:13 +01001445endmenu
1446
Will Deaconf9933182016-02-26 16:30:14 +00001447menu "ARMv8.2 architectural features"
1448
James Morse57f49592016-02-05 14:58:48 +00001449config ARM64_UAO
1450 bool "Enable support for User Access Override (UAO)"
1451 default y
1452 help
1453 User Access Override (UAO; part of the ARMv8.2 Extensions)
1454 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001455 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001456
1457 This option changes get_user() and friends to use the 'unprivileged'
1458 variant of the load/store instructions. This ensures that user-space
1459 really did have access to the supplied memory. When addr_limit is
1460 set to kernel memory the UAO bit will be set, allowing privileged
1461 access to kernel memory.
1462
1463 Choosing this option will cause copy_to_user() et al to use user-space
1464 memory permissions.
1465
1466 The feature is detected at runtime, the kernel will use the
1467 regular load/store instructions if the cpu does not implement the
1468 feature.
1469
Robin Murphyd50e0712017-07-25 11:55:42 +01001470config ARM64_PMEM
1471 bool "Enable support for persistent memory"
1472 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001473 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001474 help
1475 Say Y to enable support for the persistent memory API based on the
1476 ARMv8.2 DCPoP feature.
1477
1478 The feature is detected at runtime, and the kernel will use DC CVAC
1479 operations if DC CVAP is not supported (following the behaviour of
1480 DC CVAP itself if the system does not define a point of persistence).
1481
Xie XiuQi64c02722018-01-15 19:38:56 +00001482config ARM64_RAS_EXTN
1483 bool "Enable support for RAS CPU Extensions"
1484 default y
1485 help
1486 CPUs that support the Reliability, Availability and Serviceability
1487 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1488 errors, classify them and report them to software.
1489
1490 On CPUs with these extensions system software can use additional
1491 barriers to determine if faults are pending and read the
1492 classification from a new set of registers.
1493
1494 Selecting this feature will allow the kernel to use these barriers
1495 and access the new registers if the system supports the extension.
1496 Platform RAS features may additionally depend on firmware support.
1497
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001498config ARM64_CNP
1499 bool "Enable support for Common Not Private (CNP) translations"
1500 default y
1501 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1502 help
1503 Common Not Private (CNP) allows translation table entries to
1504 be shared between different PEs in the same inner shareable
1505 domain, so the hardware can use this fact to optimise the
1506 caching of such entries in the TLB.
1507
1508 Selecting this option allows the CNP feature to be detected
1509 at runtime, and does not affect PEs that do not implement
1510 this feature.
1511
Will Deaconf9933182016-02-26 16:30:14 +00001512endmenu
1513
Mark Rutland04ca3202018-12-07 18:39:30 +00001514menu "ARMv8.3 architectural features"
1515
1516config ARM64_PTR_AUTH
1517 bool "Enable support for pointer authentication"
1518 default y
Kristina Martsenko74afda42020-03-13 14:35:03 +05301519 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
Mark Brown4dc9b282020-06-19 13:35:50 +01001520 # Modern compilers insert a .note.gnu.property section note for PAC
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301521 # which is only understood by binutils starting with version 2.33.1.
Mark Brown4dc9b282020-06-19 13:35:50 +01001522 depends on LD_IS_LLD || LD_VERSION >= 233010000 || (CC_IS_GCC && GCC_VERSION < 90100)
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301523 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301524 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
Mark Rutland04ca3202018-12-07 18:39:30 +00001525 help
1526 Pointer authentication (part of the ARMv8.3 Extensions) provides
1527 instructions for signing and authenticating pointers against secret
1528 keys, which can be used to mitigate Return Oriented Programming (ROP)
1529 and other attacks.
1530
1531 This option enables these instructions at EL0 (i.e. for userspace).
Mark Rutland04ca3202018-12-07 18:39:30 +00001532 Choosing this option will cause the kernel to initialise secret keys
1533 for each process at exec() time, with these keys being
1534 context-switched along with the process.
1535
Kristina Martsenko74afda42020-03-13 14:35:03 +05301536 If the compiler supports the -mbranch-protection or
1537 -msign-return-address flag (e.g. GCC 7 or later), then this option
1538 will also cause the kernel itself to be compiled with return address
1539 protection. In this case, and if the target hardware is known to
1540 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1541 disabled with minimal loss of protection.
1542
Mark Rutland04ca3202018-12-07 18:39:30 +00001543 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301544 hardware it will not be advertised to userspace/KVM guest nor will it
Marc Zyngierdfb05892020-06-11 12:18:58 +01001545 be enabled.
Mark Rutland04ca3202018-12-07 18:39:30 +00001546
Kristina Martsenko69829342020-03-13 14:34:55 +05301547 If the feature is present on the boot CPU but not on a late CPU, then
1548 the late CPU will be parked. Also, if the boot CPU does not have
1549 address auth and the late CPU has then the late CPU will still boot
1550 but with the feature disabled. On such a system, this option should
1551 not be selected.
1552
Kristina Martsenko74afda42020-03-13 14:35:03 +05301553 This feature works with FUNCTION_GRAPH_TRACER option only if
1554 DYNAMIC_FTRACE_WITH_REGS is enabled.
1555
1556config CC_HAS_BRANCH_PROT_PAC_RET
1557 # GCC 9 or later, clang 8 or later
1558 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1559
1560config CC_HAS_SIGN_RETURN_ADDRESS
1561 # GCC 7, 8
1562 def_bool $(cc-option,-msign-return-address=all)
1563
1564config AS_HAS_PAC
Masahiro Yamada4d0831e2020-06-14 23:43:41 +09001565 def_bool $(cc-option,-Wa$(comma)-march=armv8.3-a)
Kristina Martsenko74afda42020-03-13 14:35:03 +05301566
Nick Desaulniers3b446c72020-03-19 11:19:51 -07001567config AS_HAS_CFI_NEGATE_RA_STATE
1568 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1569
Mark Rutland04ca3202018-12-07 18:39:30 +00001570endmenu
1571
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001572menu "ARMv8.4 architectural features"
1573
1574config ARM64_AMU_EXTN
1575 bool "Enable support for the Activity Monitors Unit CPU extension"
1576 default y
1577 help
1578 The activity monitors extension is an optional extension introduced
1579 by the ARMv8.4 CPU architecture. This enables support for version 1
1580 of the activity monitors architecture, AMUv1.
1581
1582 To enable the use of this extension on CPUs that implement it, say Y.
1583
1584 Note that for architectural reasons, firmware _must_ implement AMU
1585 support when running on CPUs that present the activity monitors
1586 extension. The required support is present in:
1587 * Version 1.5 and later of the ARM Trusted Firmware
1588
1589 For kernels that have this configuration enabled but boot with broken
1590 firmware, you may need to say N here until the firmware is fixed.
1591 Otherwise you may experience firmware panics or lockups when
1592 accessing the counter registers. Even if you are not observing these
1593 symptoms, the values returned by the register reads might not
1594 correctly reflect reality. Most commonly, the value read will be 0,
1595 indicating that the counter is not enabled.
1596
Zhenyu Ye7c78f672020-07-15 15:19:44 +08001597config AS_HAS_ARMV8_4
1598 def_bool $(cc-option,-Wa$(comma)-march=armv8.4-a)
1599
1600config ARM64_TLB_RANGE
1601 bool "Enable support for tlbi range feature"
1602 default y
1603 depends on AS_HAS_ARMV8_4
1604 help
1605 ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a
1606 range of input addresses.
1607
1608 The feature introduces new assembly instructions, and they were
1609 support when binutils >= 2.30.
1610
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001611endmenu
1612
Mark Brown3e6c69a2019-12-09 18:12:14 +00001613menu "ARMv8.5 architectural features"
1614
Vincenzo Frascinobbc60b02020-12-22 12:01:24 -08001615config AS_HAS_ARMV8_5
1616 def_bool $(cc-option,-Wa$(comma)-march=armv8.5-a)
1617
Dave Martin383499f2020-03-16 16:50:55 +00001618config ARM64_BTI
1619 bool "Branch Target Identification support"
1620 default y
1621 help
1622 Branch Target Identification (part of the ARMv8.5 Extensions)
1623 provides a mechanism to limit the set of locations to which computed
1624 branch instructions such as BR or BLR can jump.
1625
1626 To make use of BTI on CPUs that support it, say Y.
1627
1628 BTI is intended to provide complementary protection to other control
1629 flow integrity protection mechanisms, such as the Pointer
1630 authentication mechanism provided as part of the ARMv8.3 Extensions.
1631 For this reason, it does not make sense to enable this option without
1632 also enabling support for pointer authentication. Thus, when
1633 enabling this option you should also select ARM64_PTR_AUTH=y.
1634
1635 Userspace binaries must also be specifically compiled to make use of
1636 this mechanism. If you say N here or the hardware does not support
1637 BTI, such binaries can still run, but you get no additional
1638 enforcement of branch destinations.
1639
Mark Brown97fed772020-05-06 20:51:34 +01001640config ARM64_BTI_KERNEL
1641 bool "Use Branch Target Identification for kernel"
1642 default y
1643 depends on ARM64_BTI
1644 depends on ARM64_PTR_AUTH
1645 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI
Will Deacon3a88d7c2020-05-12 12:45:40 +01001646 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697
1647 depends on !CC_IS_GCC || GCC_VERSION >= 100100
Mark Brown97fed772020-05-06 20:51:34 +01001648 depends on !(CC_IS_CLANG && GCOV_KERNEL)
Sami Tolvanen5f5334a2020-06-08 14:18:21 -07001649 # https://bugs.llvm.org/show_bug.cgi?id=46258
1650 depends on !CFI_CLANG || CLANG_VERSION >= 120000
Mark Brown97fed772020-05-06 20:51:34 +01001651 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1652 help
1653 Build the kernel with Branch Target Identification annotations
1654 and enable enforcement of this for kernel code. When this option
1655 is enabled and the system supports BTI all kernel code including
1656 modular code must have BTI enabled.
1657
1658config CC_HAS_BRANCH_PROT_PAC_RET_BTI
1659 # GCC 9 or later, clang 8 or later
1660 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti)
1661
Mark Brown3e6c69a2019-12-09 18:12:14 +00001662config ARM64_E0PD
1663 bool "Enable support for E0PD"
1664 default y
1665 help
Will Deacone717d932020-01-22 11:23:54 +00001666 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1667 that EL0 accesses made via TTBR1 always fault in constant time,
1668 providing similar benefits to KASLR as those provided by KPTI, but
1669 with lower overhead and without disrupting legitimate access to
1670 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001671
Will Deacone717d932020-01-22 11:23:54 +00001672 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001673
Richard Henderson1a50ec02020-01-21 12:58:52 +00001674config ARCH_RANDOM
1675 bool "Enable support for random number generation"
1676 default y
1677 help
1678 Random number generation (part of the ARMv8.5 Extensions)
1679 provides a high bandwidth, cryptographically secure
1680 hardware random number generator.
1681
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001682config ARM64_AS_HAS_MTE
1683 # Initial support for MTE went in binutils 2.32.0, checked with
1684 # ".arch armv8.5-a+memtag" below. However, this was incomplete
1685 # as a late addition to the final architecture spec (LDGM/STGM)
1686 # is only supported in the newer 2.32.x and 2.33 binutils
1687 # versions, hence the extra "stgm" instruction check below.
1688 def_bool $(as-instr,.arch armv8.5-a+memtag\nstgm xzr$(comma)[x0])
1689
1690config ARM64_MTE
1691 bool "Memory Tagging Extension support"
1692 default y
1693 depends on ARM64_AS_HAS_MTE && ARM64_TAGGED_ADDR_ABI
Vincenzo Frascinobbc60b02020-12-22 12:01:24 -08001694 depends on AS_HAS_ARMV8_5
Vincenzo Frascinodc142742020-12-22 12:01:35 -08001695 # Required for tag checking in the uaccess routines
1696 depends on ARM64_PAN
Catalin Marinas496e2fa2021-04-09 18:37:10 +01001697 depends on AS_HAS_LSE_ATOMICS
Vincenzo Frascino89b94df2019-09-06 11:08:29 +01001698 select ARCH_USES_HIGH_VMA_FLAGS
1699 help
1700 Memory Tagging (part of the ARMv8.5 Extensions) provides
1701 architectural support for run-time, always-on detection of
1702 various classes of memory error to aid with software debugging
1703 to eliminate vulnerabilities arising from memory-unsafe
1704 languages.
1705
1706 This option enables the support for the Memory Tagging
1707 Extension at EL0 (i.e. for userspace).
1708
1709 Selecting this option allows the feature to be detected at
1710 runtime. Any secondary CPU not implementing this feature will
1711 not be allowed a late bring-up.
1712
1713 Userspace binaries that want to use this feature must
1714 explicitly opt in. The mechanism for the userspace is
1715 described in:
1716
1717 Documentation/arm64/memory-tagging-extension.rst.
1718
Mark Brown3e6c69a2019-12-09 18:12:14 +00001719endmenu
1720
Dave Martinddd25ad2017-10-31 15:51:02 +00001721config ARM64_SVE
1722 bool "ARM Scalable Vector Extension support"
1723 default y
1724 help
1725 The Scalable Vector Extension (SVE) is an extension to the AArch64
1726 execution state which complements and extends the SIMD functionality
1727 of the base architecture to support much larger vectors and to enable
1728 additional vectorisation opportunities.
1729
1730 To enable use of this extension on CPUs that implement it, say Y.
1731
Dave Martin06a916f2019-04-18 18:41:38 +01001732 On CPUs that support the SVE2 extensions, this option will enable
1733 those too.
1734
Dave Martin50436942018-03-23 18:08:31 +00001735 Note that for architectural reasons, firmware _must_ implement SVE
1736 support when running on SVE capable hardware. The required support
1737 is present in:
1738
1739 * version 1.5 and later of the ARM Trusted Firmware
1740 * the AArch64 boot wrapper since commit 5e1261e08abf
1741 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1742
1743 For other firmware implementations, consult the firmware documentation
1744 or vendor.
1745
1746 If you need the kernel to boot on SVE-capable hardware with broken
1747 firmware, you may need to say N here until you get your firmware
1748 fixed. Otherwise, you may experience firmware panics or lockups when
1749 booting the kernel. If unsure and you are not observing these
1750 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001751
1752config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001753 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001754 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001755 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001756 help
1757 Allocate PLTs when loading modules so that jumps and calls whose
1758 targets are too far away for their relative offsets to be encoded
1759 in the instructions themselves can be bounced via veneers in the
1760 module's PLT. This allows modules to be allocated in the generic
1761 vmalloc area after the dedicated module memory area has been
1762 exhausted.
1763
1764 When running with address space randomization (KASLR), the module
1765 region itself may be too far away for ordinary relative jumps and
1766 calls, and so in that case, module PLTs are required and cannot be
1767 disabled.
1768
1769 Specific errata workaround(s) might also force module PLTs to be
1770 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001771
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001772config ARM64_PSEUDO_NMI
1773 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001774 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001775 help
1776 Adds support for mimicking Non-Maskable Interrupts through the use of
1777 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001778 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001779
1780 This high priority configuration for interrupts needs to be
1781 explicitly enabled by setting the kernel parameter
1782 "irqchip.gicv3_pseudo_nmi" to 1.
1783
1784 If unsure, say N
1785
Julien Thierry48ce8f82019-06-11 10:38:11 +01001786if ARM64_PSEUDO_NMI
1787config ARM64_DEBUG_PRIORITY_MASKING
1788 bool "Debug interrupt priority masking"
1789 help
1790 This adds runtime checks to functions enabling/disabling
1791 interrupts when using priority masking. The additional checks verify
1792 the validity of ICC_PMR_EL1 when calling concerned functions.
1793
1794 If unsure, say N
1795endif
1796
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001797config RELOCATABLE
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001798 bool "Build a relocatable kernel image" if EXPERT
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001799 select ARCH_HAS_RELR
Ard Biesheuveldd4bc602020-06-11 14:43:30 +02001800 default y
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001801 help
1802 This builds the kernel as a Position Independent Executable (PIE),
1803 which retains all relocation metadata required to relocate the
1804 kernel binary at runtime to a different virtual address than the
1805 address it was linked at.
1806 Since AArch64 uses the RELA relocation format, this requires a
1807 relocation pass at runtime even if the kernel is loaded at the
1808 same address it was linked at.
1809
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001810config RANDOMIZE_BASE
1811 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001812 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001813 select RELOCATABLE
1814 help
1815 Randomizes the virtual address at which the kernel image is
1816 loaded, as a security feature that deters exploit attempts
1817 relying on knowledge of the location of kernel internals.
1818
1819 It is the bootloader's job to provide entropy, by passing a
1820 random u64 value in /chosen/kaslr-seed at kernel entry.
1821
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001822 When booting via the UEFI stub, it will invoke the firmware's
1823 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1824 to the kernel proper. In addition, it will randomise the physical
1825 location of the kernel Image as well.
1826
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001827 If unsure, say N.
1828
1829config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001830 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001831 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001832 default y
1833 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001834 Randomizes the location of the module region inside a 4 GB window
1835 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001836 to leak information about the location of core kernel data structures
1837 but it does imply that function calls between modules and the core
1838 kernel will need to be resolved via veneers in the module PLT.
1839
1840 When this option is not set, the module region will be randomized over
1841 a limited range that contains the [_stext, _etext] interval of the
1842 core kernel, so branch relocations are always in range.
1843
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001844config CC_HAVE_STACKPROTECTOR_SYSREG
1845 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1846
1847config STACKPROTECTOR_PER_TASK
1848 def_bool y
1849 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1850
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001851endmenu
1852
1853menu "Boot options"
1854
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001855config ARM64_ACPI_PARKING_PROTOCOL
1856 bool "Enable support for the ARM64 ACPI parking protocol"
1857 depends on ACPI
1858 help
1859 Enable support for the ARM64 ACPI parking protocol. If disabled
1860 the kernel will not allow booting through the ARM64 ACPI parking
1861 protocol even if the corresponding data is present in the ACPI
1862 MADT table.
1863
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001864config CMDLINE
1865 string "Default kernel command string"
1866 default ""
1867 help
1868 Provide a set of default command-line options at build time by
1869 entering them here. As a minimum, you should specify the the
1870 root device (e.g. root=/dev/nfs).
1871
Tyler Hicksd61923d2020-09-21 14:15:57 -05001872choice
1873 prompt "Kernel command line type" if CMDLINE != ""
1874 default CMDLINE_FROM_BOOTLOADER
1875 help
1876 Choose how the kernel will handle the provided default kernel
1877 command line string.
1878
1879config CMDLINE_FROM_BOOTLOADER
1880 bool "Use bootloader kernel arguments if available"
1881 help
1882 Uses the command-line options passed by the boot loader. If
1883 the boot loader doesn't provide any, the default kernel command
1884 string provided in CMDLINE will be used.
1885
1886config CMDLINE_EXTEND
1887 bool "Extend bootloader kernel arguments"
1888 help
1889 The command-line arguments provided by the boot loader will be
1890 appended to the default kernel command string.
1891
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001892config CMDLINE_FORCE
1893 bool "Always use the default kernel command string"
1894 help
1895 Always use the default kernel command string, even if the boot
1896 loader passes other arguments to the kernel.
1897 This is useful if you cannot or don't want to change the
1898 command-line options your boot loader passes to the kernel.
1899
Tyler Hicksd61923d2020-09-21 14:15:57 -05001900endchoice
1901
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001902config EFI_STUB
1903 bool
1904
Mark Salterf84d0272014-04-15 21:59:30 -04001905config EFI
1906 bool "UEFI runtime support"
1907 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001908 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001909 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001910 select LIBFDT
1911 select UCS2_STRING
1912 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001913 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001914 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001915 select EFI_GENERIC_STUB
Mark Salterf84d0272014-04-15 21:59:30 -04001916 default y
1917 help
1918 This option provides support for runtime services provided
1919 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001920 clock, and platform reset). A UEFI stub is also provided to
1921 allow the kernel to be booted as an EFI application. This
1922 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001923
Yi Lid1ae8c02014-10-04 23:46:43 +08001924config DMI
1925 bool "Enable support for SMBIOS (DMI) tables"
1926 depends on EFI
1927 default y
1928 help
1929 This enables SMBIOS/DMI feature for systems.
1930
1931 This option is only useful on systems that have UEFI firmware.
1932 However, even with this option, the resultant kernel should
1933 continue to boot on existing non-UEFI platforms.
1934
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001935endmenu
1936
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001937config SYSVIPC_COMPAT
1938 def_bool y
1939 depends on COMPAT && SYSVIPC
1940
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001941config ARCH_ENABLE_HUGEPAGE_MIGRATION
1942 def_bool y
1943 depends on HUGETLB_PAGE && MIGRATION
1944
Anshuman Khandual53fa1172020-09-09 10:23:03 +05301945config ARCH_ENABLE_THP_MIGRATION
1946 def_bool y
1947 depends on TRANSPARENT_HUGEPAGE
1948
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001949menu "Power management options"
1950
1951source "kernel/power/Kconfig"
1952
James Morse82869ac2016-04-27 17:47:12 +01001953config ARCH_HIBERNATION_POSSIBLE
1954 def_bool y
1955 depends on CPU_PM
1956
1957config ARCH_HIBERNATION_HEADER
1958 def_bool y
1959 depends on HIBERNATION
1960
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001961config ARCH_SUSPEND_POSSIBLE
1962 def_bool y
1963
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001964endmenu
1965
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001966menu "CPU Power Management"
1967
1968source "drivers/cpuidle/Kconfig"
1969
Rob Herring52e7e812014-02-24 11:27:57 +09001970source "drivers/cpufreq/Kconfig"
1971
1972endmenu
1973
Mark Salterf84d0272014-04-15 21:59:30 -04001974source "drivers/firmware/Kconfig"
1975
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001976source "drivers/acpi/Kconfig"
1977
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001978source "arch/arm64/kvm/Kconfig"
1979
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001980if CRYPTO
1981source "arch/arm64/crypto/Kconfig"
1982endif