blob: b2f0df19e7f4bbbd4dab8782d960e924740404ed [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050012 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080013 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080014 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010015 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030016 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010017 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070018 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080019 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070020 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020021 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070022 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050023 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Robin Murphy73b20c82019-07-16 16:30:51 -070024 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070025 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050026 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010027 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010028 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080029 select ARCH_HAS_STRICT_KERNEL_RWX
30 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020031 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
32 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010033 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010034 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010035 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070036 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010037 select ARCH_INLINE_READ_LOCK if !PREEMPT
38 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
39 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
40 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
42 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
43 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
44 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
46 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
47 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
48 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
50 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
51 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
52 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000053 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
54 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
56 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
57 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
58 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
60 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
61 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
62 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Mike Rapoport350e88b2019-05-13 17:22:59 -070063 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010064 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010065 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000066 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010067 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020068 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010069 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070070 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070071 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070072 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000073 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070074 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Yang Shif0b7f8a2016-02-05 15:50:18 -080075 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000076 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000077 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000078 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010079 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050080 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010081 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050082 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010083 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010084 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000085 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070086 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000087 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020088 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000089 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010090 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010091 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080092 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070093 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010094 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010096 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000097 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -050098 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -070099 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100100 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700101 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select GENERIC_IRQ_PROBE
103 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100104 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100105 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700106 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100107 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000108 select GENERIC_STRNCPY_FROM_USER
109 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100111 select GENERIC_GETTIMEOFDAY
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100112 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100113 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100114 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800115 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100116 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100117 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100118 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100119 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800120 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700121 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800122 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800123 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000124 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800125 select HAVE_ARCH_MMAP_RND_BITS
126 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700127 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000128 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700129 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700130 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100131 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700132 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100133 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700134 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900135 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200136 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100137 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100138 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100139 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700140 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700141 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700142 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000143 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100144 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100145 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
146 if $(cc-option,-fpatchable-function-entry=2)
Will Deacon50afc332013-12-16 17:50:08 +0000147 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700148 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100149 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900150 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800151 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900152 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200153 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100154 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000155 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700156 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700157 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000158 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100159 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100160 select HAVE_PERF_REGS
161 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400162 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900163 select HAVE_FUNCTION_ARG_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700164 select HAVE_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100165 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900166 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100167 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400168 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900169 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100170 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100171 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100172 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200173 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100174 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200175 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200176 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100177 select OF
178 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100179 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000180 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100181 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000182 select POWER_RESET
183 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100184 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200185 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700186 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000187 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100188 help
189 ARM 64-bit (AArch64) Linux support.
190
191config 64BIT
192 def_bool y
193
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100194config MMU
195 def_bool y
196
Mark Rutland030c4d22016-05-31 15:57:59 +0100197config ARM64_PAGE_SHIFT
198 int
199 default 16 if ARM64_64K_PAGES
200 default 14 if ARM64_16K_PAGES
201 default 12
202
203config ARM64_CONT_SHIFT
204 int
205 default 5 if ARM64_64K_PAGES
206 default 7 if ARM64_16K_PAGES
207 default 4
208
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800209config ARCH_MMAP_RND_BITS_MIN
210 default 14 if ARM64_64K_PAGES
211 default 16 if ARM64_16K_PAGES
212 default 18
213
214# max bits determined by the following formula:
215# VA_BITS - PAGE_SHIFT - 3
216config ARCH_MMAP_RND_BITS_MAX
217 default 19 if ARM64_VA_BITS=36
218 default 24 if ARM64_VA_BITS=39
219 default 27 if ARM64_VA_BITS=42
220 default 30 if ARM64_VA_BITS=47
221 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
222 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
223 default 33 if ARM64_VA_BITS=48
224 default 14 if ARM64_64K_PAGES
225 default 16 if ARM64_16K_PAGES
226 default 18
227
228config ARCH_MMAP_RND_COMPAT_BITS_MIN
229 default 7 if ARM64_64K_PAGES
230 default 9 if ARM64_16K_PAGES
231 default 11
232
233config ARCH_MMAP_RND_COMPAT_BITS_MAX
234 default 16
235
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700236config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100237 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100238
239config STACKTRACE_SUPPORT
240 def_bool y
241
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100242config ILLEGAL_POINTER_VALUE
243 hex
244 default 0xdead000000000000
245
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100246config LOCKDEP_SUPPORT
247 def_bool y
248
249config TRACE_IRQFLAGS_SUPPORT
250 def_bool y
251
Dave P Martin9fb74102015-07-24 16:37:48 +0100252config GENERIC_BUG
253 def_bool y
254 depends on BUG
255
256config GENERIC_BUG_RELATIVE_POINTERS
257 def_bool y
258 depends on GENERIC_BUG
259
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100260config GENERIC_HWEIGHT
261 def_bool y
262
263config GENERIC_CSUM
264 def_bool y
265
266config GENERIC_CALIBRATE_DELAY
267 def_bool y
268
Nicolas Saenz Julienne1a8e1ce2019-09-11 20:25:45 +0200269config ZONE_DMA
270 bool "Support DMA zone" if EXPERT
271 default y
272
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100273config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800274 bool "Support DMA32 zone" if EXPERT
275 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100276
Robin Murphy4ab21502018-12-11 18:48:48 +0000277config ARCH_ENABLE_MEMORY_HOTPLUG
278 def_bool y
279
Will Deacon4b3dc962015-05-29 18:28:44 +0100280config SMP
281 def_bool y
282
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100283config KERNEL_MODE_NEON
284 def_bool y
285
Rob Herring92cc15f2014-04-18 17:19:59 -0500286config FIX_EARLYCON_MEM
287 def_bool y
288
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700289config PGTABLE_LEVELS
290 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100291 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700292 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100293 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700294 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100295 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
296 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700297
Pratyush Anand9842cea2016-11-02 14:40:46 +0530298config ARCH_SUPPORTS_UPROBES
299 def_bool y
300
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200301config ARCH_PROC_KCORE_TEXT
302 def_bool y
303
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100304config KASAN_SHADOW_OFFSET
305 hex
306 depends on KASAN
Steve Capperb6d00d42019-08-07 16:55:22 +0100307 default 0xdfffa00000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100308 default 0xdfffd00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
309 default 0xdffffe8000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
310 default 0xdfffffd000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
311 default 0xdffffffa00000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
Steve Capperb6d00d42019-08-07 16:55:22 +0100312 default 0xefff900000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100313 default 0xefffc80000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
314 default 0xeffffe4000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
315 default 0xefffffc800000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
316 default 0xeffffff900000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
317 default 0xffffffffffffffff
318
Olof Johansson6a377492015-07-20 12:09:16 -0700319source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100320
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100321menu "Kernel Features"
322
Andre Przywarac0a01b82014-11-14 15:54:12 +0000323menu "ARM errata workarounds via the alternatives framework"
324
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000325config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100326 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000327
Andre Przywarac0a01b82014-11-14 15:54:12 +0000328config ARM64_ERRATUM_826319
329 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
330 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000331 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000332 help
333 This option adds an alternative code sequence to work around ARM
334 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
335 AXI master interface and an L2 cache.
336
337 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
338 and is unable to accept a certain write via this interface, it will
339 not progress on read data presented on the read data channel and the
340 system can deadlock.
341
342 The workaround promotes data cache clean instructions to
343 data cache clean-and-invalidate.
344 Please note that this does not necessarily enable the workaround,
345 as it depends on the alternative framework, which will only patch
346 the kernel if an affected CPU is detected.
347
348 If unsure, say Y.
349
350config ARM64_ERRATUM_827319
351 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
352 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000353 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000354 help
355 This option adds an alternative code sequence to work around ARM
356 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
357 master interface and an L2 cache.
358
359 Under certain conditions this erratum can cause a clean line eviction
360 to occur at the same time as another transaction to the same address
361 on the AMBA 5 CHI interface, which can cause data corruption if the
362 interconnect reorders the two transactions.
363
364 The workaround promotes data cache clean instructions to
365 data cache clean-and-invalidate.
366 Please note that this does not necessarily enable the workaround,
367 as it depends on the alternative framework, which will only patch
368 the kernel if an affected CPU is detected.
369
370 If unsure, say Y.
371
372config ARM64_ERRATUM_824069
373 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
374 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000375 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000376 help
377 This option adds an alternative code sequence to work around ARM
378 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
379 to a coherent interconnect.
380
381 If a Cortex-A53 processor is executing a store or prefetch for
382 write instruction at the same time as a processor in another
383 cluster is executing a cache maintenance operation to the same
384 address, then this erratum might cause a clean cache line to be
385 incorrectly marked as dirty.
386
387 The workaround promotes data cache clean instructions to
388 data cache clean-and-invalidate.
389 Please note that this option does not necessarily enable the
390 workaround, as it depends on the alternative framework, which will
391 only patch the kernel if an affected CPU is detected.
392
393 If unsure, say Y.
394
395config ARM64_ERRATUM_819472
396 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
397 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000398 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000399 help
400 This option adds an alternative code sequence to work around ARM
401 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
402 present when it is connected to a coherent interconnect.
403
404 If the processor is executing a load and store exclusive sequence at
405 the same time as a processor in another cluster is executing a cache
406 maintenance operation to the same address, then this erratum might
407 cause data corruption.
408
409 The workaround promotes data cache clean instructions to
410 data cache clean-and-invalidate.
411 Please note that this does not necessarily enable the workaround,
412 as it depends on the alternative framework, which will only patch
413 the kernel if an affected CPU is detected.
414
415 If unsure, say Y.
416
417config ARM64_ERRATUM_832075
418 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
419 default y
420 help
421 This option adds an alternative code sequence to work around ARM
422 erratum 832075 on Cortex-A57 parts up to r1p2.
423
424 Affected Cortex-A57 parts might deadlock when exclusive load/store
425 instructions to Write-Back memory are mixed with Device loads.
426
427 The workaround is to promote device loads to use Load-Acquire
428 semantics.
429 Please note that this does not necessarily enable the workaround,
430 as it depends on the alternative framework, which will only patch
431 the kernel if an affected CPU is detected.
432
433 If unsure, say Y.
434
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000435config ARM64_ERRATUM_834220
436 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
437 depends on KVM
438 default y
439 help
440 This option adds an alternative code sequence to work around ARM
441 erratum 834220 on Cortex-A57 parts up to r1p2.
442
443 Affected Cortex-A57 parts might report a Stage 2 translation
444 fault as the result of a Stage 1 fault for load crossing a
445 page boundary when there is a permission or device memory
446 alignment fault at Stage 1 and a translation fault at Stage 2.
447
448 The workaround is to verify that the Stage 1 translation
449 doesn't generate a fault before handling the Stage 2 fault.
450 Please note that this does not necessarily enable the workaround,
451 as it depends on the alternative framework, which will only patch
452 the kernel if an affected CPU is detected.
453
454 If unsure, say Y.
455
Will Deacon905e8c52015-03-23 19:07:02 +0000456config ARM64_ERRATUM_845719
457 bool "Cortex-A53: 845719: a load might read incorrect data"
458 depends on COMPAT
459 default y
460 help
461 This option adds an alternative code sequence to work around ARM
462 erratum 845719 on Cortex-A53 parts up to r0p4.
463
464 When running a compat (AArch32) userspace on an affected Cortex-A53
465 part, a load at EL0 from a virtual address that matches the bottom 32
466 bits of the virtual address used by a recent load at (AArch64) EL1
467 might return incorrect data.
468
469 The workaround is to write the contextidr_el1 register on exception
470 return to a 32-bit task.
471 Please note that this does not necessarily enable the workaround,
472 as it depends on the alternative framework, which will only patch
473 the kernel if an affected CPU is detected.
474
475 If unsure, say Y.
476
Will Deacondf057cc2015-03-17 12:15:02 +0000477config ARM64_ERRATUM_843419
478 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000479 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000480 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000481 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100482 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000483 enables PLT support to replace certain ADRP instructions, which can
484 cause subsequent memory accesses to use an incorrect address on
485 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000486
487 If unsure, say Y.
488
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100489config ARM64_ERRATUM_1024718
490 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
491 default y
492 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100493 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100494
495 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
496 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100497 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100498 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100499 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100500
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100501 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100502
Marc Zyngiera5325082019-05-23 11:24:50 +0100503config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100504 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100505 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100506 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100507 help
Will Deacon24cf2622019-05-01 15:45:36 +0100508 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100509 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100510
Marc Zyngiera5325082019-05-23 11:24:50 +0100511 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100512 cause register corruption when accessing the timer registers
513 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100514
515 If unsure, say Y.
516
Steven Pricee85d68f2019-12-16 11:56:29 +0000517config ARM64_WORKAROUND_SPECULATIVE_AT_VHE
518 bool
519
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000520config ARM64_ERRATUM_1165522
521 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
522 default y
Steven Pricee85d68f2019-12-16 11:56:29 +0000523 select ARM64_WORKAROUND_SPECULATIVE_AT_VHE
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000524 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100525 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000526
527 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
528 corrupted TLBs by speculating an AT instruction during a guest
529 context switch.
530
531 If unsure, say Y.
532
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000533config ARM64_ERRATUM_1286807
534 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
535 default y
536 select ARM64_WORKAROUND_REPEAT_TLBI
537 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100538 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000539
540 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
541 address for a cacheable mapping of a location is being
542 accessed by a core while another core is remapping the virtual
543 address to a new physical page using the recommended
544 break-before-make sequence, then under very rare circumstances
545 TLBI+DSB completes before a read using the translation being
546 invalidated has been observed by other observers. The
547 workaround repeats the TLBI+DSB operation.
548
Marc Zyngierc2cc62d82019-01-09 14:36:34 +0000549config ARM64_ERRATUM_1319367
550 bool "Cortex-A57/A72: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
551 default y
552 help
553 This option adds work arounds for ARM Cortex-A57 erratum 1319537
554 and A72 erratum 1319367
555
556 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
557 speculating an AT instruction during a guest context switch.
558
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000559 If unsure, say Y.
560
Will Deacon969f5ea2019-04-29 13:03:57 +0100561config ARM64_ERRATUM_1463225
562 bool "Cortex-A76: Software Step might prevent interrupt recognition"
563 default y
564 help
565 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
566
567 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
568 of a system call instruction (SVC) can prevent recognition of
569 subsequent interrupts when software stepping is disabled in the
570 exception handler of the system call and either kernel debugging
571 is enabled or VHE is in use.
572
573 Work around the erratum by triggering a dummy step exception
574 when handling a system call from a task that is being stepped
575 in a VHE configuration of the kernel.
576
577 If unsure, say Y.
578
James Morse05460842019-10-17 18:42:58 +0100579config ARM64_ERRATUM_1542419
580 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
581 default y
582 help
583 This option adds a workaround for ARM Neoverse-N1 erratum
584 1542419.
585
586 Affected Neoverse-N1 cores could execute a stale instruction when
587 modified by another CPU. The workaround depends on a firmware
588 counterpart.
589
590 Workaround the issue by hiding the DIC feature from EL0. This
591 forces user-space to perform cache maintenance.
592
593 If unsure, say Y.
594
Robert Richter94100972015-09-21 22:58:38 +0200595config CAVIUM_ERRATUM_22375
596 bool "Cavium erratum 22375, 24313"
597 default y
598 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100599 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200600
601 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100602 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200603
604 erratum 22375: only alloc 8MB table size
605 erratum 24313: ignore memory access type
606
607 The fixes are in ITS initialization and basically ignore memory access
608 type and table size provided by the TYPER and BASER registers.
609
610 If unsure, say Y.
611
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200612config CAVIUM_ERRATUM_23144
613 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
614 depends on NUMA
615 default y
616 help
617 ITS SYNC command hang for cross node io and collections/cpu mapping.
618
619 If unsure, say Y.
620
Robert Richter6d4e11c2015-09-21 22:58:35 +0200621config CAVIUM_ERRATUM_23154
622 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
623 default y
624 help
625 The gicv3 of ThunderX requires a modified version for
626 reading the IAR status to ensure data synchronization
627 (access to icc_iar1_el1 is not sync'ed before and after).
628
629 If unsure, say Y.
630
Andrew Pinski104a0c02016-02-24 17:44:57 -0800631config CAVIUM_ERRATUM_27456
632 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
633 default y
634 help
635 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
636 instructions may cause the icache to become corrupted if it
637 contains data for a non-current ASID. The fix is to
638 invalidate the icache when changing the mm context.
639
640 If unsure, say Y.
641
David Daney690a3412017-06-09 12:49:48 +0100642config CAVIUM_ERRATUM_30115
643 bool "Cavium erratum 30115: Guest may disable interrupts in host"
644 default y
645 help
646 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
647 1.2, and T83 Pass 1.0, KVM guest execution may disable
648 interrupts in host. Trapping both GICv3 group-0 and group-1
649 accesses sidesteps the issue.
650
651 If unsure, say Y.
652
Marc Zyngier603afdc2019-09-13 10:57:50 +0100653config CAVIUM_TX2_ERRATUM_219
654 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
655 default y
656 help
657 On Cavium ThunderX2, a load, store or prefetch instruction between a
658 TTBR update and the corresponding context synchronizing operation can
659 cause a spurious Data Abort to be delivered to any hardware thread in
660 the CPU core.
661
662 Work around the issue by avoiding the problematic code sequence and
663 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
664 trap handler performs the corresponding register access, skips the
665 instruction and ensures context synchronization by virtue of the
666 exception return.
667
668 If unsure, say Y.
669
Christopher Covington38fd94b2017-02-08 15:08:37 -0500670config QCOM_FALKOR_ERRATUM_1003
671 bool "Falkor E1003: Incorrect translation due to ASID change"
672 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500673 help
674 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000675 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
676 in TTBR1_EL1, this situation only occurs in the entry trampoline and
677 then only for entries in the walk cache, since the leaf translation
678 is unchanged. Work around the erratum by invalidating the walk cache
679 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500680
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000681config ARM64_WORKAROUND_REPEAT_TLBI
682 bool
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000683
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500684config QCOM_FALKOR_ERRATUM_1009
685 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
686 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000687 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500688 help
689 On Falkor v1, the CPU may prematurely complete a DSB following a
690 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
691 one more time to fix the issue.
692
693 If unsure, say Y.
694
Shanker Donthineni90922a22017-03-07 08:20:38 -0600695config QCOM_QDF2400_ERRATUM_0065
696 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
697 default y
698 help
699 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
700 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
701 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
702
703 If unsure, say Y.
704
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100705config SOCIONEXT_SYNQUACER_PREITS
706 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
707 default y
708 help
709 Socionext Synquacer SoCs implement a separate h/w block to generate
710 MSI doorbell writes with non-zero values for the device ID.
711
712 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100713
714config HISILICON_ERRATUM_161600802
715 bool "Hip07 161600802: Erroneous redistributor VLPI base"
716 default y
717 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100718 The HiSilicon Hip07 SoC uses the wrong redistributor base
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100719 when issued ITS commands such as VMOVP and VMAPP, and requires
720 a 128kB offset to be applied to the target address in this commands.
721
722 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600723
724config QCOM_FALKOR_ERRATUM_E1041
725 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
726 default y
727 help
728 Falkor CPU may speculatively fetch instructions from an improper
729 memory location when MMU translation is changed from SCTLR_ELn[M]=1
730 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
731
732 If unsure, say Y.
733
Zhang Lei3e321312019-02-26 18:43:41 +0000734config FUJITSU_ERRATUM_010001
735 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
736 default y
737 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100738 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
Zhang Lei3e321312019-02-26 18:43:41 +0000739 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
740 accesses may cause undefined fault (Data abort, DFSC=0b111111).
741 This fault occurs under a specific hardware condition when a
742 load/store instruction performs an address translation using:
743 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
744 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
745 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
746 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
747
748 The workaround is to ensure these bits are clear in TCR_ELx.
Will Deaconbc15cf72019-04-29 14:21:11 +0100749 The workaround only affects the Fujitsu-A64FX.
Zhang Lei3e321312019-02-26 18:43:41 +0000750
751 If unsure, say Y.
752
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100753endmenu
754
755
756choice
757 prompt "Page size"
758 default ARM64_4K_PAGES
759 help
760 Page size (translation granule) configuration.
761
762config ARM64_4K_PAGES
763 bool "4KB"
764 help
765 This feature enables 4KB pages support.
766
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100767config ARM64_16K_PAGES
768 bool "16KB"
769 help
770 The system will use 16KB pages support. AArch32 emulation
771 requires applications compiled with 16K (or a multiple of 16K)
772 aligned segments.
773
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100774config ARM64_64K_PAGES
775 bool "64KB"
776 help
777 This feature enables 64KB pages support (4KB by default)
778 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100779 look-up. AArch32 emulation requires applications compiled
780 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100781
782endchoice
783
784choice
785 prompt "Virtual address space size"
786 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100787 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100788 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
789 help
790 Allows choosing one of multiple possible virtual address
791 space sizes. The level of translation table is determined by
792 a combination of page size and virtual address space size.
793
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100794config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100795 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100796 depends on ARM64_16K_PAGES
797
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100798config ARM64_VA_BITS_39
799 bool "39-bit"
800 depends on ARM64_4K_PAGES
801
802config ARM64_VA_BITS_42
803 bool "42-bit"
804 depends on ARM64_64K_PAGES
805
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100806config ARM64_VA_BITS_47
807 bool "47-bit"
808 depends on ARM64_16K_PAGES
809
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100810config ARM64_VA_BITS_48
811 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100812
Steve Capperb6d00d42019-08-07 16:55:22 +0100813config ARM64_VA_BITS_52
814 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000815 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
816 help
817 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100818 requested via a hint to mmap(). The kernel will also use 52-bit
819 virtual addresses for its own mappings (provided HW support for
820 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000821
822 NOTE: Enabling 52-bit virtual addressing in conjunction with
823 ARMv8.3 Pointer Authentication will result in the PAC being
824 reduced from 7 bits to 3 bits, which may have a significant
825 impact on its susceptibility to brute-force attacks.
826
827 If unsure, select 48-bit virtual addressing instead.
828
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100829endchoice
830
Will Deacon68d23da2018-12-10 14:15:15 +0000831config ARM64_FORCE_52BIT
832 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100833 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000834 help
835 For systems with 52-bit userspace VAs enabled, the kernel will attempt
836 to maintain compatibility with older software by providing 48-bit VAs
837 unless a hint is supplied to mmap.
838
839 This configuration option disables the 48-bit compatibility logic, and
840 forces all userspace addresses to be 52-bit on HW that supports it. One
841 should only enable this configuration option for stress testing userspace
842 memory management code. If unsure say N here.
843
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100844config ARM64_VA_BITS
845 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100846 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100847 default 39 if ARM64_VA_BITS_39
848 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100849 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100850 default 48 if ARM64_VA_BITS_48
851 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100852
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000853choice
854 prompt "Physical address space size"
855 default ARM64_PA_BITS_48
856 help
857 Choose the maximum physical address range that the kernel will
858 support.
859
860config ARM64_PA_BITS_48
861 bool "48-bit"
862
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000863config ARM64_PA_BITS_52
864 bool "52-bit (ARMv8.2)"
865 depends on ARM64_64K_PAGES
866 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
867 help
868 Enable support for a 52-bit physical address space, introduced as
869 part of the ARMv8.2-LPA extension.
870
871 With this enabled, the kernel will also continue to work on CPUs that
872 do not support ARMv8.2-LPA, but with some added memory overhead (and
873 minor performance overhead).
874
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000875endchoice
876
877config ARM64_PA_BITS
878 int
879 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000880 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000881
Anders Roxelld8e85e12019-11-13 10:26:52 +0100882choice
883 prompt "Endianness"
884 default CPU_LITTLE_ENDIAN
885 help
886 Select the endianness of data accesses performed by the CPU. Userspace
887 applications will need to be compiled and linked for the endianness
888 that is selected here.
889
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100890config CPU_BIG_ENDIAN
891 bool "Build big-endian kernel"
892 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100893 Say Y if you plan on running a kernel with a big-endian userspace.
894
895config CPU_LITTLE_ENDIAN
896 bool "Build little-endian kernel"
897 help
898 Say Y if you plan on running a kernel with a little-endian userspace.
899 This is usually the case for distributions targeting arm64.
900
901endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100902
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100903config SCHED_MC
904 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100905 help
906 Multi-core scheduler support improves the CPU scheduler's decision
907 making when dealing with multi-core CPU chips at a cost of slightly
908 increased overhead in some places. If unsure say N here.
909
910config SCHED_SMT
911 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100912 help
913 Improves the CPU scheduler's decision making when dealing with
914 MultiThreading at a cost of slightly increased overhead in some
915 places. If unsure say N here.
916
917config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000918 int "Maximum number of CPUs (2-4096)"
919 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000920 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100921
922config HOTPLUG_CPU
923 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800924 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100925 help
926 Say Y here to experiment with turning CPUs off and on. CPUs
927 can be controlled through /sys/devices/system/cpu.
928
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700929# Common NUMA Features
930config NUMA
931 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800932 select ACPI_NUMA if ACPI
933 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700934 help
935 Enable NUMA (Non Uniform Memory Access) support.
936
937 The kernel will try to allocate memory used by a CPU on the
938 local memory of the CPU and add some more
939 NUMA awareness to the kernel.
940
941config NODES_SHIFT
942 int "Maximum NUMA Nodes (as a power of 2)"
943 range 1 10
944 default "2"
945 depends on NEED_MULTIPLE_NODES
946 help
947 Specify the maximum number of NUMA Nodes available on the target
948 system. Increases memory reserved to accommodate various tables.
949
950config USE_PERCPU_NUMA_NODE_ID
951 def_bool y
952 depends on NUMA
953
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800954config HAVE_SETUP_PER_CPU_AREA
955 def_bool y
956 depends on NUMA
957
958config NEED_PER_CPU_EMBED_FIRST_CHUNK
959 def_bool y
960 depends on NUMA
961
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000962config HOLES_IN_ZONE
963 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000964
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900965source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100966
Laura Abbott83863f22016-02-05 16:24:47 -0800967config ARCH_SUPPORTS_DEBUG_PAGEALLOC
968 def_bool y
969
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100970config ARCH_SPARSEMEM_ENABLE
971 def_bool y
972 select SPARSEMEM_VMEMMAP_ENABLE
973
974config ARCH_SPARSEMEM_DEFAULT
975 def_bool ARCH_SPARSEMEM_ENABLE
976
977config ARCH_SELECT_MEMORY_MODEL
978 def_bool ARCH_SPARSEMEM_ENABLE
979
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700980config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200981 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700982
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100983config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +0100984 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100985
986config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100987 def_bool y
988 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100989
Steve Capper084bd292013-04-10 13:48:00 +0100990config SYS_SUPPORTS_HUGETLBFS
991 def_bool y
992
Steve Capper084bd292013-04-10 13:48:00 +0100993config ARCH_WANT_HUGE_PMD_SHARE
Steve Capper084bd292013-04-10 13:48:00 +0100994
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100995config ARCH_HAS_CACHE_LINE_SIZE
996 def_bool y
997
Yu Zhao54c8d912019-03-11 18:57:49 -0600998config ARCH_ENABLE_SPLIT_PMD_PTLOCK
999 def_bool y if PGTABLE_LEVELS > 2
1000
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +00001001config SECCOMP
1002 bool "Enable seccomp to safely compute untrusted bytecode"
1003 ---help---
1004 This kernel feature is useful for number crunching applications
1005 that may need to compute untrusted bytecode during their
1006 execution. By using pipes or other transports made available to
1007 the process as file descriptors supporting the read/write
1008 syscalls, it's possible to isolate those applications in
1009 their own address space using seccomp. Once seccomp is
1010 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1011 and the task is only allowed to execute a few safe syscalls
1012 defined by each seccomp mode.
1013
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001014config PARAVIRT
1015 bool "Enable paravirtualization code"
1016 help
1017 This changes the kernel so it can modify itself when it is run
1018 under a hypervisor, potentially improving performance significantly
1019 over full virtualization.
1020
1021config PARAVIRT_TIME_ACCOUNTING
1022 bool "Paravirtual steal time accounting"
1023 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001024 help
1025 Select this option to enable fine granularity task steal time
1026 accounting. Time spent executing other tasks in parallel with
1027 the current vCPU is discounted from the vCPU power. To account for
1028 that, there can be a small performance impact.
1029
1030 If in doubt, say N here.
1031
Geoff Levandd28f6df2016-06-23 17:54:48 +00001032config KEXEC
1033 depends on PM_SLEEP_SMP
1034 select KEXEC_CORE
1035 bool "kexec system call"
1036 ---help---
1037 kexec is a system call that implements the ability to shutdown your
1038 current kernel, and to start another kernel. It is like a reboot
1039 but it is independent of the system firmware. And like a reboot
1040 you can start any kernel with it, not just Linux.
1041
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001042config KEXEC_FILE
1043 bool "kexec file based system call"
1044 select KEXEC_CORE
1045 help
1046 This is new version of kexec system call. This system call is
1047 file based and takes file descriptors as system call argument
1048 for kernel and initramfs as opposed to list of segments as
1049 accepted by previous system call.
1050
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001051config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001052 bool "Verify kernel signature during kexec_file_load() syscall"
1053 depends on KEXEC_FILE
1054 help
1055 Select this option to verify a signature with loaded kernel
1056 image. If configured, any attempt of loading a image without
1057 valid signature will fail.
1058
1059 In addition to that option, you need to enable signature
1060 verification for the corresponding kernel image type being
1061 loaded in order for this to work.
1062
1063config KEXEC_IMAGE_VERIFY_SIG
1064 bool "Enable Image signature verification support"
1065 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001066 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001067 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1068 help
1069 Enable Image signature verification support.
1070
1071comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001072 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001073 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1074
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001075config CRASH_DUMP
1076 bool "Build kdump crash kernel"
1077 help
1078 Generate crash dump after being started by kexec. This should
1079 be normally only set in special crash dump kernels which are
1080 loaded in the main kernel with kexec-tools into a specially
1081 reserved region and then later executed after a crash by
1082 kdump/kexec.
1083
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001084 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001085
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001086config XEN_DOM0
1087 def_bool y
1088 depends on XEN
1089
1090config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001091 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001092 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001093 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001094 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001095 help
1096 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1097
Steve Capperd03bb142013-04-25 15:19:21 +01001098config FORCE_MAX_ZONEORDER
1099 int
1100 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001101 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001102 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001103 help
1104 The kernel memory allocator divides physically contiguous memory
1105 blocks into "zones", where each zone is a power of two number of
1106 pages. This option selects the largest power of two that the kernel
1107 keeps in the memory allocator. If you need to allocate very large
1108 blocks of physically contiguous memory, then you may need to
1109 increase this value.
1110
1111 This config option is actually maximum order plus one. For example,
1112 a value of 11 means that the largest free memory block is 2^10 pages.
1113
1114 We make sure that we can allocate upto a HugePage size for each configuration.
1115 Hence we have :
1116 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1117
1118 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1119 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001120
Will Deacon084eb772017-11-14 14:41:01 +00001121config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001122 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001123 default y
1124 help
Will Deacon06170522017-11-14 16:19:39 +00001125 Speculation attacks against some high-performance processors can
1126 be used to bypass MMU permission checks and leak kernel data to
1127 userspace. This can be defended against by unmapping the kernel
1128 when running in userspace, mapping it back in on exception entry
1129 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001130
1131 If unsure, say Y.
1132
Will Deacon0f15adb2018-01-03 11:17:58 +00001133config HARDEN_BRANCH_PREDICTOR
1134 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1135 default y
1136 help
1137 Speculation attacks against some high-performance processors rely on
1138 being able to manipulate the branch predictor for a victim context by
1139 executing aliasing branches in the attacker context. Such attacks
1140 can be partially mitigated against by clearing internal branch
1141 predictor state and limiting the prediction logic in some situations.
1142
1143 This config option will take CPU-specific actions to harden the
1144 branch predictor against aliasing attacks and may rely on specific
1145 instruction sequences or control bits being set by the system
1146 firmware.
1147
1148 If unsure, say Y.
1149
Marc Zyngierdee39242018-02-15 11:47:14 +00001150config HARDEN_EL2_VECTORS
1151 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1152 default y
1153 help
1154 Speculation attacks against some high-performance processors can
1155 be used to leak privileged information such as the vector base
1156 register, resulting in a potential defeat of the EL2 layout
1157 randomization.
1158
1159 This config option will map the vectors to a fixed location,
1160 independent of the EL2 code mapping, so that revealing VBAR_EL2
1161 to an attacker does not give away any extra information. This
1162 only gets enabled on affected CPUs.
1163
1164 If unsure, say Y.
1165
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001166config ARM64_SSBD
1167 bool "Speculative Store Bypass Disable" if EXPERT
1168 default y
1169 help
1170 This enables mitigation of the bypassing of previous stores
1171 by speculative loads.
1172
1173 If unsure, say Y.
1174
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001175config RODATA_FULL_DEFAULT_ENABLED
1176 bool "Apply r/o permissions of VM areas also to their linear aliases"
1177 default y
1178 help
1179 Apply read-only attributes of VM areas to the linear alias of
1180 the backing pages as well. This prevents code or read-only data
1181 from being modified (inadvertently or intentionally) via another
1182 mapping of the same memory page. This additional enhancement can
1183 be turned off at runtime by passing rodata=[off|on] (and turned on
1184 with rodata=full if this option is set to 'n')
1185
1186 This requires the linear region to be mapped down to pages,
1187 which may adversely affect performance in some cases.
1188
Will Deacondd523792019-04-23 14:37:24 +01001189config ARM64_SW_TTBR0_PAN
1190 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1191 help
1192 Enabling this option prevents the kernel from accessing
1193 user-space memory directly by pointing TTBR0_EL1 to a reserved
1194 zeroed area and reserved ASID. The user access routines
1195 restore the valid TTBR0_EL1 temporarily.
1196
Catalin Marinas63f0c602019-07-23 19:58:39 +02001197config ARM64_TAGGED_ADDR_ABI
1198 bool "Enable the tagged user addresses syscall ABI"
1199 default y
1200 help
1201 When this option is enabled, user applications can opt in to a
1202 relaxed ABI via prctl() allowing tagged addresses to be passed
1203 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001204 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001205
Will Deacondd523792019-04-23 14:37:24 +01001206menuconfig COMPAT
1207 bool "Kernel support for 32-bit EL0"
1208 depends on ARM64_4K_PAGES || EXPERT
1209 select COMPAT_BINFMT_ELF if BINFMT_ELF
1210 select HAVE_UID16
1211 select OLD_SIGSUSPEND3
1212 select COMPAT_OLD_SIGACTION
1213 help
1214 This option enables support for a 32-bit EL0 running under a 64-bit
1215 kernel at EL1. AArch32-specific components such as system calls,
1216 the user helper functions, VFP support and the ptrace interface are
1217 handled appropriately by the kernel.
1218
1219 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1220 that you will only be able to execute AArch32 binaries that were compiled
1221 with page size aligned segments.
1222
1223 If you want to execute 32-bit userspace applications, say Y.
1224
1225if COMPAT
1226
1227config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001228 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001229 default y
1230 help
1231 Warning: disabling this option may break 32-bit user programs.
1232
1233 Provide kuser helpers to compat tasks. The kernel provides
1234 helper code to userspace in read only form at a fixed location
1235 to allow userspace to be independent of the CPU type fitted to
1236 the system. This permits binaries to be run on ARMv4 through
1237 to ARMv8 without modification.
1238
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001239 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001240
1241 However, the fixed address nature of these helpers can be used
1242 by ROP (return orientated programming) authors when creating
1243 exploits.
1244
1245 If all of the binaries and libraries which run on your platform
1246 are built specifically for your platform, and make no use of
1247 these helpers, then you can turn this option off to hinder
1248 such exploits. However, in that case, if a binary or library
1249 relying on those helpers is run, it will not function correctly.
1250
1251 Say N here only if you are absolutely certain that you do not
1252 need these helpers; otherwise, the safe option is to say Y.
1253
Will Deacon7c4791c2019-10-07 13:03:12 +01001254config COMPAT_VDSO
1255 bool "Enable vDSO for 32-bit applications"
1256 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1257 select GENERIC_COMPAT_VDSO
1258 default y
1259 help
1260 Place in the process address space of 32-bit applications an
1261 ELF shared object providing fast implementations of gettimeofday
1262 and clock_gettime.
1263
1264 You must have a 32-bit build of glibc 2.22 or later for programs
1265 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001266
Will Deacon1b907f42014-11-20 16:51:10 +00001267menuconfig ARMV8_DEPRECATED
1268 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001269 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001270 help
1271 Legacy software support may require certain instructions
1272 that have been deprecated or obsoleted in the architecture.
1273
1274 Enable this config to enable selective emulation of these
1275 features.
1276
1277 If unsure, say Y
1278
1279if ARMV8_DEPRECATED
1280
1281config SWP_EMULATION
1282 bool "Emulate SWP/SWPB instructions"
1283 help
1284 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1285 they are always undefined. Say Y here to enable software
1286 emulation of these instructions for userspace using LDXR/STXR.
1287
1288 In some older versions of glibc [<=2.8] SWP is used during futex
1289 trylock() operations with the assumption that the code will not
1290 be preempted. This invalid assumption may be more likely to fail
1291 with SWP emulation enabled, leading to deadlock of the user
1292 application.
1293
1294 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1295 on an external transaction monitoring block called a global
1296 monitor to maintain update atomicity. If your system does not
1297 implement a global monitor, this option can cause programs that
1298 perform SWP operations to uncached memory to deadlock.
1299
1300 If unsure, say Y
1301
1302config CP15_BARRIER_EMULATION
1303 bool "Emulate CP15 Barrier instructions"
1304 help
1305 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1306 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1307 strongly recommended to use the ISB, DSB, and DMB
1308 instructions instead.
1309
1310 Say Y here to enable software emulation of these
1311 instructions for AArch32 userspace code. When this option is
1312 enabled, CP15 barrier usage is traced which can help
1313 identify software that needs updating.
1314
1315 If unsure, say Y
1316
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001317config SETEND_EMULATION
1318 bool "Emulate SETEND instruction"
1319 help
1320 The SETEND instruction alters the data-endianness of the
1321 AArch32 EL0, and is deprecated in ARMv8.
1322
1323 Say Y here to enable software emulation of the instruction
1324 for AArch32 userspace code.
1325
1326 Note: All the cpus on the system must have mixed endian support at EL0
1327 for this feature to be enabled. If a new CPU - which doesn't support mixed
1328 endian - is hotplugged in after this feature has been enabled, there could
1329 be unexpected results in the applications.
1330
1331 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001332endif
1333
Will Deacondd523792019-04-23 14:37:24 +01001334endif
Catalin Marinasba428222016-07-01 18:25:31 +01001335
Will Deacon0e4a0702015-07-27 15:54:13 +01001336menu "ARMv8.1 architectural features"
1337
1338config ARM64_HW_AFDBM
1339 bool "Support for hardware updates of the Access and Dirty page flags"
1340 default y
1341 help
1342 The ARMv8.1 architecture extensions introduce support for
1343 hardware updates of the access and dirty information in page
1344 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1345 capable processors, accesses to pages with PTE_AF cleared will
1346 set this bit instead of raising an access flag fault.
1347 Similarly, writes to read-only pages with the DBM bit set will
1348 clear the read-only bit (AP[2]) instead of raising a
1349 permission fault.
1350
1351 Kernels built with this configuration option enabled continue
1352 to work on pre-ARMv8.1 hardware and the performance impact is
1353 minimal. If unsure, say Y.
1354
1355config ARM64_PAN
1356 bool "Enable support for Privileged Access Never (PAN)"
1357 default y
1358 help
1359 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1360 prevents the kernel or hypervisor from accessing user-space (EL0)
1361 memory directly.
1362
1363 Choosing this option will cause any unprotected (not using
1364 copy_to_user et al) memory access to fail with a permission fault.
1365
1366 The feature is detected at runtime, and will remain as a 'nop'
1367 instruction if the cpu does not implement the feature.
1368
1369config ARM64_LSE_ATOMICS
1370 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001371 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001372 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001373 help
1374 As part of the Large System Extensions, ARMv8.1 introduces new
1375 atomic instructions that are designed specifically to scale in
1376 very large systems.
1377
1378 Say Y here to make use of these instructions for the in-kernel
1379 atomic routines. This incurs a small overhead on CPUs that do
1380 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001381 built with binutils >= 2.25 in order for the new instructions
1382 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001383
Marc Zyngier1f364c82014-02-19 09:33:14 +00001384config ARM64_VHE
1385 bool "Enable support for Virtualization Host Extensions (VHE)"
1386 default y
1387 help
1388 Virtualization Host Extensions (VHE) allow the kernel to run
1389 directly at EL2 (instead of EL1) on processors that support
1390 it. This leads to better performance for KVM, as they reduce
1391 the cost of the world switch.
1392
1393 Selecting this option allows the VHE feature to be detected
1394 at runtime, and does not affect processors that do not
1395 implement this feature.
1396
Will Deacon0e4a0702015-07-27 15:54:13 +01001397endmenu
1398
Will Deaconf9933182016-02-26 16:30:14 +00001399menu "ARMv8.2 architectural features"
1400
James Morse57f49592016-02-05 14:58:48 +00001401config ARM64_UAO
1402 bool "Enable support for User Access Override (UAO)"
1403 default y
1404 help
1405 User Access Override (UAO; part of the ARMv8.2 Extensions)
1406 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001407 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001408
1409 This option changes get_user() and friends to use the 'unprivileged'
1410 variant of the load/store instructions. This ensures that user-space
1411 really did have access to the supplied memory. When addr_limit is
1412 set to kernel memory the UAO bit will be set, allowing privileged
1413 access to kernel memory.
1414
1415 Choosing this option will cause copy_to_user() et al to use user-space
1416 memory permissions.
1417
1418 The feature is detected at runtime, the kernel will use the
1419 regular load/store instructions if the cpu does not implement the
1420 feature.
1421
Robin Murphyd50e0712017-07-25 11:55:42 +01001422config ARM64_PMEM
1423 bool "Enable support for persistent memory"
1424 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001425 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001426 help
1427 Say Y to enable support for the persistent memory API based on the
1428 ARMv8.2 DCPoP feature.
1429
1430 The feature is detected at runtime, and the kernel will use DC CVAC
1431 operations if DC CVAP is not supported (following the behaviour of
1432 DC CVAP itself if the system does not define a point of persistence).
1433
Xie XiuQi64c02722018-01-15 19:38:56 +00001434config ARM64_RAS_EXTN
1435 bool "Enable support for RAS CPU Extensions"
1436 default y
1437 help
1438 CPUs that support the Reliability, Availability and Serviceability
1439 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1440 errors, classify them and report them to software.
1441
1442 On CPUs with these extensions system software can use additional
1443 barriers to determine if faults are pending and read the
1444 classification from a new set of registers.
1445
1446 Selecting this feature will allow the kernel to use these barriers
1447 and access the new registers if the system supports the extension.
1448 Platform RAS features may additionally depend on firmware support.
1449
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001450config ARM64_CNP
1451 bool "Enable support for Common Not Private (CNP) translations"
1452 default y
1453 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1454 help
1455 Common Not Private (CNP) allows translation table entries to
1456 be shared between different PEs in the same inner shareable
1457 domain, so the hardware can use this fact to optimise the
1458 caching of such entries in the TLB.
1459
1460 Selecting this option allows the CNP feature to be detected
1461 at runtime, and does not affect PEs that do not implement
1462 this feature.
1463
Will Deaconf9933182016-02-26 16:30:14 +00001464endmenu
1465
Mark Rutland04ca3202018-12-07 18:39:30 +00001466menu "ARMv8.3 architectural features"
1467
1468config ARM64_PTR_AUTH
1469 bool "Enable support for pointer authentication"
1470 default y
Mark Rutland384b40c2019-04-23 10:12:35 +05301471 depends on !KVM || ARM64_VHE
Mark Rutland04ca3202018-12-07 18:39:30 +00001472 help
1473 Pointer authentication (part of the ARMv8.3 Extensions) provides
1474 instructions for signing and authenticating pointers against secret
1475 keys, which can be used to mitigate Return Oriented Programming (ROP)
1476 and other attacks.
1477
1478 This option enables these instructions at EL0 (i.e. for userspace).
1479
1480 Choosing this option will cause the kernel to initialise secret keys
1481 for each process at exec() time, with these keys being
1482 context-switched along with the process.
1483
1484 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301485 hardware it will not be advertised to userspace/KVM guest nor will it
1486 be enabled. However, KVM guest also require VHE mode and hence
1487 CONFIG_ARM64_VHE=y option to use this feature.
Mark Rutland04ca3202018-12-07 18:39:30 +00001488
1489endmenu
1490
Dave Martinddd25ad2017-10-31 15:51:02 +00001491config ARM64_SVE
1492 bool "ARM Scalable Vector Extension support"
1493 default y
Dave Martin85acda32018-04-20 16:20:43 +01001494 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001495 help
1496 The Scalable Vector Extension (SVE) is an extension to the AArch64
1497 execution state which complements and extends the SIMD functionality
1498 of the base architecture to support much larger vectors and to enable
1499 additional vectorisation opportunities.
1500
1501 To enable use of this extension on CPUs that implement it, say Y.
1502
Dave Martin06a916f2019-04-18 18:41:38 +01001503 On CPUs that support the SVE2 extensions, this option will enable
1504 those too.
1505
Dave Martin50436942018-03-23 18:08:31 +00001506 Note that for architectural reasons, firmware _must_ implement SVE
1507 support when running on SVE capable hardware. The required support
1508 is present in:
1509
1510 * version 1.5 and later of the ARM Trusted Firmware
1511 * the AArch64 boot wrapper since commit 5e1261e08abf
1512 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1513
1514 For other firmware implementations, consult the firmware documentation
1515 or vendor.
1516
1517 If you need the kernel to boot on SVE-capable hardware with broken
1518 firmware, you may need to say N here until you get your firmware
1519 fixed. Otherwise, you may experience firmware panics or lockups when
1520 booting the kernel. If unsure and you are not observing these
1521 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001522
Dave Martin85acda32018-04-20 16:20:43 +01001523 CPUs that support SVE are architecturally required to support the
1524 Virtualization Host Extensions (VHE), so the kernel makes no
1525 provision for supporting SVE alongside KVM without VHE enabled.
1526 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1527 KVM in the same kernel image.
1528
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001529config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001530 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001531 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001532 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001533 help
1534 Allocate PLTs when loading modules so that jumps and calls whose
1535 targets are too far away for their relative offsets to be encoded
1536 in the instructions themselves can be bounced via veneers in the
1537 module's PLT. This allows modules to be allocated in the generic
1538 vmalloc area after the dedicated module memory area has been
1539 exhausted.
1540
1541 When running with address space randomization (KASLR), the module
1542 region itself may be too far away for ordinary relative jumps and
1543 calls, and so in that case, module PLTs are required and cannot be
1544 disabled.
1545
1546 Specific errata workaround(s) might also force module PLTs to be
1547 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001548
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001549config ARM64_PSEUDO_NMI
1550 bool "Support for NMI-like interrupts"
1551 select CONFIG_ARM_GIC_V3
1552 help
1553 Adds support for mimicking Non-Maskable Interrupts through the use of
1554 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001555 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001556
1557 This high priority configuration for interrupts needs to be
1558 explicitly enabled by setting the kernel parameter
1559 "irqchip.gicv3_pseudo_nmi" to 1.
1560
1561 If unsure, say N
1562
Julien Thierry48ce8f82019-06-11 10:38:11 +01001563if ARM64_PSEUDO_NMI
1564config ARM64_DEBUG_PRIORITY_MASKING
1565 bool "Debug interrupt priority masking"
1566 help
1567 This adds runtime checks to functions enabling/disabling
1568 interrupts when using priority masking. The additional checks verify
1569 the validity of ICC_PMR_EL1 when calling concerned functions.
1570
1571 If unsure, say N
1572endif
1573
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001574config RELOCATABLE
1575 bool
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001576 select ARCH_HAS_RELR
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001577 help
1578 This builds the kernel as a Position Independent Executable (PIE),
1579 which retains all relocation metadata required to relocate the
1580 kernel binary at runtime to a different virtual address than the
1581 address it was linked at.
1582 Since AArch64 uses the RELA relocation format, this requires a
1583 relocation pass at runtime even if the kernel is loaded at the
1584 same address it was linked at.
1585
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001586config RANDOMIZE_BASE
1587 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001588 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001589 select RELOCATABLE
1590 help
1591 Randomizes the virtual address at which the kernel image is
1592 loaded, as a security feature that deters exploit attempts
1593 relying on knowledge of the location of kernel internals.
1594
1595 It is the bootloader's job to provide entropy, by passing a
1596 random u64 value in /chosen/kaslr-seed at kernel entry.
1597
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001598 When booting via the UEFI stub, it will invoke the firmware's
1599 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1600 to the kernel proper. In addition, it will randomise the physical
1601 location of the kernel Image as well.
1602
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001603 If unsure, say N.
1604
1605config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001606 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001607 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001608 default y
1609 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001610 Randomizes the location of the module region inside a 4 GB window
1611 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001612 to leak information about the location of core kernel data structures
1613 but it does imply that function calls between modules and the core
1614 kernel will need to be resolved via veneers in the module PLT.
1615
1616 When this option is not set, the module region will be randomized over
1617 a limited range that contains the [_stext, _etext] interval of the
1618 core kernel, so branch relocations are always in range.
1619
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001620config CC_HAVE_STACKPROTECTOR_SYSREG
1621 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1622
1623config STACKPROTECTOR_PER_TASK
1624 def_bool y
1625 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1626
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001627endmenu
1628
1629menu "Boot options"
1630
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001631config ARM64_ACPI_PARKING_PROTOCOL
1632 bool "Enable support for the ARM64 ACPI parking protocol"
1633 depends on ACPI
1634 help
1635 Enable support for the ARM64 ACPI parking protocol. If disabled
1636 the kernel will not allow booting through the ARM64 ACPI parking
1637 protocol even if the corresponding data is present in the ACPI
1638 MADT table.
1639
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001640config CMDLINE
1641 string "Default kernel command string"
1642 default ""
1643 help
1644 Provide a set of default command-line options at build time by
1645 entering them here. As a minimum, you should specify the the
1646 root device (e.g. root=/dev/nfs).
1647
1648config CMDLINE_FORCE
1649 bool "Always use the default kernel command string"
Anders Roxellf70c08e2019-11-11 09:59:56 +01001650 depends on CMDLINE != ""
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001651 help
1652 Always use the default kernel command string, even if the boot
1653 loader passes other arguments to the kernel.
1654 This is useful if you cannot or don't want to change the
1655 command-line options your boot loader passes to the kernel.
1656
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001657config EFI_STUB
1658 bool
1659
Mark Salterf84d0272014-04-15 21:59:30 -04001660config EFI
1661 bool "UEFI runtime support"
1662 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001663 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001664 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001665 select LIBFDT
1666 select UCS2_STRING
1667 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001668 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001669 select EFI_STUB
1670 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001671 default y
1672 help
1673 This option provides support for runtime services provided
1674 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001675 clock, and platform reset). A UEFI stub is also provided to
1676 allow the kernel to be booted as an EFI application. This
1677 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001678
Yi Lid1ae8c02014-10-04 23:46:43 +08001679config DMI
1680 bool "Enable support for SMBIOS (DMI) tables"
1681 depends on EFI
1682 default y
1683 help
1684 This enables SMBIOS/DMI feature for systems.
1685
1686 This option is only useful on systems that have UEFI firmware.
1687 However, even with this option, the resultant kernel should
1688 continue to boot on existing non-UEFI platforms.
1689
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001690endmenu
1691
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001692config SYSVIPC_COMPAT
1693 def_bool y
1694 depends on COMPAT && SYSVIPC
1695
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001696config ARCH_ENABLE_HUGEPAGE_MIGRATION
1697 def_bool y
1698 depends on HUGETLB_PAGE && MIGRATION
1699
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001700menu "Power management options"
1701
1702source "kernel/power/Kconfig"
1703
James Morse82869ac2016-04-27 17:47:12 +01001704config ARCH_HIBERNATION_POSSIBLE
1705 def_bool y
1706 depends on CPU_PM
1707
1708config ARCH_HIBERNATION_HEADER
1709 def_bool y
1710 depends on HIBERNATION
1711
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001712config ARCH_SUSPEND_POSSIBLE
1713 def_bool y
1714
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001715endmenu
1716
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001717menu "CPU Power Management"
1718
1719source "drivers/cpuidle/Kconfig"
1720
Rob Herring52e7e812014-02-24 11:27:57 +09001721source "drivers/cpufreq/Kconfig"
1722
1723endmenu
1724
Mark Salterf84d0272014-04-15 21:59:30 -04001725source "drivers/firmware/Kconfig"
1726
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001727source "drivers/acpi/Kconfig"
1728
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001729source "arch/arm64/kvm/Kconfig"
1730
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001731if CRYPTO
1732source "arch/arm64/crypto/Kconfig"
1733endif