blob: c4db5131d837484f45e6276cc6028604524d96f4 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig886643b2018-10-08 09:12:01 +020014 select ARCH_HAS_DMA_COHERENT_TO_PFN
15 select ARCH_HAS_DMA_MMAP_PGPROT
Jon Masters38b04a72016-06-20 13:56:13 +030016 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070017 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010018 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070019 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070021 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020022 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050023 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070024 select ARCH_HAS_PTE_SPECIAL
Daniel Borkmannd2852a22017-02-21 16:09:33 +010025 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070026 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080027 select ARCH_HAS_STRICT_KERNEL_RWX
28 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020029 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
30 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010031 select ARCH_HAS_SYSCALL_WRAPPER
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010032 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070033 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010034 select ARCH_INLINE_READ_LOCK if !PREEMPT
35 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
36 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
37 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
38 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
39 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
40 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
42 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
43 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
44 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
46 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
47 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
48 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000050 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
51 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
52 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
53 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
54 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
56 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
57 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
58 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010060 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010061 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000062 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010063 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020064 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090065 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070066 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000067 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000068 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080069 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000070 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000071 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000072 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010073 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050074 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010075 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050076 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010077 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010078 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000079 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070080 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000081 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000082 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010083 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010084 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080085 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070086 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010087 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010089 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000090 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070091 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010092 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -070093 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010094 select GENERIC_IRQ_PROBE
95 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010096 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010097 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070098 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000100 select GENERIC_STRNCPY_FROM_USER
101 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100103 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800105 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100106 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100107 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100108 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100109 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800110 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -0800111 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +0000112 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800113 select HAVE_ARCH_MMAP_RND_BITS
114 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700115 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000116 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700117 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700118 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100119 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700120 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100121 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700122 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200123 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100124 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100125 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100126 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700127 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700128 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700129 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000130 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100131 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000132 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100133 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900134 select HAVE_FUNCTION_TRACER
135 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200136 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100137 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100138 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000139 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100140 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700141 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700142 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000143 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100144 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100145 select HAVE_PERF_REGS
146 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400147 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700148 select HAVE_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100149 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900150 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100151 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400152 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900153 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100154 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100155 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200156 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100157 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700158 select MULTI_IRQ_HANDLER
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200159 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200160 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100161 select NO_BOOTMEM
162 select OF
163 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100164 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200165 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000166 select POWER_RESET
167 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700168 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100169 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200170 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700171 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000172 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100173 help
174 ARM 64-bit (AArch64) Linux support.
175
176config 64BIT
177 def_bool y
178
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100179config MMU
180 def_bool y
181
Mark Rutland030c4d22016-05-31 15:57:59 +0100182config ARM64_PAGE_SHIFT
183 int
184 default 16 if ARM64_64K_PAGES
185 default 14 if ARM64_16K_PAGES
186 default 12
187
188config ARM64_CONT_SHIFT
189 int
190 default 5 if ARM64_64K_PAGES
191 default 7 if ARM64_16K_PAGES
192 default 4
193
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800194config ARCH_MMAP_RND_BITS_MIN
195 default 14 if ARM64_64K_PAGES
196 default 16 if ARM64_16K_PAGES
197 default 18
198
199# max bits determined by the following formula:
200# VA_BITS - PAGE_SHIFT - 3
201config ARCH_MMAP_RND_BITS_MAX
202 default 19 if ARM64_VA_BITS=36
203 default 24 if ARM64_VA_BITS=39
204 default 27 if ARM64_VA_BITS=42
205 default 30 if ARM64_VA_BITS=47
206 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
207 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
208 default 33 if ARM64_VA_BITS=48
209 default 14 if ARM64_64K_PAGES
210 default 16 if ARM64_16K_PAGES
211 default 18
212
213config ARCH_MMAP_RND_COMPAT_BITS_MIN
214 default 7 if ARM64_64K_PAGES
215 default 9 if ARM64_16K_PAGES
216 default 11
217
218config ARCH_MMAP_RND_COMPAT_BITS_MAX
219 default 16
220
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700221config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100222 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100223
224config STACKTRACE_SUPPORT
225 def_bool y
226
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100227config ILLEGAL_POINTER_VALUE
228 hex
229 default 0xdead000000000000
230
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100231config LOCKDEP_SUPPORT
232 def_bool y
233
234config TRACE_IRQFLAGS_SUPPORT
235 def_bool y
236
Will Deaconc209f792014-03-14 17:47:05 +0000237config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100238 def_bool y
239
Dave P Martin9fb74102015-07-24 16:37:48 +0100240config GENERIC_BUG
241 def_bool y
242 depends on BUG
243
244config GENERIC_BUG_RELATIVE_POINTERS
245 def_bool y
246 depends on GENERIC_BUG
247
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100248config GENERIC_HWEIGHT
249 def_bool y
250
251config GENERIC_CSUM
252 def_bool y
253
254config GENERIC_CALIBRATE_DELAY
255 def_bool y
256
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100257config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100258 def_bool y
259
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300260config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700261 def_bool y
262
Will Deacon4b3dc962015-05-29 18:28:44 +0100263config SMP
264 def_bool y
265
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100266config KERNEL_MODE_NEON
267 def_bool y
268
Rob Herring92cc15f2014-04-18 17:19:59 -0500269config FIX_EARLYCON_MEM
270 def_bool y
271
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700272config PGTABLE_LEVELS
273 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100274 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700275 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
276 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
277 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100278 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
279 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700280
Pratyush Anand9842cea2016-11-02 14:40:46 +0530281config ARCH_SUPPORTS_UPROBES
282 def_bool y
283
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200284config ARCH_PROC_KCORE_TEXT
285 def_bool y
286
Olof Johansson6a377492015-07-20 12:09:16 -0700287source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100288
289menu "Bus support"
290
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100291config PCI
292 bool "PCI support"
293 help
294 This feature enables support for PCI bus system. If you say Y
295 here, the kernel will include drivers and infrastructure code
296 to support PCI bus devices.
297
298config PCI_DOMAINS
299 def_bool PCI
300
301config PCI_DOMAINS_GENERIC
302 def_bool PCI
303
304config PCI_SYSCALL
305 def_bool PCI
306
307source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100308
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100309endmenu
310
311menu "Kernel Features"
312
Andre Przywarac0a01b82014-11-14 15:54:12 +0000313menu "ARM errata workarounds via the alternatives framework"
314
315config ARM64_ERRATUM_826319
316 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
317 default y
318 help
319 This option adds an alternative code sequence to work around ARM
320 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
321 AXI master interface and an L2 cache.
322
323 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
324 and is unable to accept a certain write via this interface, it will
325 not progress on read data presented on the read data channel and the
326 system can deadlock.
327
328 The workaround promotes data cache clean instructions to
329 data cache clean-and-invalidate.
330 Please note that this does not necessarily enable the workaround,
331 as it depends on the alternative framework, which will only patch
332 the kernel if an affected CPU is detected.
333
334 If unsure, say Y.
335
336config ARM64_ERRATUM_827319
337 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
338 default y
339 help
340 This option adds an alternative code sequence to work around ARM
341 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
342 master interface and an L2 cache.
343
344 Under certain conditions this erratum can cause a clean line eviction
345 to occur at the same time as another transaction to the same address
346 on the AMBA 5 CHI interface, which can cause data corruption if the
347 interconnect reorders the two transactions.
348
349 The workaround promotes data cache clean instructions to
350 data cache clean-and-invalidate.
351 Please note that this does not necessarily enable the workaround,
352 as it depends on the alternative framework, which will only patch
353 the kernel if an affected CPU is detected.
354
355 If unsure, say Y.
356
357config ARM64_ERRATUM_824069
358 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
359 default y
360 help
361 This option adds an alternative code sequence to work around ARM
362 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
363 to a coherent interconnect.
364
365 If a Cortex-A53 processor is executing a store or prefetch for
366 write instruction at the same time as a processor in another
367 cluster is executing a cache maintenance operation to the same
368 address, then this erratum might cause a clean cache line to be
369 incorrectly marked as dirty.
370
371 The workaround promotes data cache clean instructions to
372 data cache clean-and-invalidate.
373 Please note that this option does not necessarily enable the
374 workaround, as it depends on the alternative framework, which will
375 only patch the kernel if an affected CPU is detected.
376
377 If unsure, say Y.
378
379config ARM64_ERRATUM_819472
380 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
381 default y
382 help
383 This option adds an alternative code sequence to work around ARM
384 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
385 present when it is connected to a coherent interconnect.
386
387 If the processor is executing a load and store exclusive sequence at
388 the same time as a processor in another cluster is executing a cache
389 maintenance operation to the same address, then this erratum might
390 cause data corruption.
391
392 The workaround promotes data cache clean instructions to
393 data cache clean-and-invalidate.
394 Please note that this does not necessarily enable the workaround,
395 as it depends on the alternative framework, which will only patch
396 the kernel if an affected CPU is detected.
397
398 If unsure, say Y.
399
400config ARM64_ERRATUM_832075
401 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
402 default y
403 help
404 This option adds an alternative code sequence to work around ARM
405 erratum 832075 on Cortex-A57 parts up to r1p2.
406
407 Affected Cortex-A57 parts might deadlock when exclusive load/store
408 instructions to Write-Back memory are mixed with Device loads.
409
410 The workaround is to promote device loads to use Load-Acquire
411 semantics.
412 Please note that this does not necessarily enable the workaround,
413 as it depends on the alternative framework, which will only patch
414 the kernel if an affected CPU is detected.
415
416 If unsure, say Y.
417
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000418config ARM64_ERRATUM_834220
419 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
420 depends on KVM
421 default y
422 help
423 This option adds an alternative code sequence to work around ARM
424 erratum 834220 on Cortex-A57 parts up to r1p2.
425
426 Affected Cortex-A57 parts might report a Stage 2 translation
427 fault as the result of a Stage 1 fault for load crossing a
428 page boundary when there is a permission or device memory
429 alignment fault at Stage 1 and a translation fault at Stage 2.
430
431 The workaround is to verify that the Stage 1 translation
432 doesn't generate a fault before handling the Stage 2 fault.
433 Please note that this does not necessarily enable the workaround,
434 as it depends on the alternative framework, which will only patch
435 the kernel if an affected CPU is detected.
436
437 If unsure, say Y.
438
Will Deacon905e8c52015-03-23 19:07:02 +0000439config ARM64_ERRATUM_845719
440 bool "Cortex-A53: 845719: a load might read incorrect data"
441 depends on COMPAT
442 default y
443 help
444 This option adds an alternative code sequence to work around ARM
445 erratum 845719 on Cortex-A53 parts up to r0p4.
446
447 When running a compat (AArch32) userspace on an affected Cortex-A53
448 part, a load at EL0 from a virtual address that matches the bottom 32
449 bits of the virtual address used by a recent load at (AArch64) EL1
450 might return incorrect data.
451
452 The workaround is to write the contextidr_el1 register on exception
453 return to a 32-bit task.
454 Please note that this does not necessarily enable the workaround,
455 as it depends on the alternative framework, which will only patch
456 the kernel if an affected CPU is detected.
457
458 If unsure, say Y.
459
Will Deacondf057cc2015-03-17 12:15:02 +0000460config ARM64_ERRATUM_843419
461 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000462 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000463 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000464 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100465 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000466 enables PLT support to replace certain ADRP instructions, which can
467 cause subsequent memory accesses to use an incorrect address on
468 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000469
470 If unsure, say Y.
471
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100472config ARM64_ERRATUM_1024718
473 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
474 default y
475 help
476 This option adds work around for Arm Cortex-A55 Erratum 1024718.
477
478 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
479 update of the hardware dirty bit when the DBM/AP bits are updated
480 without a break-before-make. The work around is to disable the usage
481 of hardware DBM locally on the affected cores. CPUs not affected by
482 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100483
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100484 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100485
Robert Richter94100972015-09-21 22:58:38 +0200486config CAVIUM_ERRATUM_22375
487 bool "Cavium erratum 22375, 24313"
488 default y
489 help
490 Enable workaround for erratum 22375, 24313.
491
492 This implements two gicv3-its errata workarounds for ThunderX. Both
493 with small impact affecting only ITS table allocation.
494
495 erratum 22375: only alloc 8MB table size
496 erratum 24313: ignore memory access type
497
498 The fixes are in ITS initialization and basically ignore memory access
499 type and table size provided by the TYPER and BASER registers.
500
501 If unsure, say Y.
502
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200503config CAVIUM_ERRATUM_23144
504 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
505 depends on NUMA
506 default y
507 help
508 ITS SYNC command hang for cross node io and collections/cpu mapping.
509
510 If unsure, say Y.
511
Robert Richter6d4e11c2015-09-21 22:58:35 +0200512config CAVIUM_ERRATUM_23154
513 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
514 default y
515 help
516 The gicv3 of ThunderX requires a modified version for
517 reading the IAR status to ensure data synchronization
518 (access to icc_iar1_el1 is not sync'ed before and after).
519
520 If unsure, say Y.
521
Andrew Pinski104a0c02016-02-24 17:44:57 -0800522config CAVIUM_ERRATUM_27456
523 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
524 default y
525 help
526 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
527 instructions may cause the icache to become corrupted if it
528 contains data for a non-current ASID. The fix is to
529 invalidate the icache when changing the mm context.
530
531 If unsure, say Y.
532
David Daney690a3412017-06-09 12:49:48 +0100533config CAVIUM_ERRATUM_30115
534 bool "Cavium erratum 30115: Guest may disable interrupts in host"
535 default y
536 help
537 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
538 1.2, and T83 Pass 1.0, KVM guest execution may disable
539 interrupts in host. Trapping both GICv3 group-0 and group-1
540 accesses sidesteps the issue.
541
542 If unsure, say Y.
543
Christopher Covington38fd94b2017-02-08 15:08:37 -0500544config QCOM_FALKOR_ERRATUM_1003
545 bool "Falkor E1003: Incorrect translation due to ASID change"
546 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500547 help
548 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000549 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
550 in TTBR1_EL1, this situation only occurs in the entry trampoline and
551 then only for entries in the walk cache, since the leaf translation
552 is unchanged. Work around the erratum by invalidating the walk cache
553 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500554
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500555config QCOM_FALKOR_ERRATUM_1009
556 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
557 default y
558 help
559 On Falkor v1, the CPU may prematurely complete a DSB following a
560 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
561 one more time to fix the issue.
562
563 If unsure, say Y.
564
Shanker Donthineni90922a22017-03-07 08:20:38 -0600565config QCOM_QDF2400_ERRATUM_0065
566 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
567 default y
568 help
569 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
570 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
571 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
572
573 If unsure, say Y.
574
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100575config SOCIONEXT_SYNQUACER_PREITS
576 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
577 default y
578 help
579 Socionext Synquacer SoCs implement a separate h/w block to generate
580 MSI doorbell writes with non-zero values for the device ID.
581
582 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100583
584config HISILICON_ERRATUM_161600802
585 bool "Hip07 161600802: Erroneous redistributor VLPI base"
586 default y
587 help
588 The HiSilicon Hip07 SoC usees the wrong redistributor base
589 when issued ITS commands such as VMOVP and VMAPP, and requires
590 a 128kB offset to be applied to the target address in this commands.
591
592 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600593
594config QCOM_FALKOR_ERRATUM_E1041
595 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
596 default y
597 help
598 Falkor CPU may speculatively fetch instructions from an improper
599 memory location when MMU translation is changed from SCTLR_ELn[M]=1
600 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
601
602 If unsure, say Y.
603
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100604endmenu
605
606
607choice
608 prompt "Page size"
609 default ARM64_4K_PAGES
610 help
611 Page size (translation granule) configuration.
612
613config ARM64_4K_PAGES
614 bool "4KB"
615 help
616 This feature enables 4KB pages support.
617
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100618config ARM64_16K_PAGES
619 bool "16KB"
620 help
621 The system will use 16KB pages support. AArch32 emulation
622 requires applications compiled with 16K (or a multiple of 16K)
623 aligned segments.
624
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100625config ARM64_64K_PAGES
626 bool "64KB"
627 help
628 This feature enables 64KB pages support (4KB by default)
629 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100630 look-up. AArch32 emulation requires applications compiled
631 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100632
633endchoice
634
635choice
636 prompt "Virtual address space size"
637 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100638 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100639 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
640 help
641 Allows choosing one of multiple possible virtual address
642 space sizes. The level of translation table is determined by
643 a combination of page size and virtual address space size.
644
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100645config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100646 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100647 depends on ARM64_16K_PAGES
648
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100649config ARM64_VA_BITS_39
650 bool "39-bit"
651 depends on ARM64_4K_PAGES
652
653config ARM64_VA_BITS_42
654 bool "42-bit"
655 depends on ARM64_64K_PAGES
656
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100657config ARM64_VA_BITS_47
658 bool "47-bit"
659 depends on ARM64_16K_PAGES
660
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100661config ARM64_VA_BITS_48
662 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100663
664endchoice
665
666config ARM64_VA_BITS
667 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100668 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100669 default 39 if ARM64_VA_BITS_39
670 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100671 default 47 if ARM64_VA_BITS_47
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100672 default 48 if ARM64_VA_BITS_48
673
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000674choice
675 prompt "Physical address space size"
676 default ARM64_PA_BITS_48
677 help
678 Choose the maximum physical address range that the kernel will
679 support.
680
681config ARM64_PA_BITS_48
682 bool "48-bit"
683
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000684config ARM64_PA_BITS_52
685 bool "52-bit (ARMv8.2)"
686 depends on ARM64_64K_PAGES
687 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
688 help
689 Enable support for a 52-bit physical address space, introduced as
690 part of the ARMv8.2-LPA extension.
691
692 With this enabled, the kernel will also continue to work on CPUs that
693 do not support ARMv8.2-LPA, but with some added memory overhead (and
694 minor performance overhead).
695
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000696endchoice
697
698config ARM64_PA_BITS
699 int
700 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000701 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000702
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100703config CPU_BIG_ENDIAN
704 bool "Build big-endian kernel"
705 help
706 Say Y if you plan on running a kernel in big-endian mode.
707
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100708config SCHED_MC
709 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100710 help
711 Multi-core scheduler support improves the CPU scheduler's decision
712 making when dealing with multi-core CPU chips at a cost of slightly
713 increased overhead in some places. If unsure say N here.
714
715config SCHED_SMT
716 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100717 help
718 Improves the CPU scheduler's decision making when dealing with
719 MultiThreading at a cost of slightly increased overhead in some
720 places. If unsure say N here.
721
722config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000723 int "Maximum number of CPUs (2-4096)"
724 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100725 # These have to remain sorted largest to smallest
726 default "64"
727
728config HOTPLUG_CPU
729 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800730 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100731 help
732 Say Y here to experiment with turning CPUs off and on. CPUs
733 can be controlled through /sys/devices/system/cpu.
734
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700735# Common NUMA Features
736config NUMA
737 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800738 select ACPI_NUMA if ACPI
739 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700740 help
741 Enable NUMA (Non Uniform Memory Access) support.
742
743 The kernel will try to allocate memory used by a CPU on the
744 local memory of the CPU and add some more
745 NUMA awareness to the kernel.
746
747config NODES_SHIFT
748 int "Maximum NUMA Nodes (as a power of 2)"
749 range 1 10
750 default "2"
751 depends on NEED_MULTIPLE_NODES
752 help
753 Specify the maximum number of NUMA Nodes available on the target
754 system. Increases memory reserved to accommodate various tables.
755
756config USE_PERCPU_NUMA_NODE_ID
757 def_bool y
758 depends on NUMA
759
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800760config HAVE_SETUP_PER_CPU_AREA
761 def_bool y
762 depends on NUMA
763
764config NEED_PER_CPU_EMBED_FIRST_CHUNK
765 def_bool y
766 depends on NUMA
767
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000768config HOLES_IN_ZONE
769 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000770
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800771source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100772
Laura Abbott83863f22016-02-05 16:24:47 -0800773config ARCH_SUPPORTS_DEBUG_PAGEALLOC
774 def_bool y
775
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100776config ARCH_HAS_HOLES_MEMORYMODEL
777 def_bool y if SPARSEMEM
778
779config ARCH_SPARSEMEM_ENABLE
780 def_bool y
781 select SPARSEMEM_VMEMMAP_ENABLE
782
783config ARCH_SPARSEMEM_DEFAULT
784 def_bool ARCH_SPARSEMEM_ENABLE
785
786config ARCH_SELECT_MEMORY_MODEL
787 def_bool ARCH_SPARSEMEM_ENABLE
788
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700789config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200790 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700791
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100792config HAVE_ARCH_PFN_VALID
793 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
794
795config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100796 def_bool y
797 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100798
Steve Capper084bd292013-04-10 13:48:00 +0100799config SYS_SUPPORTS_HUGETLBFS
800 def_bool y
801
Steve Capper084bd292013-04-10 13:48:00 +0100802config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100803 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100804
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100805config ARCH_HAS_CACHE_LINE_SIZE
806 def_bool y
807
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000808config SECCOMP
809 bool "Enable seccomp to safely compute untrusted bytecode"
810 ---help---
811 This kernel feature is useful for number crunching applications
812 that may need to compute untrusted bytecode during their
813 execution. By using pipes or other transports made available to
814 the process as file descriptors supporting the read/write
815 syscalls, it's possible to isolate those applications in
816 their own address space using seccomp. Once seccomp is
817 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
818 and the task is only allowed to execute a few safe syscalls
819 defined by each seccomp mode.
820
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000821config PARAVIRT
822 bool "Enable paravirtualization code"
823 help
824 This changes the kernel so it can modify itself when it is run
825 under a hypervisor, potentially improving performance significantly
826 over full virtualization.
827
828config PARAVIRT_TIME_ACCOUNTING
829 bool "Paravirtual steal time accounting"
830 select PARAVIRT
831 default n
832 help
833 Select this option to enable fine granularity task steal time
834 accounting. Time spent executing other tasks in parallel with
835 the current vCPU is discounted from the vCPU power. To account for
836 that, there can be a small performance impact.
837
838 If in doubt, say N here.
839
Geoff Levandd28f6df2016-06-23 17:54:48 +0000840config KEXEC
841 depends on PM_SLEEP_SMP
842 select KEXEC_CORE
843 bool "kexec system call"
844 ---help---
845 kexec is a system call that implements the ability to shutdown your
846 current kernel, and to start another kernel. It is like a reboot
847 but it is independent of the system firmware. And like a reboot
848 you can start any kernel with it, not just Linux.
849
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900850config CRASH_DUMP
851 bool "Build kdump crash kernel"
852 help
853 Generate crash dump after being started by kexec. This should
854 be normally only set in special crash dump kernels which are
855 loaded in the main kernel with kexec-tools into a specially
856 reserved region and then later executed after a crash by
857 kdump/kexec.
858
859 For more details see Documentation/kdump/kdump.txt
860
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000861config XEN_DOM0
862 def_bool y
863 depends on XEN
864
865config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700866 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000867 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000868 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000869 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000870 help
871 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
872
Steve Capperd03bb142013-04-25 15:19:21 +0100873config FORCE_MAX_ZONEORDER
874 int
875 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100876 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100877 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100878 help
879 The kernel memory allocator divides physically contiguous memory
880 blocks into "zones", where each zone is a power of two number of
881 pages. This option selects the largest power of two that the kernel
882 keeps in the memory allocator. If you need to allocate very large
883 blocks of physically contiguous memory, then you may need to
884 increase this value.
885
886 This config option is actually maximum order plus one. For example,
887 a value of 11 means that the largest free memory block is 2^10 pages.
888
889 We make sure that we can allocate upto a HugePage size for each configuration.
890 Hence we have :
891 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
892
893 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
894 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100895
Will Deacon084eb772017-11-14 14:41:01 +0000896config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000897 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000898 default y
899 help
Will Deacon06170522017-11-14 16:19:39 +0000900 Speculation attacks against some high-performance processors can
901 be used to bypass MMU permission checks and leak kernel data to
902 userspace. This can be defended against by unmapping the kernel
903 when running in userspace, mapping it back in on exception entry
904 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000905
906 If unsure, say Y.
907
Will Deacon0f15adb2018-01-03 11:17:58 +0000908config HARDEN_BRANCH_PREDICTOR
909 bool "Harden the branch predictor against aliasing attacks" if EXPERT
910 default y
911 help
912 Speculation attacks against some high-performance processors rely on
913 being able to manipulate the branch predictor for a victim context by
914 executing aliasing branches in the attacker context. Such attacks
915 can be partially mitigated against by clearing internal branch
916 predictor state and limiting the prediction logic in some situations.
917
918 This config option will take CPU-specific actions to harden the
919 branch predictor against aliasing attacks and may rely on specific
920 instruction sequences or control bits being set by the system
921 firmware.
922
923 If unsure, say Y.
924
Marc Zyngierdee39242018-02-15 11:47:14 +0000925config HARDEN_EL2_VECTORS
926 bool "Harden EL2 vector mapping against system register leak" if EXPERT
927 default y
928 help
929 Speculation attacks against some high-performance processors can
930 be used to leak privileged information such as the vector base
931 register, resulting in a potential defeat of the EL2 layout
932 randomization.
933
934 This config option will map the vectors to a fixed location,
935 independent of the EL2 code mapping, so that revealing VBAR_EL2
936 to an attacker does not give away any extra information. This
937 only gets enabled on affected CPUs.
938
939 If unsure, say Y.
940
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100941config ARM64_SSBD
942 bool "Speculative Store Bypass Disable" if EXPERT
943 default y
944 help
945 This enables mitigation of the bypassing of previous stores
946 by speculative loads.
947
948 If unsure, say Y.
949
Will Deacon1b907f42014-11-20 16:51:10 +0000950menuconfig ARMV8_DEPRECATED
951 bool "Emulate deprecated/obsolete ARMv8 instructions"
952 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000953 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000954 help
955 Legacy software support may require certain instructions
956 that have been deprecated or obsoleted in the architecture.
957
958 Enable this config to enable selective emulation of these
959 features.
960
961 If unsure, say Y
962
963if ARMV8_DEPRECATED
964
965config SWP_EMULATION
966 bool "Emulate SWP/SWPB instructions"
967 help
968 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
969 they are always undefined. Say Y here to enable software
970 emulation of these instructions for userspace using LDXR/STXR.
971
972 In some older versions of glibc [<=2.8] SWP is used during futex
973 trylock() operations with the assumption that the code will not
974 be preempted. This invalid assumption may be more likely to fail
975 with SWP emulation enabled, leading to deadlock of the user
976 application.
977
978 NOTE: when accessing uncached shared regions, LDXR/STXR rely
979 on an external transaction monitoring block called a global
980 monitor to maintain update atomicity. If your system does not
981 implement a global monitor, this option can cause programs that
982 perform SWP operations to uncached memory to deadlock.
983
984 If unsure, say Y
985
986config CP15_BARRIER_EMULATION
987 bool "Emulate CP15 Barrier instructions"
988 help
989 The CP15 barrier instructions - CP15ISB, CP15DSB, and
990 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
991 strongly recommended to use the ISB, DSB, and DMB
992 instructions instead.
993
994 Say Y here to enable software emulation of these
995 instructions for AArch32 userspace code. When this option is
996 enabled, CP15 barrier usage is traced which can help
997 identify software that needs updating.
998
999 If unsure, say Y
1000
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001001config SETEND_EMULATION
1002 bool "Emulate SETEND instruction"
1003 help
1004 The SETEND instruction alters the data-endianness of the
1005 AArch32 EL0, and is deprecated in ARMv8.
1006
1007 Say Y here to enable software emulation of the instruction
1008 for AArch32 userspace code.
1009
1010 Note: All the cpus on the system must have mixed endian support at EL0
1011 for this feature to be enabled. If a new CPU - which doesn't support mixed
1012 endian - is hotplugged in after this feature has been enabled, there could
1013 be unexpected results in the applications.
1014
1015 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001016endif
1017
Catalin Marinasba428222016-07-01 18:25:31 +01001018config ARM64_SW_TTBR0_PAN
1019 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1020 help
1021 Enabling this option prevents the kernel from accessing
1022 user-space memory directly by pointing TTBR0_EL1 to a reserved
1023 zeroed area and reserved ASID. The user access routines
1024 restore the valid TTBR0_EL1 temporarily.
1025
Will Deacon0e4a0702015-07-27 15:54:13 +01001026menu "ARMv8.1 architectural features"
1027
1028config ARM64_HW_AFDBM
1029 bool "Support for hardware updates of the Access and Dirty page flags"
1030 default y
1031 help
1032 The ARMv8.1 architecture extensions introduce support for
1033 hardware updates of the access and dirty information in page
1034 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1035 capable processors, accesses to pages with PTE_AF cleared will
1036 set this bit instead of raising an access flag fault.
1037 Similarly, writes to read-only pages with the DBM bit set will
1038 clear the read-only bit (AP[2]) instead of raising a
1039 permission fault.
1040
1041 Kernels built with this configuration option enabled continue
1042 to work on pre-ARMv8.1 hardware and the performance impact is
1043 minimal. If unsure, say Y.
1044
1045config ARM64_PAN
1046 bool "Enable support for Privileged Access Never (PAN)"
1047 default y
1048 help
1049 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1050 prevents the kernel or hypervisor from accessing user-space (EL0)
1051 memory directly.
1052
1053 Choosing this option will cause any unprotected (not using
1054 copy_to_user et al) memory access to fail with a permission fault.
1055
1056 The feature is detected at runtime, and will remain as a 'nop'
1057 instruction if the cpu does not implement the feature.
1058
1059config ARM64_LSE_ATOMICS
1060 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001061 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001062 help
1063 As part of the Large System Extensions, ARMv8.1 introduces new
1064 atomic instructions that are designed specifically to scale in
1065 very large systems.
1066
1067 Say Y here to make use of these instructions for the in-kernel
1068 atomic routines. This incurs a small overhead on CPUs that do
1069 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001070 built with binutils >= 2.25 in order for the new instructions
1071 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001072
Marc Zyngier1f364c82014-02-19 09:33:14 +00001073config ARM64_VHE
1074 bool "Enable support for Virtualization Host Extensions (VHE)"
1075 default y
1076 help
1077 Virtualization Host Extensions (VHE) allow the kernel to run
1078 directly at EL2 (instead of EL1) on processors that support
1079 it. This leads to better performance for KVM, as they reduce
1080 the cost of the world switch.
1081
1082 Selecting this option allows the VHE feature to be detected
1083 at runtime, and does not affect processors that do not
1084 implement this feature.
1085
Will Deacon0e4a0702015-07-27 15:54:13 +01001086endmenu
1087
Will Deaconf9933182016-02-26 16:30:14 +00001088menu "ARMv8.2 architectural features"
1089
James Morse57f49592016-02-05 14:58:48 +00001090config ARM64_UAO
1091 bool "Enable support for User Access Override (UAO)"
1092 default y
1093 help
1094 User Access Override (UAO; part of the ARMv8.2 Extensions)
1095 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001096 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001097
1098 This option changes get_user() and friends to use the 'unprivileged'
1099 variant of the load/store instructions. This ensures that user-space
1100 really did have access to the supplied memory. When addr_limit is
1101 set to kernel memory the UAO bit will be set, allowing privileged
1102 access to kernel memory.
1103
1104 Choosing this option will cause copy_to_user() et al to use user-space
1105 memory permissions.
1106
1107 The feature is detected at runtime, the kernel will use the
1108 regular load/store instructions if the cpu does not implement the
1109 feature.
1110
Robin Murphyd50e0712017-07-25 11:55:42 +01001111config ARM64_PMEM
1112 bool "Enable support for persistent memory"
1113 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001114 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001115 help
1116 Say Y to enable support for the persistent memory API based on the
1117 ARMv8.2 DCPoP feature.
1118
1119 The feature is detected at runtime, and the kernel will use DC CVAC
1120 operations if DC CVAP is not supported (following the behaviour of
1121 DC CVAP itself if the system does not define a point of persistence).
1122
Xie XiuQi64c02722018-01-15 19:38:56 +00001123config ARM64_RAS_EXTN
1124 bool "Enable support for RAS CPU Extensions"
1125 default y
1126 help
1127 CPUs that support the Reliability, Availability and Serviceability
1128 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1129 errors, classify them and report them to software.
1130
1131 On CPUs with these extensions system software can use additional
1132 barriers to determine if faults are pending and read the
1133 classification from a new set of registers.
1134
1135 Selecting this feature will allow the kernel to use these barriers
1136 and access the new registers if the system supports the extension.
1137 Platform RAS features may additionally depend on firmware support.
1138
Will Deaconf9933182016-02-26 16:30:14 +00001139endmenu
1140
Dave Martinddd25ad2017-10-31 15:51:02 +00001141config ARM64_SVE
1142 bool "ARM Scalable Vector Extension support"
1143 default y
Dave Martin85acda32018-04-20 16:20:43 +01001144 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001145 help
1146 The Scalable Vector Extension (SVE) is an extension to the AArch64
1147 execution state which complements and extends the SIMD functionality
1148 of the base architecture to support much larger vectors and to enable
1149 additional vectorisation opportunities.
1150
1151 To enable use of this extension on CPUs that implement it, say Y.
1152
Dave Martin50436942018-03-23 18:08:31 +00001153 Note that for architectural reasons, firmware _must_ implement SVE
1154 support when running on SVE capable hardware. The required support
1155 is present in:
1156
1157 * version 1.5 and later of the ARM Trusted Firmware
1158 * the AArch64 boot wrapper since commit 5e1261e08abf
1159 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1160
1161 For other firmware implementations, consult the firmware documentation
1162 or vendor.
1163
1164 If you need the kernel to boot on SVE-capable hardware with broken
1165 firmware, you may need to say N here until you get your firmware
1166 fixed. Otherwise, you may experience firmware panics or lockups when
1167 booting the kernel. If unsure and you are not observing these
1168 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001169
Dave Martin85acda32018-04-20 16:20:43 +01001170 CPUs that support SVE are architecturally required to support the
1171 Virtualization Host Extensions (VHE), so the kernel makes no
1172 provision for supporting SVE alongside KVM without VHE enabled.
1173 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1174 KVM in the same kernel image.
1175
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001176config ARM64_MODULE_PLTS
1177 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001178 select HAVE_MOD_ARCH_SPECIFIC
1179
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001180config RELOCATABLE
1181 bool
1182 help
1183 This builds the kernel as a Position Independent Executable (PIE),
1184 which retains all relocation metadata required to relocate the
1185 kernel binary at runtime to a different virtual address than the
1186 address it was linked at.
1187 Since AArch64 uses the RELA relocation format, this requires a
1188 relocation pass at runtime even if the kernel is loaded at the
1189 same address it was linked at.
1190
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001191config RANDOMIZE_BASE
1192 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001193 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001194 select RELOCATABLE
1195 help
1196 Randomizes the virtual address at which the kernel image is
1197 loaded, as a security feature that deters exploit attempts
1198 relying on knowledge of the location of kernel internals.
1199
1200 It is the bootloader's job to provide entropy, by passing a
1201 random u64 value in /chosen/kaslr-seed at kernel entry.
1202
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001203 When booting via the UEFI stub, it will invoke the firmware's
1204 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1205 to the kernel proper. In addition, it will randomise the physical
1206 location of the kernel Image as well.
1207
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001208 If unsure, say N.
1209
1210config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001211 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001212 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001213 default y
1214 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001215 Randomizes the location of the module region inside a 4 GB window
1216 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001217 to leak information about the location of core kernel data structures
1218 but it does imply that function calls between modules and the core
1219 kernel will need to be resolved via veneers in the module PLT.
1220
1221 When this option is not set, the module region will be randomized over
1222 a limited range that contains the [_stext, _etext] interval of the
1223 core kernel, so branch relocations are always in range.
1224
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001225endmenu
1226
1227menu "Boot options"
1228
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001229config ARM64_ACPI_PARKING_PROTOCOL
1230 bool "Enable support for the ARM64 ACPI parking protocol"
1231 depends on ACPI
1232 help
1233 Enable support for the ARM64 ACPI parking protocol. If disabled
1234 the kernel will not allow booting through the ARM64 ACPI parking
1235 protocol even if the corresponding data is present in the ACPI
1236 MADT table.
1237
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001238config CMDLINE
1239 string "Default kernel command string"
1240 default ""
1241 help
1242 Provide a set of default command-line options at build time by
1243 entering them here. As a minimum, you should specify the the
1244 root device (e.g. root=/dev/nfs).
1245
1246config CMDLINE_FORCE
1247 bool "Always use the default kernel command string"
1248 help
1249 Always use the default kernel command string, even if the boot
1250 loader passes other arguments to the kernel.
1251 This is useful if you cannot or don't want to change the
1252 command-line options your boot loader passes to the kernel.
1253
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001254config EFI_STUB
1255 bool
1256
Mark Salterf84d0272014-04-15 21:59:30 -04001257config EFI
1258 bool "UEFI runtime support"
1259 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001260 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001261 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001262 select LIBFDT
1263 select UCS2_STRING
1264 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001265 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001266 select EFI_STUB
1267 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001268 default y
1269 help
1270 This option provides support for runtime services provided
1271 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001272 clock, and platform reset). A UEFI stub is also provided to
1273 allow the kernel to be booted as an EFI application. This
1274 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001275
Yi Lid1ae8c02014-10-04 23:46:43 +08001276config DMI
1277 bool "Enable support for SMBIOS (DMI) tables"
1278 depends on EFI
1279 default y
1280 help
1281 This enables SMBIOS/DMI feature for systems.
1282
1283 This option is only useful on systems that have UEFI firmware.
1284 However, even with this option, the resultant kernel should
1285 continue to boot on existing non-UEFI platforms.
1286
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001287endmenu
1288
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001289config COMPAT
1290 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001291 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001292 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001293 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001294 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001295 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001296 help
1297 This option enables support for a 32-bit EL0 running under a 64-bit
1298 kernel at EL1. AArch32-specific components such as system calls,
1299 the user helper functions, VFP support and the ptrace interface are
1300 handled appropriately by the kernel.
1301
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001302 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1303 that you will only be able to execute AArch32 binaries that were compiled
1304 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001305
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001306 If you want to execute 32-bit userspace applications, say Y.
1307
1308config SYSVIPC_COMPAT
1309 def_bool y
1310 depends on COMPAT && SYSVIPC
1311
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001312menu "Power management options"
1313
1314source "kernel/power/Kconfig"
1315
James Morse82869ac2016-04-27 17:47:12 +01001316config ARCH_HIBERNATION_POSSIBLE
1317 def_bool y
1318 depends on CPU_PM
1319
1320config ARCH_HIBERNATION_HEADER
1321 def_bool y
1322 depends on HIBERNATION
1323
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001324config ARCH_SUSPEND_POSSIBLE
1325 def_bool y
1326
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001327endmenu
1328
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001329menu "CPU Power Management"
1330
1331source "drivers/cpuidle/Kconfig"
1332
Rob Herring52e7e812014-02-24 11:27:57 +09001333source "drivers/cpufreq/Kconfig"
1334
1335endmenu
1336
Mark Salterf84d0272014-04-15 21:59:30 -04001337source "drivers/firmware/Kconfig"
1338
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001339source "drivers/acpi/Kconfig"
1340
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001341source "arch/arm64/kvm/Kconfig"
1342
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001343if CRYPTO
1344source "arch/arm64/crypto/Kconfig"
1345endif