blob: 2d4b7044063c0fda118e4148f81a20da3a24829e [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050012 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080013 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080014 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig886643b2018-10-08 09:12:01 +020015 select ARCH_HAS_DMA_COHERENT_TO_PFN
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010016 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030017 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070018 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010019 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070020 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080021 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070022 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020023 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070024 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050025 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Robin Murphy73b20c82019-07-16 16:30:51 -070026 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070027 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050028 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010029 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010030 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080031 select ARCH_HAS_STRICT_KERNEL_RWX
32 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020033 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
34 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010035 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010036 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010037 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070038 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010039 select ARCH_INLINE_READ_LOCK if !PREEMPT
40 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
41 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
42 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
43 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
44 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
45 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
46 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
47 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
48 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
49 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
50 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
51 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
52 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
53 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
54 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000055 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
56 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
57 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
58 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
59 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
60 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
61 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
62 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
63 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
64 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Mike Rapoport350e88b2019-05-13 17:22:59 -070065 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010066 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010067 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000068 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010069 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020070 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090071 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070072 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070073 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070074 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000075 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070076 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Yang Shif0b7f8a2016-02-05 15:50:18 -080077 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000078 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000079 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000080 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010081 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050082 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010083 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050084 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010085 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010086 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000087 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070088 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000089 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020090 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000091 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010092 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010093 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080094 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070095 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010096 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010097 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010098 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000099 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -0500100 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700101 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100102 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700103 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select GENERIC_IRQ_PROBE
105 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100106 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100107 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700108 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100109 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000110 select GENERIC_STRNCPY_FROM_USER
111 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100113 select GENERIC_GETTIMEOFDAY
Vincenzo Frascinobfe801e2019-06-21 10:52:42 +0100114 select GENERIC_COMPAT_VDSO if (!CPU_BIG_ENDIAN && COMPAT)
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100115 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100117 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800118 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100119 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100120 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100121 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100122 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800123 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700124 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800125 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800126 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000127 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800128 select HAVE_ARCH_MMAP_RND_BITS
129 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700130 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000131 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700132 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700133 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100134 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700135 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100136 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700137 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900138 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200139 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100140 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100141 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100142 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700143 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700144 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700145 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000146 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100147 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000148 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700149 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100150 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900151 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800152 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900153 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200154 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100155 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000156 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700157 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700158 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000159 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100160 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100161 select HAVE_PERF_REGS
162 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400163 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900164 select HAVE_FUNCTION_ARG_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700165 select HAVE_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100166 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900167 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100168 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400169 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900170 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100171 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100172 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100173 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200174 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100175 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200176 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200177 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100178 select OF
179 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100180 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000181 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100182 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000183 select POWER_RESET
184 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700185 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100186 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200187 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700188 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000189 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100190 help
191 ARM 64-bit (AArch64) Linux support.
192
193config 64BIT
194 def_bool y
195
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100196config MMU
197 def_bool y
198
Mark Rutland030c4d22016-05-31 15:57:59 +0100199config ARM64_PAGE_SHIFT
200 int
201 default 16 if ARM64_64K_PAGES
202 default 14 if ARM64_16K_PAGES
203 default 12
204
205config ARM64_CONT_SHIFT
206 int
207 default 5 if ARM64_64K_PAGES
208 default 7 if ARM64_16K_PAGES
209 default 4
210
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800211config ARCH_MMAP_RND_BITS_MIN
212 default 14 if ARM64_64K_PAGES
213 default 16 if ARM64_16K_PAGES
214 default 18
215
216# max bits determined by the following formula:
217# VA_BITS - PAGE_SHIFT - 3
218config ARCH_MMAP_RND_BITS_MAX
219 default 19 if ARM64_VA_BITS=36
220 default 24 if ARM64_VA_BITS=39
221 default 27 if ARM64_VA_BITS=42
222 default 30 if ARM64_VA_BITS=47
223 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
224 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
225 default 33 if ARM64_VA_BITS=48
226 default 14 if ARM64_64K_PAGES
227 default 16 if ARM64_16K_PAGES
228 default 18
229
230config ARCH_MMAP_RND_COMPAT_BITS_MIN
231 default 7 if ARM64_64K_PAGES
232 default 9 if ARM64_16K_PAGES
233 default 11
234
235config ARCH_MMAP_RND_COMPAT_BITS_MAX
236 default 16
237
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700238config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100239 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100240
241config STACKTRACE_SUPPORT
242 def_bool y
243
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100244config ILLEGAL_POINTER_VALUE
245 hex
246 default 0xdead000000000000
247
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100248config LOCKDEP_SUPPORT
249 def_bool y
250
251config TRACE_IRQFLAGS_SUPPORT
252 def_bool y
253
Dave P Martin9fb74102015-07-24 16:37:48 +0100254config GENERIC_BUG
255 def_bool y
256 depends on BUG
257
258config GENERIC_BUG_RELATIVE_POINTERS
259 def_bool y
260 depends on GENERIC_BUG
261
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100262config GENERIC_HWEIGHT
263 def_bool y
264
265config GENERIC_CSUM
266 def_bool y
267
268config GENERIC_CALIBRATE_DELAY
269 def_bool y
270
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100271config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800272 bool "Support DMA32 zone" if EXPERT
273 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100274
Robin Murphy4ab21502018-12-11 18:48:48 +0000275config ARCH_ENABLE_MEMORY_HOTPLUG
276 def_bool y
277
Will Deacon4b3dc962015-05-29 18:28:44 +0100278config SMP
279 def_bool y
280
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100281config KERNEL_MODE_NEON
282 def_bool y
283
Rob Herring92cc15f2014-04-18 17:19:59 -0500284config FIX_EARLYCON_MEM
285 def_bool y
286
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700287config PGTABLE_LEVELS
288 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100289 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700290 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100291 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700292 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100293 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
294 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700295
Pratyush Anand9842cea2016-11-02 14:40:46 +0530296config ARCH_SUPPORTS_UPROBES
297 def_bool y
298
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200299config ARCH_PROC_KCORE_TEXT
300 def_bool y
301
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100302config KASAN_SHADOW_OFFSET
303 hex
304 depends on KASAN
Steve Capperb6d00d42019-08-07 16:55:22 +0100305 default 0xdfffa00000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100306 default 0xdfffd00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
307 default 0xdffffe8000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
308 default 0xdfffffd000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
309 default 0xdffffffa00000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
Steve Capperb6d00d42019-08-07 16:55:22 +0100310 default 0xefff900000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100311 default 0xefffc80000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
312 default 0xeffffe4000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
313 default 0xefffffc800000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
314 default 0xeffffff900000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
315 default 0xffffffffffffffff
316
Olof Johansson6a377492015-07-20 12:09:16 -0700317source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100318
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100319menu "Kernel Features"
320
Andre Przywarac0a01b82014-11-14 15:54:12 +0000321menu "ARM errata workarounds via the alternatives framework"
322
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000323config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100324 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000325
Andre Przywarac0a01b82014-11-14 15:54:12 +0000326config ARM64_ERRATUM_826319
327 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
328 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000329 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000330 help
331 This option adds an alternative code sequence to work around ARM
332 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
333 AXI master interface and an L2 cache.
334
335 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
336 and is unable to accept a certain write via this interface, it will
337 not progress on read data presented on the read data channel and the
338 system can deadlock.
339
340 The workaround promotes data cache clean instructions to
341 data cache clean-and-invalidate.
342 Please note that this does not necessarily enable the workaround,
343 as it depends on the alternative framework, which will only patch
344 the kernel if an affected CPU is detected.
345
346 If unsure, say Y.
347
348config ARM64_ERRATUM_827319
349 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
350 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000351 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000352 help
353 This option adds an alternative code sequence to work around ARM
354 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
355 master interface and an L2 cache.
356
357 Under certain conditions this erratum can cause a clean line eviction
358 to occur at the same time as another transaction to the same address
359 on the AMBA 5 CHI interface, which can cause data corruption if the
360 interconnect reorders the two transactions.
361
362 The workaround promotes data cache clean instructions to
363 data cache clean-and-invalidate.
364 Please note that this does not necessarily enable the workaround,
365 as it depends on the alternative framework, which will only patch
366 the kernel if an affected CPU is detected.
367
368 If unsure, say Y.
369
370config ARM64_ERRATUM_824069
371 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
372 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000373 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000374 help
375 This option adds an alternative code sequence to work around ARM
376 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
377 to a coherent interconnect.
378
379 If a Cortex-A53 processor is executing a store or prefetch for
380 write instruction at the same time as a processor in another
381 cluster is executing a cache maintenance operation to the same
382 address, then this erratum might cause a clean cache line to be
383 incorrectly marked as dirty.
384
385 The workaround promotes data cache clean instructions to
386 data cache clean-and-invalidate.
387 Please note that this option does not necessarily enable the
388 workaround, as it depends on the alternative framework, which will
389 only patch the kernel if an affected CPU is detected.
390
391 If unsure, say Y.
392
393config ARM64_ERRATUM_819472
394 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
395 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000396 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000397 help
398 This option adds an alternative code sequence to work around ARM
399 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
400 present when it is connected to a coherent interconnect.
401
402 If the processor is executing a load and store exclusive sequence at
403 the same time as a processor in another cluster is executing a cache
404 maintenance operation to the same address, then this erratum might
405 cause data corruption.
406
407 The workaround promotes data cache clean instructions to
408 data cache clean-and-invalidate.
409 Please note that this does not necessarily enable the workaround,
410 as it depends on the alternative framework, which will only patch
411 the kernel if an affected CPU is detected.
412
413 If unsure, say Y.
414
415config ARM64_ERRATUM_832075
416 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
417 default y
418 help
419 This option adds an alternative code sequence to work around ARM
420 erratum 832075 on Cortex-A57 parts up to r1p2.
421
422 Affected Cortex-A57 parts might deadlock when exclusive load/store
423 instructions to Write-Back memory are mixed with Device loads.
424
425 The workaround is to promote device loads to use Load-Acquire
426 semantics.
427 Please note that this does not necessarily enable the workaround,
428 as it depends on the alternative framework, which will only patch
429 the kernel if an affected CPU is detected.
430
431 If unsure, say Y.
432
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000433config ARM64_ERRATUM_834220
434 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
435 depends on KVM
436 default y
437 help
438 This option adds an alternative code sequence to work around ARM
439 erratum 834220 on Cortex-A57 parts up to r1p2.
440
441 Affected Cortex-A57 parts might report a Stage 2 translation
442 fault as the result of a Stage 1 fault for load crossing a
443 page boundary when there is a permission or device memory
444 alignment fault at Stage 1 and a translation fault at Stage 2.
445
446 The workaround is to verify that the Stage 1 translation
447 doesn't generate a fault before handling the Stage 2 fault.
448 Please note that this does not necessarily enable the workaround,
449 as it depends on the alternative framework, which will only patch
450 the kernel if an affected CPU is detected.
451
452 If unsure, say Y.
453
Will Deacon905e8c52015-03-23 19:07:02 +0000454config ARM64_ERRATUM_845719
455 bool "Cortex-A53: 845719: a load might read incorrect data"
456 depends on COMPAT
457 default y
458 help
459 This option adds an alternative code sequence to work around ARM
460 erratum 845719 on Cortex-A53 parts up to r0p4.
461
462 When running a compat (AArch32) userspace on an affected Cortex-A53
463 part, a load at EL0 from a virtual address that matches the bottom 32
464 bits of the virtual address used by a recent load at (AArch64) EL1
465 might return incorrect data.
466
467 The workaround is to write the contextidr_el1 register on exception
468 return to a 32-bit task.
469 Please note that this does not necessarily enable the workaround,
470 as it depends on the alternative framework, which will only patch
471 the kernel if an affected CPU is detected.
472
473 If unsure, say Y.
474
Will Deacondf057cc2015-03-17 12:15:02 +0000475config ARM64_ERRATUM_843419
476 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000477 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000478 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000479 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100480 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000481 enables PLT support to replace certain ADRP instructions, which can
482 cause subsequent memory accesses to use an incorrect address on
483 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000484
485 If unsure, say Y.
486
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100487config ARM64_ERRATUM_1024718
488 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
489 default y
490 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100491 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100492
493 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
494 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100495 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100496 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100497 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100498
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100499 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100500
Marc Zyngiera5325082019-05-23 11:24:50 +0100501config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100502 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100503 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100504 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100505 help
Will Deacon24cf2622019-05-01 15:45:36 +0100506 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100507 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100508
Marc Zyngiera5325082019-05-23 11:24:50 +0100509 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100510 cause register corruption when accessing the timer registers
511 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100512
513 If unsure, say Y.
514
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000515config ARM64_ERRATUM_1165522
516 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
517 default y
518 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100519 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000520
521 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
522 corrupted TLBs by speculating an AT instruction during a guest
523 context switch.
524
525 If unsure, say Y.
526
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000527config ARM64_ERRATUM_1286807
528 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
529 default y
530 select ARM64_WORKAROUND_REPEAT_TLBI
531 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100532 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000533
534 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
535 address for a cacheable mapping of a location is being
536 accessed by a core while another core is remapping the virtual
537 address to a new physical page using the recommended
538 break-before-make sequence, then under very rare circumstances
539 TLBI+DSB completes before a read using the translation being
540 invalidated has been observed by other observers. The
541 workaround repeats the TLBI+DSB operation.
542
543 If unsure, say Y.
544
Will Deacon969f5ea2019-04-29 13:03:57 +0100545config ARM64_ERRATUM_1463225
546 bool "Cortex-A76: Software Step might prevent interrupt recognition"
547 default y
548 help
549 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
550
551 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
552 of a system call instruction (SVC) can prevent recognition of
553 subsequent interrupts when software stepping is disabled in the
554 exception handler of the system call and either kernel debugging
555 is enabled or VHE is in use.
556
557 Work around the erratum by triggering a dummy step exception
558 when handling a system call from a task that is being stepped
559 in a VHE configuration of the kernel.
560
561 If unsure, say Y.
562
Robert Richter94100972015-09-21 22:58:38 +0200563config CAVIUM_ERRATUM_22375
564 bool "Cavium erratum 22375, 24313"
565 default y
566 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100567 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200568
569 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100570 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200571
572 erratum 22375: only alloc 8MB table size
573 erratum 24313: ignore memory access type
574
575 The fixes are in ITS initialization and basically ignore memory access
576 type and table size provided by the TYPER and BASER registers.
577
578 If unsure, say Y.
579
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200580config CAVIUM_ERRATUM_23144
581 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
582 depends on NUMA
583 default y
584 help
585 ITS SYNC command hang for cross node io and collections/cpu mapping.
586
587 If unsure, say Y.
588
Robert Richter6d4e11c2015-09-21 22:58:35 +0200589config CAVIUM_ERRATUM_23154
590 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
591 default y
592 help
593 The gicv3 of ThunderX requires a modified version for
594 reading the IAR status to ensure data synchronization
595 (access to icc_iar1_el1 is not sync'ed before and after).
596
597 If unsure, say Y.
598
Andrew Pinski104a0c02016-02-24 17:44:57 -0800599config CAVIUM_ERRATUM_27456
600 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
601 default y
602 help
603 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
604 instructions may cause the icache to become corrupted if it
605 contains data for a non-current ASID. The fix is to
606 invalidate the icache when changing the mm context.
607
608 If unsure, say Y.
609
David Daney690a3412017-06-09 12:49:48 +0100610config CAVIUM_ERRATUM_30115
611 bool "Cavium erratum 30115: Guest may disable interrupts in host"
612 default y
613 help
614 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
615 1.2, and T83 Pass 1.0, KVM guest execution may disable
616 interrupts in host. Trapping both GICv3 group-0 and group-1
617 accesses sidesteps the issue.
618
619 If unsure, say Y.
620
Christopher Covington38fd94b2017-02-08 15:08:37 -0500621config QCOM_FALKOR_ERRATUM_1003
622 bool "Falkor E1003: Incorrect translation due to ASID change"
623 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500624 help
625 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000626 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
627 in TTBR1_EL1, this situation only occurs in the entry trampoline and
628 then only for entries in the walk cache, since the leaf translation
629 is unchanged. Work around the erratum by invalidating the walk cache
630 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500631
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000632config ARM64_WORKAROUND_REPEAT_TLBI
633 bool
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000634
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500635config QCOM_FALKOR_ERRATUM_1009
636 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
637 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000638 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500639 help
640 On Falkor v1, the CPU may prematurely complete a DSB following a
641 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
642 one more time to fix the issue.
643
644 If unsure, say Y.
645
Shanker Donthineni90922a22017-03-07 08:20:38 -0600646config QCOM_QDF2400_ERRATUM_0065
647 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
648 default y
649 help
650 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
651 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
652 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
653
654 If unsure, say Y.
655
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100656config SOCIONEXT_SYNQUACER_PREITS
657 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
658 default y
659 help
660 Socionext Synquacer SoCs implement a separate h/w block to generate
661 MSI doorbell writes with non-zero values for the device ID.
662
663 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100664
665config HISILICON_ERRATUM_161600802
666 bool "Hip07 161600802: Erroneous redistributor VLPI base"
667 default y
668 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100669 The HiSilicon Hip07 SoC uses the wrong redistributor base
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100670 when issued ITS commands such as VMOVP and VMAPP, and requires
671 a 128kB offset to be applied to the target address in this commands.
672
673 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600674
675config QCOM_FALKOR_ERRATUM_E1041
676 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
677 default y
678 help
679 Falkor CPU may speculatively fetch instructions from an improper
680 memory location when MMU translation is changed from SCTLR_ELn[M]=1
681 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
682
683 If unsure, say Y.
684
Zhang Lei3e321312019-02-26 18:43:41 +0000685config FUJITSU_ERRATUM_010001
686 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
687 default y
688 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100689 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
Zhang Lei3e321312019-02-26 18:43:41 +0000690 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
691 accesses may cause undefined fault (Data abort, DFSC=0b111111).
692 This fault occurs under a specific hardware condition when a
693 load/store instruction performs an address translation using:
694 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
695 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
696 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
697 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
698
699 The workaround is to ensure these bits are clear in TCR_ELx.
Will Deaconbc15cf72019-04-29 14:21:11 +0100700 The workaround only affects the Fujitsu-A64FX.
Zhang Lei3e321312019-02-26 18:43:41 +0000701
702 If unsure, say Y.
703
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100704endmenu
705
706
707choice
708 prompt "Page size"
709 default ARM64_4K_PAGES
710 help
711 Page size (translation granule) configuration.
712
713config ARM64_4K_PAGES
714 bool "4KB"
715 help
716 This feature enables 4KB pages support.
717
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100718config ARM64_16K_PAGES
719 bool "16KB"
720 help
721 The system will use 16KB pages support. AArch32 emulation
722 requires applications compiled with 16K (or a multiple of 16K)
723 aligned segments.
724
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100725config ARM64_64K_PAGES
726 bool "64KB"
727 help
728 This feature enables 64KB pages support (4KB by default)
729 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100730 look-up. AArch32 emulation requires applications compiled
731 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100732
733endchoice
734
735choice
736 prompt "Virtual address space size"
737 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100738 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100739 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
740 help
741 Allows choosing one of multiple possible virtual address
742 space sizes. The level of translation table is determined by
743 a combination of page size and virtual address space size.
744
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100745config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100746 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100747 depends on ARM64_16K_PAGES
748
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100749config ARM64_VA_BITS_39
750 bool "39-bit"
751 depends on ARM64_4K_PAGES
752
753config ARM64_VA_BITS_42
754 bool "42-bit"
755 depends on ARM64_64K_PAGES
756
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100757config ARM64_VA_BITS_47
758 bool "47-bit"
759 depends on ARM64_16K_PAGES
760
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100761config ARM64_VA_BITS_48
762 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100763
Steve Capperb6d00d42019-08-07 16:55:22 +0100764config ARM64_VA_BITS_52
765 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000766 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
767 help
768 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100769 requested via a hint to mmap(). The kernel will also use 52-bit
770 virtual addresses for its own mappings (provided HW support for
771 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000772
773 NOTE: Enabling 52-bit virtual addressing in conjunction with
774 ARMv8.3 Pointer Authentication will result in the PAC being
775 reduced from 7 bits to 3 bits, which may have a significant
776 impact on its susceptibility to brute-force attacks.
777
778 If unsure, select 48-bit virtual addressing instead.
779
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100780endchoice
781
Will Deacon68d23da2018-12-10 14:15:15 +0000782config ARM64_FORCE_52BIT
783 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100784 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000785 help
786 For systems with 52-bit userspace VAs enabled, the kernel will attempt
787 to maintain compatibility with older software by providing 48-bit VAs
788 unless a hint is supplied to mmap.
789
790 This configuration option disables the 48-bit compatibility logic, and
791 forces all userspace addresses to be 52-bit on HW that supports it. One
792 should only enable this configuration option for stress testing userspace
793 memory management code. If unsure say N here.
794
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100795config ARM64_VA_BITS
796 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100797 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100798 default 39 if ARM64_VA_BITS_39
799 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100800 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100801 default 48 if ARM64_VA_BITS_48
802 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100803
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000804choice
805 prompt "Physical address space size"
806 default ARM64_PA_BITS_48
807 help
808 Choose the maximum physical address range that the kernel will
809 support.
810
811config ARM64_PA_BITS_48
812 bool "48-bit"
813
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000814config ARM64_PA_BITS_52
815 bool "52-bit (ARMv8.2)"
816 depends on ARM64_64K_PAGES
817 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
818 help
819 Enable support for a 52-bit physical address space, introduced as
820 part of the ARMv8.2-LPA extension.
821
822 With this enabled, the kernel will also continue to work on CPUs that
823 do not support ARMv8.2-LPA, but with some added memory overhead (and
824 minor performance overhead).
825
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000826endchoice
827
828config ARM64_PA_BITS
829 int
830 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000831 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000832
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100833config CPU_BIG_ENDIAN
834 bool "Build big-endian kernel"
835 help
836 Say Y if you plan on running a kernel in big-endian mode.
837
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100838config SCHED_MC
839 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100840 help
841 Multi-core scheduler support improves the CPU scheduler's decision
842 making when dealing with multi-core CPU chips at a cost of slightly
843 increased overhead in some places. If unsure say N here.
844
845config SCHED_SMT
846 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100847 help
848 Improves the CPU scheduler's decision making when dealing with
849 MultiThreading at a cost of slightly increased overhead in some
850 places. If unsure say N here.
851
852config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000853 int "Maximum number of CPUs (2-4096)"
854 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000855 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100856
857config HOTPLUG_CPU
858 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800859 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100860 help
861 Say Y here to experiment with turning CPUs off and on. CPUs
862 can be controlled through /sys/devices/system/cpu.
863
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700864# Common NUMA Features
865config NUMA
866 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800867 select ACPI_NUMA if ACPI
868 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700869 help
870 Enable NUMA (Non Uniform Memory Access) support.
871
872 The kernel will try to allocate memory used by a CPU on the
873 local memory of the CPU and add some more
874 NUMA awareness to the kernel.
875
876config NODES_SHIFT
877 int "Maximum NUMA Nodes (as a power of 2)"
878 range 1 10
879 default "2"
880 depends on NEED_MULTIPLE_NODES
881 help
882 Specify the maximum number of NUMA Nodes available on the target
883 system. Increases memory reserved to accommodate various tables.
884
885config USE_PERCPU_NUMA_NODE_ID
886 def_bool y
887 depends on NUMA
888
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800889config HAVE_SETUP_PER_CPU_AREA
890 def_bool y
891 depends on NUMA
892
893config NEED_PER_CPU_EMBED_FIRST_CHUNK
894 def_bool y
895 depends on NUMA
896
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000897config HOLES_IN_ZONE
898 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000899
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900900source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100901
Laura Abbott83863f22016-02-05 16:24:47 -0800902config ARCH_SUPPORTS_DEBUG_PAGEALLOC
903 def_bool y
904
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100905config ARCH_SPARSEMEM_ENABLE
906 def_bool y
907 select SPARSEMEM_VMEMMAP_ENABLE
908
909config ARCH_SPARSEMEM_DEFAULT
910 def_bool ARCH_SPARSEMEM_ENABLE
911
912config ARCH_SELECT_MEMORY_MODEL
913 def_bool ARCH_SPARSEMEM_ENABLE
914
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700915config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200916 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700917
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100918config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +0100919 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100920
921config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100922 def_bool y
923 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100924
Steve Capper084bd292013-04-10 13:48:00 +0100925config SYS_SUPPORTS_HUGETLBFS
926 def_bool y
927
Steve Capper084bd292013-04-10 13:48:00 +0100928config ARCH_WANT_HUGE_PMD_SHARE
Steve Capper084bd292013-04-10 13:48:00 +0100929
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100930config ARCH_HAS_CACHE_LINE_SIZE
931 def_bool y
932
Yu Zhao54c8d912019-03-11 18:57:49 -0600933config ARCH_ENABLE_SPLIT_PMD_PTLOCK
934 def_bool y if PGTABLE_LEVELS > 2
935
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000936config SECCOMP
937 bool "Enable seccomp to safely compute untrusted bytecode"
938 ---help---
939 This kernel feature is useful for number crunching applications
940 that may need to compute untrusted bytecode during their
941 execution. By using pipes or other transports made available to
942 the process as file descriptors supporting the read/write
943 syscalls, it's possible to isolate those applications in
944 their own address space using seccomp. Once seccomp is
945 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
946 and the task is only allowed to execute a few safe syscalls
947 defined by each seccomp mode.
948
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000949config PARAVIRT
950 bool "Enable paravirtualization code"
951 help
952 This changes the kernel so it can modify itself when it is run
953 under a hypervisor, potentially improving performance significantly
954 over full virtualization.
955
956config PARAVIRT_TIME_ACCOUNTING
957 bool "Paravirtual steal time accounting"
958 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000959 help
960 Select this option to enable fine granularity task steal time
961 accounting. Time spent executing other tasks in parallel with
962 the current vCPU is discounted from the vCPU power. To account for
963 that, there can be a small performance impact.
964
965 If in doubt, say N here.
966
Geoff Levandd28f6df2016-06-23 17:54:48 +0000967config KEXEC
968 depends on PM_SLEEP_SMP
969 select KEXEC_CORE
970 bool "kexec system call"
971 ---help---
972 kexec is a system call that implements the ability to shutdown your
973 current kernel, and to start another kernel. It is like a reboot
974 but it is independent of the system firmware. And like a reboot
975 you can start any kernel with it, not just Linux.
976
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +0900977config KEXEC_FILE
978 bool "kexec file based system call"
979 select KEXEC_CORE
980 help
981 This is new version of kexec system call. This system call is
982 file based and takes file descriptors as system call argument
983 for kernel and initramfs as opposed to list of segments as
984 accepted by previous system call.
985
AKASHI Takahiro732b7b92018-11-15 14:52:54 +0900986config KEXEC_VERIFY_SIG
987 bool "Verify kernel signature during kexec_file_load() syscall"
988 depends on KEXEC_FILE
989 help
990 Select this option to verify a signature with loaded kernel
991 image. If configured, any attempt of loading a image without
992 valid signature will fail.
993
994 In addition to that option, you need to enable signature
995 verification for the corresponding kernel image type being
996 loaded in order for this to work.
997
998config KEXEC_IMAGE_VERIFY_SIG
999 bool "Enable Image signature verification support"
1000 default y
1001 depends on KEXEC_VERIFY_SIG
1002 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1003 help
1004 Enable Image signature verification support.
1005
1006comment "Support for PE file signature verification disabled"
1007 depends on KEXEC_VERIFY_SIG
1008 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1009
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001010config CRASH_DUMP
1011 bool "Build kdump crash kernel"
1012 help
1013 Generate crash dump after being started by kexec. This should
1014 be normally only set in special crash dump kernels which are
1015 loaded in the main kernel with kexec-tools into a specially
1016 reserved region and then later executed after a crash by
1017 kdump/kexec.
1018
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001019 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001020
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001021config XEN_DOM0
1022 def_bool y
1023 depends on XEN
1024
1025config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001026 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001027 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001028 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001029 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001030 help
1031 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1032
Steve Capperd03bb142013-04-25 15:19:21 +01001033config FORCE_MAX_ZONEORDER
1034 int
1035 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001036 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001037 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001038 help
1039 The kernel memory allocator divides physically contiguous memory
1040 blocks into "zones", where each zone is a power of two number of
1041 pages. This option selects the largest power of two that the kernel
1042 keeps in the memory allocator. If you need to allocate very large
1043 blocks of physically contiguous memory, then you may need to
1044 increase this value.
1045
1046 This config option is actually maximum order plus one. For example,
1047 a value of 11 means that the largest free memory block is 2^10 pages.
1048
1049 We make sure that we can allocate upto a HugePage size for each configuration.
1050 Hence we have :
1051 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1052
1053 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1054 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001055
Will Deacon084eb772017-11-14 14:41:01 +00001056config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001057 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001058 default y
1059 help
Will Deacon06170522017-11-14 16:19:39 +00001060 Speculation attacks against some high-performance processors can
1061 be used to bypass MMU permission checks and leak kernel data to
1062 userspace. This can be defended against by unmapping the kernel
1063 when running in userspace, mapping it back in on exception entry
1064 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001065
1066 If unsure, say Y.
1067
Will Deacon0f15adb2018-01-03 11:17:58 +00001068config HARDEN_BRANCH_PREDICTOR
1069 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1070 default y
1071 help
1072 Speculation attacks against some high-performance processors rely on
1073 being able to manipulate the branch predictor for a victim context by
1074 executing aliasing branches in the attacker context. Such attacks
1075 can be partially mitigated against by clearing internal branch
1076 predictor state and limiting the prediction logic in some situations.
1077
1078 This config option will take CPU-specific actions to harden the
1079 branch predictor against aliasing attacks and may rely on specific
1080 instruction sequences or control bits being set by the system
1081 firmware.
1082
1083 If unsure, say Y.
1084
Marc Zyngierdee39242018-02-15 11:47:14 +00001085config HARDEN_EL2_VECTORS
1086 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1087 default y
1088 help
1089 Speculation attacks against some high-performance processors can
1090 be used to leak privileged information such as the vector base
1091 register, resulting in a potential defeat of the EL2 layout
1092 randomization.
1093
1094 This config option will map the vectors to a fixed location,
1095 independent of the EL2 code mapping, so that revealing VBAR_EL2
1096 to an attacker does not give away any extra information. This
1097 only gets enabled on affected CPUs.
1098
1099 If unsure, say Y.
1100
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001101config ARM64_SSBD
1102 bool "Speculative Store Bypass Disable" if EXPERT
1103 default y
1104 help
1105 This enables mitigation of the bypassing of previous stores
1106 by speculative loads.
1107
1108 If unsure, say Y.
1109
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001110config RODATA_FULL_DEFAULT_ENABLED
1111 bool "Apply r/o permissions of VM areas also to their linear aliases"
1112 default y
1113 help
1114 Apply read-only attributes of VM areas to the linear alias of
1115 the backing pages as well. This prevents code or read-only data
1116 from being modified (inadvertently or intentionally) via another
1117 mapping of the same memory page. This additional enhancement can
1118 be turned off at runtime by passing rodata=[off|on] (and turned on
1119 with rodata=full if this option is set to 'n')
1120
1121 This requires the linear region to be mapped down to pages,
1122 which may adversely affect performance in some cases.
1123
Will Deacondd523792019-04-23 14:37:24 +01001124config ARM64_SW_TTBR0_PAN
1125 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1126 help
1127 Enabling this option prevents the kernel from accessing
1128 user-space memory directly by pointing TTBR0_EL1 to a reserved
1129 zeroed area and reserved ASID. The user access routines
1130 restore the valid TTBR0_EL1 temporarily.
1131
Catalin Marinas63f0c602019-07-23 19:58:39 +02001132config ARM64_TAGGED_ADDR_ABI
1133 bool "Enable the tagged user addresses syscall ABI"
1134 default y
1135 help
1136 When this option is enabled, user applications can opt in to a
1137 relaxed ABI via prctl() allowing tagged addresses to be passed
1138 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001139 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001140
Will Deacondd523792019-04-23 14:37:24 +01001141menuconfig COMPAT
1142 bool "Kernel support for 32-bit EL0"
1143 depends on ARM64_4K_PAGES || EXPERT
1144 select COMPAT_BINFMT_ELF if BINFMT_ELF
1145 select HAVE_UID16
1146 select OLD_SIGSUSPEND3
1147 select COMPAT_OLD_SIGACTION
1148 help
1149 This option enables support for a 32-bit EL0 running under a 64-bit
1150 kernel at EL1. AArch32-specific components such as system calls,
1151 the user helper functions, VFP support and the ptrace interface are
1152 handled appropriately by the kernel.
1153
1154 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1155 that you will only be able to execute AArch32 binaries that were compiled
1156 with page size aligned segments.
1157
1158 If you want to execute 32-bit userspace applications, say Y.
1159
1160if COMPAT
1161
1162config KUSER_HELPERS
1163 bool "Enable kuser helpers page for 32 bit applications"
1164 default y
1165 help
1166 Warning: disabling this option may break 32-bit user programs.
1167
1168 Provide kuser helpers to compat tasks. The kernel provides
1169 helper code to userspace in read only form at a fixed location
1170 to allow userspace to be independent of the CPU type fitted to
1171 the system. This permits binaries to be run on ARMv4 through
1172 to ARMv8 without modification.
1173
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001174 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001175
1176 However, the fixed address nature of these helpers can be used
1177 by ROP (return orientated programming) authors when creating
1178 exploits.
1179
1180 If all of the binaries and libraries which run on your platform
1181 are built specifically for your platform, and make no use of
1182 these helpers, then you can turn this option off to hinder
1183 such exploits. However, in that case, if a binary or library
1184 relying on those helpers is run, it will not function correctly.
1185
1186 Say N here only if you are absolutely certain that you do not
1187 need these helpers; otherwise, the safe option is to say Y.
1188
1189
Will Deacon1b907f42014-11-20 16:51:10 +00001190menuconfig ARMV8_DEPRECATED
1191 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001192 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001193 help
1194 Legacy software support may require certain instructions
1195 that have been deprecated or obsoleted in the architecture.
1196
1197 Enable this config to enable selective emulation of these
1198 features.
1199
1200 If unsure, say Y
1201
1202if ARMV8_DEPRECATED
1203
1204config SWP_EMULATION
1205 bool "Emulate SWP/SWPB instructions"
1206 help
1207 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1208 they are always undefined. Say Y here to enable software
1209 emulation of these instructions for userspace using LDXR/STXR.
1210
1211 In some older versions of glibc [<=2.8] SWP is used during futex
1212 trylock() operations with the assumption that the code will not
1213 be preempted. This invalid assumption may be more likely to fail
1214 with SWP emulation enabled, leading to deadlock of the user
1215 application.
1216
1217 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1218 on an external transaction monitoring block called a global
1219 monitor to maintain update atomicity. If your system does not
1220 implement a global monitor, this option can cause programs that
1221 perform SWP operations to uncached memory to deadlock.
1222
1223 If unsure, say Y
1224
1225config CP15_BARRIER_EMULATION
1226 bool "Emulate CP15 Barrier instructions"
1227 help
1228 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1229 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1230 strongly recommended to use the ISB, DSB, and DMB
1231 instructions instead.
1232
1233 Say Y here to enable software emulation of these
1234 instructions for AArch32 userspace code. When this option is
1235 enabled, CP15 barrier usage is traced which can help
1236 identify software that needs updating.
1237
1238 If unsure, say Y
1239
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001240config SETEND_EMULATION
1241 bool "Emulate SETEND instruction"
1242 help
1243 The SETEND instruction alters the data-endianness of the
1244 AArch32 EL0, and is deprecated in ARMv8.
1245
1246 Say Y here to enable software emulation of the instruction
1247 for AArch32 userspace code.
1248
1249 Note: All the cpus on the system must have mixed endian support at EL0
1250 for this feature to be enabled. If a new CPU - which doesn't support mixed
1251 endian - is hotplugged in after this feature has been enabled, there could
1252 be unexpected results in the applications.
1253
1254 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001255endif
1256
Will Deacondd523792019-04-23 14:37:24 +01001257endif
Catalin Marinasba428222016-07-01 18:25:31 +01001258
Will Deacon0e4a0702015-07-27 15:54:13 +01001259menu "ARMv8.1 architectural features"
1260
1261config ARM64_HW_AFDBM
1262 bool "Support for hardware updates of the Access and Dirty page flags"
1263 default y
1264 help
1265 The ARMv8.1 architecture extensions introduce support for
1266 hardware updates of the access and dirty information in page
1267 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1268 capable processors, accesses to pages with PTE_AF cleared will
1269 set this bit instead of raising an access flag fault.
1270 Similarly, writes to read-only pages with the DBM bit set will
1271 clear the read-only bit (AP[2]) instead of raising a
1272 permission fault.
1273
1274 Kernels built with this configuration option enabled continue
1275 to work on pre-ARMv8.1 hardware and the performance impact is
1276 minimal. If unsure, say Y.
1277
1278config ARM64_PAN
1279 bool "Enable support for Privileged Access Never (PAN)"
1280 default y
1281 help
1282 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1283 prevents the kernel or hypervisor from accessing user-space (EL0)
1284 memory directly.
1285
1286 Choosing this option will cause any unprotected (not using
1287 copy_to_user et al) memory access to fail with a permission fault.
1288
1289 The feature is detected at runtime, and will remain as a 'nop'
1290 instruction if the cpu does not implement the feature.
1291
1292config ARM64_LSE_ATOMICS
1293 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001294 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001295 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001296 help
1297 As part of the Large System Extensions, ARMv8.1 introduces new
1298 atomic instructions that are designed specifically to scale in
1299 very large systems.
1300
1301 Say Y here to make use of these instructions for the in-kernel
1302 atomic routines. This incurs a small overhead on CPUs that do
1303 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001304 built with binutils >= 2.25 in order for the new instructions
1305 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001306
Marc Zyngier1f364c82014-02-19 09:33:14 +00001307config ARM64_VHE
1308 bool "Enable support for Virtualization Host Extensions (VHE)"
1309 default y
1310 help
1311 Virtualization Host Extensions (VHE) allow the kernel to run
1312 directly at EL2 (instead of EL1) on processors that support
1313 it. This leads to better performance for KVM, as they reduce
1314 the cost of the world switch.
1315
1316 Selecting this option allows the VHE feature to be detected
1317 at runtime, and does not affect processors that do not
1318 implement this feature.
1319
Will Deacon0e4a0702015-07-27 15:54:13 +01001320endmenu
1321
Will Deaconf9933182016-02-26 16:30:14 +00001322menu "ARMv8.2 architectural features"
1323
James Morse57f49592016-02-05 14:58:48 +00001324config ARM64_UAO
1325 bool "Enable support for User Access Override (UAO)"
1326 default y
1327 help
1328 User Access Override (UAO; part of the ARMv8.2 Extensions)
1329 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001330 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001331
1332 This option changes get_user() and friends to use the 'unprivileged'
1333 variant of the load/store instructions. This ensures that user-space
1334 really did have access to the supplied memory. When addr_limit is
1335 set to kernel memory the UAO bit will be set, allowing privileged
1336 access to kernel memory.
1337
1338 Choosing this option will cause copy_to_user() et al to use user-space
1339 memory permissions.
1340
1341 The feature is detected at runtime, the kernel will use the
1342 regular load/store instructions if the cpu does not implement the
1343 feature.
1344
Robin Murphyd50e0712017-07-25 11:55:42 +01001345config ARM64_PMEM
1346 bool "Enable support for persistent memory"
1347 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001348 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001349 help
1350 Say Y to enable support for the persistent memory API based on the
1351 ARMv8.2 DCPoP feature.
1352
1353 The feature is detected at runtime, and the kernel will use DC CVAC
1354 operations if DC CVAP is not supported (following the behaviour of
1355 DC CVAP itself if the system does not define a point of persistence).
1356
Xie XiuQi64c02722018-01-15 19:38:56 +00001357config ARM64_RAS_EXTN
1358 bool "Enable support for RAS CPU Extensions"
1359 default y
1360 help
1361 CPUs that support the Reliability, Availability and Serviceability
1362 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1363 errors, classify them and report them to software.
1364
1365 On CPUs with these extensions system software can use additional
1366 barriers to determine if faults are pending and read the
1367 classification from a new set of registers.
1368
1369 Selecting this feature will allow the kernel to use these barriers
1370 and access the new registers if the system supports the extension.
1371 Platform RAS features may additionally depend on firmware support.
1372
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001373config ARM64_CNP
1374 bool "Enable support for Common Not Private (CNP) translations"
1375 default y
1376 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1377 help
1378 Common Not Private (CNP) allows translation table entries to
1379 be shared between different PEs in the same inner shareable
1380 domain, so the hardware can use this fact to optimise the
1381 caching of such entries in the TLB.
1382
1383 Selecting this option allows the CNP feature to be detected
1384 at runtime, and does not affect PEs that do not implement
1385 this feature.
1386
Will Deaconf9933182016-02-26 16:30:14 +00001387endmenu
1388
Mark Rutland04ca3202018-12-07 18:39:30 +00001389menu "ARMv8.3 architectural features"
1390
1391config ARM64_PTR_AUTH
1392 bool "Enable support for pointer authentication"
1393 default y
Mark Rutland384b40c2019-04-23 10:12:35 +05301394 depends on !KVM || ARM64_VHE
Mark Rutland04ca3202018-12-07 18:39:30 +00001395 help
1396 Pointer authentication (part of the ARMv8.3 Extensions) provides
1397 instructions for signing and authenticating pointers against secret
1398 keys, which can be used to mitigate Return Oriented Programming (ROP)
1399 and other attacks.
1400
1401 This option enables these instructions at EL0 (i.e. for userspace).
1402
1403 Choosing this option will cause the kernel to initialise secret keys
1404 for each process at exec() time, with these keys being
1405 context-switched along with the process.
1406
1407 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301408 hardware it will not be advertised to userspace/KVM guest nor will it
1409 be enabled. However, KVM guest also require VHE mode and hence
1410 CONFIG_ARM64_VHE=y option to use this feature.
Mark Rutland04ca3202018-12-07 18:39:30 +00001411
1412endmenu
1413
Dave Martinddd25ad2017-10-31 15:51:02 +00001414config ARM64_SVE
1415 bool "ARM Scalable Vector Extension support"
1416 default y
Dave Martin85acda32018-04-20 16:20:43 +01001417 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001418 help
1419 The Scalable Vector Extension (SVE) is an extension to the AArch64
1420 execution state which complements and extends the SIMD functionality
1421 of the base architecture to support much larger vectors and to enable
1422 additional vectorisation opportunities.
1423
1424 To enable use of this extension on CPUs that implement it, say Y.
1425
Dave Martin06a916f2019-04-18 18:41:38 +01001426 On CPUs that support the SVE2 extensions, this option will enable
1427 those too.
1428
Dave Martin50436942018-03-23 18:08:31 +00001429 Note that for architectural reasons, firmware _must_ implement SVE
1430 support when running on SVE capable hardware. The required support
1431 is present in:
1432
1433 * version 1.5 and later of the ARM Trusted Firmware
1434 * the AArch64 boot wrapper since commit 5e1261e08abf
1435 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1436
1437 For other firmware implementations, consult the firmware documentation
1438 or vendor.
1439
1440 If you need the kernel to boot on SVE-capable hardware with broken
1441 firmware, you may need to say N here until you get your firmware
1442 fixed. Otherwise, you may experience firmware panics or lockups when
1443 booting the kernel. If unsure and you are not observing these
1444 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001445
Dave Martin85acda32018-04-20 16:20:43 +01001446 CPUs that support SVE are architecturally required to support the
1447 Virtualization Host Extensions (VHE), so the kernel makes no
1448 provision for supporting SVE alongside KVM without VHE enabled.
1449 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1450 KVM in the same kernel image.
1451
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001452config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001453 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001454 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001455 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001456 help
1457 Allocate PLTs when loading modules so that jumps and calls whose
1458 targets are too far away for their relative offsets to be encoded
1459 in the instructions themselves can be bounced via veneers in the
1460 module's PLT. This allows modules to be allocated in the generic
1461 vmalloc area after the dedicated module memory area has been
1462 exhausted.
1463
1464 When running with address space randomization (KASLR), the module
1465 region itself may be too far away for ordinary relative jumps and
1466 calls, and so in that case, module PLTs are required and cannot be
1467 disabled.
1468
1469 Specific errata workaround(s) might also force module PLTs to be
1470 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001471
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001472config ARM64_PSEUDO_NMI
1473 bool "Support for NMI-like interrupts"
1474 select CONFIG_ARM_GIC_V3
1475 help
1476 Adds support for mimicking Non-Maskable Interrupts through the use of
1477 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001478 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001479
1480 This high priority configuration for interrupts needs to be
1481 explicitly enabled by setting the kernel parameter
1482 "irqchip.gicv3_pseudo_nmi" to 1.
1483
1484 If unsure, say N
1485
Julien Thierry48ce8f82019-06-11 10:38:11 +01001486if ARM64_PSEUDO_NMI
1487config ARM64_DEBUG_PRIORITY_MASKING
1488 bool "Debug interrupt priority masking"
1489 help
1490 This adds runtime checks to functions enabling/disabling
1491 interrupts when using priority masking. The additional checks verify
1492 the validity of ICC_PMR_EL1 when calling concerned functions.
1493
1494 If unsure, say N
1495endif
1496
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001497config RELOCATABLE
1498 bool
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001499 select ARCH_HAS_RELR
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001500 help
1501 This builds the kernel as a Position Independent Executable (PIE),
1502 which retains all relocation metadata required to relocate the
1503 kernel binary at runtime to a different virtual address than the
1504 address it was linked at.
1505 Since AArch64 uses the RELA relocation format, this requires a
1506 relocation pass at runtime even if the kernel is loaded at the
1507 same address it was linked at.
1508
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001509config RANDOMIZE_BASE
1510 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001511 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001512 select RELOCATABLE
1513 help
1514 Randomizes the virtual address at which the kernel image is
1515 loaded, as a security feature that deters exploit attempts
1516 relying on knowledge of the location of kernel internals.
1517
1518 It is the bootloader's job to provide entropy, by passing a
1519 random u64 value in /chosen/kaslr-seed at kernel entry.
1520
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001521 When booting via the UEFI stub, it will invoke the firmware's
1522 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1523 to the kernel proper. In addition, it will randomise the physical
1524 location of the kernel Image as well.
1525
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001526 If unsure, say N.
1527
1528config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001529 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001530 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001531 default y
1532 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001533 Randomizes the location of the module region inside a 4 GB window
1534 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001535 to leak information about the location of core kernel data structures
1536 but it does imply that function calls between modules and the core
1537 kernel will need to be resolved via veneers in the module PLT.
1538
1539 When this option is not set, the module region will be randomized over
1540 a limited range that contains the [_stext, _etext] interval of the
1541 core kernel, so branch relocations are always in range.
1542
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001543config CC_HAVE_STACKPROTECTOR_SYSREG
1544 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1545
1546config STACKPROTECTOR_PER_TASK
1547 def_bool y
1548 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1549
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001550endmenu
1551
1552menu "Boot options"
1553
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001554config ARM64_ACPI_PARKING_PROTOCOL
1555 bool "Enable support for the ARM64 ACPI parking protocol"
1556 depends on ACPI
1557 help
1558 Enable support for the ARM64 ACPI parking protocol. If disabled
1559 the kernel will not allow booting through the ARM64 ACPI parking
1560 protocol even if the corresponding data is present in the ACPI
1561 MADT table.
1562
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001563config CMDLINE
1564 string "Default kernel command string"
1565 default ""
1566 help
1567 Provide a set of default command-line options at build time by
1568 entering them here. As a minimum, you should specify the the
1569 root device (e.g. root=/dev/nfs).
1570
1571config CMDLINE_FORCE
1572 bool "Always use the default kernel command string"
1573 help
1574 Always use the default kernel command string, even if the boot
1575 loader passes other arguments to the kernel.
1576 This is useful if you cannot or don't want to change the
1577 command-line options your boot loader passes to the kernel.
1578
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001579config EFI_STUB
1580 bool
1581
Mark Salterf84d0272014-04-15 21:59:30 -04001582config EFI
1583 bool "UEFI runtime support"
1584 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001585 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001586 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001587 select LIBFDT
1588 select UCS2_STRING
1589 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001590 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001591 select EFI_STUB
1592 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001593 default y
1594 help
1595 This option provides support for runtime services provided
1596 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001597 clock, and platform reset). A UEFI stub is also provided to
1598 allow the kernel to be booted as an EFI application. This
1599 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001600
Yi Lid1ae8c02014-10-04 23:46:43 +08001601config DMI
1602 bool "Enable support for SMBIOS (DMI) tables"
1603 depends on EFI
1604 default y
1605 help
1606 This enables SMBIOS/DMI feature for systems.
1607
1608 This option is only useful on systems that have UEFI firmware.
1609 However, even with this option, the resultant kernel should
1610 continue to boot on existing non-UEFI platforms.
1611
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001612endmenu
1613
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001614config SYSVIPC_COMPAT
1615 def_bool y
1616 depends on COMPAT && SYSVIPC
1617
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001618config ARCH_ENABLE_HUGEPAGE_MIGRATION
1619 def_bool y
1620 depends on HUGETLB_PAGE && MIGRATION
1621
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001622menu "Power management options"
1623
1624source "kernel/power/Kconfig"
1625
James Morse82869ac2016-04-27 17:47:12 +01001626config ARCH_HIBERNATION_POSSIBLE
1627 def_bool y
1628 depends on CPU_PM
1629
1630config ARCH_HIBERNATION_HEADER
1631 def_bool y
1632 depends on HIBERNATION
1633
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001634config ARCH_SUSPEND_POSSIBLE
1635 def_bool y
1636
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001637endmenu
1638
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001639menu "CPU Power Management"
1640
1641source "drivers/cpuidle/Kconfig"
1642
Rob Herring52e7e812014-02-24 11:27:57 +09001643source "drivers/cpufreq/Kconfig"
1644
1645endmenu
1646
Mark Salterf84d0272014-04-15 21:59:30 -04001647source "drivers/firmware/Kconfig"
1648
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001649source "drivers/acpi/Kconfig"
1650
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001651source "arch/arm64/kvm/Kconfig"
1652
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001653if CRYPTO
1654source "arch/arm64/crypto/Kconfig"
1655endif