blob: d0bc8bae7c8dc23bb8956f85394dfae8535624f6 [file] [log] [blame]
Thomas Gleixnerec8f24b2019-05-19 13:07:45 +01001# SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01002config ARM64
3 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05004 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00005 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08006 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01007 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00008 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00009 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +030010 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050011 select ACPI_PPTT if ACPI
Zong Li09587a02020-06-03 16:04:02 -070012 select ARCH_HAS_DEBUG_WX
Dave Martinab7876a2020-03-16 16:50:47 +000013 select ARCH_BINFMT_ELF_STATE
Laura Abbottec6d06e2017-01-10 13:35:50 -080014 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080015 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010016 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030017 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Robin Murphye75bef22018-04-24 16:25:47 +010018 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070019 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070021 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020022 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070023 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050024 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020025 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Robin Murphy73b20c82019-07-16 16:30:51 -070026 select ARCH_HAS_PTE_DEVMAP
Laurent Dufour3010a5e2018-06-07 17:06:08 -070027 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050028 select ARCH_HAS_SETUP_DMA_OPS
Ard Biesheuvel4739d532019-05-23 11:22:54 +010029 select ARCH_HAS_SET_DIRECT_MAP
Daniel Borkmannd2852a22017-02-21 16:09:33 +010030 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080031 select ARCH_HAS_STRICT_KERNEL_RWX
32 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020033 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
34 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010035 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010036 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010037 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Dave Martinab7876a2020-03-16 16:50:47 +000038 select ARCH_HAVE_ELF_PROT
Stephen Boyd396a5d42017-09-27 08:51:30 -070039 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Thomas Gleixner7ef858d2019-10-15 21:17:49 +020040 select ARCH_INLINE_READ_LOCK if !PREEMPTION
41 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION
42 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION
43 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION
44 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION
45 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION
46 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION
47 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION
48 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION
49 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION
50 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION
51 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION
52 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION
53 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION
54 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION
55 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION
56 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION
57 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION
58 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION
59 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION
60 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION
61 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION
62 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION
63 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION
64 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION
65 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION
Mike Rapoport350e88b2019-05-13 17:22:59 -070066 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010067 select ARCH_USE_CMPXCHG_LOCKREF
Will Deaconbf7f15c2020-03-18 08:28:31 +000068 select ARCH_USE_GNU_PROPERTY
Will Deacon087133a2017-10-12 13:20:50 +010069 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000070 select ARCH_USE_QUEUED_SPINLOCKS
Mark Brown50479d52020-05-01 12:54:30 +010071 select ARCH_USE_SYM_ANNOTATIONS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010072 select ARCH_SUPPORTS_MEMORY_FAILURE
Sami Tolvanen52875692020-04-27 09:00:16 -070073 select ARCH_SUPPORTS_SHADOW_CALL_STACK if CC_HAVE_SHADOW_CALL_STACK
Peter Zijlstra4badad32014-06-06 19:53:16 +020074 select ARCH_SUPPORTS_ATOMIC_RMW
Ard Biesheuvelc12d3362019-11-08 13:22:27 +010075 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 && (GCC_VERSION >= 50000 || CC_IS_CLANG)
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070076 select ARCH_SUPPORTS_NUMA_BALANCING
Yury Norov84c187a2019-05-07 13:52:28 -070077 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
Daniel Borkmann81c22042019-12-09 16:08:03 +010078 select ARCH_WANT_DEFAULT_BPF_JIT
Alexandre Ghiti67f39772019-09-23 15:38:47 -070079 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT
Catalin Marinasb6f35982013-01-29 18:25:41 +000080 select ARCH_WANT_FRAME_POINTERS
Alexandre Ghiti3876d4a2019-06-27 15:00:11 -070081 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Yang Shif0b7f8a2016-02-05 15:50:18 -080082 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000083 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000084 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000085 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010086 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050087 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010088 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050089 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010090 select ARM_PSCI_FW
Shile Zhang10916702019-12-04 08:46:31 +080091 select BUILDTIME_TABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000092 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070093 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000094 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020095 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000096 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010097 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010098 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080099 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -0700100 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +0100101 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +0100103 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000104 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -0500105 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -0700106 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +0100107 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -0700108 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100109 select GENERIC_IRQ_PROBE
110 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100111 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100112 select GENERIC_PCI_IOMAP
Steven Price102f45f2020-02-03 17:36:29 -0800113 select GENERIC_PTDUMP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700114 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000116 select GENERIC_STRNCPY_FROM_USER
117 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100118 select GENERIC_TIME_VSYSCALL
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100119 select GENERIC_GETTIMEOFDAY
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100120 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100121 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100122 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800123 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100124 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100125 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100126 select HAVE_ARCH_BITREVERSE
Amit Daniel Kachhap689eae422020-03-13 14:34:58 +0530127 select HAVE_ARCH_COMPILER_H
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100128 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800129 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700130 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800131 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800132 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000133 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800134 select HAVE_ARCH_MMAP_RND_BITS
135 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700136 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000137 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700138 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700139 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100140 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700141 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100142 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700143 select HAVE_ARM_SMCCC
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +0900144 select HAVE_ASM_MODVERSIONS
Daniel Borkmann60777762016-05-13 19:08:28 +0200145 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100146 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100147 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100148 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700149 select HAVE_CONTEXT_TRACKING
Amanieu d'Antrasa4376f22020-01-02 18:24:08 +0100150 select HAVE_COPY_THREAD_TLS
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700151 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700152 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000153 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100154 select HAVE_DYNAMIC_FTRACE
Torsten Duwe3b23e4992019-02-08 16:10:19 +0100155 select HAVE_DYNAMIC_FTRACE_WITH_REGS \
156 if $(cc-option,-fpatchable-function-entry=2)
Will Deacon50afc332013-12-16 17:50:08 +0000157 select HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig67a929e2019-07-11 20:57:14 -0700158 select HAVE_FAST_GUP
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100159 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900160 select HAVE_FUNCTION_TRACER
Leo Yan42d038c2019-08-06 18:00:14 +0800161 select HAVE_FUNCTION_ERROR_INJECTION
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900162 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200163 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100164 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000165 select HAVE_IRQ_TIME_ACCOUNTING
Stephen Boyd396a5d42017-09-27 08:51:30 -0700166 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000167 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100168 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100169 select HAVE_PERF_REGS
170 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400171 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900172 select HAVE_FUNCTION_ARG_ACCESS_API
Vladimir Murzin98346022020-01-20 10:36:02 +0000173 select HAVE_FUTEX_CMPXCHG if FUTEX
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800174 select MMU_GATHER_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100175 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900176 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100177 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400178 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900179 select HAVE_KRETPROBES
Vincenzo Frascino28b1a822019-06-21 10:52:31 +0100180 select HAVE_GENERIC_VDSO
Robin Murphy876945d2015-10-01 20:14:00 +0100181 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100182 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200183 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100184 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200185 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200186 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100187 select OF
188 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100189 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000190 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100191 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000192 select POWER_RESET
193 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100194 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200195 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700196 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000197 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100198 help
199 ARM 64-bit (AArch64) Linux support.
200
201config 64BIT
202 def_bool y
203
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100204config MMU
205 def_bool y
206
Mark Rutland030c4d22016-05-31 15:57:59 +0100207config ARM64_PAGE_SHIFT
208 int
209 default 16 if ARM64_64K_PAGES
210 default 14 if ARM64_16K_PAGES
211 default 12
212
213config ARM64_CONT_SHIFT
214 int
215 default 5 if ARM64_64K_PAGES
216 default 7 if ARM64_16K_PAGES
217 default 4
218
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800219config ARCH_MMAP_RND_BITS_MIN
220 default 14 if ARM64_64K_PAGES
221 default 16 if ARM64_16K_PAGES
222 default 18
223
224# max bits determined by the following formula:
225# VA_BITS - PAGE_SHIFT - 3
226config ARCH_MMAP_RND_BITS_MAX
227 default 19 if ARM64_VA_BITS=36
228 default 24 if ARM64_VA_BITS=39
229 default 27 if ARM64_VA_BITS=42
230 default 30 if ARM64_VA_BITS=47
231 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
232 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
233 default 33 if ARM64_VA_BITS=48
234 default 14 if ARM64_64K_PAGES
235 default 16 if ARM64_16K_PAGES
236 default 18
237
238config ARCH_MMAP_RND_COMPAT_BITS_MIN
239 default 7 if ARM64_64K_PAGES
240 default 9 if ARM64_16K_PAGES
241 default 11
242
243config ARCH_MMAP_RND_COMPAT_BITS_MAX
244 default 16
245
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700246config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100247 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100248
249config STACKTRACE_SUPPORT
250 def_bool y
251
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100252config ILLEGAL_POINTER_VALUE
253 hex
254 default 0xdead000000000000
255
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100256config LOCKDEP_SUPPORT
257 def_bool y
258
259config TRACE_IRQFLAGS_SUPPORT
260 def_bool y
261
Dave P Martin9fb74102015-07-24 16:37:48 +0100262config GENERIC_BUG
263 def_bool y
264 depends on BUG
265
266config GENERIC_BUG_RELATIVE_POINTERS
267 def_bool y
268 depends on GENERIC_BUG
269
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100270config GENERIC_HWEIGHT
271 def_bool y
272
273config GENERIC_CSUM
274 def_bool y
275
276config GENERIC_CALIBRATE_DELAY
277 def_bool y
278
Nicolas Saenz Julienne1a8e1ce2019-09-11 20:25:45 +0200279config ZONE_DMA
280 bool "Support DMA zone" if EXPERT
281 default y
282
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100283config ZONE_DMA32
Miles Chen0c1f14e2019-05-29 00:08:20 +0800284 bool "Support DMA32 zone" if EXPERT
285 default y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100286
Robin Murphy4ab21502018-12-11 18:48:48 +0000287config ARCH_ENABLE_MEMORY_HOTPLUG
288 def_bool y
289
Anshuman Khandualbbd6ec62020-03-04 09:58:43 +0530290config ARCH_ENABLE_MEMORY_HOTREMOVE
291 def_bool y
292
Will Deacon4b3dc962015-05-29 18:28:44 +0100293config SMP
294 def_bool y
295
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100296config KERNEL_MODE_NEON
297 def_bool y
298
Rob Herring92cc15f2014-04-18 17:19:59 -0500299config FIX_EARLYCON_MEM
300 def_bool y
301
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700302config PGTABLE_LEVELS
303 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100304 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700305 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Steve Capperb6d00d42019-08-07 16:55:22 +0100306 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700307 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100308 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
309 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700310
Pratyush Anand9842cea2016-11-02 14:40:46 +0530311config ARCH_SUPPORTS_UPROBES
312 def_bool y
313
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200314config ARCH_PROC_KCORE_TEXT
315 def_bool y
316
Vladimir Murzin8bf92842020-01-15 14:18:25 +0000317config BROKEN_GAS_INST
318 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n)
319
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100320config KASAN_SHADOW_OFFSET
321 hex
322 depends on KASAN
Steve Capperb6d00d42019-08-07 16:55:22 +0100323 default 0xdfffa00000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100324 default 0xdfffd00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS
325 default 0xdffffe8000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS
326 default 0xdfffffd000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS
327 default 0xdffffffa00000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS
Steve Capperb6d00d42019-08-07 16:55:22 +0100328 default 0xefff900000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS
Steve Capper6bd1d0b2019-08-07 16:55:15 +0100329 default 0xefffc80000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS
330 default 0xeffffe4000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS
331 default 0xefffffc800000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS
332 default 0xeffffff900000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS
333 default 0xffffffffffffffff
334
Olof Johansson6a377492015-07-20 12:09:16 -0700335source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100336
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100337menu "Kernel Features"
338
Andre Przywarac0a01b82014-11-14 15:54:12 +0000339menu "ARM errata workarounds via the alternatives framework"
340
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000341config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100342 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000343
Andre Przywarac0a01b82014-11-14 15:54:12 +0000344config ARM64_ERRATUM_826319
345 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
346 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000347 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000348 help
349 This option adds an alternative code sequence to work around ARM
350 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
351 AXI master interface and an L2 cache.
352
353 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
354 and is unable to accept a certain write via this interface, it will
355 not progress on read data presented on the read data channel and the
356 system can deadlock.
357
358 The workaround promotes data cache clean instructions to
359 data cache clean-and-invalidate.
360 Please note that this does not necessarily enable the workaround,
361 as it depends on the alternative framework, which will only patch
362 the kernel if an affected CPU is detected.
363
364 If unsure, say Y.
365
366config ARM64_ERRATUM_827319
367 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
368 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000369 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000370 help
371 This option adds an alternative code sequence to work around ARM
372 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
373 master interface and an L2 cache.
374
375 Under certain conditions this erratum can cause a clean line eviction
376 to occur at the same time as another transaction to the same address
377 on the AMBA 5 CHI interface, which can cause data corruption if the
378 interconnect reorders the two transactions.
379
380 The workaround promotes data cache clean instructions to
381 data cache clean-and-invalidate.
382 Please note that this does not necessarily enable the workaround,
383 as it depends on the alternative framework, which will only patch
384 the kernel if an affected CPU is detected.
385
386 If unsure, say Y.
387
388config ARM64_ERRATUM_824069
389 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
390 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000391 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000392 help
393 This option adds an alternative code sequence to work around ARM
394 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
395 to a coherent interconnect.
396
397 If a Cortex-A53 processor is executing a store or prefetch for
398 write instruction at the same time as a processor in another
399 cluster is executing a cache maintenance operation to the same
400 address, then this erratum might cause a clean cache line to be
401 incorrectly marked as dirty.
402
403 The workaround promotes data cache clean instructions to
404 data cache clean-and-invalidate.
405 Please note that this option does not necessarily enable the
406 workaround, as it depends on the alternative framework, which will
407 only patch the kernel if an affected CPU is detected.
408
409 If unsure, say Y.
410
411config ARM64_ERRATUM_819472
412 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
413 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000414 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000415 help
416 This option adds an alternative code sequence to work around ARM
417 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
418 present when it is connected to a coherent interconnect.
419
420 If the processor is executing a load and store exclusive sequence at
421 the same time as a processor in another cluster is executing a cache
422 maintenance operation to the same address, then this erratum might
423 cause data corruption.
424
425 The workaround promotes data cache clean instructions to
426 data cache clean-and-invalidate.
427 Please note that this does not necessarily enable the workaround,
428 as it depends on the alternative framework, which will only patch
429 the kernel if an affected CPU is detected.
430
431 If unsure, say Y.
432
433config ARM64_ERRATUM_832075
434 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
435 default y
436 help
437 This option adds an alternative code sequence to work around ARM
438 erratum 832075 on Cortex-A57 parts up to r1p2.
439
440 Affected Cortex-A57 parts might deadlock when exclusive load/store
441 instructions to Write-Back memory are mixed with Device loads.
442
443 The workaround is to promote device loads to use Load-Acquire
444 semantics.
445 Please note that this does not necessarily enable the workaround,
446 as it depends on the alternative framework, which will only patch
447 the kernel if an affected CPU is detected.
448
449 If unsure, say Y.
450
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000451config ARM64_ERRATUM_834220
452 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
453 depends on KVM
454 default y
455 help
456 This option adds an alternative code sequence to work around ARM
457 erratum 834220 on Cortex-A57 parts up to r1p2.
458
459 Affected Cortex-A57 parts might report a Stage 2 translation
460 fault as the result of a Stage 1 fault for load crossing a
461 page boundary when there is a permission or device memory
462 alignment fault at Stage 1 and a translation fault at Stage 2.
463
464 The workaround is to verify that the Stage 1 translation
465 doesn't generate a fault before handling the Stage 2 fault.
466 Please note that this does not necessarily enable the workaround,
467 as it depends on the alternative framework, which will only patch
468 the kernel if an affected CPU is detected.
469
470 If unsure, say Y.
471
Will Deacon905e8c52015-03-23 19:07:02 +0000472config ARM64_ERRATUM_845719
473 bool "Cortex-A53: 845719: a load might read incorrect data"
474 depends on COMPAT
475 default y
476 help
477 This option adds an alternative code sequence to work around ARM
478 erratum 845719 on Cortex-A53 parts up to r0p4.
479
480 When running a compat (AArch32) userspace on an affected Cortex-A53
481 part, a load at EL0 from a virtual address that matches the bottom 32
482 bits of the virtual address used by a recent load at (AArch64) EL1
483 might return incorrect data.
484
485 The workaround is to write the contextidr_el1 register on exception
486 return to a 32-bit task.
487 Please note that this does not necessarily enable the workaround,
488 as it depends on the alternative framework, which will only patch
489 the kernel if an affected CPU is detected.
490
491 If unsure, say Y.
492
Will Deacondf057cc2015-03-17 12:15:02 +0000493config ARM64_ERRATUM_843419
494 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000495 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000496 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000497 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100498 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000499 enables PLT support to replace certain ADRP instructions, which can
500 cause subsequent memory accesses to use an incorrect address on
501 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000502
503 If unsure, say Y.
504
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100505config ARM64_ERRATUM_1024718
506 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
507 default y
508 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100509 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100510
511 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
512 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100513 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100514 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100515 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100516
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100517 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100518
Marc Zyngiera5325082019-05-23 11:24:50 +0100519config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100520 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100521 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100522 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100523 help
Will Deacon24cf2622019-05-01 15:45:36 +0100524 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100525 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100526
Marc Zyngiera5325082019-05-23 11:24:50 +0100527 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100528 cause register corruption when accessing the timer registers
529 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100530
531 If unsure, say Y.
532
Andrew Scull02ab1f52020-05-04 10:48:58 +0100533config ARM64_WORKAROUND_SPECULATIVE_AT
Steven Pricee85d68f2019-12-16 11:56:29 +0000534 bool
535
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000536config ARM64_ERRATUM_1165522
Andrew Scull02ab1f52020-05-04 10:48:58 +0100537 bool "Cortex-A76: 1165522: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000538 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100539 select ARM64_WORKAROUND_SPECULATIVE_AT
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000540 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100541 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000542
543 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
544 corrupted TLBs by speculating an AT instruction during a guest
545 context switch.
546
547 If unsure, say Y.
548
Andrew Scull02ab1f52020-05-04 10:48:58 +0100549config ARM64_ERRATUM_1319367
550 bool "Cortex-A57/A72: 1319537: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
Steven Price275fa0e2019-12-16 11:56:31 +0000551 default y
Andrew Scull02ab1f52020-05-04 10:48:58 +0100552 select ARM64_WORKAROUND_SPECULATIVE_AT
553 help
554 This option adds work arounds for ARM Cortex-A57 erratum 1319537
555 and A72 erratum 1319367
556
557 Cortex-A57 and A72 cores could end-up with corrupted TLBs by
558 speculating an AT instruction during a guest context switch.
559
560 If unsure, say Y.
561
562config ARM64_ERRATUM_1530923
563 bool "Cortex-A55: 1530923: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
564 default y
565 select ARM64_WORKAROUND_SPECULATIVE_AT
Steven Price275fa0e2019-12-16 11:56:31 +0000566 help
567 This option adds a workaround for ARM Cortex-A55 erratum 1530923.
568
569 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with
570 corrupted TLBs by speculating an AT instruction during a guest
571 context switch.
572
573 If unsure, say Y.
574
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200575config ARM64_WORKAROUND_REPEAT_TLBI
576 bool
577
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000578config ARM64_ERRATUM_1286807
579 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
580 default y
581 select ARM64_WORKAROUND_REPEAT_TLBI
582 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100583 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000584
585 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
586 address for a cacheable mapping of a location is being
587 accessed by a core while another core is remapping the virtual
588 address to a new physical page using the recommended
589 break-before-make sequence, then under very rare circumstances
590 TLBI+DSB completes before a read using the translation being
591 invalidated has been observed by other observers. The
592 workaround repeats the TLBI+DSB operation.
593
Will Deacon969f5ea2019-04-29 13:03:57 +0100594config ARM64_ERRATUM_1463225
595 bool "Cortex-A76: Software Step might prevent interrupt recognition"
596 default y
597 help
598 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
599
600 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
601 of a system call instruction (SVC) can prevent recognition of
602 subsequent interrupts when software stepping is disabled in the
603 exception handler of the system call and either kernel debugging
604 is enabled or VHE is in use.
605
606 Work around the erratum by triggering a dummy step exception
607 when handling a system call from a task that is being stepped
608 in a VHE configuration of the kernel.
609
610 If unsure, say Y.
611
James Morse05460842019-10-17 18:42:58 +0100612config ARM64_ERRATUM_1542419
613 bool "Neoverse-N1: workaround mis-ordering of instruction fetches"
614 default y
615 help
616 This option adds a workaround for ARM Neoverse-N1 erratum
617 1542419.
618
619 Affected Neoverse-N1 cores could execute a stale instruction when
620 modified by another CPU. The workaround depends on a firmware
621 counterpart.
622
623 Workaround the issue by hiding the DIC feature from EL0. This
624 forces user-space to perform cache maintenance.
625
626 If unsure, say Y.
627
Robert Richter94100972015-09-21 22:58:38 +0200628config CAVIUM_ERRATUM_22375
629 bool "Cavium erratum 22375, 24313"
630 default y
631 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100632 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200633
634 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100635 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200636
637 erratum 22375: only alloc 8MB table size
638 erratum 24313: ignore memory access type
639
640 The fixes are in ITS initialization and basically ignore memory access
641 type and table size provided by the TYPER and BASER registers.
642
643 If unsure, say Y.
644
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200645config CAVIUM_ERRATUM_23144
646 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
647 depends on NUMA
648 default y
649 help
650 ITS SYNC command hang for cross node io and collections/cpu mapping.
651
652 If unsure, say Y.
653
Robert Richter6d4e11c2015-09-21 22:58:35 +0200654config CAVIUM_ERRATUM_23154
655 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
656 default y
657 help
658 The gicv3 of ThunderX requires a modified version for
659 reading the IAR status to ensure data synchronization
660 (access to icc_iar1_el1 is not sync'ed before and after).
661
662 If unsure, say Y.
663
Andrew Pinski104a0c02016-02-24 17:44:57 -0800664config CAVIUM_ERRATUM_27456
665 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
666 default y
667 help
668 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
669 instructions may cause the icache to become corrupted if it
670 contains data for a non-current ASID. The fix is to
671 invalidate the icache when changing the mm context.
672
673 If unsure, say Y.
674
David Daney690a3412017-06-09 12:49:48 +0100675config CAVIUM_ERRATUM_30115
676 bool "Cavium erratum 30115: Guest may disable interrupts in host"
677 default y
678 help
679 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
680 1.2, and T83 Pass 1.0, KVM guest execution may disable
681 interrupts in host. Trapping both GICv3 group-0 and group-1
682 accesses sidesteps the issue.
683
684 If unsure, say Y.
685
Marc Zyngier603afdc2019-09-13 10:57:50 +0100686config CAVIUM_TX2_ERRATUM_219
687 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails"
688 default y
689 help
690 On Cavium ThunderX2, a load, store or prefetch instruction between a
691 TTBR update and the corresponding context synchronizing operation can
692 cause a spurious Data Abort to be delivered to any hardware thread in
693 the CPU core.
694
695 Work around the issue by avoiding the problematic code sequence and
696 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The
697 trap handler performs the corresponding register access, skips the
698 instruction and ensures context synchronization by virtue of the
699 exception return.
700
701 If unsure, say Y.
702
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200703config FUJITSU_ERRATUM_010001
704 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
705 default y
706 help
707 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
708 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
709 accesses may cause undefined fault (Data abort, DFSC=0b111111).
710 This fault occurs under a specific hardware condition when a
711 load/store instruction performs an address translation using:
712 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
713 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
714 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
715 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
716
717 The workaround is to ensure these bits are clear in TCR_ELx.
718 The workaround only affects the Fujitsu-A64FX.
719
720 If unsure, say Y.
721
722config HISILICON_ERRATUM_161600802
723 bool "Hip07 161600802: Erroneous redistributor VLPI base"
724 default y
725 help
726 The HiSilicon Hip07 SoC uses the wrong redistributor base
727 when issued ITS commands such as VMOVP and VMAPP, and requires
728 a 128kB offset to be applied to the target address in this commands.
729
730 If unsure, say Y.
731
Christopher Covington38fd94b2017-02-08 15:08:37 -0500732config QCOM_FALKOR_ERRATUM_1003
733 bool "Falkor E1003: Incorrect translation due to ASID change"
734 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500735 help
736 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000737 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
738 in TTBR1_EL1, this situation only occurs in the entry trampoline and
739 then only for entries in the walk cache, since the leaf translation
740 is unchanged. Work around the erratum by invalidating the walk cache
741 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500742
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500743config QCOM_FALKOR_ERRATUM_1009
744 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
745 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000746 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500747 help
748 On Falkor v1, the CPU may prematurely complete a DSB following a
749 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
750 one more time to fix the issue.
751
752 If unsure, say Y.
753
Shanker Donthineni90922a22017-03-07 08:20:38 -0600754config QCOM_QDF2400_ERRATUM_0065
755 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
756 default y
757 help
758 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
759 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
760 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
761
762 If unsure, say Y.
763
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600764config QCOM_FALKOR_ERRATUM_E1041
765 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
766 default y
767 help
768 Falkor CPU may speculatively fetch instructions from an improper
769 memory location when MMU translation is changed from SCTLR_ELn[M]=1
770 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
771
772 If unsure, say Y.
773
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200774config SOCIONEXT_SYNQUACER_PREITS
775 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
Zhang Lei3e321312019-02-26 18:43:41 +0000776 default y
777 help
Geert Uytterhoevenebcea692020-04-16 13:56:57 +0200778 Socionext Synquacer SoCs implement a separate h/w block to generate
779 MSI doorbell writes with non-zero values for the device ID.
Zhang Lei3e321312019-02-26 18:43:41 +0000780
781 If unsure, say Y.
782
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100783endmenu
784
785
786choice
787 prompt "Page size"
788 default ARM64_4K_PAGES
789 help
790 Page size (translation granule) configuration.
791
792config ARM64_4K_PAGES
793 bool "4KB"
794 help
795 This feature enables 4KB pages support.
796
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100797config ARM64_16K_PAGES
798 bool "16KB"
799 help
800 The system will use 16KB pages support. AArch32 emulation
801 requires applications compiled with 16K (or a multiple of 16K)
802 aligned segments.
803
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100804config ARM64_64K_PAGES
805 bool "64KB"
806 help
807 This feature enables 64KB pages support (4KB by default)
808 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100809 look-up. AArch32 emulation requires applications compiled
810 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100811
812endchoice
813
814choice
815 prompt "Virtual address space size"
816 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100817 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100818 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
819 help
820 Allows choosing one of multiple possible virtual address
821 space sizes. The level of translation table is determined by
822 a combination of page size and virtual address space size.
823
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100824config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100825 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100826 depends on ARM64_16K_PAGES
827
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100828config ARM64_VA_BITS_39
829 bool "39-bit"
830 depends on ARM64_4K_PAGES
831
832config ARM64_VA_BITS_42
833 bool "42-bit"
834 depends on ARM64_64K_PAGES
835
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100836config ARM64_VA_BITS_47
837 bool "47-bit"
838 depends on ARM64_16K_PAGES
839
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100840config ARM64_VA_BITS_48
841 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100842
Steve Capperb6d00d42019-08-07 16:55:22 +0100843config ARM64_VA_BITS_52
844 bool "52-bit"
Will Deacon68d23da2018-12-10 14:15:15 +0000845 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
846 help
847 Enable 52-bit virtual addressing for userspace when explicitly
Steve Capperb6d00d42019-08-07 16:55:22 +0100848 requested via a hint to mmap(). The kernel will also use 52-bit
849 virtual addresses for its own mappings (provided HW support for
850 this feature is available, otherwise it reverts to 48-bit).
Will Deacon68d23da2018-12-10 14:15:15 +0000851
852 NOTE: Enabling 52-bit virtual addressing in conjunction with
853 ARMv8.3 Pointer Authentication will result in the PAC being
854 reduced from 7 bits to 3 bits, which may have a significant
855 impact on its susceptibility to brute-force attacks.
856
857 If unsure, select 48-bit virtual addressing instead.
858
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100859endchoice
860
Will Deacon68d23da2018-12-10 14:15:15 +0000861config ARM64_FORCE_52BIT
862 bool "Force 52-bit virtual addresses for userspace"
Steve Capperb6d00d42019-08-07 16:55:22 +0100863 depends on ARM64_VA_BITS_52 && EXPERT
Will Deacon68d23da2018-12-10 14:15:15 +0000864 help
865 For systems with 52-bit userspace VAs enabled, the kernel will attempt
866 to maintain compatibility with older software by providing 48-bit VAs
867 unless a hint is supplied to mmap.
868
869 This configuration option disables the 48-bit compatibility logic, and
870 forces all userspace addresses to be 52-bit on HW that supports it. One
871 should only enable this configuration option for stress testing userspace
872 memory management code. If unsure say N here.
873
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100874config ARM64_VA_BITS
875 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100876 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100877 default 39 if ARM64_VA_BITS_39
878 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100879 default 47 if ARM64_VA_BITS_47
Steve Capperb6d00d42019-08-07 16:55:22 +0100880 default 48 if ARM64_VA_BITS_48
881 default 52 if ARM64_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100882
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000883choice
884 prompt "Physical address space size"
885 default ARM64_PA_BITS_48
886 help
887 Choose the maximum physical address range that the kernel will
888 support.
889
890config ARM64_PA_BITS_48
891 bool "48-bit"
892
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000893config ARM64_PA_BITS_52
894 bool "52-bit (ARMv8.2)"
895 depends on ARM64_64K_PAGES
896 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
897 help
898 Enable support for a 52-bit physical address space, introduced as
899 part of the ARMv8.2-LPA extension.
900
901 With this enabled, the kernel will also continue to work on CPUs that
902 do not support ARMv8.2-LPA, but with some added memory overhead (and
903 minor performance overhead).
904
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000905endchoice
906
907config ARM64_PA_BITS
908 int
909 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000910 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000911
Anders Roxelld8e85e12019-11-13 10:26:52 +0100912choice
913 prompt "Endianness"
914 default CPU_LITTLE_ENDIAN
915 help
916 Select the endianness of data accesses performed by the CPU. Userspace
917 applications will need to be compiled and linked for the endianness
918 that is selected here.
919
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100920config CPU_BIG_ENDIAN
921 bool "Build big-endian kernel"
922 help
Anders Roxelld8e85e12019-11-13 10:26:52 +0100923 Say Y if you plan on running a kernel with a big-endian userspace.
924
925config CPU_LITTLE_ENDIAN
926 bool "Build little-endian kernel"
927 help
928 Say Y if you plan on running a kernel with a little-endian userspace.
929 This is usually the case for distributions targeting arm64.
930
931endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100932
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100933config SCHED_MC
934 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100935 help
936 Multi-core scheduler support improves the CPU scheduler's decision
937 making when dealing with multi-core CPU chips at a cost of slightly
938 increased overhead in some places. If unsure say N here.
939
940config SCHED_SMT
941 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100942 help
943 Improves the CPU scheduler's decision making when dealing with
944 MultiThreading at a cost of slightly increased overhead in some
945 places. If unsure say N here.
946
947config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000948 int "Maximum number of CPUs (2-4096)"
949 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000950 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100951
952config HOTPLUG_CPU
953 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800954 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100955 help
956 Say Y here to experiment with turning CPUs off and on. CPUs
957 can be controlled through /sys/devices/system/cpu.
958
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700959# Common NUMA Features
960config NUMA
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800961 bool "NUMA Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800962 select ACPI_NUMA if ACPI
963 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700964 help
Randy Dunlap4399e6c2020-01-31 17:51:06 -0800965 Enable NUMA (Non-Uniform Memory Access) support.
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700966
967 The kernel will try to allocate memory used by a CPU on the
968 local memory of the CPU and add some more
969 NUMA awareness to the kernel.
970
971config NODES_SHIFT
972 int "Maximum NUMA Nodes (as a power of 2)"
973 range 1 10
974 default "2"
975 depends on NEED_MULTIPLE_NODES
976 help
977 Specify the maximum number of NUMA Nodes available on the target
978 system. Increases memory reserved to accommodate various tables.
979
980config USE_PERCPU_NUMA_NODE_ID
981 def_bool y
982 depends on NUMA
983
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800984config HAVE_SETUP_PER_CPU_AREA
985 def_bool y
986 depends on NUMA
987
988config NEED_PER_CPU_EMBED_FIRST_CHUNK
989 def_bool y
990 depends on NUMA
991
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000992config HOLES_IN_ZONE
993 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000994
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900995source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100996
Laura Abbott83863f22016-02-05 16:24:47 -0800997config ARCH_SUPPORTS_DEBUG_PAGEALLOC
998 def_bool y
999
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001000config ARCH_SPARSEMEM_ENABLE
1001 def_bool y
1002 select SPARSEMEM_VMEMMAP_ENABLE
1003
1004config ARCH_SPARSEMEM_DEFAULT
1005 def_bool ARCH_SPARSEMEM_ENABLE
1006
1007config ARCH_SELECT_MEMORY_MODEL
1008 def_bool ARCH_SPARSEMEM_ENABLE
1009
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001010config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +02001011 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -07001012
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001013config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +01001014 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001015
1016config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +01001017 def_bool y
1018 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001019
Steve Capper084bd292013-04-10 13:48:00 +01001020config SYS_SUPPORTS_HUGETLBFS
1021 def_bool y
1022
Steve Capper084bd292013-04-10 13:48:00 +01001023config ARCH_WANT_HUGE_PMD_SHARE
Steve Capper084bd292013-04-10 13:48:00 +01001024
Catalin Marinasa41dc0e2014-04-03 17:48:54 +01001025config ARCH_HAS_CACHE_LINE_SIZE
1026 def_bool y
1027
Yu Zhao54c8d912019-03-11 18:57:49 -06001028config ARCH_ENABLE_SPLIT_PMD_PTLOCK
1029 def_bool y if PGTABLE_LEVELS > 2
1030
Sami Tolvanen52875692020-04-27 09:00:16 -07001031# Supported by clang >= 7.0
1032config CC_HAVE_SHADOW_CALL_STACK
1033 def_bool $(cc-option, -fsanitize=shadow-call-stack -ffixed-x18)
1034
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +00001035config SECCOMP
1036 bool "Enable seccomp to safely compute untrusted bytecode"
1037 ---help---
1038 This kernel feature is useful for number crunching applications
1039 that may need to compute untrusted bytecode during their
1040 execution. By using pipes or other transports made available to
1041 the process as file descriptors supporting the read/write
1042 syscalls, it's possible to isolate those applications in
1043 their own address space using seccomp. Once seccomp is
1044 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1045 and the task is only allowed to execute a few safe syscalls
1046 defined by each seccomp mode.
1047
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001048config PARAVIRT
1049 bool "Enable paravirtualization code"
1050 help
1051 This changes the kernel so it can modify itself when it is run
1052 under a hypervisor, potentially improving performance significantly
1053 over full virtualization.
1054
1055config PARAVIRT_TIME_ACCOUNTING
1056 bool "Paravirtual steal time accounting"
1057 select PARAVIRT
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001058 help
1059 Select this option to enable fine granularity task steal time
1060 accounting. Time spent executing other tasks in parallel with
1061 the current vCPU is discounted from the vCPU power. To account for
1062 that, there can be a small performance impact.
1063
1064 If in doubt, say N here.
1065
Geoff Levandd28f6df2016-06-23 17:54:48 +00001066config KEXEC
1067 depends on PM_SLEEP_SMP
1068 select KEXEC_CORE
1069 bool "kexec system call"
1070 ---help---
1071 kexec is a system call that implements the ability to shutdown your
1072 current kernel, and to start another kernel. It is like a reboot
1073 but it is independent of the system firmware. And like a reboot
1074 you can start any kernel with it, not just Linux.
1075
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +09001076config KEXEC_FILE
1077 bool "kexec file based system call"
1078 select KEXEC_CORE
1079 help
1080 This is new version of kexec system call. This system call is
1081 file based and takes file descriptors as system call argument
1082 for kernel and initramfs as opposed to list of segments as
1083 accepted by previous system call.
1084
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001085config KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001086 bool "Verify kernel signature during kexec_file_load() syscall"
1087 depends on KEXEC_FILE
1088 help
1089 Select this option to verify a signature with loaded kernel
1090 image. If configured, any attempt of loading a image without
1091 valid signature will fail.
1092
1093 In addition to that option, you need to enable signature
1094 verification for the corresponding kernel image type being
1095 loaded in order for this to work.
1096
1097config KEXEC_IMAGE_VERIFY_SIG
1098 bool "Enable Image signature verification support"
1099 default y
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001100 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001101 depends on EFI && SIGNED_PE_FILE_VERIFICATION
1102 help
1103 Enable Image signature verification support.
1104
1105comment "Support for PE file signature verification disabled"
Jiri Bohac99d5cadf2019-08-19 17:17:44 -07001106 depends on KEXEC_SIG
AKASHI Takahiro732b7b92018-11-15 14:52:54 +09001107 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
1108
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001109config CRASH_DUMP
1110 bool "Build kdump crash kernel"
1111 help
1112 Generate crash dump after being started by kexec. This should
1113 be normally only set in special crash dump kernels which are
1114 loaded in the main kernel with kexec-tools into a specially
1115 reserved region and then later executed after a crash by
1116 kdump/kexec.
1117
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001118 For more details see Documentation/admin-guide/kdump/kdump.rst
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +09001119
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001120config XEN_DOM0
1121 def_bool y
1122 depends on XEN
1123
1124config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001125 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001126 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001127 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001128 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001129 help
1130 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1131
Steve Capperd03bb142013-04-25 15:19:21 +01001132config FORCE_MAX_ZONEORDER
1133 int
1134 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001135 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001136 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001137 help
1138 The kernel memory allocator divides physically contiguous memory
1139 blocks into "zones", where each zone is a power of two number of
1140 pages. This option selects the largest power of two that the kernel
1141 keeps in the memory allocator. If you need to allocate very large
1142 blocks of physically contiguous memory, then you may need to
1143 increase this value.
1144
1145 This config option is actually maximum order plus one. For example,
1146 a value of 11 means that the largest free memory block is 2^10 pages.
1147
1148 We make sure that we can allocate upto a HugePage size for each configuration.
1149 Hence we have :
1150 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1151
1152 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1153 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001154
Will Deacon084eb772017-11-14 14:41:01 +00001155config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001156 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001157 default y
1158 help
Will Deacon06170522017-11-14 16:19:39 +00001159 Speculation attacks against some high-performance processors can
1160 be used to bypass MMU permission checks and leak kernel data to
1161 userspace. This can be defended against by unmapping the kernel
1162 when running in userspace, mapping it back in on exception entry
1163 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001164
1165 If unsure, say Y.
1166
Will Deacon0f15adb2018-01-03 11:17:58 +00001167config HARDEN_BRANCH_PREDICTOR
1168 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1169 default y
1170 help
1171 Speculation attacks against some high-performance processors rely on
1172 being able to manipulate the branch predictor for a victim context by
1173 executing aliasing branches in the attacker context. Such attacks
1174 can be partially mitigated against by clearing internal branch
1175 predictor state and limiting the prediction logic in some situations.
1176
1177 This config option will take CPU-specific actions to harden the
1178 branch predictor against aliasing attacks and may rely on specific
1179 instruction sequences or control bits being set by the system
1180 firmware.
1181
1182 If unsure, say Y.
1183
Marc Zyngierdee39242018-02-15 11:47:14 +00001184config HARDEN_EL2_VECTORS
1185 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1186 default y
1187 help
1188 Speculation attacks against some high-performance processors can
1189 be used to leak privileged information such as the vector base
1190 register, resulting in a potential defeat of the EL2 layout
1191 randomization.
1192
1193 This config option will map the vectors to a fixed location,
1194 independent of the EL2 code mapping, so that revealing VBAR_EL2
1195 to an attacker does not give away any extra information. This
1196 only gets enabled on affected CPUs.
1197
1198 If unsure, say Y.
1199
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001200config ARM64_SSBD
1201 bool "Speculative Store Bypass Disable" if EXPERT
1202 default y
1203 help
1204 This enables mitigation of the bypassing of previous stores
1205 by speculative loads.
1206
1207 If unsure, say Y.
1208
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001209config RODATA_FULL_DEFAULT_ENABLED
1210 bool "Apply r/o permissions of VM areas also to their linear aliases"
1211 default y
1212 help
1213 Apply read-only attributes of VM areas to the linear alias of
1214 the backing pages as well. This prevents code or read-only data
1215 from being modified (inadvertently or intentionally) via another
1216 mapping of the same memory page. This additional enhancement can
1217 be turned off at runtime by passing rodata=[off|on] (and turned on
1218 with rodata=full if this option is set to 'n')
1219
1220 This requires the linear region to be mapped down to pages,
1221 which may adversely affect performance in some cases.
1222
Will Deacondd523792019-04-23 14:37:24 +01001223config ARM64_SW_TTBR0_PAN
1224 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1225 help
1226 Enabling this option prevents the kernel from accessing
1227 user-space memory directly by pointing TTBR0_EL1 to a reserved
1228 zeroed area and reserved ASID. The user access routines
1229 restore the valid TTBR0_EL1 temporarily.
1230
Catalin Marinas63f0c602019-07-23 19:58:39 +02001231config ARM64_TAGGED_ADDR_ABI
1232 bool "Enable the tagged user addresses syscall ABI"
1233 default y
1234 help
1235 When this option is enabled, user applications can opt in to a
1236 relaxed ABI via prctl() allowing tagged addresses to be passed
1237 to system calls as pointer arguments. For details, see
Jeremy Cline799c8512019-09-17 19:52:27 +00001238 Documentation/arm64/tagged-address-abi.rst.
Catalin Marinas63f0c602019-07-23 19:58:39 +02001239
Will Deacondd523792019-04-23 14:37:24 +01001240menuconfig COMPAT
1241 bool "Kernel support for 32-bit EL0"
1242 depends on ARM64_4K_PAGES || EXPERT
1243 select COMPAT_BINFMT_ELF if BINFMT_ELF
1244 select HAVE_UID16
1245 select OLD_SIGSUSPEND3
1246 select COMPAT_OLD_SIGACTION
1247 help
1248 This option enables support for a 32-bit EL0 running under a 64-bit
1249 kernel at EL1. AArch32-specific components such as system calls,
1250 the user helper functions, VFP support and the ptrace interface are
1251 handled appropriately by the kernel.
1252
1253 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1254 that you will only be able to execute AArch32 binaries that were compiled
1255 with page size aligned segments.
1256
1257 If you want to execute 32-bit userspace applications, say Y.
1258
1259if COMPAT
1260
1261config KUSER_HELPERS
Will Deacon7c4791c2019-10-07 13:03:12 +01001262 bool "Enable kuser helpers page for 32-bit applications"
Will Deacondd523792019-04-23 14:37:24 +01001263 default y
1264 help
1265 Warning: disabling this option may break 32-bit user programs.
1266
1267 Provide kuser helpers to compat tasks. The kernel provides
1268 helper code to userspace in read only form at a fixed location
1269 to allow userspace to be independent of the CPU type fitted to
1270 the system. This permits binaries to be run on ARMv4 through
1271 to ARMv8 without modification.
1272
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001273 See Documentation/arm/kernel_user_helpers.rst for details.
Will Deacondd523792019-04-23 14:37:24 +01001274
1275 However, the fixed address nature of these helpers can be used
1276 by ROP (return orientated programming) authors when creating
1277 exploits.
1278
1279 If all of the binaries and libraries which run on your platform
1280 are built specifically for your platform, and make no use of
1281 these helpers, then you can turn this option off to hinder
1282 such exploits. However, in that case, if a binary or library
1283 relying on those helpers is run, it will not function correctly.
1284
1285 Say N here only if you are absolutely certain that you do not
1286 need these helpers; otherwise, the safe option is to say Y.
1287
Will Deacon7c4791c2019-10-07 13:03:12 +01001288config COMPAT_VDSO
1289 bool "Enable vDSO for 32-bit applications"
1290 depends on !CPU_BIG_ENDIAN && "$(CROSS_COMPILE_COMPAT)" != ""
1291 select GENERIC_COMPAT_VDSO
1292 default y
1293 help
1294 Place in the process address space of 32-bit applications an
1295 ELF shared object providing fast implementations of gettimeofday
1296 and clock_gettime.
1297
1298 You must have a 32-bit build of glibc 2.22 or later for programs
1299 to seamlessly take advantage of this.
Will Deacondd523792019-04-23 14:37:24 +01001300
Will Deacon1b907f42014-11-20 16:51:10 +00001301menuconfig ARMV8_DEPRECATED
1302 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001303 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001304 help
1305 Legacy software support may require certain instructions
1306 that have been deprecated or obsoleted in the architecture.
1307
1308 Enable this config to enable selective emulation of these
1309 features.
1310
1311 If unsure, say Y
1312
1313if ARMV8_DEPRECATED
1314
1315config SWP_EMULATION
1316 bool "Emulate SWP/SWPB instructions"
1317 help
1318 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1319 they are always undefined. Say Y here to enable software
1320 emulation of these instructions for userspace using LDXR/STXR.
1321
1322 In some older versions of glibc [<=2.8] SWP is used during futex
1323 trylock() operations with the assumption that the code will not
1324 be preempted. This invalid assumption may be more likely to fail
1325 with SWP emulation enabled, leading to deadlock of the user
1326 application.
1327
1328 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1329 on an external transaction monitoring block called a global
1330 monitor to maintain update atomicity. If your system does not
1331 implement a global monitor, this option can cause programs that
1332 perform SWP operations to uncached memory to deadlock.
1333
1334 If unsure, say Y
1335
1336config CP15_BARRIER_EMULATION
1337 bool "Emulate CP15 Barrier instructions"
1338 help
1339 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1340 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1341 strongly recommended to use the ISB, DSB, and DMB
1342 instructions instead.
1343
1344 Say Y here to enable software emulation of these
1345 instructions for AArch32 userspace code. When this option is
1346 enabled, CP15 barrier usage is traced which can help
1347 identify software that needs updating.
1348
1349 If unsure, say Y
1350
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001351config SETEND_EMULATION
1352 bool "Emulate SETEND instruction"
1353 help
1354 The SETEND instruction alters the data-endianness of the
1355 AArch32 EL0, and is deprecated in ARMv8.
1356
1357 Say Y here to enable software emulation of the instruction
1358 for AArch32 userspace code.
1359
1360 Note: All the cpus on the system must have mixed endian support at EL0
1361 for this feature to be enabled. If a new CPU - which doesn't support mixed
1362 endian - is hotplugged in after this feature has been enabled, there could
1363 be unexpected results in the applications.
1364
1365 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001366endif
1367
Will Deacondd523792019-04-23 14:37:24 +01001368endif
Catalin Marinasba428222016-07-01 18:25:31 +01001369
Will Deacon0e4a0702015-07-27 15:54:13 +01001370menu "ARMv8.1 architectural features"
1371
1372config ARM64_HW_AFDBM
1373 bool "Support for hardware updates of the Access and Dirty page flags"
1374 default y
1375 help
1376 The ARMv8.1 architecture extensions introduce support for
1377 hardware updates of the access and dirty information in page
1378 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1379 capable processors, accesses to pages with PTE_AF cleared will
1380 set this bit instead of raising an access flag fault.
1381 Similarly, writes to read-only pages with the DBM bit set will
1382 clear the read-only bit (AP[2]) instead of raising a
1383 permission fault.
1384
1385 Kernels built with this configuration option enabled continue
1386 to work on pre-ARMv8.1 hardware and the performance impact is
1387 minimal. If unsure, say Y.
1388
1389config ARM64_PAN
1390 bool "Enable support for Privileged Access Never (PAN)"
1391 default y
1392 help
1393 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1394 prevents the kernel or hypervisor from accessing user-space (EL0)
1395 memory directly.
1396
1397 Choosing this option will cause any unprotected (not using
1398 copy_to_user et al) memory access to fail with a permission fault.
1399
1400 The feature is detected at runtime, and will remain as a 'nop'
1401 instruction if the cpu does not implement the feature.
1402
1403config ARM64_LSE_ATOMICS
Catalin Marinas395af862020-01-15 11:30:08 +00001404 bool
1405 default ARM64_USE_LSE_ATOMICS
1406 depends on $(as-instr,.arch_extension lse)
1407
1408config ARM64_USE_LSE_ATOMICS
Will Deacon0e4a0702015-07-27 15:54:13 +01001409 bool "Atomic instructions"
Will Deaconb32baf92019-08-29 11:52:47 +01001410 depends on JUMP_LABEL
Will Deacon7bd99b42018-05-21 19:14:22 +01001411 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001412 help
1413 As part of the Large System Extensions, ARMv8.1 introduces new
1414 atomic instructions that are designed specifically to scale in
1415 very large systems.
1416
1417 Say Y here to make use of these instructions for the in-kernel
1418 atomic routines. This incurs a small overhead on CPUs that do
1419 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001420 built with binutils >= 2.25 in order for the new instructions
1421 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001422
Marc Zyngier1f364c82014-02-19 09:33:14 +00001423config ARM64_VHE
1424 bool "Enable support for Virtualization Host Extensions (VHE)"
1425 default y
1426 help
1427 Virtualization Host Extensions (VHE) allow the kernel to run
1428 directly at EL2 (instead of EL1) on processors that support
1429 it. This leads to better performance for KVM, as they reduce
1430 the cost of the world switch.
1431
1432 Selecting this option allows the VHE feature to be detected
1433 at runtime, and does not affect processors that do not
1434 implement this feature.
1435
Will Deacon0e4a0702015-07-27 15:54:13 +01001436endmenu
1437
Will Deaconf9933182016-02-26 16:30:14 +00001438menu "ARMv8.2 architectural features"
1439
James Morse57f49592016-02-05 14:58:48 +00001440config ARM64_UAO
1441 bool "Enable support for User Access Override (UAO)"
1442 default y
1443 help
1444 User Access Override (UAO; part of the ARMv8.2 Extensions)
1445 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001446 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001447
1448 This option changes get_user() and friends to use the 'unprivileged'
1449 variant of the load/store instructions. This ensures that user-space
1450 really did have access to the supplied memory. When addr_limit is
1451 set to kernel memory the UAO bit will be set, allowing privileged
1452 access to kernel memory.
1453
1454 Choosing this option will cause copy_to_user() et al to use user-space
1455 memory permissions.
1456
1457 The feature is detected at runtime, the kernel will use the
1458 regular load/store instructions if the cpu does not implement the
1459 feature.
1460
Robin Murphyd50e0712017-07-25 11:55:42 +01001461config ARM64_PMEM
1462 bool "Enable support for persistent memory"
1463 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001464 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001465 help
1466 Say Y to enable support for the persistent memory API based on the
1467 ARMv8.2 DCPoP feature.
1468
1469 The feature is detected at runtime, and the kernel will use DC CVAC
1470 operations if DC CVAP is not supported (following the behaviour of
1471 DC CVAP itself if the system does not define a point of persistence).
1472
Xie XiuQi64c02722018-01-15 19:38:56 +00001473config ARM64_RAS_EXTN
1474 bool "Enable support for RAS CPU Extensions"
1475 default y
1476 help
1477 CPUs that support the Reliability, Availability and Serviceability
1478 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1479 errors, classify them and report them to software.
1480
1481 On CPUs with these extensions system software can use additional
1482 barriers to determine if faults are pending and read the
1483 classification from a new set of registers.
1484
1485 Selecting this feature will allow the kernel to use these barriers
1486 and access the new registers if the system supports the extension.
1487 Platform RAS features may additionally depend on firmware support.
1488
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001489config ARM64_CNP
1490 bool "Enable support for Common Not Private (CNP) translations"
1491 default y
1492 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1493 help
1494 Common Not Private (CNP) allows translation table entries to
1495 be shared between different PEs in the same inner shareable
1496 domain, so the hardware can use this fact to optimise the
1497 caching of such entries in the TLB.
1498
1499 Selecting this option allows the CNP feature to be detected
1500 at runtime, and does not affect PEs that do not implement
1501 this feature.
1502
Will Deaconf9933182016-02-26 16:30:14 +00001503endmenu
1504
Mark Rutland04ca3202018-12-07 18:39:30 +00001505menu "ARMv8.3 architectural features"
1506
1507config ARM64_PTR_AUTH
1508 bool "Enable support for pointer authentication"
1509 default y
Mark Rutland384b40c2019-04-23 10:12:35 +05301510 depends on !KVM || ARM64_VHE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301511 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC
Amit Daniel Kachhap15cd0e62020-03-30 17:11:39 +05301512 # GCC 9.1 and later inserts a .note.gnu.property section note for PAC
1513 # which is only understood by binutils starting with version 2.33.1.
1514 depends on !CC_IS_GCC || GCC_VERSION < 90100 || LD_VERSION >= 233010000
1515 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE
Kristina Martsenko74afda42020-03-13 14:35:03 +05301516 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
Mark Rutland04ca3202018-12-07 18:39:30 +00001517 help
1518 Pointer authentication (part of the ARMv8.3 Extensions) provides
1519 instructions for signing and authenticating pointers against secret
1520 keys, which can be used to mitigate Return Oriented Programming (ROP)
1521 and other attacks.
1522
1523 This option enables these instructions at EL0 (i.e. for userspace).
Mark Rutland04ca3202018-12-07 18:39:30 +00001524 Choosing this option will cause the kernel to initialise secret keys
1525 for each process at exec() time, with these keys being
1526 context-switched along with the process.
1527
Kristina Martsenko74afda42020-03-13 14:35:03 +05301528 If the compiler supports the -mbranch-protection or
1529 -msign-return-address flag (e.g. GCC 7 or later), then this option
1530 will also cause the kernel itself to be compiled with return address
1531 protection. In this case, and if the target hardware is known to
1532 support pointer authentication, then CONFIG_STACKPROTECTOR can be
1533 disabled with minimal loss of protection.
1534
Mark Rutland04ca3202018-12-07 18:39:30 +00001535 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301536 hardware it will not be advertised to userspace/KVM guest nor will it
1537 be enabled. However, KVM guest also require VHE mode and hence
1538 CONFIG_ARM64_VHE=y option to use this feature.
Mark Rutland04ca3202018-12-07 18:39:30 +00001539
Kristina Martsenko69829342020-03-13 14:34:55 +05301540 If the feature is present on the boot CPU but not on a late CPU, then
1541 the late CPU will be parked. Also, if the boot CPU does not have
1542 address auth and the late CPU has then the late CPU will still boot
1543 but with the feature disabled. On such a system, this option should
1544 not be selected.
1545
Kristina Martsenko74afda42020-03-13 14:35:03 +05301546 This feature works with FUNCTION_GRAPH_TRACER option only if
1547 DYNAMIC_FTRACE_WITH_REGS is enabled.
1548
1549config CC_HAS_BRANCH_PROT_PAC_RET
1550 # GCC 9 or later, clang 8 or later
1551 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf)
1552
1553config CC_HAS_SIGN_RETURN_ADDRESS
1554 # GCC 7, 8
1555 def_bool $(cc-option,-msign-return-address=all)
1556
1557config AS_HAS_PAC
1558 def_bool $(as-option,-Wa$(comma)-march=armv8.3-a)
1559
Nick Desaulniers3b446c72020-03-19 11:19:51 -07001560config AS_HAS_CFI_NEGATE_RA_STATE
1561 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n)
1562
Mark Rutland04ca3202018-12-07 18:39:30 +00001563endmenu
1564
Ionela Voinescu2c9d45b2020-03-05 09:06:21 +00001565menu "ARMv8.4 architectural features"
1566
1567config ARM64_AMU_EXTN
1568 bool "Enable support for the Activity Monitors Unit CPU extension"
1569 default y
1570 help
1571 The activity monitors extension is an optional extension introduced
1572 by the ARMv8.4 CPU architecture. This enables support for version 1
1573 of the activity monitors architecture, AMUv1.
1574
1575 To enable the use of this extension on CPUs that implement it, say Y.
1576
1577 Note that for architectural reasons, firmware _must_ implement AMU
1578 support when running on CPUs that present the activity monitors
1579 extension. The required support is present in:
1580 * Version 1.5 and later of the ARM Trusted Firmware
1581
1582 For kernels that have this configuration enabled but boot with broken
1583 firmware, you may need to say N here until the firmware is fixed.
1584 Otherwise you may experience firmware panics or lockups when
1585 accessing the counter registers. Even if you are not observing these
1586 symptoms, the values returned by the register reads might not
1587 correctly reflect reality. Most commonly, the value read will be 0,
1588 indicating that the counter is not enabled.
1589
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001590endmenu
1591
Mark Brown3e6c69a2019-12-09 18:12:14 +00001592menu "ARMv8.5 architectural features"
1593
Dave Martin383499f2020-03-16 16:50:55 +00001594config ARM64_BTI
1595 bool "Branch Target Identification support"
1596 default y
1597 help
1598 Branch Target Identification (part of the ARMv8.5 Extensions)
1599 provides a mechanism to limit the set of locations to which computed
1600 branch instructions such as BR or BLR can jump.
1601
1602 To make use of BTI on CPUs that support it, say Y.
1603
1604 BTI is intended to provide complementary protection to other control
1605 flow integrity protection mechanisms, such as the Pointer
1606 authentication mechanism provided as part of the ARMv8.3 Extensions.
1607 For this reason, it does not make sense to enable this option without
1608 also enabling support for pointer authentication. Thus, when
1609 enabling this option you should also select ARM64_PTR_AUTH=y.
1610
1611 Userspace binaries must also be specifically compiled to make use of
1612 this mechanism. If you say N here or the hardware does not support
1613 BTI, such binaries can still run, but you get no additional
1614 enforcement of branch destinations.
1615
Mark Brown97fed772020-05-06 20:51:34 +01001616config ARM64_BTI_KERNEL
1617 bool "Use Branch Target Identification for kernel"
1618 default y
1619 depends on ARM64_BTI
1620 depends on ARM64_PTR_AUTH
1621 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI
Will Deacon3a88d7c2020-05-12 12:45:40 +01001622 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697
1623 depends on !CC_IS_GCC || GCC_VERSION >= 100100
Mark Brown97fed772020-05-06 20:51:34 +01001624 depends on !(CC_IS_CLANG && GCOV_KERNEL)
1625 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS)
1626 help
1627 Build the kernel with Branch Target Identification annotations
1628 and enable enforcement of this for kernel code. When this option
1629 is enabled and the system supports BTI all kernel code including
1630 modular code must have BTI enabled.
1631
1632config CC_HAS_BRANCH_PROT_PAC_RET_BTI
1633 # GCC 9 or later, clang 8 or later
1634 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti)
1635
Mark Brown3e6c69a2019-12-09 18:12:14 +00001636config ARM64_E0PD
1637 bool "Enable support for E0PD"
1638 default y
1639 help
Will Deacone717d932020-01-22 11:23:54 +00001640 E0PD (part of the ARMv8.5 extensions) allows us to ensure
1641 that EL0 accesses made via TTBR1 always fault in constant time,
1642 providing similar benefits to KASLR as those provided by KPTI, but
1643 with lower overhead and without disrupting legitimate access to
1644 kernel memory such as SPE.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001645
Will Deacone717d932020-01-22 11:23:54 +00001646 This option enables E0PD for TTBR1 where available.
Mark Brown3e6c69a2019-12-09 18:12:14 +00001647
Richard Henderson1a50ec02020-01-21 12:58:52 +00001648config ARCH_RANDOM
1649 bool "Enable support for random number generation"
1650 default y
1651 help
1652 Random number generation (part of the ARMv8.5 Extensions)
1653 provides a high bandwidth, cryptographically secure
1654 hardware random number generator.
1655
Mark Brown3e6c69a2019-12-09 18:12:14 +00001656endmenu
1657
Dave Martinddd25ad2017-10-31 15:51:02 +00001658config ARM64_SVE
1659 bool "ARM Scalable Vector Extension support"
1660 default y
Dave Martin85acda32018-04-20 16:20:43 +01001661 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001662 help
1663 The Scalable Vector Extension (SVE) is an extension to the AArch64
1664 execution state which complements and extends the SIMD functionality
1665 of the base architecture to support much larger vectors and to enable
1666 additional vectorisation opportunities.
1667
1668 To enable use of this extension on CPUs that implement it, say Y.
1669
Dave Martin06a916f2019-04-18 18:41:38 +01001670 On CPUs that support the SVE2 extensions, this option will enable
1671 those too.
1672
Dave Martin50436942018-03-23 18:08:31 +00001673 Note that for architectural reasons, firmware _must_ implement SVE
1674 support when running on SVE capable hardware. The required support
1675 is present in:
1676
1677 * version 1.5 and later of the ARM Trusted Firmware
1678 * the AArch64 boot wrapper since commit 5e1261e08abf
1679 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1680
1681 For other firmware implementations, consult the firmware documentation
1682 or vendor.
1683
1684 If you need the kernel to boot on SVE-capable hardware with broken
1685 firmware, you may need to say N here until you get your firmware
1686 fixed. Otherwise, you may experience firmware panics or lockups when
1687 booting the kernel. If unsure and you are not observing these
1688 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001689
Dave Martin85acda32018-04-20 16:20:43 +01001690 CPUs that support SVE are architecturally required to support the
1691 Virtualization Host Extensions (VHE), so the kernel makes no
1692 provision for supporting SVE alongside KVM without VHE enabled.
1693 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1694 KVM in the same kernel image.
1695
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001696config ARM64_MODULE_PLTS
Florian Fainelli58557e42019-06-17 15:29:59 -07001697 bool "Use PLTs to allow module memory to spill over into vmalloc area"
Catalin Marinasfaaa73b2019-06-25 09:32:11 +01001698 depends on MODULES
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001699 select HAVE_MOD_ARCH_SPECIFIC
Florian Fainelli58557e42019-06-17 15:29:59 -07001700 help
1701 Allocate PLTs when loading modules so that jumps and calls whose
1702 targets are too far away for their relative offsets to be encoded
1703 in the instructions themselves can be bounced via veneers in the
1704 module's PLT. This allows modules to be allocated in the generic
1705 vmalloc area after the dedicated module memory area has been
1706 exhausted.
1707
1708 When running with address space randomization (KASLR), the module
1709 region itself may be too far away for ordinary relative jumps and
1710 calls, and so in that case, module PLTs are required and cannot be
1711 disabled.
1712
1713 Specific errata workaround(s) might also force module PLTs to be
1714 enabled (ARM64_ERRATUM_843419).
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001715
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001716config ARM64_PSEUDO_NMI
1717 bool "Support for NMI-like interrupts"
Joe Perches3c9c1dc2019-12-31 01:54:57 -08001718 select ARM_GIC_V3
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001719 help
1720 Adds support for mimicking Non-Maskable Interrupts through the use of
1721 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001722 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001723
1724 This high priority configuration for interrupts needs to be
1725 explicitly enabled by setting the kernel parameter
1726 "irqchip.gicv3_pseudo_nmi" to 1.
1727
1728 If unsure, say N
1729
Julien Thierry48ce8f82019-06-11 10:38:11 +01001730if ARM64_PSEUDO_NMI
1731config ARM64_DEBUG_PRIORITY_MASKING
1732 bool "Debug interrupt priority masking"
1733 help
1734 This adds runtime checks to functions enabling/disabling
1735 interrupts when using priority masking. The additional checks verify
1736 the validity of ICC_PMR_EL1 when calling concerned functions.
1737
1738 If unsure, say N
1739endif
1740
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001741config RELOCATABLE
1742 bool
Peter Collingbourne5cf896f2019-07-31 18:18:42 -07001743 select ARCH_HAS_RELR
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001744 help
1745 This builds the kernel as a Position Independent Executable (PIE),
1746 which retains all relocation metadata required to relocate the
1747 kernel binary at runtime to a different virtual address than the
1748 address it was linked at.
1749 Since AArch64 uses the RELA relocation format, this requires a
1750 relocation pass at runtime even if the kernel is loaded at the
1751 same address it was linked at.
1752
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001753config RANDOMIZE_BASE
1754 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001755 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001756 select RELOCATABLE
1757 help
1758 Randomizes the virtual address at which the kernel image is
1759 loaded, as a security feature that deters exploit attempts
1760 relying on knowledge of the location of kernel internals.
1761
1762 It is the bootloader's job to provide entropy, by passing a
1763 random u64 value in /chosen/kaslr-seed at kernel entry.
1764
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001765 When booting via the UEFI stub, it will invoke the firmware's
1766 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1767 to the kernel proper. In addition, it will randomise the physical
1768 location of the kernel Image as well.
1769
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001770 If unsure, say N.
1771
1772config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001773 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001774 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001775 default y
1776 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001777 Randomizes the location of the module region inside a 4 GB window
1778 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001779 to leak information about the location of core kernel data structures
1780 but it does imply that function calls between modules and the core
1781 kernel will need to be resolved via veneers in the module PLT.
1782
1783 When this option is not set, the module region will be randomized over
1784 a limited range that contains the [_stext, _etext] interval of the
1785 core kernel, so branch relocations are always in range.
1786
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001787config CC_HAVE_STACKPROTECTOR_SYSREG
1788 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1789
1790config STACKPROTECTOR_PER_TASK
1791 def_bool y
1792 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1793
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001794endmenu
1795
1796menu "Boot options"
1797
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001798config ARM64_ACPI_PARKING_PROTOCOL
1799 bool "Enable support for the ARM64 ACPI parking protocol"
1800 depends on ACPI
1801 help
1802 Enable support for the ARM64 ACPI parking protocol. If disabled
1803 the kernel will not allow booting through the ARM64 ACPI parking
1804 protocol even if the corresponding data is present in the ACPI
1805 MADT table.
1806
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001807config CMDLINE
1808 string "Default kernel command string"
1809 default ""
1810 help
1811 Provide a set of default command-line options at build time by
1812 entering them here. As a minimum, you should specify the the
1813 root device (e.g. root=/dev/nfs).
1814
1815config CMDLINE_FORCE
1816 bool "Always use the default kernel command string"
Anders Roxellf70c08e2019-11-11 09:59:56 +01001817 depends on CMDLINE != ""
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001818 help
1819 Always use the default kernel command string, even if the boot
1820 loader passes other arguments to the kernel.
1821 This is useful if you cannot or don't want to change the
1822 command-line options your boot loader passes to the kernel.
1823
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001824config EFI_STUB
1825 bool
1826
Mark Salterf84d0272014-04-15 21:59:30 -04001827config EFI
1828 bool "UEFI runtime support"
1829 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001830 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001831 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001832 select LIBFDT
1833 select UCS2_STRING
1834 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001835 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001836 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001837 select EFI_GENERIC_STUB
Mark Salterf84d0272014-04-15 21:59:30 -04001838 default y
1839 help
1840 This option provides support for runtime services provided
1841 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001842 clock, and platform reset). A UEFI stub is also provided to
1843 allow the kernel to be booted as an EFI application. This
1844 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001845
Yi Lid1ae8c02014-10-04 23:46:43 +08001846config DMI
1847 bool "Enable support for SMBIOS (DMI) tables"
1848 depends on EFI
1849 default y
1850 help
1851 This enables SMBIOS/DMI feature for systems.
1852
1853 This option is only useful on systems that have UEFI firmware.
1854 However, even with this option, the resultant kernel should
1855 continue to boot on existing non-UEFI platforms.
1856
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001857endmenu
1858
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001859config SYSVIPC_COMPAT
1860 def_bool y
1861 depends on COMPAT && SYSVIPC
1862
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001863config ARCH_ENABLE_HUGEPAGE_MIGRATION
1864 def_bool y
1865 depends on HUGETLB_PAGE && MIGRATION
1866
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001867menu "Power management options"
1868
1869source "kernel/power/Kconfig"
1870
James Morse82869ac2016-04-27 17:47:12 +01001871config ARCH_HIBERNATION_POSSIBLE
1872 def_bool y
1873 depends on CPU_PM
1874
1875config ARCH_HIBERNATION_HEADER
1876 def_bool y
1877 depends on HIBERNATION
1878
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001879config ARCH_SUSPEND_POSSIBLE
1880 def_bool y
1881
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001882endmenu
1883
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001884menu "CPU Power Management"
1885
1886source "drivers/cpuidle/Kconfig"
1887
Rob Herring52e7e812014-02-24 11:27:57 +09001888source "drivers/cpufreq/Kconfig"
1889
1890endmenu
1891
Mark Salterf84d0272014-04-15 21:59:30 -04001892source "drivers/firmware/Kconfig"
1893
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001894source "drivers/acpi/Kconfig"
1895
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001896source "arch/arm64/kvm/Kconfig"
1897
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001898if CRYPTO
1899source "arch/arm64/crypto/Kconfig"
1900endif