blob: b37ac9b2a36b29a34ab66c7291dcd1c8ae989f1d [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080015 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070016 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020017 select ARCH_HAS_KCOV
Daniel Borkmannd2852a22017-02-21 16:09:33 +010018 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070019 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080020 select ARCH_HAS_STRICT_KERNEL_RWX
21 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010022 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010023 select ARCH_USE_CMPXCHG_LOCKREF
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010024 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020025 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070026 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000027 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000028 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080029 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000030 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000031 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000032 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010033 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050034 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010035 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050036 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010037 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010038 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000039 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070040 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000041 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000042 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010043 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080044 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070045 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010046 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010047 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000048 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070049 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010050 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010051 select GENERIC_IRQ_PROBE
52 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010053 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010054 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070055 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010056 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000057 select GENERIC_STRNCPY_FROM_USER
58 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010059 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010060 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010061 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080062 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010063 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010064 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010065 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010066 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080067 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030068 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000069 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080070 select HAVE_ARCH_MMAP_RND_BITS
71 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000072 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010073 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070074 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
75 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020076 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010077 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010078 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010079 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010080 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070081 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070082 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070083 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010084 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000085 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010086 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000087 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010088 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090089 select HAVE_FUNCTION_TRACER
90 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020091 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010092 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010093 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000094 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070096 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000097 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010098 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010099 select HAVE_PERF_REGS
100 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400101 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700102 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100103 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400104 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900105 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100106 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100107 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200108 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100109 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110 select NO_BOOTMEM
111 select OF
112 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100113 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200114 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000115 select POWER_RESET
116 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100117 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700118 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000119 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100120 help
121 ARM 64-bit (AArch64) Linux support.
122
123config 64BIT
124 def_bool y
125
126config ARCH_PHYS_ADDR_T_64BIT
127 def_bool y
128
129config MMU
130 def_bool y
131
Mark Rutland030c4d22016-05-31 15:57:59 +0100132config ARM64_PAGE_SHIFT
133 int
134 default 16 if ARM64_64K_PAGES
135 default 14 if ARM64_16K_PAGES
136 default 12
137
138config ARM64_CONT_SHIFT
139 int
140 default 5 if ARM64_64K_PAGES
141 default 7 if ARM64_16K_PAGES
142 default 4
143
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800144config ARCH_MMAP_RND_BITS_MIN
145 default 14 if ARM64_64K_PAGES
146 default 16 if ARM64_16K_PAGES
147 default 18
148
149# max bits determined by the following formula:
150# VA_BITS - PAGE_SHIFT - 3
151config ARCH_MMAP_RND_BITS_MAX
152 default 19 if ARM64_VA_BITS=36
153 default 24 if ARM64_VA_BITS=39
154 default 27 if ARM64_VA_BITS=42
155 default 30 if ARM64_VA_BITS=47
156 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
157 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
158 default 33 if ARM64_VA_BITS=48
159 default 14 if ARM64_64K_PAGES
160 default 16 if ARM64_16K_PAGES
161 default 18
162
163config ARCH_MMAP_RND_COMPAT_BITS_MIN
164 default 7 if ARM64_64K_PAGES
165 default 9 if ARM64_16K_PAGES
166 default 11
167
168config ARCH_MMAP_RND_COMPAT_BITS_MAX
169 default 16
170
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700171config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100172 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100173
174config STACKTRACE_SUPPORT
175 def_bool y
176
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100177config ILLEGAL_POINTER_VALUE
178 hex
179 default 0xdead000000000000
180
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100181config LOCKDEP_SUPPORT
182 def_bool y
183
184config TRACE_IRQFLAGS_SUPPORT
185 def_bool y
186
Will Deaconc209f792014-03-14 17:47:05 +0000187config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100188 def_bool y
189
Dave P Martin9fb74102015-07-24 16:37:48 +0100190config GENERIC_BUG
191 def_bool y
192 depends on BUG
193
194config GENERIC_BUG_RELATIVE_POINTERS
195 def_bool y
196 depends on GENERIC_BUG
197
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100198config GENERIC_HWEIGHT
199 def_bool y
200
201config GENERIC_CSUM
202 def_bool y
203
204config GENERIC_CALIBRATE_DELAY
205 def_bool y
206
Catalin Marinas19e76402014-02-27 12:09:22 +0000207config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100208 def_bool y
209
Steve Capper29e56942014-10-09 15:29:25 -0700210config HAVE_GENERIC_RCU_GUP
211 def_bool y
212
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100213config ARCH_DMA_ADDR_T_64BIT
214 def_bool y
215
216config NEED_DMA_MAP_STATE
217 def_bool y
218
219config NEED_SG_DMA_LENGTH
220 def_bool y
221
Will Deacon4b3dc962015-05-29 18:28:44 +0100222config SMP
223 def_bool y
224
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100225config SWIOTLB
226 def_bool y
227
228config IOMMU_HELPER
229 def_bool SWIOTLB
230
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100231config KERNEL_MODE_NEON
232 def_bool y
233
Rob Herring92cc15f2014-04-18 17:19:59 -0500234config FIX_EARLYCON_MEM
235 def_bool y
236
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700237config PGTABLE_LEVELS
238 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100239 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700240 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
241 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
242 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100243 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
244 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700245
Pratyush Anand9842cea2016-11-02 14:40:46 +0530246config ARCH_SUPPORTS_UPROBES
247 def_bool y
248
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200249config ARCH_PROC_KCORE_TEXT
250 def_bool y
251
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100252source "init/Kconfig"
253
254source "kernel/Kconfig.freezer"
255
Olof Johansson6a377492015-07-20 12:09:16 -0700256source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100257
258menu "Bus support"
259
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100260config PCI
261 bool "PCI support"
262 help
263 This feature enables support for PCI bus system. If you say Y
264 here, the kernel will include drivers and infrastructure code
265 to support PCI bus devices.
266
267config PCI_DOMAINS
268 def_bool PCI
269
270config PCI_DOMAINS_GENERIC
271 def_bool PCI
272
273config PCI_SYSCALL
274 def_bool PCI
275
276source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100277
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100278endmenu
279
280menu "Kernel Features"
281
Andre Przywarac0a01b82014-11-14 15:54:12 +0000282menu "ARM errata workarounds via the alternatives framework"
283
284config ARM64_ERRATUM_826319
285 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
286 default y
287 help
288 This option adds an alternative code sequence to work around ARM
289 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
290 AXI master interface and an L2 cache.
291
292 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
293 and is unable to accept a certain write via this interface, it will
294 not progress on read data presented on the read data channel and the
295 system can deadlock.
296
297 The workaround promotes data cache clean instructions to
298 data cache clean-and-invalidate.
299 Please note that this does not necessarily enable the workaround,
300 as it depends on the alternative framework, which will only patch
301 the kernel if an affected CPU is detected.
302
303 If unsure, say Y.
304
305config ARM64_ERRATUM_827319
306 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
307 default y
308 help
309 This option adds an alternative code sequence to work around ARM
310 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
311 master interface and an L2 cache.
312
313 Under certain conditions this erratum can cause a clean line eviction
314 to occur at the same time as another transaction to the same address
315 on the AMBA 5 CHI interface, which can cause data corruption if the
316 interconnect reorders the two transactions.
317
318 The workaround promotes data cache clean instructions to
319 data cache clean-and-invalidate.
320 Please note that this does not necessarily enable the workaround,
321 as it depends on the alternative framework, which will only patch
322 the kernel if an affected CPU is detected.
323
324 If unsure, say Y.
325
326config ARM64_ERRATUM_824069
327 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
328 default y
329 help
330 This option adds an alternative code sequence to work around ARM
331 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
332 to a coherent interconnect.
333
334 If a Cortex-A53 processor is executing a store or prefetch for
335 write instruction at the same time as a processor in another
336 cluster is executing a cache maintenance operation to the same
337 address, then this erratum might cause a clean cache line to be
338 incorrectly marked as dirty.
339
340 The workaround promotes data cache clean instructions to
341 data cache clean-and-invalidate.
342 Please note that this option does not necessarily enable the
343 workaround, as it depends on the alternative framework, which will
344 only patch the kernel if an affected CPU is detected.
345
346 If unsure, say Y.
347
348config ARM64_ERRATUM_819472
349 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
350 default y
351 help
352 This option adds an alternative code sequence to work around ARM
353 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
354 present when it is connected to a coherent interconnect.
355
356 If the processor is executing a load and store exclusive sequence at
357 the same time as a processor in another cluster is executing a cache
358 maintenance operation to the same address, then this erratum might
359 cause data corruption.
360
361 The workaround promotes data cache clean instructions to
362 data cache clean-and-invalidate.
363 Please note that this does not necessarily enable the workaround,
364 as it depends on the alternative framework, which will only patch
365 the kernel if an affected CPU is detected.
366
367 If unsure, say Y.
368
369config ARM64_ERRATUM_832075
370 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
371 default y
372 help
373 This option adds an alternative code sequence to work around ARM
374 erratum 832075 on Cortex-A57 parts up to r1p2.
375
376 Affected Cortex-A57 parts might deadlock when exclusive load/store
377 instructions to Write-Back memory are mixed with Device loads.
378
379 The workaround is to promote device loads to use Load-Acquire
380 semantics.
381 Please note that this does not necessarily enable the workaround,
382 as it depends on the alternative framework, which will only patch
383 the kernel if an affected CPU is detected.
384
385 If unsure, say Y.
386
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000387config ARM64_ERRATUM_834220
388 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
389 depends on KVM
390 default y
391 help
392 This option adds an alternative code sequence to work around ARM
393 erratum 834220 on Cortex-A57 parts up to r1p2.
394
395 Affected Cortex-A57 parts might report a Stage 2 translation
396 fault as the result of a Stage 1 fault for load crossing a
397 page boundary when there is a permission or device memory
398 alignment fault at Stage 1 and a translation fault at Stage 2.
399
400 The workaround is to verify that the Stage 1 translation
401 doesn't generate a fault before handling the Stage 2 fault.
402 Please note that this does not necessarily enable the workaround,
403 as it depends on the alternative framework, which will only patch
404 the kernel if an affected CPU is detected.
405
406 If unsure, say Y.
407
Will Deacon905e8c52015-03-23 19:07:02 +0000408config ARM64_ERRATUM_845719
409 bool "Cortex-A53: 845719: a load might read incorrect data"
410 depends on COMPAT
411 default y
412 help
413 This option adds an alternative code sequence to work around ARM
414 erratum 845719 on Cortex-A53 parts up to r0p4.
415
416 When running a compat (AArch32) userspace on an affected Cortex-A53
417 part, a load at EL0 from a virtual address that matches the bottom 32
418 bits of the virtual address used by a recent load at (AArch64) EL1
419 might return incorrect data.
420
421 The workaround is to write the contextidr_el1 register on exception
422 return to a 32-bit task.
423 Please note that this does not necessarily enable the workaround,
424 as it depends on the alternative framework, which will only patch
425 the kernel if an affected CPU is detected.
426
427 If unsure, say Y.
428
Will Deacondf057cc2015-03-17 12:15:02 +0000429config ARM64_ERRATUM_843419
430 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000431 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100432 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000433 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100434 This option links the kernel with '--fix-cortex-a53-843419' and
435 builds modules using the large memory model in order to avoid the use
436 of the ADRP instruction, which can cause a subsequent memory access
437 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000438
439 If unsure, say Y.
440
Robert Richter94100972015-09-21 22:58:38 +0200441config CAVIUM_ERRATUM_22375
442 bool "Cavium erratum 22375, 24313"
443 default y
444 help
445 Enable workaround for erratum 22375, 24313.
446
447 This implements two gicv3-its errata workarounds for ThunderX. Both
448 with small impact affecting only ITS table allocation.
449
450 erratum 22375: only alloc 8MB table size
451 erratum 24313: ignore memory access type
452
453 The fixes are in ITS initialization and basically ignore memory access
454 type and table size provided by the TYPER and BASER registers.
455
456 If unsure, say Y.
457
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200458config CAVIUM_ERRATUM_23144
459 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
460 depends on NUMA
461 default y
462 help
463 ITS SYNC command hang for cross node io and collections/cpu mapping.
464
465 If unsure, say Y.
466
Robert Richter6d4e11c2015-09-21 22:58:35 +0200467config CAVIUM_ERRATUM_23154
468 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
469 default y
470 help
471 The gicv3 of ThunderX requires a modified version for
472 reading the IAR status to ensure data synchronization
473 (access to icc_iar1_el1 is not sync'ed before and after).
474
475 If unsure, say Y.
476
Andrew Pinski104a0c02016-02-24 17:44:57 -0800477config CAVIUM_ERRATUM_27456
478 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
479 default y
480 help
481 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
482 instructions may cause the icache to become corrupted if it
483 contains data for a non-current ASID. The fix is to
484 invalidate the icache when changing the mm context.
485
486 If unsure, say Y.
487
Christopher Covington38fd94b2017-02-08 15:08:37 -0500488config QCOM_FALKOR_ERRATUM_1003
489 bool "Falkor E1003: Incorrect translation due to ASID change"
490 default y
491 select ARM64_PAN if ARM64_SW_TTBR0_PAN
492 help
493 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
494 and BADDR are changed together in TTBRx_EL1. The workaround for this
495 issue is to use a reserved ASID in cpu_do_switch_mm() before
496 switching to the new ASID. Saying Y here selects ARM64_PAN if
497 ARM64_SW_TTBR0_PAN is selected. This is done because implementing and
498 maintaining the E1003 workaround in the software PAN emulation code
499 would be an unnecessary complication. The affected Falkor v1 CPU
500 implements ARMv8.1 hardware PAN support and using hardware PAN
501 support versus software PAN emulation is mutually exclusive at
502 runtime.
503
504 If unsure, say Y.
505
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500506config QCOM_FALKOR_ERRATUM_1009
507 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
508 default y
509 help
510 On Falkor v1, the CPU may prematurely complete a DSB following a
511 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
512 one more time to fix the issue.
513
514 If unsure, say Y.
515
Shanker Donthineni90922a22017-03-07 08:20:38 -0600516config QCOM_QDF2400_ERRATUM_0065
517 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
518 default y
519 help
520 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
521 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
522 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
523
524 If unsure, say Y.
525
Andre Przywarac0a01b82014-11-14 15:54:12 +0000526endmenu
527
528
Jungseok Leee41ceed2014-05-12 10:40:38 +0100529choice
530 prompt "Page size"
531 default ARM64_4K_PAGES
532 help
533 Page size (translation granule) configuration.
534
535config ARM64_4K_PAGES
536 bool "4KB"
537 help
538 This feature enables 4KB pages support.
539
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100540config ARM64_16K_PAGES
541 bool "16KB"
542 help
543 The system will use 16KB pages support. AArch32 emulation
544 requires applications compiled with 16K (or a multiple of 16K)
545 aligned segments.
546
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100547config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100548 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100549 help
550 This feature enables 64KB pages support (4KB by default)
551 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100552 look-up. AArch32 emulation requires applications compiled
553 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100554
Jungseok Leee41ceed2014-05-12 10:40:38 +0100555endchoice
556
557choice
558 prompt "Virtual address space size"
559 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100560 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100561 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
562 help
563 Allows choosing one of multiple possible virtual address
564 space sizes. The level of translation table is determined by
565 a combination of page size and virtual address space size.
566
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100567config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100568 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100569 depends on ARM64_16K_PAGES
570
Jungseok Leee41ceed2014-05-12 10:40:38 +0100571config ARM64_VA_BITS_39
572 bool "39-bit"
573 depends on ARM64_4K_PAGES
574
575config ARM64_VA_BITS_42
576 bool "42-bit"
577 depends on ARM64_64K_PAGES
578
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100579config ARM64_VA_BITS_47
580 bool "47-bit"
581 depends on ARM64_16K_PAGES
582
Jungseok Leec79b954b2014-05-12 18:40:51 +0900583config ARM64_VA_BITS_48
584 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900585
Jungseok Leee41ceed2014-05-12 10:40:38 +0100586endchoice
587
588config ARM64_VA_BITS
589 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100590 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100591 default 39 if ARM64_VA_BITS_39
592 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100593 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900594 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100595
Will Deacona8720132013-10-11 14:52:19 +0100596config CPU_BIG_ENDIAN
597 bool "Build big-endian kernel"
598 help
599 Say Y if you plan on running a kernel in big-endian mode.
600
Mark Brownf6e763b2014-03-04 07:51:17 +0000601config SCHED_MC
602 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000603 help
604 Multi-core scheduler support improves the CPU scheduler's decision
605 making when dealing with multi-core CPU chips at a cost of slightly
606 increased overhead in some places. If unsure say N here.
607
608config SCHED_SMT
609 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000610 help
611 Improves the CPU scheduler's decision making when dealing with
612 MultiThreading at a cost of slightly increased overhead in some
613 places. If unsure say N here.
614
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100615config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000616 int "Maximum number of CPUs (2-4096)"
617 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100618 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100619 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100620
Mark Rutland9327e2c2013-10-24 20:30:18 +0100621config HOTPLUG_CPU
622 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800623 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100624 help
625 Say Y here to experiment with turning CPUs off and on. CPUs
626 can be controlled through /sys/devices/system/cpu.
627
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700628# Common NUMA Features
629config NUMA
630 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800631 select ACPI_NUMA if ACPI
632 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700633 help
634 Enable NUMA (Non Uniform Memory Access) support.
635
636 The kernel will try to allocate memory used by a CPU on the
637 local memory of the CPU and add some more
638 NUMA awareness to the kernel.
639
640config NODES_SHIFT
641 int "Maximum NUMA Nodes (as a power of 2)"
642 range 1 10
643 default "2"
644 depends on NEED_MULTIPLE_NODES
645 help
646 Specify the maximum number of NUMA Nodes available on the target
647 system. Increases memory reserved to accommodate various tables.
648
649config USE_PERCPU_NUMA_NODE_ID
650 def_bool y
651 depends on NUMA
652
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800653config HAVE_SETUP_PER_CPU_AREA
654 def_bool y
655 depends on NUMA
656
657config NEED_PER_CPU_EMBED_FIRST_CHUNK
658 def_bool y
659 depends on NUMA
660
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000661config HOLES_IN_ZONE
662 def_bool y
663 depends on NUMA
664
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100665source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800666source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100667
Laura Abbott83863f22016-02-05 16:24:47 -0800668config ARCH_SUPPORTS_DEBUG_PAGEALLOC
669 def_bool y
670
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100671config ARCH_HAS_HOLES_MEMORYMODEL
672 def_bool y if SPARSEMEM
673
674config ARCH_SPARSEMEM_ENABLE
675 def_bool y
676 select SPARSEMEM_VMEMMAP_ENABLE
677
678config ARCH_SPARSEMEM_DEFAULT
679 def_bool ARCH_SPARSEMEM_ENABLE
680
681config ARCH_SELECT_MEMORY_MODEL
682 def_bool ARCH_SPARSEMEM_ENABLE
683
684config HAVE_ARCH_PFN_VALID
685 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
686
687config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100688 def_bool y
689 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100690
Steve Capper084bd292013-04-10 13:48:00 +0100691config SYS_SUPPORTS_HUGETLBFS
692 def_bool y
693
Steve Capper084bd292013-04-10 13:48:00 +0100694config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100695 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100696
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100697config ARCH_HAS_CACHE_LINE_SIZE
698 def_bool y
699
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100700source "mm/Kconfig"
701
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000702config SECCOMP
703 bool "Enable seccomp to safely compute untrusted bytecode"
704 ---help---
705 This kernel feature is useful for number crunching applications
706 that may need to compute untrusted bytecode during their
707 execution. By using pipes or other transports made available to
708 the process as file descriptors supporting the read/write
709 syscalls, it's possible to isolate those applications in
710 their own address space using seccomp. Once seccomp is
711 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
712 and the task is only allowed to execute a few safe syscalls
713 defined by each seccomp mode.
714
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000715config PARAVIRT
716 bool "Enable paravirtualization code"
717 help
718 This changes the kernel so it can modify itself when it is run
719 under a hypervisor, potentially improving performance significantly
720 over full virtualization.
721
722config PARAVIRT_TIME_ACCOUNTING
723 bool "Paravirtual steal time accounting"
724 select PARAVIRT
725 default n
726 help
727 Select this option to enable fine granularity task steal time
728 accounting. Time spent executing other tasks in parallel with
729 the current vCPU is discounted from the vCPU power. To account for
730 that, there can be a small performance impact.
731
732 If in doubt, say N here.
733
Geoff Levandd28f6df2016-06-23 17:54:48 +0000734config KEXEC
735 depends on PM_SLEEP_SMP
736 select KEXEC_CORE
737 bool "kexec system call"
738 ---help---
739 kexec is a system call that implements the ability to shutdown your
740 current kernel, and to start another kernel. It is like a reboot
741 but it is independent of the system firmware. And like a reboot
742 you can start any kernel with it, not just Linux.
743
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900744config CRASH_DUMP
745 bool "Build kdump crash kernel"
746 help
747 Generate crash dump after being started by kexec. This should
748 be normally only set in special crash dump kernels which are
749 loaded in the main kernel with kexec-tools into a specially
750 reserved region and then later executed after a crash by
751 kdump/kexec.
752
753 For more details see Documentation/kdump/kdump.txt
754
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000755config XEN_DOM0
756 def_bool y
757 depends on XEN
758
759config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700760 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000761 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000762 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000763 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000764 help
765 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
766
Steve Capperd03bb142013-04-25 15:19:21 +0100767config FORCE_MAX_ZONEORDER
768 int
769 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100770 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100771 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100772 help
773 The kernel memory allocator divides physically contiguous memory
774 blocks into "zones", where each zone is a power of two number of
775 pages. This option selects the largest power of two that the kernel
776 keeps in the memory allocator. If you need to allocate very large
777 blocks of physically contiguous memory, then you may need to
778 increase this value.
779
780 This config option is actually maximum order plus one. For example,
781 a value of 11 means that the largest free memory block is 2^10 pages.
782
783 We make sure that we can allocate upto a HugePage size for each configuration.
784 Hence we have :
785 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
786
787 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
788 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100789
Will Deacon1b907f42014-11-20 16:51:10 +0000790menuconfig ARMV8_DEPRECATED
791 bool "Emulate deprecated/obsolete ARMv8 instructions"
792 depends on COMPAT
793 help
794 Legacy software support may require certain instructions
795 that have been deprecated or obsoleted in the architecture.
796
797 Enable this config to enable selective emulation of these
798 features.
799
800 If unsure, say Y
801
802if ARMV8_DEPRECATED
803
804config SWP_EMULATION
805 bool "Emulate SWP/SWPB instructions"
806 help
807 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
808 they are always undefined. Say Y here to enable software
809 emulation of these instructions for userspace using LDXR/STXR.
810
811 In some older versions of glibc [<=2.8] SWP is used during futex
812 trylock() operations with the assumption that the code will not
813 be preempted. This invalid assumption may be more likely to fail
814 with SWP emulation enabled, leading to deadlock of the user
815 application.
816
817 NOTE: when accessing uncached shared regions, LDXR/STXR rely
818 on an external transaction monitoring block called a global
819 monitor to maintain update atomicity. If your system does not
820 implement a global monitor, this option can cause programs that
821 perform SWP operations to uncached memory to deadlock.
822
823 If unsure, say Y
824
825config CP15_BARRIER_EMULATION
826 bool "Emulate CP15 Barrier instructions"
827 help
828 The CP15 barrier instructions - CP15ISB, CP15DSB, and
829 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
830 strongly recommended to use the ISB, DSB, and DMB
831 instructions instead.
832
833 Say Y here to enable software emulation of these
834 instructions for AArch32 userspace code. When this option is
835 enabled, CP15 barrier usage is traced which can help
836 identify software that needs updating.
837
838 If unsure, say Y
839
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000840config SETEND_EMULATION
841 bool "Emulate SETEND instruction"
842 help
843 The SETEND instruction alters the data-endianness of the
844 AArch32 EL0, and is deprecated in ARMv8.
845
846 Say Y here to enable software emulation of the instruction
847 for AArch32 userspace code.
848
849 Note: All the cpus on the system must have mixed endian support at EL0
850 for this feature to be enabled. If a new CPU - which doesn't support mixed
851 endian - is hotplugged in after this feature has been enabled, there could
852 be unexpected results in the applications.
853
854 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000855endif
856
Catalin Marinasba428222016-07-01 18:25:31 +0100857config ARM64_SW_TTBR0_PAN
858 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
859 help
860 Enabling this option prevents the kernel from accessing
861 user-space memory directly by pointing TTBR0_EL1 to a reserved
862 zeroed area and reserved ASID. The user access routines
863 restore the valid TTBR0_EL1 temporarily.
864
Will Deacon0e4a0702015-07-27 15:54:13 +0100865menu "ARMv8.1 architectural features"
866
867config ARM64_HW_AFDBM
868 bool "Support for hardware updates of the Access and Dirty page flags"
869 default y
870 help
871 The ARMv8.1 architecture extensions introduce support for
872 hardware updates of the access and dirty information in page
873 table entries. When enabled in TCR_EL1 (HA and HD bits) on
874 capable processors, accesses to pages with PTE_AF cleared will
875 set this bit instead of raising an access flag fault.
876 Similarly, writes to read-only pages with the DBM bit set will
877 clear the read-only bit (AP[2]) instead of raising a
878 permission fault.
879
880 Kernels built with this configuration option enabled continue
881 to work on pre-ARMv8.1 hardware and the performance impact is
882 minimal. If unsure, say Y.
883
884config ARM64_PAN
885 bool "Enable support for Privileged Access Never (PAN)"
886 default y
887 help
888 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
889 prevents the kernel or hypervisor from accessing user-space (EL0)
890 memory directly.
891
892 Choosing this option will cause any unprotected (not using
893 copy_to_user et al) memory access to fail with a permission fault.
894
895 The feature is detected at runtime, and will remain as a 'nop'
896 instruction if the cpu does not implement the feature.
897
898config ARM64_LSE_ATOMICS
899 bool "Atomic instructions"
900 help
901 As part of the Large System Extensions, ARMv8.1 introduces new
902 atomic instructions that are designed specifically to scale in
903 very large systems.
904
905 Say Y here to make use of these instructions for the in-kernel
906 atomic routines. This incurs a small overhead on CPUs that do
907 not support these instructions and requires the kernel to be
908 built with binutils >= 2.25.
909
Marc Zyngier1f364c82014-02-19 09:33:14 +0000910config ARM64_VHE
911 bool "Enable support for Virtualization Host Extensions (VHE)"
912 default y
913 help
914 Virtualization Host Extensions (VHE) allow the kernel to run
915 directly at EL2 (instead of EL1) on processors that support
916 it. This leads to better performance for KVM, as they reduce
917 the cost of the world switch.
918
919 Selecting this option allows the VHE feature to be detected
920 at runtime, and does not affect processors that do not
921 implement this feature.
922
Will Deacon0e4a0702015-07-27 15:54:13 +0100923endmenu
924
Will Deaconf9933182016-02-26 16:30:14 +0000925menu "ARMv8.2 architectural features"
926
James Morse57f49592016-02-05 14:58:48 +0000927config ARM64_UAO
928 bool "Enable support for User Access Override (UAO)"
929 default y
930 help
931 User Access Override (UAO; part of the ARMv8.2 Extensions)
932 causes the 'unprivileged' variant of the load/store instructions to
933 be overriden to be privileged.
934
935 This option changes get_user() and friends to use the 'unprivileged'
936 variant of the load/store instructions. This ensures that user-space
937 really did have access to the supplied memory. When addr_limit is
938 set to kernel memory the UAO bit will be set, allowing privileged
939 access to kernel memory.
940
941 Choosing this option will cause copy_to_user() et al to use user-space
942 memory permissions.
943
944 The feature is detected at runtime, the kernel will use the
945 regular load/store instructions if the cpu does not implement the
946 feature.
947
Will Deaconf9933182016-02-26 16:30:14 +0000948endmenu
949
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100950config ARM64_MODULE_CMODEL_LARGE
951 bool
952
953config ARM64_MODULE_PLTS
954 bool
955 select ARM64_MODULE_CMODEL_LARGE
956 select HAVE_MOD_ARCH_SPECIFIC
957
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100958config RELOCATABLE
959 bool
960 help
961 This builds the kernel as a Position Independent Executable (PIE),
962 which retains all relocation metadata required to relocate the
963 kernel binary at runtime to a different virtual address than the
964 address it was linked at.
965 Since AArch64 uses the RELA relocation format, this requires a
966 relocation pass at runtime even if the kernel is loaded at the
967 same address it was linked at.
968
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100969config RANDOMIZE_BASE
970 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700971 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100972 select RELOCATABLE
973 help
974 Randomizes the virtual address at which the kernel image is
975 loaded, as a security feature that deters exploit attempts
976 relying on knowledge of the location of kernel internals.
977
978 It is the bootloader's job to provide entropy, by passing a
979 random u64 value in /chosen/kaslr-seed at kernel entry.
980
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100981 When booting via the UEFI stub, it will invoke the firmware's
982 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
983 to the kernel proper. In addition, it will randomise the physical
984 location of the kernel Image as well.
985
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100986 If unsure, say N.
987
988config RANDOMIZE_MODULE_REGION_FULL
989 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +0000990 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100991 default y
992 help
993 Randomizes the location of the module region without considering the
994 location of the core kernel. This way, it is impossible for modules
995 to leak information about the location of core kernel data structures
996 but it does imply that function calls between modules and the core
997 kernel will need to be resolved via veneers in the module PLT.
998
999 When this option is not set, the module region will be randomized over
1000 a limited range that contains the [_stext, _etext] interval of the
1001 core kernel, so branch relocations are always in range.
1002
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001003endmenu
1004
1005menu "Boot options"
1006
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001007config ARM64_ACPI_PARKING_PROTOCOL
1008 bool "Enable support for the ARM64 ACPI parking protocol"
1009 depends on ACPI
1010 help
1011 Enable support for the ARM64 ACPI parking protocol. If disabled
1012 the kernel will not allow booting through the ARM64 ACPI parking
1013 protocol even if the corresponding data is present in the ACPI
1014 MADT table.
1015
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001016config CMDLINE
1017 string "Default kernel command string"
1018 default ""
1019 help
1020 Provide a set of default command-line options at build time by
1021 entering them here. As a minimum, you should specify the the
1022 root device (e.g. root=/dev/nfs).
1023
1024config CMDLINE_FORCE
1025 bool "Always use the default kernel command string"
1026 help
1027 Always use the default kernel command string, even if the boot
1028 loader passes other arguments to the kernel.
1029 This is useful if you cannot or don't want to change the
1030 command-line options your boot loader passes to the kernel.
1031
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001032config EFI_STUB
1033 bool
1034
Mark Salterf84d0272014-04-15 21:59:30 -04001035config EFI
1036 bool "UEFI runtime support"
1037 depends on OF && !CPU_BIG_ENDIAN
1038 select LIBFDT
1039 select UCS2_STRING
1040 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001041 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001042 select EFI_STUB
1043 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001044 default y
1045 help
1046 This option provides support for runtime services provided
1047 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001048 clock, and platform reset). A UEFI stub is also provided to
1049 allow the kernel to be booted as an EFI application. This
1050 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001051
Yi Lid1ae8c02014-10-04 23:46:43 +08001052config DMI
1053 bool "Enable support for SMBIOS (DMI) tables"
1054 depends on EFI
1055 default y
1056 help
1057 This enables SMBIOS/DMI feature for systems.
1058
1059 This option is only useful on systems that have UEFI firmware.
1060 However, even with this option, the resultant kernel should
1061 continue to boot on existing non-UEFI platforms.
1062
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001063endmenu
1064
1065menu "Userspace binary formats"
1066
1067source "fs/Kconfig.binfmt"
1068
1069config COMPAT
1070 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001071 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001072 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001073 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001074 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001075 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001076 help
1077 This option enables support for a 32-bit EL0 running under a 64-bit
1078 kernel at EL1. AArch32-specific components such as system calls,
1079 the user helper functions, VFP support and the ptrace interface are
1080 handled appropriately by the kernel.
1081
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001082 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1083 that you will only be able to execute AArch32 binaries that were compiled
1084 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001085
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001086 If you want to execute 32-bit userspace applications, say Y.
1087
1088config SYSVIPC_COMPAT
1089 def_bool y
1090 depends on COMPAT && SYSVIPC
1091
Eric Biggers5c2a6252017-03-08 16:27:04 -08001092config KEYS_COMPAT
1093 def_bool y
1094 depends on COMPAT && KEYS
1095
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001096endmenu
1097
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001098menu "Power management options"
1099
1100source "kernel/power/Kconfig"
1101
James Morse82869ac2016-04-27 17:47:12 +01001102config ARCH_HIBERNATION_POSSIBLE
1103 def_bool y
1104 depends on CPU_PM
1105
1106config ARCH_HIBERNATION_HEADER
1107 def_bool y
1108 depends on HIBERNATION
1109
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001110config ARCH_SUSPEND_POSSIBLE
1111 def_bool y
1112
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001113endmenu
1114
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001115menu "CPU Power Management"
1116
1117source "drivers/cpuidle/Kconfig"
1118
Rob Herring52e7e812014-02-24 11:27:57 +09001119source "drivers/cpufreq/Kconfig"
1120
1121endmenu
1122
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001123source "net/Kconfig"
1124
1125source "drivers/Kconfig"
1126
Mark Salterf84d0272014-04-15 21:59:30 -04001127source "drivers/firmware/Kconfig"
1128
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001129source "drivers/acpi/Kconfig"
1130
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001131source "fs/Kconfig"
1132
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001133source "arch/arm64/kvm/Kconfig"
1134
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001135source "arch/arm64/Kconfig.debug"
1136
1137source "security/Kconfig"
1138
1139source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001140if CRYPTO
1141source "arch/arm64/crypto/Kconfig"
1142endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001143
1144source "lib/Kconfig"