blob: 905ce1653e82a0591411b6ae370da7937f3b3b79 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig886643b2018-10-08 09:12:01 +020014 select ARCH_HAS_DMA_COHERENT_TO_PFN
15 select ARCH_HAS_DMA_MMAP_PGPROT
Jon Masters38b04a72016-06-20 13:56:13 +030016 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070017 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010018 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070019 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070021 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020022 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050023 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070024 select ARCH_HAS_PTE_SPECIAL
Daniel Borkmannd2852a22017-02-21 16:09:33 +010025 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070026 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080027 select ARCH_HAS_STRICT_KERNEL_RWX
28 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020029 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
30 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010031 select ARCH_HAS_SYSCALL_WRAPPER
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010032 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070033 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010034 select ARCH_INLINE_READ_LOCK if !PREEMPT
35 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
36 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
37 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
38 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
39 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
40 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
42 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
43 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
44 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
46 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
47 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
48 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000050 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
51 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
52 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
53 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
54 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
56 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
57 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
58 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010060 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010061 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000062 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010063 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020064 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090065 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070066 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000067 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000068 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080069 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000070 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000071 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000072 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010073 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050074 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010075 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050076 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010077 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010078 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000079 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070080 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000081 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020082 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000083 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010084 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010085 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080086 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070087 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010088 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010090 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000091 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070092 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010093 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -070094 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select GENERIC_IRQ_PROBE
96 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010097 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010098 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070099 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000101 select GENERIC_STRNCPY_FROM_USER
102 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100104 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100105 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800106 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100107 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100108 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100109 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100110 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800111 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700112 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800113 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +0000114 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800115 select HAVE_ARCH_MMAP_RND_BITS
116 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700117 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000118 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700119 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700120 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100121 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700122 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100123 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700124 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200125 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100126 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100127 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100128 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700129 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700130 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700131 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000132 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100133 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000134 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100135 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900136 select HAVE_FUNCTION_TRACER
137 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200138 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100139 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100140 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000141 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700142 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700143 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000144 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100145 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100146 select HAVE_PERF_REGS
147 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400148 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700149 select HAVE_RCU_TABLE_FREE
Will Deaconace8cb72018-08-23 21:16:50 +0100150 select HAVE_RCU_TABLE_INVALIDATE
Will Deacon409d5db2018-06-20 14:46:50 +0100151 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900152 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100153 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400154 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900155 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100156 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100157 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200158 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100159 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700160 select MULTI_IRQ_HANDLER
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200161 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200162 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100163 select OF
164 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100165 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200166 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000167 select POWER_RESET
168 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700169 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200171 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700172 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000173 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100174 help
175 ARM 64-bit (AArch64) Linux support.
176
177config 64BIT
178 def_bool y
179
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180config MMU
181 def_bool y
182
Mark Rutland030c4d22016-05-31 15:57:59 +0100183config ARM64_PAGE_SHIFT
184 int
185 default 16 if ARM64_64K_PAGES
186 default 14 if ARM64_16K_PAGES
187 default 12
188
189config ARM64_CONT_SHIFT
190 int
191 default 5 if ARM64_64K_PAGES
192 default 7 if ARM64_16K_PAGES
193 default 4
194
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800195config ARCH_MMAP_RND_BITS_MIN
196 default 14 if ARM64_64K_PAGES
197 default 16 if ARM64_16K_PAGES
198 default 18
199
200# max bits determined by the following formula:
201# VA_BITS - PAGE_SHIFT - 3
202config ARCH_MMAP_RND_BITS_MAX
203 default 19 if ARM64_VA_BITS=36
204 default 24 if ARM64_VA_BITS=39
205 default 27 if ARM64_VA_BITS=42
206 default 30 if ARM64_VA_BITS=47
207 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
208 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
209 default 33 if ARM64_VA_BITS=48
210 default 14 if ARM64_64K_PAGES
211 default 16 if ARM64_16K_PAGES
212 default 18
213
214config ARCH_MMAP_RND_COMPAT_BITS_MIN
215 default 7 if ARM64_64K_PAGES
216 default 9 if ARM64_16K_PAGES
217 default 11
218
219config ARCH_MMAP_RND_COMPAT_BITS_MAX
220 default 16
221
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700222config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100223 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100224
225config STACKTRACE_SUPPORT
226 def_bool y
227
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100228config ILLEGAL_POINTER_VALUE
229 hex
230 default 0xdead000000000000
231
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100232config LOCKDEP_SUPPORT
233 def_bool y
234
235config TRACE_IRQFLAGS_SUPPORT
236 def_bool y
237
Will Deaconc209f792014-03-14 17:47:05 +0000238config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100239 def_bool y
240
Dave P Martin9fb74102015-07-24 16:37:48 +0100241config GENERIC_BUG
242 def_bool y
243 depends on BUG
244
245config GENERIC_BUG_RELATIVE_POINTERS
246 def_bool y
247 depends on GENERIC_BUG
248
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100249config GENERIC_HWEIGHT
250 def_bool y
251
252config GENERIC_CSUM
253 def_bool y
254
255config GENERIC_CALIBRATE_DELAY
256 def_bool y
257
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100258config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100259 def_bool y
260
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300261config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700262 def_bool y
263
Will Deacon4b3dc962015-05-29 18:28:44 +0100264config SMP
265 def_bool y
266
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100267config KERNEL_MODE_NEON
268 def_bool y
269
Rob Herring92cc15f2014-04-18 17:19:59 -0500270config FIX_EARLYCON_MEM
271 def_bool y
272
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700273config PGTABLE_LEVELS
274 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100275 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700276 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
277 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
278 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100279 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
280 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700281
Pratyush Anand9842cea2016-11-02 14:40:46 +0530282config ARCH_SUPPORTS_UPROBES
283 def_bool y
284
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200285config ARCH_PROC_KCORE_TEXT
286 def_bool y
287
Olof Johansson6a377492015-07-20 12:09:16 -0700288source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100289
290menu "Bus support"
291
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100292config PCI
293 bool "PCI support"
294 help
295 This feature enables support for PCI bus system. If you say Y
296 here, the kernel will include drivers and infrastructure code
297 to support PCI bus devices.
298
299config PCI_DOMAINS
300 def_bool PCI
301
302config PCI_DOMAINS_GENERIC
303 def_bool PCI
304
305config PCI_SYSCALL
306 def_bool PCI
307
308source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100309
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100310endmenu
311
312menu "Kernel Features"
313
Andre Przywarac0a01b82014-11-14 15:54:12 +0000314menu "ARM errata workarounds via the alternatives framework"
315
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000316config ARM64_WORKAROUND_CLEAN_CACHE
317 def_bool n
318
Andre Przywarac0a01b82014-11-14 15:54:12 +0000319config ARM64_ERRATUM_826319
320 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
321 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000322 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000323 help
324 This option adds an alternative code sequence to work around ARM
325 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
326 AXI master interface and an L2 cache.
327
328 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
329 and is unable to accept a certain write via this interface, it will
330 not progress on read data presented on the read data channel and the
331 system can deadlock.
332
333 The workaround promotes data cache clean instructions to
334 data cache clean-and-invalidate.
335 Please note that this does not necessarily enable the workaround,
336 as it depends on the alternative framework, which will only patch
337 the kernel if an affected CPU is detected.
338
339 If unsure, say Y.
340
341config ARM64_ERRATUM_827319
342 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
343 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000344 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000345 help
346 This option adds an alternative code sequence to work around ARM
347 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
348 master interface and an L2 cache.
349
350 Under certain conditions this erratum can cause a clean line eviction
351 to occur at the same time as another transaction to the same address
352 on the AMBA 5 CHI interface, which can cause data corruption if the
353 interconnect reorders the two transactions.
354
355 The workaround promotes data cache clean instructions to
356 data cache clean-and-invalidate.
357 Please note that this does not necessarily enable the workaround,
358 as it depends on the alternative framework, which will only patch
359 the kernel if an affected CPU is detected.
360
361 If unsure, say Y.
362
363config ARM64_ERRATUM_824069
364 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
365 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000366 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000367 help
368 This option adds an alternative code sequence to work around ARM
369 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
370 to a coherent interconnect.
371
372 If a Cortex-A53 processor is executing a store or prefetch for
373 write instruction at the same time as a processor in another
374 cluster is executing a cache maintenance operation to the same
375 address, then this erratum might cause a clean cache line to be
376 incorrectly marked as dirty.
377
378 The workaround promotes data cache clean instructions to
379 data cache clean-and-invalidate.
380 Please note that this option does not necessarily enable the
381 workaround, as it depends on the alternative framework, which will
382 only patch the kernel if an affected CPU is detected.
383
384 If unsure, say Y.
385
386config ARM64_ERRATUM_819472
387 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
388 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000389 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000390 help
391 This option adds an alternative code sequence to work around ARM
392 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
393 present when it is connected to a coherent interconnect.
394
395 If the processor is executing a load and store exclusive sequence at
396 the same time as a processor in another cluster is executing a cache
397 maintenance operation to the same address, then this erratum might
398 cause data corruption.
399
400 The workaround promotes data cache clean instructions to
401 data cache clean-and-invalidate.
402 Please note that this does not necessarily enable the workaround,
403 as it depends on the alternative framework, which will only patch
404 the kernel if an affected CPU is detected.
405
406 If unsure, say Y.
407
408config ARM64_ERRATUM_832075
409 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
410 default y
411 help
412 This option adds an alternative code sequence to work around ARM
413 erratum 832075 on Cortex-A57 parts up to r1p2.
414
415 Affected Cortex-A57 parts might deadlock when exclusive load/store
416 instructions to Write-Back memory are mixed with Device loads.
417
418 The workaround is to promote device loads to use Load-Acquire
419 semantics.
420 Please note that this does not necessarily enable the workaround,
421 as it depends on the alternative framework, which will only patch
422 the kernel if an affected CPU is detected.
423
424 If unsure, say Y.
425
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000426config ARM64_ERRATUM_834220
427 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
428 depends on KVM
429 default y
430 help
431 This option adds an alternative code sequence to work around ARM
432 erratum 834220 on Cortex-A57 parts up to r1p2.
433
434 Affected Cortex-A57 parts might report a Stage 2 translation
435 fault as the result of a Stage 1 fault for load crossing a
436 page boundary when there is a permission or device memory
437 alignment fault at Stage 1 and a translation fault at Stage 2.
438
439 The workaround is to verify that the Stage 1 translation
440 doesn't generate a fault before handling the Stage 2 fault.
441 Please note that this does not necessarily enable the workaround,
442 as it depends on the alternative framework, which will only patch
443 the kernel if an affected CPU is detected.
444
445 If unsure, say Y.
446
Will Deacon905e8c52015-03-23 19:07:02 +0000447config ARM64_ERRATUM_845719
448 bool "Cortex-A53: 845719: a load might read incorrect data"
449 depends on COMPAT
450 default y
451 help
452 This option adds an alternative code sequence to work around ARM
453 erratum 845719 on Cortex-A53 parts up to r0p4.
454
455 When running a compat (AArch32) userspace on an affected Cortex-A53
456 part, a load at EL0 from a virtual address that matches the bottom 32
457 bits of the virtual address used by a recent load at (AArch64) EL1
458 might return incorrect data.
459
460 The workaround is to write the contextidr_el1 register on exception
461 return to a 32-bit task.
462 Please note that this does not necessarily enable the workaround,
463 as it depends on the alternative framework, which will only patch
464 the kernel if an affected CPU is detected.
465
466 If unsure, say Y.
467
Will Deacondf057cc2015-03-17 12:15:02 +0000468config ARM64_ERRATUM_843419
469 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000470 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000471 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000472 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100473 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000474 enables PLT support to replace certain ADRP instructions, which can
475 cause subsequent memory accesses to use an incorrect address on
476 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000477
478 If unsure, say Y.
479
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100480config ARM64_ERRATUM_1024718
481 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
482 default y
483 help
484 This option adds work around for Arm Cortex-A55 Erratum 1024718.
485
486 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
487 update of the hardware dirty bit when the DBM/AP bits are updated
488 without a break-before-make. The work around is to disable the usage
489 of hardware DBM locally on the affected cores. CPUs not affected by
490 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100491
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100492 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100493
Marc Zyngier95b861a42018-09-27 17:15:34 +0100494config ARM64_ERRATUM_1188873
495 bool "Cortex-A76: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
496 default y
Arnd Bergmann040f3402018-10-02 23:11:44 +0200497 select ARM_ARCH_TIMER_OOL_WORKAROUND
Marc Zyngier95b861a42018-09-27 17:15:34 +0100498 help
499 This option adds work arounds for ARM Cortex-A76 erratum 1188873
500
501 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could cause
502 register corruption when accessing the timer registers from
503 AArch32 userspace.
504
505 If unsure, say Y.
506
Robert Richter94100972015-09-21 22:58:38 +0200507config CAVIUM_ERRATUM_22375
508 bool "Cavium erratum 22375, 24313"
509 default y
510 help
511 Enable workaround for erratum 22375, 24313.
512
513 This implements two gicv3-its errata workarounds for ThunderX. Both
514 with small impact affecting only ITS table allocation.
515
516 erratum 22375: only alloc 8MB table size
517 erratum 24313: ignore memory access type
518
519 The fixes are in ITS initialization and basically ignore memory access
520 type and table size provided by the TYPER and BASER registers.
521
522 If unsure, say Y.
523
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200524config CAVIUM_ERRATUM_23144
525 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
526 depends on NUMA
527 default y
528 help
529 ITS SYNC command hang for cross node io and collections/cpu mapping.
530
531 If unsure, say Y.
532
Robert Richter6d4e11c2015-09-21 22:58:35 +0200533config CAVIUM_ERRATUM_23154
534 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
535 default y
536 help
537 The gicv3 of ThunderX requires a modified version for
538 reading the IAR status to ensure data synchronization
539 (access to icc_iar1_el1 is not sync'ed before and after).
540
541 If unsure, say Y.
542
Andrew Pinski104a0c02016-02-24 17:44:57 -0800543config CAVIUM_ERRATUM_27456
544 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
545 default y
546 help
547 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
548 instructions may cause the icache to become corrupted if it
549 contains data for a non-current ASID. The fix is to
550 invalidate the icache when changing the mm context.
551
552 If unsure, say Y.
553
David Daney690a3412017-06-09 12:49:48 +0100554config CAVIUM_ERRATUM_30115
555 bool "Cavium erratum 30115: Guest may disable interrupts in host"
556 default y
557 help
558 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
559 1.2, and T83 Pass 1.0, KVM guest execution may disable
560 interrupts in host. Trapping both GICv3 group-0 and group-1
561 accesses sidesteps the issue.
562
563 If unsure, say Y.
564
Christopher Covington38fd94b2017-02-08 15:08:37 -0500565config QCOM_FALKOR_ERRATUM_1003
566 bool "Falkor E1003: Incorrect translation due to ASID change"
567 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500568 help
569 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000570 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
571 in TTBR1_EL1, this situation only occurs in the entry trampoline and
572 then only for entries in the walk cache, since the leaf translation
573 is unchanged. Work around the erratum by invalidating the walk cache
574 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500575
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500576config QCOM_FALKOR_ERRATUM_1009
577 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
578 default y
579 help
580 On Falkor v1, the CPU may prematurely complete a DSB following a
581 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
582 one more time to fix the issue.
583
584 If unsure, say Y.
585
Shanker Donthineni90922a22017-03-07 08:20:38 -0600586config QCOM_QDF2400_ERRATUM_0065
587 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
588 default y
589 help
590 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
591 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
592 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
593
594 If unsure, say Y.
595
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100596config SOCIONEXT_SYNQUACER_PREITS
597 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
598 default y
599 help
600 Socionext Synquacer SoCs implement a separate h/w block to generate
601 MSI doorbell writes with non-zero values for the device ID.
602
603 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100604
605config HISILICON_ERRATUM_161600802
606 bool "Hip07 161600802: Erroneous redistributor VLPI base"
607 default y
608 help
609 The HiSilicon Hip07 SoC usees the wrong redistributor base
610 when issued ITS commands such as VMOVP and VMAPP, and requires
611 a 128kB offset to be applied to the target address in this commands.
612
613 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600614
615config QCOM_FALKOR_ERRATUM_E1041
616 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
617 default y
618 help
619 Falkor CPU may speculatively fetch instructions from an improper
620 memory location when MMU translation is changed from SCTLR_ELn[M]=1
621 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
622
623 If unsure, say Y.
624
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100625endmenu
626
627
628choice
629 prompt "Page size"
630 default ARM64_4K_PAGES
631 help
632 Page size (translation granule) configuration.
633
634config ARM64_4K_PAGES
635 bool "4KB"
636 help
637 This feature enables 4KB pages support.
638
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100639config ARM64_16K_PAGES
640 bool "16KB"
641 help
642 The system will use 16KB pages support. AArch32 emulation
643 requires applications compiled with 16K (or a multiple of 16K)
644 aligned segments.
645
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100646config ARM64_64K_PAGES
647 bool "64KB"
648 help
649 This feature enables 64KB pages support (4KB by default)
650 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100651 look-up. AArch32 emulation requires applications compiled
652 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100653
654endchoice
655
656choice
657 prompt "Virtual address space size"
658 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100659 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100660 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
661 help
662 Allows choosing one of multiple possible virtual address
663 space sizes. The level of translation table is determined by
664 a combination of page size and virtual address space size.
665
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100666config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100667 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100668 depends on ARM64_16K_PAGES
669
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100670config ARM64_VA_BITS_39
671 bool "39-bit"
672 depends on ARM64_4K_PAGES
673
674config ARM64_VA_BITS_42
675 bool "42-bit"
676 depends on ARM64_64K_PAGES
677
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100678config ARM64_VA_BITS_47
679 bool "47-bit"
680 depends on ARM64_16K_PAGES
681
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100682config ARM64_VA_BITS_48
683 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100684
Will Deacon68d23da2018-12-10 14:15:15 +0000685config ARM64_USER_VA_BITS_52
686 bool "52-bit (user)"
687 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
688 help
689 Enable 52-bit virtual addressing for userspace when explicitly
690 requested via a hint to mmap(). The kernel will continue to
691 use 48-bit virtual addresses for its own mappings.
692
693 NOTE: Enabling 52-bit virtual addressing in conjunction with
694 ARMv8.3 Pointer Authentication will result in the PAC being
695 reduced from 7 bits to 3 bits, which may have a significant
696 impact on its susceptibility to brute-force attacks.
697
698 If unsure, select 48-bit virtual addressing instead.
699
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100700endchoice
701
Will Deacon68d23da2018-12-10 14:15:15 +0000702config ARM64_FORCE_52BIT
703 bool "Force 52-bit virtual addresses for userspace"
704 depends on ARM64_USER_VA_BITS_52 && EXPERT
705 help
706 For systems with 52-bit userspace VAs enabled, the kernel will attempt
707 to maintain compatibility with older software by providing 48-bit VAs
708 unless a hint is supplied to mmap.
709
710 This configuration option disables the 48-bit compatibility logic, and
711 forces all userspace addresses to be 52-bit on HW that supports it. One
712 should only enable this configuration option for stress testing userspace
713 memory management code. If unsure say N here.
714
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100715config ARM64_VA_BITS
716 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100717 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100718 default 39 if ARM64_VA_BITS_39
719 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100720 default 47 if ARM64_VA_BITS_47
Will Deacon68d23da2018-12-10 14:15:15 +0000721 default 48 if ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100722
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000723choice
724 prompt "Physical address space size"
725 default ARM64_PA_BITS_48
726 help
727 Choose the maximum physical address range that the kernel will
728 support.
729
730config ARM64_PA_BITS_48
731 bool "48-bit"
732
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000733config ARM64_PA_BITS_52
734 bool "52-bit (ARMv8.2)"
735 depends on ARM64_64K_PAGES
736 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
737 help
738 Enable support for a 52-bit physical address space, introduced as
739 part of the ARMv8.2-LPA extension.
740
741 With this enabled, the kernel will also continue to work on CPUs that
742 do not support ARMv8.2-LPA, but with some added memory overhead (and
743 minor performance overhead).
744
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000745endchoice
746
747config ARM64_PA_BITS
748 int
749 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000750 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000751
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100752config CPU_BIG_ENDIAN
753 bool "Build big-endian kernel"
754 help
755 Say Y if you plan on running a kernel in big-endian mode.
756
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100757config SCHED_MC
758 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100759 help
760 Multi-core scheduler support improves the CPU scheduler's decision
761 making when dealing with multi-core CPU chips at a cost of slightly
762 increased overhead in some places. If unsure say N here.
763
764config SCHED_SMT
765 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100766 help
767 Improves the CPU scheduler's decision making when dealing with
768 MultiThreading at a cost of slightly increased overhead in some
769 places. If unsure say N here.
770
771config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000772 int "Maximum number of CPUs (2-4096)"
773 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100774 # These have to remain sorted largest to smallest
775 default "64"
776
777config HOTPLUG_CPU
778 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800779 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100780 help
781 Say Y here to experiment with turning CPUs off and on. CPUs
782 can be controlled through /sys/devices/system/cpu.
783
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700784# Common NUMA Features
785config NUMA
786 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800787 select ACPI_NUMA if ACPI
788 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700789 help
790 Enable NUMA (Non Uniform Memory Access) support.
791
792 The kernel will try to allocate memory used by a CPU on the
793 local memory of the CPU and add some more
794 NUMA awareness to the kernel.
795
796config NODES_SHIFT
797 int "Maximum NUMA Nodes (as a power of 2)"
798 range 1 10
799 default "2"
800 depends on NEED_MULTIPLE_NODES
801 help
802 Specify the maximum number of NUMA Nodes available on the target
803 system. Increases memory reserved to accommodate various tables.
804
805config USE_PERCPU_NUMA_NODE_ID
806 def_bool y
807 depends on NUMA
808
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800809config HAVE_SETUP_PER_CPU_AREA
810 def_bool y
811 depends on NUMA
812
813config NEED_PER_CPU_EMBED_FIRST_CHUNK
814 def_bool y
815 depends on NUMA
816
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000817config HOLES_IN_ZONE
818 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000819
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800820source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100821
Laura Abbott83863f22016-02-05 16:24:47 -0800822config ARCH_SUPPORTS_DEBUG_PAGEALLOC
823 def_bool y
824
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100825config ARCH_SPARSEMEM_ENABLE
826 def_bool y
827 select SPARSEMEM_VMEMMAP_ENABLE
828
829config ARCH_SPARSEMEM_DEFAULT
830 def_bool ARCH_SPARSEMEM_ENABLE
831
832config ARCH_SELECT_MEMORY_MODEL
833 def_bool ARCH_SPARSEMEM_ENABLE
834
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700835config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200836 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700837
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100838config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +0100839 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100840
841config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100842 def_bool y
843 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100844
Steve Capper084bd292013-04-10 13:48:00 +0100845config SYS_SUPPORTS_HUGETLBFS
846 def_bool y
847
Steve Capper084bd292013-04-10 13:48:00 +0100848config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100849 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100850
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100851config ARCH_HAS_CACHE_LINE_SIZE
852 def_bool y
853
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000854config SECCOMP
855 bool "Enable seccomp to safely compute untrusted bytecode"
856 ---help---
857 This kernel feature is useful for number crunching applications
858 that may need to compute untrusted bytecode during their
859 execution. By using pipes or other transports made available to
860 the process as file descriptors supporting the read/write
861 syscalls, it's possible to isolate those applications in
862 their own address space using seccomp. Once seccomp is
863 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
864 and the task is only allowed to execute a few safe syscalls
865 defined by each seccomp mode.
866
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000867config PARAVIRT
868 bool "Enable paravirtualization code"
869 help
870 This changes the kernel so it can modify itself when it is run
871 under a hypervisor, potentially improving performance significantly
872 over full virtualization.
873
874config PARAVIRT_TIME_ACCOUNTING
875 bool "Paravirtual steal time accounting"
876 select PARAVIRT
877 default n
878 help
879 Select this option to enable fine granularity task steal time
880 accounting. Time spent executing other tasks in parallel with
881 the current vCPU is discounted from the vCPU power. To account for
882 that, there can be a small performance impact.
883
884 If in doubt, say N here.
885
Geoff Levandd28f6df2016-06-23 17:54:48 +0000886config KEXEC
887 depends on PM_SLEEP_SMP
888 select KEXEC_CORE
889 bool "kexec system call"
890 ---help---
891 kexec is a system call that implements the ability to shutdown your
892 current kernel, and to start another kernel. It is like a reboot
893 but it is independent of the system firmware. And like a reboot
894 you can start any kernel with it, not just Linux.
895
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900896config CRASH_DUMP
897 bool "Build kdump crash kernel"
898 help
899 Generate crash dump after being started by kexec. This should
900 be normally only set in special crash dump kernels which are
901 loaded in the main kernel with kexec-tools into a specially
902 reserved region and then later executed after a crash by
903 kdump/kexec.
904
905 For more details see Documentation/kdump/kdump.txt
906
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000907config XEN_DOM0
908 def_bool y
909 depends on XEN
910
911config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700912 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000913 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000914 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000915 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000916 help
917 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
918
Steve Capperd03bb142013-04-25 15:19:21 +0100919config FORCE_MAX_ZONEORDER
920 int
921 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100922 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100923 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100924 help
925 The kernel memory allocator divides physically contiguous memory
926 blocks into "zones", where each zone is a power of two number of
927 pages. This option selects the largest power of two that the kernel
928 keeps in the memory allocator. If you need to allocate very large
929 blocks of physically contiguous memory, then you may need to
930 increase this value.
931
932 This config option is actually maximum order plus one. For example,
933 a value of 11 means that the largest free memory block is 2^10 pages.
934
935 We make sure that we can allocate upto a HugePage size for each configuration.
936 Hence we have :
937 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
938
939 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
940 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100941
Will Deacon084eb772017-11-14 14:41:01 +0000942config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000943 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000944 default y
945 help
Will Deacon06170522017-11-14 16:19:39 +0000946 Speculation attacks against some high-performance processors can
947 be used to bypass MMU permission checks and leak kernel data to
948 userspace. This can be defended against by unmapping the kernel
949 when running in userspace, mapping it back in on exception entry
950 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000951
952 If unsure, say Y.
953
Will Deacon0f15adb2018-01-03 11:17:58 +0000954config HARDEN_BRANCH_PREDICTOR
955 bool "Harden the branch predictor against aliasing attacks" if EXPERT
956 default y
957 help
958 Speculation attacks against some high-performance processors rely on
959 being able to manipulate the branch predictor for a victim context by
960 executing aliasing branches in the attacker context. Such attacks
961 can be partially mitigated against by clearing internal branch
962 predictor state and limiting the prediction logic in some situations.
963
964 This config option will take CPU-specific actions to harden the
965 branch predictor against aliasing attacks and may rely on specific
966 instruction sequences or control bits being set by the system
967 firmware.
968
969 If unsure, say Y.
970
Marc Zyngierdee39242018-02-15 11:47:14 +0000971config HARDEN_EL2_VECTORS
972 bool "Harden EL2 vector mapping against system register leak" if EXPERT
973 default y
974 help
975 Speculation attacks against some high-performance processors can
976 be used to leak privileged information such as the vector base
977 register, resulting in a potential defeat of the EL2 layout
978 randomization.
979
980 This config option will map the vectors to a fixed location,
981 independent of the EL2 code mapping, so that revealing VBAR_EL2
982 to an attacker does not give away any extra information. This
983 only gets enabled on affected CPUs.
984
985 If unsure, say Y.
986
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100987config ARM64_SSBD
988 bool "Speculative Store Bypass Disable" if EXPERT
989 default y
990 help
991 This enables mitigation of the bypassing of previous stores
992 by speculative loads.
993
994 If unsure, say Y.
995
Ard Biesheuvelc55191e2018-11-07 11:36:20 +0100996config RODATA_FULL_DEFAULT_ENABLED
997 bool "Apply r/o permissions of VM areas also to their linear aliases"
998 default y
999 help
1000 Apply read-only attributes of VM areas to the linear alias of
1001 the backing pages as well. This prevents code or read-only data
1002 from being modified (inadvertently or intentionally) via another
1003 mapping of the same memory page. This additional enhancement can
1004 be turned off at runtime by passing rodata=[off|on] (and turned on
1005 with rodata=full if this option is set to 'n')
1006
1007 This requires the linear region to be mapped down to pages,
1008 which may adversely affect performance in some cases.
1009
Will Deacon1b907f42014-11-20 16:51:10 +00001010menuconfig ARMV8_DEPRECATED
1011 bool "Emulate deprecated/obsolete ARMv8 instructions"
1012 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001013 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001014 help
1015 Legacy software support may require certain instructions
1016 that have been deprecated or obsoleted in the architecture.
1017
1018 Enable this config to enable selective emulation of these
1019 features.
1020
1021 If unsure, say Y
1022
1023if ARMV8_DEPRECATED
1024
1025config SWP_EMULATION
1026 bool "Emulate SWP/SWPB instructions"
1027 help
1028 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1029 they are always undefined. Say Y here to enable software
1030 emulation of these instructions for userspace using LDXR/STXR.
1031
1032 In some older versions of glibc [<=2.8] SWP is used during futex
1033 trylock() operations with the assumption that the code will not
1034 be preempted. This invalid assumption may be more likely to fail
1035 with SWP emulation enabled, leading to deadlock of the user
1036 application.
1037
1038 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1039 on an external transaction monitoring block called a global
1040 monitor to maintain update atomicity. If your system does not
1041 implement a global monitor, this option can cause programs that
1042 perform SWP operations to uncached memory to deadlock.
1043
1044 If unsure, say Y
1045
1046config CP15_BARRIER_EMULATION
1047 bool "Emulate CP15 Barrier instructions"
1048 help
1049 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1050 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1051 strongly recommended to use the ISB, DSB, and DMB
1052 instructions instead.
1053
1054 Say Y here to enable software emulation of these
1055 instructions for AArch32 userspace code. When this option is
1056 enabled, CP15 barrier usage is traced which can help
1057 identify software that needs updating.
1058
1059 If unsure, say Y
1060
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001061config SETEND_EMULATION
1062 bool "Emulate SETEND instruction"
1063 help
1064 The SETEND instruction alters the data-endianness of the
1065 AArch32 EL0, and is deprecated in ARMv8.
1066
1067 Say Y here to enable software emulation of the instruction
1068 for AArch32 userspace code.
1069
1070 Note: All the cpus on the system must have mixed endian support at EL0
1071 for this feature to be enabled. If a new CPU - which doesn't support mixed
1072 endian - is hotplugged in after this feature has been enabled, there could
1073 be unexpected results in the applications.
1074
1075 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001076endif
1077
Catalin Marinasba428222016-07-01 18:25:31 +01001078config ARM64_SW_TTBR0_PAN
1079 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1080 help
1081 Enabling this option prevents the kernel from accessing
1082 user-space memory directly by pointing TTBR0_EL1 to a reserved
1083 zeroed area and reserved ASID. The user access routines
1084 restore the valid TTBR0_EL1 temporarily.
1085
Will Deacon0e4a0702015-07-27 15:54:13 +01001086menu "ARMv8.1 architectural features"
1087
1088config ARM64_HW_AFDBM
1089 bool "Support for hardware updates of the Access and Dirty page flags"
1090 default y
1091 help
1092 The ARMv8.1 architecture extensions introduce support for
1093 hardware updates of the access and dirty information in page
1094 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1095 capable processors, accesses to pages with PTE_AF cleared will
1096 set this bit instead of raising an access flag fault.
1097 Similarly, writes to read-only pages with the DBM bit set will
1098 clear the read-only bit (AP[2]) instead of raising a
1099 permission fault.
1100
1101 Kernels built with this configuration option enabled continue
1102 to work on pre-ARMv8.1 hardware and the performance impact is
1103 minimal. If unsure, say Y.
1104
1105config ARM64_PAN
1106 bool "Enable support for Privileged Access Never (PAN)"
1107 default y
1108 help
1109 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1110 prevents the kernel or hypervisor from accessing user-space (EL0)
1111 memory directly.
1112
1113 Choosing this option will cause any unprotected (not using
1114 copy_to_user et al) memory access to fail with a permission fault.
1115
1116 The feature is detected at runtime, and will remain as a 'nop'
1117 instruction if the cpu does not implement the feature.
1118
1119config ARM64_LSE_ATOMICS
1120 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001121 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001122 help
1123 As part of the Large System Extensions, ARMv8.1 introduces new
1124 atomic instructions that are designed specifically to scale in
1125 very large systems.
1126
1127 Say Y here to make use of these instructions for the in-kernel
1128 atomic routines. This incurs a small overhead on CPUs that do
1129 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001130 built with binutils >= 2.25 in order for the new instructions
1131 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001132
Marc Zyngier1f364c82014-02-19 09:33:14 +00001133config ARM64_VHE
1134 bool "Enable support for Virtualization Host Extensions (VHE)"
1135 default y
1136 help
1137 Virtualization Host Extensions (VHE) allow the kernel to run
1138 directly at EL2 (instead of EL1) on processors that support
1139 it. This leads to better performance for KVM, as they reduce
1140 the cost of the world switch.
1141
1142 Selecting this option allows the VHE feature to be detected
1143 at runtime, and does not affect processors that do not
1144 implement this feature.
1145
Will Deacon0e4a0702015-07-27 15:54:13 +01001146endmenu
1147
Will Deaconf9933182016-02-26 16:30:14 +00001148menu "ARMv8.2 architectural features"
1149
James Morse57f49592016-02-05 14:58:48 +00001150config ARM64_UAO
1151 bool "Enable support for User Access Override (UAO)"
1152 default y
1153 help
1154 User Access Override (UAO; part of the ARMv8.2 Extensions)
1155 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001156 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001157
1158 This option changes get_user() and friends to use the 'unprivileged'
1159 variant of the load/store instructions. This ensures that user-space
1160 really did have access to the supplied memory. When addr_limit is
1161 set to kernel memory the UAO bit will be set, allowing privileged
1162 access to kernel memory.
1163
1164 Choosing this option will cause copy_to_user() et al to use user-space
1165 memory permissions.
1166
1167 The feature is detected at runtime, the kernel will use the
1168 regular load/store instructions if the cpu does not implement the
1169 feature.
1170
Robin Murphyd50e0712017-07-25 11:55:42 +01001171config ARM64_PMEM
1172 bool "Enable support for persistent memory"
1173 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001174 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001175 help
1176 Say Y to enable support for the persistent memory API based on the
1177 ARMv8.2 DCPoP feature.
1178
1179 The feature is detected at runtime, and the kernel will use DC CVAC
1180 operations if DC CVAP is not supported (following the behaviour of
1181 DC CVAP itself if the system does not define a point of persistence).
1182
Xie XiuQi64c02722018-01-15 19:38:56 +00001183config ARM64_RAS_EXTN
1184 bool "Enable support for RAS CPU Extensions"
1185 default y
1186 help
1187 CPUs that support the Reliability, Availability and Serviceability
1188 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1189 errors, classify them and report them to software.
1190
1191 On CPUs with these extensions system software can use additional
1192 barriers to determine if faults are pending and read the
1193 classification from a new set of registers.
1194
1195 Selecting this feature will allow the kernel to use these barriers
1196 and access the new registers if the system supports the extension.
1197 Platform RAS features may additionally depend on firmware support.
1198
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001199config ARM64_CNP
1200 bool "Enable support for Common Not Private (CNP) translations"
1201 default y
1202 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1203 help
1204 Common Not Private (CNP) allows translation table entries to
1205 be shared between different PEs in the same inner shareable
1206 domain, so the hardware can use this fact to optimise the
1207 caching of such entries in the TLB.
1208
1209 Selecting this option allows the CNP feature to be detected
1210 at runtime, and does not affect PEs that do not implement
1211 this feature.
1212
Will Deaconf9933182016-02-26 16:30:14 +00001213endmenu
1214
Dave Martinddd25ad2017-10-31 15:51:02 +00001215config ARM64_SVE
1216 bool "ARM Scalable Vector Extension support"
1217 default y
Dave Martin85acda32018-04-20 16:20:43 +01001218 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001219 help
1220 The Scalable Vector Extension (SVE) is an extension to the AArch64
1221 execution state which complements and extends the SIMD functionality
1222 of the base architecture to support much larger vectors and to enable
1223 additional vectorisation opportunities.
1224
1225 To enable use of this extension on CPUs that implement it, say Y.
1226
Dave Martin50436942018-03-23 18:08:31 +00001227 Note that for architectural reasons, firmware _must_ implement SVE
1228 support when running on SVE capable hardware. The required support
1229 is present in:
1230
1231 * version 1.5 and later of the ARM Trusted Firmware
1232 * the AArch64 boot wrapper since commit 5e1261e08abf
1233 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1234
1235 For other firmware implementations, consult the firmware documentation
1236 or vendor.
1237
1238 If you need the kernel to boot on SVE-capable hardware with broken
1239 firmware, you may need to say N here until you get your firmware
1240 fixed. Otherwise, you may experience firmware panics or lockups when
1241 booting the kernel. If unsure and you are not observing these
1242 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001243
Dave Martin85acda32018-04-20 16:20:43 +01001244 CPUs that support SVE are architecturally required to support the
1245 Virtualization Host Extensions (VHE), so the kernel makes no
1246 provision for supporting SVE alongside KVM without VHE enabled.
1247 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1248 KVM in the same kernel image.
1249
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001250config ARM64_MODULE_PLTS
1251 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001252 select HAVE_MOD_ARCH_SPECIFIC
1253
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001254config RELOCATABLE
1255 bool
1256 help
1257 This builds the kernel as a Position Independent Executable (PIE),
1258 which retains all relocation metadata required to relocate the
1259 kernel binary at runtime to a different virtual address than the
1260 address it was linked at.
1261 Since AArch64 uses the RELA relocation format, this requires a
1262 relocation pass at runtime even if the kernel is loaded at the
1263 same address it was linked at.
1264
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001265config RANDOMIZE_BASE
1266 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001267 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001268 select RELOCATABLE
1269 help
1270 Randomizes the virtual address at which the kernel image is
1271 loaded, as a security feature that deters exploit attempts
1272 relying on knowledge of the location of kernel internals.
1273
1274 It is the bootloader's job to provide entropy, by passing a
1275 random u64 value in /chosen/kaslr-seed at kernel entry.
1276
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001277 When booting via the UEFI stub, it will invoke the firmware's
1278 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1279 to the kernel proper. In addition, it will randomise the physical
1280 location of the kernel Image as well.
1281
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001282 If unsure, say N.
1283
1284config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001285 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001286 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001287 default y
1288 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001289 Randomizes the location of the module region inside a 4 GB window
1290 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001291 to leak information about the location of core kernel data structures
1292 but it does imply that function calls between modules and the core
1293 kernel will need to be resolved via veneers in the module PLT.
1294
1295 When this option is not set, the module region will be randomized over
1296 a limited range that contains the [_stext, _etext] interval of the
1297 core kernel, so branch relocations are always in range.
1298
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001299endmenu
1300
1301menu "Boot options"
1302
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001303config ARM64_ACPI_PARKING_PROTOCOL
1304 bool "Enable support for the ARM64 ACPI parking protocol"
1305 depends on ACPI
1306 help
1307 Enable support for the ARM64 ACPI parking protocol. If disabled
1308 the kernel will not allow booting through the ARM64 ACPI parking
1309 protocol even if the corresponding data is present in the ACPI
1310 MADT table.
1311
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001312config CMDLINE
1313 string "Default kernel command string"
1314 default ""
1315 help
1316 Provide a set of default command-line options at build time by
1317 entering them here. As a minimum, you should specify the the
1318 root device (e.g. root=/dev/nfs).
1319
1320config CMDLINE_FORCE
1321 bool "Always use the default kernel command string"
1322 help
1323 Always use the default kernel command string, even if the boot
1324 loader passes other arguments to the kernel.
1325 This is useful if you cannot or don't want to change the
1326 command-line options your boot loader passes to the kernel.
1327
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001328config EFI_STUB
1329 bool
1330
Mark Salterf84d0272014-04-15 21:59:30 -04001331config EFI
1332 bool "UEFI runtime support"
1333 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001334 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001335 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001336 select LIBFDT
1337 select UCS2_STRING
1338 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001339 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001340 select EFI_STUB
1341 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001342 default y
1343 help
1344 This option provides support for runtime services provided
1345 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001346 clock, and platform reset). A UEFI stub is also provided to
1347 allow the kernel to be booted as an EFI application. This
1348 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001349
Yi Lid1ae8c02014-10-04 23:46:43 +08001350config DMI
1351 bool "Enable support for SMBIOS (DMI) tables"
1352 depends on EFI
1353 default y
1354 help
1355 This enables SMBIOS/DMI feature for systems.
1356
1357 This option is only useful on systems that have UEFI firmware.
1358 However, even with this option, the resultant kernel should
1359 continue to boot on existing non-UEFI platforms.
1360
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001361endmenu
1362
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001363config COMPAT
1364 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001365 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001366 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001367 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001368 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001369 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001370 help
1371 This option enables support for a 32-bit EL0 running under a 64-bit
1372 kernel at EL1. AArch32-specific components such as system calls,
1373 the user helper functions, VFP support and the ptrace interface are
1374 handled appropriately by the kernel.
1375
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001376 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1377 that you will only be able to execute AArch32 binaries that were compiled
1378 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001379
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001380 If you want to execute 32-bit userspace applications, say Y.
1381
1382config SYSVIPC_COMPAT
1383 def_bool y
1384 depends on COMPAT && SYSVIPC
1385
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001386menu "Power management options"
1387
1388source "kernel/power/Kconfig"
1389
James Morse82869ac2016-04-27 17:47:12 +01001390config ARCH_HIBERNATION_POSSIBLE
1391 def_bool y
1392 depends on CPU_PM
1393
1394config ARCH_HIBERNATION_HEADER
1395 def_bool y
1396 depends on HIBERNATION
1397
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001398config ARCH_SUSPEND_POSSIBLE
1399 def_bool y
1400
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001401endmenu
1402
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001403menu "CPU Power Management"
1404
1405source "drivers/cpuidle/Kconfig"
1406
Rob Herring52e7e812014-02-24 11:27:57 +09001407source "drivers/cpufreq/Kconfig"
1408
1409endmenu
1410
Mark Salterf84d0272014-04-15 21:59:30 -04001411source "drivers/firmware/Kconfig"
1412
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001413source "drivers/acpi/Kconfig"
1414
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001415source "arch/arm64/kvm/Kconfig"
1416
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001417if CRYPTO
1418source "arch/arm64/crypto/Kconfig"
1419endif