blob: 853d6741d3a5b2f9cfbb615a48e56a241d221a52 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
Ville Syrjäläaa032132017-06-20 16:03:07 +0300135 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
Xiong Zhang817aef52017-06-15 11:11:45 +0800138 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
139 dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
140 else
141 dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100142 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100143 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100144 ret = PCH_SPT;
145 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700146 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700147 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700148 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100149 }
150
151 return ret;
152}
153
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000154static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800155{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200156 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800157
Ben Widawskyce1bb322013-04-05 13:12:44 -0700158 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
159 * (which really amounts to a PCH but no South Display).
160 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000161 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700162 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700163 return;
164 }
165
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800166 /*
167 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
168 * make graphics device passthrough work easy for VMM, that only
169 * need to expose ISA bridge to let driver know the real hardware
170 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800171 *
172 * In some virtualized environments (e.g. XEN), there is irrelevant
173 * ISA bridge in the system. To work reliably, we should scan trhough
174 * all the ISA bridge devices and check for the first match, instead
175 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800176 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200177 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800178 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200179 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300180
181 dev_priv->pch_id = id;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700182
Jesse Barnes90711d52011-04-28 14:48:02 -0700183 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
184 dev_priv->pch_type = PCH_IBX;
185 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100186 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700187 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800188 dev_priv->pch_type = PCH_CPT;
189 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300190 WARN_ON(!IS_GEN6(dev_priv) &&
191 !IS_IVYBRIDGE(dev_priv));
Jesse Barnesc7925132011-04-07 12:33:56 -0700192 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
193 /* PantherPoint is CPT compatible */
194 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300195 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300196 WARN_ON(!IS_GEN6(dev_priv) &&
197 !IS_IVYBRIDGE(dev_priv));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300198 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
199 dev_priv->pch_type = PCH_LPT;
200 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100201 WARN_ON(!IS_HASWELL(dev_priv) &&
202 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100203 WARN_ON(IS_HSW_ULT(dev_priv) ||
204 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800205 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
206 dev_priv->pch_type = PCH_LPT;
207 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100208 WARN_ON(!IS_HASWELL(dev_priv) &&
209 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100210 WARN_ON(!IS_HSW_ULT(dev_priv) &&
211 !IS_BDW_ULT(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300212 } else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) {
213 /* WildcatPoint is LPT compatible */
214 dev_priv->pch_type = PCH_LPT;
215 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
216 WARN_ON(!IS_HASWELL(dev_priv) &&
217 !IS_BROADWELL(dev_priv));
218 WARN_ON(IS_HSW_ULT(dev_priv) ||
219 IS_BDW_ULT(dev_priv));
220 } else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) {
221 /* WildcatPoint is LPT compatible */
222 dev_priv->pch_type = PCH_LPT;
223 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
224 WARN_ON(!IS_HASWELL(dev_priv) &&
225 !IS_BROADWELL(dev_priv));
226 WARN_ON(!IS_HSW_ULT(dev_priv) &&
227 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530228 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
229 dev_priv->pch_type = PCH_SPT;
230 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100231 WARN_ON(!IS_SKYLAKE(dev_priv) &&
232 !IS_KABYLAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300233 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530234 dev_priv->pch_type = PCH_SPT;
235 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100236 WARN_ON(!IS_SKYLAKE(dev_priv) &&
237 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700238 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
239 dev_priv->pch_type = PCH_KBP;
240 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula85327742017-02-01 15:46:09 +0200241 WARN_ON(!IS_SKYLAKE(dev_priv) &&
242 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700243 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
244 dev_priv->pch_type = PCH_CNP;
245 DRM_DEBUG_KMS("Found CannonPoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700246 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
247 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300248 } else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700249 dev_priv->pch_type = PCH_CNP;
250 DRM_DEBUG_KMS("Found CannonPoint LP PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700251 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
252 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300253 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
254 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
255 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200256 pch->subsystem_vendor ==
257 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
258 pch->subsystem_device ==
259 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100260 dev_priv->pch_type =
261 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200262 } else
263 continue;
264
Rui Guo6a9c4b32013-06-19 21:10:23 +0800265 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800266 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800267 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800268 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200269 DRM_DEBUG_KMS("No PCH found.\n");
270
271 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800272}
273
Chris Wilson0673ad42016-06-24 14:00:22 +0100274static int i915_getparam(struct drm_device *dev, void *data,
275 struct drm_file *file_priv)
276{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100277 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300278 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100279 drm_i915_getparam_t *param = data;
280 int value;
281
282 switch (param->param) {
283 case I915_PARAM_IRQ_ACTIVE:
284 case I915_PARAM_ALLOW_BATCHBUFFER:
285 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800286 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 /* Reject all old ums/dri params. */
288 return -ENODEV;
289 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300290 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 break;
292 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300293 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100295 case I915_PARAM_NUM_FENCES_AVAIL:
296 value = dev_priv->num_fence_regs;
297 break;
298 case I915_PARAM_HAS_OVERLAY:
299 value = dev_priv->overlay ? 1 : 0;
300 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100301 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530302 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100303 break;
304 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530305 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100306 break;
307 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530308 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100309 break;
310 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530311 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 break;
316 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300317 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100318 break;
319 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300320 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100321 break;
322 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100323 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100325 case I915_PARAM_HAS_SECURE_BATCHES:
326 value = capable(CAP_SYS_ADMIN);
327 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100328 case I915_PARAM_CMD_PARSER_VERSION:
329 value = i915_cmd_parser_get_version(dev_priv);
330 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300332 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100333 if (!value)
334 return -ENODEV;
335 break;
336 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300337 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100338 if (!value)
339 return -ENODEV;
340 break;
341 case I915_PARAM_HAS_GPU_RESET:
342 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100343 if (value && intel_has_reset_engine(dev_priv))
344 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100345 break;
346 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300347 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100348 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100349 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300350 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100351 break;
352 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300353 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100354 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800355 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530356 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800357 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530358 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800359 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100360 case I915_PARAM_MMAP_GTT_VERSION:
361 /* Though we've started our numbering from 1, and so class all
362 * earlier versions as 0, in effect their value is undefined as
363 * the ioctl will report EINVAL for the unknown param!
364 */
365 value = i915_gem_mmap_gtt_version();
366 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000367 case I915_PARAM_HAS_SCHEDULER:
368 value = dev_priv->engine[RCS] &&
369 dev_priv->engine[RCS]->schedule;
370 break;
David Weinehall16162472016-09-02 13:46:17 +0300371 case I915_PARAM_MMAP_VERSION:
372 /* Remember to bump this if the version changes! */
373 case I915_PARAM_HAS_GEM:
374 case I915_PARAM_HAS_PAGEFLIPPING:
375 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
376 case I915_PARAM_HAS_RELAXED_FENCING:
377 case I915_PARAM_HAS_COHERENT_RINGS:
378 case I915_PARAM_HAS_RELAXED_DELTA:
379 case I915_PARAM_HAS_GEN7_SOL_RESET:
380 case I915_PARAM_HAS_WAIT_TIMEOUT:
381 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
382 case I915_PARAM_HAS_PINNED_BATCHES:
383 case I915_PARAM_HAS_EXEC_NO_RELOC:
384 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
385 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
386 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000387 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000388 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100389 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100390 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
David Weinehall16162472016-09-02 13:46:17 +0300391 /* For the time being all of these are always true;
392 * if some supported hardware does not have one of these
393 * features this value needs to be provided from
394 * INTEL_INFO(), a feature macro, or similar.
395 */
396 value = 1;
397 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100398 case I915_PARAM_SLICE_MASK:
399 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
400 if (!value)
401 return -ENODEV;
402 break;
Robert Braggf5320232017-06-13 12:23:00 +0100403 case I915_PARAM_SUBSLICE_MASK:
404 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
405 if (!value)
406 return -ENODEV;
407 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100408 default:
409 DRM_DEBUG("Unknown parameter %d\n", param->param);
410 return -EINVAL;
411 }
412
Chris Wilsondda33002016-06-24 14:00:23 +0100413 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100414 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100415
416 return 0;
417}
418
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000419static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100420{
Chris Wilson0673ad42016-06-24 14:00:22 +0100421 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
422 if (!dev_priv->bridge_dev) {
423 DRM_ERROR("bridge device not found\n");
424 return -1;
425 }
426 return 0;
427}
428
429/* Allocate space for the MCH regs if needed, return nonzero on error */
430static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000431intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100432{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000433 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100434 u32 temp_lo, temp_hi = 0;
435 u64 mchbar_addr;
436 int ret;
437
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000438 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100439 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
440 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
441 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
442
443 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
444#ifdef CONFIG_PNP
445 if (mchbar_addr &&
446 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
447 return 0;
448#endif
449
450 /* Get some space for it */
451 dev_priv->mch_res.name = "i915 MCHBAR";
452 dev_priv->mch_res.flags = IORESOURCE_MEM;
453 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
454 &dev_priv->mch_res,
455 MCHBAR_SIZE, MCHBAR_SIZE,
456 PCIBIOS_MIN_MEM,
457 0, pcibios_align_resource,
458 dev_priv->bridge_dev);
459 if (ret) {
460 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
461 dev_priv->mch_res.start = 0;
462 return ret;
463 }
464
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000465 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100466 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
467 upper_32_bits(dev_priv->mch_res.start));
468
469 pci_write_config_dword(dev_priv->bridge_dev, reg,
470 lower_32_bits(dev_priv->mch_res.start));
471 return 0;
472}
473
474/* Setup MCHBAR if possible, return true if we should disable it again */
475static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000476intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100477{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000478 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100479 u32 temp;
480 bool enabled;
481
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100482 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100483 return;
484
485 dev_priv->mchbar_need_disable = false;
486
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100487 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100488 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
489 enabled = !!(temp & DEVEN_MCHBAR_EN);
490 } else {
491 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
492 enabled = temp & 1;
493 }
494
495 /* If it's already enabled, don't have to do anything */
496 if (enabled)
497 return;
498
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000499 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100500 return;
501
502 dev_priv->mchbar_need_disable = true;
503
504 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100505 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100506 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
507 temp | DEVEN_MCHBAR_EN);
508 } else {
509 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
510 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
511 }
512}
513
514static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000515intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100516{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000517 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100518
519 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100520 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 u32 deven_val;
522
523 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
524 &deven_val);
525 deven_val &= ~DEVEN_MCHBAR_EN;
526 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
527 deven_val);
528 } else {
529 u32 mchbar_val;
530
531 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
532 &mchbar_val);
533 mchbar_val &= ~1;
534 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
535 mchbar_val);
536 }
537 }
538
539 if (dev_priv->mch_res.start)
540 release_resource(&dev_priv->mch_res);
541}
542
543/* true = enable decode, false = disable decoder */
544static unsigned int i915_vga_set_decode(void *cookie, bool state)
545{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000546 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100547
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000548 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100549 if (state)
550 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
551 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
552 else
553 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
554}
555
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000556static int i915_resume_switcheroo(struct drm_device *dev);
557static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
558
Chris Wilson0673ad42016-06-24 14:00:22 +0100559static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
560{
561 struct drm_device *dev = pci_get_drvdata(pdev);
562 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
563
564 if (state == VGA_SWITCHEROO_ON) {
565 pr_info("switched on\n");
566 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
567 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300568 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100569 i915_resume_switcheroo(dev);
570 dev->switch_power_state = DRM_SWITCH_POWER_ON;
571 } else {
572 pr_info("switched off\n");
573 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
574 i915_suspend_switcheroo(dev, pmm);
575 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
576 }
577}
578
579static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
580{
581 struct drm_device *dev = pci_get_drvdata(pdev);
582
583 /*
584 * FIXME: open_count is protected by drm_global_mutex but that would lead to
585 * locking inversion with the driver load path. And the access here is
586 * completely racy anyway. So don't bother with locking for now.
587 */
588 return dev->open_count == 0;
589}
590
591static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
592 .set_gpu_state = i915_switcheroo_set_state,
593 .reprobe = NULL,
594 .can_switch = i915_switcheroo_can_switch,
595};
596
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100597static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100598{
Chris Wilson3b19f162017-07-18 14:41:24 +0100599 /* Flush any outstanding unpin_work. */
600 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100601
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100602 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700603 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000604 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100605 i915_gem_contexts_fini(dev_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +0100606 i915_gem_cleanup_userptr(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100607 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100608
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000609 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100610
Chris Wilson829a0af2017-06-20 12:05:45 +0100611 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100612}
613
614static int i915_load_modeset_init(struct drm_device *dev)
615{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100616 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300617 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100618 int ret;
619
620 if (i915_inject_load_failure())
621 return -ENODEV;
622
Jani Nikula66578852017-03-10 15:27:57 +0200623 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100624
625 /* If we have > 1 VGA cards, then we need to arbitrate access
626 * to the common VGA resources.
627 *
628 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
629 * then we do not take part in VGA arbitration and the
630 * vga_client_register() fails with -ENODEV.
631 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000632 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100633 if (ret && ret != -ENODEV)
634 goto out;
635
636 intel_register_dsm_handler();
637
David Weinehall52a05c32016-08-22 13:32:44 +0300638 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100639 if (ret)
640 goto cleanup_vga_client;
641
642 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
643 intel_update_rawclk(dev_priv);
644
645 intel_power_domains_init_hw(dev_priv, false);
646
647 intel_csr_ucode_init(dev_priv);
648
649 ret = intel_irq_install(dev_priv);
650 if (ret)
651 goto cleanup_csr;
652
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000653 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100654
655 /* Important: The output setup functions called by modeset_init need
656 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300657 ret = intel_modeset_init(dev);
658 if (ret)
659 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100660
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100661 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100662
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000663 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100664 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700665 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100666
667 intel_modeset_gem_init(dev);
668
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000669 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100670 return 0;
671
672 ret = intel_fbdev_init(dev);
673 if (ret)
674 goto cleanup_gem;
675
676 /* Only enable hotplug handling once the fbdev is fully set up. */
677 intel_hpd_init(dev_priv);
678
679 drm_kms_helper_poll_init(dev);
680
681 return 0;
682
683cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000684 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300685 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100686 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700687cleanup_uc:
688 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100689cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100690 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000691 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100692cleanup_csr:
693 intel_csr_ucode_fini(dev_priv);
694 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300695 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100696cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300697 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100698out:
699 return ret;
700}
701
Chris Wilson0673ad42016-06-24 14:00:22 +0100702static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
703{
704 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100705 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100706 struct i915_ggtt *ggtt = &dev_priv->ggtt;
707 bool primary;
708 int ret;
709
710 ap = alloc_apertures(1);
711 if (!ap)
712 return -ENOMEM;
713
714 ap->ranges[0].base = ggtt->mappable_base;
715 ap->ranges[0].size = ggtt->mappable_end;
716
717 primary =
718 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
719
Daniel Vetter44adece2016-08-10 18:52:34 +0200720 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100721
722 kfree(ap);
723
724 return ret;
725}
Chris Wilson0673ad42016-06-24 14:00:22 +0100726
727#if !defined(CONFIG_VGA_CONSOLE)
728static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
729{
730 return 0;
731}
732#elif !defined(CONFIG_DUMMY_CONSOLE)
733static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
734{
735 return -ENODEV;
736}
737#else
738static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
739{
740 int ret = 0;
741
742 DRM_INFO("Replacing VGA console driver\n");
743
744 console_lock();
745 if (con_is_bound(&vga_con))
746 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
747 if (ret == 0) {
748 ret = do_unregister_con_driver(&vga_con);
749
750 /* Ignore "already unregistered". */
751 if (ret == -ENODEV)
752 ret = 0;
753 }
754 console_unlock();
755
756 return ret;
757}
758#endif
759
Chris Wilson0673ad42016-06-24 14:00:22 +0100760static void intel_init_dpio(struct drm_i915_private *dev_priv)
761{
762 /*
763 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
764 * CHV x1 PHY (DP/HDMI D)
765 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
766 */
767 if (IS_CHERRYVIEW(dev_priv)) {
768 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
769 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
770 } else if (IS_VALLEYVIEW(dev_priv)) {
771 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
772 }
773}
774
775static int i915_workqueues_init(struct drm_i915_private *dev_priv)
776{
777 /*
778 * The i915 workqueue is primarily used for batched retirement of
779 * requests (and thus managing bo) once the task has been completed
780 * by the GPU. i915_gem_retire_requests() is called directly when we
781 * need high-priority retirement, such as waiting for an explicit
782 * bo.
783 *
784 * It is also used for periodic low-priority events, such as
785 * idle-timers and recording error state.
786 *
787 * All tasks on the workqueue are expected to acquire the dev mutex
788 * so there is no point in running more than one instance of the
789 * workqueue at any time. Use an ordered one.
790 */
791 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
792 if (dev_priv->wq == NULL)
793 goto out_err;
794
795 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
796 if (dev_priv->hotplug.dp_wq == NULL)
797 goto out_free_wq;
798
Chris Wilson0673ad42016-06-24 14:00:22 +0100799 return 0;
800
Chris Wilson0673ad42016-06-24 14:00:22 +0100801out_free_wq:
802 destroy_workqueue(dev_priv->wq);
803out_err:
804 DRM_ERROR("Failed to allocate workqueues.\n");
805
806 return -ENOMEM;
807}
808
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000809static void i915_engines_cleanup(struct drm_i915_private *i915)
810{
811 struct intel_engine_cs *engine;
812 enum intel_engine_id id;
813
814 for_each_engine(engine, i915, id)
815 kfree(engine);
816}
817
Chris Wilson0673ad42016-06-24 14:00:22 +0100818static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
819{
Chris Wilson0673ad42016-06-24 14:00:22 +0100820 destroy_workqueue(dev_priv->hotplug.dp_wq);
821 destroy_workqueue(dev_priv->wq);
822}
823
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300824/*
825 * We don't keep the workarounds for pre-production hardware, so we expect our
826 * driver to fail on these machines in one way or another. A little warning on
827 * dmesg may help both the user and the bug triagers.
828 */
829static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
830{
Chris Wilson248a1242017-01-30 10:44:56 +0000831 bool pre = false;
832
833 pre |= IS_HSW_EARLY_SDV(dev_priv);
834 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000835 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000836
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000837 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300838 DRM_ERROR("This is a pre-production stepping. "
839 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000840 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
841 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300842}
843
Chris Wilson0673ad42016-06-24 14:00:22 +0100844/**
845 * i915_driver_init_early - setup state not requiring device access
846 * @dev_priv: device private
847 *
848 * Initialize everything that is a "SW-only" state, that is state not
849 * requiring accessing the device or exposing the driver via kernel internal
850 * or userspace interfaces. Example steps belonging here: lock initialization,
851 * system memory allocation, setting up device specific attributes and
852 * function hooks not requiring accessing the device.
853 */
854static int i915_driver_init_early(struct drm_i915_private *dev_priv,
855 const struct pci_device_id *ent)
856{
857 const struct intel_device_info *match_info =
858 (struct intel_device_info *)ent->driver_data;
859 struct intel_device_info *device_info;
860 int ret = 0;
861
862 if (i915_inject_load_failure())
863 return -ENODEV;
864
865 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100866 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100867 memcpy(device_info, match_info, sizeof(*device_info));
868 device_info->device_id = dev_priv->drm.pdev->device;
869
870 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
871 device_info->gen_mask = BIT(device_info->gen - 1);
872
873 spin_lock_init(&dev_priv->irq_lock);
874 spin_lock_init(&dev_priv->gpu_error.lock);
875 mutex_init(&dev_priv->backlight_lock);
876 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500877
Chris Wilson0673ad42016-06-24 14:00:22 +0100878 spin_lock_init(&dev_priv->mm.object_stat_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100879 mutex_init(&dev_priv->sb_lock);
880 mutex_init(&dev_priv->modeset_restore_lock);
881 mutex_init(&dev_priv->av_mutex);
882 mutex_init(&dev_priv->wm.wm_mutex);
883 mutex_init(&dev_priv->pps_mutex);
884
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100885 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100886 i915_memcpy_init_early(dev_priv);
887
Chris Wilson0673ad42016-06-24 14:00:22 +0100888 ret = i915_workqueues_init(dev_priv);
889 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000890 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100891
Chris Wilson0673ad42016-06-24 14:00:22 +0100892 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000893 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100894
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000895 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100896 intel_init_dpio(dev_priv);
897 intel_power_domains_init(dev_priv);
898 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200899 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100900 intel_init_display_hooks(dev_priv);
901 intel_init_clock_gating_hooks(dev_priv);
902 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000903 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100904 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300905 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100906
David Weinehall36cdd012016-08-22 13:59:31 +0300907 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100908
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100909 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100910
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300911 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100912
Robert Braggeec688e2016-11-07 19:49:47 +0000913 i915_perf_init(dev_priv);
914
Chris Wilson0673ad42016-06-24 14:00:22 +0100915 return 0;
916
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300917err_irq:
918 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000920err_engines:
921 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100922 return ret;
923}
924
925/**
926 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
927 * @dev_priv: device private
928 */
929static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
930{
Robert Braggeec688e2016-11-07 19:49:47 +0000931 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000932 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300933 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100934 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000935 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936}
937
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000938static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100939{
David Weinehall52a05c32016-08-22 13:32:44 +0300940 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100941 int mmio_bar;
942 int mmio_size;
943
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100944 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100945 /*
946 * Before gen4, the registers and the GTT are behind different BARs.
947 * However, from gen4 onwards, the registers and the GTT are shared
948 * in the same BAR, so we want to restrict this ioremap from
949 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
950 * the register BAR remains the same size for all the earlier
951 * generations up to Ironlake.
952 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000953 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100954 mmio_size = 512 * 1024;
955 else
956 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300957 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100958 if (dev_priv->regs == NULL) {
959 DRM_ERROR("failed to map registers\n");
960
961 return -EIO;
962 }
963
964 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000965 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100966
967 return 0;
968}
969
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000970static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100971{
David Weinehall52a05c32016-08-22 13:32:44 +0300972 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100973
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000974 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300975 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100976}
977
978/**
979 * i915_driver_init_mmio - setup device MMIO
980 * @dev_priv: device private
981 *
982 * Setup minimal device state necessary for MMIO accesses later in the
983 * initialization sequence. The setup here should avoid any other device-wide
984 * side effects or exposing the driver via kernel internal or user space
985 * interfaces.
986 */
987static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
988{
Chris Wilson0673ad42016-06-24 14:00:22 +0100989 int ret;
990
991 if (i915_inject_load_failure())
992 return -ENODEV;
993
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000994 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100995 return -EIO;
996
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000997 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100998 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300999 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001000
1001 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001002
1003 ret = intel_engines_init_mmio(dev_priv);
1004 if (ret)
1005 goto err_uncore;
1006
Chris Wilson24145512017-01-24 11:01:35 +00001007 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001008
1009 return 0;
1010
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001011err_uncore:
1012 intel_uncore_fini(dev_priv);
1013err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001014 pci_dev_put(dev_priv->bridge_dev);
1015
1016 return ret;
1017}
1018
1019/**
1020 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1021 * @dev_priv: device private
1022 */
1023static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1024{
Chris Wilson0673ad42016-06-24 14:00:22 +01001025 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001026 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001027 pci_dev_put(dev_priv->bridge_dev);
1028}
1029
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001030static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1031{
1032 i915.enable_execlists =
1033 intel_sanitize_enable_execlists(dev_priv,
1034 i915.enable_execlists);
1035
1036 /*
1037 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1038 * user's requested state against the hardware/driver capabilities. We
1039 * do this now so that we can print out any log messages once rather
1040 * than every time we check intel_enable_ppgtt().
1041 */
1042 i915.enable_ppgtt =
1043 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
1044 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001045
1046 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
Tvrtko Ursulin784f2f12017-02-20 10:46:57 +00001047 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001048
1049 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001050
1051 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001052}
1053
Chris Wilson0673ad42016-06-24 14:00:22 +01001054/**
1055 * i915_driver_init_hw - setup state requiring device access
1056 * @dev_priv: device private
1057 *
1058 * Setup state that requires accessing the device, but doesn't require
1059 * exposing the driver via kernel internal or userspace interfaces.
1060 */
1061static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1062{
David Weinehall52a05c32016-08-22 13:32:44 +03001063 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001064 int ret;
1065
1066 if (i915_inject_load_failure())
1067 return -ENODEV;
1068
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001069 intel_device_info_runtime_init(dev_priv);
1070
1071 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001072
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001073 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001074 if (ret)
1075 return ret;
1076
Chris Wilson0673ad42016-06-24 14:00:22 +01001077 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1078 * otherwise the vga fbdev driver falls over. */
1079 ret = i915_kick_out_firmware_fb(dev_priv);
1080 if (ret) {
1081 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1082 goto out_ggtt;
1083 }
1084
1085 ret = i915_kick_out_vgacon(dev_priv);
1086 if (ret) {
1087 DRM_ERROR("failed to remove conflicting VGA console\n");
1088 goto out_ggtt;
1089 }
1090
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001091 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001092 if (ret)
1093 return ret;
1094
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001095 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001096 if (ret) {
1097 DRM_ERROR("failed to enable GGTT\n");
1098 goto out_ggtt;
1099 }
1100
David Weinehall52a05c32016-08-22 13:32:44 +03001101 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001102
1103 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001104 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001105 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001106 if (ret) {
1107 DRM_ERROR("failed to set DMA mask\n");
1108
1109 goto out_ggtt;
1110 }
1111 }
1112
Chris Wilson0673ad42016-06-24 14:00:22 +01001113 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1114 * using 32bit addressing, overwriting memory if HWS is located
1115 * above 4GB.
1116 *
1117 * The documentation also mentions an issue with undefined
1118 * behaviour if any general state is accessed within a page above 4GB,
1119 * which also needs to be handled carefully.
1120 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001121 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001122 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001123
1124 if (ret) {
1125 DRM_ERROR("failed to set DMA mask\n");
1126
1127 goto out_ggtt;
1128 }
1129 }
1130
Chris Wilson0673ad42016-06-24 14:00:22 +01001131 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1132 PM_QOS_DEFAULT_VALUE);
1133
1134 intel_uncore_sanitize(dev_priv);
1135
1136 intel_opregion_setup(dev_priv);
1137
1138 i915_gem_load_init_fences(dev_priv);
1139
1140 /* On the 945G/GM, the chipset reports the MSI capability on the
1141 * integrated graphics even though the support isn't actually there
1142 * according to the published specs. It doesn't appear to function
1143 * correctly in testing on 945G.
1144 * This may be a side effect of MSI having been made available for PEG
1145 * and the registers being closely associated.
1146 *
1147 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001148 * be lost or delayed, and was defeatured. MSI interrupts seem to
1149 * get lost on g4x as well, and interrupt delivery seems to stay
1150 * properly dead afterwards. So we'll just disable them for all
1151 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001152 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001153 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001154 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001155 DRM_DEBUG_DRIVER("can't enable MSI");
1156 }
1157
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001158 ret = intel_gvt_init(dev_priv);
1159 if (ret)
1160 goto out_ggtt;
1161
Chris Wilson0673ad42016-06-24 14:00:22 +01001162 return 0;
1163
1164out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001165 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001166
1167 return ret;
1168}
1169
1170/**
1171 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1172 * @dev_priv: device private
1173 */
1174static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1175{
David Weinehall52a05c32016-08-22 13:32:44 +03001176 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001177
David Weinehall52a05c32016-08-22 13:32:44 +03001178 if (pdev->msi_enabled)
1179 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001180
1181 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001182 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001183}
1184
1185/**
1186 * i915_driver_register - register the driver with the rest of the system
1187 * @dev_priv: device private
1188 *
1189 * Perform any steps necessary to make the driver available via kernel
1190 * internal or userspace interfaces.
1191 */
1192static void i915_driver_register(struct drm_i915_private *dev_priv)
1193{
Chris Wilson91c8a322016-07-05 10:40:23 +01001194 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001195
1196 i915_gem_shrinker_init(dev_priv);
1197
1198 /*
1199 * Notify a valid surface after modesetting,
1200 * when running inside a VM.
1201 */
1202 if (intel_vgpu_active(dev_priv))
1203 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1204
1205 /* Reveal our presence to userspace */
1206 if (drm_dev_register(dev, 0) == 0) {
1207 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001208 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001209 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001210
1211 /* Depends on sysfs having been initialized */
1212 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001213 } else
1214 DRM_ERROR("Failed to register driver for userspace access!\n");
1215
1216 if (INTEL_INFO(dev_priv)->num_pipes) {
1217 /* Must be done after probing outputs */
1218 intel_opregion_register(dev_priv);
1219 acpi_video_register();
1220 }
1221
1222 if (IS_GEN5(dev_priv))
1223 intel_gpu_ips_init(dev_priv);
1224
Jerome Anandeef57322017-01-25 04:27:49 +05301225 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001226
1227 /*
1228 * Some ports require correctly set-up hpd registers for detection to
1229 * work properly (leading to ghost connected connector status), e.g. VGA
1230 * on gm45. Hence we can only set up the initial fbdev config after hpd
1231 * irqs are fully enabled. We do it last so that the async config
1232 * cannot run before the connectors are registered.
1233 */
1234 intel_fbdev_initial_config_async(dev);
1235}
1236
1237/**
1238 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1239 * @dev_priv: device private
1240 */
1241static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1242{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001243 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301244 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001245
1246 intel_gpu_ips_teardown();
1247 acpi_video_unregister();
1248 intel_opregion_unregister(dev_priv);
1249
Robert Bragg442b8c02016-11-07 19:49:53 +00001250 i915_perf_unregister(dev_priv);
1251
David Weinehall694c2822016-08-22 13:32:43 +03001252 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001253 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001254 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001255
1256 i915_gem_shrinker_cleanup(dev_priv);
1257}
1258
1259/**
1260 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001261 * @pdev: PCI device
1262 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001263 *
1264 * The driver load routine has to do several things:
1265 * - drive output discovery via intel_modeset_init()
1266 * - initialize the memory manager
1267 * - allocate initial config memory
1268 * - setup the DRM framebuffer with the allocated memory
1269 */
Chris Wilson42f55512016-06-24 14:00:26 +01001270int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001271{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001272 const struct intel_device_info *match_info =
1273 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001274 struct drm_i915_private *dev_priv;
1275 int ret;
1276
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001277 /* Enable nuclear pageflip on ILK+ */
1278 if (!i915.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001279 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001280
Chris Wilson0673ad42016-06-24 14:00:22 +01001281 ret = -ENOMEM;
1282 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1283 if (dev_priv)
1284 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1285 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001286 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001287 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001288 }
1289
Chris Wilson0673ad42016-06-24 14:00:22 +01001290 dev_priv->drm.pdev = pdev;
1291 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001292
1293 ret = pci_enable_device(pdev);
1294 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001295 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001296
1297 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001298 /*
1299 * Disable the system suspend direct complete optimization, which can
1300 * leave the device suspended skipping the driver's suspend handlers
1301 * if the device was already runtime suspended. This is needed due to
1302 * the difference in our runtime and system suspend sequence and
1303 * becaue the HDA driver may require us to enable the audio power
1304 * domain during system suspend.
1305 */
1306 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001307
1308 ret = i915_driver_init_early(dev_priv, ent);
1309 if (ret < 0)
1310 goto out_pci_disable;
1311
1312 intel_runtime_pm_get(dev_priv);
1313
1314 ret = i915_driver_init_mmio(dev_priv);
1315 if (ret < 0)
1316 goto out_runtime_pm_put;
1317
1318 ret = i915_driver_init_hw(dev_priv);
1319 if (ret < 0)
1320 goto out_cleanup_mmio;
1321
1322 /*
1323 * TODO: move the vblank init and parts of modeset init steps into one
1324 * of the i915_driver_init_/i915_driver_register functions according
1325 * to the role/effect of the given init step.
1326 */
1327 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001328 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001329 INTEL_INFO(dev_priv)->num_pipes);
1330 if (ret)
1331 goto out_cleanup_hw;
1332 }
1333
Chris Wilson91c8a322016-07-05 10:40:23 +01001334 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001335 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001336 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001337
1338 i915_driver_register(dev_priv);
1339
1340 intel_runtime_pm_enable(dev_priv);
1341
Mahesh Kumara3a89862016-12-01 21:19:34 +05301342 dev_priv->ipc_enabled = false;
1343
Chris Wilson0525a062016-10-14 14:27:07 +01001344 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1345 DRM_INFO("DRM_I915_DEBUG enabled\n");
1346 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1347 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001348
Chris Wilson0673ad42016-06-24 14:00:22 +01001349 intel_runtime_pm_put(dev_priv);
1350
1351 return 0;
1352
Chris Wilson0673ad42016-06-24 14:00:22 +01001353out_cleanup_hw:
1354 i915_driver_cleanup_hw(dev_priv);
1355out_cleanup_mmio:
1356 i915_driver_cleanup_mmio(dev_priv);
1357out_runtime_pm_put:
1358 intel_runtime_pm_put(dev_priv);
1359 i915_driver_cleanup_early(dev_priv);
1360out_pci_disable:
1361 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001362out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001363 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001364 drm_dev_fini(&dev_priv->drm);
1365out_free:
1366 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001367 return ret;
1368}
1369
Chris Wilson42f55512016-06-24 14:00:26 +01001370void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001371{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001372 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001373 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001374
Daniel Vetter99c539b2017-07-15 00:46:56 +02001375 i915_driver_unregister(dev_priv);
1376
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001377 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001378 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001379
1380 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1381
Daniel Vetter18dddad2017-03-21 17:41:49 +01001382 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001383
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001384 intel_gvt_cleanup(dev_priv);
1385
Chris Wilson0673ad42016-06-24 14:00:22 +01001386 intel_modeset_cleanup(dev);
1387
1388 /*
1389 * free the memory space allocated for the child device
1390 * config parsed from VBT
1391 */
1392 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1393 kfree(dev_priv->vbt.child_dev);
1394 dev_priv->vbt.child_dev = NULL;
1395 dev_priv->vbt.child_dev_num = 0;
1396 }
1397 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1398 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1399 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1400 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1401
David Weinehall52a05c32016-08-22 13:32:44 +03001402 vga_switcheroo_unregister_client(pdev);
1403 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001404
1405 intel_csr_ucode_fini(dev_priv);
1406
1407 /* Free error state after interrupts are fully disabled. */
1408 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001409 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001410
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001411 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001412 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001413 intel_fbc_cleanup_cfb(dev_priv);
1414
1415 intel_power_domains_fini(dev_priv);
1416
1417 i915_driver_cleanup_hw(dev_priv);
1418 i915_driver_cleanup_mmio(dev_priv);
1419
1420 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001421}
1422
1423static void i915_driver_release(struct drm_device *dev)
1424{
1425 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001426
1427 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001428 drm_dev_fini(&dev_priv->drm);
1429
1430 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001431}
1432
1433static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1434{
Chris Wilson829a0af2017-06-20 12:05:45 +01001435 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001436 int ret;
1437
Chris Wilson829a0af2017-06-20 12:05:45 +01001438 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001439 if (ret)
1440 return ret;
1441
1442 return 0;
1443}
1444
1445/**
1446 * i915_driver_lastclose - clean up after all DRM clients have exited
1447 * @dev: DRM device
1448 *
1449 * Take care of cleaning up after all DRM clients have exited. In the
1450 * mode setting case, we want to restore the kernel's initial mode (just
1451 * in case the last client left us in a bad state).
1452 *
1453 * Additionally, in the non-mode setting case, we'll tear down the GTT
1454 * and DMA structures, since the kernel won't be using them, and clea
1455 * up any GEM state.
1456 */
1457static void i915_driver_lastclose(struct drm_device *dev)
1458{
1459 intel_fbdev_restore_mode(dev);
1460 vga_switcheroo_process_delayed_switch();
1461}
1462
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001463static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001464{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001465 struct drm_i915_file_private *file_priv = file->driver_priv;
1466
Chris Wilson0673ad42016-06-24 14:00:22 +01001467 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001468 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001469 i915_gem_release(dev, file);
1470 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001471
1472 kfree(file_priv);
1473}
1474
Imre Deak07f9cd02014-08-18 14:42:45 +03001475static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1476{
Chris Wilson91c8a322016-07-05 10:40:23 +01001477 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001478 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001479
1480 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001481 for_each_intel_encoder(dev, encoder)
1482 if (encoder->suspend)
1483 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001484 drm_modeset_unlock_all(dev);
1485}
1486
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001487static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1488 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001489static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301490
Imre Deakbc872292015-11-18 17:32:30 +02001491static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1492{
1493#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1494 if (acpi_target_system_state() < ACPI_STATE_S3)
1495 return true;
1496#endif
1497 return false;
1498}
Sagar Kambleebc32822014-08-13 23:07:05 +05301499
Imre Deak5e365c32014-10-23 19:23:25 +03001500static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001501{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001502 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001503 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001504 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001505 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001506
Zhang Ruib8efb172013-02-05 15:41:53 +08001507 /* ignore lid events during suspend */
1508 mutex_lock(&dev_priv->modeset_restore_lock);
1509 dev_priv->modeset_restore = MODESET_SUSPENDED;
1510 mutex_unlock(&dev_priv->modeset_restore_lock);
1511
Imre Deak1f814da2015-12-16 02:52:19 +02001512 disable_rpm_wakeref_asserts(dev_priv);
1513
Paulo Zanonic67a4702013-08-19 13:18:09 -03001514 /* We do a lot of poking in a lot of registers, make sure they work
1515 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001516 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001517
Dave Airlie5bcf7192010-12-07 09:20:40 +10001518 drm_kms_helper_poll_disable(dev);
1519
David Weinehall52a05c32016-08-22 13:32:44 +03001520 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001521
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001522 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001523 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001524 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001525 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001526 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001527 }
1528
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001529 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001530
1531 intel_dp_mst_suspend(dev);
1532
1533 intel_runtime_pm_disable_interrupts(dev_priv);
1534 intel_hpd_cancel_work(dev_priv);
1535
1536 intel_suspend_encoders(dev_priv);
1537
Ville Syrjälä712bf362016-10-31 22:37:23 +02001538 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001539
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001540 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001541
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001542 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001543
Imre Deakbc872292015-11-18 17:32:30 +02001544 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001545 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001546
Hans de Goede68f60942017-02-10 11:28:01 +01001547 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001548 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001549
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001550 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001551
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001552 dev_priv->suspend_count++;
1553
Imre Deakf74ed082016-04-18 14:48:21 +03001554 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001555
Imre Deak1f814da2015-12-16 02:52:19 +02001556out:
1557 enable_rpm_wakeref_asserts(dev_priv);
1558
1559 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001560}
1561
David Weinehallc49d13e2016-08-22 13:32:42 +03001562static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001563{
David Weinehallc49d13e2016-08-22 13:32:42 +03001564 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001565 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001566 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001567 int ret;
1568
Imre Deak1f814da2015-12-16 02:52:19 +02001569 disable_rpm_wakeref_asserts(dev_priv);
1570
Imre Deak4c494a52016-10-13 14:34:06 +03001571 intel_display_set_init_power(dev_priv, false);
1572
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001573 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001574 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001575 /*
1576 * In case of firmware assisted context save/restore don't manually
1577 * deinit the power domains. This also means the CSR/DMC firmware will
1578 * stay active, it will power down any HW resources as required and
1579 * also enable deeper system power states that would be blocked if the
1580 * firmware was inactive.
1581 */
1582 if (!fw_csr)
1583 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001584
Imre Deak507e1262016-04-20 20:27:54 +03001585 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001586 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001587 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001588 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001589 hsw_enable_pc8(dev_priv);
1590 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1591 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001592
1593 if (ret) {
1594 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001595 if (!fw_csr)
1596 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001597
Imre Deak1f814da2015-12-16 02:52:19 +02001598 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001599 }
1600
David Weinehall52a05c32016-08-22 13:32:44 +03001601 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001602 /*
Imre Deak54875572015-06-30 17:06:47 +03001603 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001604 * the device even though it's already in D3 and hang the machine. So
1605 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001606 * power down the device properly. The issue was seen on multiple old
1607 * GENs with different BIOS vendors, so having an explicit blacklist
1608 * is inpractical; apply the workaround on everything pre GEN6. The
1609 * platforms where the issue was seen:
1610 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1611 * Fujitsu FSC S7110
1612 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001613 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001614 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001615 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001616
Imre Deakbc872292015-11-18 17:32:30 +02001617 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1618
Imre Deak1f814da2015-12-16 02:52:19 +02001619out:
1620 enable_rpm_wakeref_asserts(dev_priv);
1621
1622 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001623}
1624
Matthew Aulda9a251c2016-12-02 10:24:11 +00001625static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001626{
1627 int error;
1628
Chris Wilsonded8b072016-07-05 10:40:22 +01001629 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001630 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001631 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001632 return -ENODEV;
1633 }
1634
Imre Deak0b14cbd2014-09-10 18:16:55 +03001635 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1636 state.event != PM_EVENT_FREEZE))
1637 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001638
1639 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1640 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001641
Imre Deak5e365c32014-10-23 19:23:25 +03001642 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001643 if (error)
1644 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001645
Imre Deakab3be732015-03-02 13:04:41 +02001646 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001647}
1648
Imre Deak5e365c32014-10-23 19:23:25 +03001649static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001650{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001651 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001652 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001653
Imre Deak1f814da2015-12-16 02:52:19 +02001654 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001655 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001656
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001657 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001658 if (ret)
1659 DRM_ERROR("failed to re-enable GGTT\n");
1660
Imre Deakf74ed082016-04-18 14:48:21 +03001661 intel_csr_ucode_resume(dev_priv);
1662
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001663 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001664
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001665 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001666 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001667 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001668
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001669 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001670
Peter Antoine364aece2015-05-11 08:50:45 +01001671 /*
1672 * Interrupts have to be enabled before any batches are run. If not the
1673 * GPU will hang. i915_gem_init_hw() will initiate batches to
1674 * update/restore the context.
1675 *
Imre Deak908764f2016-11-29 21:40:29 +02001676 * drm_mode_config_reset() needs AUX interrupts.
1677 *
Peter Antoine364aece2015-05-11 08:50:45 +01001678 * Modeset enabling in intel_modeset_init_hw() also needs working
1679 * interrupts.
1680 */
1681 intel_runtime_pm_enable_interrupts(dev_priv);
1682
Imre Deak908764f2016-11-29 21:40:29 +02001683 drm_mode_config_reset(dev);
1684
Daniel Vetterd5818932015-02-23 12:03:26 +01001685 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001686 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001687 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001688 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001689 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001690 mutex_unlock(&dev->struct_mutex);
1691
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001692 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001693
Daniel Vetterd5818932015-02-23 12:03:26 +01001694 intel_modeset_init_hw(dev);
1695
1696 spin_lock_irq(&dev_priv->irq_lock);
1697 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001698 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001699 spin_unlock_irq(&dev_priv->irq_lock);
1700
Daniel Vetterd5818932015-02-23 12:03:26 +01001701 intel_dp_mst_resume(dev);
1702
Lyudea16b7652016-03-11 10:57:01 -05001703 intel_display_resume(dev);
1704
Lyudee0b70062016-11-01 21:06:30 -04001705 drm_kms_helper_poll_enable(dev);
1706
Daniel Vetterd5818932015-02-23 12:03:26 +01001707 /*
1708 * ... but also need to make sure that hotplug processing
1709 * doesn't cause havoc. Like in the driver load code we don't
1710 * bother with the tiny race here where we might loose hotplug
1711 * notifications.
1712 * */
1713 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001714
Chris Wilson03d92e42016-05-23 15:08:10 +01001715 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001716
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001717 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001718
Zhang Ruib8efb172013-02-05 15:41:53 +08001719 mutex_lock(&dev_priv->modeset_restore_lock);
1720 dev_priv->modeset_restore = MODESET_DONE;
1721 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001722
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001723 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001724
Chris Wilson54b4f682016-07-21 21:16:19 +01001725 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001726
Imre Deak1f814da2015-12-16 02:52:19 +02001727 enable_rpm_wakeref_asserts(dev_priv);
1728
Chris Wilson074c6ad2014-04-09 09:19:43 +01001729 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001730}
1731
Imre Deak5e365c32014-10-23 19:23:25 +03001732static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001733{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001734 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001735 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001736 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001737
Imre Deak76c4b252014-04-01 19:55:22 +03001738 /*
1739 * We have a resume ordering issue with the snd-hda driver also
1740 * requiring our device to be power up. Due to the lack of a
1741 * parent/child relationship we currently solve this with an early
1742 * resume hook.
1743 *
1744 * FIXME: This should be solved with a special hdmi sink device or
1745 * similar so that power domains can be employed.
1746 */
Imre Deak44410cd2016-04-18 14:45:54 +03001747
1748 /*
1749 * Note that we need to set the power state explicitly, since we
1750 * powered off the device during freeze and the PCI core won't power
1751 * it back up for us during thaw. Powering off the device during
1752 * freeze is not a hard requirement though, and during the
1753 * suspend/resume phases the PCI core makes sure we get here with the
1754 * device powered on. So in case we change our freeze logic and keep
1755 * the device powered we can also remove the following set power state
1756 * call.
1757 */
David Weinehall52a05c32016-08-22 13:32:44 +03001758 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001759 if (ret) {
1760 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1761 goto out;
1762 }
1763
1764 /*
1765 * Note that pci_enable_device() first enables any parent bridge
1766 * device and only then sets the power state for this device. The
1767 * bridge enabling is a nop though, since bridge devices are resumed
1768 * first. The order of enabling power and enabling the device is
1769 * imposed by the PCI core as described above, so here we preserve the
1770 * same order for the freeze/thaw phases.
1771 *
1772 * TODO: eventually we should remove pci_disable_device() /
1773 * pci_enable_enable_device() from suspend/resume. Due to how they
1774 * depend on the device enable refcount we can't anyway depend on them
1775 * disabling/enabling the device.
1776 */
David Weinehall52a05c32016-08-22 13:32:44 +03001777 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001778 ret = -EIO;
1779 goto out;
1780 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001781
David Weinehall52a05c32016-08-22 13:32:44 +03001782 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001783
Imre Deak1f814da2015-12-16 02:52:19 +02001784 disable_rpm_wakeref_asserts(dev_priv);
1785
Wayne Boyer666a4532015-12-09 12:29:35 -08001786 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001787 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001788 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001789 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1790 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001791
Hans de Goede68f60942017-02-10 11:28:01 +01001792 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001793
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001794 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001795 if (!dev_priv->suspended_to_idle)
1796 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001797 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001798 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001799 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001800 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001801
Chris Wilsondc979972016-05-10 14:10:04 +01001802 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001803
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001804 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001805 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001806 intel_power_domains_init_hw(dev_priv, true);
1807
Chris Wilson24145512017-01-24 11:01:35 +00001808 i915_gem_sanitize(dev_priv);
1809
Imre Deak6e35e8a2016-04-18 10:04:19 +03001810 enable_rpm_wakeref_asserts(dev_priv);
1811
Imre Deakbc872292015-11-18 17:32:30 +02001812out:
1813 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001814
1815 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001816}
1817
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001818static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001819{
Imre Deak50a00722014-10-23 19:23:17 +03001820 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001821
Imre Deak097dd832014-10-23 19:23:19 +03001822 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1823 return 0;
1824
Imre Deak5e365c32014-10-23 19:23:25 +03001825 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001826 if (ret)
1827 return ret;
1828
Imre Deak5a175142014-10-23 19:23:18 +03001829 return i915_drm_resume(dev);
1830}
1831
Ben Gamari11ed50e2009-09-14 17:48:45 -04001832/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001833 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001834 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001835 *
Chris Wilson780f2622016-09-09 14:11:52 +01001836 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1837 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001838 *
Chris Wilson221fe792016-09-09 14:11:51 +01001839 * Caller must hold the struct_mutex.
1840 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001841 * Procedure is fairly simple:
1842 * - reset the chip using the reset reg
1843 * - re-init context state
1844 * - re-init hardware status page
1845 * - re-init ring buffer
1846 * - re-init interrupt state
1847 * - re-init display
1848 */
Chris Wilson780f2622016-09-09 14:11:52 +01001849void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001850{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001851 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001852 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001853
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001854 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001855 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001856
Chris Wilson8c185ec2017-03-16 17:13:02 +00001857 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001858 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001859
Chris Wilsond98c52c2016-04-13 17:35:05 +01001860 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001861 if (!i915_gem_unset_wedged(dev_priv))
1862 goto wakeup;
1863
Chris Wilson8af29b02016-09-09 14:11:47 +01001864 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001865
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001866 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001867 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001868 ret = i915_gem_reset_prepare(dev_priv);
1869 if (ret) {
1870 DRM_ERROR("GPU recovery failed\n");
1871 intel_gpu_reset(dev_priv, ALL_ENGINES);
1872 goto error;
1873 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001874
Chris Wilsondc979972016-05-10 14:10:04 +01001875 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001876 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001877 if (ret != -ENODEV)
1878 DRM_ERROR("Failed to reset chip: %i\n", ret);
1879 else
1880 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001881 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001882 }
1883
Chris Wilsond8027092017-02-08 14:30:32 +00001884 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001885 intel_overlay_reset(dev_priv);
1886
Ben Gamari11ed50e2009-09-14 17:48:45 -04001887 /* Ok, now get things going again... */
1888
1889 /*
1890 * Everything depends on having the GTT running, so we need to start
1891 * there. Fortunately we don't need to do this unless we reset the
1892 * chip at a PCI level.
1893 *
1894 * Next we need to restore the context, but we don't use those
1895 * yet either...
1896 *
1897 * Ring buffer needs to be re-initialized in the KMS case, or if X
1898 * was running at the time of the reset (i.e. we weren't VT
1899 * switched away).
1900 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001901 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001902 if (ret) {
1903 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001904 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001905 }
1906
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001907 i915_queue_hangcheck(dev_priv);
1908
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001909finish:
Chris Wilson8d613c52017-02-12 17:19:59 +00001910 i915_gem_reset_finish(dev_priv);
Chris Wilson4c965542017-01-17 17:59:01 +02001911 enable_irq(dev_priv->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001912
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001913wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001914 clear_bit(I915_RESET_HANDOFF, &error->flags);
1915 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001916 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001917
1918error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001919 i915_gem_set_wedged(dev_priv);
Chris Wilson36703e72017-06-22 11:56:25 +01001920 i915_gem_retire_requests(dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001921 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001922}
1923
Michel Thierry142bc7d2017-06-20 10:57:46 +01001924/**
1925 * i915_reset_engine - reset GPU engine to recover from a hang
1926 * @engine: engine to reset
1927 *
1928 * Reset a specific GPU engine. Useful if a hang is detected.
1929 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001930 *
1931 * Procedure is:
1932 * - identifies the request that caused the hang and it is dropped
1933 * - reset engine (which will force the engine to idle)
1934 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01001935 */
1936int i915_reset_engine(struct intel_engine_cs *engine)
1937{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001938 struct i915_gpu_error *error = &engine->i915->gpu_error;
1939 struct drm_i915_gem_request *active_request;
1940 int ret;
1941
1942 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
1943
1944 DRM_DEBUG_DRIVER("resetting %s\n", engine->name);
1945
1946 active_request = i915_gem_reset_prepare_engine(engine);
1947 if (IS_ERR(active_request)) {
1948 DRM_DEBUG_DRIVER("Previous reset failed, promote to full reset\n");
1949 ret = PTR_ERR(active_request);
1950 goto out;
1951 }
1952
Chris Wilsonb4f3e162017-07-21 13:32:20 +01001953 ret = intel_gpu_reset(engine->i915, intel_engine_flag(engine));
1954
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001955 /*
1956 * The request that caused the hang is stuck on elsp, we know the
1957 * active request and can drop it, adjust head to skip the offending
1958 * request to resume executing remaining requests in the queue.
1959 */
1960 i915_gem_reset_engine(engine, active_request);
1961
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001962 i915_gem_reset_finish_engine(engine);
1963
1964 if (ret) {
1965 /* If we fail here, we expect to fallback to a global reset */
1966 DRM_DEBUG_DRIVER("Failed to reset %s, ret=%d\n",
1967 engine->name, ret);
1968 goto out;
1969 }
1970
1971 /*
1972 * The engine and its registers (and workarounds in case of render)
1973 * have been reset to their default values. Follow the init_ring
1974 * process to program RING_MODE, HWSP and re-enable submission.
1975 */
1976 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01001977 if (ret)
1978 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001979
Michel Thierry702c8f82017-06-20 10:57:48 +01001980 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001981out:
1982 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01001983}
1984
David Weinehallc49d13e2016-08-22 13:32:42 +03001985static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001986{
David Weinehallc49d13e2016-08-22 13:32:42 +03001987 struct pci_dev *pdev = to_pci_dev(kdev);
1988 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001989
David Weinehallc49d13e2016-08-22 13:32:42 +03001990 if (!dev) {
1991 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001992 return -ENODEV;
1993 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001994
David Weinehallc49d13e2016-08-22 13:32:42 +03001995 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001996 return 0;
1997
David Weinehallc49d13e2016-08-22 13:32:42 +03001998 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001999}
2000
David Weinehallc49d13e2016-08-22 13:32:42 +03002001static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002002{
David Weinehallc49d13e2016-08-22 13:32:42 +03002003 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002004
2005 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002006 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002007 * requiring our device to be power up. Due to the lack of a
2008 * parent/child relationship we currently solve this with an late
2009 * suspend hook.
2010 *
2011 * FIXME: This should be solved with a special hdmi sink device or
2012 * similar so that power domains can be employed.
2013 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002014 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002015 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002016
David Weinehallc49d13e2016-08-22 13:32:42 +03002017 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002018}
2019
David Weinehallc49d13e2016-08-22 13:32:42 +03002020static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002021{
David Weinehallc49d13e2016-08-22 13:32:42 +03002022 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002023
David Weinehallc49d13e2016-08-22 13:32:42 +03002024 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002025 return 0;
2026
David Weinehallc49d13e2016-08-22 13:32:42 +03002027 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002028}
2029
David Weinehallc49d13e2016-08-22 13:32:42 +03002030static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002031{
David Weinehallc49d13e2016-08-22 13:32:42 +03002032 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002033
David Weinehallc49d13e2016-08-22 13:32:42 +03002034 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002035 return 0;
2036
David Weinehallc49d13e2016-08-22 13:32:42 +03002037 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002038}
2039
David Weinehallc49d13e2016-08-22 13:32:42 +03002040static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002041{
David Weinehallc49d13e2016-08-22 13:32:42 +03002042 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002043
David Weinehallc49d13e2016-08-22 13:32:42 +03002044 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002045 return 0;
2046
David Weinehallc49d13e2016-08-22 13:32:42 +03002047 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002048}
2049
Chris Wilson1f19ac22016-05-14 07:26:32 +01002050/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002051static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002052{
Chris Wilson6a800ea2016-09-21 14:51:07 +01002053 int ret;
2054
2055 ret = i915_pm_suspend(kdev);
2056 if (ret)
2057 return ret;
2058
2059 ret = i915_gem_freeze(kdev_to_i915(kdev));
2060 if (ret)
2061 return ret;
2062
2063 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002064}
2065
David Weinehallc49d13e2016-08-22 13:32:42 +03002066static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002067{
Chris Wilson461fb992016-05-14 07:26:33 +01002068 int ret;
2069
David Weinehallc49d13e2016-08-22 13:32:42 +03002070 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01002071 if (ret)
2072 return ret;
2073
David Weinehallc49d13e2016-08-22 13:32:42 +03002074 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002075 if (ret)
2076 return ret;
2077
2078 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002079}
2080
2081/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002082static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002083{
David Weinehallc49d13e2016-08-22 13:32:42 +03002084 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002085}
2086
David Weinehallc49d13e2016-08-22 13:32:42 +03002087static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002088{
David Weinehallc49d13e2016-08-22 13:32:42 +03002089 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002090}
2091
2092/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002093static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002094{
David Weinehallc49d13e2016-08-22 13:32:42 +03002095 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002096}
2097
David Weinehallc49d13e2016-08-22 13:32:42 +03002098static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002099{
David Weinehallc49d13e2016-08-22 13:32:42 +03002100 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002101}
2102
Imre Deakddeea5b2014-05-05 15:19:56 +03002103/*
2104 * Save all Gunit registers that may be lost after a D3 and a subsequent
2105 * S0i[R123] transition. The list of registers needing a save/restore is
2106 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2107 * registers in the following way:
2108 * - Driver: saved/restored by the driver
2109 * - Punit : saved/restored by the Punit firmware
2110 * - No, w/o marking: no need to save/restore, since the register is R/O or
2111 * used internally by the HW in a way that doesn't depend
2112 * keeping the content across a suspend/resume.
2113 * - Debug : used for debugging
2114 *
2115 * We save/restore all registers marked with 'Driver', with the following
2116 * exceptions:
2117 * - Registers out of use, including also registers marked with 'Debug'.
2118 * These have no effect on the driver's operation, so we don't save/restore
2119 * them to reduce the overhead.
2120 * - Registers that are fully setup by an initialization function called from
2121 * the resume path. For example many clock gating and RPS/RC6 registers.
2122 * - Registers that provide the right functionality with their reset defaults.
2123 *
2124 * TODO: Except for registers that based on the above 3 criteria can be safely
2125 * ignored, we save/restore all others, practically treating the HW context as
2126 * a black-box for the driver. Further investigation is needed to reduce the
2127 * saved/restored registers even further, by following the same 3 criteria.
2128 */
2129static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2130{
2131 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2132 int i;
2133
2134 /* GAM 0x4000-0x4770 */
2135 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2136 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2137 s->arb_mode = I915_READ(ARB_MODE);
2138 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2139 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2140
2141 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002142 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002143
2144 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002145 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002146
2147 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2148 s->ecochk = I915_READ(GAM_ECOCHK);
2149 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2150 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2151
2152 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2153
2154 /* MBC 0x9024-0x91D0, 0x8500 */
2155 s->g3dctl = I915_READ(VLV_G3DCTL);
2156 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2157 s->mbctl = I915_READ(GEN6_MBCTL);
2158
2159 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2160 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2161 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2162 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2163 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2164 s->rstctl = I915_READ(GEN6_RSTCTL);
2165 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2166
2167 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2168 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2169 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2170 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2171 s->ecobus = I915_READ(ECOBUS);
2172 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2173 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2174 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2175 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2176 s->rcedata = I915_READ(VLV_RCEDATA);
2177 s->spare2gh = I915_READ(VLV_SPAREG2H);
2178
2179 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2180 s->gt_imr = I915_READ(GTIMR);
2181 s->gt_ier = I915_READ(GTIER);
2182 s->pm_imr = I915_READ(GEN6_PMIMR);
2183 s->pm_ier = I915_READ(GEN6_PMIER);
2184
2185 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002186 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002187
2188 /* GT SA CZ domain, 0x100000-0x138124 */
2189 s->tilectl = I915_READ(TILECTL);
2190 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2191 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2192 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2193 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2194
2195 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2196 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2197 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002198 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002199 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2200
2201 /*
2202 * Not saving any of:
2203 * DFT, 0x9800-0x9EC0
2204 * SARB, 0xB000-0xB1FC
2205 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2206 * PCI CFG
2207 */
2208}
2209
2210static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2211{
2212 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2213 u32 val;
2214 int i;
2215
2216 /* GAM 0x4000-0x4770 */
2217 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2218 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2219 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2220 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2221 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2222
2223 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002224 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002225
2226 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002227 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002228
2229 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2230 I915_WRITE(GAM_ECOCHK, s->ecochk);
2231 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2232 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2233
2234 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2235
2236 /* MBC 0x9024-0x91D0, 0x8500 */
2237 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2238 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2239 I915_WRITE(GEN6_MBCTL, s->mbctl);
2240
2241 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2242 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2243 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2244 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2245 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2246 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2247 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2248
2249 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2250 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2251 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2252 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2253 I915_WRITE(ECOBUS, s->ecobus);
2254 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2255 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2256 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2257 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2258 I915_WRITE(VLV_RCEDATA, s->rcedata);
2259 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2260
2261 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2262 I915_WRITE(GTIMR, s->gt_imr);
2263 I915_WRITE(GTIER, s->gt_ier);
2264 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2265 I915_WRITE(GEN6_PMIER, s->pm_ier);
2266
2267 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002268 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002269
2270 /* GT SA CZ domain, 0x100000-0x138124 */
2271 I915_WRITE(TILECTL, s->tilectl);
2272 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2273 /*
2274 * Preserve the GT allow wake and GFX force clock bit, they are not
2275 * be restored, as they are used to control the s0ix suspend/resume
2276 * sequence by the caller.
2277 */
2278 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2279 val &= VLV_GTLC_ALLOWWAKEREQ;
2280 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2281 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2282
2283 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2284 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2285 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2286 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2287
2288 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2289
2290 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2291 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2292 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002293 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002294 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2295}
2296
Chris Wilson3dd14c02017-04-21 14:58:15 +01002297static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2298 u32 mask, u32 val)
2299{
2300 /* The HW does not like us polling for PW_STATUS frequently, so
2301 * use the sleeping loop rather than risk the busy spin within
2302 * intel_wait_for_register().
2303 *
2304 * Transitioning between RC6 states should be at most 2ms (see
2305 * valleyview_enable_rps) so use a 3ms timeout.
2306 */
2307 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2308 3);
2309}
2310
Imre Deak650ad972014-04-18 16:35:02 +03002311int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2312{
2313 u32 val;
2314 int err;
2315
Imre Deak650ad972014-04-18 16:35:02 +03002316 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2317 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2318 if (force_on)
2319 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2320 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2321
2322 if (!force_on)
2323 return 0;
2324
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002325 err = intel_wait_for_register(dev_priv,
2326 VLV_GTLC_SURVIVABILITY_REG,
2327 VLV_GFX_CLK_STATUS_BIT,
2328 VLV_GFX_CLK_STATUS_BIT,
2329 20);
Imre Deak650ad972014-04-18 16:35:02 +03002330 if (err)
2331 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2332 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2333
2334 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002335}
2336
Imre Deakddeea5b2014-05-05 15:19:56 +03002337static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2338{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002339 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002340 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002341 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002342
2343 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2344 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2345 if (allow)
2346 val |= VLV_GTLC_ALLOWWAKEREQ;
2347 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2348 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2349
Chris Wilson3dd14c02017-04-21 14:58:15 +01002350 mask = VLV_GTLC_ALLOWWAKEACK;
2351 val = allow ? mask : 0;
2352
2353 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002354 if (err)
2355 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002356
Imre Deakddeea5b2014-05-05 15:19:56 +03002357 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002358}
2359
Chris Wilson3dd14c02017-04-21 14:58:15 +01002360static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2361 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002362{
2363 u32 mask;
2364 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002365
2366 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2367 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002368
2369 /*
2370 * RC6 transitioning can be delayed up to 2 msec (see
2371 * valleyview_enable_rps), use 3 msec for safety.
2372 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002373 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002374 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002375 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002376}
2377
2378static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2379{
2380 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2381 return;
2382
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002383 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002384 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2385}
2386
Sagar Kambleebc32822014-08-13 23:07:05 +05302387static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002388{
2389 u32 mask;
2390 int err;
2391
2392 /*
2393 * Bspec defines the following GT well on flags as debug only, so
2394 * don't treat them as hard failures.
2395 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002396 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002397
2398 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2399 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2400
2401 vlv_check_no_gt_access(dev_priv);
2402
2403 err = vlv_force_gfx_clock(dev_priv, true);
2404 if (err)
2405 goto err1;
2406
2407 err = vlv_allow_gt_wake(dev_priv, false);
2408 if (err)
2409 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302410
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002411 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302412 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002413
2414 err = vlv_force_gfx_clock(dev_priv, false);
2415 if (err)
2416 goto err2;
2417
2418 return 0;
2419
2420err2:
2421 /* For safety always re-enable waking and disable gfx clock forcing */
2422 vlv_allow_gt_wake(dev_priv, true);
2423err1:
2424 vlv_force_gfx_clock(dev_priv, false);
2425
2426 return err;
2427}
2428
Sagar Kamble016970b2014-08-13 23:07:06 +05302429static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2430 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002431{
Imre Deakddeea5b2014-05-05 15:19:56 +03002432 int err;
2433 int ret;
2434
2435 /*
2436 * If any of the steps fail just try to continue, that's the best we
2437 * can do at this point. Return the first error code (which will also
2438 * leave RPM permanently disabled).
2439 */
2440 ret = vlv_force_gfx_clock(dev_priv, true);
2441
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002442 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302443 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002444
2445 err = vlv_allow_gt_wake(dev_priv, true);
2446 if (!ret)
2447 ret = err;
2448
2449 err = vlv_force_gfx_clock(dev_priv, false);
2450 if (!ret)
2451 ret = err;
2452
2453 vlv_check_no_gt_access(dev_priv);
2454
Chris Wilson7c108fd2016-10-24 13:42:18 +01002455 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002456 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002457
2458 return ret;
2459}
2460
David Weinehallc49d13e2016-08-22 13:32:42 +03002461static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002462{
David Weinehallc49d13e2016-08-22 13:32:42 +03002463 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002464 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002465 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002466 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002467
Chris Wilsondc979972016-05-10 14:10:04 +01002468 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002469 return -ENODEV;
2470
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002471 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002472 return -ENODEV;
2473
Paulo Zanoni8a187452013-12-06 20:32:13 -02002474 DRM_DEBUG_KMS("Suspending device\n");
2475
Imre Deak1f814da2015-12-16 02:52:19 +02002476 disable_rpm_wakeref_asserts(dev_priv);
2477
Imre Deakd6102972014-05-07 19:57:49 +03002478 /*
2479 * We are safe here against re-faults, since the fault handler takes
2480 * an RPM reference.
2481 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002482 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002483
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002484 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002485
Imre Deak2eb52522014-11-19 15:30:05 +02002486 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002487
Imre Deak507e1262016-04-20 20:27:54 +03002488 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002489 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002490 bxt_display_core_uninit(dev_priv);
2491 bxt_enable_dc9(dev_priv);
2492 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2493 hsw_enable_pc8(dev_priv);
2494 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2495 ret = vlv_suspend_complete(dev_priv);
2496 }
2497
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002498 if (ret) {
2499 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002500 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002501
Imre Deak1f814da2015-12-16 02:52:19 +02002502 enable_rpm_wakeref_asserts(dev_priv);
2503
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002504 return ret;
2505 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002506
Hans de Goede68f60942017-02-10 11:28:01 +01002507 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002508
2509 enable_rpm_wakeref_asserts(dev_priv);
2510 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002511
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002512 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002513 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2514
Paulo Zanoni8a187452013-12-06 20:32:13 -02002515 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002516
2517 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002518 * FIXME: We really should find a document that references the arguments
2519 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002520 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002521 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002522 /*
2523 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2524 * being detected, and the call we do at intel_runtime_resume()
2525 * won't be able to restore them. Since PCI_D3hot matches the
2526 * actual specification and appears to be working, use it.
2527 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002528 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002529 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002530 /*
2531 * current versions of firmware which depend on this opregion
2532 * notification have repurposed the D1 definition to mean
2533 * "runtime suspended" vs. what you would normally expect (D3)
2534 * to distinguish it from notifications that might be sent via
2535 * the suspend path.
2536 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002537 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002538 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002539
Mika Kuoppala59bad942015-01-16 11:34:40 +02002540 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002541
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002542 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002543 intel_hpd_poll_init(dev_priv);
2544
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002545 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002546 return 0;
2547}
2548
David Weinehallc49d13e2016-08-22 13:32:42 +03002549static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002550{
David Weinehallc49d13e2016-08-22 13:32:42 +03002551 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002552 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002553 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002554 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002555
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002556 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002557 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002558
2559 DRM_DEBUG_KMS("Resuming device\n");
2560
Imre Deak1f814da2015-12-16 02:52:19 +02002561 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2562 disable_rpm_wakeref_asserts(dev_priv);
2563
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002564 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002565 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002566 if (intel_uncore_unclaimed_mmio(dev_priv))
2567 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002568
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002569 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002570
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002571 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002572 bxt_disable_dc9(dev_priv);
2573 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002574 if (dev_priv->csr.dmc_payload &&
2575 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2576 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002577 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002578 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002579 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002580 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002581 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002582
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002583 /*
2584 * No point of rolling back things in case of an error, as the best
2585 * we can do is to hope that things will still work (and disable RPM).
2586 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002587 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002588 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002589
Daniel Vetterb9632912014-09-30 10:56:44 +02002590 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002591
2592 /*
2593 * On VLV/CHV display interrupts are part of the display
2594 * power well, so hpd is reinitialized from there. For
2595 * everyone else do it here.
2596 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002597 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002598 intel_hpd_init(dev_priv);
2599
Imre Deak1f814da2015-12-16 02:52:19 +02002600 enable_rpm_wakeref_asserts(dev_priv);
2601
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002602 if (ret)
2603 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2604 else
2605 DRM_DEBUG_KMS("Device resumed\n");
2606
2607 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002608}
2609
Chris Wilson42f55512016-06-24 14:00:26 +01002610const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002611 /*
2612 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2613 * PMSG_RESUME]
2614 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002615 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002616 .suspend_late = i915_pm_suspend_late,
2617 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002618 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002619
2620 /*
2621 * S4 event handlers
2622 * @freeze, @freeze_late : called (1) before creating the
2623 * hibernation image [PMSG_FREEZE] and
2624 * (2) after rebooting, before restoring
2625 * the image [PMSG_QUIESCE]
2626 * @thaw, @thaw_early : called (1) after creating the hibernation
2627 * image, before writing it [PMSG_THAW]
2628 * and (2) after failing to create or
2629 * restore the image [PMSG_RECOVER]
2630 * @poweroff, @poweroff_late: called after writing the hibernation
2631 * image, before rebooting [PMSG_HIBERNATE]
2632 * @restore, @restore_early : called after rebooting and restoring the
2633 * hibernation image [PMSG_RESTORE]
2634 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002635 .freeze = i915_pm_freeze,
2636 .freeze_late = i915_pm_freeze_late,
2637 .thaw_early = i915_pm_thaw_early,
2638 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002639 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002640 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002641 .restore_early = i915_pm_restore_early,
2642 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002643
2644 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002645 .runtime_suspend = intel_runtime_suspend,
2646 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002647};
2648
Laurent Pinchart78b68552012-05-17 13:27:22 +02002649static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002650 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002651 .open = drm_gem_vm_open,
2652 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002653};
2654
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002655static const struct file_operations i915_driver_fops = {
2656 .owner = THIS_MODULE,
2657 .open = drm_open,
2658 .release = drm_release,
2659 .unlocked_ioctl = drm_ioctl,
2660 .mmap = drm_gem_mmap,
2661 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002662 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002663 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002664 .llseek = noop_llseek,
2665};
2666
Chris Wilson0673ad42016-06-24 14:00:22 +01002667static int
2668i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2669 struct drm_file *file)
2670{
2671 return -ENODEV;
2672}
2673
2674static const struct drm_ioctl_desc i915_ioctls[] = {
2675 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2676 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2677 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2678 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2679 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2680 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2681 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2682 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2683 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2684 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2685 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2686 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2687 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2688 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2689 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2690 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2691 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2692 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2693 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002694 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002695 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2696 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2697 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2698 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2699 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2700 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2701 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2702 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2703 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2704 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2705 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2706 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2707 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2708 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2709 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002710 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2711 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002712 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2713 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2714 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2715 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2716 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2717 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2718 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2719 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2720 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2721 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2722 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2723 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2724 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2725 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2726 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002727 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002728};
2729
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002731 /* Don't use MTRRs here; the Xserver or userspace app should
2732 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002733 */
Eric Anholt673a3942008-07-30 12:06:12 -07002734 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002735 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002736 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Chris Wilsoncad36882017-02-10 16:35:21 +00002737 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002738 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002739 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002740 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002741
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002742 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002743 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002744 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002745
2746 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2747 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2748 .gem_prime_export = i915_gem_prime_export,
2749 .gem_prime_import = i915_gem_prime_import,
2750
Dave Airlieff72145b2011-02-07 12:16:14 +10002751 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002752 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002753 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002755 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002756 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002757 .name = DRIVER_NAME,
2758 .desc = DRIVER_DESC,
2759 .date = DRIVER_DATE,
2760 .major = DRIVER_MAJOR,
2761 .minor = DRIVER_MINOR,
2762 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002764
2765#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2766#include "selftests/mock_drm.c"
2767#endif