blob: a17dde86dc8c068a42abb83779c0baa710cfbe71 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
142 }
143
144 return ret;
145}
146
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000147static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800148{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200149 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800150
Ben Widawskyce1bb322013-04-05 13:12:44 -0700151 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
152 * (which really amounts to a PCH but no South Display).
153 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000154 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700156 return;
157 }
158
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800159 /*
160 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
161 * make graphics device passthrough work easy for VMM, that only
162 * need to expose ISA bridge to let driver know the real hardware
163 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800164 *
165 * In some virtualized environments (e.g. XEN), there is irrelevant
166 * ISA bridge in the system. To work reliably, we should scan trhough
167 * all the ISA bridge devices and check for the first match, instead
168 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800169 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200170 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800171 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200172 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200173 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800174
Jesse Barnes90711d52011-04-28 14:48:02 -0700175 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
176 dev_priv->pch_type = PCH_IBX;
177 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100178 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700179 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800180 dev_priv->pch_type = PCH_CPT;
181 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100182 WARN_ON(!(IS_GEN6(dev_priv) ||
183 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700184 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
185 /* PantherPoint is CPT compatible */
186 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300187 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300190 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
191 dev_priv->pch_type = PCH_LPT;
192 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100193 WARN_ON(!IS_HASWELL(dev_priv) &&
194 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100195 WARN_ON(IS_HSW_ULT(dev_priv) ||
196 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800197 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_LPT;
199 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100200 WARN_ON(!IS_HASWELL(dev_priv) &&
201 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100202 WARN_ON(!IS_HSW_ULT(dev_priv) &&
203 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530204 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
205 dev_priv->pch_type = PCH_SPT;
206 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100207 WARN_ON(!IS_SKYLAKE(dev_priv) &&
208 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530209 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_SPT;
211 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100212 WARN_ON(!IS_SKYLAKE(dev_priv) &&
213 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700214 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
215 dev_priv->pch_type = PCH_KBP;
216 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula3aac4ac2017-02-01 15:46:09 +0200217 WARN_ON(!IS_SKYLAKE(dev_priv) &&
218 !IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100219 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700220 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100221 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200222 pch->subsystem_vendor ==
223 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
224 pch->subsystem_device ==
225 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100226 dev_priv->pch_type =
227 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200228 } else
229 continue;
230
Rui Guo6a9c4b32013-06-19 21:10:23 +0800231 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800232 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800233 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800234 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200235 DRM_DEBUG_KMS("No PCH found.\n");
236
237 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800238}
239
Chris Wilson0673ad42016-06-24 14:00:22 +0100240static int i915_getparam(struct drm_device *dev, void *data,
241 struct drm_file *file_priv)
242{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100243 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300244 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100245 drm_i915_getparam_t *param = data;
246 int value;
247
248 switch (param->param) {
249 case I915_PARAM_IRQ_ACTIVE:
250 case I915_PARAM_ALLOW_BATCHBUFFER:
251 case I915_PARAM_LAST_DISPATCH:
252 /* Reject all old ums/dri params. */
253 return -ENODEV;
254 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300255 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100256 break;
257 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300258 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100259 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100260 case I915_PARAM_NUM_FENCES_AVAIL:
261 value = dev_priv->num_fence_regs;
262 break;
263 case I915_PARAM_HAS_OVERLAY:
264 value = dev_priv->overlay ? 1 : 0;
265 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100266 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530267 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100268 break;
269 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530270 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100271 break;
272 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530273 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100274 break;
275 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530276 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100277 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300279 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100280 break;
281 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300282 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100283 break;
284 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300285 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100286 break;
287 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300288 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100289 break;
290 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100291 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100293 case I915_PARAM_HAS_SECURE_BATCHES:
294 value = capable(CAP_SYS_ADMIN);
295 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100296 case I915_PARAM_CMD_PARSER_VERSION:
297 value = i915_cmd_parser_get_version(dev_priv);
298 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300300 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100301 if (!value)
302 return -ENODEV;
303 break;
304 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300305 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100306 if (!value)
307 return -ENODEV;
308 break;
309 case I915_PARAM_HAS_GPU_RESET:
310 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
311 break;
312 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300313 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100314 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300316 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100317 break;
318 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300319 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100320 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800321 case I915_PARAM_HUC_STATUS:
322 /* The register is already force-woken. We dont need
323 * any rpm here
324 */
325 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
326 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100327 case I915_PARAM_MMAP_GTT_VERSION:
328 /* Though we've started our numbering from 1, and so class all
329 * earlier versions as 0, in effect their value is undefined as
330 * the ioctl will report EINVAL for the unknown param!
331 */
332 value = i915_gem_mmap_gtt_version();
333 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000334 case I915_PARAM_HAS_SCHEDULER:
335 value = dev_priv->engine[RCS] &&
336 dev_priv->engine[RCS]->schedule;
337 break;
David Weinehall16162472016-09-02 13:46:17 +0300338 case I915_PARAM_MMAP_VERSION:
339 /* Remember to bump this if the version changes! */
340 case I915_PARAM_HAS_GEM:
341 case I915_PARAM_HAS_PAGEFLIPPING:
342 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
343 case I915_PARAM_HAS_RELAXED_FENCING:
344 case I915_PARAM_HAS_COHERENT_RINGS:
345 case I915_PARAM_HAS_RELAXED_DELTA:
346 case I915_PARAM_HAS_GEN7_SOL_RESET:
347 case I915_PARAM_HAS_WAIT_TIMEOUT:
348 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
349 case I915_PARAM_HAS_PINNED_BATCHES:
350 case I915_PARAM_HAS_EXEC_NO_RELOC:
351 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
352 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
353 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000354 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000355 case I915_PARAM_HAS_EXEC_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300356 /* For the time being all of these are always true;
357 * if some supported hardware does not have one of these
358 * features this value needs to be provided from
359 * INTEL_INFO(), a feature macro, or similar.
360 */
361 value = 1;
362 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100363 default:
364 DRM_DEBUG("Unknown parameter %d\n", param->param);
365 return -EINVAL;
366 }
367
Chris Wilsondda33002016-06-24 14:00:23 +0100368 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100369 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100370
371 return 0;
372}
373
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000374static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100375{
Chris Wilson0673ad42016-06-24 14:00:22 +0100376 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
377 if (!dev_priv->bridge_dev) {
378 DRM_ERROR("bridge device not found\n");
379 return -1;
380 }
381 return 0;
382}
383
384/* Allocate space for the MCH regs if needed, return nonzero on error */
385static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000386intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100387{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000388 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100389 u32 temp_lo, temp_hi = 0;
390 u64 mchbar_addr;
391 int ret;
392
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000393 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100394 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
395 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
396 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
397
398 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
399#ifdef CONFIG_PNP
400 if (mchbar_addr &&
401 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
402 return 0;
403#endif
404
405 /* Get some space for it */
406 dev_priv->mch_res.name = "i915 MCHBAR";
407 dev_priv->mch_res.flags = IORESOURCE_MEM;
408 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
409 &dev_priv->mch_res,
410 MCHBAR_SIZE, MCHBAR_SIZE,
411 PCIBIOS_MIN_MEM,
412 0, pcibios_align_resource,
413 dev_priv->bridge_dev);
414 if (ret) {
415 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
416 dev_priv->mch_res.start = 0;
417 return ret;
418 }
419
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000420 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100421 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
422 upper_32_bits(dev_priv->mch_res.start));
423
424 pci_write_config_dword(dev_priv->bridge_dev, reg,
425 lower_32_bits(dev_priv->mch_res.start));
426 return 0;
427}
428
429/* Setup MCHBAR if possible, return true if we should disable it again */
430static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000431intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100432{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000433 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100434 u32 temp;
435 bool enabled;
436
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100437 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100438 return;
439
440 dev_priv->mchbar_need_disable = false;
441
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100442 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100443 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
444 enabled = !!(temp & DEVEN_MCHBAR_EN);
445 } else {
446 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
447 enabled = temp & 1;
448 }
449
450 /* If it's already enabled, don't have to do anything */
451 if (enabled)
452 return;
453
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000454 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100455 return;
456
457 dev_priv->mchbar_need_disable = true;
458
459 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100460 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100461 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
462 temp | DEVEN_MCHBAR_EN);
463 } else {
464 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
465 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
466 }
467}
468
469static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000470intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100471{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000472 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100473
474 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100475 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100476 u32 deven_val;
477
478 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
479 &deven_val);
480 deven_val &= ~DEVEN_MCHBAR_EN;
481 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
482 deven_val);
483 } else {
484 u32 mchbar_val;
485
486 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
487 &mchbar_val);
488 mchbar_val &= ~1;
489 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
490 mchbar_val);
491 }
492 }
493
494 if (dev_priv->mch_res.start)
495 release_resource(&dev_priv->mch_res);
496}
497
498/* true = enable decode, false = disable decoder */
499static unsigned int i915_vga_set_decode(void *cookie, bool state)
500{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000501 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100502
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000503 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100504 if (state)
505 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
506 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
507 else
508 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
509}
510
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000511static int i915_resume_switcheroo(struct drm_device *dev);
512static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
513
Chris Wilson0673ad42016-06-24 14:00:22 +0100514static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
515{
516 struct drm_device *dev = pci_get_drvdata(pdev);
517 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
518
519 if (state == VGA_SWITCHEROO_ON) {
520 pr_info("switched on\n");
521 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
522 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300523 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100524 i915_resume_switcheroo(dev);
525 dev->switch_power_state = DRM_SWITCH_POWER_ON;
526 } else {
527 pr_info("switched off\n");
528 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
529 i915_suspend_switcheroo(dev, pmm);
530 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
531 }
532}
533
534static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
535{
536 struct drm_device *dev = pci_get_drvdata(pdev);
537
538 /*
539 * FIXME: open_count is protected by drm_global_mutex but that would lead to
540 * locking inversion with the driver load path. And the access here is
541 * completely racy anyway. So don't bother with locking for now.
542 */
543 return dev->open_count == 0;
544}
545
546static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
547 .set_gpu_state = i915_switcheroo_set_state,
548 .reprobe = NULL,
549 .can_switch = i915_switcheroo_can_switch,
550};
551
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100552static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100553{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100554 mutex_lock(&dev_priv->drm.struct_mutex);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000555 i915_gem_cleanup_engines(dev_priv);
556 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100557 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100558
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000559 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100560
561 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100562}
563
564static int i915_load_modeset_init(struct drm_device *dev)
565{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100566 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300567 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100568 int ret;
569
570 if (i915_inject_load_failure())
571 return -ENODEV;
572
573 ret = intel_bios_init(dev_priv);
574 if (ret)
575 DRM_INFO("failed to find VBIOS tables\n");
576
577 /* If we have > 1 VGA cards, then we need to arbitrate access
578 * to the common VGA resources.
579 *
580 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
581 * then we do not take part in VGA arbitration and the
582 * vga_client_register() fails with -ENODEV.
583 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000584 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100585 if (ret && ret != -ENODEV)
586 goto out;
587
588 intel_register_dsm_handler();
589
David Weinehall52a05c32016-08-22 13:32:44 +0300590 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100591 if (ret)
592 goto cleanup_vga_client;
593
594 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
595 intel_update_rawclk(dev_priv);
596
597 intel_power_domains_init_hw(dev_priv, false);
598
599 intel_csr_ucode_init(dev_priv);
600
601 ret = intel_irq_install(dev_priv);
602 if (ret)
603 goto cleanup_csr;
604
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000605 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100606
607 /* Important: The output setup functions called by modeset_init need
608 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300609 ret = intel_modeset_init(dev);
610 if (ret)
611 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100612
Anusha Srivatsabd132852017-01-18 08:05:53 -0800613 intel_huc_init(dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000614 intel_guc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100615
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000616 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100617 if (ret)
618 goto cleanup_irq;
619
620 intel_modeset_gem_init(dev);
621
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000622 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100623 return 0;
624
625 ret = intel_fbdev_init(dev);
626 if (ret)
627 goto cleanup_gem;
628
629 /* Only enable hotplug handling once the fbdev is fully set up. */
630 intel_hpd_init(dev_priv);
631
632 drm_kms_helper_poll_init(dev);
633
634 return 0;
635
636cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000637 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300638 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100639 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100640cleanup_irq:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000641 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -0800642 intel_huc_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100643 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000644 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100645cleanup_csr:
646 intel_csr_ucode_fini(dev_priv);
647 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300648 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100649cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300650 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100651out:
652 return ret;
653}
654
Chris Wilson0673ad42016-06-24 14:00:22 +0100655static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
656{
657 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100658 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100659 struct i915_ggtt *ggtt = &dev_priv->ggtt;
660 bool primary;
661 int ret;
662
663 ap = alloc_apertures(1);
664 if (!ap)
665 return -ENOMEM;
666
667 ap->ranges[0].base = ggtt->mappable_base;
668 ap->ranges[0].size = ggtt->mappable_end;
669
670 primary =
671 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
672
Daniel Vetter44adece2016-08-10 18:52:34 +0200673 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100674
675 kfree(ap);
676
677 return ret;
678}
Chris Wilson0673ad42016-06-24 14:00:22 +0100679
680#if !defined(CONFIG_VGA_CONSOLE)
681static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
682{
683 return 0;
684}
685#elif !defined(CONFIG_DUMMY_CONSOLE)
686static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
687{
688 return -ENODEV;
689}
690#else
691static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
692{
693 int ret = 0;
694
695 DRM_INFO("Replacing VGA console driver\n");
696
697 console_lock();
698 if (con_is_bound(&vga_con))
699 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
700 if (ret == 0) {
701 ret = do_unregister_con_driver(&vga_con);
702
703 /* Ignore "already unregistered". */
704 if (ret == -ENODEV)
705 ret = 0;
706 }
707 console_unlock();
708
709 return ret;
710}
711#endif
712
Chris Wilson0673ad42016-06-24 14:00:22 +0100713static void intel_init_dpio(struct drm_i915_private *dev_priv)
714{
715 /*
716 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
717 * CHV x1 PHY (DP/HDMI D)
718 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
719 */
720 if (IS_CHERRYVIEW(dev_priv)) {
721 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
722 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
723 } else if (IS_VALLEYVIEW(dev_priv)) {
724 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
725 }
726}
727
728static int i915_workqueues_init(struct drm_i915_private *dev_priv)
729{
730 /*
731 * The i915 workqueue is primarily used for batched retirement of
732 * requests (and thus managing bo) once the task has been completed
733 * by the GPU. i915_gem_retire_requests() is called directly when we
734 * need high-priority retirement, such as waiting for an explicit
735 * bo.
736 *
737 * It is also used for periodic low-priority events, such as
738 * idle-timers and recording error state.
739 *
740 * All tasks on the workqueue are expected to acquire the dev mutex
741 * so there is no point in running more than one instance of the
742 * workqueue at any time. Use an ordered one.
743 */
744 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
745 if (dev_priv->wq == NULL)
746 goto out_err;
747
748 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
749 if (dev_priv->hotplug.dp_wq == NULL)
750 goto out_free_wq;
751
Chris Wilson0673ad42016-06-24 14:00:22 +0100752 return 0;
753
Chris Wilson0673ad42016-06-24 14:00:22 +0100754out_free_wq:
755 destroy_workqueue(dev_priv->wq);
756out_err:
757 DRM_ERROR("Failed to allocate workqueues.\n");
758
759 return -ENOMEM;
760}
761
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000762static void i915_engines_cleanup(struct drm_i915_private *i915)
763{
764 struct intel_engine_cs *engine;
765 enum intel_engine_id id;
766
767 for_each_engine(engine, i915, id)
768 kfree(engine);
769}
770
Chris Wilson0673ad42016-06-24 14:00:22 +0100771static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
772{
Chris Wilson0673ad42016-06-24 14:00:22 +0100773 destroy_workqueue(dev_priv->hotplug.dp_wq);
774 destroy_workqueue(dev_priv->wq);
775}
776
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300777/*
778 * We don't keep the workarounds for pre-production hardware, so we expect our
779 * driver to fail on these machines in one way or another. A little warning on
780 * dmesg may help both the user and the bug triagers.
781 */
782static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
783{
Chris Wilson248a1242017-01-30 10:44:56 +0000784 bool pre = false;
785
786 pre |= IS_HSW_EARLY_SDV(dev_priv);
787 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000788 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000789
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000790 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300791 DRM_ERROR("This is a pre-production stepping. "
792 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000793 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
794 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300795}
796
Chris Wilson0673ad42016-06-24 14:00:22 +0100797/**
798 * i915_driver_init_early - setup state not requiring device access
799 * @dev_priv: device private
800 *
801 * Initialize everything that is a "SW-only" state, that is state not
802 * requiring accessing the device or exposing the driver via kernel internal
803 * or userspace interfaces. Example steps belonging here: lock initialization,
804 * system memory allocation, setting up device specific attributes and
805 * function hooks not requiring accessing the device.
806 */
807static int i915_driver_init_early(struct drm_i915_private *dev_priv,
808 const struct pci_device_id *ent)
809{
810 const struct intel_device_info *match_info =
811 (struct intel_device_info *)ent->driver_data;
812 struct intel_device_info *device_info;
813 int ret = 0;
814
815 if (i915_inject_load_failure())
816 return -ENODEV;
817
818 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100819 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100820 memcpy(device_info, match_info, sizeof(*device_info));
821 device_info->device_id = dev_priv->drm.pdev->device;
822
823 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
824 device_info->gen_mask = BIT(device_info->gen - 1);
825
826 spin_lock_init(&dev_priv->irq_lock);
827 spin_lock_init(&dev_priv->gpu_error.lock);
828 mutex_init(&dev_priv->backlight_lock);
829 spin_lock_init(&dev_priv->uncore.lock);
830 spin_lock_init(&dev_priv->mm.object_stat_lock);
831 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +0200832 spin_lock_init(&dev_priv->wm.dsparb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100833 mutex_init(&dev_priv->sb_lock);
834 mutex_init(&dev_priv->modeset_restore_lock);
835 mutex_init(&dev_priv->av_mutex);
836 mutex_init(&dev_priv->wm.wm_mutex);
837 mutex_init(&dev_priv->pps_mutex);
838
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100839 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100840 i915_memcpy_init_early(dev_priv);
841
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000842 ret = intel_engines_init_early(dev_priv);
843 if (ret)
844 return ret;
845
Chris Wilson0673ad42016-06-24 14:00:22 +0100846 ret = i915_workqueues_init(dev_priv);
847 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000848 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100849
850 ret = intel_gvt_init(dev_priv);
851 if (ret < 0)
852 goto err_workqueues;
853
854 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000855 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100856
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000857 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100858 intel_init_dpio(dev_priv);
859 intel_power_domains_init(dev_priv);
860 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200861 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100862 intel_init_display_hooks(dev_priv);
863 intel_init_clock_gating_hooks(dev_priv);
864 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000865 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100866 if (ret < 0)
867 goto err_gvt;
Chris Wilson0673ad42016-06-24 14:00:22 +0100868
David Weinehall36cdd012016-08-22 13:59:31 +0300869 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100870
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100871 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100872
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300873 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100874
Robert Braggeec688e2016-11-07 19:49:47 +0000875 i915_perf_init(dev_priv);
876
Chris Wilson0673ad42016-06-24 14:00:22 +0100877 return 0;
878
Chris Wilson73cb9702016-10-28 13:58:46 +0100879err_gvt:
880 intel_gvt_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100881err_workqueues:
882 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000883err_engines:
884 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100885 return ret;
886}
887
888/**
889 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
890 * @dev_priv: device private
891 */
892static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
893{
Robert Braggeec688e2016-11-07 19:49:47 +0000894 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000895 i915_gem_load_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100896 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000897 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100898}
899
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000900static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100901{
David Weinehall52a05c32016-08-22 13:32:44 +0300902 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100903 int mmio_bar;
904 int mmio_size;
905
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100906 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 /*
908 * Before gen4, the registers and the GTT are behind different BARs.
909 * However, from gen4 onwards, the registers and the GTT are shared
910 * in the same BAR, so we want to restrict this ioremap from
911 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
912 * the register BAR remains the same size for all the earlier
913 * generations up to Ironlake.
914 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000915 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100916 mmio_size = 512 * 1024;
917 else
918 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300919 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100920 if (dev_priv->regs == NULL) {
921 DRM_ERROR("failed to map registers\n");
922
923 return -EIO;
924 }
925
926 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000927 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100928
929 return 0;
930}
931
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000932static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100933{
David Weinehall52a05c32016-08-22 13:32:44 +0300934 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100935
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000936 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300937 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100938}
939
940/**
941 * i915_driver_init_mmio - setup device MMIO
942 * @dev_priv: device private
943 *
944 * Setup minimal device state necessary for MMIO accesses later in the
945 * initialization sequence. The setup here should avoid any other device-wide
946 * side effects or exposing the driver via kernel internal or user space
947 * interfaces.
948 */
949static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
950{
Chris Wilson0673ad42016-06-24 14:00:22 +0100951 int ret;
952
953 if (i915_inject_load_failure())
954 return -ENODEV;
955
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000956 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100957 return -EIO;
958
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000959 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100960 if (ret < 0)
961 goto put_bridge;
962
963 intel_uncore_init(dev_priv);
Chris Wilson24145512017-01-24 11:01:35 +0000964 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100965
966 return 0;
967
968put_bridge:
969 pci_dev_put(dev_priv->bridge_dev);
970
971 return ret;
972}
973
974/**
975 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
976 * @dev_priv: device private
977 */
978static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
979{
Chris Wilson0673ad42016-06-24 14:00:22 +0100980 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000981 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100982 pci_dev_put(dev_priv->bridge_dev);
983}
984
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100985static void intel_sanitize_options(struct drm_i915_private *dev_priv)
986{
987 i915.enable_execlists =
988 intel_sanitize_enable_execlists(dev_priv,
989 i915.enable_execlists);
990
991 /*
992 * i915.enable_ppgtt is read-only, so do an early pass to validate the
993 * user's requested state against the hardware/driver capabilities. We
994 * do this now so that we can print out any log messages once rather
995 * than every time we check intel_enable_ppgtt().
996 */
997 i915.enable_ppgtt =
998 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
999 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001000
1001 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
1002 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001003}
1004
Chris Wilson0673ad42016-06-24 14:00:22 +01001005/**
1006 * i915_driver_init_hw - setup state requiring device access
1007 * @dev_priv: device private
1008 *
1009 * Setup state that requires accessing the device, but doesn't require
1010 * exposing the driver via kernel internal or userspace interfaces.
1011 */
1012static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1013{
David Weinehall52a05c32016-08-22 13:32:44 +03001014 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001015 int ret;
1016
1017 if (i915_inject_load_failure())
1018 return -ENODEV;
1019
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001020 intel_device_info_runtime_init(dev_priv);
1021
1022 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001023
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001024 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001025 if (ret)
1026 return ret;
1027
Chris Wilson0673ad42016-06-24 14:00:22 +01001028 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1029 * otherwise the vga fbdev driver falls over. */
1030 ret = i915_kick_out_firmware_fb(dev_priv);
1031 if (ret) {
1032 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1033 goto out_ggtt;
1034 }
1035
1036 ret = i915_kick_out_vgacon(dev_priv);
1037 if (ret) {
1038 DRM_ERROR("failed to remove conflicting VGA console\n");
1039 goto out_ggtt;
1040 }
1041
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001042 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001043 if (ret)
1044 return ret;
1045
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001046 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001047 if (ret) {
1048 DRM_ERROR("failed to enable GGTT\n");
1049 goto out_ggtt;
1050 }
1051
David Weinehall52a05c32016-08-22 13:32:44 +03001052 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001053
1054 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001055 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001056 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001057 if (ret) {
1058 DRM_ERROR("failed to set DMA mask\n");
1059
1060 goto out_ggtt;
1061 }
1062 }
1063
Chris Wilson0673ad42016-06-24 14:00:22 +01001064 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1065 * using 32bit addressing, overwriting memory if HWS is located
1066 * above 4GB.
1067 *
1068 * The documentation also mentions an issue with undefined
1069 * behaviour if any general state is accessed within a page above 4GB,
1070 * which also needs to be handled carefully.
1071 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001072 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001073 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001074
1075 if (ret) {
1076 DRM_ERROR("failed to set DMA mask\n");
1077
1078 goto out_ggtt;
1079 }
1080 }
1081
Chris Wilson0673ad42016-06-24 14:00:22 +01001082 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1083 PM_QOS_DEFAULT_VALUE);
1084
1085 intel_uncore_sanitize(dev_priv);
1086
1087 intel_opregion_setup(dev_priv);
1088
1089 i915_gem_load_init_fences(dev_priv);
1090
1091 /* On the 945G/GM, the chipset reports the MSI capability on the
1092 * integrated graphics even though the support isn't actually there
1093 * according to the published specs. It doesn't appear to function
1094 * correctly in testing on 945G.
1095 * This may be a side effect of MSI having been made available for PEG
1096 * and the registers being closely associated.
1097 *
1098 * According to chipset errata, on the 965GM, MSI interrupts may
1099 * be lost or delayed, but we use them anyways to avoid
1100 * stuck interrupts on some machines.
1101 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001102 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001103 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001104 DRM_DEBUG_DRIVER("can't enable MSI");
1105 }
1106
1107 return 0;
1108
1109out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001110 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001111
1112 return ret;
1113}
1114
1115/**
1116 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1117 * @dev_priv: device private
1118 */
1119static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1120{
David Weinehall52a05c32016-08-22 13:32:44 +03001121 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001122
David Weinehall52a05c32016-08-22 13:32:44 +03001123 if (pdev->msi_enabled)
1124 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001125
1126 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001127 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001128}
1129
1130/**
1131 * i915_driver_register - register the driver with the rest of the system
1132 * @dev_priv: device private
1133 *
1134 * Perform any steps necessary to make the driver available via kernel
1135 * internal or userspace interfaces.
1136 */
1137static void i915_driver_register(struct drm_i915_private *dev_priv)
1138{
Chris Wilson91c8a322016-07-05 10:40:23 +01001139 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001140
1141 i915_gem_shrinker_init(dev_priv);
1142
1143 /*
1144 * Notify a valid surface after modesetting,
1145 * when running inside a VM.
1146 */
1147 if (intel_vgpu_active(dev_priv))
1148 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1149
1150 /* Reveal our presence to userspace */
1151 if (drm_dev_register(dev, 0) == 0) {
1152 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001153 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001154 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001155
1156 /* Depends on sysfs having been initialized */
1157 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001158 } else
1159 DRM_ERROR("Failed to register driver for userspace access!\n");
1160
1161 if (INTEL_INFO(dev_priv)->num_pipes) {
1162 /* Must be done after probing outputs */
1163 intel_opregion_register(dev_priv);
1164 acpi_video_register();
1165 }
1166
1167 if (IS_GEN5(dev_priv))
1168 intel_gpu_ips_init(dev_priv);
1169
1170 i915_audio_component_init(dev_priv);
1171
1172 /*
1173 * Some ports require correctly set-up hpd registers for detection to
1174 * work properly (leading to ghost connected connector status), e.g. VGA
1175 * on gm45. Hence we can only set up the initial fbdev config after hpd
1176 * irqs are fully enabled. We do it last so that the async config
1177 * cannot run before the connectors are registered.
1178 */
1179 intel_fbdev_initial_config_async(dev);
1180}
1181
1182/**
1183 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1184 * @dev_priv: device private
1185 */
1186static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1187{
1188 i915_audio_component_cleanup(dev_priv);
1189
1190 intel_gpu_ips_teardown();
1191 acpi_video_unregister();
1192 intel_opregion_unregister(dev_priv);
1193
Robert Bragg442b8c02016-11-07 19:49:53 +00001194 i915_perf_unregister(dev_priv);
1195
David Weinehall694c2822016-08-22 13:32:43 +03001196 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001197 i915_guc_log_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001198 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001199 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001200
1201 i915_gem_shrinker_cleanup(dev_priv);
1202}
1203
1204/**
1205 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001206 * @pdev: PCI device
1207 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001208 *
1209 * The driver load routine has to do several things:
1210 * - drive output discovery via intel_modeset_init()
1211 * - initialize the memory manager
1212 * - allocate initial config memory
1213 * - setup the DRM framebuffer with the allocated memory
1214 */
Chris Wilson42f55512016-06-24 14:00:26 +01001215int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001216{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001217 const struct intel_device_info *match_info =
1218 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001219 struct drm_i915_private *dev_priv;
1220 int ret;
1221
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001222 /* Enable nuclear pageflip on ILK+, except vlv/chv */
1223 if (!i915.nuclear_pageflip &&
1224 (match_info->gen < 5 || match_info->has_gmch_display))
1225 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001226
Chris Wilson0673ad42016-06-24 14:00:22 +01001227 ret = -ENOMEM;
1228 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1229 if (dev_priv)
1230 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1231 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001232 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001233 kfree(dev_priv);
1234 return ret;
1235 }
1236
Chris Wilson0673ad42016-06-24 14:00:22 +01001237 dev_priv->drm.pdev = pdev;
1238 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001239
1240 ret = pci_enable_device(pdev);
1241 if (ret)
1242 goto out_free_priv;
1243
1244 pci_set_drvdata(pdev, &dev_priv->drm);
1245
1246 ret = i915_driver_init_early(dev_priv, ent);
1247 if (ret < 0)
1248 goto out_pci_disable;
1249
1250 intel_runtime_pm_get(dev_priv);
1251
1252 ret = i915_driver_init_mmio(dev_priv);
1253 if (ret < 0)
1254 goto out_runtime_pm_put;
1255
1256 ret = i915_driver_init_hw(dev_priv);
1257 if (ret < 0)
1258 goto out_cleanup_mmio;
1259
1260 /*
1261 * TODO: move the vblank init and parts of modeset init steps into one
1262 * of the i915_driver_init_/i915_driver_register functions according
1263 * to the role/effect of the given init step.
1264 */
1265 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001266 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001267 INTEL_INFO(dev_priv)->num_pipes);
1268 if (ret)
1269 goto out_cleanup_hw;
1270 }
1271
Chris Wilson91c8a322016-07-05 10:40:23 +01001272 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001273 if (ret < 0)
1274 goto out_cleanup_vblank;
1275
1276 i915_driver_register(dev_priv);
1277
1278 intel_runtime_pm_enable(dev_priv);
1279
Mahesh Kumara3a89862016-12-01 21:19:34 +05301280 dev_priv->ipc_enabled = false;
1281
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001282 /* Everything is in place, we can now relax! */
1283 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1284 driver.name, driver.major, driver.minor, driver.patchlevel,
1285 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001286 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1287 DRM_INFO("DRM_I915_DEBUG enabled\n");
1288 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1289 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001290
Chris Wilson0673ad42016-06-24 14:00:22 +01001291 intel_runtime_pm_put(dev_priv);
1292
1293 return 0;
1294
1295out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001296 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001297out_cleanup_hw:
1298 i915_driver_cleanup_hw(dev_priv);
1299out_cleanup_mmio:
1300 i915_driver_cleanup_mmio(dev_priv);
1301out_runtime_pm_put:
1302 intel_runtime_pm_put(dev_priv);
1303 i915_driver_cleanup_early(dev_priv);
1304out_pci_disable:
1305 pci_disable_device(pdev);
1306out_free_priv:
1307 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1308 drm_dev_unref(&dev_priv->drm);
1309 return ret;
1310}
1311
Chris Wilson42f55512016-06-24 14:00:26 +01001312void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001313{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001314 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001315 struct pci_dev *pdev = dev_priv->drm.pdev;
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001316 struct drm_modeset_acquire_ctx ctx;
1317 int ret;
Chris Wilson0673ad42016-06-24 14:00:22 +01001318
1319 intel_fbdev_fini(dev);
1320
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001321 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001322 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001323
1324 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1325
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001326 drm_modeset_acquire_init(&ctx, 0);
1327 while (1) {
1328 ret = drm_modeset_lock_all_ctx(dev, &ctx);
1329 if (!ret)
1330 ret = drm_atomic_helper_disable_all(dev, &ctx);
1331
1332 if (ret != -EDEADLK)
1333 break;
1334
1335 drm_modeset_backoff(&ctx);
1336 }
1337
1338 if (ret)
1339 DRM_ERROR("Disabling all crtc's during unload failed with %i\n", ret);
1340
1341 drm_modeset_drop_locks(&ctx);
1342 drm_modeset_acquire_fini(&ctx);
1343
Chris Wilson0673ad42016-06-24 14:00:22 +01001344 i915_driver_unregister(dev_priv);
1345
1346 drm_vblank_cleanup(dev);
1347
1348 intel_modeset_cleanup(dev);
1349
1350 /*
1351 * free the memory space allocated for the child device
1352 * config parsed from VBT
1353 */
1354 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1355 kfree(dev_priv->vbt.child_dev);
1356 dev_priv->vbt.child_dev = NULL;
1357 dev_priv->vbt.child_dev_num = 0;
1358 }
1359 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1360 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1361 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1362 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1363
David Weinehall52a05c32016-08-22 13:32:44 +03001364 vga_switcheroo_unregister_client(pdev);
1365 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001366
1367 intel_csr_ucode_fini(dev_priv);
1368
1369 /* Free error state after interrupts are fully disabled. */
1370 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001371 i915_destroy_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001372
1373 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001374 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001375
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001376 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -08001377 intel_huc_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001378 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001379 intel_fbc_cleanup_cfb(dev_priv);
1380
1381 intel_power_domains_fini(dev_priv);
1382
1383 i915_driver_cleanup_hw(dev_priv);
1384 i915_driver_cleanup_mmio(dev_priv);
1385
1386 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1387
1388 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001389}
1390
1391static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1392{
1393 int ret;
1394
1395 ret = i915_gem_open(dev, file);
1396 if (ret)
1397 return ret;
1398
1399 return 0;
1400}
1401
1402/**
1403 * i915_driver_lastclose - clean up after all DRM clients have exited
1404 * @dev: DRM device
1405 *
1406 * Take care of cleaning up after all DRM clients have exited. In the
1407 * mode setting case, we want to restore the kernel's initial mode (just
1408 * in case the last client left us in a bad state).
1409 *
1410 * Additionally, in the non-mode setting case, we'll tear down the GTT
1411 * and DMA structures, since the kernel won't be using them, and clea
1412 * up any GEM state.
1413 */
1414static void i915_driver_lastclose(struct drm_device *dev)
1415{
1416 intel_fbdev_restore_mode(dev);
1417 vga_switcheroo_process_delayed_switch();
1418}
1419
1420static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1421{
1422 mutex_lock(&dev->struct_mutex);
1423 i915_gem_context_close(dev, file);
1424 i915_gem_release(dev, file);
1425 mutex_unlock(&dev->struct_mutex);
1426}
1427
1428static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1429{
1430 struct drm_i915_file_private *file_priv = file->driver_priv;
1431
1432 kfree(file_priv);
1433}
1434
Imre Deak07f9cd02014-08-18 14:42:45 +03001435static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1436{
Chris Wilson91c8a322016-07-05 10:40:23 +01001437 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001438 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001439
1440 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001441 for_each_intel_encoder(dev, encoder)
1442 if (encoder->suspend)
1443 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001444 drm_modeset_unlock_all(dev);
1445}
1446
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001447static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1448 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001449static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301450
Imre Deakbc872292015-11-18 17:32:30 +02001451static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1452{
1453#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1454 if (acpi_target_system_state() < ACPI_STATE_S3)
1455 return true;
1456#endif
1457 return false;
1458}
Sagar Kambleebc32822014-08-13 23:07:05 +05301459
Imre Deak5e365c32014-10-23 19:23:25 +03001460static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001461{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001462 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001463 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001464 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001465 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001466
Zhang Ruib8efb172013-02-05 15:41:53 +08001467 /* ignore lid events during suspend */
1468 mutex_lock(&dev_priv->modeset_restore_lock);
1469 dev_priv->modeset_restore = MODESET_SUSPENDED;
1470 mutex_unlock(&dev_priv->modeset_restore_lock);
1471
Imre Deak1f814da2015-12-16 02:52:19 +02001472 disable_rpm_wakeref_asserts(dev_priv);
1473
Paulo Zanonic67a4702013-08-19 13:18:09 -03001474 /* We do a lot of poking in a lot of registers, make sure they work
1475 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001476 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001477
Dave Airlie5bcf7192010-12-07 09:20:40 +10001478 drm_kms_helper_poll_disable(dev);
1479
David Weinehall52a05c32016-08-22 13:32:44 +03001480 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001481
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001482 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001483 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001484 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001485 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001486 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001487 }
1488
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001489 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001490
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001491 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001492
1493 intel_dp_mst_suspend(dev);
1494
1495 intel_runtime_pm_disable_interrupts(dev_priv);
1496 intel_hpd_cancel_work(dev_priv);
1497
1498 intel_suspend_encoders(dev_priv);
1499
Ville Syrjälä712bf362016-10-31 22:37:23 +02001500 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001501
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001502 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001503
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001504 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001505
Imre Deakbc872292015-11-18 17:32:30 +02001506 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001507 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001508
Chris Wilsondc979972016-05-10 14:10:04 +01001509 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001510 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001511
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001512 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001513
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001514 dev_priv->suspend_count++;
1515
Imre Deakf74ed082016-04-18 14:48:21 +03001516 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001517
Imre Deak1f814da2015-12-16 02:52:19 +02001518out:
1519 enable_rpm_wakeref_asserts(dev_priv);
1520
1521 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001522}
1523
David Weinehallc49d13e2016-08-22 13:32:42 +03001524static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001525{
David Weinehallc49d13e2016-08-22 13:32:42 +03001526 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001527 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001528 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001529 int ret;
1530
Imre Deak1f814da2015-12-16 02:52:19 +02001531 disable_rpm_wakeref_asserts(dev_priv);
1532
Imre Deak4c494a52016-10-13 14:34:06 +03001533 intel_display_set_init_power(dev_priv, false);
1534
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001535 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001536 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001537 /*
1538 * In case of firmware assisted context save/restore don't manually
1539 * deinit the power domains. This also means the CSR/DMC firmware will
1540 * stay active, it will power down any HW resources as required and
1541 * also enable deeper system power states that would be blocked if the
1542 * firmware was inactive.
1543 */
1544 if (!fw_csr)
1545 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001546
Imre Deak507e1262016-04-20 20:27:54 +03001547 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001548 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001549 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001550 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001551 hsw_enable_pc8(dev_priv);
1552 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1553 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001554
1555 if (ret) {
1556 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001557 if (!fw_csr)
1558 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001559
Imre Deak1f814da2015-12-16 02:52:19 +02001560 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001561 }
1562
David Weinehall52a05c32016-08-22 13:32:44 +03001563 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001564 /*
Imre Deak54875572015-06-30 17:06:47 +03001565 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001566 * the device even though it's already in D3 and hang the machine. So
1567 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001568 * power down the device properly. The issue was seen on multiple old
1569 * GENs with different BIOS vendors, so having an explicit blacklist
1570 * is inpractical; apply the workaround on everything pre GEN6. The
1571 * platforms where the issue was seen:
1572 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1573 * Fujitsu FSC S7110
1574 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001575 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001576 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001577 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001578
Imre Deakbc872292015-11-18 17:32:30 +02001579 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1580
Imre Deak1f814da2015-12-16 02:52:19 +02001581out:
1582 enable_rpm_wakeref_asserts(dev_priv);
1583
1584 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001585}
1586
Matthew Aulda9a251c2016-12-02 10:24:11 +00001587static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001588{
1589 int error;
1590
Chris Wilsonded8b072016-07-05 10:40:22 +01001591 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001592 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001593 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001594 return -ENODEV;
1595 }
1596
Imre Deak0b14cbd2014-09-10 18:16:55 +03001597 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1598 state.event != PM_EVENT_FREEZE))
1599 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001600
1601 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1602 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001603
Imre Deak5e365c32014-10-23 19:23:25 +03001604 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001605 if (error)
1606 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001607
Imre Deakab3be732015-03-02 13:04:41 +02001608 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001609}
1610
Imre Deak5e365c32014-10-23 19:23:25 +03001611static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001612{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001613 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001614 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001615
Imre Deak1f814da2015-12-16 02:52:19 +02001616 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001617 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001618
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001619 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001620 if (ret)
1621 DRM_ERROR("failed to re-enable GGTT\n");
1622
Imre Deakf74ed082016-04-18 14:48:21 +03001623 intel_csr_ucode_resume(dev_priv);
1624
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001625 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001626
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001627 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001628 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001629 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001630
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001631 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001632
Peter Antoine364aece2015-05-11 08:50:45 +01001633 /*
1634 * Interrupts have to be enabled before any batches are run. If not the
1635 * GPU will hang. i915_gem_init_hw() will initiate batches to
1636 * update/restore the context.
1637 *
Imre Deak908764f2016-11-29 21:40:29 +02001638 * drm_mode_config_reset() needs AUX interrupts.
1639 *
Peter Antoine364aece2015-05-11 08:50:45 +01001640 * Modeset enabling in intel_modeset_init_hw() also needs working
1641 * interrupts.
1642 */
1643 intel_runtime_pm_enable_interrupts(dev_priv);
1644
Imre Deak908764f2016-11-29 21:40:29 +02001645 drm_mode_config_reset(dev);
1646
Daniel Vetterd5818932015-02-23 12:03:26 +01001647 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001648 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001649 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001650 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001651 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001652 mutex_unlock(&dev->struct_mutex);
1653
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001654 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001655
Daniel Vetterd5818932015-02-23 12:03:26 +01001656 intel_modeset_init_hw(dev);
1657
1658 spin_lock_irq(&dev_priv->irq_lock);
1659 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001660 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001661 spin_unlock_irq(&dev_priv->irq_lock);
1662
Daniel Vetterd5818932015-02-23 12:03:26 +01001663 intel_dp_mst_resume(dev);
1664
Lyudea16b7652016-03-11 10:57:01 -05001665 intel_display_resume(dev);
1666
Lyudee0b70062016-11-01 21:06:30 -04001667 drm_kms_helper_poll_enable(dev);
1668
Daniel Vetterd5818932015-02-23 12:03:26 +01001669 /*
1670 * ... but also need to make sure that hotplug processing
1671 * doesn't cause havoc. Like in the driver load code we don't
1672 * bother with the tiny race here where we might loose hotplug
1673 * notifications.
1674 * */
1675 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001676
Chris Wilson03d92e42016-05-23 15:08:10 +01001677 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001678
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001679 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001680
Zhang Ruib8efb172013-02-05 15:41:53 +08001681 mutex_lock(&dev_priv->modeset_restore_lock);
1682 dev_priv->modeset_restore = MODESET_DONE;
1683 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001684
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001685 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001686
Chris Wilson54b4f682016-07-21 21:16:19 +01001687 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001688
Imre Deak1f814da2015-12-16 02:52:19 +02001689 enable_rpm_wakeref_asserts(dev_priv);
1690
Chris Wilson074c6ad2014-04-09 09:19:43 +01001691 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001692}
1693
Imre Deak5e365c32014-10-23 19:23:25 +03001694static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001695{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001696 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001697 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001698 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001699
Imre Deak76c4b252014-04-01 19:55:22 +03001700 /*
1701 * We have a resume ordering issue with the snd-hda driver also
1702 * requiring our device to be power up. Due to the lack of a
1703 * parent/child relationship we currently solve this with an early
1704 * resume hook.
1705 *
1706 * FIXME: This should be solved with a special hdmi sink device or
1707 * similar so that power domains can be employed.
1708 */
Imre Deak44410cd2016-04-18 14:45:54 +03001709
1710 /*
1711 * Note that we need to set the power state explicitly, since we
1712 * powered off the device during freeze and the PCI core won't power
1713 * it back up for us during thaw. Powering off the device during
1714 * freeze is not a hard requirement though, and during the
1715 * suspend/resume phases the PCI core makes sure we get here with the
1716 * device powered on. So in case we change our freeze logic and keep
1717 * the device powered we can also remove the following set power state
1718 * call.
1719 */
David Weinehall52a05c32016-08-22 13:32:44 +03001720 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001721 if (ret) {
1722 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1723 goto out;
1724 }
1725
1726 /*
1727 * Note that pci_enable_device() first enables any parent bridge
1728 * device and only then sets the power state for this device. The
1729 * bridge enabling is a nop though, since bridge devices are resumed
1730 * first. The order of enabling power and enabling the device is
1731 * imposed by the PCI core as described above, so here we preserve the
1732 * same order for the freeze/thaw phases.
1733 *
1734 * TODO: eventually we should remove pci_disable_device() /
1735 * pci_enable_enable_device() from suspend/resume. Due to how they
1736 * depend on the device enable refcount we can't anyway depend on them
1737 * disabling/enabling the device.
1738 */
David Weinehall52a05c32016-08-22 13:32:44 +03001739 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001740 ret = -EIO;
1741 goto out;
1742 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001743
David Weinehall52a05c32016-08-22 13:32:44 +03001744 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001745
Imre Deak1f814da2015-12-16 02:52:19 +02001746 disable_rpm_wakeref_asserts(dev_priv);
1747
Wayne Boyer666a4532015-12-09 12:29:35 -08001748 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001749 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001750 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001751 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1752 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001753
Chris Wilsondc979972016-05-10 14:10:04 +01001754 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001755
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001756 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001757 if (!dev_priv->suspended_to_idle)
1758 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001759 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001760 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001761 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001762 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001763
Chris Wilsondc979972016-05-10 14:10:04 +01001764 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001765
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001766 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001767 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001768 intel_power_domains_init_hw(dev_priv, true);
1769
Chris Wilson24145512017-01-24 11:01:35 +00001770 i915_gem_sanitize(dev_priv);
1771
Imre Deak6e35e8a2016-04-18 10:04:19 +03001772 enable_rpm_wakeref_asserts(dev_priv);
1773
Imre Deakbc872292015-11-18 17:32:30 +02001774out:
1775 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001776
1777 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001778}
1779
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001780static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001781{
Imre Deak50a00722014-10-23 19:23:17 +03001782 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001783
Imre Deak097dd832014-10-23 19:23:19 +03001784 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1785 return 0;
1786
Imre Deak5e365c32014-10-23 19:23:25 +03001787 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001788 if (ret)
1789 return ret;
1790
Imre Deak5a175142014-10-23 19:23:18 +03001791 return i915_drm_resume(dev);
1792}
1793
Ben Gamari11ed50e2009-09-14 17:48:45 -04001794/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001795 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001796 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001797 *
Chris Wilson780f2622016-09-09 14:11:52 +01001798 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1799 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001800 *
Chris Wilson221fe792016-09-09 14:11:51 +01001801 * Caller must hold the struct_mutex.
1802 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001803 * Procedure is fairly simple:
1804 * - reset the chip using the reset reg
1805 * - re-init context state
1806 * - re-init hardware status page
1807 * - re-init ring buffer
1808 * - re-init interrupt state
1809 * - re-init display
1810 */
Chris Wilson780f2622016-09-09 14:11:52 +01001811void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001812{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001813 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001814 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001815
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001816 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson221fe792016-09-09 14:11:51 +01001817
1818 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001819 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001820
Chris Wilsond98c52c2016-04-13 17:35:05 +01001821 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001822 __clear_bit(I915_WEDGED, &error->flags);
1823 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001824
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001825 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001826 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001827 ret = i915_gem_reset_prepare(dev_priv);
1828 if (ret) {
1829 DRM_ERROR("GPU recovery failed\n");
1830 intel_gpu_reset(dev_priv, ALL_ENGINES);
1831 goto error;
1832 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001833
Chris Wilsondc979972016-05-10 14:10:04 +01001834 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001835 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001836 if (ret != -ENODEV)
1837 DRM_ERROR("Failed to reset chip: %i\n", ret);
1838 else
1839 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001840 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001841 }
1842
Chris Wilsond8027092017-02-08 14:30:32 +00001843 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001844 intel_overlay_reset(dev_priv);
1845
Ben Gamari11ed50e2009-09-14 17:48:45 -04001846 /* Ok, now get things going again... */
1847
1848 /*
1849 * Everything depends on having the GTT running, so we need to start
1850 * there. Fortunately we don't need to do this unless we reset the
1851 * chip at a PCI level.
1852 *
1853 * Next we need to restore the context, but we don't use those
1854 * yet either...
1855 *
1856 * Ring buffer needs to be re-initialized in the KMS case, or if X
1857 * was running at the time of the reset (i.e. we weren't VT
1858 * switched away).
1859 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001860 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001861 if (ret) {
1862 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001863 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001864 }
1865
Chris Wilsond8027092017-02-08 14:30:32 +00001866 i915_gem_reset_finish(dev_priv);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001867 i915_queue_hangcheck(dev_priv);
1868
Chris Wilson780f2622016-09-09 14:11:52 +01001869wakeup:
Chris Wilson4c965542017-01-17 17:59:01 +02001870 enable_irq(dev_priv->drm.irq);
Chris Wilson780f2622016-09-09 14:11:52 +01001871 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1872 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001873
1874error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001875 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001876 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001877}
1878
David Weinehallc49d13e2016-08-22 13:32:42 +03001879static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001880{
David Weinehallc49d13e2016-08-22 13:32:42 +03001881 struct pci_dev *pdev = to_pci_dev(kdev);
1882 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001883
David Weinehallc49d13e2016-08-22 13:32:42 +03001884 if (!dev) {
1885 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001886 return -ENODEV;
1887 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001888
David Weinehallc49d13e2016-08-22 13:32:42 +03001889 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001890 return 0;
1891
David Weinehallc49d13e2016-08-22 13:32:42 +03001892 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001893}
1894
David Weinehallc49d13e2016-08-22 13:32:42 +03001895static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001896{
David Weinehallc49d13e2016-08-22 13:32:42 +03001897 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001898
1899 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001900 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001901 * requiring our device to be power up. Due to the lack of a
1902 * parent/child relationship we currently solve this with an late
1903 * suspend hook.
1904 *
1905 * FIXME: This should be solved with a special hdmi sink device or
1906 * similar so that power domains can be employed.
1907 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001908 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001909 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001910
David Weinehallc49d13e2016-08-22 13:32:42 +03001911 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001912}
1913
David Weinehallc49d13e2016-08-22 13:32:42 +03001914static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001915{
David Weinehallc49d13e2016-08-22 13:32:42 +03001916 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001917
David Weinehallc49d13e2016-08-22 13:32:42 +03001918 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001919 return 0;
1920
David Weinehallc49d13e2016-08-22 13:32:42 +03001921 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001922}
1923
David Weinehallc49d13e2016-08-22 13:32:42 +03001924static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001925{
David Weinehallc49d13e2016-08-22 13:32:42 +03001926 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001927
David Weinehallc49d13e2016-08-22 13:32:42 +03001928 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001929 return 0;
1930
David Weinehallc49d13e2016-08-22 13:32:42 +03001931 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001932}
1933
David Weinehallc49d13e2016-08-22 13:32:42 +03001934static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001935{
David Weinehallc49d13e2016-08-22 13:32:42 +03001936 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001937
David Weinehallc49d13e2016-08-22 13:32:42 +03001938 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001939 return 0;
1940
David Weinehallc49d13e2016-08-22 13:32:42 +03001941 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001942}
1943
Chris Wilson1f19ac22016-05-14 07:26:32 +01001944/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001945static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001946{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001947 int ret;
1948
1949 ret = i915_pm_suspend(kdev);
1950 if (ret)
1951 return ret;
1952
1953 ret = i915_gem_freeze(kdev_to_i915(kdev));
1954 if (ret)
1955 return ret;
1956
1957 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001958}
1959
David Weinehallc49d13e2016-08-22 13:32:42 +03001960static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001961{
Chris Wilson461fb992016-05-14 07:26:33 +01001962 int ret;
1963
David Weinehallc49d13e2016-08-22 13:32:42 +03001964 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001965 if (ret)
1966 return ret;
1967
David Weinehallc49d13e2016-08-22 13:32:42 +03001968 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001969 if (ret)
1970 return ret;
1971
1972 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001973}
1974
1975/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001976static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001977{
David Weinehallc49d13e2016-08-22 13:32:42 +03001978 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001979}
1980
David Weinehallc49d13e2016-08-22 13:32:42 +03001981static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001982{
David Weinehallc49d13e2016-08-22 13:32:42 +03001983 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001984}
1985
1986/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001987static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001988{
David Weinehallc49d13e2016-08-22 13:32:42 +03001989 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001990}
1991
David Weinehallc49d13e2016-08-22 13:32:42 +03001992static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001993{
David Weinehallc49d13e2016-08-22 13:32:42 +03001994 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001995}
1996
Imre Deakddeea5b2014-05-05 15:19:56 +03001997/*
1998 * Save all Gunit registers that may be lost after a D3 and a subsequent
1999 * S0i[R123] transition. The list of registers needing a save/restore is
2000 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2001 * registers in the following way:
2002 * - Driver: saved/restored by the driver
2003 * - Punit : saved/restored by the Punit firmware
2004 * - No, w/o marking: no need to save/restore, since the register is R/O or
2005 * used internally by the HW in a way that doesn't depend
2006 * keeping the content across a suspend/resume.
2007 * - Debug : used for debugging
2008 *
2009 * We save/restore all registers marked with 'Driver', with the following
2010 * exceptions:
2011 * - Registers out of use, including also registers marked with 'Debug'.
2012 * These have no effect on the driver's operation, so we don't save/restore
2013 * them to reduce the overhead.
2014 * - Registers that are fully setup by an initialization function called from
2015 * the resume path. For example many clock gating and RPS/RC6 registers.
2016 * - Registers that provide the right functionality with their reset defaults.
2017 *
2018 * TODO: Except for registers that based on the above 3 criteria can be safely
2019 * ignored, we save/restore all others, practically treating the HW context as
2020 * a black-box for the driver. Further investigation is needed to reduce the
2021 * saved/restored registers even further, by following the same 3 criteria.
2022 */
2023static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2024{
2025 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2026 int i;
2027
2028 /* GAM 0x4000-0x4770 */
2029 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2030 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2031 s->arb_mode = I915_READ(ARB_MODE);
2032 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2033 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2034
2035 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002036 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002037
2038 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002039 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002040
2041 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2042 s->ecochk = I915_READ(GAM_ECOCHK);
2043 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2044 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2045
2046 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2047
2048 /* MBC 0x9024-0x91D0, 0x8500 */
2049 s->g3dctl = I915_READ(VLV_G3DCTL);
2050 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2051 s->mbctl = I915_READ(GEN6_MBCTL);
2052
2053 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2054 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2055 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2056 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2057 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2058 s->rstctl = I915_READ(GEN6_RSTCTL);
2059 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2060
2061 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2062 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2063 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2064 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2065 s->ecobus = I915_READ(ECOBUS);
2066 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2067 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2068 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2069 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2070 s->rcedata = I915_READ(VLV_RCEDATA);
2071 s->spare2gh = I915_READ(VLV_SPAREG2H);
2072
2073 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2074 s->gt_imr = I915_READ(GTIMR);
2075 s->gt_ier = I915_READ(GTIER);
2076 s->pm_imr = I915_READ(GEN6_PMIMR);
2077 s->pm_ier = I915_READ(GEN6_PMIER);
2078
2079 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002080 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002081
2082 /* GT SA CZ domain, 0x100000-0x138124 */
2083 s->tilectl = I915_READ(TILECTL);
2084 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2085 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2086 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2087 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2088
2089 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2090 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2091 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002092 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002093 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2094
2095 /*
2096 * Not saving any of:
2097 * DFT, 0x9800-0x9EC0
2098 * SARB, 0xB000-0xB1FC
2099 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2100 * PCI CFG
2101 */
2102}
2103
2104static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2105{
2106 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2107 u32 val;
2108 int i;
2109
2110 /* GAM 0x4000-0x4770 */
2111 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2112 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2113 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2114 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2115 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2116
2117 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002118 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002119
2120 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002121 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002122
2123 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2124 I915_WRITE(GAM_ECOCHK, s->ecochk);
2125 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2126 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2127
2128 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2129
2130 /* MBC 0x9024-0x91D0, 0x8500 */
2131 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2132 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2133 I915_WRITE(GEN6_MBCTL, s->mbctl);
2134
2135 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2136 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2137 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2138 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2139 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2140 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2141 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2142
2143 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2144 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2145 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2146 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2147 I915_WRITE(ECOBUS, s->ecobus);
2148 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2149 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2150 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2151 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2152 I915_WRITE(VLV_RCEDATA, s->rcedata);
2153 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2154
2155 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2156 I915_WRITE(GTIMR, s->gt_imr);
2157 I915_WRITE(GTIER, s->gt_ier);
2158 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2159 I915_WRITE(GEN6_PMIER, s->pm_ier);
2160
2161 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002162 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002163
2164 /* GT SA CZ domain, 0x100000-0x138124 */
2165 I915_WRITE(TILECTL, s->tilectl);
2166 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2167 /*
2168 * Preserve the GT allow wake and GFX force clock bit, they are not
2169 * be restored, as they are used to control the s0ix suspend/resume
2170 * sequence by the caller.
2171 */
2172 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2173 val &= VLV_GTLC_ALLOWWAKEREQ;
2174 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2175 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2176
2177 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2178 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2179 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2180 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2181
2182 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2183
2184 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2185 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2186 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002187 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002188 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2189}
2190
Imre Deak650ad972014-04-18 16:35:02 +03002191int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2192{
2193 u32 val;
2194 int err;
2195
Imre Deak650ad972014-04-18 16:35:02 +03002196 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2197 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2198 if (force_on)
2199 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2200 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2201
2202 if (!force_on)
2203 return 0;
2204
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002205 err = intel_wait_for_register(dev_priv,
2206 VLV_GTLC_SURVIVABILITY_REG,
2207 VLV_GFX_CLK_STATUS_BIT,
2208 VLV_GFX_CLK_STATUS_BIT,
2209 20);
Imre Deak650ad972014-04-18 16:35:02 +03002210 if (err)
2211 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2212 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2213
2214 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002215}
2216
Imre Deakddeea5b2014-05-05 15:19:56 +03002217static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2218{
2219 u32 val;
2220 int err = 0;
2221
2222 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2223 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2224 if (allow)
2225 val |= VLV_GTLC_ALLOWWAKEREQ;
2226 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2227 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2228
Chris Wilsonb2736692016-06-30 15:32:47 +01002229 err = intel_wait_for_register(dev_priv,
2230 VLV_GTLC_PW_STATUS,
2231 VLV_GTLC_ALLOWWAKEACK,
2232 allow,
2233 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002234 if (err)
2235 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002236
Imre Deakddeea5b2014-05-05 15:19:56 +03002237 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002238}
2239
2240static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2241 bool wait_for_on)
2242{
2243 u32 mask;
2244 u32 val;
2245 int err;
2246
2247 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2248 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002249 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002250 return 0;
2251
2252 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002253 onoff(wait_for_on),
2254 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002255
2256 /*
2257 * RC6 transitioning can be delayed up to 2 msec (see
2258 * valleyview_enable_rps), use 3 msec for safety.
2259 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002260 err = intel_wait_for_register(dev_priv,
2261 VLV_GTLC_PW_STATUS, mask, val,
2262 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002263 if (err)
2264 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002265 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002266
2267 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002268}
2269
2270static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2271{
2272 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2273 return;
2274
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002275 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002276 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2277}
2278
Sagar Kambleebc32822014-08-13 23:07:05 +05302279static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002280{
2281 u32 mask;
2282 int err;
2283
2284 /*
2285 * Bspec defines the following GT well on flags as debug only, so
2286 * don't treat them as hard failures.
2287 */
2288 (void)vlv_wait_for_gt_wells(dev_priv, false);
2289
2290 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2291 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2292
2293 vlv_check_no_gt_access(dev_priv);
2294
2295 err = vlv_force_gfx_clock(dev_priv, true);
2296 if (err)
2297 goto err1;
2298
2299 err = vlv_allow_gt_wake(dev_priv, false);
2300 if (err)
2301 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302302
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002303 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302304 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002305
2306 err = vlv_force_gfx_clock(dev_priv, false);
2307 if (err)
2308 goto err2;
2309
2310 return 0;
2311
2312err2:
2313 /* For safety always re-enable waking and disable gfx clock forcing */
2314 vlv_allow_gt_wake(dev_priv, true);
2315err1:
2316 vlv_force_gfx_clock(dev_priv, false);
2317
2318 return err;
2319}
2320
Sagar Kamble016970b2014-08-13 23:07:06 +05302321static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2322 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002323{
Imre Deakddeea5b2014-05-05 15:19:56 +03002324 int err;
2325 int ret;
2326
2327 /*
2328 * If any of the steps fail just try to continue, that's the best we
2329 * can do at this point. Return the first error code (which will also
2330 * leave RPM permanently disabled).
2331 */
2332 ret = vlv_force_gfx_clock(dev_priv, true);
2333
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002334 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302335 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002336
2337 err = vlv_allow_gt_wake(dev_priv, true);
2338 if (!ret)
2339 ret = err;
2340
2341 err = vlv_force_gfx_clock(dev_priv, false);
2342 if (!ret)
2343 ret = err;
2344
2345 vlv_check_no_gt_access(dev_priv);
2346
Chris Wilson7c108fd2016-10-24 13:42:18 +01002347 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002348 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002349
2350 return ret;
2351}
2352
David Weinehallc49d13e2016-08-22 13:32:42 +03002353static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002354{
David Weinehallc49d13e2016-08-22 13:32:42 +03002355 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002356 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002357 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002358 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002359
Chris Wilsondc979972016-05-10 14:10:04 +01002360 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002361 return -ENODEV;
2362
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002363 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002364 return -ENODEV;
2365
Paulo Zanoni8a187452013-12-06 20:32:13 -02002366 DRM_DEBUG_KMS("Suspending device\n");
2367
Imre Deak1f814da2015-12-16 02:52:19 +02002368 disable_rpm_wakeref_asserts(dev_priv);
2369
Imre Deakd6102972014-05-07 19:57:49 +03002370 /*
2371 * We are safe here against re-faults, since the fault handler takes
2372 * an RPM reference.
2373 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002374 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002375
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002376 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002377
Imre Deak2eb52522014-11-19 15:30:05 +02002378 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002379
Imre Deak507e1262016-04-20 20:27:54 +03002380 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002381 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002382 bxt_display_core_uninit(dev_priv);
2383 bxt_enable_dc9(dev_priv);
2384 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2385 hsw_enable_pc8(dev_priv);
2386 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2387 ret = vlv_suspend_complete(dev_priv);
2388 }
2389
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002390 if (ret) {
2391 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002392 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002393
Imre Deak1f814da2015-12-16 02:52:19 +02002394 enable_rpm_wakeref_asserts(dev_priv);
2395
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002396 return ret;
2397 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002398
Chris Wilsondc979972016-05-10 14:10:04 +01002399 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002400
2401 enable_rpm_wakeref_asserts(dev_priv);
2402 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002403
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002404 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002405 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2406
Paulo Zanoni8a187452013-12-06 20:32:13 -02002407 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002408
2409 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002410 * FIXME: We really should find a document that references the arguments
2411 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002412 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002413 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002414 /*
2415 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2416 * being detected, and the call we do at intel_runtime_resume()
2417 * won't be able to restore them. Since PCI_D3hot matches the
2418 * actual specification and appears to be working, use it.
2419 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002420 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002421 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002422 /*
2423 * current versions of firmware which depend on this opregion
2424 * notification have repurposed the D1 definition to mean
2425 * "runtime suspended" vs. what you would normally expect (D3)
2426 * to distinguish it from notifications that might be sent via
2427 * the suspend path.
2428 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002429 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002430 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002431
Mika Kuoppala59bad942015-01-16 11:34:40 +02002432 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002433
Ander Conselvan de Oliveira04313b02017-01-20 16:28:43 +02002434 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002435 intel_hpd_poll_init(dev_priv);
2436
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002437 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002438 return 0;
2439}
2440
David Weinehallc49d13e2016-08-22 13:32:42 +03002441static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002442{
David Weinehallc49d13e2016-08-22 13:32:42 +03002443 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002444 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002445 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002446 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002447
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002448 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002449 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002450
2451 DRM_DEBUG_KMS("Resuming device\n");
2452
Imre Deak1f814da2015-12-16 02:52:19 +02002453 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2454 disable_rpm_wakeref_asserts(dev_priv);
2455
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002456 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002457 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002458 if (intel_uncore_unclaimed_mmio(dev_priv))
2459 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002460
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002461 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002462
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002463 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002464 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302465
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002466 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002467 bxt_disable_dc9(dev_priv);
2468 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002469 if (dev_priv->csr.dmc_payload &&
2470 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2471 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002472 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002473 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002474 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002475 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002476 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002477
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002478 /*
2479 * No point of rolling back things in case of an error, as the best
2480 * we can do is to hope that things will still work (and disable RPM).
2481 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002482 i915_gem_init_swizzling(dev_priv);
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002483 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002484
Daniel Vetterb9632912014-09-30 10:56:44 +02002485 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002486
2487 /*
2488 * On VLV/CHV display interrupts are part of the display
2489 * power well, so hpd is reinitialized from there. For
2490 * everyone else do it here.
2491 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002492 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002493 intel_hpd_init(dev_priv);
2494
Imre Deak1f814da2015-12-16 02:52:19 +02002495 enable_rpm_wakeref_asserts(dev_priv);
2496
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002497 if (ret)
2498 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2499 else
2500 DRM_DEBUG_KMS("Device resumed\n");
2501
2502 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002503}
2504
Chris Wilson42f55512016-06-24 14:00:26 +01002505const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002506 /*
2507 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2508 * PMSG_RESUME]
2509 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002510 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002511 .suspend_late = i915_pm_suspend_late,
2512 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002513 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002514
2515 /*
2516 * S4 event handlers
2517 * @freeze, @freeze_late : called (1) before creating the
2518 * hibernation image [PMSG_FREEZE] and
2519 * (2) after rebooting, before restoring
2520 * the image [PMSG_QUIESCE]
2521 * @thaw, @thaw_early : called (1) after creating the hibernation
2522 * image, before writing it [PMSG_THAW]
2523 * and (2) after failing to create or
2524 * restore the image [PMSG_RECOVER]
2525 * @poweroff, @poweroff_late: called after writing the hibernation
2526 * image, before rebooting [PMSG_HIBERNATE]
2527 * @restore, @restore_early : called after rebooting and restoring the
2528 * hibernation image [PMSG_RESTORE]
2529 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002530 .freeze = i915_pm_freeze,
2531 .freeze_late = i915_pm_freeze_late,
2532 .thaw_early = i915_pm_thaw_early,
2533 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002534 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002535 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002536 .restore_early = i915_pm_restore_early,
2537 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002538
2539 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002540 .runtime_suspend = intel_runtime_suspend,
2541 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002542};
2543
Laurent Pinchart78b68552012-05-17 13:27:22 +02002544static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002545 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002546 .open = drm_gem_vm_open,
2547 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002548};
2549
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002550static const struct file_operations i915_driver_fops = {
2551 .owner = THIS_MODULE,
2552 .open = drm_open,
2553 .release = drm_release,
2554 .unlocked_ioctl = drm_ioctl,
2555 .mmap = drm_gem_mmap,
2556 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002557 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002558 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002559 .llseek = noop_llseek,
2560};
2561
Chris Wilson0673ad42016-06-24 14:00:22 +01002562static int
2563i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2564 struct drm_file *file)
2565{
2566 return -ENODEV;
2567}
2568
2569static const struct drm_ioctl_desc i915_ioctls[] = {
2570 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2571 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2572 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2573 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2574 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2575 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2576 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2577 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2578 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2579 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2580 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2581 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2582 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2583 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2584 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2585 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2586 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2587 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2588 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002589 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002590 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2591 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2592 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2593 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2594 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2595 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2596 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2597 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2598 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2599 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2600 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2601 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2602 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2604 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002605 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2606 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002607 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2608 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2609 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2610 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2611 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2612 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2613 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2614 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2615 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2616 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2617 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2618 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2619 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2620 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2621 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002622 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002623};
2624
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002626 /* Don't use MTRRs here; the Xserver or userspace app should
2627 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002628 */
Eric Anholt673a3942008-07-30 12:06:12 -07002629 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002630 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002631 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Eric Anholt673a3942008-07-30 12:06:12 -07002632 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002633 .lastclose = i915_driver_lastclose,
2634 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002635 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002636 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002637
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002638 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002639 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002640 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002641
2642 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2643 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2644 .gem_prime_export = i915_gem_prime_export,
2645 .gem_prime_import = i915_gem_prime_import,
2646
Dave Airlieff72145b2011-02-07 12:16:14 +10002647 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002648 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002649 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002651 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002652 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002653 .name = DRIVER_NAME,
2654 .desc = DRIVER_DESC,
2655 .date = DRIVER_DATE,
2656 .major = DRIVER_MAJOR,
2657 .minor = DRIVER_MINOR,
2658 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659};