blob: 51241dec3f839356d2d65f097797d1ebf27a9149 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
142 }
143
144 return ret;
145}
146
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000147static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800148{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200149 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800150
Ben Widawskyce1bb322013-04-05 13:12:44 -0700151 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
152 * (which really amounts to a PCH but no South Display).
153 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000154 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700156 return;
157 }
158
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800159 /*
160 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
161 * make graphics device passthrough work easy for VMM, that only
162 * need to expose ISA bridge to let driver know the real hardware
163 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800164 *
165 * In some virtualized environments (e.g. XEN), there is irrelevant
166 * ISA bridge in the system. To work reliably, we should scan trhough
167 * all the ISA bridge devices and check for the first match, instead
168 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800169 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200170 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800171 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200172 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200173 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800174
Jesse Barnes90711d52011-04-28 14:48:02 -0700175 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
176 dev_priv->pch_type = PCH_IBX;
177 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100178 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700179 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800180 dev_priv->pch_type = PCH_CPT;
181 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100182 WARN_ON(!(IS_GEN6(dev_priv) ||
183 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700184 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
185 /* PantherPoint is CPT compatible */
186 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300187 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300190 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
191 dev_priv->pch_type = PCH_LPT;
192 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100193 WARN_ON(!IS_HASWELL(dev_priv) &&
194 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100195 WARN_ON(IS_HSW_ULT(dev_priv) ||
196 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800197 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_LPT;
199 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100200 WARN_ON(!IS_HASWELL(dev_priv) &&
201 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100202 WARN_ON(!IS_HSW_ULT(dev_priv) &&
203 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530204 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
205 dev_priv->pch_type = PCH_SPT;
206 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100207 WARN_ON(!IS_SKYLAKE(dev_priv) &&
208 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530209 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_SPT;
211 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100212 WARN_ON(!IS_SKYLAKE(dev_priv) &&
213 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700214 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
215 dev_priv->pch_type = PCH_KBP;
216 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula3aac4ac2017-02-01 15:46:09 +0200217 WARN_ON(!IS_SKYLAKE(dev_priv) &&
218 !IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100219 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700220 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100221 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200222 pch->subsystem_vendor ==
223 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
224 pch->subsystem_device ==
225 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100226 dev_priv->pch_type =
227 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200228 } else
229 continue;
230
Rui Guo6a9c4b32013-06-19 21:10:23 +0800231 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800232 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800233 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800234 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200235 DRM_DEBUG_KMS("No PCH found.\n");
236
237 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800238}
239
Chris Wilson0673ad42016-06-24 14:00:22 +0100240static int i915_getparam(struct drm_device *dev, void *data,
241 struct drm_file *file_priv)
242{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100243 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300244 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100245 drm_i915_getparam_t *param = data;
246 int value;
247
248 switch (param->param) {
249 case I915_PARAM_IRQ_ACTIVE:
250 case I915_PARAM_ALLOW_BATCHBUFFER:
251 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800252 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100253 /* Reject all old ums/dri params. */
254 return -ENODEV;
255 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300256 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100257 break;
258 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300259 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100260 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100261 case I915_PARAM_NUM_FENCES_AVAIL:
262 value = dev_priv->num_fence_regs;
263 break;
264 case I915_PARAM_HAS_OVERLAY:
265 value = dev_priv->overlay ? 1 : 0;
266 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100267 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530268 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 break;
270 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530271 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100272 break;
273 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530274 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100275 break;
276 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530277 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100279 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300280 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
282 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300283 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300286 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100289 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300311 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100313 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100318 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800319 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530320 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800321 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530322 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800323 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100324 case I915_PARAM_MMAP_GTT_VERSION:
325 /* Though we've started our numbering from 1, and so class all
326 * earlier versions as 0, in effect their value is undefined as
327 * the ioctl will report EINVAL for the unknown param!
328 */
329 value = i915_gem_mmap_gtt_version();
330 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000331 case I915_PARAM_HAS_SCHEDULER:
332 value = dev_priv->engine[RCS] &&
333 dev_priv->engine[RCS]->schedule;
334 break;
David Weinehall16162472016-09-02 13:46:17 +0300335 case I915_PARAM_MMAP_VERSION:
336 /* Remember to bump this if the version changes! */
337 case I915_PARAM_HAS_GEM:
338 case I915_PARAM_HAS_PAGEFLIPPING:
339 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
340 case I915_PARAM_HAS_RELAXED_FENCING:
341 case I915_PARAM_HAS_COHERENT_RINGS:
342 case I915_PARAM_HAS_RELAXED_DELTA:
343 case I915_PARAM_HAS_GEN7_SOL_RESET:
344 case I915_PARAM_HAS_WAIT_TIMEOUT:
345 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
346 case I915_PARAM_HAS_PINNED_BATCHES:
347 case I915_PARAM_HAS_EXEC_NO_RELOC:
348 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
349 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
350 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000351 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000352 case I915_PARAM_HAS_EXEC_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300353 /* For the time being all of these are always true;
354 * if some supported hardware does not have one of these
355 * features this value needs to be provided from
356 * INTEL_INFO(), a feature macro, or similar.
357 */
358 value = 1;
359 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100360 default:
361 DRM_DEBUG("Unknown parameter %d\n", param->param);
362 return -EINVAL;
363 }
364
Chris Wilsondda33002016-06-24 14:00:23 +0100365 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100367
368 return 0;
369}
370
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000371static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100372{
Chris Wilson0673ad42016-06-24 14:00:22 +0100373 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
374 if (!dev_priv->bridge_dev) {
375 DRM_ERROR("bridge device not found\n");
376 return -1;
377 }
378 return 0;
379}
380
381/* Allocate space for the MCH regs if needed, return nonzero on error */
382static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000383intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100384{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000385 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100386 u32 temp_lo, temp_hi = 0;
387 u64 mchbar_addr;
388 int ret;
389
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000390 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100391 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
392 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
393 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
394
395 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
396#ifdef CONFIG_PNP
397 if (mchbar_addr &&
398 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
399 return 0;
400#endif
401
402 /* Get some space for it */
403 dev_priv->mch_res.name = "i915 MCHBAR";
404 dev_priv->mch_res.flags = IORESOURCE_MEM;
405 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
406 &dev_priv->mch_res,
407 MCHBAR_SIZE, MCHBAR_SIZE,
408 PCIBIOS_MIN_MEM,
409 0, pcibios_align_resource,
410 dev_priv->bridge_dev);
411 if (ret) {
412 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
413 dev_priv->mch_res.start = 0;
414 return ret;
415 }
416
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000417 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100418 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
419 upper_32_bits(dev_priv->mch_res.start));
420
421 pci_write_config_dword(dev_priv->bridge_dev, reg,
422 lower_32_bits(dev_priv->mch_res.start));
423 return 0;
424}
425
426/* Setup MCHBAR if possible, return true if we should disable it again */
427static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000428intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100429{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000430 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100431 u32 temp;
432 bool enabled;
433
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100434 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100435 return;
436
437 dev_priv->mchbar_need_disable = false;
438
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100439 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100440 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
441 enabled = !!(temp & DEVEN_MCHBAR_EN);
442 } else {
443 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
444 enabled = temp & 1;
445 }
446
447 /* If it's already enabled, don't have to do anything */
448 if (enabled)
449 return;
450
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000451 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100452 return;
453
454 dev_priv->mchbar_need_disable = true;
455
456 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100457 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100458 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
459 temp | DEVEN_MCHBAR_EN);
460 } else {
461 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
462 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
463 }
464}
465
466static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000467intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100468{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000469 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100470
471 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100472 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100473 u32 deven_val;
474
475 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
476 &deven_val);
477 deven_val &= ~DEVEN_MCHBAR_EN;
478 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
479 deven_val);
480 } else {
481 u32 mchbar_val;
482
483 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
484 &mchbar_val);
485 mchbar_val &= ~1;
486 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
487 mchbar_val);
488 }
489 }
490
491 if (dev_priv->mch_res.start)
492 release_resource(&dev_priv->mch_res);
493}
494
495/* true = enable decode, false = disable decoder */
496static unsigned int i915_vga_set_decode(void *cookie, bool state)
497{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000498 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100499
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000500 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100501 if (state)
502 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
503 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
504 else
505 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
506}
507
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000508static int i915_resume_switcheroo(struct drm_device *dev);
509static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
510
Chris Wilson0673ad42016-06-24 14:00:22 +0100511static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
512{
513 struct drm_device *dev = pci_get_drvdata(pdev);
514 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
515
516 if (state == VGA_SWITCHEROO_ON) {
517 pr_info("switched on\n");
518 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
519 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300520 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 i915_resume_switcheroo(dev);
522 dev->switch_power_state = DRM_SWITCH_POWER_ON;
523 } else {
524 pr_info("switched off\n");
525 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
526 i915_suspend_switcheroo(dev, pmm);
527 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
528 }
529}
530
531static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
532{
533 struct drm_device *dev = pci_get_drvdata(pdev);
534
535 /*
536 * FIXME: open_count is protected by drm_global_mutex but that would lead to
537 * locking inversion with the driver load path. And the access here is
538 * completely racy anyway. So don't bother with locking for now.
539 */
540 return dev->open_count == 0;
541}
542
543static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
544 .set_gpu_state = i915_switcheroo_set_state,
545 .reprobe = NULL,
546 .can_switch = i915_switcheroo_can_switch,
547};
548
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100549static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100550{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100551 mutex_lock(&dev_priv->drm.struct_mutex);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000552 i915_gem_cleanup_engines(dev_priv);
553 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100554 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100555
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000556 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100557
558 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100559}
560
561static int i915_load_modeset_init(struct drm_device *dev)
562{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100563 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300564 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100565 int ret;
566
567 if (i915_inject_load_failure())
568 return -ENODEV;
569
570 ret = intel_bios_init(dev_priv);
571 if (ret)
572 DRM_INFO("failed to find VBIOS tables\n");
573
574 /* If we have > 1 VGA cards, then we need to arbitrate access
575 * to the common VGA resources.
576 *
577 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
578 * then we do not take part in VGA arbitration and the
579 * vga_client_register() fails with -ENODEV.
580 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000581 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100582 if (ret && ret != -ENODEV)
583 goto out;
584
585 intel_register_dsm_handler();
586
David Weinehall52a05c32016-08-22 13:32:44 +0300587 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100588 if (ret)
589 goto cleanup_vga_client;
590
591 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
592 intel_update_rawclk(dev_priv);
593
594 intel_power_domains_init_hw(dev_priv, false);
595
596 intel_csr_ucode_init(dev_priv);
597
598 ret = intel_irq_install(dev_priv);
599 if (ret)
600 goto cleanup_csr;
601
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000602 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100603
604 /* Important: The output setup functions called by modeset_init need
605 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300606 ret = intel_modeset_init(dev);
607 if (ret)
608 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100609
Anusha Srivatsabd132852017-01-18 08:05:53 -0800610 intel_huc_init(dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000611 intel_guc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100612
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000613 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100614 if (ret)
615 goto cleanup_irq;
616
617 intel_modeset_gem_init(dev);
618
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000619 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100620 return 0;
621
622 ret = intel_fbdev_init(dev);
623 if (ret)
624 goto cleanup_gem;
625
626 /* Only enable hotplug handling once the fbdev is fully set up. */
627 intel_hpd_init(dev_priv);
628
629 drm_kms_helper_poll_init(dev);
630
631 return 0;
632
633cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000634 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300635 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100636 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100637cleanup_irq:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000638 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -0800639 intel_huc_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100640 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000641 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100642cleanup_csr:
643 intel_csr_ucode_fini(dev_priv);
644 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300645 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100646cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300647 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100648out:
649 return ret;
650}
651
Chris Wilson0673ad42016-06-24 14:00:22 +0100652static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
653{
654 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100655 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100656 struct i915_ggtt *ggtt = &dev_priv->ggtt;
657 bool primary;
658 int ret;
659
660 ap = alloc_apertures(1);
661 if (!ap)
662 return -ENOMEM;
663
664 ap->ranges[0].base = ggtt->mappable_base;
665 ap->ranges[0].size = ggtt->mappable_end;
666
667 primary =
668 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
669
Daniel Vetter44adece2016-08-10 18:52:34 +0200670 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100671
672 kfree(ap);
673
674 return ret;
675}
Chris Wilson0673ad42016-06-24 14:00:22 +0100676
677#if !defined(CONFIG_VGA_CONSOLE)
678static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
679{
680 return 0;
681}
682#elif !defined(CONFIG_DUMMY_CONSOLE)
683static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
684{
685 return -ENODEV;
686}
687#else
688static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
689{
690 int ret = 0;
691
692 DRM_INFO("Replacing VGA console driver\n");
693
694 console_lock();
695 if (con_is_bound(&vga_con))
696 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
697 if (ret == 0) {
698 ret = do_unregister_con_driver(&vga_con);
699
700 /* Ignore "already unregistered". */
701 if (ret == -ENODEV)
702 ret = 0;
703 }
704 console_unlock();
705
706 return ret;
707}
708#endif
709
Chris Wilson0673ad42016-06-24 14:00:22 +0100710static void intel_init_dpio(struct drm_i915_private *dev_priv)
711{
712 /*
713 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
714 * CHV x1 PHY (DP/HDMI D)
715 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
716 */
717 if (IS_CHERRYVIEW(dev_priv)) {
718 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
719 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
720 } else if (IS_VALLEYVIEW(dev_priv)) {
721 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
722 }
723}
724
725static int i915_workqueues_init(struct drm_i915_private *dev_priv)
726{
727 /*
728 * The i915 workqueue is primarily used for batched retirement of
729 * requests (and thus managing bo) once the task has been completed
730 * by the GPU. i915_gem_retire_requests() is called directly when we
731 * need high-priority retirement, such as waiting for an explicit
732 * bo.
733 *
734 * It is also used for periodic low-priority events, such as
735 * idle-timers and recording error state.
736 *
737 * All tasks on the workqueue are expected to acquire the dev mutex
738 * so there is no point in running more than one instance of the
739 * workqueue at any time. Use an ordered one.
740 */
741 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
742 if (dev_priv->wq == NULL)
743 goto out_err;
744
745 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
746 if (dev_priv->hotplug.dp_wq == NULL)
747 goto out_free_wq;
748
Chris Wilson0673ad42016-06-24 14:00:22 +0100749 return 0;
750
Chris Wilson0673ad42016-06-24 14:00:22 +0100751out_free_wq:
752 destroy_workqueue(dev_priv->wq);
753out_err:
754 DRM_ERROR("Failed to allocate workqueues.\n");
755
756 return -ENOMEM;
757}
758
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000759static void i915_engines_cleanup(struct drm_i915_private *i915)
760{
761 struct intel_engine_cs *engine;
762 enum intel_engine_id id;
763
764 for_each_engine(engine, i915, id)
765 kfree(engine);
766}
767
Chris Wilson0673ad42016-06-24 14:00:22 +0100768static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
769{
Chris Wilson0673ad42016-06-24 14:00:22 +0100770 destroy_workqueue(dev_priv->hotplug.dp_wq);
771 destroy_workqueue(dev_priv->wq);
772}
773
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300774/*
775 * We don't keep the workarounds for pre-production hardware, so we expect our
776 * driver to fail on these machines in one way or another. A little warning on
777 * dmesg may help both the user and the bug triagers.
778 */
779static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
780{
Chris Wilson248a1242017-01-30 10:44:56 +0000781 bool pre = false;
782
783 pre |= IS_HSW_EARLY_SDV(dev_priv);
784 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000785 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000786
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000787 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300788 DRM_ERROR("This is a pre-production stepping. "
789 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000790 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
791 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300792}
793
Chris Wilson0673ad42016-06-24 14:00:22 +0100794/**
795 * i915_driver_init_early - setup state not requiring device access
796 * @dev_priv: device private
797 *
798 * Initialize everything that is a "SW-only" state, that is state not
799 * requiring accessing the device or exposing the driver via kernel internal
800 * or userspace interfaces. Example steps belonging here: lock initialization,
801 * system memory allocation, setting up device specific attributes and
802 * function hooks not requiring accessing the device.
803 */
804static int i915_driver_init_early(struct drm_i915_private *dev_priv,
805 const struct pci_device_id *ent)
806{
807 const struct intel_device_info *match_info =
808 (struct intel_device_info *)ent->driver_data;
809 struct intel_device_info *device_info;
810 int ret = 0;
811
812 if (i915_inject_load_failure())
813 return -ENODEV;
814
815 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100816 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100817 memcpy(device_info, match_info, sizeof(*device_info));
818 device_info->device_id = dev_priv->drm.pdev->device;
819
820 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
821 device_info->gen_mask = BIT(device_info->gen - 1);
822
823 spin_lock_init(&dev_priv->irq_lock);
824 spin_lock_init(&dev_priv->gpu_error.lock);
825 mutex_init(&dev_priv->backlight_lock);
826 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500827
Chris Wilson0673ad42016-06-24 14:00:22 +0100828 spin_lock_init(&dev_priv->mm.object_stat_lock);
829 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +0200830 spin_lock_init(&dev_priv->wm.dsparb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100831 mutex_init(&dev_priv->sb_lock);
832 mutex_init(&dev_priv->modeset_restore_lock);
833 mutex_init(&dev_priv->av_mutex);
834 mutex_init(&dev_priv->wm.wm_mutex);
835 mutex_init(&dev_priv->pps_mutex);
836
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100837 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100838 i915_memcpy_init_early(dev_priv);
839
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000840 ret = intel_engines_init_early(dev_priv);
841 if (ret)
842 return ret;
843
Chris Wilson0673ad42016-06-24 14:00:22 +0100844 ret = i915_workqueues_init(dev_priv);
845 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000846 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100847
848 ret = intel_gvt_init(dev_priv);
849 if (ret < 0)
850 goto err_workqueues;
851
852 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000853 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100854
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000855 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100856 intel_init_dpio(dev_priv);
857 intel_power_domains_init(dev_priv);
858 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200859 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100860 intel_init_display_hooks(dev_priv);
861 intel_init_clock_gating_hooks(dev_priv);
862 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000863 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100864 if (ret < 0)
865 goto err_gvt;
Chris Wilson0673ad42016-06-24 14:00:22 +0100866
David Weinehall36cdd012016-08-22 13:59:31 +0300867 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100868
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100869 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100870
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300871 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100872
Robert Braggeec688e2016-11-07 19:49:47 +0000873 i915_perf_init(dev_priv);
874
Chris Wilson0673ad42016-06-24 14:00:22 +0100875 return 0;
876
Chris Wilson73cb9702016-10-28 13:58:46 +0100877err_gvt:
878 intel_gvt_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100879err_workqueues:
880 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000881err_engines:
882 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100883 return ret;
884}
885
886/**
887 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
888 * @dev_priv: device private
889 */
890static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
891{
Robert Braggeec688e2016-11-07 19:49:47 +0000892 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000893 i915_gem_load_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100894 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000895 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100896}
897
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000898static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100899{
David Weinehall52a05c32016-08-22 13:32:44 +0300900 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100901 int mmio_bar;
902 int mmio_size;
903
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100904 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 /*
906 * Before gen4, the registers and the GTT are behind different BARs.
907 * However, from gen4 onwards, the registers and the GTT are shared
908 * in the same BAR, so we want to restrict this ioremap from
909 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
910 * the register BAR remains the same size for all the earlier
911 * generations up to Ironlake.
912 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000913 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100914 mmio_size = 512 * 1024;
915 else
916 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300917 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100918 if (dev_priv->regs == NULL) {
919 DRM_ERROR("failed to map registers\n");
920
921 return -EIO;
922 }
923
924 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000925 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100926
927 return 0;
928}
929
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000930static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100931{
David Weinehall52a05c32016-08-22 13:32:44 +0300932 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100933
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000934 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300935 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936}
937
938/**
939 * i915_driver_init_mmio - setup device MMIO
940 * @dev_priv: device private
941 *
942 * Setup minimal device state necessary for MMIO accesses later in the
943 * initialization sequence. The setup here should avoid any other device-wide
944 * side effects or exposing the driver via kernel internal or user space
945 * interfaces.
946 */
947static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
948{
Chris Wilson0673ad42016-06-24 14:00:22 +0100949 int ret;
950
951 if (i915_inject_load_failure())
952 return -ENODEV;
953
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000954 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100955 return -EIO;
956
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000957 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100958 if (ret < 0)
959 goto put_bridge;
960
961 intel_uncore_init(dev_priv);
Chris Wilson24145512017-01-24 11:01:35 +0000962 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100963
964 return 0;
965
966put_bridge:
967 pci_dev_put(dev_priv->bridge_dev);
968
969 return ret;
970}
971
972/**
973 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
974 * @dev_priv: device private
975 */
976static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
977{
Chris Wilson0673ad42016-06-24 14:00:22 +0100978 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000979 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100980 pci_dev_put(dev_priv->bridge_dev);
981}
982
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100983static void intel_sanitize_options(struct drm_i915_private *dev_priv)
984{
985 i915.enable_execlists =
986 intel_sanitize_enable_execlists(dev_priv,
987 i915.enable_execlists);
988
989 /*
990 * i915.enable_ppgtt is read-only, so do an early pass to validate the
991 * user's requested state against the hardware/driver capabilities. We
992 * do this now so that we can print out any log messages once rather
993 * than every time we check intel_enable_ppgtt().
994 */
995 i915.enable_ppgtt =
996 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
997 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100998
999 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
Tvrtko Ursulin784f2f12017-02-20 10:46:57 +00001000 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001001}
1002
Chris Wilson0673ad42016-06-24 14:00:22 +01001003/**
1004 * i915_driver_init_hw - setup state requiring device access
1005 * @dev_priv: device private
1006 *
1007 * Setup state that requires accessing the device, but doesn't require
1008 * exposing the driver via kernel internal or userspace interfaces.
1009 */
1010static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1011{
David Weinehall52a05c32016-08-22 13:32:44 +03001012 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001013 int ret;
1014
1015 if (i915_inject_load_failure())
1016 return -ENODEV;
1017
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001018 intel_device_info_runtime_init(dev_priv);
1019
1020 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001021
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001022 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001023 if (ret)
1024 return ret;
1025
Chris Wilson0673ad42016-06-24 14:00:22 +01001026 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1027 * otherwise the vga fbdev driver falls over. */
1028 ret = i915_kick_out_firmware_fb(dev_priv);
1029 if (ret) {
1030 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1031 goto out_ggtt;
1032 }
1033
1034 ret = i915_kick_out_vgacon(dev_priv);
1035 if (ret) {
1036 DRM_ERROR("failed to remove conflicting VGA console\n");
1037 goto out_ggtt;
1038 }
1039
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001040 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001041 if (ret)
1042 return ret;
1043
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001044 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001045 if (ret) {
1046 DRM_ERROR("failed to enable GGTT\n");
1047 goto out_ggtt;
1048 }
1049
David Weinehall52a05c32016-08-22 13:32:44 +03001050 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001051
1052 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001053 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001054 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001055 if (ret) {
1056 DRM_ERROR("failed to set DMA mask\n");
1057
1058 goto out_ggtt;
1059 }
1060 }
1061
Chris Wilson0673ad42016-06-24 14:00:22 +01001062 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1063 * using 32bit addressing, overwriting memory if HWS is located
1064 * above 4GB.
1065 *
1066 * The documentation also mentions an issue with undefined
1067 * behaviour if any general state is accessed within a page above 4GB,
1068 * which also needs to be handled carefully.
1069 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001070 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001071 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001072
1073 if (ret) {
1074 DRM_ERROR("failed to set DMA mask\n");
1075
1076 goto out_ggtt;
1077 }
1078 }
1079
Chris Wilson0673ad42016-06-24 14:00:22 +01001080 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1081 PM_QOS_DEFAULT_VALUE);
1082
1083 intel_uncore_sanitize(dev_priv);
1084
1085 intel_opregion_setup(dev_priv);
1086
1087 i915_gem_load_init_fences(dev_priv);
1088
1089 /* On the 945G/GM, the chipset reports the MSI capability on the
1090 * integrated graphics even though the support isn't actually there
1091 * according to the published specs. It doesn't appear to function
1092 * correctly in testing on 945G.
1093 * This may be a side effect of MSI having been made available for PEG
1094 * and the registers being closely associated.
1095 *
1096 * According to chipset errata, on the 965GM, MSI interrupts may
1097 * be lost or delayed, but we use them anyways to avoid
1098 * stuck interrupts on some machines.
1099 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001100 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001101 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001102 DRM_DEBUG_DRIVER("can't enable MSI");
1103 }
1104
1105 return 0;
1106
1107out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001108 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001109
1110 return ret;
1111}
1112
1113/**
1114 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1115 * @dev_priv: device private
1116 */
1117static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1118{
David Weinehall52a05c32016-08-22 13:32:44 +03001119 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001120
David Weinehall52a05c32016-08-22 13:32:44 +03001121 if (pdev->msi_enabled)
1122 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001123
1124 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001125 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001126}
1127
1128/**
1129 * i915_driver_register - register the driver with the rest of the system
1130 * @dev_priv: device private
1131 *
1132 * Perform any steps necessary to make the driver available via kernel
1133 * internal or userspace interfaces.
1134 */
1135static void i915_driver_register(struct drm_i915_private *dev_priv)
1136{
Chris Wilson91c8a322016-07-05 10:40:23 +01001137 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001138
1139 i915_gem_shrinker_init(dev_priv);
1140
1141 /*
1142 * Notify a valid surface after modesetting,
1143 * when running inside a VM.
1144 */
1145 if (intel_vgpu_active(dev_priv))
1146 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1147
1148 /* Reveal our presence to userspace */
1149 if (drm_dev_register(dev, 0) == 0) {
1150 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001151 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001152 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001153
1154 /* Depends on sysfs having been initialized */
1155 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001156 } else
1157 DRM_ERROR("Failed to register driver for userspace access!\n");
1158
1159 if (INTEL_INFO(dev_priv)->num_pipes) {
1160 /* Must be done after probing outputs */
1161 intel_opregion_register(dev_priv);
1162 acpi_video_register();
1163 }
1164
1165 if (IS_GEN5(dev_priv))
1166 intel_gpu_ips_init(dev_priv);
1167
1168 i915_audio_component_init(dev_priv);
1169
1170 /*
1171 * Some ports require correctly set-up hpd registers for detection to
1172 * work properly (leading to ghost connected connector status), e.g. VGA
1173 * on gm45. Hence we can only set up the initial fbdev config after hpd
1174 * irqs are fully enabled. We do it last so that the async config
1175 * cannot run before the connectors are registered.
1176 */
1177 intel_fbdev_initial_config_async(dev);
1178}
1179
1180/**
1181 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1182 * @dev_priv: device private
1183 */
1184static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1185{
1186 i915_audio_component_cleanup(dev_priv);
1187
1188 intel_gpu_ips_teardown();
1189 acpi_video_unregister();
1190 intel_opregion_unregister(dev_priv);
1191
Robert Bragg442b8c02016-11-07 19:49:53 +00001192 i915_perf_unregister(dev_priv);
1193
David Weinehall694c2822016-08-22 13:32:43 +03001194 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001195 i915_guc_log_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001196 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001197 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001198
1199 i915_gem_shrinker_cleanup(dev_priv);
1200}
1201
1202/**
1203 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001204 * @pdev: PCI device
1205 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001206 *
1207 * The driver load routine has to do several things:
1208 * - drive output discovery via intel_modeset_init()
1209 * - initialize the memory manager
1210 * - allocate initial config memory
1211 * - setup the DRM framebuffer with the allocated memory
1212 */
Chris Wilson42f55512016-06-24 14:00:26 +01001213int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001214{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001215 const struct intel_device_info *match_info =
1216 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001217 struct drm_i915_private *dev_priv;
1218 int ret;
1219
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001220 /* Enable nuclear pageflip on ILK+, except vlv/chv */
1221 if (!i915.nuclear_pageflip &&
1222 (match_info->gen < 5 || match_info->has_gmch_display))
1223 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001224
Chris Wilson0673ad42016-06-24 14:00:22 +01001225 ret = -ENOMEM;
1226 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1227 if (dev_priv)
1228 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1229 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001230 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001231 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001232 }
1233
Chris Wilson0673ad42016-06-24 14:00:22 +01001234 dev_priv->drm.pdev = pdev;
1235 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001236
1237 ret = pci_enable_device(pdev);
1238 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001239 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001240
1241 pci_set_drvdata(pdev, &dev_priv->drm);
1242
1243 ret = i915_driver_init_early(dev_priv, ent);
1244 if (ret < 0)
1245 goto out_pci_disable;
1246
1247 intel_runtime_pm_get(dev_priv);
1248
1249 ret = i915_driver_init_mmio(dev_priv);
1250 if (ret < 0)
1251 goto out_runtime_pm_put;
1252
1253 ret = i915_driver_init_hw(dev_priv);
1254 if (ret < 0)
1255 goto out_cleanup_mmio;
1256
1257 /*
1258 * TODO: move the vblank init and parts of modeset init steps into one
1259 * of the i915_driver_init_/i915_driver_register functions according
1260 * to the role/effect of the given init step.
1261 */
1262 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001263 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001264 INTEL_INFO(dev_priv)->num_pipes);
1265 if (ret)
1266 goto out_cleanup_hw;
1267 }
1268
Chris Wilson91c8a322016-07-05 10:40:23 +01001269 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001270 if (ret < 0)
1271 goto out_cleanup_vblank;
1272
1273 i915_driver_register(dev_priv);
1274
1275 intel_runtime_pm_enable(dev_priv);
1276
Mahesh Kumara3a89862016-12-01 21:19:34 +05301277 dev_priv->ipc_enabled = false;
1278
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001279 /* Everything is in place, we can now relax! */
1280 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1281 driver.name, driver.major, driver.minor, driver.patchlevel,
1282 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001283 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1284 DRM_INFO("DRM_I915_DEBUG enabled\n");
1285 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1286 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001287
Chris Wilson0673ad42016-06-24 14:00:22 +01001288 intel_runtime_pm_put(dev_priv);
1289
1290 return 0;
1291
1292out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001293 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001294out_cleanup_hw:
1295 i915_driver_cleanup_hw(dev_priv);
1296out_cleanup_mmio:
1297 i915_driver_cleanup_mmio(dev_priv);
1298out_runtime_pm_put:
1299 intel_runtime_pm_put(dev_priv);
1300 i915_driver_cleanup_early(dev_priv);
1301out_pci_disable:
1302 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001303out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001304 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001305 drm_dev_fini(&dev_priv->drm);
1306out_free:
1307 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001308 return ret;
1309}
1310
Chris Wilson42f55512016-06-24 14:00:26 +01001311void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001312{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001313 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001314 struct pci_dev *pdev = dev_priv->drm.pdev;
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001315 struct drm_modeset_acquire_ctx ctx;
1316 int ret;
Chris Wilson0673ad42016-06-24 14:00:22 +01001317
1318 intel_fbdev_fini(dev);
1319
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001320 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001321 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001322
1323 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1324
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001325 drm_modeset_acquire_init(&ctx, 0);
1326 while (1) {
1327 ret = drm_modeset_lock_all_ctx(dev, &ctx);
1328 if (!ret)
1329 ret = drm_atomic_helper_disable_all(dev, &ctx);
1330
1331 if (ret != -EDEADLK)
1332 break;
1333
1334 drm_modeset_backoff(&ctx);
1335 }
1336
1337 if (ret)
1338 DRM_ERROR("Disabling all crtc's during unload failed with %i\n", ret);
1339
1340 drm_modeset_drop_locks(&ctx);
1341 drm_modeset_acquire_fini(&ctx);
1342
Chris Wilson0673ad42016-06-24 14:00:22 +01001343 i915_driver_unregister(dev_priv);
1344
1345 drm_vblank_cleanup(dev);
1346
1347 intel_modeset_cleanup(dev);
1348
1349 /*
1350 * free the memory space allocated for the child device
1351 * config parsed from VBT
1352 */
1353 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1354 kfree(dev_priv->vbt.child_dev);
1355 dev_priv->vbt.child_dev = NULL;
1356 dev_priv->vbt.child_dev_num = 0;
1357 }
1358 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1359 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1360 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1361 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1362
David Weinehall52a05c32016-08-22 13:32:44 +03001363 vga_switcheroo_unregister_client(pdev);
1364 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001365
1366 intel_csr_ucode_fini(dev_priv);
1367
1368 /* Free error state after interrupts are fully disabled. */
1369 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001370 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001371
1372 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001373 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001374
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001375 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -08001376 intel_huc_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001377 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001378 intel_fbc_cleanup_cfb(dev_priv);
1379
1380 intel_power_domains_fini(dev_priv);
1381
1382 i915_driver_cleanup_hw(dev_priv);
1383 i915_driver_cleanup_mmio(dev_priv);
1384
1385 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001386}
1387
1388static void i915_driver_release(struct drm_device *dev)
1389{
1390 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001391
1392 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001393 drm_dev_fini(&dev_priv->drm);
1394
1395 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001396}
1397
1398static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1399{
1400 int ret;
1401
1402 ret = i915_gem_open(dev, file);
1403 if (ret)
1404 return ret;
1405
1406 return 0;
1407}
1408
1409/**
1410 * i915_driver_lastclose - clean up after all DRM clients have exited
1411 * @dev: DRM device
1412 *
1413 * Take care of cleaning up after all DRM clients have exited. In the
1414 * mode setting case, we want to restore the kernel's initial mode (just
1415 * in case the last client left us in a bad state).
1416 *
1417 * Additionally, in the non-mode setting case, we'll tear down the GTT
1418 * and DMA structures, since the kernel won't be using them, and clea
1419 * up any GEM state.
1420 */
1421static void i915_driver_lastclose(struct drm_device *dev)
1422{
1423 intel_fbdev_restore_mode(dev);
1424 vga_switcheroo_process_delayed_switch();
1425}
1426
1427static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1428{
1429 mutex_lock(&dev->struct_mutex);
1430 i915_gem_context_close(dev, file);
1431 i915_gem_release(dev, file);
1432 mutex_unlock(&dev->struct_mutex);
1433}
1434
1435static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1436{
1437 struct drm_i915_file_private *file_priv = file->driver_priv;
1438
1439 kfree(file_priv);
1440}
1441
Imre Deak07f9cd02014-08-18 14:42:45 +03001442static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1443{
Chris Wilson91c8a322016-07-05 10:40:23 +01001444 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001445 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001446
1447 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001448 for_each_intel_encoder(dev, encoder)
1449 if (encoder->suspend)
1450 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001451 drm_modeset_unlock_all(dev);
1452}
1453
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001454static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1455 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001456static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301457
Imre Deakbc872292015-11-18 17:32:30 +02001458static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1459{
1460#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1461 if (acpi_target_system_state() < ACPI_STATE_S3)
1462 return true;
1463#endif
1464 return false;
1465}
Sagar Kambleebc32822014-08-13 23:07:05 +05301466
Imre Deak5e365c32014-10-23 19:23:25 +03001467static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001468{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001469 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001470 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001471 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001472 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001473
Zhang Ruib8efb172013-02-05 15:41:53 +08001474 /* ignore lid events during suspend */
1475 mutex_lock(&dev_priv->modeset_restore_lock);
1476 dev_priv->modeset_restore = MODESET_SUSPENDED;
1477 mutex_unlock(&dev_priv->modeset_restore_lock);
1478
Imre Deak1f814da2015-12-16 02:52:19 +02001479 disable_rpm_wakeref_asserts(dev_priv);
1480
Paulo Zanonic67a4702013-08-19 13:18:09 -03001481 /* We do a lot of poking in a lot of registers, make sure they work
1482 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001483 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001484
Dave Airlie5bcf7192010-12-07 09:20:40 +10001485 drm_kms_helper_poll_disable(dev);
1486
David Weinehall52a05c32016-08-22 13:32:44 +03001487 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001488
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001489 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001490 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001491 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001492 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001493 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001494 }
1495
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001496 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001497
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001498 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001499
1500 intel_dp_mst_suspend(dev);
1501
1502 intel_runtime_pm_disable_interrupts(dev_priv);
1503 intel_hpd_cancel_work(dev_priv);
1504
1505 intel_suspend_encoders(dev_priv);
1506
Ville Syrjälä712bf362016-10-31 22:37:23 +02001507 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001508
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001509 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001510
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001511 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001512
Imre Deakbc872292015-11-18 17:32:30 +02001513 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001514 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001515
Chris Wilsondc979972016-05-10 14:10:04 +01001516 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001517 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001518
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001519 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001520
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001521 dev_priv->suspend_count++;
1522
Imre Deakf74ed082016-04-18 14:48:21 +03001523 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001524
Imre Deak1f814da2015-12-16 02:52:19 +02001525out:
1526 enable_rpm_wakeref_asserts(dev_priv);
1527
1528 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001529}
1530
David Weinehallc49d13e2016-08-22 13:32:42 +03001531static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001532{
David Weinehallc49d13e2016-08-22 13:32:42 +03001533 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001534 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001535 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001536 int ret;
1537
Imre Deak1f814da2015-12-16 02:52:19 +02001538 disable_rpm_wakeref_asserts(dev_priv);
1539
Imre Deak4c494a52016-10-13 14:34:06 +03001540 intel_display_set_init_power(dev_priv, false);
1541
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001542 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001543 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001544 /*
1545 * In case of firmware assisted context save/restore don't manually
1546 * deinit the power domains. This also means the CSR/DMC firmware will
1547 * stay active, it will power down any HW resources as required and
1548 * also enable deeper system power states that would be blocked if the
1549 * firmware was inactive.
1550 */
1551 if (!fw_csr)
1552 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001553
Imre Deak507e1262016-04-20 20:27:54 +03001554 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001555 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001556 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001557 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001558 hsw_enable_pc8(dev_priv);
1559 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1560 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001561
1562 if (ret) {
1563 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001564 if (!fw_csr)
1565 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001566
Imre Deak1f814da2015-12-16 02:52:19 +02001567 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001568 }
1569
David Weinehall52a05c32016-08-22 13:32:44 +03001570 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001571 /*
Imre Deak54875572015-06-30 17:06:47 +03001572 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001573 * the device even though it's already in D3 and hang the machine. So
1574 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001575 * power down the device properly. The issue was seen on multiple old
1576 * GENs with different BIOS vendors, so having an explicit blacklist
1577 * is inpractical; apply the workaround on everything pre GEN6. The
1578 * platforms where the issue was seen:
1579 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1580 * Fujitsu FSC S7110
1581 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001582 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001583 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001584 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001585
Imre Deakbc872292015-11-18 17:32:30 +02001586 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1587
Imre Deak1f814da2015-12-16 02:52:19 +02001588out:
1589 enable_rpm_wakeref_asserts(dev_priv);
1590
1591 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001592}
1593
Matthew Aulda9a251c2016-12-02 10:24:11 +00001594static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001595{
1596 int error;
1597
Chris Wilsonded8b072016-07-05 10:40:22 +01001598 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001599 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001600 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001601 return -ENODEV;
1602 }
1603
Imre Deak0b14cbd2014-09-10 18:16:55 +03001604 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1605 state.event != PM_EVENT_FREEZE))
1606 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001607
1608 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1609 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001610
Imre Deak5e365c32014-10-23 19:23:25 +03001611 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001612 if (error)
1613 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001614
Imre Deakab3be732015-03-02 13:04:41 +02001615 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001616}
1617
Imre Deak5e365c32014-10-23 19:23:25 +03001618static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001619{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001620 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001621 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001622
Imre Deak1f814da2015-12-16 02:52:19 +02001623 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001624 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001625
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001626 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001627 if (ret)
1628 DRM_ERROR("failed to re-enable GGTT\n");
1629
Imre Deakf74ed082016-04-18 14:48:21 +03001630 intel_csr_ucode_resume(dev_priv);
1631
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001632 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001633
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001634 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001635 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001636 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001637
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001638 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001639
Peter Antoine364aece2015-05-11 08:50:45 +01001640 /*
1641 * Interrupts have to be enabled before any batches are run. If not the
1642 * GPU will hang. i915_gem_init_hw() will initiate batches to
1643 * update/restore the context.
1644 *
Imre Deak908764f2016-11-29 21:40:29 +02001645 * drm_mode_config_reset() needs AUX interrupts.
1646 *
Peter Antoine364aece2015-05-11 08:50:45 +01001647 * Modeset enabling in intel_modeset_init_hw() also needs working
1648 * interrupts.
1649 */
1650 intel_runtime_pm_enable_interrupts(dev_priv);
1651
Imre Deak908764f2016-11-29 21:40:29 +02001652 drm_mode_config_reset(dev);
1653
Daniel Vetterd5818932015-02-23 12:03:26 +01001654 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001655 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001656 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001657 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001658 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001659 mutex_unlock(&dev->struct_mutex);
1660
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001661 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001662
Daniel Vetterd5818932015-02-23 12:03:26 +01001663 intel_modeset_init_hw(dev);
1664
1665 spin_lock_irq(&dev_priv->irq_lock);
1666 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001667 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001668 spin_unlock_irq(&dev_priv->irq_lock);
1669
Daniel Vetterd5818932015-02-23 12:03:26 +01001670 intel_dp_mst_resume(dev);
1671
Lyudea16b7652016-03-11 10:57:01 -05001672 intel_display_resume(dev);
1673
Lyudee0b70062016-11-01 21:06:30 -04001674 drm_kms_helper_poll_enable(dev);
1675
Daniel Vetterd5818932015-02-23 12:03:26 +01001676 /*
1677 * ... but also need to make sure that hotplug processing
1678 * doesn't cause havoc. Like in the driver load code we don't
1679 * bother with the tiny race here where we might loose hotplug
1680 * notifications.
1681 * */
1682 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001683
Chris Wilson03d92e42016-05-23 15:08:10 +01001684 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001685
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001686 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001687
Zhang Ruib8efb172013-02-05 15:41:53 +08001688 mutex_lock(&dev_priv->modeset_restore_lock);
1689 dev_priv->modeset_restore = MODESET_DONE;
1690 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001691
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001692 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001693
Chris Wilson54b4f682016-07-21 21:16:19 +01001694 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001695
Imre Deak1f814da2015-12-16 02:52:19 +02001696 enable_rpm_wakeref_asserts(dev_priv);
1697
Chris Wilson074c6ad2014-04-09 09:19:43 +01001698 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001699}
1700
Imre Deak5e365c32014-10-23 19:23:25 +03001701static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001702{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001703 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001704 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001705 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001706
Imre Deak76c4b252014-04-01 19:55:22 +03001707 /*
1708 * We have a resume ordering issue with the snd-hda driver also
1709 * requiring our device to be power up. Due to the lack of a
1710 * parent/child relationship we currently solve this with an early
1711 * resume hook.
1712 *
1713 * FIXME: This should be solved with a special hdmi sink device or
1714 * similar so that power domains can be employed.
1715 */
Imre Deak44410cd2016-04-18 14:45:54 +03001716
1717 /*
1718 * Note that we need to set the power state explicitly, since we
1719 * powered off the device during freeze and the PCI core won't power
1720 * it back up for us during thaw. Powering off the device during
1721 * freeze is not a hard requirement though, and during the
1722 * suspend/resume phases the PCI core makes sure we get here with the
1723 * device powered on. So in case we change our freeze logic and keep
1724 * the device powered we can also remove the following set power state
1725 * call.
1726 */
David Weinehall52a05c32016-08-22 13:32:44 +03001727 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001728 if (ret) {
1729 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1730 goto out;
1731 }
1732
1733 /*
1734 * Note that pci_enable_device() first enables any parent bridge
1735 * device and only then sets the power state for this device. The
1736 * bridge enabling is a nop though, since bridge devices are resumed
1737 * first. The order of enabling power and enabling the device is
1738 * imposed by the PCI core as described above, so here we preserve the
1739 * same order for the freeze/thaw phases.
1740 *
1741 * TODO: eventually we should remove pci_disable_device() /
1742 * pci_enable_enable_device() from suspend/resume. Due to how they
1743 * depend on the device enable refcount we can't anyway depend on them
1744 * disabling/enabling the device.
1745 */
David Weinehall52a05c32016-08-22 13:32:44 +03001746 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001747 ret = -EIO;
1748 goto out;
1749 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001750
David Weinehall52a05c32016-08-22 13:32:44 +03001751 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001752
Imre Deak1f814da2015-12-16 02:52:19 +02001753 disable_rpm_wakeref_asserts(dev_priv);
1754
Wayne Boyer666a4532015-12-09 12:29:35 -08001755 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001756 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001757 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001758 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1759 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001760
Chris Wilsondc979972016-05-10 14:10:04 +01001761 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001762
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001763 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001764 if (!dev_priv->suspended_to_idle)
1765 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001766 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001767 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001768 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001769 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001770
Chris Wilsondc979972016-05-10 14:10:04 +01001771 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001772
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001773 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001774 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001775 intel_power_domains_init_hw(dev_priv, true);
1776
Chris Wilson24145512017-01-24 11:01:35 +00001777 i915_gem_sanitize(dev_priv);
1778
Imre Deak6e35e8a2016-04-18 10:04:19 +03001779 enable_rpm_wakeref_asserts(dev_priv);
1780
Imre Deakbc872292015-11-18 17:32:30 +02001781out:
1782 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001783
1784 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001785}
1786
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001787static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001788{
Imre Deak50a00722014-10-23 19:23:17 +03001789 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001790
Imre Deak097dd832014-10-23 19:23:19 +03001791 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1792 return 0;
1793
Imre Deak5e365c32014-10-23 19:23:25 +03001794 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001795 if (ret)
1796 return ret;
1797
Imre Deak5a175142014-10-23 19:23:18 +03001798 return i915_drm_resume(dev);
1799}
1800
Ben Gamari11ed50e2009-09-14 17:48:45 -04001801/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001802 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001803 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001804 *
Chris Wilson780f2622016-09-09 14:11:52 +01001805 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1806 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001807 *
Chris Wilson221fe792016-09-09 14:11:51 +01001808 * Caller must hold the struct_mutex.
1809 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001810 * Procedure is fairly simple:
1811 * - reset the chip using the reset reg
1812 * - re-init context state
1813 * - re-init hardware status page
1814 * - re-init ring buffer
1815 * - re-init interrupt state
1816 * - re-init display
1817 */
Chris Wilson780f2622016-09-09 14:11:52 +01001818void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001819{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001820 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001821 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001822
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001823 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson221fe792016-09-09 14:11:51 +01001824
1825 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001826 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001827
Chris Wilsond98c52c2016-04-13 17:35:05 +01001828 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001829 __clear_bit(I915_WEDGED, &error->flags);
1830 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001831
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001832 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001833 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001834 ret = i915_gem_reset_prepare(dev_priv);
1835 if (ret) {
1836 DRM_ERROR("GPU recovery failed\n");
1837 intel_gpu_reset(dev_priv, ALL_ENGINES);
1838 goto error;
1839 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001840
Chris Wilsondc979972016-05-10 14:10:04 +01001841 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001842 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001843 if (ret != -ENODEV)
1844 DRM_ERROR("Failed to reset chip: %i\n", ret);
1845 else
1846 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001847 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001848 }
1849
Chris Wilsond8027092017-02-08 14:30:32 +00001850 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001851 intel_overlay_reset(dev_priv);
1852
Ben Gamari11ed50e2009-09-14 17:48:45 -04001853 /* Ok, now get things going again... */
1854
1855 /*
1856 * Everything depends on having the GTT running, so we need to start
1857 * there. Fortunately we don't need to do this unless we reset the
1858 * chip at a PCI level.
1859 *
1860 * Next we need to restore the context, but we don't use those
1861 * yet either...
1862 *
1863 * Ring buffer needs to be re-initialized in the KMS case, or if X
1864 * was running at the time of the reset (i.e. we weren't VT
1865 * switched away).
1866 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001867 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001868 if (ret) {
1869 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001870 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001871 }
1872
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001873 i915_queue_hangcheck(dev_priv);
1874
Chris Wilson780f2622016-09-09 14:11:52 +01001875wakeup:
Chris Wilson8d613c52017-02-12 17:19:59 +00001876 i915_gem_reset_finish(dev_priv);
Chris Wilson4c965542017-01-17 17:59:01 +02001877 enable_irq(dev_priv->drm.irq);
Chris Wilson780f2622016-09-09 14:11:52 +01001878 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1879 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001880
1881error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001882 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001883 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001884}
1885
David Weinehallc49d13e2016-08-22 13:32:42 +03001886static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001887{
David Weinehallc49d13e2016-08-22 13:32:42 +03001888 struct pci_dev *pdev = to_pci_dev(kdev);
1889 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001890
David Weinehallc49d13e2016-08-22 13:32:42 +03001891 if (!dev) {
1892 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001893 return -ENODEV;
1894 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001895
David Weinehallc49d13e2016-08-22 13:32:42 +03001896 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001897 return 0;
1898
David Weinehallc49d13e2016-08-22 13:32:42 +03001899 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001900}
1901
David Weinehallc49d13e2016-08-22 13:32:42 +03001902static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001903{
David Weinehallc49d13e2016-08-22 13:32:42 +03001904 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001905
1906 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001907 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001908 * requiring our device to be power up. Due to the lack of a
1909 * parent/child relationship we currently solve this with an late
1910 * suspend hook.
1911 *
1912 * FIXME: This should be solved with a special hdmi sink device or
1913 * similar so that power domains can be employed.
1914 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001915 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001916 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001917
David Weinehallc49d13e2016-08-22 13:32:42 +03001918 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001919}
1920
David Weinehallc49d13e2016-08-22 13:32:42 +03001921static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001922{
David Weinehallc49d13e2016-08-22 13:32:42 +03001923 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001924
David Weinehallc49d13e2016-08-22 13:32:42 +03001925 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001926 return 0;
1927
David Weinehallc49d13e2016-08-22 13:32:42 +03001928 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001929}
1930
David Weinehallc49d13e2016-08-22 13:32:42 +03001931static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001932{
David Weinehallc49d13e2016-08-22 13:32:42 +03001933 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001934
David Weinehallc49d13e2016-08-22 13:32:42 +03001935 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001936 return 0;
1937
David Weinehallc49d13e2016-08-22 13:32:42 +03001938 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001939}
1940
David Weinehallc49d13e2016-08-22 13:32:42 +03001941static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001942{
David Weinehallc49d13e2016-08-22 13:32:42 +03001943 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001944
David Weinehallc49d13e2016-08-22 13:32:42 +03001945 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001946 return 0;
1947
David Weinehallc49d13e2016-08-22 13:32:42 +03001948 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001949}
1950
Chris Wilson1f19ac22016-05-14 07:26:32 +01001951/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001952static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001953{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001954 int ret;
1955
1956 ret = i915_pm_suspend(kdev);
1957 if (ret)
1958 return ret;
1959
1960 ret = i915_gem_freeze(kdev_to_i915(kdev));
1961 if (ret)
1962 return ret;
1963
1964 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001965}
1966
David Weinehallc49d13e2016-08-22 13:32:42 +03001967static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001968{
Chris Wilson461fb992016-05-14 07:26:33 +01001969 int ret;
1970
David Weinehallc49d13e2016-08-22 13:32:42 +03001971 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001972 if (ret)
1973 return ret;
1974
David Weinehallc49d13e2016-08-22 13:32:42 +03001975 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001976 if (ret)
1977 return ret;
1978
1979 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001980}
1981
1982/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001983static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001984{
David Weinehallc49d13e2016-08-22 13:32:42 +03001985 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001986}
1987
David Weinehallc49d13e2016-08-22 13:32:42 +03001988static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001989{
David Weinehallc49d13e2016-08-22 13:32:42 +03001990 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001991}
1992
1993/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001994static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001995{
David Weinehallc49d13e2016-08-22 13:32:42 +03001996 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001997}
1998
David Weinehallc49d13e2016-08-22 13:32:42 +03001999static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002000{
David Weinehallc49d13e2016-08-22 13:32:42 +03002001 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002002}
2003
Imre Deakddeea5b2014-05-05 15:19:56 +03002004/*
2005 * Save all Gunit registers that may be lost after a D3 and a subsequent
2006 * S0i[R123] transition. The list of registers needing a save/restore is
2007 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2008 * registers in the following way:
2009 * - Driver: saved/restored by the driver
2010 * - Punit : saved/restored by the Punit firmware
2011 * - No, w/o marking: no need to save/restore, since the register is R/O or
2012 * used internally by the HW in a way that doesn't depend
2013 * keeping the content across a suspend/resume.
2014 * - Debug : used for debugging
2015 *
2016 * We save/restore all registers marked with 'Driver', with the following
2017 * exceptions:
2018 * - Registers out of use, including also registers marked with 'Debug'.
2019 * These have no effect on the driver's operation, so we don't save/restore
2020 * them to reduce the overhead.
2021 * - Registers that are fully setup by an initialization function called from
2022 * the resume path. For example many clock gating and RPS/RC6 registers.
2023 * - Registers that provide the right functionality with their reset defaults.
2024 *
2025 * TODO: Except for registers that based on the above 3 criteria can be safely
2026 * ignored, we save/restore all others, practically treating the HW context as
2027 * a black-box for the driver. Further investigation is needed to reduce the
2028 * saved/restored registers even further, by following the same 3 criteria.
2029 */
2030static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2031{
2032 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2033 int i;
2034
2035 /* GAM 0x4000-0x4770 */
2036 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2037 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2038 s->arb_mode = I915_READ(ARB_MODE);
2039 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2040 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2041
2042 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002043 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002044
2045 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002046 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002047
2048 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2049 s->ecochk = I915_READ(GAM_ECOCHK);
2050 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2051 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2052
2053 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2054
2055 /* MBC 0x9024-0x91D0, 0x8500 */
2056 s->g3dctl = I915_READ(VLV_G3DCTL);
2057 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2058 s->mbctl = I915_READ(GEN6_MBCTL);
2059
2060 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2061 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2062 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2063 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2064 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2065 s->rstctl = I915_READ(GEN6_RSTCTL);
2066 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2067
2068 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2069 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2070 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2071 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2072 s->ecobus = I915_READ(ECOBUS);
2073 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2074 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2075 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2076 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2077 s->rcedata = I915_READ(VLV_RCEDATA);
2078 s->spare2gh = I915_READ(VLV_SPAREG2H);
2079
2080 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2081 s->gt_imr = I915_READ(GTIMR);
2082 s->gt_ier = I915_READ(GTIER);
2083 s->pm_imr = I915_READ(GEN6_PMIMR);
2084 s->pm_ier = I915_READ(GEN6_PMIER);
2085
2086 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002087 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002088
2089 /* GT SA CZ domain, 0x100000-0x138124 */
2090 s->tilectl = I915_READ(TILECTL);
2091 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2092 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2093 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2094 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2095
2096 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2097 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2098 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002099 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002100 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2101
2102 /*
2103 * Not saving any of:
2104 * DFT, 0x9800-0x9EC0
2105 * SARB, 0xB000-0xB1FC
2106 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2107 * PCI CFG
2108 */
2109}
2110
2111static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2112{
2113 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2114 u32 val;
2115 int i;
2116
2117 /* GAM 0x4000-0x4770 */
2118 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2119 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2120 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2121 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2122 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2123
2124 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002125 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002126
2127 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002128 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002129
2130 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2131 I915_WRITE(GAM_ECOCHK, s->ecochk);
2132 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2133 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2134
2135 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2136
2137 /* MBC 0x9024-0x91D0, 0x8500 */
2138 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2139 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2140 I915_WRITE(GEN6_MBCTL, s->mbctl);
2141
2142 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2143 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2144 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2145 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2146 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2147 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2148 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2149
2150 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2151 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2152 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2153 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2154 I915_WRITE(ECOBUS, s->ecobus);
2155 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2156 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2157 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2158 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2159 I915_WRITE(VLV_RCEDATA, s->rcedata);
2160 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2161
2162 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2163 I915_WRITE(GTIMR, s->gt_imr);
2164 I915_WRITE(GTIER, s->gt_ier);
2165 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2166 I915_WRITE(GEN6_PMIER, s->pm_ier);
2167
2168 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002169 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002170
2171 /* GT SA CZ domain, 0x100000-0x138124 */
2172 I915_WRITE(TILECTL, s->tilectl);
2173 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2174 /*
2175 * Preserve the GT allow wake and GFX force clock bit, they are not
2176 * be restored, as they are used to control the s0ix suspend/resume
2177 * sequence by the caller.
2178 */
2179 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2180 val &= VLV_GTLC_ALLOWWAKEREQ;
2181 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2182 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2183
2184 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2185 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2186 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2187 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2188
2189 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2190
2191 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2192 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2193 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002194 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002195 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2196}
2197
Imre Deak650ad972014-04-18 16:35:02 +03002198int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2199{
2200 u32 val;
2201 int err;
2202
Imre Deak650ad972014-04-18 16:35:02 +03002203 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2204 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2205 if (force_on)
2206 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2207 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2208
2209 if (!force_on)
2210 return 0;
2211
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002212 err = intel_wait_for_register(dev_priv,
2213 VLV_GTLC_SURVIVABILITY_REG,
2214 VLV_GFX_CLK_STATUS_BIT,
2215 VLV_GFX_CLK_STATUS_BIT,
2216 20);
Imre Deak650ad972014-04-18 16:35:02 +03002217 if (err)
2218 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2219 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2220
2221 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002222}
2223
Imre Deakddeea5b2014-05-05 15:19:56 +03002224static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2225{
2226 u32 val;
2227 int err = 0;
2228
2229 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2230 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2231 if (allow)
2232 val |= VLV_GTLC_ALLOWWAKEREQ;
2233 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2234 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2235
Chris Wilsonb2736692016-06-30 15:32:47 +01002236 err = intel_wait_for_register(dev_priv,
2237 VLV_GTLC_PW_STATUS,
2238 VLV_GTLC_ALLOWWAKEACK,
2239 allow,
2240 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002241 if (err)
2242 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002243
Imre Deakddeea5b2014-05-05 15:19:56 +03002244 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002245}
2246
2247static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2248 bool wait_for_on)
2249{
2250 u32 mask;
2251 u32 val;
2252 int err;
2253
2254 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2255 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002256 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002257 return 0;
2258
2259 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002260 onoff(wait_for_on),
2261 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002262
2263 /*
2264 * RC6 transitioning can be delayed up to 2 msec (see
2265 * valleyview_enable_rps), use 3 msec for safety.
2266 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002267 err = intel_wait_for_register(dev_priv,
2268 VLV_GTLC_PW_STATUS, mask, val,
2269 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002270 if (err)
2271 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002272 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002273
2274 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002275}
2276
2277static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2278{
2279 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2280 return;
2281
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002282 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002283 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2284}
2285
Sagar Kambleebc32822014-08-13 23:07:05 +05302286static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002287{
2288 u32 mask;
2289 int err;
2290
2291 /*
2292 * Bspec defines the following GT well on flags as debug only, so
2293 * don't treat them as hard failures.
2294 */
2295 (void)vlv_wait_for_gt_wells(dev_priv, false);
2296
2297 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2298 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2299
2300 vlv_check_no_gt_access(dev_priv);
2301
2302 err = vlv_force_gfx_clock(dev_priv, true);
2303 if (err)
2304 goto err1;
2305
2306 err = vlv_allow_gt_wake(dev_priv, false);
2307 if (err)
2308 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302309
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002310 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302311 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002312
2313 err = vlv_force_gfx_clock(dev_priv, false);
2314 if (err)
2315 goto err2;
2316
2317 return 0;
2318
2319err2:
2320 /* For safety always re-enable waking and disable gfx clock forcing */
2321 vlv_allow_gt_wake(dev_priv, true);
2322err1:
2323 vlv_force_gfx_clock(dev_priv, false);
2324
2325 return err;
2326}
2327
Sagar Kamble016970b2014-08-13 23:07:06 +05302328static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2329 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002330{
Imre Deakddeea5b2014-05-05 15:19:56 +03002331 int err;
2332 int ret;
2333
2334 /*
2335 * If any of the steps fail just try to continue, that's the best we
2336 * can do at this point. Return the first error code (which will also
2337 * leave RPM permanently disabled).
2338 */
2339 ret = vlv_force_gfx_clock(dev_priv, true);
2340
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002341 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302342 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002343
2344 err = vlv_allow_gt_wake(dev_priv, true);
2345 if (!ret)
2346 ret = err;
2347
2348 err = vlv_force_gfx_clock(dev_priv, false);
2349 if (!ret)
2350 ret = err;
2351
2352 vlv_check_no_gt_access(dev_priv);
2353
Chris Wilson7c108fd2016-10-24 13:42:18 +01002354 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002355 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002356
2357 return ret;
2358}
2359
David Weinehallc49d13e2016-08-22 13:32:42 +03002360static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002361{
David Weinehallc49d13e2016-08-22 13:32:42 +03002362 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002363 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002364 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002365 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002366
Chris Wilsondc979972016-05-10 14:10:04 +01002367 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002368 return -ENODEV;
2369
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002370 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002371 return -ENODEV;
2372
Paulo Zanoni8a187452013-12-06 20:32:13 -02002373 DRM_DEBUG_KMS("Suspending device\n");
2374
Imre Deak1f814da2015-12-16 02:52:19 +02002375 disable_rpm_wakeref_asserts(dev_priv);
2376
Imre Deakd6102972014-05-07 19:57:49 +03002377 /*
2378 * We are safe here against re-faults, since the fault handler takes
2379 * an RPM reference.
2380 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002381 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002382
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002383 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002384
Imre Deak2eb52522014-11-19 15:30:05 +02002385 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002386
Imre Deak507e1262016-04-20 20:27:54 +03002387 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002388 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002389 bxt_display_core_uninit(dev_priv);
2390 bxt_enable_dc9(dev_priv);
2391 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2392 hsw_enable_pc8(dev_priv);
2393 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2394 ret = vlv_suspend_complete(dev_priv);
2395 }
2396
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002397 if (ret) {
2398 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002399 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002400
Imre Deak1f814da2015-12-16 02:52:19 +02002401 enable_rpm_wakeref_asserts(dev_priv);
2402
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002403 return ret;
2404 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002405
Chris Wilsondc979972016-05-10 14:10:04 +01002406 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002407
2408 enable_rpm_wakeref_asserts(dev_priv);
2409 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002410
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002411 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002412 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2413
Paulo Zanoni8a187452013-12-06 20:32:13 -02002414 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002415
2416 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002417 * FIXME: We really should find a document that references the arguments
2418 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002419 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002420 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002421 /*
2422 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2423 * being detected, and the call we do at intel_runtime_resume()
2424 * won't be able to restore them. Since PCI_D3hot matches the
2425 * actual specification and appears to be working, use it.
2426 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002427 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002428 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002429 /*
2430 * current versions of firmware which depend on this opregion
2431 * notification have repurposed the D1 definition to mean
2432 * "runtime suspended" vs. what you would normally expect (D3)
2433 * to distinguish it from notifications that might be sent via
2434 * the suspend path.
2435 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002436 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002437 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002438
Mika Kuoppala59bad942015-01-16 11:34:40 +02002439 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002440
Ander Conselvan de Oliveira04313b02017-01-20 16:28:43 +02002441 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002442 intel_hpd_poll_init(dev_priv);
2443
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002444 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002445 return 0;
2446}
2447
David Weinehallc49d13e2016-08-22 13:32:42 +03002448static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002449{
David Weinehallc49d13e2016-08-22 13:32:42 +03002450 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002451 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002452 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002453 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002454
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002455 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002456 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002457
2458 DRM_DEBUG_KMS("Resuming device\n");
2459
Imre Deak1f814da2015-12-16 02:52:19 +02002460 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2461 disable_rpm_wakeref_asserts(dev_priv);
2462
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002463 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002464 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002465 if (intel_uncore_unclaimed_mmio(dev_priv))
2466 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002467
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002468 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002469
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002470 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002471 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302472
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002473 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002474 bxt_disable_dc9(dev_priv);
2475 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002476 if (dev_priv->csr.dmc_payload &&
2477 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2478 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002479 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002480 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002481 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002482 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002483 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002484
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002485 /*
2486 * No point of rolling back things in case of an error, as the best
2487 * we can do is to hope that things will still work (and disable RPM).
2488 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002489 i915_gem_init_swizzling(dev_priv);
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002490 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002491
Daniel Vetterb9632912014-09-30 10:56:44 +02002492 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002493
2494 /*
2495 * On VLV/CHV display interrupts are part of the display
2496 * power well, so hpd is reinitialized from there. For
2497 * everyone else do it here.
2498 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002499 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002500 intel_hpd_init(dev_priv);
2501
Imre Deak1f814da2015-12-16 02:52:19 +02002502 enable_rpm_wakeref_asserts(dev_priv);
2503
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002504 if (ret)
2505 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2506 else
2507 DRM_DEBUG_KMS("Device resumed\n");
2508
2509 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002510}
2511
Chris Wilson42f55512016-06-24 14:00:26 +01002512const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002513 /*
2514 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2515 * PMSG_RESUME]
2516 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002517 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002518 .suspend_late = i915_pm_suspend_late,
2519 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002520 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002521
2522 /*
2523 * S4 event handlers
2524 * @freeze, @freeze_late : called (1) before creating the
2525 * hibernation image [PMSG_FREEZE] and
2526 * (2) after rebooting, before restoring
2527 * the image [PMSG_QUIESCE]
2528 * @thaw, @thaw_early : called (1) after creating the hibernation
2529 * image, before writing it [PMSG_THAW]
2530 * and (2) after failing to create or
2531 * restore the image [PMSG_RECOVER]
2532 * @poweroff, @poweroff_late: called after writing the hibernation
2533 * image, before rebooting [PMSG_HIBERNATE]
2534 * @restore, @restore_early : called after rebooting and restoring the
2535 * hibernation image [PMSG_RESTORE]
2536 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002537 .freeze = i915_pm_freeze,
2538 .freeze_late = i915_pm_freeze_late,
2539 .thaw_early = i915_pm_thaw_early,
2540 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002541 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002542 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002543 .restore_early = i915_pm_restore_early,
2544 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002545
2546 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002547 .runtime_suspend = intel_runtime_suspend,
2548 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002549};
2550
Laurent Pinchart78b68552012-05-17 13:27:22 +02002551static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002552 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002553 .open = drm_gem_vm_open,
2554 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002555};
2556
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002557static const struct file_operations i915_driver_fops = {
2558 .owner = THIS_MODULE,
2559 .open = drm_open,
2560 .release = drm_release,
2561 .unlocked_ioctl = drm_ioctl,
2562 .mmap = drm_gem_mmap,
2563 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002564 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002565 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002566 .llseek = noop_llseek,
2567};
2568
Chris Wilson0673ad42016-06-24 14:00:22 +01002569static int
2570i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2571 struct drm_file *file)
2572{
2573 return -ENODEV;
2574}
2575
2576static const struct drm_ioctl_desc i915_ioctls[] = {
2577 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2578 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2579 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2580 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2581 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2582 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2583 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2584 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2585 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2586 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2587 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2588 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2589 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2590 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2591 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2592 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2593 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2594 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2595 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002596 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002597 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2598 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2599 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2600 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2601 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2602 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2604 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2605 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2606 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2607 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2608 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2609 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2610 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2611 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002612 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2613 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002614 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2615 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2616 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2617 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2618 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2619 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2620 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2621 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2622 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2623 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2624 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2625 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2626 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2627 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2628 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002629 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002630};
2631
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002633 /* Don't use MTRRs here; the Xserver or userspace app should
2634 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002635 */
Eric Anholt673a3942008-07-30 12:06:12 -07002636 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002637 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002638 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Chris Wilsoncad36882017-02-10 16:35:21 +00002639 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002640 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002641 .lastclose = i915_driver_lastclose,
2642 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002643 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002644 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002645
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002646 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002647 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002648 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002649
2650 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2651 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2652 .gem_prime_export = i915_gem_prime_export,
2653 .gem_prime_import = i915_gem_prime_import,
2654
Dave Airlieff72145b2011-02-07 12:16:14 +10002655 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002656 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002657 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002659 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002660 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002661 .name = DRIVER_NAME,
2662 .desc = DRIVER_DESC,
2663 .date = DRIVER_DATE,
2664 .major = DRIVER_MAJOR,
2665 .minor = DRIVER_MINOR,
2666 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002668
2669#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2670#include "selftests/mock_drm.c"
2671#endif