blob: 87295f6e5520ef63c1d3348657225659ffa8f7b2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Kristian Høgsberg112b7152009-01-04 16:55:33 -050053static struct drm_driver driver;
54
Chris Wilson0673ad42016-06-24 14:00:22 +010055static unsigned int i915_load_fail_count;
56
57bool __i915_inject_load_failure(const char *func, int line)
58{
59 if (i915_load_fail_count >= i915.inject_load_failure)
60 return false;
61
62 if (++i915_load_fail_count == i915.inject_load_failure) {
63 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
64 i915.inject_load_failure, func, line);
65 return true;
66 }
67
68 return false;
69}
70
71#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
72#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
73 "providing the dmesg log by booting with drm.debug=0xf"
74
75void
76__i915_printk(struct drm_i915_private *dev_priv, const char *level,
77 const char *fmt, ...)
78{
79 static bool shown_bug_once;
80 struct device *dev = dev_priv->dev->dev;
81 bool is_error = level[1] <= KERN_ERR[1];
82 bool is_debug = level[1] == KERN_DEBUG[1];
83 struct va_format vaf;
84 va_list args;
85
86 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
87 return;
88
89 va_start(args, fmt);
90
91 vaf.fmt = fmt;
92 vaf.va = &args;
93
94 dev_printk(level, dev, "[" DRM_NAME ":%ps] %pV",
95 __builtin_return_address(0), &vaf);
96
97 if (is_error && !shown_bug_once) {
98 dev_notice(dev, "%s", FDO_BUG_MSG);
99 shown_bug_once = true;
100 }
101
102 va_end(args);
103}
104
105static bool i915_error_injected(struct drm_i915_private *dev_priv)
106{
107 return i915.inject_load_failure &&
108 i915_load_fail_count == i915.inject_load_failure;
109}
110
111#define i915_load_error(dev_priv, fmt, ...) \
112 __i915_printk(dev_priv, \
113 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
114 fmt, ##__VA_ARGS__)
115
116
Robert Beckett30c964a2015-08-28 13:10:22 +0100117static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
118{
119 enum intel_pch ret = PCH_NOP;
120
121 /*
122 * In a virtualized passthrough environment we can be in a
123 * setup where the ISA bridge is not able to be passed through.
124 * In this case, a south bridge can be emulated and we have to
125 * make an educated guess as to which PCH is really there.
126 */
127
128 if (IS_GEN5(dev)) {
129 ret = PCH_IBX;
130 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
131 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
132 ret = PCH_CPT;
133 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
134 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
135 ret = PCH_LPT;
136 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700137 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_SPT;
139 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
140 }
141
142 return ret;
143}
144
Chris Wilson0673ad42016-06-24 14:00:22 +0100145static void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800146{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100147 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
153 if (INTEL_INFO(dev)->num_pipes == 0) {
154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100177 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100181 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700182 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
183 /* PantherPoint is CPT compatible */
184 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300185 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100186 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300187 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
188 dev_priv->pch_type = PCH_LPT;
189 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800190 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
191 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800192 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
193 dev_priv->pch_type = PCH_LPT;
194 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800195 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
196 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530197 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_SPT;
199 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700200 WARN_ON(!IS_SKYLAKE(dev) &&
201 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530202 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
203 dev_priv->pch_type = PCH_SPT;
204 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700205 WARN_ON(!IS_SKYLAKE(dev) &&
206 !IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100207 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700208 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100209 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200210 pch->subsystem_vendor ==
211 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
212 pch->subsystem_device ==
213 PCI_SUBDEVICE_ID_QEMU)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100214 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200215 } else
216 continue;
217
Rui Guo6a9c4b32013-06-19 21:10:23 +0800218 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800219 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800220 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800221 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200222 DRM_DEBUG_KMS("No PCH found.\n");
223
224 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800225}
226
Chris Wilsonc0336662016-05-06 15:40:21 +0100227bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv)
Ben Widawsky2911a352012-04-05 14:47:36 -0700228{
Chris Wilsonc0336662016-05-06 15:40:21 +0100229 if (INTEL_GEN(dev_priv) < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100230 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700231
Jani Nikulad330a952014-01-21 11:24:25 +0200232 if (i915.semaphores >= 0)
233 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700234
Oscar Mateo71386ef2014-07-24 17:04:44 +0100235 /* TODO: make semaphores and Execlists play nicely together */
236 if (i915.enable_execlists)
237 return false;
238
Daniel Vetter59de3292012-04-02 20:48:43 +0200239#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700240 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilsonc0336662016-05-06 15:40:21 +0100241 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped)
Daniel Vetter59de3292012-04-02 20:48:43 +0200242 return false;
243#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700244
Daniel Vettera08acaf2013-12-17 09:56:53 +0100245 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700246}
247
Chris Wilson0673ad42016-06-24 14:00:22 +0100248static int i915_getparam(struct drm_device *dev, void *data,
249 struct drm_file *file_priv)
250{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100251 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100252 drm_i915_getparam_t *param = data;
253 int value;
254
255 switch (param->param) {
256 case I915_PARAM_IRQ_ACTIVE:
257 case I915_PARAM_ALLOW_BATCHBUFFER:
258 case I915_PARAM_LAST_DISPATCH:
259 /* Reject all old ums/dri params. */
260 return -ENODEV;
261 case I915_PARAM_CHIPSET_ID:
262 value = dev->pdev->device;
263 break;
264 case I915_PARAM_REVISION:
265 value = dev->pdev->revision;
266 break;
267 case I915_PARAM_HAS_GEM:
268 value = 1;
269 break;
270 case I915_PARAM_NUM_FENCES_AVAIL:
271 value = dev_priv->num_fence_regs;
272 break;
273 case I915_PARAM_HAS_OVERLAY:
274 value = dev_priv->overlay ? 1 : 0;
275 break;
276 case I915_PARAM_HAS_PAGEFLIPPING:
277 value = 1;
278 break;
279 case I915_PARAM_HAS_EXECBUF2:
280 /* depends on GEM */
281 value = 1;
282 break;
283 case I915_PARAM_HAS_BSD:
284 value = intel_engine_initialized(&dev_priv->engine[VCS]);
285 break;
286 case I915_PARAM_HAS_BLT:
287 value = intel_engine_initialized(&dev_priv->engine[BCS]);
288 break;
289 case I915_PARAM_HAS_VEBOX:
290 value = intel_engine_initialized(&dev_priv->engine[VECS]);
291 break;
292 case I915_PARAM_HAS_BSD2:
293 value = intel_engine_initialized(&dev_priv->engine[VCS2]);
294 break;
295 case I915_PARAM_HAS_RELAXED_FENCING:
296 value = 1;
297 break;
298 case I915_PARAM_HAS_COHERENT_RINGS:
299 value = 1;
300 break;
301 case I915_PARAM_HAS_EXEC_CONSTANTS:
302 value = INTEL_INFO(dev)->gen >= 4;
303 break;
304 case I915_PARAM_HAS_RELAXED_DELTA:
305 value = 1;
306 break;
307 case I915_PARAM_HAS_GEN7_SOL_RESET:
308 value = 1;
309 break;
310 case I915_PARAM_HAS_LLC:
311 value = HAS_LLC(dev);
312 break;
313 case I915_PARAM_HAS_WT:
314 value = HAS_WT(dev);
315 break;
316 case I915_PARAM_HAS_ALIASING_PPGTT:
317 value = USES_PPGTT(dev);
318 break;
319 case I915_PARAM_HAS_WAIT_TIMEOUT:
320 value = 1;
321 break;
322 case I915_PARAM_HAS_SEMAPHORES:
323 value = i915_semaphore_is_enabled(dev_priv);
324 break;
325 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
326 value = 1;
327 break;
328 case I915_PARAM_HAS_SECURE_BATCHES:
329 value = capable(CAP_SYS_ADMIN);
330 break;
331 case I915_PARAM_HAS_PINNED_BATCHES:
332 value = 1;
333 break;
334 case I915_PARAM_HAS_EXEC_NO_RELOC:
335 value = 1;
336 break;
337 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
338 value = 1;
339 break;
340 case I915_PARAM_CMD_PARSER_VERSION:
341 value = i915_cmd_parser_get_version(dev_priv);
342 break;
343 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
344 value = 1;
345 break;
346 case I915_PARAM_MMAP_VERSION:
347 value = 1;
348 break;
349 case I915_PARAM_SUBSLICE_TOTAL:
350 value = INTEL_INFO(dev)->subslice_total;
351 if (!value)
352 return -ENODEV;
353 break;
354 case I915_PARAM_EU_TOTAL:
355 value = INTEL_INFO(dev)->eu_total;
356 if (!value)
357 return -ENODEV;
358 break;
359 case I915_PARAM_HAS_GPU_RESET:
360 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
361 break;
362 case I915_PARAM_HAS_RESOURCE_STREAMER:
363 value = HAS_RESOURCE_STREAMER(dev);
364 break;
365 case I915_PARAM_HAS_EXEC_SOFTPIN:
366 value = 1;
367 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100368 case I915_PARAM_HAS_POOLED_EU:
369 value = HAS_POOLED_EU(dev);
370 break;
371 case I915_PARAM_MIN_EU_IN_POOL:
372 value = INTEL_INFO(dev)->min_eu_in_pool;
373 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100374 default:
375 DRM_DEBUG("Unknown parameter %d\n", param->param);
376 return -EINVAL;
377 }
378
Chris Wilsondda33002016-06-24 14:00:23 +0100379 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100380 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100381
382 return 0;
383}
384
385static int i915_get_bridge_dev(struct drm_device *dev)
386{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100387 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100388
389 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
390 if (!dev_priv->bridge_dev) {
391 DRM_ERROR("bridge device not found\n");
392 return -1;
393 }
394 return 0;
395}
396
397/* Allocate space for the MCH regs if needed, return nonzero on error */
398static int
399intel_alloc_mchbar_resource(struct drm_device *dev)
400{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100401 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100402 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
403 u32 temp_lo, temp_hi = 0;
404 u64 mchbar_addr;
405 int ret;
406
407 if (INTEL_INFO(dev)->gen >= 4)
408 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
409 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
410 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
411
412 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
413#ifdef CONFIG_PNP
414 if (mchbar_addr &&
415 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
416 return 0;
417#endif
418
419 /* Get some space for it */
420 dev_priv->mch_res.name = "i915 MCHBAR";
421 dev_priv->mch_res.flags = IORESOURCE_MEM;
422 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
423 &dev_priv->mch_res,
424 MCHBAR_SIZE, MCHBAR_SIZE,
425 PCIBIOS_MIN_MEM,
426 0, pcibios_align_resource,
427 dev_priv->bridge_dev);
428 if (ret) {
429 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
430 dev_priv->mch_res.start = 0;
431 return ret;
432 }
433
434 if (INTEL_INFO(dev)->gen >= 4)
435 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
436 upper_32_bits(dev_priv->mch_res.start));
437
438 pci_write_config_dword(dev_priv->bridge_dev, reg,
439 lower_32_bits(dev_priv->mch_res.start));
440 return 0;
441}
442
443/* Setup MCHBAR if possible, return true if we should disable it again */
444static void
445intel_setup_mchbar(struct drm_device *dev)
446{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100447 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100448 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
449 u32 temp;
450 bool enabled;
451
452 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
453 return;
454
455 dev_priv->mchbar_need_disable = false;
456
457 if (IS_I915G(dev) || IS_I915GM(dev)) {
458 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
459 enabled = !!(temp & DEVEN_MCHBAR_EN);
460 } else {
461 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
462 enabled = temp & 1;
463 }
464
465 /* If it's already enabled, don't have to do anything */
466 if (enabled)
467 return;
468
469 if (intel_alloc_mchbar_resource(dev))
470 return;
471
472 dev_priv->mchbar_need_disable = true;
473
474 /* Space is allocated or reserved, so enable it. */
475 if (IS_I915G(dev) || IS_I915GM(dev)) {
476 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
477 temp | DEVEN_MCHBAR_EN);
478 } else {
479 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
480 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
481 }
482}
483
484static void
485intel_teardown_mchbar(struct drm_device *dev)
486{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100487 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100488 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
489
490 if (dev_priv->mchbar_need_disable) {
491 if (IS_I915G(dev) || IS_I915GM(dev)) {
492 u32 deven_val;
493
494 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
495 &deven_val);
496 deven_val &= ~DEVEN_MCHBAR_EN;
497 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
498 deven_val);
499 } else {
500 u32 mchbar_val;
501
502 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
503 &mchbar_val);
504 mchbar_val &= ~1;
505 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
506 mchbar_val);
507 }
508 }
509
510 if (dev_priv->mch_res.start)
511 release_resource(&dev_priv->mch_res);
512}
513
514/* true = enable decode, false = disable decoder */
515static unsigned int i915_vga_set_decode(void *cookie, bool state)
516{
517 struct drm_device *dev = cookie;
518
519 intel_modeset_vga_set_state(dev, state);
520 if (state)
521 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
522 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
523 else
524 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
525}
526
527static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
528{
529 struct drm_device *dev = pci_get_drvdata(pdev);
530 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
531
532 if (state == VGA_SWITCHEROO_ON) {
533 pr_info("switched on\n");
534 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
535 /* i915 resume handler doesn't set to D0 */
536 pci_set_power_state(dev->pdev, PCI_D0);
537 i915_resume_switcheroo(dev);
538 dev->switch_power_state = DRM_SWITCH_POWER_ON;
539 } else {
540 pr_info("switched off\n");
541 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
542 i915_suspend_switcheroo(dev, pmm);
543 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
544 }
545}
546
547static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
548{
549 struct drm_device *dev = pci_get_drvdata(pdev);
550
551 /*
552 * FIXME: open_count is protected by drm_global_mutex but that would lead to
553 * locking inversion with the driver load path. And the access here is
554 * completely racy anyway. So don't bother with locking for now.
555 */
556 return dev->open_count == 0;
557}
558
559static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
560 .set_gpu_state = i915_switcheroo_set_state,
561 .reprobe = NULL,
562 .can_switch = i915_switcheroo_can_switch,
563};
564
565static void i915_gem_fini(struct drm_device *dev)
566{
567 struct drm_i915_private *dev_priv = to_i915(dev);
568
569 /*
570 * Neither the BIOS, ourselves or any other kernel
571 * expects the system to be in execlists mode on startup,
572 * so we need to reset the GPU back to legacy mode. And the only
573 * known way to disable logical contexts is through a GPU reset.
574 *
575 * So in order to leave the system in a known default configuration,
576 * always reset the GPU upon unload. Afterwards we then clean up the
577 * GEM state tracking, flushing off the requests and leaving the
578 * system in a known idle state.
579 *
580 * Note that is of the upmost importance that the GPU is idle and
581 * all stray writes are flushed *before* we dismantle the backing
582 * storage for the pinned objects.
583 *
584 * However, since we are uncertain that reseting the GPU on older
585 * machines is a good idea, we don't - just in case it leaves the
586 * machine in an unusable condition.
587 */
588 if (HAS_HW_CONTEXTS(dev)) {
589 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
590 WARN_ON(reset && reset != -ENODEV);
591 }
592
593 mutex_lock(&dev->struct_mutex);
594 i915_gem_reset(dev);
595 i915_gem_cleanup_engines(dev);
596 i915_gem_context_fini(dev);
597 mutex_unlock(&dev->struct_mutex);
598
599 WARN_ON(!list_empty(&to_i915(dev)->context_list));
600}
601
602static int i915_load_modeset_init(struct drm_device *dev)
603{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100604 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100605 int ret;
606
607 if (i915_inject_load_failure())
608 return -ENODEV;
609
610 ret = intel_bios_init(dev_priv);
611 if (ret)
612 DRM_INFO("failed to find VBIOS tables\n");
613
614 /* If we have > 1 VGA cards, then we need to arbitrate access
615 * to the common VGA resources.
616 *
617 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
618 * then we do not take part in VGA arbitration and the
619 * vga_client_register() fails with -ENODEV.
620 */
621 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
622 if (ret && ret != -ENODEV)
623 goto out;
624
625 intel_register_dsm_handler();
626
627 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
628 if (ret)
629 goto cleanup_vga_client;
630
631 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
632 intel_update_rawclk(dev_priv);
633
634 intel_power_domains_init_hw(dev_priv, false);
635
636 intel_csr_ucode_init(dev_priv);
637
638 ret = intel_irq_install(dev_priv);
639 if (ret)
640 goto cleanup_csr;
641
642 intel_setup_gmbus(dev);
643
644 /* Important: The output setup functions called by modeset_init need
645 * working irqs for e.g. gmbus and dp aux transfers. */
646 intel_modeset_init(dev);
647
648 intel_guc_init(dev);
649
650 ret = i915_gem_init(dev);
651 if (ret)
652 goto cleanup_irq;
653
654 intel_modeset_gem_init(dev);
655
656 if (INTEL_INFO(dev)->num_pipes == 0)
657 return 0;
658
659 ret = intel_fbdev_init(dev);
660 if (ret)
661 goto cleanup_gem;
662
663 /* Only enable hotplug handling once the fbdev is fully set up. */
664 intel_hpd_init(dev_priv);
665
666 drm_kms_helper_poll_init(dev);
667
668 return 0;
669
670cleanup_gem:
671 i915_gem_fini(dev);
672cleanup_irq:
673 intel_guc_fini(dev);
674 drm_irq_uninstall(dev);
675 intel_teardown_gmbus(dev);
676cleanup_csr:
677 intel_csr_ucode_fini(dev_priv);
678 intel_power_domains_fini(dev_priv);
679 vga_switcheroo_unregister_client(dev->pdev);
680cleanup_vga_client:
681 vga_client_register(dev->pdev, NULL, NULL, NULL);
682out:
683 return ret;
684}
685
686#if IS_ENABLED(CONFIG_FB)
687static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
688{
689 struct apertures_struct *ap;
690 struct pci_dev *pdev = dev_priv->dev->pdev;
691 struct i915_ggtt *ggtt = &dev_priv->ggtt;
692 bool primary;
693 int ret;
694
695 ap = alloc_apertures(1);
696 if (!ap)
697 return -ENOMEM;
698
699 ap->ranges[0].base = ggtt->mappable_base;
700 ap->ranges[0].size = ggtt->mappable_end;
701
702 primary =
703 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
704
705 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
706
707 kfree(ap);
708
709 return ret;
710}
711#else
712static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
713{
714 return 0;
715}
716#endif
717
718#if !defined(CONFIG_VGA_CONSOLE)
719static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
720{
721 return 0;
722}
723#elif !defined(CONFIG_DUMMY_CONSOLE)
724static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
725{
726 return -ENODEV;
727}
728#else
729static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
730{
731 int ret = 0;
732
733 DRM_INFO("Replacing VGA console driver\n");
734
735 console_lock();
736 if (con_is_bound(&vga_con))
737 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
738 if (ret == 0) {
739 ret = do_unregister_con_driver(&vga_con);
740
741 /* Ignore "already unregistered". */
742 if (ret == -ENODEV)
743 ret = 0;
744 }
745 console_unlock();
746
747 return ret;
748}
749#endif
750
Chris Wilson0673ad42016-06-24 14:00:22 +0100751static void intel_init_dpio(struct drm_i915_private *dev_priv)
752{
753 /*
754 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
755 * CHV x1 PHY (DP/HDMI D)
756 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
757 */
758 if (IS_CHERRYVIEW(dev_priv)) {
759 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
760 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
761 } else if (IS_VALLEYVIEW(dev_priv)) {
762 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
763 }
764}
765
766static int i915_workqueues_init(struct drm_i915_private *dev_priv)
767{
768 /*
769 * The i915 workqueue is primarily used for batched retirement of
770 * requests (and thus managing bo) once the task has been completed
771 * by the GPU. i915_gem_retire_requests() is called directly when we
772 * need high-priority retirement, such as waiting for an explicit
773 * bo.
774 *
775 * It is also used for periodic low-priority events, such as
776 * idle-timers and recording error state.
777 *
778 * All tasks on the workqueue are expected to acquire the dev mutex
779 * so there is no point in running more than one instance of the
780 * workqueue at any time. Use an ordered one.
781 */
782 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
783 if (dev_priv->wq == NULL)
784 goto out_err;
785
786 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
787 if (dev_priv->hotplug.dp_wq == NULL)
788 goto out_free_wq;
789
Chris Wilson0673ad42016-06-24 14:00:22 +0100790 return 0;
791
Chris Wilson0673ad42016-06-24 14:00:22 +0100792out_free_wq:
793 destroy_workqueue(dev_priv->wq);
794out_err:
795 DRM_ERROR("Failed to allocate workqueues.\n");
796
797 return -ENOMEM;
798}
799
800static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
801{
Chris Wilson0673ad42016-06-24 14:00:22 +0100802 destroy_workqueue(dev_priv->hotplug.dp_wq);
803 destroy_workqueue(dev_priv->wq);
804}
805
806/**
807 * i915_driver_init_early - setup state not requiring device access
808 * @dev_priv: device private
809 *
810 * Initialize everything that is a "SW-only" state, that is state not
811 * requiring accessing the device or exposing the driver via kernel internal
812 * or userspace interfaces. Example steps belonging here: lock initialization,
813 * system memory allocation, setting up device specific attributes and
814 * function hooks not requiring accessing the device.
815 */
816static int i915_driver_init_early(struct drm_i915_private *dev_priv,
817 const struct pci_device_id *ent)
818{
819 const struct intel_device_info *match_info =
820 (struct intel_device_info *)ent->driver_data;
821 struct intel_device_info *device_info;
822 int ret = 0;
823
824 if (i915_inject_load_failure())
825 return -ENODEV;
826
827 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100828 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100829 memcpy(device_info, match_info, sizeof(*device_info));
830 device_info->device_id = dev_priv->drm.pdev->device;
831
832 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
833 device_info->gen_mask = BIT(device_info->gen - 1);
834
835 spin_lock_init(&dev_priv->irq_lock);
836 spin_lock_init(&dev_priv->gpu_error.lock);
837 mutex_init(&dev_priv->backlight_lock);
838 spin_lock_init(&dev_priv->uncore.lock);
839 spin_lock_init(&dev_priv->mm.object_stat_lock);
840 spin_lock_init(&dev_priv->mmio_flip_lock);
841 mutex_init(&dev_priv->sb_lock);
842 mutex_init(&dev_priv->modeset_restore_lock);
843 mutex_init(&dev_priv->av_mutex);
844 mutex_init(&dev_priv->wm.wm_mutex);
845 mutex_init(&dev_priv->pps_mutex);
846
847 ret = i915_workqueues_init(dev_priv);
848 if (ret < 0)
849 return ret;
850
851 ret = intel_gvt_init(dev_priv);
852 if (ret < 0)
853 goto err_workqueues;
854
855 /* This must be called before any calls to HAS_PCH_* */
856 intel_detect_pch(&dev_priv->drm);
857
858 intel_pm_setup(&dev_priv->drm);
859 intel_init_dpio(dev_priv);
860 intel_power_domains_init(dev_priv);
861 intel_irq_init(dev_priv);
862 intel_init_display_hooks(dev_priv);
863 intel_init_clock_gating_hooks(dev_priv);
864 intel_init_audio_hooks(dev_priv);
865 i915_gem_load_init(&dev_priv->drm);
866
867 intel_display_crc_init(&dev_priv->drm);
868
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100869 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100870
871 /* Not all pre-production machines fall into this category, only the
872 * very first ones. Almost everything should work, except for maybe
873 * suspend/resume. And we don't implement workarounds that affect only
874 * pre-production machines. */
875 if (IS_HSW_EARLY_SDV(dev_priv))
876 DRM_INFO("This is an early pre-production Haswell machine. "
877 "It may not be fully functional.\n");
878
879 return 0;
880
881err_workqueues:
882 i915_workqueues_cleanup(dev_priv);
883 return ret;
884}
885
886/**
887 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
888 * @dev_priv: device private
889 */
890static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
891{
892 i915_gem_load_cleanup(dev_priv->dev);
893 i915_workqueues_cleanup(dev_priv);
894}
895
896static int i915_mmio_setup(struct drm_device *dev)
897{
898 struct drm_i915_private *dev_priv = to_i915(dev);
899 int mmio_bar;
900 int mmio_size;
901
902 mmio_bar = IS_GEN2(dev) ? 1 : 0;
903 /*
904 * Before gen4, the registers and the GTT are behind different BARs.
905 * However, from gen4 onwards, the registers and the GTT are shared
906 * in the same BAR, so we want to restrict this ioremap from
907 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
908 * the register BAR remains the same size for all the earlier
909 * generations up to Ironlake.
910 */
911 if (INTEL_INFO(dev)->gen < 5)
912 mmio_size = 512 * 1024;
913 else
914 mmio_size = 2 * 1024 * 1024;
915 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
916 if (dev_priv->regs == NULL) {
917 DRM_ERROR("failed to map registers\n");
918
919 return -EIO;
920 }
921
922 /* Try to make sure MCHBAR is enabled before poking at it */
923 intel_setup_mchbar(dev);
924
925 return 0;
926}
927
928static void i915_mmio_cleanup(struct drm_device *dev)
929{
930 struct drm_i915_private *dev_priv = to_i915(dev);
931
932 intel_teardown_mchbar(dev);
933 pci_iounmap(dev->pdev, dev_priv->regs);
934}
935
936/**
937 * i915_driver_init_mmio - setup device MMIO
938 * @dev_priv: device private
939 *
940 * Setup minimal device state necessary for MMIO accesses later in the
941 * initialization sequence. The setup here should avoid any other device-wide
942 * side effects or exposing the driver via kernel internal or user space
943 * interfaces.
944 */
945static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
946{
947 struct drm_device *dev = dev_priv->dev;
948 int ret;
949
950 if (i915_inject_load_failure())
951 return -ENODEV;
952
953 if (i915_get_bridge_dev(dev))
954 return -EIO;
955
956 ret = i915_mmio_setup(dev);
957 if (ret < 0)
958 goto put_bridge;
959
960 intel_uncore_init(dev_priv);
961
962 return 0;
963
964put_bridge:
965 pci_dev_put(dev_priv->bridge_dev);
966
967 return ret;
968}
969
970/**
971 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
972 * @dev_priv: device private
973 */
974static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
975{
976 struct drm_device *dev = dev_priv->dev;
977
978 intel_uncore_fini(dev_priv);
979 i915_mmio_cleanup(dev);
980 pci_dev_put(dev_priv->bridge_dev);
981}
982
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100983static void intel_sanitize_options(struct drm_i915_private *dev_priv)
984{
985 i915.enable_execlists =
986 intel_sanitize_enable_execlists(dev_priv,
987 i915.enable_execlists);
988
989 /*
990 * i915.enable_ppgtt is read-only, so do an early pass to validate the
991 * user's requested state against the hardware/driver capabilities. We
992 * do this now so that we can print out any log messages once rather
993 * than every time we check intel_enable_ppgtt().
994 */
995 i915.enable_ppgtt =
996 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
997 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
998}
999
Chris Wilson0673ad42016-06-24 14:00:22 +01001000/**
1001 * i915_driver_init_hw - setup state requiring device access
1002 * @dev_priv: device private
1003 *
1004 * Setup state that requires accessing the device, but doesn't require
1005 * exposing the driver via kernel internal or userspace interfaces.
1006 */
1007static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1008{
1009 struct drm_device *dev = dev_priv->dev;
1010 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1011 uint32_t aperture_size;
1012 int ret;
1013
1014 if (i915_inject_load_failure())
1015 return -ENODEV;
1016
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001017 intel_device_info_runtime_init(dev_priv);
1018
1019 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001020
1021 ret = i915_ggtt_init_hw(dev);
1022 if (ret)
1023 return ret;
1024
1025 ret = i915_ggtt_enable_hw(dev);
1026 if (ret) {
1027 DRM_ERROR("failed to enable GGTT\n");
1028 goto out_ggtt;
1029 }
1030
1031 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1032 * otherwise the vga fbdev driver falls over. */
1033 ret = i915_kick_out_firmware_fb(dev_priv);
1034 if (ret) {
1035 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1036 goto out_ggtt;
1037 }
1038
1039 ret = i915_kick_out_vgacon(dev_priv);
1040 if (ret) {
1041 DRM_ERROR("failed to remove conflicting VGA console\n");
1042 goto out_ggtt;
1043 }
1044
1045 pci_set_master(dev->pdev);
1046
1047 /* overlay on gen2 is broken and can't address above 1G */
1048 if (IS_GEN2(dev)) {
1049 ret = dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1050 if (ret) {
1051 DRM_ERROR("failed to set DMA mask\n");
1052
1053 goto out_ggtt;
1054 }
1055 }
1056
1057
1058 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1059 * using 32bit addressing, overwriting memory if HWS is located
1060 * above 4GB.
1061 *
1062 * The documentation also mentions an issue with undefined
1063 * behaviour if any general state is accessed within a page above 4GB,
1064 * which also needs to be handled carefully.
1065 */
1066 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev)) {
1067 ret = dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1068
1069 if (ret) {
1070 DRM_ERROR("failed to set DMA mask\n");
1071
1072 goto out_ggtt;
1073 }
1074 }
1075
1076 aperture_size = ggtt->mappable_end;
1077
1078 ggtt->mappable =
1079 io_mapping_create_wc(ggtt->mappable_base,
1080 aperture_size);
1081 if (!ggtt->mappable) {
1082 ret = -EIO;
1083 goto out_ggtt;
1084 }
1085
1086 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base,
1087 aperture_size);
1088
1089 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1090 PM_QOS_DEFAULT_VALUE);
1091
1092 intel_uncore_sanitize(dev_priv);
1093
1094 intel_opregion_setup(dev_priv);
1095
1096 i915_gem_load_init_fences(dev_priv);
1097
1098 /* On the 945G/GM, the chipset reports the MSI capability on the
1099 * integrated graphics even though the support isn't actually there
1100 * according to the published specs. It doesn't appear to function
1101 * correctly in testing on 945G.
1102 * This may be a side effect of MSI having been made available for PEG
1103 * and the registers being closely associated.
1104 *
1105 * According to chipset errata, on the 965GM, MSI interrupts may
1106 * be lost or delayed, but we use them anyways to avoid
1107 * stuck interrupts on some machines.
1108 */
1109 if (!IS_I945G(dev) && !IS_I945GM(dev)) {
1110 if (pci_enable_msi(dev->pdev) < 0)
1111 DRM_DEBUG_DRIVER("can't enable MSI");
1112 }
1113
1114 return 0;
1115
1116out_ggtt:
1117 i915_ggtt_cleanup_hw(dev);
1118
1119 return ret;
1120}
1121
1122/**
1123 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1124 * @dev_priv: device private
1125 */
1126static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1127{
1128 struct drm_device *dev = dev_priv->dev;
1129 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1130
1131 if (dev->pdev->msi_enabled)
1132 pci_disable_msi(dev->pdev);
1133
1134 pm_qos_remove_request(&dev_priv->pm_qos);
1135 arch_phys_wc_del(ggtt->mtrr);
1136 io_mapping_free(ggtt->mappable);
1137 i915_ggtt_cleanup_hw(dev);
1138}
1139
1140/**
1141 * i915_driver_register - register the driver with the rest of the system
1142 * @dev_priv: device private
1143 *
1144 * Perform any steps necessary to make the driver available via kernel
1145 * internal or userspace interfaces.
1146 */
1147static void i915_driver_register(struct drm_i915_private *dev_priv)
1148{
1149 struct drm_device *dev = dev_priv->dev;
1150
1151 i915_gem_shrinker_init(dev_priv);
1152
1153 /*
1154 * Notify a valid surface after modesetting,
1155 * when running inside a VM.
1156 */
1157 if (intel_vgpu_active(dev_priv))
1158 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1159
1160 /* Reveal our presence to userspace */
1161 if (drm_dev_register(dev, 0) == 0) {
1162 i915_debugfs_register(dev_priv);
1163 i915_setup_sysfs(dev);
1164 } else
1165 DRM_ERROR("Failed to register driver for userspace access!\n");
1166
1167 if (INTEL_INFO(dev_priv)->num_pipes) {
1168 /* Must be done after probing outputs */
1169 intel_opregion_register(dev_priv);
1170 acpi_video_register();
1171 }
1172
1173 if (IS_GEN5(dev_priv))
1174 intel_gpu_ips_init(dev_priv);
1175
1176 i915_audio_component_init(dev_priv);
1177
1178 /*
1179 * Some ports require correctly set-up hpd registers for detection to
1180 * work properly (leading to ghost connected connector status), e.g. VGA
1181 * on gm45. Hence we can only set up the initial fbdev config after hpd
1182 * irqs are fully enabled. We do it last so that the async config
1183 * cannot run before the connectors are registered.
1184 */
1185 intel_fbdev_initial_config_async(dev);
1186}
1187
1188/**
1189 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1190 * @dev_priv: device private
1191 */
1192static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1193{
1194 i915_audio_component_cleanup(dev_priv);
1195
1196 intel_gpu_ips_teardown();
1197 acpi_video_unregister();
1198 intel_opregion_unregister(dev_priv);
1199
1200 i915_teardown_sysfs(dev_priv->dev);
1201 i915_debugfs_unregister(dev_priv);
1202 drm_dev_unregister(dev_priv->dev);
1203
1204 i915_gem_shrinker_cleanup(dev_priv);
1205}
1206
1207/**
1208 * i915_driver_load - setup chip and create an initial config
1209 * @dev: DRM device
1210 * @flags: startup flags
1211 *
1212 * The driver load routine has to do several things:
1213 * - drive output discovery via intel_modeset_init()
1214 * - initialize the memory manager
1215 * - allocate initial config memory
1216 * - setup the DRM framebuffer with the allocated memory
1217 */
Chris Wilson42f55512016-06-24 14:00:26 +01001218int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001219{
1220 struct drm_i915_private *dev_priv;
1221 int ret;
1222
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001223 if (i915.nuclear_pageflip)
1224 driver.driver_features |= DRIVER_ATOMIC;
1225
Chris Wilson0673ad42016-06-24 14:00:22 +01001226 ret = -ENOMEM;
1227 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1228 if (dev_priv)
1229 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1230 if (ret) {
1231 dev_printk(KERN_ERR, &pdev->dev,
1232 "[" DRM_NAME ":%s] allocation failed\n", __func__);
1233 kfree(dev_priv);
1234 return ret;
1235 }
1236
1237 /* Must be set before calling __i915_printk */
1238 dev_priv->drm.pdev = pdev;
1239 dev_priv->drm.dev_private = dev_priv;
1240 dev_priv->dev = &dev_priv->drm;
1241
1242 ret = pci_enable_device(pdev);
1243 if (ret)
1244 goto out_free_priv;
1245
1246 pci_set_drvdata(pdev, &dev_priv->drm);
1247
1248 ret = i915_driver_init_early(dev_priv, ent);
1249 if (ret < 0)
1250 goto out_pci_disable;
1251
1252 intel_runtime_pm_get(dev_priv);
1253
1254 ret = i915_driver_init_mmio(dev_priv);
1255 if (ret < 0)
1256 goto out_runtime_pm_put;
1257
1258 ret = i915_driver_init_hw(dev_priv);
1259 if (ret < 0)
1260 goto out_cleanup_mmio;
1261
1262 /*
1263 * TODO: move the vblank init and parts of modeset init steps into one
1264 * of the i915_driver_init_/i915_driver_register functions according
1265 * to the role/effect of the given init step.
1266 */
1267 if (INTEL_INFO(dev_priv)->num_pipes) {
1268 ret = drm_vblank_init(dev_priv->dev,
1269 INTEL_INFO(dev_priv)->num_pipes);
1270 if (ret)
1271 goto out_cleanup_hw;
1272 }
1273
1274 ret = i915_load_modeset_init(dev_priv->dev);
1275 if (ret < 0)
1276 goto out_cleanup_vblank;
1277
1278 i915_driver_register(dev_priv);
1279
1280 intel_runtime_pm_enable(dev_priv);
1281
1282 intel_runtime_pm_put(dev_priv);
1283
1284 return 0;
1285
1286out_cleanup_vblank:
1287 drm_vblank_cleanup(dev_priv->dev);
1288out_cleanup_hw:
1289 i915_driver_cleanup_hw(dev_priv);
1290out_cleanup_mmio:
1291 i915_driver_cleanup_mmio(dev_priv);
1292out_runtime_pm_put:
1293 intel_runtime_pm_put(dev_priv);
1294 i915_driver_cleanup_early(dev_priv);
1295out_pci_disable:
1296 pci_disable_device(pdev);
1297out_free_priv:
1298 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1299 drm_dev_unref(&dev_priv->drm);
1300 return ret;
1301}
1302
Chris Wilson42f55512016-06-24 14:00:26 +01001303void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001304{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001305 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001306
1307 intel_fbdev_fini(dev);
1308
Chris Wilson42f55512016-06-24 14:00:26 +01001309 if (i915_gem_suspend(dev))
1310 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001311
1312 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1313
1314 i915_driver_unregister(dev_priv);
1315
1316 drm_vblank_cleanup(dev);
1317
1318 intel_modeset_cleanup(dev);
1319
1320 /*
1321 * free the memory space allocated for the child device
1322 * config parsed from VBT
1323 */
1324 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1325 kfree(dev_priv->vbt.child_dev);
1326 dev_priv->vbt.child_dev = NULL;
1327 dev_priv->vbt.child_dev_num = 0;
1328 }
1329 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1330 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1331 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1332 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1333
1334 vga_switcheroo_unregister_client(dev->pdev);
1335 vga_client_register(dev->pdev, NULL, NULL, NULL);
1336
1337 intel_csr_ucode_fini(dev_priv);
1338
1339 /* Free error state after interrupts are fully disabled. */
1340 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1341 i915_destroy_error_state(dev);
1342
1343 /* Flush any outstanding unpin_work. */
1344 flush_workqueue(dev_priv->wq);
1345
1346 intel_guc_fini(dev);
1347 i915_gem_fini(dev);
1348 intel_fbc_cleanup_cfb(dev_priv);
1349
1350 intel_power_domains_fini(dev_priv);
1351
1352 i915_driver_cleanup_hw(dev_priv);
1353 i915_driver_cleanup_mmio(dev_priv);
1354
1355 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1356
1357 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001358}
1359
1360static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1361{
1362 int ret;
1363
1364 ret = i915_gem_open(dev, file);
1365 if (ret)
1366 return ret;
1367
1368 return 0;
1369}
1370
1371/**
1372 * i915_driver_lastclose - clean up after all DRM clients have exited
1373 * @dev: DRM device
1374 *
1375 * Take care of cleaning up after all DRM clients have exited. In the
1376 * mode setting case, we want to restore the kernel's initial mode (just
1377 * in case the last client left us in a bad state).
1378 *
1379 * Additionally, in the non-mode setting case, we'll tear down the GTT
1380 * and DMA structures, since the kernel won't be using them, and clea
1381 * up any GEM state.
1382 */
1383static void i915_driver_lastclose(struct drm_device *dev)
1384{
1385 intel_fbdev_restore_mode(dev);
1386 vga_switcheroo_process_delayed_switch();
1387}
1388
1389static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1390{
1391 mutex_lock(&dev->struct_mutex);
1392 i915_gem_context_close(dev, file);
1393 i915_gem_release(dev, file);
1394 mutex_unlock(&dev->struct_mutex);
1395}
1396
1397static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1398{
1399 struct drm_i915_file_private *file_priv = file->driver_priv;
1400
1401 kfree(file_priv);
1402}
1403
Imre Deak07f9cd02014-08-18 14:42:45 +03001404static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1405{
1406 struct drm_device *dev = dev_priv->dev;
Jani Nikula19c80542015-12-16 12:48:16 +02001407 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001408
1409 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001410 for_each_intel_encoder(dev, encoder)
1411 if (encoder->suspend)
1412 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001413 drm_modeset_unlock_all(dev);
1414}
1415
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001416static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1417 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001418static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301419
Imre Deakbc872292015-11-18 17:32:30 +02001420static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1421{
1422#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1423 if (acpi_target_system_state() < ACPI_STATE_S3)
1424 return true;
1425#endif
1426 return false;
1427}
Sagar Kambleebc32822014-08-13 23:07:05 +05301428
Imre Deak5e365c32014-10-23 19:23:25 +03001429static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001430{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001431 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnese5747e32014-06-12 08:35:47 -07001432 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001433 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001434
Zhang Ruib8efb172013-02-05 15:41:53 +08001435 /* ignore lid events during suspend */
1436 mutex_lock(&dev_priv->modeset_restore_lock);
1437 dev_priv->modeset_restore = MODESET_SUSPENDED;
1438 mutex_unlock(&dev_priv->modeset_restore_lock);
1439
Imre Deak1f814da2015-12-16 02:52:19 +02001440 disable_rpm_wakeref_asserts(dev_priv);
1441
Paulo Zanonic67a4702013-08-19 13:18:09 -03001442 /* We do a lot of poking in a lot of registers, make sure they work
1443 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001444 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001445
Dave Airlie5bcf7192010-12-07 09:20:40 +10001446 drm_kms_helper_poll_disable(dev);
1447
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001448 pci_save_state(dev->pdev);
1449
Daniel Vetterd5818932015-02-23 12:03:26 +01001450 error = i915_gem_suspend(dev);
1451 if (error) {
1452 dev_err(&dev->pdev->dev,
1453 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001454 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001455 }
1456
Alex Daia1c41992015-09-30 09:46:37 -07001457 intel_guc_suspend(dev);
1458
Chris Wilsondc979972016-05-10 14:10:04 +01001459 intel_suspend_gt_powersave(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001460
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001461 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001462
1463 intel_dp_mst_suspend(dev);
1464
1465 intel_runtime_pm_disable_interrupts(dev_priv);
1466 intel_hpd_cancel_work(dev_priv);
1467
1468 intel_suspend_encoders(dev_priv);
1469
1470 intel_suspend_hw(dev);
1471
Ben Widawsky828c7902013-10-16 09:21:30 -07001472 i915_gem_suspend_gtt_mappings(dev);
1473
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001474 i915_save_state(dev);
1475
Imre Deakbc872292015-11-18 17:32:30 +02001476 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001477 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001478
Chris Wilsondc979972016-05-10 14:10:04 +01001479 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001480 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001481
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001482 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001483
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001484 dev_priv->suspend_count++;
1485
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -07001486 intel_display_set_init_power(dev_priv, false);
1487
Imre Deakf74ed082016-04-18 14:48:21 +03001488 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001489
Imre Deak1f814da2015-12-16 02:52:19 +02001490out:
1491 enable_rpm_wakeref_asserts(dev_priv);
1492
1493 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001494}
1495
Imre Deakab3be732015-03-02 13:04:41 +02001496static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001497{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001498 struct drm_i915_private *dev_priv = to_i915(drm_dev);
Imre Deakbc872292015-11-18 17:32:30 +02001499 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001500 int ret;
1501
Imre Deak1f814da2015-12-16 02:52:19 +02001502 disable_rpm_wakeref_asserts(dev_priv);
1503
Imre Deaka7c81252016-04-01 16:02:38 +03001504 fw_csr = !IS_BROXTON(dev_priv) &&
1505 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001506 /*
1507 * In case of firmware assisted context save/restore don't manually
1508 * deinit the power domains. This also means the CSR/DMC firmware will
1509 * stay active, it will power down any HW resources as required and
1510 * also enable deeper system power states that would be blocked if the
1511 * firmware was inactive.
1512 */
1513 if (!fw_csr)
1514 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001515
Imre Deak507e1262016-04-20 20:27:54 +03001516 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +03001517 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001518 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001519 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001520 hsw_enable_pc8(dev_priv);
1521 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1522 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001523
1524 if (ret) {
1525 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001526 if (!fw_csr)
1527 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001528
Imre Deak1f814da2015-12-16 02:52:19 +02001529 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001530 }
1531
1532 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001533 /*
Imre Deak54875572015-06-30 17:06:47 +03001534 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001535 * the device even though it's already in D3 and hang the machine. So
1536 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001537 * power down the device properly. The issue was seen on multiple old
1538 * GENs with different BIOS vendors, so having an explicit blacklist
1539 * is inpractical; apply the workaround on everything pre GEN6. The
1540 * platforms where the issue was seen:
1541 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1542 * Fujitsu FSC S7110
1543 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001544 */
Imre Deak54875572015-06-30 17:06:47 +03001545 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +02001546 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001547
Imre Deakbc872292015-11-18 17:32:30 +02001548 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1549
Imre Deak1f814da2015-12-16 02:52:19 +02001550out:
1551 enable_rpm_wakeref_asserts(dev_priv);
1552
1553 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001554}
1555
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001556int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001557{
1558 int error;
1559
1560 if (!dev || !dev->dev_private) {
1561 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001562 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001563 return -ENODEV;
1564 }
1565
Imre Deak0b14cbd2014-09-10 18:16:55 +03001566 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1567 state.event != PM_EVENT_FREEZE))
1568 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001569
1570 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1571 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001572
Imre Deak5e365c32014-10-23 19:23:25 +03001573 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001574 if (error)
1575 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001576
Imre Deakab3be732015-03-02 13:04:41 +02001577 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001578}
1579
Imre Deak5e365c32014-10-23 19:23:25 +03001580static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001581{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001582 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001583 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001584
Imre Deak1f814da2015-12-16 02:52:19 +02001585 disable_rpm_wakeref_asserts(dev_priv);
1586
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001587 ret = i915_ggtt_enable_hw(dev);
1588 if (ret)
1589 DRM_ERROR("failed to re-enable GGTT\n");
1590
Imre Deakf74ed082016-04-18 14:48:21 +03001591 intel_csr_ucode_resume(dev_priv);
1592
Daniel Vetterd5818932015-02-23 12:03:26 +01001593 mutex_lock(&dev->struct_mutex);
1594 i915_gem_restore_gtt_mappings(dev);
1595 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001596
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001597 i915_restore_state(dev);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001598 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001599
Daniel Vetterd5818932015-02-23 12:03:26 +01001600 intel_init_pch_refclk(dev);
1601 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01001602
Peter Antoine364aece2015-05-11 08:50:45 +01001603 /*
1604 * Interrupts have to be enabled before any batches are run. If not the
1605 * GPU will hang. i915_gem_init_hw() will initiate batches to
1606 * update/restore the context.
1607 *
1608 * Modeset enabling in intel_modeset_init_hw() also needs working
1609 * interrupts.
1610 */
1611 intel_runtime_pm_enable_interrupts(dev_priv);
1612
Daniel Vetterd5818932015-02-23 12:03:26 +01001613 mutex_lock(&dev->struct_mutex);
1614 if (i915_gem_init_hw(dev)) {
1615 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson338d0ee2016-07-02 15:35:58 +01001616 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001617 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001618 mutex_unlock(&dev->struct_mutex);
1619
Alex Daia1c41992015-09-30 09:46:37 -07001620 intel_guc_resume(dev);
1621
Daniel Vetterd5818932015-02-23 12:03:26 +01001622 intel_modeset_init_hw(dev);
1623
1624 spin_lock_irq(&dev_priv->irq_lock);
1625 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001626 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001627 spin_unlock_irq(&dev_priv->irq_lock);
1628
Daniel Vetterd5818932015-02-23 12:03:26 +01001629 intel_dp_mst_resume(dev);
1630
Lyudea16b7652016-03-11 10:57:01 -05001631 intel_display_resume(dev);
1632
Daniel Vetterd5818932015-02-23 12:03:26 +01001633 /*
1634 * ... but also need to make sure that hotplug processing
1635 * doesn't cause havoc. Like in the driver load code we don't
1636 * bother with the tiny race here where we might loose hotplug
1637 * notifications.
1638 * */
1639 intel_hpd_init(dev_priv);
1640 /* Config may have changed between suspend and resume */
1641 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001642
Chris Wilson03d92e42016-05-23 15:08:10 +01001643 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001644
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001645 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001646
Zhang Ruib8efb172013-02-05 15:41:53 +08001647 mutex_lock(&dev_priv->modeset_restore_lock);
1648 dev_priv->modeset_restore = MODESET_DONE;
1649 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001650
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001651 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001652
Imre Deakee6f2802014-10-23 19:23:22 +03001653 drm_kms_helper_poll_enable(dev);
1654
Imre Deak1f814da2015-12-16 02:52:19 +02001655 enable_rpm_wakeref_asserts(dev_priv);
1656
Chris Wilson074c6ad2014-04-09 09:19:43 +01001657 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001658}
1659
Imre Deak5e365c32014-10-23 19:23:25 +03001660static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001661{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001662 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak44410cd2016-04-18 14:45:54 +03001663 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001664
Imre Deak76c4b252014-04-01 19:55:22 +03001665 /*
1666 * We have a resume ordering issue with the snd-hda driver also
1667 * requiring our device to be power up. Due to the lack of a
1668 * parent/child relationship we currently solve this with an early
1669 * resume hook.
1670 *
1671 * FIXME: This should be solved with a special hdmi sink device or
1672 * similar so that power domains can be employed.
1673 */
Imre Deak44410cd2016-04-18 14:45:54 +03001674
1675 /*
1676 * Note that we need to set the power state explicitly, since we
1677 * powered off the device during freeze and the PCI core won't power
1678 * it back up for us during thaw. Powering off the device during
1679 * freeze is not a hard requirement though, and during the
1680 * suspend/resume phases the PCI core makes sure we get here with the
1681 * device powered on. So in case we change our freeze logic and keep
1682 * the device powered we can also remove the following set power state
1683 * call.
1684 */
1685 ret = pci_set_power_state(dev->pdev, PCI_D0);
1686 if (ret) {
1687 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1688 goto out;
1689 }
1690
1691 /*
1692 * Note that pci_enable_device() first enables any parent bridge
1693 * device and only then sets the power state for this device. The
1694 * bridge enabling is a nop though, since bridge devices are resumed
1695 * first. The order of enabling power and enabling the device is
1696 * imposed by the PCI core as described above, so here we preserve the
1697 * same order for the freeze/thaw phases.
1698 *
1699 * TODO: eventually we should remove pci_disable_device() /
1700 * pci_enable_enable_device() from suspend/resume. Due to how they
1701 * depend on the device enable refcount we can't anyway depend on them
1702 * disabling/enabling the device.
1703 */
Imre Deakbc872292015-11-18 17:32:30 +02001704 if (pci_enable_device(dev->pdev)) {
1705 ret = -EIO;
1706 goto out;
1707 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001708
1709 pci_set_master(dev->pdev);
1710
Imre Deak1f814da2015-12-16 02:52:19 +02001711 disable_rpm_wakeref_asserts(dev_priv);
1712
Wayne Boyer666a4532015-12-09 12:29:35 -08001713 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001714 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001715 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001716 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1717 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001718
Chris Wilsondc979972016-05-10 14:10:04 +01001719 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001720
Chris Wilsondc979972016-05-10 14:10:04 +01001721 if (IS_BROXTON(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001722 if (!dev_priv->suspended_to_idle)
1723 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001724 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001725 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001726 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001727 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001728
Chris Wilsondc979972016-05-10 14:10:04 +01001729 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001730
Imre Deaka7c81252016-04-01 16:02:38 +03001731 if (IS_BROXTON(dev_priv) ||
1732 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001733 intel_power_domains_init_hw(dev_priv, true);
1734
Imre Deak6e35e8a2016-04-18 10:04:19 +03001735 enable_rpm_wakeref_asserts(dev_priv);
1736
Imre Deakbc872292015-11-18 17:32:30 +02001737out:
1738 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001739
1740 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001741}
1742
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001743int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001744{
Imre Deak50a00722014-10-23 19:23:17 +03001745 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001746
Imre Deak097dd832014-10-23 19:23:19 +03001747 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1748 return 0;
1749
Imre Deak5e365c32014-10-23 19:23:25 +03001750 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001751 if (ret)
1752 return ret;
1753
Imre Deak5a175142014-10-23 19:23:18 +03001754 return i915_drm_resume(dev);
1755}
1756
Ben Gamari11ed50e2009-09-14 17:48:45 -04001757/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001758 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -04001759 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001760 *
1761 * Reset the chip. Useful if a hang is detected. Returns zero on successful
1762 * reset or otherwise an error code.
1763 *
1764 * Procedure is fairly simple:
1765 * - reset the chip using the reset reg
1766 * - re-init context state
1767 * - re-init hardware status page
1768 * - re-init ring buffer
1769 * - re-init interrupt state
1770 * - re-init display
1771 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001772int i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001773{
Chris Wilsonc0336662016-05-06 15:40:21 +01001774 struct drm_device *dev = dev_priv->dev;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001775 struct i915_gpu_error *error = &dev_priv->gpu_error;
1776 unsigned reset_counter;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001777 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001778
Chris Wilsondc979972016-05-10 14:10:04 +01001779 intel_reset_gt_powersave(dev_priv);
Imre Deakdbea3ce2014-12-15 18:59:28 +02001780
Daniel Vetterd54a02c2012-07-04 22:18:39 +02001781 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001782
Chris Wilsond98c52c2016-04-13 17:35:05 +01001783 /* Clear any previous failed attempts at recovery. Time to try again. */
1784 atomic_andnot(I915_WEDGED, &error->reset_counter);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001785
Chris Wilsond98c52c2016-04-13 17:35:05 +01001786 /* Clear the reset-in-progress flag and increment the reset epoch. */
1787 reset_counter = atomic_inc_return(&error->reset_counter);
1788 if (WARN_ON(__i915_reset_in_progress(reset_counter))) {
1789 ret = -EIO;
1790 goto error;
1791 }
1792
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001793 pr_notice("drm/i915: Resetting chip after gpu hang\n");
1794
Chris Wilsond98c52c2016-04-13 17:35:05 +01001795 i915_gem_reset(dev);
Chris Wilson2e7c8ee2013-05-28 10:38:44 +01001796
Chris Wilsondc979972016-05-10 14:10:04 +01001797 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001798 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001799 if (ret != -ENODEV)
1800 DRM_ERROR("Failed to reset chip: %i\n", ret);
1801 else
1802 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001803 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001804 }
1805
Ville Syrjälä1362b772014-11-26 17:07:29 +02001806 intel_overlay_reset(dev_priv);
1807
Ben Gamari11ed50e2009-09-14 17:48:45 -04001808 /* Ok, now get things going again... */
1809
1810 /*
1811 * Everything depends on having the GTT running, so we need to start
1812 * there. Fortunately we don't need to do this unless we reset the
1813 * chip at a PCI level.
1814 *
1815 * Next we need to restore the context, but we don't use those
1816 * yet either...
1817 *
1818 * Ring buffer needs to be re-initialized in the KMS case, or if X
1819 * was running at the time of the reset (i.e. we weren't VT
1820 * switched away).
1821 */
Daniel Vetter33d30a92015-02-23 12:03:27 +01001822 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001823 if (ret) {
1824 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001825 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001826 }
1827
Chris Wilsond98c52c2016-04-13 17:35:05 +01001828 mutex_unlock(&dev->struct_mutex);
1829
Daniel Vetter33d30a92015-02-23 12:03:27 +01001830 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +01001831 * rps/rc6 re-init is necessary to restore state lost after the
1832 * reset and the re-install of gt irqs. Skip for ironlake per
1833 * previous concerns that it doesn't respond well to some forms
1834 * of re-init after reset.
1835 */
1836 if (INTEL_INFO(dev)->gen > 5)
Chris Wilsondc979972016-05-10 14:10:04 +01001837 intel_enable_gt_powersave(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001838
Ben Gamari11ed50e2009-09-14 17:48:45 -04001839 return 0;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001840
1841error:
1842 atomic_or(I915_WEDGED, &error->reset_counter);
1843 mutex_unlock(&dev->struct_mutex);
1844 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001845}
1846
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001847static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001848{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001849 struct pci_dev *pdev = to_pci_dev(dev);
1850 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001851
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001852 if (!drm_dev || !drm_dev->dev_private) {
1853 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1854 return -ENODEV;
1855 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001856
Dave Airlie5bcf7192010-12-07 09:20:40 +10001857 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1858 return 0;
1859
Imre Deak5e365c32014-10-23 19:23:25 +03001860 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001861}
1862
1863static int i915_pm_suspend_late(struct device *dev)
1864{
Imre Deak888d0d42015-01-08 17:54:13 +02001865 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001866
1867 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001868 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001869 * requiring our device to be power up. Due to the lack of a
1870 * parent/child relationship we currently solve this with an late
1871 * suspend hook.
1872 *
1873 * FIXME: This should be solved with a special hdmi sink device or
1874 * similar so that power domains can be employed.
1875 */
1876 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1877 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001878
Imre Deakab3be732015-03-02 13:04:41 +02001879 return i915_drm_suspend_late(drm_dev, false);
1880}
1881
1882static int i915_pm_poweroff_late(struct device *dev)
1883{
1884 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1885
1886 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1887 return 0;
1888
1889 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001890}
1891
Imre Deak76c4b252014-04-01 19:55:22 +03001892static int i915_pm_resume_early(struct device *dev)
1893{
Imre Deak888d0d42015-01-08 17:54:13 +02001894 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001895
Imre Deak097dd832014-10-23 19:23:19 +03001896 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1897 return 0;
1898
Imre Deak5e365c32014-10-23 19:23:25 +03001899 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001900}
1901
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001902static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001903{
Imre Deak888d0d42015-01-08 17:54:13 +02001904 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001905
Imre Deak097dd832014-10-23 19:23:19 +03001906 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1907 return 0;
1908
Imre Deak5a175142014-10-23 19:23:18 +03001909 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001910}
1911
Chris Wilson1f19ac22016-05-14 07:26:32 +01001912/* freeze: before creating the hibernation_image */
1913static int i915_pm_freeze(struct device *dev)
1914{
1915 return i915_pm_suspend(dev);
1916}
1917
1918static int i915_pm_freeze_late(struct device *dev)
1919{
Chris Wilson461fb992016-05-14 07:26:33 +01001920 int ret;
1921
1922 ret = i915_pm_suspend_late(dev);
1923 if (ret)
1924 return ret;
1925
1926 ret = i915_gem_freeze_late(dev_to_i915(dev));
1927 if (ret)
1928 return ret;
1929
1930 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001931}
1932
1933/* thaw: called after creating the hibernation image, but before turning off. */
1934static int i915_pm_thaw_early(struct device *dev)
1935{
1936 return i915_pm_resume_early(dev);
1937}
1938
1939static int i915_pm_thaw(struct device *dev)
1940{
1941 return i915_pm_resume(dev);
1942}
1943
1944/* restore: called after loading the hibernation image. */
1945static int i915_pm_restore_early(struct device *dev)
1946{
1947 return i915_pm_resume_early(dev);
1948}
1949
1950static int i915_pm_restore(struct device *dev)
1951{
1952 return i915_pm_resume(dev);
1953}
1954
Imre Deakddeea5b2014-05-05 15:19:56 +03001955/*
1956 * Save all Gunit registers that may be lost after a D3 and a subsequent
1957 * S0i[R123] transition. The list of registers needing a save/restore is
1958 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1959 * registers in the following way:
1960 * - Driver: saved/restored by the driver
1961 * - Punit : saved/restored by the Punit firmware
1962 * - No, w/o marking: no need to save/restore, since the register is R/O or
1963 * used internally by the HW in a way that doesn't depend
1964 * keeping the content across a suspend/resume.
1965 * - Debug : used for debugging
1966 *
1967 * We save/restore all registers marked with 'Driver', with the following
1968 * exceptions:
1969 * - Registers out of use, including also registers marked with 'Debug'.
1970 * These have no effect on the driver's operation, so we don't save/restore
1971 * them to reduce the overhead.
1972 * - Registers that are fully setup by an initialization function called from
1973 * the resume path. For example many clock gating and RPS/RC6 registers.
1974 * - Registers that provide the right functionality with their reset defaults.
1975 *
1976 * TODO: Except for registers that based on the above 3 criteria can be safely
1977 * ignored, we save/restore all others, practically treating the HW context as
1978 * a black-box for the driver. Further investigation is needed to reduce the
1979 * saved/restored registers even further, by following the same 3 criteria.
1980 */
1981static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1982{
1983 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1984 int i;
1985
1986 /* GAM 0x4000-0x4770 */
1987 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1988 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1989 s->arb_mode = I915_READ(ARB_MODE);
1990 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1991 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1992
1993 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001994 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001995
1996 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001997 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001998
1999 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2000 s->ecochk = I915_READ(GAM_ECOCHK);
2001 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2002 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2003
2004 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2005
2006 /* MBC 0x9024-0x91D0, 0x8500 */
2007 s->g3dctl = I915_READ(VLV_G3DCTL);
2008 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2009 s->mbctl = I915_READ(GEN6_MBCTL);
2010
2011 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2012 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2013 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2014 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2015 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2016 s->rstctl = I915_READ(GEN6_RSTCTL);
2017 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2018
2019 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2020 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2021 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2022 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2023 s->ecobus = I915_READ(ECOBUS);
2024 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2025 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2026 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2027 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2028 s->rcedata = I915_READ(VLV_RCEDATA);
2029 s->spare2gh = I915_READ(VLV_SPAREG2H);
2030
2031 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2032 s->gt_imr = I915_READ(GTIMR);
2033 s->gt_ier = I915_READ(GTIER);
2034 s->pm_imr = I915_READ(GEN6_PMIMR);
2035 s->pm_ier = I915_READ(GEN6_PMIER);
2036
2037 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002038 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002039
2040 /* GT SA CZ domain, 0x100000-0x138124 */
2041 s->tilectl = I915_READ(TILECTL);
2042 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2043 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2044 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2045 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2046
2047 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2048 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2049 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002050 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002051 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2052
2053 /*
2054 * Not saving any of:
2055 * DFT, 0x9800-0x9EC0
2056 * SARB, 0xB000-0xB1FC
2057 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2058 * PCI CFG
2059 */
2060}
2061
2062static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2063{
2064 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2065 u32 val;
2066 int i;
2067
2068 /* GAM 0x4000-0x4770 */
2069 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2070 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2071 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2072 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2073 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2074
2075 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002076 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002077
2078 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002079 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002080
2081 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2082 I915_WRITE(GAM_ECOCHK, s->ecochk);
2083 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2084 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2085
2086 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2087
2088 /* MBC 0x9024-0x91D0, 0x8500 */
2089 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2090 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2091 I915_WRITE(GEN6_MBCTL, s->mbctl);
2092
2093 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2094 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2095 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2096 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2097 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2098 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2099 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2100
2101 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2102 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2103 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2104 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2105 I915_WRITE(ECOBUS, s->ecobus);
2106 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2107 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2108 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2109 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2110 I915_WRITE(VLV_RCEDATA, s->rcedata);
2111 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2112
2113 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2114 I915_WRITE(GTIMR, s->gt_imr);
2115 I915_WRITE(GTIER, s->gt_ier);
2116 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2117 I915_WRITE(GEN6_PMIER, s->pm_ier);
2118
2119 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002120 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002121
2122 /* GT SA CZ domain, 0x100000-0x138124 */
2123 I915_WRITE(TILECTL, s->tilectl);
2124 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2125 /*
2126 * Preserve the GT allow wake and GFX force clock bit, they are not
2127 * be restored, as they are used to control the s0ix suspend/resume
2128 * sequence by the caller.
2129 */
2130 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2131 val &= VLV_GTLC_ALLOWWAKEREQ;
2132 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2133 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2134
2135 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2136 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2137 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2138 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2139
2140 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2141
2142 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2143 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2144 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002145 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002146 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2147}
2148
Imre Deak650ad972014-04-18 16:35:02 +03002149int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2150{
2151 u32 val;
2152 int err;
2153
Imre Deak650ad972014-04-18 16:35:02 +03002154 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2155 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2156 if (force_on)
2157 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2158 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2159
2160 if (!force_on)
2161 return 0;
2162
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002163 err = intel_wait_for_register(dev_priv,
2164 VLV_GTLC_SURVIVABILITY_REG,
2165 VLV_GFX_CLK_STATUS_BIT,
2166 VLV_GFX_CLK_STATUS_BIT,
2167 20);
Imre Deak650ad972014-04-18 16:35:02 +03002168 if (err)
2169 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2170 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2171
2172 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002173}
2174
Imre Deakddeea5b2014-05-05 15:19:56 +03002175static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2176{
2177 u32 val;
2178 int err = 0;
2179
2180 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2181 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2182 if (allow)
2183 val |= VLV_GTLC_ALLOWWAKEREQ;
2184 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2185 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2186
Chris Wilsonb2736692016-06-30 15:32:47 +01002187 err = intel_wait_for_register(dev_priv,
2188 VLV_GTLC_PW_STATUS,
2189 VLV_GTLC_ALLOWWAKEACK,
2190 allow,
2191 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002192 if (err)
2193 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002194
Imre Deakddeea5b2014-05-05 15:19:56 +03002195 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002196}
2197
2198static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2199 bool wait_for_on)
2200{
2201 u32 mask;
2202 u32 val;
2203 int err;
2204
2205 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2206 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002207 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002208 return 0;
2209
2210 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002211 onoff(wait_for_on),
2212 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002213
2214 /*
2215 * RC6 transitioning can be delayed up to 2 msec (see
2216 * valleyview_enable_rps), use 3 msec for safety.
2217 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002218 err = intel_wait_for_register(dev_priv,
2219 VLV_GTLC_PW_STATUS, mask, val,
2220 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002221 if (err)
2222 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002223 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002224
2225 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002226}
2227
2228static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2229{
2230 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2231 return;
2232
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002233 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002234 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2235}
2236
Sagar Kambleebc32822014-08-13 23:07:05 +05302237static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002238{
2239 u32 mask;
2240 int err;
2241
2242 /*
2243 * Bspec defines the following GT well on flags as debug only, so
2244 * don't treat them as hard failures.
2245 */
2246 (void)vlv_wait_for_gt_wells(dev_priv, false);
2247
2248 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2249 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2250
2251 vlv_check_no_gt_access(dev_priv);
2252
2253 err = vlv_force_gfx_clock(dev_priv, true);
2254 if (err)
2255 goto err1;
2256
2257 err = vlv_allow_gt_wake(dev_priv, false);
2258 if (err)
2259 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302260
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002261 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302262 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002263
2264 err = vlv_force_gfx_clock(dev_priv, false);
2265 if (err)
2266 goto err2;
2267
2268 return 0;
2269
2270err2:
2271 /* For safety always re-enable waking and disable gfx clock forcing */
2272 vlv_allow_gt_wake(dev_priv, true);
2273err1:
2274 vlv_force_gfx_clock(dev_priv, false);
2275
2276 return err;
2277}
2278
Sagar Kamble016970b2014-08-13 23:07:06 +05302279static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2280 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002281{
2282 struct drm_device *dev = dev_priv->dev;
2283 int err;
2284 int ret;
2285
2286 /*
2287 * If any of the steps fail just try to continue, that's the best we
2288 * can do at this point. Return the first error code (which will also
2289 * leave RPM permanently disabled).
2290 */
2291 ret = vlv_force_gfx_clock(dev_priv, true);
2292
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002293 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302294 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002295
2296 err = vlv_allow_gt_wake(dev_priv, true);
2297 if (!ret)
2298 ret = err;
2299
2300 err = vlv_force_gfx_clock(dev_priv, false);
2301 if (!ret)
2302 ret = err;
2303
2304 vlv_check_no_gt_access(dev_priv);
2305
Sagar Kamble016970b2014-08-13 23:07:06 +05302306 if (rpm_resume) {
2307 intel_init_clock_gating(dev);
2308 i915_gem_restore_fences(dev);
2309 }
Imre Deakddeea5b2014-05-05 15:19:56 +03002310
2311 return ret;
2312}
2313
Paulo Zanoni97bea202014-03-07 20:12:33 -03002314static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002315{
2316 struct pci_dev *pdev = to_pci_dev(device);
2317 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002318 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002319 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002320
Chris Wilsondc979972016-05-10 14:10:04 +01002321 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002322 return -ENODEV;
2323
Imre Deak604effb2014-08-26 13:26:56 +03002324 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
2325 return -ENODEV;
2326
Paulo Zanoni8a187452013-12-06 20:32:13 -02002327 DRM_DEBUG_KMS("Suspending device\n");
2328
Imre Deak9486db62014-04-22 20:21:07 +03002329 /*
Imre Deakd6102972014-05-07 19:57:49 +03002330 * We could deadlock here in case another thread holding struct_mutex
2331 * calls RPM suspend concurrently, since the RPM suspend will wait
2332 * first for this RPM suspend to finish. In this case the concurrent
2333 * RPM resume will be followed by its RPM suspend counterpart. Still
2334 * for consistency return -EAGAIN, which will reschedule this suspend.
2335 */
2336 if (!mutex_trylock(&dev->struct_mutex)) {
2337 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
2338 /*
2339 * Bump the expiration timestamp, otherwise the suspend won't
2340 * be rescheduled.
2341 */
2342 pm_runtime_mark_last_busy(device);
2343
2344 return -EAGAIN;
2345 }
Imre Deak1f814da2015-12-16 02:52:19 +02002346
2347 disable_rpm_wakeref_asserts(dev_priv);
2348
Imre Deakd6102972014-05-07 19:57:49 +03002349 /*
2350 * We are safe here against re-faults, since the fault handler takes
2351 * an RPM reference.
2352 */
2353 i915_gem_release_all_mmaps(dev_priv);
2354 mutex_unlock(&dev->struct_mutex);
2355
Alex Daia1c41992015-09-30 09:46:37 -07002356 intel_guc_suspend(dev);
2357
Imre Deak2eb52522014-11-19 15:30:05 +02002358 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002359
Imre Deak507e1262016-04-20 20:27:54 +03002360 ret = 0;
2361 if (IS_BROXTON(dev_priv)) {
2362 bxt_display_core_uninit(dev_priv);
2363 bxt_enable_dc9(dev_priv);
2364 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2365 hsw_enable_pc8(dev_priv);
2366 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2367 ret = vlv_suspend_complete(dev_priv);
2368 }
2369
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002370 if (ret) {
2371 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002372 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002373
Imre Deak1f814da2015-12-16 02:52:19 +02002374 enable_rpm_wakeref_asserts(dev_priv);
2375
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002376 return ret;
2377 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002378
Chris Wilsondc979972016-05-10 14:10:04 +01002379 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002380
2381 enable_rpm_wakeref_asserts(dev_priv);
2382 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002383
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002384 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002385 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2386
Paulo Zanoni8a187452013-12-06 20:32:13 -02002387 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002388
2389 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002390 * FIXME: We really should find a document that references the arguments
2391 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002392 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002393 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002394 /*
2395 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2396 * being detected, and the call we do at intel_runtime_resume()
2397 * won't be able to restore them. Since PCI_D3hot matches the
2398 * actual specification and appears to be working, use it.
2399 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002400 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002401 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002402 /*
2403 * current versions of firmware which depend on this opregion
2404 * notification have repurposed the D1 definition to mean
2405 * "runtime suspended" vs. what you would normally expect (D3)
2406 * to distinguish it from notifications that might be sent via
2407 * the suspend path.
2408 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002409 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002410 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002411
Mika Kuoppala59bad942015-01-16 11:34:40 +02002412 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002413
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002414 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002415 return 0;
2416}
2417
Paulo Zanoni97bea202014-03-07 20:12:33 -03002418static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002419{
2420 struct pci_dev *pdev = to_pci_dev(device);
2421 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002422 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002423 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002424
Imre Deak604effb2014-08-26 13:26:56 +03002425 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
2426 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002427
2428 DRM_DEBUG_KMS("Resuming device\n");
2429
Imre Deak1f814da2015-12-16 02:52:19 +02002430 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2431 disable_rpm_wakeref_asserts(dev_priv);
2432
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002433 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002434 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002435 if (intel_uncore_unclaimed_mmio(dev_priv))
2436 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002437
Alex Daia1c41992015-09-30 09:46:37 -07002438 intel_guc_resume(dev);
2439
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002440 if (IS_GEN6(dev_priv))
2441 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05302442
Imre Deak507e1262016-04-20 20:27:54 +03002443 if (IS_BROXTON(dev)) {
2444 bxt_disable_dc9(dev_priv);
2445 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002446 if (dev_priv->csr.dmc_payload &&
2447 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2448 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002449 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002450 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002451 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002452 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002453 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002454
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002455 /*
2456 * No point of rolling back things in case of an error, as the best
2457 * we can do is to hope that things will still work (and disable RPM).
2458 */
Imre Deak92b806d2014-04-14 20:24:39 +03002459 i915_gem_init_swizzling(dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002460 gen6_update_ring_freq(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002461
Daniel Vetterb9632912014-09-30 10:56:44 +02002462 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002463
2464 /*
2465 * On VLV/CHV display interrupts are part of the display
2466 * power well, so hpd is reinitialized from there. For
2467 * everyone else do it here.
2468 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002469 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002470 intel_hpd_init(dev_priv);
2471
Imre Deak1f814da2015-12-16 02:52:19 +02002472 enable_rpm_wakeref_asserts(dev_priv);
2473
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002474 if (ret)
2475 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2476 else
2477 DRM_DEBUG_KMS("Device resumed\n");
2478
2479 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002480}
2481
Chris Wilson42f55512016-06-24 14:00:26 +01002482const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002483 /*
2484 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2485 * PMSG_RESUME]
2486 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002487 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002488 .suspend_late = i915_pm_suspend_late,
2489 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002490 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002491
2492 /*
2493 * S4 event handlers
2494 * @freeze, @freeze_late : called (1) before creating the
2495 * hibernation image [PMSG_FREEZE] and
2496 * (2) after rebooting, before restoring
2497 * the image [PMSG_QUIESCE]
2498 * @thaw, @thaw_early : called (1) after creating the hibernation
2499 * image, before writing it [PMSG_THAW]
2500 * and (2) after failing to create or
2501 * restore the image [PMSG_RECOVER]
2502 * @poweroff, @poweroff_late: called after writing the hibernation
2503 * image, before rebooting [PMSG_HIBERNATE]
2504 * @restore, @restore_early : called after rebooting and restoring the
2505 * hibernation image [PMSG_RESTORE]
2506 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002507 .freeze = i915_pm_freeze,
2508 .freeze_late = i915_pm_freeze_late,
2509 .thaw_early = i915_pm_thaw_early,
2510 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002511 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002512 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002513 .restore_early = i915_pm_restore_early,
2514 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002515
2516 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002517 .runtime_suspend = intel_runtime_suspend,
2518 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002519};
2520
Laurent Pinchart78b68552012-05-17 13:27:22 +02002521static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002522 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002523 .open = drm_gem_vm_open,
2524 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002525};
2526
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002527static const struct file_operations i915_driver_fops = {
2528 .owner = THIS_MODULE,
2529 .open = drm_open,
2530 .release = drm_release,
2531 .unlocked_ioctl = drm_ioctl,
2532 .mmap = drm_gem_mmap,
2533 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002534 .read = drm_read,
2535#ifdef CONFIG_COMPAT
2536 .compat_ioctl = i915_compat_ioctl,
2537#endif
2538 .llseek = noop_llseek,
2539};
2540
Chris Wilson0673ad42016-06-24 14:00:22 +01002541static int
2542i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2543 struct drm_file *file)
2544{
2545 return -ENODEV;
2546}
2547
2548static const struct drm_ioctl_desc i915_ioctls[] = {
2549 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2550 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2551 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2552 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2553 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2554 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2555 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2556 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2557 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2558 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2559 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2560 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2561 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2562 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2563 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2564 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2565 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2567 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2568 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2569 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2570 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2571 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2572 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2573 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2574 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2575 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2576 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2577 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2578 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2579 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2580 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2581 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2582 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2583 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2584 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
2585 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
2586 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2587 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2588 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2589 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2590 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2591 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2592 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2593 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2594 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2595 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2596 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2597 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2598 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2599 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2600 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2601};
2602
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002604 /* Don't use MTRRs here; the Xserver or userspace app should
2605 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002606 */
Eric Anholt673a3942008-07-30 12:06:12 -07002607 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002608 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002609 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002610 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002611 .lastclose = i915_driver_lastclose,
2612 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002613 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002614 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002615
Eric Anholt673a3942008-07-30 12:06:12 -07002616 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002617 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002618
2619 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2620 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2621 .gem_prime_export = i915_gem_prime_export,
2622 .gem_prime_import = i915_gem_prime_import,
2623
Dave Airlieff72145b2011-02-07 12:16:14 +10002624 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002625 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002626 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002628 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002629 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002630 .name = DRIVER_NAME,
2631 .desc = DRIVER_DESC,
2632 .date = DRIVER_DATE,
2633 .major = DRIVER_MAJOR,
2634 .minor = DRIVER_MINOR,
2635 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002636};