blob: 91cd7b296c0f6acad5d225f7d2ad4368aa698564 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Kristian Høgsberg112b7152009-01-04 16:55:33 -050053static struct drm_driver driver;
54
Chris Wilson0673ad42016-06-24 14:00:22 +010055static unsigned int i915_load_fail_count;
56
57bool __i915_inject_load_failure(const char *func, int line)
58{
59 if (i915_load_fail_count >= i915.inject_load_failure)
60 return false;
61
62 if (++i915_load_fail_count == i915.inject_load_failure) {
63 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
64 i915.inject_load_failure, func, line);
65 return true;
66 }
67
68 return false;
69}
70
71#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
72#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
73 "providing the dmesg log by booting with drm.debug=0xf"
74
75void
76__i915_printk(struct drm_i915_private *dev_priv, const char *level,
77 const char *fmt, ...)
78{
79 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030080 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010081 bool is_error = level[1] <= KERN_ERR[1];
82 bool is_debug = level[1] == KERN_DEBUG[1];
83 struct va_format vaf;
84 va_list args;
85
86 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
87 return;
88
89 va_start(args, fmt);
90
91 vaf.fmt = fmt;
92 vaf.va = &args;
93
David Weinehallc49d13e2016-08-22 13:32:42 +030094 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010095 __builtin_return_address(0), &vaf);
96
97 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030098 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +010099 shown_bug_once = true;
100 }
101
102 va_end(args);
103}
104
105static bool i915_error_injected(struct drm_i915_private *dev_priv)
106{
107 return i915.inject_load_failure &&
108 i915_load_fail_count == i915.inject_load_failure;
109}
110
111#define i915_load_error(dev_priv, fmt, ...) \
112 __i915_printk(dev_priv, \
113 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
114 fmt, ##__VA_ARGS__)
115
116
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100117static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100118{
119 enum intel_pch ret = PCH_NOP;
120
121 /*
122 * In a virtualized passthrough environment we can be in a
123 * setup where the ISA bridge is not able to be passed through.
124 * In this case, a south bridge can be emulated and we have to
125 * make an educated guess as to which PCH is really there.
126 */
127
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100128 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100129 ret = PCH_IBX;
130 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100131 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100132 ret = PCH_CPT;
133 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100134 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100135 ret = PCH_LPT;
136 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100137 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_SPT;
139 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
140 }
141
142 return ret;
143}
144
Chris Wilson0673ad42016-06-24 14:00:22 +0100145static void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800146{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100147 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
153 if (INTEL_INFO(dev)->num_pipes == 0) {
154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100177 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100181 WARN_ON(!(IS_GEN6(dev_priv) ||
182 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700183 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
184 /* PantherPoint is CPT compatible */
185 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300186 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100187 WARN_ON(!(IS_GEN6(dev_priv) ||
188 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300189 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
190 dev_priv->pch_type = PCH_LPT;
191 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100192 WARN_ON(!IS_HASWELL(dev_priv) &&
193 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100194 WARN_ON(IS_HSW_ULT(dev_priv) ||
195 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800196 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
197 dev_priv->pch_type = PCH_LPT;
198 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100199 WARN_ON(!IS_HASWELL(dev_priv) &&
200 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100201 WARN_ON(!IS_HSW_ULT(dev_priv) &&
202 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530203 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
204 dev_priv->pch_type = PCH_SPT;
205 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100206 WARN_ON(!IS_SKYLAKE(dev_priv) &&
207 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530208 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
209 dev_priv->pch_type = PCH_SPT;
210 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100211 WARN_ON(!IS_SKYLAKE(dev_priv) &&
212 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700213 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
214 dev_priv->pch_type = PCH_KBP;
215 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100216 WARN_ON(!IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100217 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700218 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100219 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200220 pch->subsystem_vendor ==
221 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
222 pch->subsystem_device ==
223 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100224 dev_priv->pch_type =
225 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200226 } else
227 continue;
228
Rui Guo6a9c4b32013-06-19 21:10:23 +0800229 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800230 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800232 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200233 DRM_DEBUG_KMS("No PCH found.\n");
234
235 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800236}
237
Chris Wilson0673ad42016-06-24 14:00:22 +0100238static int i915_getparam(struct drm_device *dev, void *data,
239 struct drm_file *file_priv)
240{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100241 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300242 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100243 drm_i915_getparam_t *param = data;
244 int value;
245
246 switch (param->param) {
247 case I915_PARAM_IRQ_ACTIVE:
248 case I915_PARAM_ALLOW_BATCHBUFFER:
249 case I915_PARAM_LAST_DISPATCH:
250 /* Reject all old ums/dri params. */
251 return -ENODEV;
252 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300253 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100254 break;
255 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300256 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100257 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100258 case I915_PARAM_NUM_FENCES_AVAIL:
259 value = dev_priv->num_fence_regs;
260 break;
261 case I915_PARAM_HAS_OVERLAY:
262 value = dev_priv->overlay ? 1 : 0;
263 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100264 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530265 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100266 break;
267 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530268 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 break;
270 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530271 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100272 break;
273 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530274 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100275 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300277 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
279 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300280 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
282 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300283 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300286 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100289 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300311 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100313 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100318 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100319 case I915_PARAM_MMAP_GTT_VERSION:
320 /* Though we've started our numbering from 1, and so class all
321 * earlier versions as 0, in effect their value is undefined as
322 * the ioctl will report EINVAL for the unknown param!
323 */
324 value = i915_gem_mmap_gtt_version();
325 break;
David Weinehall16162472016-09-02 13:46:17 +0300326 case I915_PARAM_MMAP_VERSION:
327 /* Remember to bump this if the version changes! */
328 case I915_PARAM_HAS_GEM:
329 case I915_PARAM_HAS_PAGEFLIPPING:
330 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
331 case I915_PARAM_HAS_RELAXED_FENCING:
332 case I915_PARAM_HAS_COHERENT_RINGS:
333 case I915_PARAM_HAS_RELAXED_DELTA:
334 case I915_PARAM_HAS_GEN7_SOL_RESET:
335 case I915_PARAM_HAS_WAIT_TIMEOUT:
336 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
337 case I915_PARAM_HAS_PINNED_BATCHES:
338 case I915_PARAM_HAS_EXEC_NO_RELOC:
339 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
340 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
341 case I915_PARAM_HAS_EXEC_SOFTPIN:
342 /* For the time being all of these are always true;
343 * if some supported hardware does not have one of these
344 * features this value needs to be provided from
345 * INTEL_INFO(), a feature macro, or similar.
346 */
347 value = 1;
348 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 default:
350 DRM_DEBUG("Unknown parameter %d\n", param->param);
351 return -EINVAL;
352 }
353
Chris Wilsondda33002016-06-24 14:00:23 +0100354 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100355 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100356
357 return 0;
358}
359
360static int i915_get_bridge_dev(struct drm_device *dev)
361{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100362 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100363
364 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
365 if (!dev_priv->bridge_dev) {
366 DRM_ERROR("bridge device not found\n");
367 return -1;
368 }
369 return 0;
370}
371
372/* Allocate space for the MCH regs if needed, return nonzero on error */
373static int
374intel_alloc_mchbar_resource(struct drm_device *dev)
375{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100376 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
378 u32 temp_lo, temp_hi = 0;
379 u64 mchbar_addr;
380 int ret;
381
382 if (INTEL_INFO(dev)->gen >= 4)
383 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
384 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
385 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
386
387 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
388#ifdef CONFIG_PNP
389 if (mchbar_addr &&
390 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
391 return 0;
392#endif
393
394 /* Get some space for it */
395 dev_priv->mch_res.name = "i915 MCHBAR";
396 dev_priv->mch_res.flags = IORESOURCE_MEM;
397 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
398 &dev_priv->mch_res,
399 MCHBAR_SIZE, MCHBAR_SIZE,
400 PCIBIOS_MIN_MEM,
401 0, pcibios_align_resource,
402 dev_priv->bridge_dev);
403 if (ret) {
404 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
405 dev_priv->mch_res.start = 0;
406 return ret;
407 }
408
409 if (INTEL_INFO(dev)->gen >= 4)
410 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
411 upper_32_bits(dev_priv->mch_res.start));
412
413 pci_write_config_dword(dev_priv->bridge_dev, reg,
414 lower_32_bits(dev_priv->mch_res.start));
415 return 0;
416}
417
418/* Setup MCHBAR if possible, return true if we should disable it again */
419static void
420intel_setup_mchbar(struct drm_device *dev)
421{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100422 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100423 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
424 u32 temp;
425 bool enabled;
426
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100427 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100428 return;
429
430 dev_priv->mchbar_need_disable = false;
431
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100432 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100433 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
434 enabled = !!(temp & DEVEN_MCHBAR_EN);
435 } else {
436 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
437 enabled = temp & 1;
438 }
439
440 /* If it's already enabled, don't have to do anything */
441 if (enabled)
442 return;
443
444 if (intel_alloc_mchbar_resource(dev))
445 return;
446
447 dev_priv->mchbar_need_disable = true;
448
449 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100450 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100451 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
452 temp | DEVEN_MCHBAR_EN);
453 } else {
454 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
455 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
456 }
457}
458
459static void
460intel_teardown_mchbar(struct drm_device *dev)
461{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100462 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100463 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
464
465 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100466 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100467 u32 deven_val;
468
469 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
470 &deven_val);
471 deven_val &= ~DEVEN_MCHBAR_EN;
472 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
473 deven_val);
474 } else {
475 u32 mchbar_val;
476
477 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
478 &mchbar_val);
479 mchbar_val &= ~1;
480 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
481 mchbar_val);
482 }
483 }
484
485 if (dev_priv->mch_res.start)
486 release_resource(&dev_priv->mch_res);
487}
488
489/* true = enable decode, false = disable decoder */
490static unsigned int i915_vga_set_decode(void *cookie, bool state)
491{
492 struct drm_device *dev = cookie;
493
494 intel_modeset_vga_set_state(dev, state);
495 if (state)
496 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
497 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
498 else
499 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
500}
501
502static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
503{
504 struct drm_device *dev = pci_get_drvdata(pdev);
505 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
506
507 if (state == VGA_SWITCHEROO_ON) {
508 pr_info("switched on\n");
509 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
510 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300511 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100512 i915_resume_switcheroo(dev);
513 dev->switch_power_state = DRM_SWITCH_POWER_ON;
514 } else {
515 pr_info("switched off\n");
516 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
517 i915_suspend_switcheroo(dev, pmm);
518 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
519 }
520}
521
522static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
523{
524 struct drm_device *dev = pci_get_drvdata(pdev);
525
526 /*
527 * FIXME: open_count is protected by drm_global_mutex but that would lead to
528 * locking inversion with the driver load path. And the access here is
529 * completely racy anyway. So don't bother with locking for now.
530 */
531 return dev->open_count == 0;
532}
533
534static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
535 .set_gpu_state = i915_switcheroo_set_state,
536 .reprobe = NULL,
537 .can_switch = i915_switcheroo_can_switch,
538};
539
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100540static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100541{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100542 mutex_lock(&dev_priv->drm.struct_mutex);
543 i915_gem_cleanup_engines(&dev_priv->drm);
544 i915_gem_context_fini(&dev_priv->drm);
545 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100546
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100547 synchronize_rcu();
548 flush_work(&dev_priv->mm.free_work);
549
550 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100551}
552
553static int i915_load_modeset_init(struct drm_device *dev)
554{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100555 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300556 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100557 int ret;
558
559 if (i915_inject_load_failure())
560 return -ENODEV;
561
562 ret = intel_bios_init(dev_priv);
563 if (ret)
564 DRM_INFO("failed to find VBIOS tables\n");
565
566 /* If we have > 1 VGA cards, then we need to arbitrate access
567 * to the common VGA resources.
568 *
569 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
570 * then we do not take part in VGA arbitration and the
571 * vga_client_register() fails with -ENODEV.
572 */
David Weinehall52a05c32016-08-22 13:32:44 +0300573 ret = vga_client_register(pdev, dev, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100574 if (ret && ret != -ENODEV)
575 goto out;
576
577 intel_register_dsm_handler();
578
David Weinehall52a05c32016-08-22 13:32:44 +0300579 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100580 if (ret)
581 goto cleanup_vga_client;
582
583 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
584 intel_update_rawclk(dev_priv);
585
586 intel_power_domains_init_hw(dev_priv, false);
587
588 intel_csr_ucode_init(dev_priv);
589
590 ret = intel_irq_install(dev_priv);
591 if (ret)
592 goto cleanup_csr;
593
594 intel_setup_gmbus(dev);
595
596 /* Important: The output setup functions called by modeset_init need
597 * working irqs for e.g. gmbus and dp aux transfers. */
598 intel_modeset_init(dev);
599
600 intel_guc_init(dev);
601
602 ret = i915_gem_init(dev);
603 if (ret)
604 goto cleanup_irq;
605
606 intel_modeset_gem_init(dev);
607
608 if (INTEL_INFO(dev)->num_pipes == 0)
609 return 0;
610
611 ret = intel_fbdev_init(dev);
612 if (ret)
613 goto cleanup_gem;
614
615 /* Only enable hotplug handling once the fbdev is fully set up. */
616 intel_hpd_init(dev_priv);
617
618 drm_kms_helper_poll_init(dev);
619
620 return 0;
621
622cleanup_gem:
Imre Deak1c777c52016-10-12 17:46:37 +0300623 if (i915_gem_suspend(dev))
624 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100625 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100626cleanup_irq:
627 intel_guc_fini(dev);
628 drm_irq_uninstall(dev);
629 intel_teardown_gmbus(dev);
630cleanup_csr:
631 intel_csr_ucode_fini(dev_priv);
632 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300633 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100634cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300635 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100636out:
637 return ret;
638}
639
640#if IS_ENABLED(CONFIG_FB)
641static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
642{
643 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100644 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100645 struct i915_ggtt *ggtt = &dev_priv->ggtt;
646 bool primary;
647 int ret;
648
649 ap = alloc_apertures(1);
650 if (!ap)
651 return -ENOMEM;
652
653 ap->ranges[0].base = ggtt->mappable_base;
654 ap->ranges[0].size = ggtt->mappable_end;
655
656 primary =
657 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
658
Daniel Vetter44adece2016-08-10 18:52:34 +0200659 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100660
661 kfree(ap);
662
663 return ret;
664}
665#else
666static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
667{
668 return 0;
669}
670#endif
671
672#if !defined(CONFIG_VGA_CONSOLE)
673static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
674{
675 return 0;
676}
677#elif !defined(CONFIG_DUMMY_CONSOLE)
678static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
679{
680 return -ENODEV;
681}
682#else
683static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
684{
685 int ret = 0;
686
687 DRM_INFO("Replacing VGA console driver\n");
688
689 console_lock();
690 if (con_is_bound(&vga_con))
691 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
692 if (ret == 0) {
693 ret = do_unregister_con_driver(&vga_con);
694
695 /* Ignore "already unregistered". */
696 if (ret == -ENODEV)
697 ret = 0;
698 }
699 console_unlock();
700
701 return ret;
702}
703#endif
704
Chris Wilson0673ad42016-06-24 14:00:22 +0100705static void intel_init_dpio(struct drm_i915_private *dev_priv)
706{
707 /*
708 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
709 * CHV x1 PHY (DP/HDMI D)
710 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
711 */
712 if (IS_CHERRYVIEW(dev_priv)) {
713 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
714 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
715 } else if (IS_VALLEYVIEW(dev_priv)) {
716 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
717 }
718}
719
720static int i915_workqueues_init(struct drm_i915_private *dev_priv)
721{
722 /*
723 * The i915 workqueue is primarily used for batched retirement of
724 * requests (and thus managing bo) once the task has been completed
725 * by the GPU. i915_gem_retire_requests() is called directly when we
726 * need high-priority retirement, such as waiting for an explicit
727 * bo.
728 *
729 * It is also used for periodic low-priority events, such as
730 * idle-timers and recording error state.
731 *
732 * All tasks on the workqueue are expected to acquire the dev mutex
733 * so there is no point in running more than one instance of the
734 * workqueue at any time. Use an ordered one.
735 */
736 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
737 if (dev_priv->wq == NULL)
738 goto out_err;
739
740 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
741 if (dev_priv->hotplug.dp_wq == NULL)
742 goto out_free_wq;
743
Chris Wilson0673ad42016-06-24 14:00:22 +0100744 return 0;
745
Chris Wilson0673ad42016-06-24 14:00:22 +0100746out_free_wq:
747 destroy_workqueue(dev_priv->wq);
748out_err:
749 DRM_ERROR("Failed to allocate workqueues.\n");
750
751 return -ENOMEM;
752}
753
754static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
755{
Chris Wilson0673ad42016-06-24 14:00:22 +0100756 destroy_workqueue(dev_priv->hotplug.dp_wq);
757 destroy_workqueue(dev_priv->wq);
758}
759
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300760/*
761 * We don't keep the workarounds for pre-production hardware, so we expect our
762 * driver to fail on these machines in one way or another. A little warning on
763 * dmesg may help both the user and the bug triagers.
764 */
765static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
766{
767 if (IS_HSW_EARLY_SDV(dev_priv) ||
768 IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
769 DRM_ERROR("This is a pre-production stepping. "
770 "It may not be fully functional.\n");
771}
772
Chris Wilson0673ad42016-06-24 14:00:22 +0100773/**
774 * i915_driver_init_early - setup state not requiring device access
775 * @dev_priv: device private
776 *
777 * Initialize everything that is a "SW-only" state, that is state not
778 * requiring accessing the device or exposing the driver via kernel internal
779 * or userspace interfaces. Example steps belonging here: lock initialization,
780 * system memory allocation, setting up device specific attributes and
781 * function hooks not requiring accessing the device.
782 */
783static int i915_driver_init_early(struct drm_i915_private *dev_priv,
784 const struct pci_device_id *ent)
785{
786 const struct intel_device_info *match_info =
787 (struct intel_device_info *)ent->driver_data;
788 struct intel_device_info *device_info;
789 int ret = 0;
790
791 if (i915_inject_load_failure())
792 return -ENODEV;
793
794 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100795 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100796 memcpy(device_info, match_info, sizeof(*device_info));
797 device_info->device_id = dev_priv->drm.pdev->device;
798
799 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
800 device_info->gen_mask = BIT(device_info->gen - 1);
801
802 spin_lock_init(&dev_priv->irq_lock);
803 spin_lock_init(&dev_priv->gpu_error.lock);
804 mutex_init(&dev_priv->backlight_lock);
805 spin_lock_init(&dev_priv->uncore.lock);
806 spin_lock_init(&dev_priv->mm.object_stat_lock);
807 spin_lock_init(&dev_priv->mmio_flip_lock);
808 mutex_init(&dev_priv->sb_lock);
809 mutex_init(&dev_priv->modeset_restore_lock);
810 mutex_init(&dev_priv->av_mutex);
811 mutex_init(&dev_priv->wm.wm_mutex);
812 mutex_init(&dev_priv->pps_mutex);
813
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100814 i915_memcpy_init_early(dev_priv);
815
Chris Wilson0673ad42016-06-24 14:00:22 +0100816 ret = i915_workqueues_init(dev_priv);
817 if (ret < 0)
818 return ret;
819
820 ret = intel_gvt_init(dev_priv);
821 if (ret < 0)
822 goto err_workqueues;
823
824 /* This must be called before any calls to HAS_PCH_* */
825 intel_detect_pch(&dev_priv->drm);
826
827 intel_pm_setup(&dev_priv->drm);
828 intel_init_dpio(dev_priv);
829 intel_power_domains_init(dev_priv);
830 intel_irq_init(dev_priv);
831 intel_init_display_hooks(dev_priv);
832 intel_init_clock_gating_hooks(dev_priv);
833 intel_init_audio_hooks(dev_priv);
834 i915_gem_load_init(&dev_priv->drm);
835
David Weinehall36cdd012016-08-22 13:59:31 +0300836 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100837
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100838 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100839
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300840 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100841
842 return 0;
843
844err_workqueues:
845 i915_workqueues_cleanup(dev_priv);
846 return ret;
847}
848
849/**
850 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
851 * @dev_priv: device private
852 */
853static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
854{
Chris Wilson91c8a322016-07-05 10:40:23 +0100855 i915_gem_load_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100856 i915_workqueues_cleanup(dev_priv);
857}
858
859static int i915_mmio_setup(struct drm_device *dev)
860{
861 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300862 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100863 int mmio_bar;
864 int mmio_size;
865
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100866 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100867 /*
868 * Before gen4, the registers and the GTT are behind different BARs.
869 * However, from gen4 onwards, the registers and the GTT are shared
870 * in the same BAR, so we want to restrict this ioremap from
871 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
872 * the register BAR remains the same size for all the earlier
873 * generations up to Ironlake.
874 */
875 if (INTEL_INFO(dev)->gen < 5)
876 mmio_size = 512 * 1024;
877 else
878 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300879 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100880 if (dev_priv->regs == NULL) {
881 DRM_ERROR("failed to map registers\n");
882
883 return -EIO;
884 }
885
886 /* Try to make sure MCHBAR is enabled before poking at it */
887 intel_setup_mchbar(dev);
888
889 return 0;
890}
891
892static void i915_mmio_cleanup(struct drm_device *dev)
893{
894 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300895 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100896
897 intel_teardown_mchbar(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300898 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100899}
900
901/**
902 * i915_driver_init_mmio - setup device MMIO
903 * @dev_priv: device private
904 *
905 * Setup minimal device state necessary for MMIO accesses later in the
906 * initialization sequence. The setup here should avoid any other device-wide
907 * side effects or exposing the driver via kernel internal or user space
908 * interfaces.
909 */
910static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
911{
Chris Wilson91c8a322016-07-05 10:40:23 +0100912 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100913 int ret;
914
915 if (i915_inject_load_failure())
916 return -ENODEV;
917
918 if (i915_get_bridge_dev(dev))
919 return -EIO;
920
921 ret = i915_mmio_setup(dev);
922 if (ret < 0)
923 goto put_bridge;
924
925 intel_uncore_init(dev_priv);
926
927 return 0;
928
929put_bridge:
930 pci_dev_put(dev_priv->bridge_dev);
931
932 return ret;
933}
934
935/**
936 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
937 * @dev_priv: device private
938 */
939static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
940{
Chris Wilson91c8a322016-07-05 10:40:23 +0100941 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100942
943 intel_uncore_fini(dev_priv);
944 i915_mmio_cleanup(dev);
945 pci_dev_put(dev_priv->bridge_dev);
946}
947
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100948static void intel_sanitize_options(struct drm_i915_private *dev_priv)
949{
950 i915.enable_execlists =
951 intel_sanitize_enable_execlists(dev_priv,
952 i915.enable_execlists);
953
954 /*
955 * i915.enable_ppgtt is read-only, so do an early pass to validate the
956 * user's requested state against the hardware/driver capabilities. We
957 * do this now so that we can print out any log messages once rather
958 * than every time we check intel_enable_ppgtt().
959 */
960 i915.enable_ppgtt =
961 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
962 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100963
964 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
965 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100966}
967
Chris Wilson0673ad42016-06-24 14:00:22 +0100968/**
969 * i915_driver_init_hw - setup state requiring device access
970 * @dev_priv: device private
971 *
972 * Setup state that requires accessing the device, but doesn't require
973 * exposing the driver via kernel internal or userspace interfaces.
974 */
975static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
976{
David Weinehall52a05c32016-08-22 13:32:44 +0300977 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson91c8a322016-07-05 10:40:23 +0100978 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100979 int ret;
980
981 if (i915_inject_load_failure())
982 return -ENODEV;
983
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100984 intel_device_info_runtime_init(dev_priv);
985
986 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100987
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100988 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100989 if (ret)
990 return ret;
991
Chris Wilson0673ad42016-06-24 14:00:22 +0100992 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
993 * otherwise the vga fbdev driver falls over. */
994 ret = i915_kick_out_firmware_fb(dev_priv);
995 if (ret) {
996 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
997 goto out_ggtt;
998 }
999
1000 ret = i915_kick_out_vgacon(dev_priv);
1001 if (ret) {
1002 DRM_ERROR("failed to remove conflicting VGA console\n");
1003 goto out_ggtt;
1004 }
1005
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001006 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001007 if (ret)
1008 return ret;
1009
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001010 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001011 if (ret) {
1012 DRM_ERROR("failed to enable GGTT\n");
1013 goto out_ggtt;
1014 }
1015
David Weinehall52a05c32016-08-22 13:32:44 +03001016 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001017
1018 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001019 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001020 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001021 if (ret) {
1022 DRM_ERROR("failed to set DMA mask\n");
1023
1024 goto out_ggtt;
1025 }
1026 }
1027
Chris Wilson0673ad42016-06-24 14:00:22 +01001028 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1029 * using 32bit addressing, overwriting memory if HWS is located
1030 * above 4GB.
1031 *
1032 * The documentation also mentions an issue with undefined
1033 * behaviour if any general state is accessed within a page above 4GB,
1034 * which also needs to be handled carefully.
1035 */
1036 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001037 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001038
1039 if (ret) {
1040 DRM_ERROR("failed to set DMA mask\n");
1041
1042 goto out_ggtt;
1043 }
1044 }
1045
Chris Wilson0673ad42016-06-24 14:00:22 +01001046 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1047 PM_QOS_DEFAULT_VALUE);
1048
1049 intel_uncore_sanitize(dev_priv);
1050
1051 intel_opregion_setup(dev_priv);
1052
1053 i915_gem_load_init_fences(dev_priv);
1054
1055 /* On the 945G/GM, the chipset reports the MSI capability on the
1056 * integrated graphics even though the support isn't actually there
1057 * according to the published specs. It doesn't appear to function
1058 * correctly in testing on 945G.
1059 * This may be a side effect of MSI having been made available for PEG
1060 * and the registers being closely associated.
1061 *
1062 * According to chipset errata, on the 965GM, MSI interrupts may
1063 * be lost or delayed, but we use them anyways to avoid
1064 * stuck interrupts on some machines.
1065 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001066 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001067 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001068 DRM_DEBUG_DRIVER("can't enable MSI");
1069 }
1070
1071 return 0;
1072
1073out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001074 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001075
1076 return ret;
1077}
1078
1079/**
1080 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1081 * @dev_priv: device private
1082 */
1083static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1084{
David Weinehall52a05c32016-08-22 13:32:44 +03001085 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001086
David Weinehall52a05c32016-08-22 13:32:44 +03001087 if (pdev->msi_enabled)
1088 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001089
1090 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001091 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001092}
1093
1094/**
1095 * i915_driver_register - register the driver with the rest of the system
1096 * @dev_priv: device private
1097 *
1098 * Perform any steps necessary to make the driver available via kernel
1099 * internal or userspace interfaces.
1100 */
1101static void i915_driver_register(struct drm_i915_private *dev_priv)
1102{
Chris Wilson91c8a322016-07-05 10:40:23 +01001103 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001104
1105 i915_gem_shrinker_init(dev_priv);
1106
1107 /*
1108 * Notify a valid surface after modesetting,
1109 * when running inside a VM.
1110 */
1111 if (intel_vgpu_active(dev_priv))
1112 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1113
1114 /* Reveal our presence to userspace */
1115 if (drm_dev_register(dev, 0) == 0) {
1116 i915_debugfs_register(dev_priv);
Akash Goelf8240832016-10-12 21:54:34 +05301117 i915_guc_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001118 i915_setup_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001119 } else
1120 DRM_ERROR("Failed to register driver for userspace access!\n");
1121
1122 if (INTEL_INFO(dev_priv)->num_pipes) {
1123 /* Must be done after probing outputs */
1124 intel_opregion_register(dev_priv);
1125 acpi_video_register();
1126 }
1127
1128 if (IS_GEN5(dev_priv))
1129 intel_gpu_ips_init(dev_priv);
1130
1131 i915_audio_component_init(dev_priv);
1132
1133 /*
1134 * Some ports require correctly set-up hpd registers for detection to
1135 * work properly (leading to ghost connected connector status), e.g. VGA
1136 * on gm45. Hence we can only set up the initial fbdev config after hpd
1137 * irqs are fully enabled. We do it last so that the async config
1138 * cannot run before the connectors are registered.
1139 */
1140 intel_fbdev_initial_config_async(dev);
1141}
1142
1143/**
1144 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1145 * @dev_priv: device private
1146 */
1147static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1148{
1149 i915_audio_component_cleanup(dev_priv);
1150
1151 intel_gpu_ips_teardown();
1152 acpi_video_unregister();
1153 intel_opregion_unregister(dev_priv);
1154
David Weinehall694c2822016-08-22 13:32:43 +03001155 i915_teardown_sysfs(dev_priv);
Akash Goelf8240832016-10-12 21:54:34 +05301156 i915_guc_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001157 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001158 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001159
1160 i915_gem_shrinker_cleanup(dev_priv);
1161}
1162
1163/**
1164 * i915_driver_load - setup chip and create an initial config
1165 * @dev: DRM device
1166 * @flags: startup flags
1167 *
1168 * The driver load routine has to do several things:
1169 * - drive output discovery via intel_modeset_init()
1170 * - initialize the memory manager
1171 * - allocate initial config memory
1172 * - setup the DRM framebuffer with the allocated memory
1173 */
Chris Wilson42f55512016-06-24 14:00:26 +01001174int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001175{
1176 struct drm_i915_private *dev_priv;
1177 int ret;
1178
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001179 if (i915.nuclear_pageflip)
1180 driver.driver_features |= DRIVER_ATOMIC;
1181
Chris Wilson0673ad42016-06-24 14:00:22 +01001182 ret = -ENOMEM;
1183 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1184 if (dev_priv)
1185 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1186 if (ret) {
1187 dev_printk(KERN_ERR, &pdev->dev,
1188 "[" DRM_NAME ":%s] allocation failed\n", __func__);
1189 kfree(dev_priv);
1190 return ret;
1191 }
1192
Chris Wilson0673ad42016-06-24 14:00:22 +01001193 dev_priv->drm.pdev = pdev;
1194 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001195
1196 ret = pci_enable_device(pdev);
1197 if (ret)
1198 goto out_free_priv;
1199
1200 pci_set_drvdata(pdev, &dev_priv->drm);
1201
1202 ret = i915_driver_init_early(dev_priv, ent);
1203 if (ret < 0)
1204 goto out_pci_disable;
1205
1206 intel_runtime_pm_get(dev_priv);
1207
1208 ret = i915_driver_init_mmio(dev_priv);
1209 if (ret < 0)
1210 goto out_runtime_pm_put;
1211
1212 ret = i915_driver_init_hw(dev_priv);
1213 if (ret < 0)
1214 goto out_cleanup_mmio;
1215
1216 /*
1217 * TODO: move the vblank init and parts of modeset init steps into one
1218 * of the i915_driver_init_/i915_driver_register functions according
1219 * to the role/effect of the given init step.
1220 */
1221 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001222 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001223 INTEL_INFO(dev_priv)->num_pipes);
1224 if (ret)
1225 goto out_cleanup_hw;
1226 }
1227
Chris Wilson91c8a322016-07-05 10:40:23 +01001228 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001229 if (ret < 0)
1230 goto out_cleanup_vblank;
1231
1232 i915_driver_register(dev_priv);
1233
1234 intel_runtime_pm_enable(dev_priv);
1235
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001236 /* Everything is in place, we can now relax! */
1237 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1238 driver.name, driver.major, driver.minor, driver.patchlevel,
1239 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001240 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1241 DRM_INFO("DRM_I915_DEBUG enabled\n");
1242 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1243 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001244
Chris Wilson0673ad42016-06-24 14:00:22 +01001245 intel_runtime_pm_put(dev_priv);
1246
1247 return 0;
1248
1249out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001250 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001251out_cleanup_hw:
1252 i915_driver_cleanup_hw(dev_priv);
1253out_cleanup_mmio:
1254 i915_driver_cleanup_mmio(dev_priv);
1255out_runtime_pm_put:
1256 intel_runtime_pm_put(dev_priv);
1257 i915_driver_cleanup_early(dev_priv);
1258out_pci_disable:
1259 pci_disable_device(pdev);
1260out_free_priv:
1261 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1262 drm_dev_unref(&dev_priv->drm);
1263 return ret;
1264}
1265
Chris Wilson42f55512016-06-24 14:00:26 +01001266void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001267{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001268 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001269 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001270
1271 intel_fbdev_fini(dev);
1272
Chris Wilson42f55512016-06-24 14:00:26 +01001273 if (i915_gem_suspend(dev))
1274 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001275
1276 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1277
1278 i915_driver_unregister(dev_priv);
1279
1280 drm_vblank_cleanup(dev);
1281
1282 intel_modeset_cleanup(dev);
1283
1284 /*
1285 * free the memory space allocated for the child device
1286 * config parsed from VBT
1287 */
1288 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1289 kfree(dev_priv->vbt.child_dev);
1290 dev_priv->vbt.child_dev = NULL;
1291 dev_priv->vbt.child_dev_num = 0;
1292 }
1293 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1294 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1295 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1296 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1297
David Weinehall52a05c32016-08-22 13:32:44 +03001298 vga_switcheroo_unregister_client(pdev);
1299 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001300
1301 intel_csr_ucode_fini(dev_priv);
1302
1303 /* Free error state after interrupts are fully disabled. */
1304 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1305 i915_destroy_error_state(dev);
1306
1307 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001308 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001309
1310 intel_guc_fini(dev);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001311 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001312 intel_fbc_cleanup_cfb(dev_priv);
1313
1314 intel_power_domains_fini(dev_priv);
1315
1316 i915_driver_cleanup_hw(dev_priv);
1317 i915_driver_cleanup_mmio(dev_priv);
1318
1319 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1320
1321 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001322}
1323
1324static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1325{
1326 int ret;
1327
1328 ret = i915_gem_open(dev, file);
1329 if (ret)
1330 return ret;
1331
1332 return 0;
1333}
1334
1335/**
1336 * i915_driver_lastclose - clean up after all DRM clients have exited
1337 * @dev: DRM device
1338 *
1339 * Take care of cleaning up after all DRM clients have exited. In the
1340 * mode setting case, we want to restore the kernel's initial mode (just
1341 * in case the last client left us in a bad state).
1342 *
1343 * Additionally, in the non-mode setting case, we'll tear down the GTT
1344 * and DMA structures, since the kernel won't be using them, and clea
1345 * up any GEM state.
1346 */
1347static void i915_driver_lastclose(struct drm_device *dev)
1348{
1349 intel_fbdev_restore_mode(dev);
1350 vga_switcheroo_process_delayed_switch();
1351}
1352
1353static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1354{
1355 mutex_lock(&dev->struct_mutex);
1356 i915_gem_context_close(dev, file);
1357 i915_gem_release(dev, file);
1358 mutex_unlock(&dev->struct_mutex);
1359}
1360
1361static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1362{
1363 struct drm_i915_file_private *file_priv = file->driver_priv;
1364
1365 kfree(file_priv);
1366}
1367
Imre Deak07f9cd02014-08-18 14:42:45 +03001368static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1369{
Chris Wilson91c8a322016-07-05 10:40:23 +01001370 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001371 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001372
1373 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001374 for_each_intel_encoder(dev, encoder)
1375 if (encoder->suspend)
1376 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001377 drm_modeset_unlock_all(dev);
1378}
1379
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001380static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1381 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001382static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301383
Imre Deakbc872292015-11-18 17:32:30 +02001384static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1385{
1386#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1387 if (acpi_target_system_state() < ACPI_STATE_S3)
1388 return true;
1389#endif
1390 return false;
1391}
Sagar Kambleebc32822014-08-13 23:07:05 +05301392
Imre Deak5e365c32014-10-23 19:23:25 +03001393static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001394{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001395 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001396 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001397 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001398 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001399
Zhang Ruib8efb172013-02-05 15:41:53 +08001400 /* ignore lid events during suspend */
1401 mutex_lock(&dev_priv->modeset_restore_lock);
1402 dev_priv->modeset_restore = MODESET_SUSPENDED;
1403 mutex_unlock(&dev_priv->modeset_restore_lock);
1404
Imre Deak1f814da2015-12-16 02:52:19 +02001405 disable_rpm_wakeref_asserts(dev_priv);
1406
Paulo Zanonic67a4702013-08-19 13:18:09 -03001407 /* We do a lot of poking in a lot of registers, make sure they work
1408 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001409 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001410
Dave Airlie5bcf7192010-12-07 09:20:40 +10001411 drm_kms_helper_poll_disable(dev);
1412
David Weinehall52a05c32016-08-22 13:32:44 +03001413 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001414
Daniel Vetterd5818932015-02-23 12:03:26 +01001415 error = i915_gem_suspend(dev);
1416 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001417 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001418 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001419 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001420 }
1421
Alex Daia1c41992015-09-30 09:46:37 -07001422 intel_guc_suspend(dev);
1423
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001424 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001425
1426 intel_dp_mst_suspend(dev);
1427
1428 intel_runtime_pm_disable_interrupts(dev_priv);
1429 intel_hpd_cancel_work(dev_priv);
1430
1431 intel_suspend_encoders(dev_priv);
1432
1433 intel_suspend_hw(dev);
1434
Ben Widawsky828c7902013-10-16 09:21:30 -07001435 i915_gem_suspend_gtt_mappings(dev);
1436
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001437 i915_save_state(dev);
1438
Imre Deakbc872292015-11-18 17:32:30 +02001439 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001440 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001441
Chris Wilsondc979972016-05-10 14:10:04 +01001442 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001443 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001444
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001445 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001446
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001447 dev_priv->suspend_count++;
1448
Imre Deakf74ed082016-04-18 14:48:21 +03001449 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001450
Imre Deak1f814da2015-12-16 02:52:19 +02001451out:
1452 enable_rpm_wakeref_asserts(dev_priv);
1453
1454 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001455}
1456
David Weinehallc49d13e2016-08-22 13:32:42 +03001457static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001458{
David Weinehallc49d13e2016-08-22 13:32:42 +03001459 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001460 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001461 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001462 int ret;
1463
Imre Deak1f814da2015-12-16 02:52:19 +02001464 disable_rpm_wakeref_asserts(dev_priv);
1465
Imre Deak4c494a52016-10-13 14:34:06 +03001466 intel_display_set_init_power(dev_priv, false);
1467
Imre Deaka7c81252016-04-01 16:02:38 +03001468 fw_csr = !IS_BROXTON(dev_priv) &&
1469 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001470 /*
1471 * In case of firmware assisted context save/restore don't manually
1472 * deinit the power domains. This also means the CSR/DMC firmware will
1473 * stay active, it will power down any HW resources as required and
1474 * also enable deeper system power states that would be blocked if the
1475 * firmware was inactive.
1476 */
1477 if (!fw_csr)
1478 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001479
Imre Deak507e1262016-04-20 20:27:54 +03001480 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +03001481 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001482 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001483 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001484 hsw_enable_pc8(dev_priv);
1485 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1486 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001487
1488 if (ret) {
1489 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001490 if (!fw_csr)
1491 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001492
Imre Deak1f814da2015-12-16 02:52:19 +02001493 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001494 }
1495
David Weinehall52a05c32016-08-22 13:32:44 +03001496 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001497 /*
Imre Deak54875572015-06-30 17:06:47 +03001498 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001499 * the device even though it's already in D3 and hang the machine. So
1500 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001501 * power down the device properly. The issue was seen on multiple old
1502 * GENs with different BIOS vendors, so having an explicit blacklist
1503 * is inpractical; apply the workaround on everything pre GEN6. The
1504 * platforms where the issue was seen:
1505 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1506 * Fujitsu FSC S7110
1507 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001508 */
Imre Deak54875572015-06-30 17:06:47 +03001509 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001510 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001511
Imre Deakbc872292015-11-18 17:32:30 +02001512 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1513
Imre Deak1f814da2015-12-16 02:52:19 +02001514out:
1515 enable_rpm_wakeref_asserts(dev_priv);
1516
1517 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001518}
1519
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001520int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001521{
1522 int error;
1523
Chris Wilsonded8b072016-07-05 10:40:22 +01001524 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001525 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001526 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001527 return -ENODEV;
1528 }
1529
Imre Deak0b14cbd2014-09-10 18:16:55 +03001530 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1531 state.event != PM_EVENT_FREEZE))
1532 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001533
1534 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1535 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001536
Imre Deak5e365c32014-10-23 19:23:25 +03001537 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001538 if (error)
1539 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001540
Imre Deakab3be732015-03-02 13:04:41 +02001541 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001542}
1543
Imre Deak5e365c32014-10-23 19:23:25 +03001544static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001545{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001546 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001547 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001548
Imre Deak1f814da2015-12-16 02:52:19 +02001549 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001550 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001551
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001552 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001553 if (ret)
1554 DRM_ERROR("failed to re-enable GGTT\n");
1555
Imre Deakf74ed082016-04-18 14:48:21 +03001556 intel_csr_ucode_resume(dev_priv);
1557
Chris Wilson5ab57c72016-07-15 14:56:20 +01001558 i915_gem_resume(dev);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001559
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001560 i915_restore_state(dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001561 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001562 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001563
Daniel Vetterd5818932015-02-23 12:03:26 +01001564 intel_init_pch_refclk(dev);
1565 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01001566
Peter Antoine364aece2015-05-11 08:50:45 +01001567 /*
1568 * Interrupts have to be enabled before any batches are run. If not the
1569 * GPU will hang. i915_gem_init_hw() will initiate batches to
1570 * update/restore the context.
1571 *
1572 * Modeset enabling in intel_modeset_init_hw() also needs working
1573 * interrupts.
1574 */
1575 intel_runtime_pm_enable_interrupts(dev_priv);
1576
Daniel Vetterd5818932015-02-23 12:03:26 +01001577 mutex_lock(&dev->struct_mutex);
1578 if (i915_gem_init_hw(dev)) {
1579 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001580 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001581 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001582 mutex_unlock(&dev->struct_mutex);
1583
Alex Daia1c41992015-09-30 09:46:37 -07001584 intel_guc_resume(dev);
1585
Daniel Vetterd5818932015-02-23 12:03:26 +01001586 intel_modeset_init_hw(dev);
1587
1588 spin_lock_irq(&dev_priv->irq_lock);
1589 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001590 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001591 spin_unlock_irq(&dev_priv->irq_lock);
1592
Daniel Vetterd5818932015-02-23 12:03:26 +01001593 intel_dp_mst_resume(dev);
1594
Lyudea16b7652016-03-11 10:57:01 -05001595 intel_display_resume(dev);
1596
Daniel Vetterd5818932015-02-23 12:03:26 +01001597 /*
1598 * ... but also need to make sure that hotplug processing
1599 * doesn't cause havoc. Like in the driver load code we don't
1600 * bother with the tiny race here where we might loose hotplug
1601 * notifications.
1602 * */
1603 intel_hpd_init(dev_priv);
1604 /* Config may have changed between suspend and resume */
1605 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001606
Chris Wilson03d92e42016-05-23 15:08:10 +01001607 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001608
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001609 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001610
Zhang Ruib8efb172013-02-05 15:41:53 +08001611 mutex_lock(&dev_priv->modeset_restore_lock);
1612 dev_priv->modeset_restore = MODESET_DONE;
1613 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001614
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001615 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001616
Chris Wilson54b4f682016-07-21 21:16:19 +01001617 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001618 drm_kms_helper_poll_enable(dev);
1619
Imre Deak1f814da2015-12-16 02:52:19 +02001620 enable_rpm_wakeref_asserts(dev_priv);
1621
Chris Wilson074c6ad2014-04-09 09:19:43 +01001622 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001623}
1624
Imre Deak5e365c32014-10-23 19:23:25 +03001625static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001626{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001627 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001628 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001629 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001630
Imre Deak76c4b252014-04-01 19:55:22 +03001631 /*
1632 * We have a resume ordering issue with the snd-hda driver also
1633 * requiring our device to be power up. Due to the lack of a
1634 * parent/child relationship we currently solve this with an early
1635 * resume hook.
1636 *
1637 * FIXME: This should be solved with a special hdmi sink device or
1638 * similar so that power domains can be employed.
1639 */
Imre Deak44410cd2016-04-18 14:45:54 +03001640
1641 /*
1642 * Note that we need to set the power state explicitly, since we
1643 * powered off the device during freeze and the PCI core won't power
1644 * it back up for us during thaw. Powering off the device during
1645 * freeze is not a hard requirement though, and during the
1646 * suspend/resume phases the PCI core makes sure we get here with the
1647 * device powered on. So in case we change our freeze logic and keep
1648 * the device powered we can also remove the following set power state
1649 * call.
1650 */
David Weinehall52a05c32016-08-22 13:32:44 +03001651 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001652 if (ret) {
1653 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1654 goto out;
1655 }
1656
1657 /*
1658 * Note that pci_enable_device() first enables any parent bridge
1659 * device and only then sets the power state for this device. The
1660 * bridge enabling is a nop though, since bridge devices are resumed
1661 * first. The order of enabling power and enabling the device is
1662 * imposed by the PCI core as described above, so here we preserve the
1663 * same order for the freeze/thaw phases.
1664 *
1665 * TODO: eventually we should remove pci_disable_device() /
1666 * pci_enable_enable_device() from suspend/resume. Due to how they
1667 * depend on the device enable refcount we can't anyway depend on them
1668 * disabling/enabling the device.
1669 */
David Weinehall52a05c32016-08-22 13:32:44 +03001670 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001671 ret = -EIO;
1672 goto out;
1673 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001674
David Weinehall52a05c32016-08-22 13:32:44 +03001675 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001676
Imre Deak1f814da2015-12-16 02:52:19 +02001677 disable_rpm_wakeref_asserts(dev_priv);
1678
Wayne Boyer666a4532015-12-09 12:29:35 -08001679 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001680 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001681 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001682 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1683 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001684
Chris Wilsondc979972016-05-10 14:10:04 +01001685 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001686
Chris Wilsondc979972016-05-10 14:10:04 +01001687 if (IS_BROXTON(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001688 if (!dev_priv->suspended_to_idle)
1689 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001690 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001691 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001692 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001693 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001694
Chris Wilsondc979972016-05-10 14:10:04 +01001695 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001696
Imre Deaka7c81252016-04-01 16:02:38 +03001697 if (IS_BROXTON(dev_priv) ||
1698 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001699 intel_power_domains_init_hw(dev_priv, true);
1700
Imre Deak6e35e8a2016-04-18 10:04:19 +03001701 enable_rpm_wakeref_asserts(dev_priv);
1702
Imre Deakbc872292015-11-18 17:32:30 +02001703out:
1704 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001705
1706 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001707}
1708
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001709int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001710{
Imre Deak50a00722014-10-23 19:23:17 +03001711 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001712
Imre Deak097dd832014-10-23 19:23:19 +03001713 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1714 return 0;
1715
Imre Deak5e365c32014-10-23 19:23:25 +03001716 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001717 if (ret)
1718 return ret;
1719
Imre Deak5a175142014-10-23 19:23:18 +03001720 return i915_drm_resume(dev);
1721}
1722
Chris Wilson9e60ab02016-10-04 21:11:28 +01001723static void disable_engines_irq(struct drm_i915_private *dev_priv)
1724{
1725 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301726 enum intel_engine_id id;
Chris Wilson9e60ab02016-10-04 21:11:28 +01001727
1728 /* Ensure irq handler finishes, and not run again. */
1729 disable_irq(dev_priv->drm.irq);
Akash Goel3b3f1652016-10-13 22:44:48 +05301730 for_each_engine(engine, dev_priv, id)
Chris Wilson9e60ab02016-10-04 21:11:28 +01001731 tasklet_kill(&engine->irq_tasklet);
1732}
1733
1734static void enable_engines_irq(struct drm_i915_private *dev_priv)
1735{
1736 enable_irq(dev_priv->drm.irq);
1737}
1738
Ben Gamari11ed50e2009-09-14 17:48:45 -04001739/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001740 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -04001741 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001742 *
Chris Wilson780f2622016-09-09 14:11:52 +01001743 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1744 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001745 *
Chris Wilson221fe792016-09-09 14:11:51 +01001746 * Caller must hold the struct_mutex.
1747 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001748 * Procedure is fairly simple:
1749 * - reset the chip using the reset reg
1750 * - re-init context state
1751 * - re-init hardware status page
1752 * - re-init ring buffer
1753 * - re-init interrupt state
1754 * - re-init display
1755 */
Chris Wilson780f2622016-09-09 14:11:52 +01001756void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001757{
Chris Wilson91c8a322016-07-05 10:40:23 +01001758 struct drm_device *dev = &dev_priv->drm;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001759 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001760 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001761
Chris Wilson221fe792016-09-09 14:11:51 +01001762 lockdep_assert_held(&dev->struct_mutex);
1763
1764 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001765 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001766
Chris Wilsond98c52c2016-04-13 17:35:05 +01001767 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001768 __clear_bit(I915_WEDGED, &error->flags);
1769 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001770
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001771 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson9e60ab02016-10-04 21:11:28 +01001772
1773 disable_engines_irq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001774 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Chris Wilson9e60ab02016-10-04 21:11:28 +01001775 enable_engines_irq(dev_priv);
1776
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001777 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001778 if (ret != -ENODEV)
1779 DRM_ERROR("Failed to reset chip: %i\n", ret);
1780 else
1781 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001782 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001783 }
1784
Chris Wilson821ed7d2016-09-09 14:11:53 +01001785 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001786 intel_overlay_reset(dev_priv);
1787
Ben Gamari11ed50e2009-09-14 17:48:45 -04001788 /* Ok, now get things going again... */
1789
1790 /*
1791 * Everything depends on having the GTT running, so we need to start
1792 * there. Fortunately we don't need to do this unless we reset the
1793 * chip at a PCI level.
1794 *
1795 * Next we need to restore the context, but we don't use those
1796 * yet either...
1797 *
1798 * Ring buffer needs to be re-initialized in the KMS case, or if X
1799 * was running at the time of the reset (i.e. we weren't VT
1800 * switched away).
1801 */
Daniel Vetter33d30a92015-02-23 12:03:27 +01001802 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001803 if (ret) {
1804 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001805 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001806 }
1807
Chris Wilson780f2622016-09-09 14:11:52 +01001808wakeup:
1809 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1810 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001811
1812error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001813 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001814 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001815}
1816
David Weinehallc49d13e2016-08-22 13:32:42 +03001817static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001818{
David Weinehallc49d13e2016-08-22 13:32:42 +03001819 struct pci_dev *pdev = to_pci_dev(kdev);
1820 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001821
David Weinehallc49d13e2016-08-22 13:32:42 +03001822 if (!dev) {
1823 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001824 return -ENODEV;
1825 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001826
David Weinehallc49d13e2016-08-22 13:32:42 +03001827 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001828 return 0;
1829
David Weinehallc49d13e2016-08-22 13:32:42 +03001830 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001831}
1832
David Weinehallc49d13e2016-08-22 13:32:42 +03001833static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001834{
David Weinehallc49d13e2016-08-22 13:32:42 +03001835 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001836
1837 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001838 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001839 * requiring our device to be power up. Due to the lack of a
1840 * parent/child relationship we currently solve this with an late
1841 * suspend hook.
1842 *
1843 * FIXME: This should be solved with a special hdmi sink device or
1844 * similar so that power domains can be employed.
1845 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001846 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001847 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001848
David Weinehallc49d13e2016-08-22 13:32:42 +03001849 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001850}
1851
David Weinehallc49d13e2016-08-22 13:32:42 +03001852static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001853{
David Weinehallc49d13e2016-08-22 13:32:42 +03001854 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001855
David Weinehallc49d13e2016-08-22 13:32:42 +03001856 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001857 return 0;
1858
David Weinehallc49d13e2016-08-22 13:32:42 +03001859 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001860}
1861
David Weinehallc49d13e2016-08-22 13:32:42 +03001862static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001863{
David Weinehallc49d13e2016-08-22 13:32:42 +03001864 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001865
David Weinehallc49d13e2016-08-22 13:32:42 +03001866 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001867 return 0;
1868
David Weinehallc49d13e2016-08-22 13:32:42 +03001869 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001870}
1871
David Weinehallc49d13e2016-08-22 13:32:42 +03001872static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001873{
David Weinehallc49d13e2016-08-22 13:32:42 +03001874 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001875
David Weinehallc49d13e2016-08-22 13:32:42 +03001876 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001877 return 0;
1878
David Weinehallc49d13e2016-08-22 13:32:42 +03001879 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001880}
1881
Chris Wilson1f19ac22016-05-14 07:26:32 +01001882/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001883static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001884{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001885 int ret;
1886
1887 ret = i915_pm_suspend(kdev);
1888 if (ret)
1889 return ret;
1890
1891 ret = i915_gem_freeze(kdev_to_i915(kdev));
1892 if (ret)
1893 return ret;
1894
1895 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001896}
1897
David Weinehallc49d13e2016-08-22 13:32:42 +03001898static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001899{
Chris Wilson461fb992016-05-14 07:26:33 +01001900 int ret;
1901
David Weinehallc49d13e2016-08-22 13:32:42 +03001902 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001903 if (ret)
1904 return ret;
1905
David Weinehallc49d13e2016-08-22 13:32:42 +03001906 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001907 if (ret)
1908 return ret;
1909
1910 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001911}
1912
1913/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001914static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001915{
David Weinehallc49d13e2016-08-22 13:32:42 +03001916 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001917}
1918
David Weinehallc49d13e2016-08-22 13:32:42 +03001919static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001920{
David Weinehallc49d13e2016-08-22 13:32:42 +03001921 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001922}
1923
1924/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001925static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001926{
David Weinehallc49d13e2016-08-22 13:32:42 +03001927 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001928}
1929
David Weinehallc49d13e2016-08-22 13:32:42 +03001930static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001931{
David Weinehallc49d13e2016-08-22 13:32:42 +03001932 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001933}
1934
Imre Deakddeea5b2014-05-05 15:19:56 +03001935/*
1936 * Save all Gunit registers that may be lost after a D3 and a subsequent
1937 * S0i[R123] transition. The list of registers needing a save/restore is
1938 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1939 * registers in the following way:
1940 * - Driver: saved/restored by the driver
1941 * - Punit : saved/restored by the Punit firmware
1942 * - No, w/o marking: no need to save/restore, since the register is R/O or
1943 * used internally by the HW in a way that doesn't depend
1944 * keeping the content across a suspend/resume.
1945 * - Debug : used for debugging
1946 *
1947 * We save/restore all registers marked with 'Driver', with the following
1948 * exceptions:
1949 * - Registers out of use, including also registers marked with 'Debug'.
1950 * These have no effect on the driver's operation, so we don't save/restore
1951 * them to reduce the overhead.
1952 * - Registers that are fully setup by an initialization function called from
1953 * the resume path. For example many clock gating and RPS/RC6 registers.
1954 * - Registers that provide the right functionality with their reset defaults.
1955 *
1956 * TODO: Except for registers that based on the above 3 criteria can be safely
1957 * ignored, we save/restore all others, practically treating the HW context as
1958 * a black-box for the driver. Further investigation is needed to reduce the
1959 * saved/restored registers even further, by following the same 3 criteria.
1960 */
1961static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1962{
1963 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1964 int i;
1965
1966 /* GAM 0x4000-0x4770 */
1967 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1968 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1969 s->arb_mode = I915_READ(ARB_MODE);
1970 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1971 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1972
1973 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001974 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001975
1976 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001977 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001978
1979 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1980 s->ecochk = I915_READ(GAM_ECOCHK);
1981 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1982 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1983
1984 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1985
1986 /* MBC 0x9024-0x91D0, 0x8500 */
1987 s->g3dctl = I915_READ(VLV_G3DCTL);
1988 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1989 s->mbctl = I915_READ(GEN6_MBCTL);
1990
1991 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1992 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1993 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1994 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1995 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1996 s->rstctl = I915_READ(GEN6_RSTCTL);
1997 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1998
1999 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2000 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2001 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2002 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2003 s->ecobus = I915_READ(ECOBUS);
2004 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2005 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2006 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2007 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2008 s->rcedata = I915_READ(VLV_RCEDATA);
2009 s->spare2gh = I915_READ(VLV_SPAREG2H);
2010
2011 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2012 s->gt_imr = I915_READ(GTIMR);
2013 s->gt_ier = I915_READ(GTIER);
2014 s->pm_imr = I915_READ(GEN6_PMIMR);
2015 s->pm_ier = I915_READ(GEN6_PMIER);
2016
2017 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002018 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002019
2020 /* GT SA CZ domain, 0x100000-0x138124 */
2021 s->tilectl = I915_READ(TILECTL);
2022 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2023 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2024 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2025 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2026
2027 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2028 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2029 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002030 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002031 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2032
2033 /*
2034 * Not saving any of:
2035 * DFT, 0x9800-0x9EC0
2036 * SARB, 0xB000-0xB1FC
2037 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2038 * PCI CFG
2039 */
2040}
2041
2042static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2043{
2044 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2045 u32 val;
2046 int i;
2047
2048 /* GAM 0x4000-0x4770 */
2049 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2050 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2051 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2052 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2053 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2054
2055 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002056 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002057
2058 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002059 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002060
2061 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2062 I915_WRITE(GAM_ECOCHK, s->ecochk);
2063 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2064 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2065
2066 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2067
2068 /* MBC 0x9024-0x91D0, 0x8500 */
2069 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2070 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2071 I915_WRITE(GEN6_MBCTL, s->mbctl);
2072
2073 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2074 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2075 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2076 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2077 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2078 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2079 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2080
2081 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2082 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2083 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2084 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2085 I915_WRITE(ECOBUS, s->ecobus);
2086 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2087 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2088 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2089 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2090 I915_WRITE(VLV_RCEDATA, s->rcedata);
2091 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2092
2093 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2094 I915_WRITE(GTIMR, s->gt_imr);
2095 I915_WRITE(GTIER, s->gt_ier);
2096 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2097 I915_WRITE(GEN6_PMIER, s->pm_ier);
2098
2099 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002100 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002101
2102 /* GT SA CZ domain, 0x100000-0x138124 */
2103 I915_WRITE(TILECTL, s->tilectl);
2104 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2105 /*
2106 * Preserve the GT allow wake and GFX force clock bit, they are not
2107 * be restored, as they are used to control the s0ix suspend/resume
2108 * sequence by the caller.
2109 */
2110 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2111 val &= VLV_GTLC_ALLOWWAKEREQ;
2112 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2113 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2114
2115 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2116 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2117 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2118 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2119
2120 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2121
2122 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2123 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2124 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002125 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002126 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2127}
2128
Imre Deak650ad972014-04-18 16:35:02 +03002129int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2130{
2131 u32 val;
2132 int err;
2133
Imre Deak650ad972014-04-18 16:35:02 +03002134 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2135 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2136 if (force_on)
2137 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2138 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2139
2140 if (!force_on)
2141 return 0;
2142
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002143 err = intel_wait_for_register(dev_priv,
2144 VLV_GTLC_SURVIVABILITY_REG,
2145 VLV_GFX_CLK_STATUS_BIT,
2146 VLV_GFX_CLK_STATUS_BIT,
2147 20);
Imre Deak650ad972014-04-18 16:35:02 +03002148 if (err)
2149 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2150 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2151
2152 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002153}
2154
Imre Deakddeea5b2014-05-05 15:19:56 +03002155static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2156{
2157 u32 val;
2158 int err = 0;
2159
2160 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2161 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2162 if (allow)
2163 val |= VLV_GTLC_ALLOWWAKEREQ;
2164 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2165 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2166
Chris Wilsonb2736692016-06-30 15:32:47 +01002167 err = intel_wait_for_register(dev_priv,
2168 VLV_GTLC_PW_STATUS,
2169 VLV_GTLC_ALLOWWAKEACK,
2170 allow,
2171 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002172 if (err)
2173 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002174
Imre Deakddeea5b2014-05-05 15:19:56 +03002175 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002176}
2177
2178static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2179 bool wait_for_on)
2180{
2181 u32 mask;
2182 u32 val;
2183 int err;
2184
2185 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2186 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002187 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002188 return 0;
2189
2190 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002191 onoff(wait_for_on),
2192 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002193
2194 /*
2195 * RC6 transitioning can be delayed up to 2 msec (see
2196 * valleyview_enable_rps), use 3 msec for safety.
2197 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002198 err = intel_wait_for_register(dev_priv,
2199 VLV_GTLC_PW_STATUS, mask, val,
2200 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002201 if (err)
2202 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002203 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002204
2205 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002206}
2207
2208static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2209{
2210 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2211 return;
2212
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002213 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002214 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2215}
2216
Sagar Kambleebc32822014-08-13 23:07:05 +05302217static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002218{
2219 u32 mask;
2220 int err;
2221
2222 /*
2223 * Bspec defines the following GT well on flags as debug only, so
2224 * don't treat them as hard failures.
2225 */
2226 (void)vlv_wait_for_gt_wells(dev_priv, false);
2227
2228 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2229 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2230
2231 vlv_check_no_gt_access(dev_priv);
2232
2233 err = vlv_force_gfx_clock(dev_priv, true);
2234 if (err)
2235 goto err1;
2236
2237 err = vlv_allow_gt_wake(dev_priv, false);
2238 if (err)
2239 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302240
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002241 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302242 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002243
2244 err = vlv_force_gfx_clock(dev_priv, false);
2245 if (err)
2246 goto err2;
2247
2248 return 0;
2249
2250err2:
2251 /* For safety always re-enable waking and disable gfx clock forcing */
2252 vlv_allow_gt_wake(dev_priv, true);
2253err1:
2254 vlv_force_gfx_clock(dev_priv, false);
2255
2256 return err;
2257}
2258
Sagar Kamble016970b2014-08-13 23:07:06 +05302259static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2260 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002261{
Chris Wilson91c8a322016-07-05 10:40:23 +01002262 struct drm_device *dev = &dev_priv->drm;
Imre Deakddeea5b2014-05-05 15:19:56 +03002263 int err;
2264 int ret;
2265
2266 /*
2267 * If any of the steps fail just try to continue, that's the best we
2268 * can do at this point. Return the first error code (which will also
2269 * leave RPM permanently disabled).
2270 */
2271 ret = vlv_force_gfx_clock(dev_priv, true);
2272
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002273 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302274 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002275
2276 err = vlv_allow_gt_wake(dev_priv, true);
2277 if (!ret)
2278 ret = err;
2279
2280 err = vlv_force_gfx_clock(dev_priv, false);
2281 if (!ret)
2282 ret = err;
2283
2284 vlv_check_no_gt_access(dev_priv);
2285
Chris Wilson7c108fd2016-10-24 13:42:18 +01002286 if (rpm_resume)
Sagar Kamble016970b2014-08-13 23:07:06 +05302287 intel_init_clock_gating(dev);
Imre Deakddeea5b2014-05-05 15:19:56 +03002288
2289 return ret;
2290}
2291
David Weinehallc49d13e2016-08-22 13:32:42 +03002292static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002293{
David Weinehallc49d13e2016-08-22 13:32:42 +03002294 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002295 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002296 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002297 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002298
Chris Wilsondc979972016-05-10 14:10:04 +01002299 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002300 return -ENODEV;
2301
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002302 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002303 return -ENODEV;
2304
Paulo Zanoni8a187452013-12-06 20:32:13 -02002305 DRM_DEBUG_KMS("Suspending device\n");
2306
Imre Deak1f814da2015-12-16 02:52:19 +02002307 disable_rpm_wakeref_asserts(dev_priv);
2308
Imre Deakd6102972014-05-07 19:57:49 +03002309 /*
2310 * We are safe here against re-faults, since the fault handler takes
2311 * an RPM reference.
2312 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002313 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002314
Alex Daia1c41992015-09-30 09:46:37 -07002315 intel_guc_suspend(dev);
2316
Imre Deak2eb52522014-11-19 15:30:05 +02002317 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002318
Imre Deak507e1262016-04-20 20:27:54 +03002319 ret = 0;
2320 if (IS_BROXTON(dev_priv)) {
2321 bxt_display_core_uninit(dev_priv);
2322 bxt_enable_dc9(dev_priv);
2323 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2324 hsw_enable_pc8(dev_priv);
2325 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2326 ret = vlv_suspend_complete(dev_priv);
2327 }
2328
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002329 if (ret) {
2330 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002331 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002332
Imre Deak1f814da2015-12-16 02:52:19 +02002333 enable_rpm_wakeref_asserts(dev_priv);
2334
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002335 return ret;
2336 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002337
Chris Wilsondc979972016-05-10 14:10:04 +01002338 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002339
2340 enable_rpm_wakeref_asserts(dev_priv);
2341 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002342
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002343 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002344 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2345
Paulo Zanoni8a187452013-12-06 20:32:13 -02002346 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002347
2348 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002349 * FIXME: We really should find a document that references the arguments
2350 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002351 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002352 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002353 /*
2354 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2355 * being detected, and the call we do at intel_runtime_resume()
2356 * won't be able to restore them. Since PCI_D3hot matches the
2357 * actual specification and appears to be working, use it.
2358 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002359 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002360 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002361 /*
2362 * current versions of firmware which depend on this opregion
2363 * notification have repurposed the D1 definition to mean
2364 * "runtime suspended" vs. what you would normally expect (D3)
2365 * to distinguish it from notifications that might be sent via
2366 * the suspend path.
2367 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002368 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002369 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002370
Mika Kuoppala59bad942015-01-16 11:34:40 +02002371 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002372
Lyude19625e82016-06-21 17:03:44 -04002373 if (!IS_VALLEYVIEW(dev_priv) || !IS_CHERRYVIEW(dev_priv))
2374 intel_hpd_poll_init(dev_priv);
2375
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002376 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002377 return 0;
2378}
2379
David Weinehallc49d13e2016-08-22 13:32:42 +03002380static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002381{
David Weinehallc49d13e2016-08-22 13:32:42 +03002382 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002383 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002384 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002385 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002386
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002387 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002388 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002389
2390 DRM_DEBUG_KMS("Resuming device\n");
2391
Imre Deak1f814da2015-12-16 02:52:19 +02002392 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2393 disable_rpm_wakeref_asserts(dev_priv);
2394
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002395 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002396 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002397 if (intel_uncore_unclaimed_mmio(dev_priv))
2398 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002399
Alex Daia1c41992015-09-30 09:46:37 -07002400 intel_guc_resume(dev);
2401
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002402 if (IS_GEN6(dev_priv))
2403 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05302404
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002405 if (IS_BROXTON(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002406 bxt_disable_dc9(dev_priv);
2407 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002408 if (dev_priv->csr.dmc_payload &&
2409 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2410 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002411 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002412 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002413 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002414 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002415 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002416
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002417 /*
2418 * No point of rolling back things in case of an error, as the best
2419 * we can do is to hope that things will still work (and disable RPM).
2420 */
Imre Deak92b806d2014-04-14 20:24:39 +03002421 i915_gem_init_swizzling(dev);
Imre Deak92b806d2014-04-14 20:24:39 +03002422
Daniel Vetterb9632912014-09-30 10:56:44 +02002423 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002424
2425 /*
2426 * On VLV/CHV display interrupts are part of the display
2427 * power well, so hpd is reinitialized from there. For
2428 * everyone else do it here.
2429 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002430 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002431 intel_hpd_init(dev_priv);
2432
Imre Deak1f814da2015-12-16 02:52:19 +02002433 enable_rpm_wakeref_asserts(dev_priv);
2434
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002435 if (ret)
2436 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2437 else
2438 DRM_DEBUG_KMS("Device resumed\n");
2439
2440 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002441}
2442
Chris Wilson42f55512016-06-24 14:00:26 +01002443const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002444 /*
2445 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2446 * PMSG_RESUME]
2447 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002448 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002449 .suspend_late = i915_pm_suspend_late,
2450 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002451 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002452
2453 /*
2454 * S4 event handlers
2455 * @freeze, @freeze_late : called (1) before creating the
2456 * hibernation image [PMSG_FREEZE] and
2457 * (2) after rebooting, before restoring
2458 * the image [PMSG_QUIESCE]
2459 * @thaw, @thaw_early : called (1) after creating the hibernation
2460 * image, before writing it [PMSG_THAW]
2461 * and (2) after failing to create or
2462 * restore the image [PMSG_RECOVER]
2463 * @poweroff, @poweroff_late: called after writing the hibernation
2464 * image, before rebooting [PMSG_HIBERNATE]
2465 * @restore, @restore_early : called after rebooting and restoring the
2466 * hibernation image [PMSG_RESTORE]
2467 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002468 .freeze = i915_pm_freeze,
2469 .freeze_late = i915_pm_freeze_late,
2470 .thaw_early = i915_pm_thaw_early,
2471 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002472 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002473 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002474 .restore_early = i915_pm_restore_early,
2475 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002476
2477 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002478 .runtime_suspend = intel_runtime_suspend,
2479 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002480};
2481
Laurent Pinchart78b68552012-05-17 13:27:22 +02002482static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002483 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002484 .open = drm_gem_vm_open,
2485 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002486};
2487
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002488static const struct file_operations i915_driver_fops = {
2489 .owner = THIS_MODULE,
2490 .open = drm_open,
2491 .release = drm_release,
2492 .unlocked_ioctl = drm_ioctl,
2493 .mmap = drm_gem_mmap,
2494 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002495 .read = drm_read,
2496#ifdef CONFIG_COMPAT
2497 .compat_ioctl = i915_compat_ioctl,
2498#endif
2499 .llseek = noop_llseek,
2500};
2501
Chris Wilson0673ad42016-06-24 14:00:22 +01002502static int
2503i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2504 struct drm_file *file)
2505{
2506 return -ENODEV;
2507}
2508
2509static const struct drm_ioctl_desc i915_ioctls[] = {
2510 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2511 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2512 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2513 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2514 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2515 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2516 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2517 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2518 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2519 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2520 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2521 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2522 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2523 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2524 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2525 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2526 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2527 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2528 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2529 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2530 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2531 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2532 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2533 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2534 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2535 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2536 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2537 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2538 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2539 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2540 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2541 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2542 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2543 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2544 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2545 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
2546 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
2547 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2548 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2549 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2550 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2551 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2552 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2553 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2554 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2555 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2556 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2557 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2562};
2563
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002565 /* Don't use MTRRs here; the Xserver or userspace app should
2566 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002567 */
Eric Anholt673a3942008-07-30 12:06:12 -07002568 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002569 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002570 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002571 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002572 .lastclose = i915_driver_lastclose,
2573 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002574 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002575 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002576
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002577 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002578 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002579 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002580
2581 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2582 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2583 .gem_prime_export = i915_gem_prime_export,
2584 .gem_prime_import = i915_gem_prime_import,
2585
Dave Airlieff72145b2011-02-07 12:16:14 +10002586 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002587 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002588 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002590 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002591 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002592 .name = DRIVER_NAME,
2593 .desc = DRIVER_DESC,
2594 .date = DRIVER_DATE,
2595 .major = DRIVER_MAJOR,
2596 .minor = DRIVER_MINOR,
2597 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598};