blob: 2394de1b19df5a6072dff62f2ab3e048439368e1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
142 }
143
144 return ret;
145}
146
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000147static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800148{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200149 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800150
Ben Widawskyce1bb322013-04-05 13:12:44 -0700151 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
152 * (which really amounts to a PCH but no South Display).
153 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000154 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700156 return;
157 }
158
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800159 /*
160 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
161 * make graphics device passthrough work easy for VMM, that only
162 * need to expose ISA bridge to let driver know the real hardware
163 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800164 *
165 * In some virtualized environments (e.g. XEN), there is irrelevant
166 * ISA bridge in the system. To work reliably, we should scan trhough
167 * all the ISA bridge devices and check for the first match, instead
168 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800169 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200170 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800171 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200172 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200173 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800174
Jesse Barnes90711d52011-04-28 14:48:02 -0700175 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
176 dev_priv->pch_type = PCH_IBX;
177 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100178 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700179 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800180 dev_priv->pch_type = PCH_CPT;
181 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100182 WARN_ON(!(IS_GEN6(dev_priv) ||
183 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700184 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
185 /* PantherPoint is CPT compatible */
186 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300187 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300190 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
191 dev_priv->pch_type = PCH_LPT;
192 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100193 WARN_ON(!IS_HASWELL(dev_priv) &&
194 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100195 WARN_ON(IS_HSW_ULT(dev_priv) ||
196 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800197 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_LPT;
199 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100200 WARN_ON(!IS_HASWELL(dev_priv) &&
201 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100202 WARN_ON(!IS_HSW_ULT(dev_priv) &&
203 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530204 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
205 dev_priv->pch_type = PCH_SPT;
206 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100207 WARN_ON(!IS_SKYLAKE(dev_priv) &&
208 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530209 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_SPT;
211 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100212 WARN_ON(!IS_SKYLAKE(dev_priv) &&
213 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700214 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
215 dev_priv->pch_type = PCH_KBP;
216 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula3aac4ac2017-02-01 15:46:09 +0200217 WARN_ON(!IS_SKYLAKE(dev_priv) &&
218 !IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100219 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700220 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100221 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200222 pch->subsystem_vendor ==
223 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
224 pch->subsystem_device ==
225 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100226 dev_priv->pch_type =
227 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200228 } else
229 continue;
230
Rui Guo6a9c4b32013-06-19 21:10:23 +0800231 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800232 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800233 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800234 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200235 DRM_DEBUG_KMS("No PCH found.\n");
236
237 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800238}
239
Chris Wilson0673ad42016-06-24 14:00:22 +0100240static int i915_getparam(struct drm_device *dev, void *data,
241 struct drm_file *file_priv)
242{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100243 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300244 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100245 drm_i915_getparam_t *param = data;
246 int value;
247
248 switch (param->param) {
249 case I915_PARAM_IRQ_ACTIVE:
250 case I915_PARAM_ALLOW_BATCHBUFFER:
251 case I915_PARAM_LAST_DISPATCH:
252 /* Reject all old ums/dri params. */
253 return -ENODEV;
254 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300255 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100256 break;
257 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300258 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100259 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100260 case I915_PARAM_NUM_FENCES_AVAIL:
261 value = dev_priv->num_fence_regs;
262 break;
263 case I915_PARAM_HAS_OVERLAY:
264 value = dev_priv->overlay ? 1 : 0;
265 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100266 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530267 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100268 break;
269 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530270 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100271 break;
272 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530273 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100274 break;
275 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530276 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100277 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300279 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100280 break;
281 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300282 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100283 break;
284 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300285 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100286 break;
287 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300288 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100289 break;
290 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100291 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100293 case I915_PARAM_HAS_SECURE_BATCHES:
294 value = capable(CAP_SYS_ADMIN);
295 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100296 case I915_PARAM_CMD_PARSER_VERSION:
297 value = i915_cmd_parser_get_version(dev_priv);
298 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300300 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100301 if (!value)
302 return -ENODEV;
303 break;
304 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300305 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100306 if (!value)
307 return -ENODEV;
308 break;
309 case I915_PARAM_HAS_GPU_RESET:
310 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
311 break;
312 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300313 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100314 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300316 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100317 break;
318 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300319 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100320 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800321 case I915_PARAM_HUC_STATUS:
322 /* The register is already force-woken. We dont need
323 * any rpm here
324 */
325 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
326 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100327 case I915_PARAM_MMAP_GTT_VERSION:
328 /* Though we've started our numbering from 1, and so class all
329 * earlier versions as 0, in effect their value is undefined as
330 * the ioctl will report EINVAL for the unknown param!
331 */
332 value = i915_gem_mmap_gtt_version();
333 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000334 case I915_PARAM_HAS_SCHEDULER:
335 value = dev_priv->engine[RCS] &&
336 dev_priv->engine[RCS]->schedule;
337 break;
David Weinehall16162472016-09-02 13:46:17 +0300338 case I915_PARAM_MMAP_VERSION:
339 /* Remember to bump this if the version changes! */
340 case I915_PARAM_HAS_GEM:
341 case I915_PARAM_HAS_PAGEFLIPPING:
342 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
343 case I915_PARAM_HAS_RELAXED_FENCING:
344 case I915_PARAM_HAS_COHERENT_RINGS:
345 case I915_PARAM_HAS_RELAXED_DELTA:
346 case I915_PARAM_HAS_GEN7_SOL_RESET:
347 case I915_PARAM_HAS_WAIT_TIMEOUT:
348 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
349 case I915_PARAM_HAS_PINNED_BATCHES:
350 case I915_PARAM_HAS_EXEC_NO_RELOC:
351 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
352 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
353 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000354 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000355 case I915_PARAM_HAS_EXEC_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300356 /* For the time being all of these are always true;
357 * if some supported hardware does not have one of these
358 * features this value needs to be provided from
359 * INTEL_INFO(), a feature macro, or similar.
360 */
361 value = 1;
362 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100363 default:
364 DRM_DEBUG("Unknown parameter %d\n", param->param);
365 return -EINVAL;
366 }
367
Chris Wilsondda33002016-06-24 14:00:23 +0100368 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100369 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100370
371 return 0;
372}
373
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000374static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100375{
Chris Wilson0673ad42016-06-24 14:00:22 +0100376 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
377 if (!dev_priv->bridge_dev) {
378 DRM_ERROR("bridge device not found\n");
379 return -1;
380 }
381 return 0;
382}
383
384/* Allocate space for the MCH regs if needed, return nonzero on error */
385static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000386intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100387{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000388 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100389 u32 temp_lo, temp_hi = 0;
390 u64 mchbar_addr;
391 int ret;
392
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000393 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100394 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
395 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
396 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
397
398 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
399#ifdef CONFIG_PNP
400 if (mchbar_addr &&
401 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
402 return 0;
403#endif
404
405 /* Get some space for it */
406 dev_priv->mch_res.name = "i915 MCHBAR";
407 dev_priv->mch_res.flags = IORESOURCE_MEM;
408 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
409 &dev_priv->mch_res,
410 MCHBAR_SIZE, MCHBAR_SIZE,
411 PCIBIOS_MIN_MEM,
412 0, pcibios_align_resource,
413 dev_priv->bridge_dev);
414 if (ret) {
415 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
416 dev_priv->mch_res.start = 0;
417 return ret;
418 }
419
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000420 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100421 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
422 upper_32_bits(dev_priv->mch_res.start));
423
424 pci_write_config_dword(dev_priv->bridge_dev, reg,
425 lower_32_bits(dev_priv->mch_res.start));
426 return 0;
427}
428
429/* Setup MCHBAR if possible, return true if we should disable it again */
430static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000431intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100432{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000433 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100434 u32 temp;
435 bool enabled;
436
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100437 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100438 return;
439
440 dev_priv->mchbar_need_disable = false;
441
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100442 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100443 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
444 enabled = !!(temp & DEVEN_MCHBAR_EN);
445 } else {
446 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
447 enabled = temp & 1;
448 }
449
450 /* If it's already enabled, don't have to do anything */
451 if (enabled)
452 return;
453
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000454 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100455 return;
456
457 dev_priv->mchbar_need_disable = true;
458
459 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100460 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100461 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
462 temp | DEVEN_MCHBAR_EN);
463 } else {
464 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
465 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
466 }
467}
468
469static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000470intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100471{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000472 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100473
474 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100475 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100476 u32 deven_val;
477
478 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
479 &deven_val);
480 deven_val &= ~DEVEN_MCHBAR_EN;
481 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
482 deven_val);
483 } else {
484 u32 mchbar_val;
485
486 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
487 &mchbar_val);
488 mchbar_val &= ~1;
489 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
490 mchbar_val);
491 }
492 }
493
494 if (dev_priv->mch_res.start)
495 release_resource(&dev_priv->mch_res);
496}
497
498/* true = enable decode, false = disable decoder */
499static unsigned int i915_vga_set_decode(void *cookie, bool state)
500{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000501 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100502
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000503 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100504 if (state)
505 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
506 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
507 else
508 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
509}
510
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000511static int i915_resume_switcheroo(struct drm_device *dev);
512static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
513
Chris Wilson0673ad42016-06-24 14:00:22 +0100514static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
515{
516 struct drm_device *dev = pci_get_drvdata(pdev);
517 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
518
519 if (state == VGA_SWITCHEROO_ON) {
520 pr_info("switched on\n");
521 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
522 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300523 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100524 i915_resume_switcheroo(dev);
525 dev->switch_power_state = DRM_SWITCH_POWER_ON;
526 } else {
527 pr_info("switched off\n");
528 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
529 i915_suspend_switcheroo(dev, pmm);
530 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
531 }
532}
533
534static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
535{
536 struct drm_device *dev = pci_get_drvdata(pdev);
537
538 /*
539 * FIXME: open_count is protected by drm_global_mutex but that would lead to
540 * locking inversion with the driver load path. And the access here is
541 * completely racy anyway. So don't bother with locking for now.
542 */
543 return dev->open_count == 0;
544}
545
546static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
547 .set_gpu_state = i915_switcheroo_set_state,
548 .reprobe = NULL,
549 .can_switch = i915_switcheroo_can_switch,
550};
551
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100552static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100553{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100554 mutex_lock(&dev_priv->drm.struct_mutex);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000555 i915_gem_cleanup_engines(dev_priv);
556 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100557 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100558
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000559 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100560
561 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100562}
563
564static int i915_load_modeset_init(struct drm_device *dev)
565{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100566 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300567 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100568 int ret;
569
570 if (i915_inject_load_failure())
571 return -ENODEV;
572
573 ret = intel_bios_init(dev_priv);
574 if (ret)
575 DRM_INFO("failed to find VBIOS tables\n");
576
577 /* If we have > 1 VGA cards, then we need to arbitrate access
578 * to the common VGA resources.
579 *
580 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
581 * then we do not take part in VGA arbitration and the
582 * vga_client_register() fails with -ENODEV.
583 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000584 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100585 if (ret && ret != -ENODEV)
586 goto out;
587
588 intel_register_dsm_handler();
589
David Weinehall52a05c32016-08-22 13:32:44 +0300590 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100591 if (ret)
592 goto cleanup_vga_client;
593
594 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
595 intel_update_rawclk(dev_priv);
596
597 intel_power_domains_init_hw(dev_priv, false);
598
599 intel_csr_ucode_init(dev_priv);
600
601 ret = intel_irq_install(dev_priv);
602 if (ret)
603 goto cleanup_csr;
604
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000605 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100606
607 /* Important: The output setup functions called by modeset_init need
608 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300609 ret = intel_modeset_init(dev);
610 if (ret)
611 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100612
Anusha Srivatsabd132852017-01-18 08:05:53 -0800613 intel_huc_init(dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000614 intel_guc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100615
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000616 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100617 if (ret)
618 goto cleanup_irq;
619
620 intel_modeset_gem_init(dev);
621
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000622 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100623 return 0;
624
625 ret = intel_fbdev_init(dev);
626 if (ret)
627 goto cleanup_gem;
628
629 /* Only enable hotplug handling once the fbdev is fully set up. */
630 intel_hpd_init(dev_priv);
631
632 drm_kms_helper_poll_init(dev);
633
634 return 0;
635
636cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000637 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300638 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100639 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100640cleanup_irq:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000641 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -0800642 intel_huc_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100643 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000644 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100645cleanup_csr:
646 intel_csr_ucode_fini(dev_priv);
647 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300648 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100649cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300650 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100651out:
652 return ret;
653}
654
Chris Wilson0673ad42016-06-24 14:00:22 +0100655static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
656{
657 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100658 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100659 struct i915_ggtt *ggtt = &dev_priv->ggtt;
660 bool primary;
661 int ret;
662
663 ap = alloc_apertures(1);
664 if (!ap)
665 return -ENOMEM;
666
667 ap->ranges[0].base = ggtt->mappable_base;
668 ap->ranges[0].size = ggtt->mappable_end;
669
670 primary =
671 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
672
Daniel Vetter44adece2016-08-10 18:52:34 +0200673 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100674
675 kfree(ap);
676
677 return ret;
678}
Chris Wilson0673ad42016-06-24 14:00:22 +0100679
680#if !defined(CONFIG_VGA_CONSOLE)
681static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
682{
683 return 0;
684}
685#elif !defined(CONFIG_DUMMY_CONSOLE)
686static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
687{
688 return -ENODEV;
689}
690#else
691static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
692{
693 int ret = 0;
694
695 DRM_INFO("Replacing VGA console driver\n");
696
697 console_lock();
698 if (con_is_bound(&vga_con))
699 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
700 if (ret == 0) {
701 ret = do_unregister_con_driver(&vga_con);
702
703 /* Ignore "already unregistered". */
704 if (ret == -ENODEV)
705 ret = 0;
706 }
707 console_unlock();
708
709 return ret;
710}
711#endif
712
Chris Wilson0673ad42016-06-24 14:00:22 +0100713static void intel_init_dpio(struct drm_i915_private *dev_priv)
714{
715 /*
716 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
717 * CHV x1 PHY (DP/HDMI D)
718 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
719 */
720 if (IS_CHERRYVIEW(dev_priv)) {
721 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
722 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
723 } else if (IS_VALLEYVIEW(dev_priv)) {
724 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
725 }
726}
727
728static int i915_workqueues_init(struct drm_i915_private *dev_priv)
729{
730 /*
731 * The i915 workqueue is primarily used for batched retirement of
732 * requests (and thus managing bo) once the task has been completed
733 * by the GPU. i915_gem_retire_requests() is called directly when we
734 * need high-priority retirement, such as waiting for an explicit
735 * bo.
736 *
737 * It is also used for periodic low-priority events, such as
738 * idle-timers and recording error state.
739 *
740 * All tasks on the workqueue are expected to acquire the dev mutex
741 * so there is no point in running more than one instance of the
742 * workqueue at any time. Use an ordered one.
743 */
744 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
745 if (dev_priv->wq == NULL)
746 goto out_err;
747
748 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
749 if (dev_priv->hotplug.dp_wq == NULL)
750 goto out_free_wq;
751
Chris Wilson0673ad42016-06-24 14:00:22 +0100752 return 0;
753
Chris Wilson0673ad42016-06-24 14:00:22 +0100754out_free_wq:
755 destroy_workqueue(dev_priv->wq);
756out_err:
757 DRM_ERROR("Failed to allocate workqueues.\n");
758
759 return -ENOMEM;
760}
761
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000762static void i915_engines_cleanup(struct drm_i915_private *i915)
763{
764 struct intel_engine_cs *engine;
765 enum intel_engine_id id;
766
767 for_each_engine(engine, i915, id)
768 kfree(engine);
769}
770
Chris Wilson0673ad42016-06-24 14:00:22 +0100771static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
772{
Chris Wilson0673ad42016-06-24 14:00:22 +0100773 destroy_workqueue(dev_priv->hotplug.dp_wq);
774 destroy_workqueue(dev_priv->wq);
775}
776
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300777/*
778 * We don't keep the workarounds for pre-production hardware, so we expect our
779 * driver to fail on these machines in one way or another. A little warning on
780 * dmesg may help both the user and the bug triagers.
781 */
782static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
783{
Chris Wilson248a1242017-01-30 10:44:56 +0000784 bool pre = false;
785
786 pre |= IS_HSW_EARLY_SDV(dev_priv);
787 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000788 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000789
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000790 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300791 DRM_ERROR("This is a pre-production stepping. "
792 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000793 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
794 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300795}
796
Chris Wilson0673ad42016-06-24 14:00:22 +0100797/**
798 * i915_driver_init_early - setup state not requiring device access
799 * @dev_priv: device private
800 *
801 * Initialize everything that is a "SW-only" state, that is state not
802 * requiring accessing the device or exposing the driver via kernel internal
803 * or userspace interfaces. Example steps belonging here: lock initialization,
804 * system memory allocation, setting up device specific attributes and
805 * function hooks not requiring accessing the device.
806 */
807static int i915_driver_init_early(struct drm_i915_private *dev_priv,
808 const struct pci_device_id *ent)
809{
810 const struct intel_device_info *match_info =
811 (struct intel_device_info *)ent->driver_data;
812 struct intel_device_info *device_info;
813 int ret = 0;
814
815 if (i915_inject_load_failure())
816 return -ENODEV;
817
818 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100819 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100820 memcpy(device_info, match_info, sizeof(*device_info));
821 device_info->device_id = dev_priv->drm.pdev->device;
822
823 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
824 device_info->gen_mask = BIT(device_info->gen - 1);
825
826 spin_lock_init(&dev_priv->irq_lock);
827 spin_lock_init(&dev_priv->gpu_error.lock);
828 mutex_init(&dev_priv->backlight_lock);
829 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500830
Chris Wilson0673ad42016-06-24 14:00:22 +0100831 spin_lock_init(&dev_priv->mm.object_stat_lock);
832 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +0200833 spin_lock_init(&dev_priv->wm.dsparb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100834 mutex_init(&dev_priv->sb_lock);
835 mutex_init(&dev_priv->modeset_restore_lock);
836 mutex_init(&dev_priv->av_mutex);
837 mutex_init(&dev_priv->wm.wm_mutex);
838 mutex_init(&dev_priv->pps_mutex);
839
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100840 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100841 i915_memcpy_init_early(dev_priv);
842
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000843 ret = intel_engines_init_early(dev_priv);
844 if (ret)
845 return ret;
846
Chris Wilson0673ad42016-06-24 14:00:22 +0100847 ret = i915_workqueues_init(dev_priv);
848 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000849 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100850
851 ret = intel_gvt_init(dev_priv);
852 if (ret < 0)
853 goto err_workqueues;
854
855 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000856 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100857
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000858 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100859 intel_init_dpio(dev_priv);
860 intel_power_domains_init(dev_priv);
861 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200862 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100863 intel_init_display_hooks(dev_priv);
864 intel_init_clock_gating_hooks(dev_priv);
865 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000866 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100867 if (ret < 0)
868 goto err_gvt;
Chris Wilson0673ad42016-06-24 14:00:22 +0100869
David Weinehall36cdd012016-08-22 13:59:31 +0300870 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100871
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100872 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100873
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300874 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100875
Robert Braggeec688e2016-11-07 19:49:47 +0000876 i915_perf_init(dev_priv);
877
Chris Wilson0673ad42016-06-24 14:00:22 +0100878 return 0;
879
Chris Wilson73cb9702016-10-28 13:58:46 +0100880err_gvt:
881 intel_gvt_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100882err_workqueues:
883 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000884err_engines:
885 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100886 return ret;
887}
888
889/**
890 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
891 * @dev_priv: device private
892 */
893static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
894{
Robert Braggeec688e2016-11-07 19:49:47 +0000895 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000896 i915_gem_load_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100897 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000898 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100899}
900
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000901static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100902{
David Weinehall52a05c32016-08-22 13:32:44 +0300903 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100904 int mmio_bar;
905 int mmio_size;
906
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100907 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100908 /*
909 * Before gen4, the registers and the GTT are behind different BARs.
910 * However, from gen4 onwards, the registers and the GTT are shared
911 * in the same BAR, so we want to restrict this ioremap from
912 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
913 * the register BAR remains the same size for all the earlier
914 * generations up to Ironlake.
915 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000916 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100917 mmio_size = 512 * 1024;
918 else
919 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300920 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100921 if (dev_priv->regs == NULL) {
922 DRM_ERROR("failed to map registers\n");
923
924 return -EIO;
925 }
926
927 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000928 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929
930 return 0;
931}
932
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000933static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100934{
David Weinehall52a05c32016-08-22 13:32:44 +0300935 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100936
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000937 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300938 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100939}
940
941/**
942 * i915_driver_init_mmio - setup device MMIO
943 * @dev_priv: device private
944 *
945 * Setup minimal device state necessary for MMIO accesses later in the
946 * initialization sequence. The setup here should avoid any other device-wide
947 * side effects or exposing the driver via kernel internal or user space
948 * interfaces.
949 */
950static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
951{
Chris Wilson0673ad42016-06-24 14:00:22 +0100952 int ret;
953
954 if (i915_inject_load_failure())
955 return -ENODEV;
956
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000957 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100958 return -EIO;
959
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000960 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100961 if (ret < 0)
962 goto put_bridge;
963
964 intel_uncore_init(dev_priv);
Chris Wilson24145512017-01-24 11:01:35 +0000965 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100966
967 return 0;
968
969put_bridge:
970 pci_dev_put(dev_priv->bridge_dev);
971
972 return ret;
973}
974
975/**
976 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
977 * @dev_priv: device private
978 */
979static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
980{
Chris Wilson0673ad42016-06-24 14:00:22 +0100981 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000982 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100983 pci_dev_put(dev_priv->bridge_dev);
984}
985
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100986static void intel_sanitize_options(struct drm_i915_private *dev_priv)
987{
988 i915.enable_execlists =
989 intel_sanitize_enable_execlists(dev_priv,
990 i915.enable_execlists);
991
992 /*
993 * i915.enable_ppgtt is read-only, so do an early pass to validate the
994 * user's requested state against the hardware/driver capabilities. We
995 * do this now so that we can print out any log messages once rather
996 * than every time we check intel_enable_ppgtt().
997 */
998 i915.enable_ppgtt =
999 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
1000 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001001
1002 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
1003 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001004}
1005
Chris Wilson0673ad42016-06-24 14:00:22 +01001006/**
1007 * i915_driver_init_hw - setup state requiring device access
1008 * @dev_priv: device private
1009 *
1010 * Setup state that requires accessing the device, but doesn't require
1011 * exposing the driver via kernel internal or userspace interfaces.
1012 */
1013static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1014{
David Weinehall52a05c32016-08-22 13:32:44 +03001015 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001016 int ret;
1017
1018 if (i915_inject_load_failure())
1019 return -ENODEV;
1020
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001021 intel_device_info_runtime_init(dev_priv);
1022
1023 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001024
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001025 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001026 if (ret)
1027 return ret;
1028
Chris Wilson0673ad42016-06-24 14:00:22 +01001029 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1030 * otherwise the vga fbdev driver falls over. */
1031 ret = i915_kick_out_firmware_fb(dev_priv);
1032 if (ret) {
1033 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1034 goto out_ggtt;
1035 }
1036
1037 ret = i915_kick_out_vgacon(dev_priv);
1038 if (ret) {
1039 DRM_ERROR("failed to remove conflicting VGA console\n");
1040 goto out_ggtt;
1041 }
1042
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001043 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001044 if (ret)
1045 return ret;
1046
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001047 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001048 if (ret) {
1049 DRM_ERROR("failed to enable GGTT\n");
1050 goto out_ggtt;
1051 }
1052
David Weinehall52a05c32016-08-22 13:32:44 +03001053 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001054
1055 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001056 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001057 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001058 if (ret) {
1059 DRM_ERROR("failed to set DMA mask\n");
1060
1061 goto out_ggtt;
1062 }
1063 }
1064
Chris Wilson0673ad42016-06-24 14:00:22 +01001065 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1066 * using 32bit addressing, overwriting memory if HWS is located
1067 * above 4GB.
1068 *
1069 * The documentation also mentions an issue with undefined
1070 * behaviour if any general state is accessed within a page above 4GB,
1071 * which also needs to be handled carefully.
1072 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001073 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001074 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001075
1076 if (ret) {
1077 DRM_ERROR("failed to set DMA mask\n");
1078
1079 goto out_ggtt;
1080 }
1081 }
1082
Chris Wilson0673ad42016-06-24 14:00:22 +01001083 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1084 PM_QOS_DEFAULT_VALUE);
1085
1086 intel_uncore_sanitize(dev_priv);
1087
1088 intel_opregion_setup(dev_priv);
1089
1090 i915_gem_load_init_fences(dev_priv);
1091
1092 /* On the 945G/GM, the chipset reports the MSI capability on the
1093 * integrated graphics even though the support isn't actually there
1094 * according to the published specs. It doesn't appear to function
1095 * correctly in testing on 945G.
1096 * This may be a side effect of MSI having been made available for PEG
1097 * and the registers being closely associated.
1098 *
1099 * According to chipset errata, on the 965GM, MSI interrupts may
1100 * be lost or delayed, but we use them anyways to avoid
1101 * stuck interrupts on some machines.
1102 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001103 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001104 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001105 DRM_DEBUG_DRIVER("can't enable MSI");
1106 }
1107
1108 return 0;
1109
1110out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001111 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001112
1113 return ret;
1114}
1115
1116/**
1117 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1118 * @dev_priv: device private
1119 */
1120static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1121{
David Weinehall52a05c32016-08-22 13:32:44 +03001122 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001123
David Weinehall52a05c32016-08-22 13:32:44 +03001124 if (pdev->msi_enabled)
1125 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001126
1127 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001128 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001129}
1130
1131/**
1132 * i915_driver_register - register the driver with the rest of the system
1133 * @dev_priv: device private
1134 *
1135 * Perform any steps necessary to make the driver available via kernel
1136 * internal or userspace interfaces.
1137 */
1138static void i915_driver_register(struct drm_i915_private *dev_priv)
1139{
Chris Wilson91c8a322016-07-05 10:40:23 +01001140 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001141
1142 i915_gem_shrinker_init(dev_priv);
1143
1144 /*
1145 * Notify a valid surface after modesetting,
1146 * when running inside a VM.
1147 */
1148 if (intel_vgpu_active(dev_priv))
1149 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1150
1151 /* Reveal our presence to userspace */
1152 if (drm_dev_register(dev, 0) == 0) {
1153 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001154 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001155 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001156
1157 /* Depends on sysfs having been initialized */
1158 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001159 } else
1160 DRM_ERROR("Failed to register driver for userspace access!\n");
1161
1162 if (INTEL_INFO(dev_priv)->num_pipes) {
1163 /* Must be done after probing outputs */
1164 intel_opregion_register(dev_priv);
1165 acpi_video_register();
1166 }
1167
1168 if (IS_GEN5(dev_priv))
1169 intel_gpu_ips_init(dev_priv);
1170
1171 i915_audio_component_init(dev_priv);
1172
1173 /*
1174 * Some ports require correctly set-up hpd registers for detection to
1175 * work properly (leading to ghost connected connector status), e.g. VGA
1176 * on gm45. Hence we can only set up the initial fbdev config after hpd
1177 * irqs are fully enabled. We do it last so that the async config
1178 * cannot run before the connectors are registered.
1179 */
1180 intel_fbdev_initial_config_async(dev);
1181}
1182
1183/**
1184 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1185 * @dev_priv: device private
1186 */
1187static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1188{
1189 i915_audio_component_cleanup(dev_priv);
1190
1191 intel_gpu_ips_teardown();
1192 acpi_video_unregister();
1193 intel_opregion_unregister(dev_priv);
1194
Robert Bragg442b8c02016-11-07 19:49:53 +00001195 i915_perf_unregister(dev_priv);
1196
David Weinehall694c2822016-08-22 13:32:43 +03001197 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001198 i915_guc_log_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001199 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001200 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001201
1202 i915_gem_shrinker_cleanup(dev_priv);
1203}
1204
1205/**
1206 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001207 * @pdev: PCI device
1208 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001209 *
1210 * The driver load routine has to do several things:
1211 * - drive output discovery via intel_modeset_init()
1212 * - initialize the memory manager
1213 * - allocate initial config memory
1214 * - setup the DRM framebuffer with the allocated memory
1215 */
Chris Wilson42f55512016-06-24 14:00:26 +01001216int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001217{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001218 const struct intel_device_info *match_info =
1219 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001220 struct drm_i915_private *dev_priv;
1221 int ret;
1222
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001223 /* Enable nuclear pageflip on ILK+, except vlv/chv */
1224 if (!i915.nuclear_pageflip &&
1225 (match_info->gen < 5 || match_info->has_gmch_display))
1226 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001227
Chris Wilson0673ad42016-06-24 14:00:22 +01001228 ret = -ENOMEM;
1229 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1230 if (dev_priv)
1231 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1232 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001233 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001234 kfree(dev_priv);
1235 return ret;
1236 }
1237
Chris Wilson0673ad42016-06-24 14:00:22 +01001238 dev_priv->drm.pdev = pdev;
1239 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001240
1241 ret = pci_enable_device(pdev);
1242 if (ret)
1243 goto out_free_priv;
1244
1245 pci_set_drvdata(pdev, &dev_priv->drm);
1246
1247 ret = i915_driver_init_early(dev_priv, ent);
1248 if (ret < 0)
1249 goto out_pci_disable;
1250
1251 intel_runtime_pm_get(dev_priv);
1252
1253 ret = i915_driver_init_mmio(dev_priv);
1254 if (ret < 0)
1255 goto out_runtime_pm_put;
1256
1257 ret = i915_driver_init_hw(dev_priv);
1258 if (ret < 0)
1259 goto out_cleanup_mmio;
1260
1261 /*
1262 * TODO: move the vblank init and parts of modeset init steps into one
1263 * of the i915_driver_init_/i915_driver_register functions according
1264 * to the role/effect of the given init step.
1265 */
1266 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001267 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001268 INTEL_INFO(dev_priv)->num_pipes);
1269 if (ret)
1270 goto out_cleanup_hw;
1271 }
1272
Chris Wilson91c8a322016-07-05 10:40:23 +01001273 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001274 if (ret < 0)
1275 goto out_cleanup_vblank;
1276
1277 i915_driver_register(dev_priv);
1278
1279 intel_runtime_pm_enable(dev_priv);
1280
Mahesh Kumara3a89862016-12-01 21:19:34 +05301281 dev_priv->ipc_enabled = false;
1282
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001283 /* Everything is in place, we can now relax! */
1284 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1285 driver.name, driver.major, driver.minor, driver.patchlevel,
1286 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001287 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1288 DRM_INFO("DRM_I915_DEBUG enabled\n");
1289 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1290 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001291
Chris Wilson0673ad42016-06-24 14:00:22 +01001292 intel_runtime_pm_put(dev_priv);
1293
1294 return 0;
1295
1296out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001297 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001298out_cleanup_hw:
1299 i915_driver_cleanup_hw(dev_priv);
1300out_cleanup_mmio:
1301 i915_driver_cleanup_mmio(dev_priv);
1302out_runtime_pm_put:
1303 intel_runtime_pm_put(dev_priv);
1304 i915_driver_cleanup_early(dev_priv);
1305out_pci_disable:
1306 pci_disable_device(pdev);
1307out_free_priv:
1308 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1309 drm_dev_unref(&dev_priv->drm);
1310 return ret;
1311}
1312
Chris Wilson42f55512016-06-24 14:00:26 +01001313void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001314{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001315 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001316 struct pci_dev *pdev = dev_priv->drm.pdev;
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001317 struct drm_modeset_acquire_ctx ctx;
1318 int ret;
Chris Wilson0673ad42016-06-24 14:00:22 +01001319
1320 intel_fbdev_fini(dev);
1321
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001322 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001323 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001324
1325 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1326
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001327 drm_modeset_acquire_init(&ctx, 0);
1328 while (1) {
1329 ret = drm_modeset_lock_all_ctx(dev, &ctx);
1330 if (!ret)
1331 ret = drm_atomic_helper_disable_all(dev, &ctx);
1332
1333 if (ret != -EDEADLK)
1334 break;
1335
1336 drm_modeset_backoff(&ctx);
1337 }
1338
1339 if (ret)
1340 DRM_ERROR("Disabling all crtc's during unload failed with %i\n", ret);
1341
1342 drm_modeset_drop_locks(&ctx);
1343 drm_modeset_acquire_fini(&ctx);
1344
Chris Wilson0673ad42016-06-24 14:00:22 +01001345 i915_driver_unregister(dev_priv);
1346
1347 drm_vblank_cleanup(dev);
1348
1349 intel_modeset_cleanup(dev);
1350
1351 /*
1352 * free the memory space allocated for the child device
1353 * config parsed from VBT
1354 */
1355 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1356 kfree(dev_priv->vbt.child_dev);
1357 dev_priv->vbt.child_dev = NULL;
1358 dev_priv->vbt.child_dev_num = 0;
1359 }
1360 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1361 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1362 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1363 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1364
David Weinehall52a05c32016-08-22 13:32:44 +03001365 vga_switcheroo_unregister_client(pdev);
1366 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001367
1368 intel_csr_ucode_fini(dev_priv);
1369
1370 /* Free error state after interrupts are fully disabled. */
1371 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001372 i915_destroy_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001373
1374 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001375 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001376
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001377 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -08001378 intel_huc_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001379 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001380 intel_fbc_cleanup_cfb(dev_priv);
1381
1382 intel_power_domains_fini(dev_priv);
1383
1384 i915_driver_cleanup_hw(dev_priv);
1385 i915_driver_cleanup_mmio(dev_priv);
1386
1387 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1388
1389 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001390}
1391
1392static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1393{
1394 int ret;
1395
1396 ret = i915_gem_open(dev, file);
1397 if (ret)
1398 return ret;
1399
1400 return 0;
1401}
1402
1403/**
1404 * i915_driver_lastclose - clean up after all DRM clients have exited
1405 * @dev: DRM device
1406 *
1407 * Take care of cleaning up after all DRM clients have exited. In the
1408 * mode setting case, we want to restore the kernel's initial mode (just
1409 * in case the last client left us in a bad state).
1410 *
1411 * Additionally, in the non-mode setting case, we'll tear down the GTT
1412 * and DMA structures, since the kernel won't be using them, and clea
1413 * up any GEM state.
1414 */
1415static void i915_driver_lastclose(struct drm_device *dev)
1416{
1417 intel_fbdev_restore_mode(dev);
1418 vga_switcheroo_process_delayed_switch();
1419}
1420
1421static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1422{
1423 mutex_lock(&dev->struct_mutex);
1424 i915_gem_context_close(dev, file);
1425 i915_gem_release(dev, file);
1426 mutex_unlock(&dev->struct_mutex);
1427}
1428
1429static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1430{
1431 struct drm_i915_file_private *file_priv = file->driver_priv;
1432
1433 kfree(file_priv);
1434}
1435
Imre Deak07f9cd02014-08-18 14:42:45 +03001436static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1437{
Chris Wilson91c8a322016-07-05 10:40:23 +01001438 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001439 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001440
1441 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001442 for_each_intel_encoder(dev, encoder)
1443 if (encoder->suspend)
1444 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001445 drm_modeset_unlock_all(dev);
1446}
1447
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001448static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1449 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001450static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301451
Imre Deakbc872292015-11-18 17:32:30 +02001452static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1453{
1454#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1455 if (acpi_target_system_state() < ACPI_STATE_S3)
1456 return true;
1457#endif
1458 return false;
1459}
Sagar Kambleebc32822014-08-13 23:07:05 +05301460
Imre Deak5e365c32014-10-23 19:23:25 +03001461static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001462{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001463 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001464 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001465 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001466 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001467
Zhang Ruib8efb172013-02-05 15:41:53 +08001468 /* ignore lid events during suspend */
1469 mutex_lock(&dev_priv->modeset_restore_lock);
1470 dev_priv->modeset_restore = MODESET_SUSPENDED;
1471 mutex_unlock(&dev_priv->modeset_restore_lock);
1472
Imre Deak1f814da2015-12-16 02:52:19 +02001473 disable_rpm_wakeref_asserts(dev_priv);
1474
Paulo Zanonic67a4702013-08-19 13:18:09 -03001475 /* We do a lot of poking in a lot of registers, make sure they work
1476 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001477 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001478
Dave Airlie5bcf7192010-12-07 09:20:40 +10001479 drm_kms_helper_poll_disable(dev);
1480
David Weinehall52a05c32016-08-22 13:32:44 +03001481 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001482
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001483 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001484 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001485 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001486 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001487 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001488 }
1489
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001490 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001491
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001492 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001493
1494 intel_dp_mst_suspend(dev);
1495
1496 intel_runtime_pm_disable_interrupts(dev_priv);
1497 intel_hpd_cancel_work(dev_priv);
1498
1499 intel_suspend_encoders(dev_priv);
1500
Ville Syrjälä712bf362016-10-31 22:37:23 +02001501 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001502
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001503 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001504
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001505 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001506
Imre Deakbc872292015-11-18 17:32:30 +02001507 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001508 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001509
Chris Wilsondc979972016-05-10 14:10:04 +01001510 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001511 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001512
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001513 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001514
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001515 dev_priv->suspend_count++;
1516
Imre Deakf74ed082016-04-18 14:48:21 +03001517 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001518
Imre Deak1f814da2015-12-16 02:52:19 +02001519out:
1520 enable_rpm_wakeref_asserts(dev_priv);
1521
1522 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001523}
1524
David Weinehallc49d13e2016-08-22 13:32:42 +03001525static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001526{
David Weinehallc49d13e2016-08-22 13:32:42 +03001527 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001528 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001529 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001530 int ret;
1531
Imre Deak1f814da2015-12-16 02:52:19 +02001532 disable_rpm_wakeref_asserts(dev_priv);
1533
Imre Deak4c494a52016-10-13 14:34:06 +03001534 intel_display_set_init_power(dev_priv, false);
1535
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001536 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001537 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001538 /*
1539 * In case of firmware assisted context save/restore don't manually
1540 * deinit the power domains. This also means the CSR/DMC firmware will
1541 * stay active, it will power down any HW resources as required and
1542 * also enable deeper system power states that would be blocked if the
1543 * firmware was inactive.
1544 */
1545 if (!fw_csr)
1546 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001547
Imre Deak507e1262016-04-20 20:27:54 +03001548 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001549 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001550 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001551 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001552 hsw_enable_pc8(dev_priv);
1553 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1554 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001555
1556 if (ret) {
1557 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001558 if (!fw_csr)
1559 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001560
Imre Deak1f814da2015-12-16 02:52:19 +02001561 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001562 }
1563
David Weinehall52a05c32016-08-22 13:32:44 +03001564 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001565 /*
Imre Deak54875572015-06-30 17:06:47 +03001566 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001567 * the device even though it's already in D3 and hang the machine. So
1568 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001569 * power down the device properly. The issue was seen on multiple old
1570 * GENs with different BIOS vendors, so having an explicit blacklist
1571 * is inpractical; apply the workaround on everything pre GEN6. The
1572 * platforms where the issue was seen:
1573 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1574 * Fujitsu FSC S7110
1575 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001576 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001577 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001578 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001579
Imre Deakbc872292015-11-18 17:32:30 +02001580 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1581
Imre Deak1f814da2015-12-16 02:52:19 +02001582out:
1583 enable_rpm_wakeref_asserts(dev_priv);
1584
1585 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001586}
1587
Matthew Aulda9a251c2016-12-02 10:24:11 +00001588static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001589{
1590 int error;
1591
Chris Wilsonded8b072016-07-05 10:40:22 +01001592 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001593 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001594 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001595 return -ENODEV;
1596 }
1597
Imre Deak0b14cbd2014-09-10 18:16:55 +03001598 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1599 state.event != PM_EVENT_FREEZE))
1600 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001601
1602 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1603 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001604
Imre Deak5e365c32014-10-23 19:23:25 +03001605 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001606 if (error)
1607 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001608
Imre Deakab3be732015-03-02 13:04:41 +02001609 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001610}
1611
Imre Deak5e365c32014-10-23 19:23:25 +03001612static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001613{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001614 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001615 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001616
Imre Deak1f814da2015-12-16 02:52:19 +02001617 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001618 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001619
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001620 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001621 if (ret)
1622 DRM_ERROR("failed to re-enable GGTT\n");
1623
Imre Deakf74ed082016-04-18 14:48:21 +03001624 intel_csr_ucode_resume(dev_priv);
1625
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001626 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001627
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001628 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001629 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001630 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001631
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001632 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001633
Peter Antoine364aece2015-05-11 08:50:45 +01001634 /*
1635 * Interrupts have to be enabled before any batches are run. If not the
1636 * GPU will hang. i915_gem_init_hw() will initiate batches to
1637 * update/restore the context.
1638 *
Imre Deak908764f2016-11-29 21:40:29 +02001639 * drm_mode_config_reset() needs AUX interrupts.
1640 *
Peter Antoine364aece2015-05-11 08:50:45 +01001641 * Modeset enabling in intel_modeset_init_hw() also needs working
1642 * interrupts.
1643 */
1644 intel_runtime_pm_enable_interrupts(dev_priv);
1645
Imre Deak908764f2016-11-29 21:40:29 +02001646 drm_mode_config_reset(dev);
1647
Daniel Vetterd5818932015-02-23 12:03:26 +01001648 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001649 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001650 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001651 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001652 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001653 mutex_unlock(&dev->struct_mutex);
1654
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001655 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001656
Daniel Vetterd5818932015-02-23 12:03:26 +01001657 intel_modeset_init_hw(dev);
1658
1659 spin_lock_irq(&dev_priv->irq_lock);
1660 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001661 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001662 spin_unlock_irq(&dev_priv->irq_lock);
1663
Daniel Vetterd5818932015-02-23 12:03:26 +01001664 intel_dp_mst_resume(dev);
1665
Lyudea16b7652016-03-11 10:57:01 -05001666 intel_display_resume(dev);
1667
Lyudee0b70062016-11-01 21:06:30 -04001668 drm_kms_helper_poll_enable(dev);
1669
Daniel Vetterd5818932015-02-23 12:03:26 +01001670 /*
1671 * ... but also need to make sure that hotplug processing
1672 * doesn't cause havoc. Like in the driver load code we don't
1673 * bother with the tiny race here where we might loose hotplug
1674 * notifications.
1675 * */
1676 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001677
Chris Wilson03d92e42016-05-23 15:08:10 +01001678 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001679
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001680 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001681
Zhang Ruib8efb172013-02-05 15:41:53 +08001682 mutex_lock(&dev_priv->modeset_restore_lock);
1683 dev_priv->modeset_restore = MODESET_DONE;
1684 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001685
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001686 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001687
Chris Wilson54b4f682016-07-21 21:16:19 +01001688 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001689
Imre Deak1f814da2015-12-16 02:52:19 +02001690 enable_rpm_wakeref_asserts(dev_priv);
1691
Chris Wilson074c6ad2014-04-09 09:19:43 +01001692 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001693}
1694
Imre Deak5e365c32014-10-23 19:23:25 +03001695static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001696{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001697 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001698 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001699 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001700
Imre Deak76c4b252014-04-01 19:55:22 +03001701 /*
1702 * We have a resume ordering issue with the snd-hda driver also
1703 * requiring our device to be power up. Due to the lack of a
1704 * parent/child relationship we currently solve this with an early
1705 * resume hook.
1706 *
1707 * FIXME: This should be solved with a special hdmi sink device or
1708 * similar so that power domains can be employed.
1709 */
Imre Deak44410cd2016-04-18 14:45:54 +03001710
1711 /*
1712 * Note that we need to set the power state explicitly, since we
1713 * powered off the device during freeze and the PCI core won't power
1714 * it back up for us during thaw. Powering off the device during
1715 * freeze is not a hard requirement though, and during the
1716 * suspend/resume phases the PCI core makes sure we get here with the
1717 * device powered on. So in case we change our freeze logic and keep
1718 * the device powered we can also remove the following set power state
1719 * call.
1720 */
David Weinehall52a05c32016-08-22 13:32:44 +03001721 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001722 if (ret) {
1723 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1724 goto out;
1725 }
1726
1727 /*
1728 * Note that pci_enable_device() first enables any parent bridge
1729 * device and only then sets the power state for this device. The
1730 * bridge enabling is a nop though, since bridge devices are resumed
1731 * first. The order of enabling power and enabling the device is
1732 * imposed by the PCI core as described above, so here we preserve the
1733 * same order for the freeze/thaw phases.
1734 *
1735 * TODO: eventually we should remove pci_disable_device() /
1736 * pci_enable_enable_device() from suspend/resume. Due to how they
1737 * depend on the device enable refcount we can't anyway depend on them
1738 * disabling/enabling the device.
1739 */
David Weinehall52a05c32016-08-22 13:32:44 +03001740 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001741 ret = -EIO;
1742 goto out;
1743 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001744
David Weinehall52a05c32016-08-22 13:32:44 +03001745 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001746
Imre Deak1f814da2015-12-16 02:52:19 +02001747 disable_rpm_wakeref_asserts(dev_priv);
1748
Wayne Boyer666a4532015-12-09 12:29:35 -08001749 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001750 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001751 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001752 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1753 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001754
Chris Wilsondc979972016-05-10 14:10:04 +01001755 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001756
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001757 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001758 if (!dev_priv->suspended_to_idle)
1759 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001760 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001761 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001762 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001763 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001764
Chris Wilsondc979972016-05-10 14:10:04 +01001765 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001766
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001767 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001768 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001769 intel_power_domains_init_hw(dev_priv, true);
1770
Chris Wilson24145512017-01-24 11:01:35 +00001771 i915_gem_sanitize(dev_priv);
1772
Imre Deak6e35e8a2016-04-18 10:04:19 +03001773 enable_rpm_wakeref_asserts(dev_priv);
1774
Imre Deakbc872292015-11-18 17:32:30 +02001775out:
1776 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001777
1778 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001779}
1780
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001781static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001782{
Imre Deak50a00722014-10-23 19:23:17 +03001783 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001784
Imre Deak097dd832014-10-23 19:23:19 +03001785 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1786 return 0;
1787
Imre Deak5e365c32014-10-23 19:23:25 +03001788 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001789 if (ret)
1790 return ret;
1791
Imre Deak5a175142014-10-23 19:23:18 +03001792 return i915_drm_resume(dev);
1793}
1794
Ben Gamari11ed50e2009-09-14 17:48:45 -04001795/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001796 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001797 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001798 *
Chris Wilson780f2622016-09-09 14:11:52 +01001799 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1800 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001801 *
Chris Wilson221fe792016-09-09 14:11:51 +01001802 * Caller must hold the struct_mutex.
1803 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001804 * Procedure is fairly simple:
1805 * - reset the chip using the reset reg
1806 * - re-init context state
1807 * - re-init hardware status page
1808 * - re-init ring buffer
1809 * - re-init interrupt state
1810 * - re-init display
1811 */
Chris Wilson780f2622016-09-09 14:11:52 +01001812void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001813{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001814 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001815 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001816
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001817 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson221fe792016-09-09 14:11:51 +01001818
1819 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001820 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001821
Chris Wilsond98c52c2016-04-13 17:35:05 +01001822 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001823 __clear_bit(I915_WEDGED, &error->flags);
1824 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001825
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001826 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001827 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001828 ret = i915_gem_reset_prepare(dev_priv);
1829 if (ret) {
1830 DRM_ERROR("GPU recovery failed\n");
1831 intel_gpu_reset(dev_priv, ALL_ENGINES);
1832 goto error;
1833 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001834
Chris Wilsondc979972016-05-10 14:10:04 +01001835 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001836 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001837 if (ret != -ENODEV)
1838 DRM_ERROR("Failed to reset chip: %i\n", ret);
1839 else
1840 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001841 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001842 }
1843
Chris Wilsond8027092017-02-08 14:30:32 +00001844 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001845 intel_overlay_reset(dev_priv);
1846
Ben Gamari11ed50e2009-09-14 17:48:45 -04001847 /* Ok, now get things going again... */
1848
1849 /*
1850 * Everything depends on having the GTT running, so we need to start
1851 * there. Fortunately we don't need to do this unless we reset the
1852 * chip at a PCI level.
1853 *
1854 * Next we need to restore the context, but we don't use those
1855 * yet either...
1856 *
1857 * Ring buffer needs to be re-initialized in the KMS case, or if X
1858 * was running at the time of the reset (i.e. we weren't VT
1859 * switched away).
1860 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001861 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001862 if (ret) {
1863 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001864 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001865 }
1866
Chris Wilsond8027092017-02-08 14:30:32 +00001867 i915_gem_reset_finish(dev_priv);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001868 i915_queue_hangcheck(dev_priv);
1869
Chris Wilson780f2622016-09-09 14:11:52 +01001870wakeup:
Chris Wilson4c965542017-01-17 17:59:01 +02001871 enable_irq(dev_priv->drm.irq);
Chris Wilson780f2622016-09-09 14:11:52 +01001872 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1873 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001874
1875error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001876 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001877 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001878}
1879
David Weinehallc49d13e2016-08-22 13:32:42 +03001880static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001881{
David Weinehallc49d13e2016-08-22 13:32:42 +03001882 struct pci_dev *pdev = to_pci_dev(kdev);
1883 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001884
David Weinehallc49d13e2016-08-22 13:32:42 +03001885 if (!dev) {
1886 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001887 return -ENODEV;
1888 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001889
David Weinehallc49d13e2016-08-22 13:32:42 +03001890 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001891 return 0;
1892
David Weinehallc49d13e2016-08-22 13:32:42 +03001893 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001894}
1895
David Weinehallc49d13e2016-08-22 13:32:42 +03001896static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001897{
David Weinehallc49d13e2016-08-22 13:32:42 +03001898 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001899
1900 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001901 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001902 * requiring our device to be power up. Due to the lack of a
1903 * parent/child relationship we currently solve this with an late
1904 * suspend hook.
1905 *
1906 * FIXME: This should be solved with a special hdmi sink device or
1907 * similar so that power domains can be employed.
1908 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001909 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001910 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001911
David Weinehallc49d13e2016-08-22 13:32:42 +03001912 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001913}
1914
David Weinehallc49d13e2016-08-22 13:32:42 +03001915static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001916{
David Weinehallc49d13e2016-08-22 13:32:42 +03001917 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001918
David Weinehallc49d13e2016-08-22 13:32:42 +03001919 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001920 return 0;
1921
David Weinehallc49d13e2016-08-22 13:32:42 +03001922 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001923}
1924
David Weinehallc49d13e2016-08-22 13:32:42 +03001925static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001926{
David Weinehallc49d13e2016-08-22 13:32:42 +03001927 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001928
David Weinehallc49d13e2016-08-22 13:32:42 +03001929 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001930 return 0;
1931
David Weinehallc49d13e2016-08-22 13:32:42 +03001932 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001933}
1934
David Weinehallc49d13e2016-08-22 13:32:42 +03001935static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001936{
David Weinehallc49d13e2016-08-22 13:32:42 +03001937 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001938
David Weinehallc49d13e2016-08-22 13:32:42 +03001939 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001940 return 0;
1941
David Weinehallc49d13e2016-08-22 13:32:42 +03001942 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001943}
1944
Chris Wilson1f19ac22016-05-14 07:26:32 +01001945/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001946static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001947{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001948 int ret;
1949
1950 ret = i915_pm_suspend(kdev);
1951 if (ret)
1952 return ret;
1953
1954 ret = i915_gem_freeze(kdev_to_i915(kdev));
1955 if (ret)
1956 return ret;
1957
1958 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001959}
1960
David Weinehallc49d13e2016-08-22 13:32:42 +03001961static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001962{
Chris Wilson461fb992016-05-14 07:26:33 +01001963 int ret;
1964
David Weinehallc49d13e2016-08-22 13:32:42 +03001965 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001966 if (ret)
1967 return ret;
1968
David Weinehallc49d13e2016-08-22 13:32:42 +03001969 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001970 if (ret)
1971 return ret;
1972
1973 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001974}
1975
1976/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001977static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001978{
David Weinehallc49d13e2016-08-22 13:32:42 +03001979 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001980}
1981
David Weinehallc49d13e2016-08-22 13:32:42 +03001982static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001983{
David Weinehallc49d13e2016-08-22 13:32:42 +03001984 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001985}
1986
1987/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001988static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001989{
David Weinehallc49d13e2016-08-22 13:32:42 +03001990 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001991}
1992
David Weinehallc49d13e2016-08-22 13:32:42 +03001993static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001994{
David Weinehallc49d13e2016-08-22 13:32:42 +03001995 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001996}
1997
Imre Deakddeea5b2014-05-05 15:19:56 +03001998/*
1999 * Save all Gunit registers that may be lost after a D3 and a subsequent
2000 * S0i[R123] transition. The list of registers needing a save/restore is
2001 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2002 * registers in the following way:
2003 * - Driver: saved/restored by the driver
2004 * - Punit : saved/restored by the Punit firmware
2005 * - No, w/o marking: no need to save/restore, since the register is R/O or
2006 * used internally by the HW in a way that doesn't depend
2007 * keeping the content across a suspend/resume.
2008 * - Debug : used for debugging
2009 *
2010 * We save/restore all registers marked with 'Driver', with the following
2011 * exceptions:
2012 * - Registers out of use, including also registers marked with 'Debug'.
2013 * These have no effect on the driver's operation, so we don't save/restore
2014 * them to reduce the overhead.
2015 * - Registers that are fully setup by an initialization function called from
2016 * the resume path. For example many clock gating and RPS/RC6 registers.
2017 * - Registers that provide the right functionality with their reset defaults.
2018 *
2019 * TODO: Except for registers that based on the above 3 criteria can be safely
2020 * ignored, we save/restore all others, practically treating the HW context as
2021 * a black-box for the driver. Further investigation is needed to reduce the
2022 * saved/restored registers even further, by following the same 3 criteria.
2023 */
2024static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2025{
2026 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2027 int i;
2028
2029 /* GAM 0x4000-0x4770 */
2030 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2031 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2032 s->arb_mode = I915_READ(ARB_MODE);
2033 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2034 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2035
2036 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002037 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002038
2039 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002040 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002041
2042 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2043 s->ecochk = I915_READ(GAM_ECOCHK);
2044 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2045 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2046
2047 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2048
2049 /* MBC 0x9024-0x91D0, 0x8500 */
2050 s->g3dctl = I915_READ(VLV_G3DCTL);
2051 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2052 s->mbctl = I915_READ(GEN6_MBCTL);
2053
2054 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2055 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2056 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2057 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2058 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2059 s->rstctl = I915_READ(GEN6_RSTCTL);
2060 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2061
2062 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2063 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2064 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2065 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2066 s->ecobus = I915_READ(ECOBUS);
2067 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2068 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2069 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2070 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2071 s->rcedata = I915_READ(VLV_RCEDATA);
2072 s->spare2gh = I915_READ(VLV_SPAREG2H);
2073
2074 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2075 s->gt_imr = I915_READ(GTIMR);
2076 s->gt_ier = I915_READ(GTIER);
2077 s->pm_imr = I915_READ(GEN6_PMIMR);
2078 s->pm_ier = I915_READ(GEN6_PMIER);
2079
2080 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002081 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002082
2083 /* GT SA CZ domain, 0x100000-0x138124 */
2084 s->tilectl = I915_READ(TILECTL);
2085 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2086 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2087 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2088 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2089
2090 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2091 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2092 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002093 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002094 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2095
2096 /*
2097 * Not saving any of:
2098 * DFT, 0x9800-0x9EC0
2099 * SARB, 0xB000-0xB1FC
2100 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2101 * PCI CFG
2102 */
2103}
2104
2105static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2106{
2107 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2108 u32 val;
2109 int i;
2110
2111 /* GAM 0x4000-0x4770 */
2112 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2113 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2114 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2115 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2116 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2117
2118 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002119 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002120
2121 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002122 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002123
2124 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2125 I915_WRITE(GAM_ECOCHK, s->ecochk);
2126 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2127 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2128
2129 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2130
2131 /* MBC 0x9024-0x91D0, 0x8500 */
2132 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2133 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2134 I915_WRITE(GEN6_MBCTL, s->mbctl);
2135
2136 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2137 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2138 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2139 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2140 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2141 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2142 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2143
2144 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2145 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2146 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2147 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2148 I915_WRITE(ECOBUS, s->ecobus);
2149 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2150 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2151 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2152 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2153 I915_WRITE(VLV_RCEDATA, s->rcedata);
2154 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2155
2156 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2157 I915_WRITE(GTIMR, s->gt_imr);
2158 I915_WRITE(GTIER, s->gt_ier);
2159 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2160 I915_WRITE(GEN6_PMIER, s->pm_ier);
2161
2162 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002163 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002164
2165 /* GT SA CZ domain, 0x100000-0x138124 */
2166 I915_WRITE(TILECTL, s->tilectl);
2167 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2168 /*
2169 * Preserve the GT allow wake and GFX force clock bit, they are not
2170 * be restored, as they are used to control the s0ix suspend/resume
2171 * sequence by the caller.
2172 */
2173 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2174 val &= VLV_GTLC_ALLOWWAKEREQ;
2175 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2176 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2177
2178 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2179 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2180 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2181 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2182
2183 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2184
2185 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2186 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2187 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002188 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002189 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2190}
2191
Imre Deak650ad972014-04-18 16:35:02 +03002192int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2193{
2194 u32 val;
2195 int err;
2196
Imre Deak650ad972014-04-18 16:35:02 +03002197 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2198 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2199 if (force_on)
2200 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2201 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2202
2203 if (!force_on)
2204 return 0;
2205
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002206 err = intel_wait_for_register(dev_priv,
2207 VLV_GTLC_SURVIVABILITY_REG,
2208 VLV_GFX_CLK_STATUS_BIT,
2209 VLV_GFX_CLK_STATUS_BIT,
2210 20);
Imre Deak650ad972014-04-18 16:35:02 +03002211 if (err)
2212 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2213 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2214
2215 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002216}
2217
Imre Deakddeea5b2014-05-05 15:19:56 +03002218static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2219{
2220 u32 val;
2221 int err = 0;
2222
2223 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2224 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2225 if (allow)
2226 val |= VLV_GTLC_ALLOWWAKEREQ;
2227 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2228 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2229
Chris Wilsonb2736692016-06-30 15:32:47 +01002230 err = intel_wait_for_register(dev_priv,
2231 VLV_GTLC_PW_STATUS,
2232 VLV_GTLC_ALLOWWAKEACK,
2233 allow,
2234 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002235 if (err)
2236 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002237
Imre Deakddeea5b2014-05-05 15:19:56 +03002238 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002239}
2240
2241static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2242 bool wait_for_on)
2243{
2244 u32 mask;
2245 u32 val;
2246 int err;
2247
2248 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2249 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002250 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002251 return 0;
2252
2253 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002254 onoff(wait_for_on),
2255 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002256
2257 /*
2258 * RC6 transitioning can be delayed up to 2 msec (see
2259 * valleyview_enable_rps), use 3 msec for safety.
2260 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002261 err = intel_wait_for_register(dev_priv,
2262 VLV_GTLC_PW_STATUS, mask, val,
2263 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002264 if (err)
2265 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002266 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002267
2268 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002269}
2270
2271static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2272{
2273 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2274 return;
2275
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002276 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002277 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2278}
2279
Sagar Kambleebc32822014-08-13 23:07:05 +05302280static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002281{
2282 u32 mask;
2283 int err;
2284
2285 /*
2286 * Bspec defines the following GT well on flags as debug only, so
2287 * don't treat them as hard failures.
2288 */
2289 (void)vlv_wait_for_gt_wells(dev_priv, false);
2290
2291 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2292 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2293
2294 vlv_check_no_gt_access(dev_priv);
2295
2296 err = vlv_force_gfx_clock(dev_priv, true);
2297 if (err)
2298 goto err1;
2299
2300 err = vlv_allow_gt_wake(dev_priv, false);
2301 if (err)
2302 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302303
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002304 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302305 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002306
2307 err = vlv_force_gfx_clock(dev_priv, false);
2308 if (err)
2309 goto err2;
2310
2311 return 0;
2312
2313err2:
2314 /* For safety always re-enable waking and disable gfx clock forcing */
2315 vlv_allow_gt_wake(dev_priv, true);
2316err1:
2317 vlv_force_gfx_clock(dev_priv, false);
2318
2319 return err;
2320}
2321
Sagar Kamble016970b2014-08-13 23:07:06 +05302322static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2323 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002324{
Imre Deakddeea5b2014-05-05 15:19:56 +03002325 int err;
2326 int ret;
2327
2328 /*
2329 * If any of the steps fail just try to continue, that's the best we
2330 * can do at this point. Return the first error code (which will also
2331 * leave RPM permanently disabled).
2332 */
2333 ret = vlv_force_gfx_clock(dev_priv, true);
2334
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002335 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302336 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002337
2338 err = vlv_allow_gt_wake(dev_priv, true);
2339 if (!ret)
2340 ret = err;
2341
2342 err = vlv_force_gfx_clock(dev_priv, false);
2343 if (!ret)
2344 ret = err;
2345
2346 vlv_check_no_gt_access(dev_priv);
2347
Chris Wilson7c108fd2016-10-24 13:42:18 +01002348 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002349 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002350
2351 return ret;
2352}
2353
David Weinehallc49d13e2016-08-22 13:32:42 +03002354static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002355{
David Weinehallc49d13e2016-08-22 13:32:42 +03002356 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002357 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002358 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002359 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002360
Chris Wilsondc979972016-05-10 14:10:04 +01002361 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002362 return -ENODEV;
2363
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002364 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002365 return -ENODEV;
2366
Paulo Zanoni8a187452013-12-06 20:32:13 -02002367 DRM_DEBUG_KMS("Suspending device\n");
2368
Imre Deak1f814da2015-12-16 02:52:19 +02002369 disable_rpm_wakeref_asserts(dev_priv);
2370
Imre Deakd6102972014-05-07 19:57:49 +03002371 /*
2372 * We are safe here against re-faults, since the fault handler takes
2373 * an RPM reference.
2374 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002375 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002376
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002377 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002378
Imre Deak2eb52522014-11-19 15:30:05 +02002379 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002380
Imre Deak507e1262016-04-20 20:27:54 +03002381 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002382 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002383 bxt_display_core_uninit(dev_priv);
2384 bxt_enable_dc9(dev_priv);
2385 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2386 hsw_enable_pc8(dev_priv);
2387 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2388 ret = vlv_suspend_complete(dev_priv);
2389 }
2390
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002391 if (ret) {
2392 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002393 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002394
Imre Deak1f814da2015-12-16 02:52:19 +02002395 enable_rpm_wakeref_asserts(dev_priv);
2396
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002397 return ret;
2398 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002399
Chris Wilsondc979972016-05-10 14:10:04 +01002400 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002401
2402 enable_rpm_wakeref_asserts(dev_priv);
2403 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002404
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002405 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002406 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2407
Paulo Zanoni8a187452013-12-06 20:32:13 -02002408 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002409
2410 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002411 * FIXME: We really should find a document that references the arguments
2412 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002413 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002414 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002415 /*
2416 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2417 * being detected, and the call we do at intel_runtime_resume()
2418 * won't be able to restore them. Since PCI_D3hot matches the
2419 * actual specification and appears to be working, use it.
2420 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002421 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002422 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002423 /*
2424 * current versions of firmware which depend on this opregion
2425 * notification have repurposed the D1 definition to mean
2426 * "runtime suspended" vs. what you would normally expect (D3)
2427 * to distinguish it from notifications that might be sent via
2428 * the suspend path.
2429 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002430 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002431 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002432
Mika Kuoppala59bad942015-01-16 11:34:40 +02002433 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002434
Ander Conselvan de Oliveira04313b02017-01-20 16:28:43 +02002435 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002436 intel_hpd_poll_init(dev_priv);
2437
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002438 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002439 return 0;
2440}
2441
David Weinehallc49d13e2016-08-22 13:32:42 +03002442static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002443{
David Weinehallc49d13e2016-08-22 13:32:42 +03002444 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002445 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002446 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002447 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002448
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002449 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002450 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002451
2452 DRM_DEBUG_KMS("Resuming device\n");
2453
Imre Deak1f814da2015-12-16 02:52:19 +02002454 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2455 disable_rpm_wakeref_asserts(dev_priv);
2456
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002457 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002458 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002459 if (intel_uncore_unclaimed_mmio(dev_priv))
2460 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002461
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002462 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002463
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002464 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002465 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302466
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002467 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002468 bxt_disable_dc9(dev_priv);
2469 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002470 if (dev_priv->csr.dmc_payload &&
2471 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2472 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002473 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002474 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002475 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002476 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002477 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002478
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002479 /*
2480 * No point of rolling back things in case of an error, as the best
2481 * we can do is to hope that things will still work (and disable RPM).
2482 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002483 i915_gem_init_swizzling(dev_priv);
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002484 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002485
Daniel Vetterb9632912014-09-30 10:56:44 +02002486 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002487
2488 /*
2489 * On VLV/CHV display interrupts are part of the display
2490 * power well, so hpd is reinitialized from there. For
2491 * everyone else do it here.
2492 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002493 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002494 intel_hpd_init(dev_priv);
2495
Imre Deak1f814da2015-12-16 02:52:19 +02002496 enable_rpm_wakeref_asserts(dev_priv);
2497
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002498 if (ret)
2499 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2500 else
2501 DRM_DEBUG_KMS("Device resumed\n");
2502
2503 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002504}
2505
Chris Wilson42f55512016-06-24 14:00:26 +01002506const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002507 /*
2508 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2509 * PMSG_RESUME]
2510 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002511 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002512 .suspend_late = i915_pm_suspend_late,
2513 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002514 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002515
2516 /*
2517 * S4 event handlers
2518 * @freeze, @freeze_late : called (1) before creating the
2519 * hibernation image [PMSG_FREEZE] and
2520 * (2) after rebooting, before restoring
2521 * the image [PMSG_QUIESCE]
2522 * @thaw, @thaw_early : called (1) after creating the hibernation
2523 * image, before writing it [PMSG_THAW]
2524 * and (2) after failing to create or
2525 * restore the image [PMSG_RECOVER]
2526 * @poweroff, @poweroff_late: called after writing the hibernation
2527 * image, before rebooting [PMSG_HIBERNATE]
2528 * @restore, @restore_early : called after rebooting and restoring the
2529 * hibernation image [PMSG_RESTORE]
2530 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002531 .freeze = i915_pm_freeze,
2532 .freeze_late = i915_pm_freeze_late,
2533 .thaw_early = i915_pm_thaw_early,
2534 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002535 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002536 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002537 .restore_early = i915_pm_restore_early,
2538 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002539
2540 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002541 .runtime_suspend = intel_runtime_suspend,
2542 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002543};
2544
Laurent Pinchart78b68552012-05-17 13:27:22 +02002545static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002546 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002547 .open = drm_gem_vm_open,
2548 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002549};
2550
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002551static const struct file_operations i915_driver_fops = {
2552 .owner = THIS_MODULE,
2553 .open = drm_open,
2554 .release = drm_release,
2555 .unlocked_ioctl = drm_ioctl,
2556 .mmap = drm_gem_mmap,
2557 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002558 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002559 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002560 .llseek = noop_llseek,
2561};
2562
Chris Wilson0673ad42016-06-24 14:00:22 +01002563static int
2564i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2565 struct drm_file *file)
2566{
2567 return -ENODEV;
2568}
2569
2570static const struct drm_ioctl_desc i915_ioctls[] = {
2571 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2572 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2573 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2574 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2575 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2576 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2577 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2578 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2579 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2580 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2581 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2582 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2583 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2584 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2585 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2586 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2587 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2588 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2589 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002590 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002591 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2592 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2593 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2594 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2595 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2596 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2597 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2598 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2599 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2600 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2601 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2602 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2604 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2605 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002606 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2607 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002608 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2609 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2610 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2611 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2612 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2613 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2614 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2615 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2616 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2617 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2618 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2619 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2620 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2621 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2622 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002623 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002624};
2625
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002627 /* Don't use MTRRs here; the Xserver or userspace app should
2628 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002629 */
Eric Anholt673a3942008-07-30 12:06:12 -07002630 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002631 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002632 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Eric Anholt673a3942008-07-30 12:06:12 -07002633 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002634 .lastclose = i915_driver_lastclose,
2635 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002636 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002637 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002638
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002639 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002640 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002641 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002642
2643 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2644 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2645 .gem_prime_export = i915_gem_prime_export,
2646 .gem_prime_import = i915_gem_prime_import,
2647
Dave Airlieff72145b2011-02-07 12:16:14 +10002648 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002649 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002650 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002652 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002653 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002654 .name = DRIVER_NAME,
2655 .desc = DRIVER_DESC,
2656 .date = DRIVER_DATE,
2657 .major = DRIVER_MAJOR,
2658 .minor = DRIVER_MINOR,
2659 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660};