blob: 7210642e29ad8880191ace04184e58a98bee2051 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Lukas Wunner704ab612016-01-11 20:09:20 +010038#include <linux/apple-gmux.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040040#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030041#include <linux/pm_runtime.h>
Lukas Wunner704ab612016-01-11 20:09:20 +010042#include <linux/vgaarb.h>
43#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Kristian Høgsberg112b7152009-01-04 16:55:33 -050046static struct drm_driver driver;
47
Antti Koskipaaa57c7742014-02-04 14:22:24 +020048#define GEN_DEFAULT_PIPEOFFSETS \
49 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
50 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
51 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
52 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020053 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
54
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030055#define GEN_CHV_PIPEOFFSETS \
56 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
57 CHV_PIPE_C_OFFSET }, \
58 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
59 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030060 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
61 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020062
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030063#define CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
65
66#define IVB_CURSOR_OFFSETS \
67 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
68
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000069#define BDW_COLORS \
70 .color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000071#define CHV_COLORS \
72 .color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000073
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010084 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070085 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020086 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030087 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050088};
89
Tobias Klauser9a7e8492010-05-20 10:33:46 +020090static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070091 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040092 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010093 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020094 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
107
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200108static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700109 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700111 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200112 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300113 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500114};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200115static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700116 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500117 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100118 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100119 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200120 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700121 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200122 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300123 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500124};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200125static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700126 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700128 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200129 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300130 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500131};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200132static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700133 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500134 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100135 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100136 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200137 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700138 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200139 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300140 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700144 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100145 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100146 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700147 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200148 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300149 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500150};
151
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200152static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700153 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000154 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100155 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100156 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700157 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200158 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300159 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500160};
161
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200162static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700163 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100164 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100165 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100173 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700174 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200175 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300176 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500177};
178
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200179static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700180 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000181 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100182 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100183 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700184 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100191 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100192 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200199 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700200 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200201 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300202 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500203};
204
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200205static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700206 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000207 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700208 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700209 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200210 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300211 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212};
213
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200214static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700215 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100216 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200217 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700218 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200219 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200220 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300221 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800222};
223
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200224static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700225 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100226 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800227 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700228 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200229 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200230 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300231 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800232};
233
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234#define GEN7_FEATURES \
235 .gen = 7, .num_pipes = 3, \
236 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200237 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700238 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800239 .has_llc = 1, \
240 GEN_DEFAULT_PIPEOFFSETS, \
241 IVB_CURSOR_OFFSETS
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700242
Jesse Barnesc76b6152011-04-28 14:32:07 -0700243static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700244 GEN7_FEATURES,
245 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
248static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .is_mobile = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700252};
253
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254static const struct intel_device_info intel_ivybridge_q_info = {
255 GEN7_FEATURES,
256 .is_ivybridge = 1,
257 .num_pipes = 0, /* legal, last one wins */
258};
259
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800260#define VLV_FEATURES \
261 .gen = 7, .num_pipes = 2, \
262 .need_gfx_hws = 1, .has_hotplug = 1, \
263 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
264 .display_mmio_offset = VLV_DISPLAY_BASE, \
265 GEN_DEFAULT_PIPEOFFSETS, \
266 CURSOR_OFFSETS
267
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700268static const struct intel_device_info intel_valleyview_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800269 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700270 .is_valleyview = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800271 .is_mobile = 1,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700272};
273
274static const struct intel_device_info intel_valleyview_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800275 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700276 .is_valleyview = 1,
277};
278
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800279#define HSW_FEATURES \
280 GEN7_FEATURES, \
281 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
282 .has_ddi = 1, \
283 .has_fpga_dbg = 1
284
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300285static const struct intel_device_info intel_haswell_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800286 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700287 .is_haswell = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300288};
289
290static const struct intel_device_info intel_haswell_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800291 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700292 .is_haswell = 1,
293 .is_mobile = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500294};
295
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000296#define BDW_FEATURES \
297 HSW_FEATURES, \
298 BDW_COLORS
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000301 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800302 .gen = 8,
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +0100303 .is_broadwell = 1,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800304};
305
306static const struct intel_device_info intel_broadwell_m_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000307 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800308 .gen = 8, .is_mobile = 1,
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +0100309 .is_broadwell = 1,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800312static const struct intel_device_info intel_broadwell_gt3d_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000313 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800314 .gen = 8,
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +0100315 .is_broadwell = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800316 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800317};
318
319static const struct intel_device_info intel_broadwell_gt3m_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000320 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800321 .gen = 8, .is_mobile = 1,
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +0100322 .is_broadwell = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800323 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324};
325
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300326static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300327 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300328 .need_gfx_hws = 1, .has_hotplug = 1,
329 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Wayne Boyer666a4532015-12-09 12:29:35 -0800330 .is_cherryview = 1,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300331 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300332 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300333 CURSOR_OFFSETS,
Lionel Landwerlin29dc3732016-03-16 10:57:17 +0000334 CHV_COLORS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300335};
336
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000337static const struct intel_device_info intel_skylake_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000338 BDW_FEATURES,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530339 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800340 .gen = 9,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000341};
342
Damien Lespiau719388e2015-02-04 13:22:27 +0000343static const struct intel_device_info intel_skylake_gt3_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000344 BDW_FEATURES,
Damien Lespiau719388e2015-02-04 13:22:27 +0000345 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800346 .gen = 9,
Damien Lespiau719388e2015-02-04 13:22:27 +0000347 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Damien Lespiau719388e2015-02-04 13:22:27 +0000348};
349
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200350static const struct intel_device_info intel_broxton_info = {
351 .is_preliminary = 1,
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700352 .is_broxton = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200353 .gen = 9,
354 .need_gfx_hws = 1, .has_hotplug = 1,
355 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
356 .num_pipes = 3,
357 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300358 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200359 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200360 GEN_DEFAULT_PIPEOFFSETS,
361 IVB_CURSOR_OFFSETS,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000362 BDW_COLORS,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200363};
364
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700365static const struct intel_device_info intel_kabylake_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000366 BDW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700367 .is_kabylake = 1,
368 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700369};
370
371static const struct intel_device_info intel_kabylake_gt3_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000372 BDW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700373 .is_kabylake = 1,
374 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700375 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700376};
377
Jesse Barnesa0a18072013-07-26 13:32:51 -0700378/*
379 * Make sure any device matches here are from most specific to most
380 * general. For example, since the Quanta match is based on the subsystem
381 * and subvendor IDs, we need it to come before the more general IVB
382 * PCI ID matches, otherwise we'll use the wrong info struct above.
383 */
Jani Nikula3cb27f32015-10-28 19:33:09 +0200384static const struct pci_device_id pciidlist[] = {
385 INTEL_I830_IDS(&intel_i830_info),
386 INTEL_I845G_IDS(&intel_845g_info),
387 INTEL_I85X_IDS(&intel_i85x_info),
388 INTEL_I865G_IDS(&intel_i865g_info),
389 INTEL_I915G_IDS(&intel_i915g_info),
390 INTEL_I915GM_IDS(&intel_i915gm_info),
391 INTEL_I945G_IDS(&intel_i945g_info),
392 INTEL_I945GM_IDS(&intel_i945gm_info),
393 INTEL_I965G_IDS(&intel_i965g_info),
394 INTEL_G33_IDS(&intel_g33_info),
395 INTEL_I965GM_IDS(&intel_i965gm_info),
396 INTEL_GM45_IDS(&intel_gm45_info),
397 INTEL_G45_IDS(&intel_g45_info),
398 INTEL_PINEVIEW_IDS(&intel_pineview_info),
399 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
400 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
401 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
402 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
403 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
404 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
405 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
406 INTEL_HSW_D_IDS(&intel_haswell_d_info),
407 INTEL_HSW_M_IDS(&intel_haswell_m_info),
408 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
409 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
410 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
411 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
412 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
413 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
414 INTEL_CHV_IDS(&intel_cherryview_info),
415 INTEL_SKL_GT1_IDS(&intel_skylake_info),
416 INTEL_SKL_GT2_IDS(&intel_skylake_info),
417 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
Mika Kuoppala15620202015-11-06 14:11:16 +0200418 INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
Jani Nikula3cb27f32015-10-28 19:33:09 +0200419 INTEL_BXT_IDS(&intel_broxton_info),
Deepak Sd97044b2015-10-28 12:19:51 -0700420 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
421 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
422 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
Deepak S8b10c0c2015-10-28 12:21:12 -0700423 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500424 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425};
426
Jesse Barnes79e53942008-11-07 14:24:08 -0800427MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800428
Robert Beckett30c964a2015-08-28 13:10:22 +0100429static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
430{
431 enum intel_pch ret = PCH_NOP;
432
433 /*
434 * In a virtualized passthrough environment we can be in a
435 * setup where the ISA bridge is not able to be passed through.
436 * In this case, a south bridge can be emulated and we have to
437 * make an educated guess as to which PCH is really there.
438 */
439
440 if (IS_GEN5(dev)) {
441 ret = PCH_IBX;
442 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
443 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
444 ret = PCH_CPT;
445 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
446 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
447 ret = PCH_LPT;
448 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700449 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100450 ret = PCH_SPT;
451 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
452 }
453
454 return ret;
455}
456
Akshay Joshi0206e352011-08-16 15:34:10 -0400457void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800458{
459 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200460 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800461
Ben Widawskyce1bb322013-04-05 13:12:44 -0700462 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
463 * (which really amounts to a PCH but no South Display).
464 */
465 if (INTEL_INFO(dev)->num_pipes == 0) {
466 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700467 return;
468 }
469
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800470 /*
471 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
472 * make graphics device passthrough work easy for VMM, that only
473 * need to expose ISA bridge to let driver know the real hardware
474 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800475 *
476 * In some virtualized environments (e.g. XEN), there is irrelevant
477 * ISA bridge in the system. To work reliably, we should scan trhough
478 * all the ISA bridge devices and check for the first match, instead
479 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800480 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200481 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800482 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200483 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200484 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800485
Jesse Barnes90711d52011-04-28 14:48:02 -0700486 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
487 dev_priv->pch_type = PCH_IBX;
488 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100489 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700490 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800491 dev_priv->pch_type = PCH_CPT;
492 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100493 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700494 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
495 /* PantherPoint is CPT compatible */
496 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300497 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100498 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300499 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
500 dev_priv->pch_type = PCH_LPT;
501 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800502 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
503 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800504 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
505 dev_priv->pch_type = PCH_LPT;
506 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800507 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
508 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530509 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
510 dev_priv->pch_type = PCH_SPT;
511 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700512 WARN_ON(!IS_SKYLAKE(dev) &&
513 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530514 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
515 dev_priv->pch_type = PCH_SPT;
516 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700517 WARN_ON(!IS_SKYLAKE(dev) &&
518 !IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100519 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700520 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100521 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
522 pch->subsystem_vendor == 0x1af4 &&
523 pch->subsystem_device == 0x1100)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100524 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200525 } else
526 continue;
527
Rui Guo6a9c4b32013-06-19 21:10:23 +0800528 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800529 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800530 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800531 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200532 DRM_DEBUG_KMS("No PCH found.\n");
533
534 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800535}
536
Chris Wilsonc0336662016-05-06 15:40:21 +0100537bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv)
Ben Widawsky2911a352012-04-05 14:47:36 -0700538{
Chris Wilsonc0336662016-05-06 15:40:21 +0100539 if (INTEL_GEN(dev_priv) < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100540 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700541
Jani Nikulad330a952014-01-21 11:24:25 +0200542 if (i915.semaphores >= 0)
543 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700544
Oscar Mateo71386ef2014-07-24 17:04:44 +0100545 /* TODO: make semaphores and Execlists play nicely together */
546 if (i915.enable_execlists)
547 return false;
548
Daniel Vetter59de3292012-04-02 20:48:43 +0200549#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700550 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilsonc0336662016-05-06 15:40:21 +0100551 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped)
Daniel Vetter59de3292012-04-02 20:48:43 +0200552 return false;
553#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700554
Daniel Vettera08acaf2013-12-17 09:56:53 +0100555 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700556}
557
Imre Deak07f9cd02014-08-18 14:42:45 +0300558static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
559{
560 struct drm_device *dev = dev_priv->dev;
Jani Nikula19c80542015-12-16 12:48:16 +0200561 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +0300562
563 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +0200564 for_each_intel_encoder(dev, encoder)
565 if (encoder->suspend)
566 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300567 drm_modeset_unlock_all(dev);
568}
569
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200570static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
571 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +0300572static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530573
Imre Deakbc872292015-11-18 17:32:30 +0200574static bool suspend_to_idle(struct drm_i915_private *dev_priv)
575{
576#if IS_ENABLED(CONFIG_ACPI_SLEEP)
577 if (acpi_target_system_state() < ACPI_STATE_S3)
578 return true;
579#endif
580 return false;
581}
Sagar Kambleebc32822014-08-13 23:07:05 +0530582
Imre Deak5e365c32014-10-23 19:23:25 +0300583static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100584{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100585 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700586 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100587 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100588
Zhang Ruib8efb172013-02-05 15:41:53 +0800589 /* ignore lid events during suspend */
590 mutex_lock(&dev_priv->modeset_restore_lock);
591 dev_priv->modeset_restore = MODESET_SUSPENDED;
592 mutex_unlock(&dev_priv->modeset_restore_lock);
593
Imre Deak1f814da2015-12-16 02:52:19 +0200594 disable_rpm_wakeref_asserts(dev_priv);
595
Paulo Zanonic67a4702013-08-19 13:18:09 -0300596 /* We do a lot of poking in a lot of registers, make sure they work
597 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200598 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200599
Dave Airlie5bcf7192010-12-07 09:20:40 +1000600 drm_kms_helper_poll_disable(dev);
601
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100602 pci_save_state(dev->pdev);
603
Daniel Vetterd5818932015-02-23 12:03:26 +0100604 error = i915_gem_suspend(dev);
605 if (error) {
606 dev_err(&dev->pdev->dev,
607 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +0200608 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100609 }
610
Alex Daia1c41992015-09-30 09:46:37 -0700611 intel_guc_suspend(dev);
612
Chris Wilsondc979972016-05-10 14:10:04 +0100613 intel_suspend_gt_powersave(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +0100614
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200615 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100616
617 intel_dp_mst_suspend(dev);
618
619 intel_runtime_pm_disable_interrupts(dev_priv);
620 intel_hpd_cancel_work(dev_priv);
621
622 intel_suspend_encoders(dev_priv);
623
624 intel_suspend_hw(dev);
625
Ben Widawsky828c7902013-10-16 09:21:30 -0700626 i915_gem_suspend_gtt_mappings(dev);
627
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100628 i915_save_state(dev);
629
Imre Deakbc872292015-11-18 17:32:30 +0200630 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Jesse Barnese5747e32014-06-12 08:35:47 -0700631 intel_opregion_notify_adapter(dev, opregion_target_state);
632
Chris Wilsondc979972016-05-10 14:10:04 +0100633 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100634 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100635
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100636 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100637
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200638 dev_priv->suspend_count++;
639
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700640 intel_display_set_init_power(dev_priv, false);
641
Imre Deakf74ed082016-04-18 14:48:21 +0300642 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +0200643
Imre Deak1f814da2015-12-16 02:52:19 +0200644out:
645 enable_rpm_wakeref_asserts(dev_priv);
646
647 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100648}
649
Imre Deakab3be732015-03-02 13:04:41 +0200650static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300651{
652 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Imre Deakbc872292015-11-18 17:32:30 +0200653 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +0300654 int ret;
655
Imre Deak1f814da2015-12-16 02:52:19 +0200656 disable_rpm_wakeref_asserts(dev_priv);
657
Imre Deaka7c81252016-04-01 16:02:38 +0300658 fw_csr = !IS_BROXTON(dev_priv) &&
659 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +0200660 /*
661 * In case of firmware assisted context save/restore don't manually
662 * deinit the power domains. This also means the CSR/DMC firmware will
663 * stay active, it will power down any HW resources as required and
664 * also enable deeper system power states that would be blocked if the
665 * firmware was inactive.
666 */
667 if (!fw_csr)
668 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +0200669
Imre Deak507e1262016-04-20 20:27:54 +0300670 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +0300671 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +0300672 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +0300673 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +0300674 hsw_enable_pc8(dev_priv);
675 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
676 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +0300677
678 if (ret) {
679 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +0200680 if (!fw_csr)
681 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +0300682
Imre Deak1f814da2015-12-16 02:52:19 +0200683 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +0300684 }
685
686 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200687 /*
Imre Deak54875572015-06-30 17:06:47 +0300688 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +0200689 * the device even though it's already in D3 and hang the machine. So
690 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +0300691 * power down the device properly. The issue was seen on multiple old
692 * GENs with different BIOS vendors, so having an explicit blacklist
693 * is inpractical; apply the workaround on everything pre GEN6. The
694 * platforms where the issue was seen:
695 * Lenovo Thinkpad X301, X61s, X60, T60, X41
696 * Fujitsu FSC S7110
697 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +0200698 */
Imre Deak54875572015-06-30 17:06:47 +0300699 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +0200700 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300701
Imre Deakbc872292015-11-18 17:32:30 +0200702 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
703
Imre Deak1f814da2015-12-16 02:52:19 +0200704out:
705 enable_rpm_wakeref_asserts(dev_priv);
706
707 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +0300708}
709
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200710int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100711{
712 int error;
713
714 if (!dev || !dev->dev_private) {
715 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700716 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000717 return -ENODEV;
718 }
719
Imre Deak0b14cbd2014-09-10 18:16:55 +0300720 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
721 state.event != PM_EVENT_FREEZE))
722 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000723
724 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
725 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100726
Imre Deak5e365c32014-10-23 19:23:25 +0300727 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100728 if (error)
729 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000730
Imre Deakab3be732015-03-02 13:04:41 +0200731 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000732}
733
Imre Deak5e365c32014-10-23 19:23:25 +0300734static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000735{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800736 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläac840ae2016-05-06 21:35:55 +0300737 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100738
Imre Deak1f814da2015-12-16 02:52:19 +0200739 disable_rpm_wakeref_asserts(dev_priv);
740
Ville Syrjäläac840ae2016-05-06 21:35:55 +0300741 ret = i915_ggtt_enable_hw(dev);
742 if (ret)
743 DRM_ERROR("failed to re-enable GGTT\n");
744
Imre Deakf74ed082016-04-18 14:48:21 +0300745 intel_csr_ucode_resume(dev_priv);
746
Daniel Vetterd5818932015-02-23 12:03:26 +0100747 mutex_lock(&dev->struct_mutex);
748 i915_gem_restore_gtt_mappings(dev);
749 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300750
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100751 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100752 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100753
Daniel Vetterd5818932015-02-23 12:03:26 +0100754 intel_init_pch_refclk(dev);
755 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100756
Peter Antoine364aece2015-05-11 08:50:45 +0100757 /*
758 * Interrupts have to be enabled before any batches are run. If not the
759 * GPU will hang. i915_gem_init_hw() will initiate batches to
760 * update/restore the context.
761 *
762 * Modeset enabling in intel_modeset_init_hw() also needs working
763 * interrupts.
764 */
765 intel_runtime_pm_enable_interrupts(dev_priv);
766
Daniel Vetterd5818932015-02-23 12:03:26 +0100767 mutex_lock(&dev->struct_mutex);
768 if (i915_gem_init_hw(dev)) {
769 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +0200770 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800771 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100772 mutex_unlock(&dev->struct_mutex);
773
Alex Daia1c41992015-09-30 09:46:37 -0700774 intel_guc_resume(dev);
775
Daniel Vetterd5818932015-02-23 12:03:26 +0100776 intel_modeset_init_hw(dev);
777
778 spin_lock_irq(&dev_priv->irq_lock);
779 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100780 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +0100781 spin_unlock_irq(&dev_priv->irq_lock);
782
Daniel Vetterd5818932015-02-23 12:03:26 +0100783 intel_dp_mst_resume(dev);
784
Lyudea16b7652016-03-11 10:57:01 -0500785 intel_display_resume(dev);
786
Daniel Vetterd5818932015-02-23 12:03:26 +0100787 /*
788 * ... but also need to make sure that hotplug processing
789 * doesn't cause havoc. Like in the driver load code we don't
790 * bother with the tiny race here where we might loose hotplug
791 * notifications.
792 * */
793 intel_hpd_init(dev_priv);
794 /* Config may have changed between suspend and resume */
795 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800796
Chris Wilson44834a62010-08-19 16:09:23 +0100797 intel_opregion_init(dev);
798
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100799 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700800
Zhang Ruib8efb172013-02-05 15:41:53 +0800801 mutex_lock(&dev_priv->modeset_restore_lock);
802 dev_priv->modeset_restore = MODESET_DONE;
803 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200804
Jesse Barnese5747e32014-06-12 08:35:47 -0700805 intel_opregion_notify_adapter(dev, PCI_D0);
806
Imre Deakee6f2802014-10-23 19:23:22 +0300807 drm_kms_helper_poll_enable(dev);
808
Imre Deak1f814da2015-12-16 02:52:19 +0200809 enable_rpm_wakeref_asserts(dev_priv);
810
Chris Wilson074c6ad2014-04-09 09:19:43 +0100811 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100812}
813
Imre Deak5e365c32014-10-23 19:23:25 +0300814static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100815{
Imre Deak36d61e62014-10-23 19:23:24 +0300816 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak44410cd2016-04-18 14:45:54 +0300817 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +0300818
Imre Deak76c4b252014-04-01 19:55:22 +0300819 /*
820 * We have a resume ordering issue with the snd-hda driver also
821 * requiring our device to be power up. Due to the lack of a
822 * parent/child relationship we currently solve this with an early
823 * resume hook.
824 *
825 * FIXME: This should be solved with a special hdmi sink device or
826 * similar so that power domains can be employed.
827 */
Imre Deak44410cd2016-04-18 14:45:54 +0300828
829 /*
830 * Note that we need to set the power state explicitly, since we
831 * powered off the device during freeze and the PCI core won't power
832 * it back up for us during thaw. Powering off the device during
833 * freeze is not a hard requirement though, and during the
834 * suspend/resume phases the PCI core makes sure we get here with the
835 * device powered on. So in case we change our freeze logic and keep
836 * the device powered we can also remove the following set power state
837 * call.
838 */
839 ret = pci_set_power_state(dev->pdev, PCI_D0);
840 if (ret) {
841 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
842 goto out;
843 }
844
845 /*
846 * Note that pci_enable_device() first enables any parent bridge
847 * device and only then sets the power state for this device. The
848 * bridge enabling is a nop though, since bridge devices are resumed
849 * first. The order of enabling power and enabling the device is
850 * imposed by the PCI core as described above, so here we preserve the
851 * same order for the freeze/thaw phases.
852 *
853 * TODO: eventually we should remove pci_disable_device() /
854 * pci_enable_enable_device() from suspend/resume. Due to how they
855 * depend on the device enable refcount we can't anyway depend on them
856 * disabling/enabling the device.
857 */
Imre Deakbc872292015-11-18 17:32:30 +0200858 if (pci_enable_device(dev->pdev)) {
859 ret = -EIO;
860 goto out;
861 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100862
863 pci_set_master(dev->pdev);
864
Imre Deak1f814da2015-12-16 02:52:19 +0200865 disable_rpm_wakeref_asserts(dev_priv);
866
Wayne Boyer666a4532015-12-09 12:29:35 -0800867 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200868 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300869 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100870 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
871 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300872
Chris Wilsondc979972016-05-10 14:10:04 +0100873 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200874
Chris Wilsondc979972016-05-10 14:10:04 +0100875 if (IS_BROXTON(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +0300876 if (!dev_priv->suspended_to_idle)
877 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +0300878 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +0300879 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100880 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +0300881 }
Paulo Zanoniefee8332014-10-27 17:54:33 -0200882
Chris Wilsondc979972016-05-10 14:10:04 +0100883 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +0200884
Imre Deaka7c81252016-04-01 16:02:38 +0300885 if (IS_BROXTON(dev_priv) ||
886 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +0200887 intel_power_domains_init_hw(dev_priv, true);
888
Imre Deak6e35e8a2016-04-18 10:04:19 +0300889 enable_rpm_wakeref_asserts(dev_priv);
890
Imre Deakbc872292015-11-18 17:32:30 +0200891out:
892 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +0300893
894 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300895}
896
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200897int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300898{
Imre Deak50a00722014-10-23 19:23:17 +0300899 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300900
Imre Deak097dd832014-10-23 19:23:19 +0300901 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
902 return 0;
903
Imre Deak5e365c32014-10-23 19:23:25 +0300904 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300905 if (ret)
906 return ret;
907
Imre Deak5a175142014-10-23 19:23:18 +0300908 return i915_drm_resume(dev);
909}
910
Ben Gamari11ed50e2009-09-14 17:48:45 -0400911/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200912 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400913 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400914 *
915 * Reset the chip. Useful if a hang is detected. Returns zero on successful
916 * reset or otherwise an error code.
917 *
918 * Procedure is fairly simple:
919 * - reset the chip using the reset reg
920 * - re-init context state
921 * - re-init hardware status page
922 * - re-init ring buffer
923 * - re-init interrupt state
924 * - re-init display
925 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100926int i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400927{
Chris Wilsonc0336662016-05-06 15:40:21 +0100928 struct drm_device *dev = dev_priv->dev;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100929 struct i915_gpu_error *error = &dev_priv->gpu_error;
930 unsigned reset_counter;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700931 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400932
Chris Wilsondc979972016-05-10 14:10:04 +0100933 intel_reset_gt_powersave(dev_priv);
Imre Deakdbea3ce2014-12-15 18:59:28 +0200934
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200935 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400936
Chris Wilsond98c52c2016-04-13 17:35:05 +0100937 /* Clear any previous failed attempts at recovery. Time to try again. */
938 atomic_andnot(I915_WEDGED, &error->reset_counter);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400939
Chris Wilsond98c52c2016-04-13 17:35:05 +0100940 /* Clear the reset-in-progress flag and increment the reset epoch. */
941 reset_counter = atomic_inc_return(&error->reset_counter);
942 if (WARN_ON(__i915_reset_in_progress(reset_counter))) {
943 ret = -EIO;
944 goto error;
945 }
946
947 i915_gem_reset(dev);
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100948
Chris Wilsondc979972016-05-10 14:10:04 +0100949 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Daniel Vetter350d2702012-04-27 15:17:42 +0200950
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300951 /* Also reset the gpu hangman. */
Chris Wilsond98c52c2016-04-13 17:35:05 +0100952 if (error->stop_rings != 0) {
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300953 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +0100954 error->stop_rings = 0;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300955 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100956 DRM_INFO("Reset not implemented, but ignoring "
957 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300958 ret = 0;
959 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100960 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300961
Daniel Vetterd8f27162014-10-01 01:02:04 +0200962 if (i915_stop_ring_allow_warn(dev_priv))
963 pr_notice("drm/i915: Resetting chip after gpu hang\n");
964
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700965 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +0100966 if (ret != -ENODEV)
967 DRM_ERROR("Failed to reset chip: %i\n", ret);
968 else
969 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +0100970 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400971 }
972
Ville Syrjälä1362b772014-11-26 17:07:29 +0200973 intel_overlay_reset(dev_priv);
974
Ben Gamari11ed50e2009-09-14 17:48:45 -0400975 /* Ok, now get things going again... */
976
977 /*
978 * Everything depends on having the GTT running, so we need to start
979 * there. Fortunately we don't need to do this unless we reset the
980 * chip at a PCI level.
981 *
982 * Next we need to restore the context, but we don't use those
983 * yet either...
984 *
985 * Ring buffer needs to be re-initialized in the KMS case, or if X
986 * was running at the time of the reset (i.e. we weren't VT
987 * switched away).
988 */
Daniel Vetter33d30a92015-02-23 12:03:27 +0100989 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +0100990 if (ret) {
991 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +0100992 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400993 }
994
Chris Wilsond98c52c2016-04-13 17:35:05 +0100995 mutex_unlock(&dev->struct_mutex);
996
Daniel Vetter33d30a92015-02-23 12:03:27 +0100997 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100998 * rps/rc6 re-init is necessary to restore state lost after the
999 * reset and the re-install of gt irqs. Skip for ironlake per
1000 * previous concerns that it doesn't respond well to some forms
1001 * of re-init after reset.
1002 */
1003 if (INTEL_INFO(dev)->gen > 5)
Chris Wilsondc979972016-05-10 14:10:04 +01001004 intel_enable_gt_powersave(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001005
Ben Gamari11ed50e2009-09-14 17:48:45 -04001006 return 0;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001007
1008error:
1009 atomic_or(I915_WEDGED, &error->reset_counter);
1010 mutex_unlock(&dev->struct_mutex);
1011 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001012}
1013
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001014static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001015{
Daniel Vetter01a06852012-06-25 15:58:49 +02001016 struct intel_device_info *intel_info =
1017 (struct intel_device_info *) ent->driver_data;
1018
Jani Nikulad330a952014-01-21 11:24:25 +02001019 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -07001020 DRM_INFO("This hardware requires preliminary hardware support.\n"
1021 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
1022 return -ENODEV;
1023 }
1024
Chris Wilson5fe49d82011-02-01 19:43:02 +00001025 /* Only bind to function 0 of the device. Early generations
1026 * used function 1 as a placeholder for multi-head. This causes
1027 * us confusion instead, especially on the systems where both
1028 * functions have the same PCI-ID!
1029 */
1030 if (PCI_FUNC(pdev->devfn))
1031 return -ENODEV;
1032
Lukas Wunner704ab612016-01-11 20:09:20 +01001033 /*
1034 * apple-gmux is needed on dual GPU MacBook Pro
1035 * to probe the panel if we're the inactive GPU.
1036 */
1037 if (IS_ENABLED(CONFIG_VGA_ARB) && IS_ENABLED(CONFIG_VGA_SWITCHEROO) &&
1038 apple_gmux_present() && pdev != vga_default_device() &&
1039 !vga_switcheroo_handler_flags())
1040 return -EPROBE_DEFER;
1041
Jordan Crousedcdb1672010-05-27 13:40:25 -06001042 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001043}
1044
1045static void
1046i915_pci_remove(struct pci_dev *pdev)
1047{
1048 struct drm_device *dev = pci_get_drvdata(pdev);
1049
1050 drm_put_dev(dev);
1051}
1052
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001053static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001054{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001055 struct pci_dev *pdev = to_pci_dev(dev);
1056 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001057
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001058 if (!drm_dev || !drm_dev->dev_private) {
1059 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1060 return -ENODEV;
1061 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001062
Dave Airlie5bcf7192010-12-07 09:20:40 +10001063 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1064 return 0;
1065
Imre Deak5e365c32014-10-23 19:23:25 +03001066 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001067}
1068
1069static int i915_pm_suspend_late(struct device *dev)
1070{
Imre Deak888d0d42015-01-08 17:54:13 +02001071 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001072
1073 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001074 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001075 * requiring our device to be power up. Due to the lack of a
1076 * parent/child relationship we currently solve this with an late
1077 * suspend hook.
1078 *
1079 * FIXME: This should be solved with a special hdmi sink device or
1080 * similar so that power domains can be employed.
1081 */
1082 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1083 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001084
Imre Deakab3be732015-03-02 13:04:41 +02001085 return i915_drm_suspend_late(drm_dev, false);
1086}
1087
1088static int i915_pm_poweroff_late(struct device *dev)
1089{
1090 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1091
1092 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1093 return 0;
1094
1095 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001096}
1097
Imre Deak76c4b252014-04-01 19:55:22 +03001098static int i915_pm_resume_early(struct device *dev)
1099{
Imre Deak888d0d42015-01-08 17:54:13 +02001100 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001101
Imre Deak097dd832014-10-23 19:23:19 +03001102 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1103 return 0;
1104
Imre Deak5e365c32014-10-23 19:23:25 +03001105 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001106}
1107
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001108static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001109{
Imre Deak888d0d42015-01-08 17:54:13 +02001110 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001111
Imre Deak097dd832014-10-23 19:23:19 +03001112 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1113 return 0;
1114
Imre Deak5a175142014-10-23 19:23:18 +03001115 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001116}
1117
Chris Wilson1f19ac22016-05-14 07:26:32 +01001118/* freeze: before creating the hibernation_image */
1119static int i915_pm_freeze(struct device *dev)
1120{
1121 return i915_pm_suspend(dev);
1122}
1123
1124static int i915_pm_freeze_late(struct device *dev)
1125{
Chris Wilson461fb992016-05-14 07:26:33 +01001126 int ret;
1127
1128 ret = i915_pm_suspend_late(dev);
1129 if (ret)
1130 return ret;
1131
1132 ret = i915_gem_freeze_late(dev_to_i915(dev));
1133 if (ret)
1134 return ret;
1135
1136 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001137}
1138
1139/* thaw: called after creating the hibernation image, but before turning off. */
1140static int i915_pm_thaw_early(struct device *dev)
1141{
1142 return i915_pm_resume_early(dev);
1143}
1144
1145static int i915_pm_thaw(struct device *dev)
1146{
1147 return i915_pm_resume(dev);
1148}
1149
1150/* restore: called after loading the hibernation image. */
1151static int i915_pm_restore_early(struct device *dev)
1152{
1153 return i915_pm_resume_early(dev);
1154}
1155
1156static int i915_pm_restore(struct device *dev)
1157{
1158 return i915_pm_resume(dev);
1159}
1160
Imre Deakddeea5b2014-05-05 15:19:56 +03001161/*
1162 * Save all Gunit registers that may be lost after a D3 and a subsequent
1163 * S0i[R123] transition. The list of registers needing a save/restore is
1164 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1165 * registers in the following way:
1166 * - Driver: saved/restored by the driver
1167 * - Punit : saved/restored by the Punit firmware
1168 * - No, w/o marking: no need to save/restore, since the register is R/O or
1169 * used internally by the HW in a way that doesn't depend
1170 * keeping the content across a suspend/resume.
1171 * - Debug : used for debugging
1172 *
1173 * We save/restore all registers marked with 'Driver', with the following
1174 * exceptions:
1175 * - Registers out of use, including also registers marked with 'Debug'.
1176 * These have no effect on the driver's operation, so we don't save/restore
1177 * them to reduce the overhead.
1178 * - Registers that are fully setup by an initialization function called from
1179 * the resume path. For example many clock gating and RPS/RC6 registers.
1180 * - Registers that provide the right functionality with their reset defaults.
1181 *
1182 * TODO: Except for registers that based on the above 3 criteria can be safely
1183 * ignored, we save/restore all others, practically treating the HW context as
1184 * a black-box for the driver. Further investigation is needed to reduce the
1185 * saved/restored registers even further, by following the same 3 criteria.
1186 */
1187static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1188{
1189 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1190 int i;
1191
1192 /* GAM 0x4000-0x4770 */
1193 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1194 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1195 s->arb_mode = I915_READ(ARB_MODE);
1196 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1197 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1198
1199 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001200 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001201
1202 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001203 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001204
1205 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1206 s->ecochk = I915_READ(GAM_ECOCHK);
1207 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1208 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1209
1210 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1211
1212 /* MBC 0x9024-0x91D0, 0x8500 */
1213 s->g3dctl = I915_READ(VLV_G3DCTL);
1214 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1215 s->mbctl = I915_READ(GEN6_MBCTL);
1216
1217 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1218 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1219 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1220 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1221 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1222 s->rstctl = I915_READ(GEN6_RSTCTL);
1223 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1224
1225 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1226 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1227 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1228 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1229 s->ecobus = I915_READ(ECOBUS);
1230 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1231 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1232 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1233 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1234 s->rcedata = I915_READ(VLV_RCEDATA);
1235 s->spare2gh = I915_READ(VLV_SPAREG2H);
1236
1237 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1238 s->gt_imr = I915_READ(GTIMR);
1239 s->gt_ier = I915_READ(GTIER);
1240 s->pm_imr = I915_READ(GEN6_PMIMR);
1241 s->pm_ier = I915_READ(GEN6_PMIER);
1242
1243 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001244 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001245
1246 /* GT SA CZ domain, 0x100000-0x138124 */
1247 s->tilectl = I915_READ(TILECTL);
1248 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1249 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1250 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1251 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1252
1253 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1254 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1255 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001256 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001257 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1258
1259 /*
1260 * Not saving any of:
1261 * DFT, 0x9800-0x9EC0
1262 * SARB, 0xB000-0xB1FC
1263 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1264 * PCI CFG
1265 */
1266}
1267
1268static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1269{
1270 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1271 u32 val;
1272 int i;
1273
1274 /* GAM 0x4000-0x4770 */
1275 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1276 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1277 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1278 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1279 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1280
1281 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001282 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001283
1284 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001285 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001286
1287 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1288 I915_WRITE(GAM_ECOCHK, s->ecochk);
1289 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1290 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1291
1292 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1293
1294 /* MBC 0x9024-0x91D0, 0x8500 */
1295 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1296 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1297 I915_WRITE(GEN6_MBCTL, s->mbctl);
1298
1299 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1300 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1301 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1302 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1303 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1304 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1305 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1306
1307 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1308 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1309 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1310 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1311 I915_WRITE(ECOBUS, s->ecobus);
1312 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1313 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1314 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1315 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1316 I915_WRITE(VLV_RCEDATA, s->rcedata);
1317 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1318
1319 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1320 I915_WRITE(GTIMR, s->gt_imr);
1321 I915_WRITE(GTIER, s->gt_ier);
1322 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1323 I915_WRITE(GEN6_PMIER, s->pm_ier);
1324
1325 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001326 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001327
1328 /* GT SA CZ domain, 0x100000-0x138124 */
1329 I915_WRITE(TILECTL, s->tilectl);
1330 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1331 /*
1332 * Preserve the GT allow wake and GFX force clock bit, they are not
1333 * be restored, as they are used to control the s0ix suspend/resume
1334 * sequence by the caller.
1335 */
1336 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1337 val &= VLV_GTLC_ALLOWWAKEREQ;
1338 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1339 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1340
1341 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1342 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1343 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1344 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1345
1346 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1347
1348 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1349 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1350 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001351 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001352 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1353}
1354
Imre Deak650ad972014-04-18 16:35:02 +03001355int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1356{
1357 u32 val;
1358 int err;
1359
Imre Deak650ad972014-04-18 16:35:02 +03001360#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001361
1362 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1363 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1364 if (force_on)
1365 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1366 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1367
1368 if (!force_on)
1369 return 0;
1370
Imre Deak8d4eee92014-04-14 20:24:43 +03001371 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001372 if (err)
1373 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1374 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1375
1376 return err;
1377#undef COND
1378}
1379
Imre Deakddeea5b2014-05-05 15:19:56 +03001380static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1381{
1382 u32 val;
1383 int err = 0;
1384
1385 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1386 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1387 if (allow)
1388 val |= VLV_GTLC_ALLOWWAKEREQ;
1389 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1390 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1391
1392#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1393 allow)
1394 err = wait_for(COND, 1);
1395 if (err)
1396 DRM_ERROR("timeout disabling GT waking\n");
1397 return err;
1398#undef COND
1399}
1400
1401static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1402 bool wait_for_on)
1403{
1404 u32 mask;
1405 u32 val;
1406 int err;
1407
1408 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1409 val = wait_for_on ? mask : 0;
1410#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1411 if (COND)
1412 return 0;
1413
1414 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001415 onoff(wait_for_on),
1416 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03001417
1418 /*
1419 * RC6 transitioning can be delayed up to 2 msec (see
1420 * valleyview_enable_rps), use 3 msec for safety.
1421 */
1422 err = wait_for(COND, 3);
1423 if (err)
1424 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001425 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03001426
1427 return err;
1428#undef COND
1429}
1430
1431static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1432{
1433 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1434 return;
1435
Daniel Vetter6fa283b2016-01-19 21:00:56 +01001436 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03001437 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1438}
1439
Sagar Kambleebc32822014-08-13 23:07:05 +05301440static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001441{
1442 u32 mask;
1443 int err;
1444
1445 /*
1446 * Bspec defines the following GT well on flags as debug only, so
1447 * don't treat them as hard failures.
1448 */
1449 (void)vlv_wait_for_gt_wells(dev_priv, false);
1450
1451 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1452 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1453
1454 vlv_check_no_gt_access(dev_priv);
1455
1456 err = vlv_force_gfx_clock(dev_priv, true);
1457 if (err)
1458 goto err1;
1459
1460 err = vlv_allow_gt_wake(dev_priv, false);
1461 if (err)
1462 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301463
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001464 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05301465 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001466
1467 err = vlv_force_gfx_clock(dev_priv, false);
1468 if (err)
1469 goto err2;
1470
1471 return 0;
1472
1473err2:
1474 /* For safety always re-enable waking and disable gfx clock forcing */
1475 vlv_allow_gt_wake(dev_priv, true);
1476err1:
1477 vlv_force_gfx_clock(dev_priv, false);
1478
1479 return err;
1480}
1481
Sagar Kamble016970b2014-08-13 23:07:06 +05301482static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1483 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001484{
1485 struct drm_device *dev = dev_priv->dev;
1486 int err;
1487 int ret;
1488
1489 /*
1490 * If any of the steps fail just try to continue, that's the best we
1491 * can do at this point. Return the first error code (which will also
1492 * leave RPM permanently disabled).
1493 */
1494 ret = vlv_force_gfx_clock(dev_priv, true);
1495
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001496 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05301497 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001498
1499 err = vlv_allow_gt_wake(dev_priv, true);
1500 if (!ret)
1501 ret = err;
1502
1503 err = vlv_force_gfx_clock(dev_priv, false);
1504 if (!ret)
1505 ret = err;
1506
1507 vlv_check_no_gt_access(dev_priv);
1508
Sagar Kamble016970b2014-08-13 23:07:06 +05301509 if (rpm_resume) {
1510 intel_init_clock_gating(dev);
1511 i915_gem_restore_fences(dev);
1512 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001513
1514 return ret;
1515}
1516
Paulo Zanoni97bea202014-03-07 20:12:33 -03001517static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001518{
1519 struct pci_dev *pdev = to_pci_dev(device);
1520 struct drm_device *dev = pci_get_drvdata(pdev);
1521 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001522 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001523
Chris Wilsondc979972016-05-10 14:10:04 +01001524 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03001525 return -ENODEV;
1526
Imre Deak604effb2014-08-26 13:26:56 +03001527 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1528 return -ENODEV;
1529
Paulo Zanoni8a187452013-12-06 20:32:13 -02001530 DRM_DEBUG_KMS("Suspending device\n");
1531
Imre Deak9486db62014-04-22 20:21:07 +03001532 /*
Imre Deakd6102972014-05-07 19:57:49 +03001533 * We could deadlock here in case another thread holding struct_mutex
1534 * calls RPM suspend concurrently, since the RPM suspend will wait
1535 * first for this RPM suspend to finish. In this case the concurrent
1536 * RPM resume will be followed by its RPM suspend counterpart. Still
1537 * for consistency return -EAGAIN, which will reschedule this suspend.
1538 */
1539 if (!mutex_trylock(&dev->struct_mutex)) {
1540 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1541 /*
1542 * Bump the expiration timestamp, otherwise the suspend won't
1543 * be rescheduled.
1544 */
1545 pm_runtime_mark_last_busy(device);
1546
1547 return -EAGAIN;
1548 }
Imre Deak1f814da2015-12-16 02:52:19 +02001549
1550 disable_rpm_wakeref_asserts(dev_priv);
1551
Imre Deakd6102972014-05-07 19:57:49 +03001552 /*
1553 * We are safe here against re-faults, since the fault handler takes
1554 * an RPM reference.
1555 */
1556 i915_gem_release_all_mmaps(dev_priv);
1557 mutex_unlock(&dev->struct_mutex);
1558
Joonas Lahtinen825f2722015-12-09 15:56:13 +02001559 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1560
Alex Daia1c41992015-09-30 09:46:37 -07001561 intel_guc_suspend(dev);
1562
Chris Wilsondc979972016-05-10 14:10:04 +01001563 intel_suspend_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +02001564 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001565
Imre Deak507e1262016-04-20 20:27:54 +03001566 ret = 0;
1567 if (IS_BROXTON(dev_priv)) {
1568 bxt_display_core_uninit(dev_priv);
1569 bxt_enable_dc9(dev_priv);
1570 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1571 hsw_enable_pc8(dev_priv);
1572 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1573 ret = vlv_suspend_complete(dev_priv);
1574 }
1575
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001576 if (ret) {
1577 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001578 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001579
Imre Deak1f814da2015-12-16 02:52:19 +02001580 enable_rpm_wakeref_asserts(dev_priv);
1581
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001582 return ret;
1583 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001584
Chris Wilsondc979972016-05-10 14:10:04 +01001585 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02001586
1587 enable_rpm_wakeref_asserts(dev_priv);
1588 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001589
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02001590 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001591 DRM_ERROR("Unclaimed access detected prior to suspending\n");
1592
Paulo Zanoni8a187452013-12-06 20:32:13 -02001593 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001594
1595 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001596 * FIXME: We really should find a document that references the arguments
1597 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001598 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001599 if (IS_BROADWELL(dev)) {
1600 /*
1601 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1602 * being detected, and the call we do at intel_runtime_resume()
1603 * won't be able to restore them. Since PCI_D3hot matches the
1604 * actual specification and appears to be working, use it.
1605 */
1606 intel_opregion_notify_adapter(dev, PCI_D3hot);
1607 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001608 /*
1609 * current versions of firmware which depend on this opregion
1610 * notification have repurposed the D1 definition to mean
1611 * "runtime suspended" vs. what you would normally expect (D3)
1612 * to distinguish it from notifications that might be sent via
1613 * the suspend path.
1614 */
1615 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001616 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001617
Mika Kuoppala59bad942015-01-16 11:34:40 +02001618 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001619
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001620 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001621 return 0;
1622}
1623
Paulo Zanoni97bea202014-03-07 20:12:33 -03001624static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001625{
1626 struct pci_dev *pdev = to_pci_dev(device);
1627 struct drm_device *dev = pci_get_drvdata(pdev);
1628 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001629 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001630
Imre Deak604effb2014-08-26 13:26:56 +03001631 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1632 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001633
1634 DRM_DEBUG_KMS("Resuming device\n");
1635
Imre Deak1f814da2015-12-16 02:52:19 +02001636 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1637 disable_rpm_wakeref_asserts(dev_priv);
1638
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001639 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001640 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001641 if (intel_uncore_unclaimed_mmio(dev_priv))
1642 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001643
Alex Daia1c41992015-09-30 09:46:37 -07001644 intel_guc_resume(dev);
1645
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001646 if (IS_GEN6(dev_priv))
1647 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301648
Imre Deak507e1262016-04-20 20:27:54 +03001649 if (IS_BROXTON(dev)) {
1650 bxt_disable_dc9(dev_priv);
1651 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03001652 if (dev_priv->csr.dmc_payload &&
1653 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
1654 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001655 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001656 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001657 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001658 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03001659 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001660
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001661 /*
1662 * No point of rolling back things in case of an error, as the best
1663 * we can do is to hope that things will still work (and disable RPM).
1664 */
Imre Deak92b806d2014-04-14 20:24:39 +03001665 i915_gem_init_swizzling(dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001666 gen6_update_ring_freq(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03001667
Daniel Vetterb9632912014-09-30 10:56:44 +02001668 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001669
1670 /*
1671 * On VLV/CHV display interrupts are part of the display
1672 * power well, so hpd is reinitialized from there. For
1673 * everyone else do it here.
1674 */
Wayne Boyer666a4532015-12-09 12:29:35 -08001675 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001676 intel_hpd_init(dev_priv);
1677
Chris Wilsondc979972016-05-10 14:10:04 +01001678 intel_enable_gt_powersave(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001679
Imre Deak1f814da2015-12-16 02:52:19 +02001680 enable_rpm_wakeref_asserts(dev_priv);
1681
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001682 if (ret)
1683 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1684 else
1685 DRM_DEBUG_KMS("Device resumed\n");
1686
1687 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001688}
1689
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001690static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001691 /*
1692 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1693 * PMSG_RESUME]
1694 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001695 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001696 .suspend_late = i915_pm_suspend_late,
1697 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001698 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001699
1700 /*
1701 * S4 event handlers
1702 * @freeze, @freeze_late : called (1) before creating the
1703 * hibernation image [PMSG_FREEZE] and
1704 * (2) after rebooting, before restoring
1705 * the image [PMSG_QUIESCE]
1706 * @thaw, @thaw_early : called (1) after creating the hibernation
1707 * image, before writing it [PMSG_THAW]
1708 * and (2) after failing to create or
1709 * restore the image [PMSG_RECOVER]
1710 * @poweroff, @poweroff_late: called after writing the hibernation
1711 * image, before rebooting [PMSG_HIBERNATE]
1712 * @restore, @restore_early : called after rebooting and restoring the
1713 * hibernation image [PMSG_RESTORE]
1714 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01001715 .freeze = i915_pm_freeze,
1716 .freeze_late = i915_pm_freeze_late,
1717 .thaw_early = i915_pm_thaw_early,
1718 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03001719 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001720 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01001721 .restore_early = i915_pm_restore_early,
1722 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03001723
1724 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001725 .runtime_suspend = intel_runtime_suspend,
1726 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001727};
1728
Laurent Pinchart78b68552012-05-17 13:27:22 +02001729static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001730 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001731 .open = drm_gem_vm_open,
1732 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001733};
1734
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001735static const struct file_operations i915_driver_fops = {
1736 .owner = THIS_MODULE,
1737 .open = drm_open,
1738 .release = drm_release,
1739 .unlocked_ioctl = drm_ioctl,
1740 .mmap = drm_gem_mmap,
1741 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001742 .read = drm_read,
1743#ifdef CONFIG_COMPAT
1744 .compat_ioctl = i915_compat_ioctl,
1745#endif
1746 .llseek = noop_llseek,
1747};
1748
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001750 /* Don't use MTRRs here; the Xserver or userspace app should
1751 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001752 */
Eric Anholt673a3942008-07-30 12:06:12 -07001753 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001754 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001755 DRIVER_RENDER | DRIVER_MODESET,
Dave Airlie22eae942005-11-10 22:16:34 +11001756 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001757 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001758 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001759 .lastclose = i915_driver_lastclose,
1760 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001761 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001762 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001763
Ben Gamari955b12d2009-02-17 20:08:49 -05001764#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001765 .debugfs_init = i915_debugfs_init,
1766 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001767#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001768 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001769 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001770
1771 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1772 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1773 .gem_prime_export = i915_gem_prime_export,
1774 .gem_prime_import = i915_gem_prime_import,
1775
Dave Airlieff72145b2011-02-07 12:16:14 +10001776 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001777 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001778 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001780 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001781 .name = DRIVER_NAME,
1782 .desc = DRIVER_DESC,
1783 .date = DRIVER_DATE,
1784 .major = DRIVER_MAJOR,
1785 .minor = DRIVER_MINOR,
1786 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787};
1788
Dave Airlie8410ea32010-12-15 03:16:38 +10001789static struct pci_driver i915_pci_driver = {
1790 .name = DRIVER_NAME,
1791 .id_table = pciidlist,
1792 .probe = i915_pci_probe,
1793 .remove = i915_pci_remove,
1794 .driver.pm = &i915_pm_ops,
1795};
1796
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797static int __init i915_init(void)
1798{
1799 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001800
1801 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001802 * Enable KMS by default, unless explicitly overriden by
1803 * either the i915.modeset prarameter or by the
1804 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001805 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001806
1807 if (i915.modeset == 0)
1808 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001809
1810#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001811 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001812 driver.driver_features &= ~DRIVER_MODESET;
1813#endif
1814
Daniel Vetterb30324a2013-11-13 22:11:25 +01001815 if (!(driver.driver_features & DRIVER_MODESET)) {
Daniel Vetterb30324a2013-11-13 22:11:25 +01001816 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001817 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001818 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001819 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001820
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001821 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001822 driver.driver_features |= DRIVER_ATOMIC;
1823
Dave Airlie8410ea32010-12-15 03:16:38 +10001824 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825}
1826
1827static void __exit i915_exit(void)
1828{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001829 if (!(driver.driver_features & DRIVER_MODESET))
1830 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001831
Dave Airlie8410ea32010-12-15 03:16:38 +10001832 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833}
1834
1835module_init(i915_init);
1836module_exit(i915_exit);
1837
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001838MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001839MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001840
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001841MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842MODULE_LICENSE("GPL and additional rights");