blob: 3e0e8f1d2e82bb8e1bb58b772c1eb8fc670174a3 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config MIPS
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T if !64BIT
Paul Burtonea6a3732018-11-07 23:14:09 +00006 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
Alexander Lobakin34c01e42020-01-22 13:58:51 +03007 select ARCH_HAS_FORTIFY_SOURCE
8 select ARCH_HAS_KCOV
9 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
Matt Redfearn12597982017-05-15 10:46:35 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Hassan Naveed1e359182018-11-19 16:49:37 -080011 select ARCH_HAS_UBSAN_SANITIZE_ALL
Xingxing Su8b3165e2020-12-03 15:22:51 +080012 select ARCH_HAS_GCOV_PROFILE_ALL
Tiezhu Yanga8c0f1c2020-12-07 20:21:42 +080013 select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL
Matt Redfearn12597982017-05-15 10:46:35 +010014 select ARCH_SUPPORTS_UPROBES
Ralf Baechle1ee36302015-09-29 12:19:48 +020015 select ARCH_USE_BUILTIN_BSWAP
Matt Redfearn12597982017-05-15 10:46:35 +010016 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
Paul Burton25da4e92017-06-09 17:26:42 -070017 select ARCH_USE_QUEUED_RWLOCKS
Paul Burton0b17c962017-06-09 17:26:43 -070018 select ARCH_USE_QUEUED_SPINLOCKS
Alexandre Ghiti9035bd22019-09-23 15:39:18 -070019 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Matt Redfearn12597982017-05-15 10:46:35 +010020 select ARCH_WANT_IPC_PARSE_VERSION
Alexander Lobakind3a4e0f2021-01-10 11:57:01 +000021 select ARCH_WANT_LD_ORPHAN_WARN
Shile Zhang10916702019-12-04 08:46:31 +080022 select BUILDTIME_TABLE_SORT
Matt Redfearn12597982017-05-15 10:46:35 +010023 select CLONE_BACKWARDS
Paul Burton57eeaced2018-11-08 23:44:55 +000024 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
Matt Redfearn12597982017-05-15 10:46:35 +010025 select CPU_PM if CPU_IDLE
26 select GENERIC_ATOMIC64 if !64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010027 select GENERIC_CMOS_UPDATE
28 select GENERIC_CPU_AUTOPROBE
Vincenzo Frascino24640f22019-06-21 10:52:46 +010029 select GENERIC_GETTIMEOFDAY
Paul Burtonb962aeb2018-08-29 14:54:00 -070030 select GENERIC_IOMAP
Matt Redfearn12597982017-05-15 10:46:35 +010031 select GENERIC_IRQ_PROBE
32 select GENERIC_IRQ_SHOW
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010033 select GENERIC_ISA_DMA if EISA
Antony Pavlov740129b2018-04-11 08:50:19 +010034 select GENERIC_LIB_ASHLDI3
35 select GENERIC_LIB_ASHRDI3
36 select GENERIC_LIB_CMPDI2
37 select GENERIC_LIB_LSHRDI3
38 select GENERIC_LIB_UCMPDI2
Matt Redfearn12597982017-05-15 10:46:35 +010039 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
40 select GENERIC_SMP_IDLE_THREAD
41 select GENERIC_TIME_VSYSCALL
Christoph Hellwig446f0622019-07-11 20:56:52 -070042 select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010043 select HANDLE_DOMAIN_IRQ
Paul Burton906d4412018-08-20 15:36:18 -070044 select HAVE_ARCH_COMPILER_H
Matt Redfearn12597982017-05-15 10:46:35 +010045 select HAVE_ARCH_JUMP_LABEL
Arnd Bergmann42b20992021-01-22 12:02:51 +010046 select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
Matt Redfearn109c32f2016-11-24 17:32:45 +000047 select HAVE_ARCH_MMAP_RND_BITS if MMU
48 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
Markos Chandras490b0042014-01-22 14:40:04 +000049 select HAVE_ARCH_SECCOMP_FILTER
Ralf Baechlec0ff3c52012-08-17 08:22:04 +020050 select HAVE_ARCH_TRACEHOOK
Daniel Silsby45e03e62019-07-15 17:40:01 -040051 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +090052 select HAVE_ASM_MODVERSIONS
Paul Burton36366e32019-12-05 10:23:18 -080053 select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
Matt Redfearn12597982017-05-15 10:46:35 +010054 select HAVE_CONTEXT_TRACKING
Frederic Weisbecker490f5612020-01-27 16:41:52 +010055 select HAVE_TIF_NOHZ
Wu Zhangjin64575f92010-10-27 18:59:09 +080056 select HAVE_C_RECORDMCOUNT
Matt Redfearn12597982017-05-15 10:46:35 +010057 select HAVE_DEBUG_KMEMLEAK
58 select HAVE_DEBUG_STACKOVERFLOW
Matt Redfearn12597982017-05-15 10:46:35 +010059 select HAVE_DMA_CONTIGUOUS
60 select HAVE_DYNAMIC_FTRACE
Alexander Lobakin34c01e42020-01-22 13:58:51 +030061 select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
Matt Redfearn12597982017-05-15 10:46:35 +010062 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070063 select HAVE_FAST_GUP
Matt Redfearn12597982017-05-15 10:46:35 +010064 select HAVE_FTRACE_MCOUNT_RECORD
Wu Zhangjin29c5d342009-11-20 20:34:34 +080065 select HAVE_FUNCTION_GRAPH_TRACER
Matt Redfearn12597982017-05-15 10:46:35 +010066 select HAVE_FUNCTION_TRACER
Alexander Lobakin34c01e42020-01-22 13:58:51 +030067 select HAVE_GCC_PLUGINS
68 select HAVE_GENERIC_VDSO
Matt Redfearn12597982017-05-15 10:46:35 +010069 select HAVE_IDE
Hassan Naveedb3a428b2018-10-29 18:27:41 -070070 select HAVE_IOREMAP_PROT
Matt Redfearn12597982017-05-15 10:46:35 +010071 select HAVE_IRQ_EXIT_ON_IRQ_STACK
72 select HAVE_IRQ_TIME_ACCOUNTING
David Daneyc1bf2072010-08-03 11:22:20 -070073 select HAVE_KPROBES
74 select HAVE_KRETPROBES
Paul Burtonc0436b52018-11-21 21:56:36 +000075 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
David Howells786d35d2012-09-28 14:31:03 +093076 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070077 select HAVE_NMI
Matt Redfearn12597982017-05-15 10:46:35 +010078 select HAVE_PERF_EVENTS
Tiezhu Yang1ddc96b2021-02-04 11:35:22 +080079 select HAVE_PERF_REGS
80 select HAVE_PERF_USER_STACK_DUMP
Marcin Nowakowski08bccf42016-09-02 10:13:21 +020081 select HAVE_REGS_AND_STACK_ACCESS_API
Paul Burton9ea141a2018-06-14 10:13:53 -070082 select HAVE_RSEQ
Hassan Naveed16c0f032019-11-15 23:44:49 +000083 select HAVE_SPARSE_SYSCALL_NR
Masahiro Yamadad148eac2018-06-14 19:36:45 +090084 select HAVE_STACKPROTECTOR
Matt Redfearn12597982017-05-15 10:46:35 +010085 select HAVE_SYSCALL_TRACEPOINTS
Ben Hutchingsa3f14312017-10-04 03:46:14 +010086 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
Matt Redfearn12597982017-05-15 10:46:35 +010087 select IRQ_FORCED_THREADING
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010088 select ISA if EISA
Matt Redfearn12597982017-05-15 10:46:35 +010089 select MODULES_USE_ELF_REL if MODULES
Alexander Lobakin34c01e42020-01-22 13:58:51 +030090 select MODULES_USE_ELF_RELA if MODULES && 64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010091 select PERF_USE_VMALLOC
Thomas Gleixner981aa1d2020-09-28 12:13:07 +020092 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
Arnd Bergmann05a0a342018-08-28 16:26:30 +020093 select RTC_LIB
Christoph Hellwig5e6e9852020-09-03 16:22:35 +020094 select SET_FS
Matt Redfearn12597982017-05-15 10:46:35 +010095 select SYSCTL_EXCEPTION_TRACE
96 select VIRT_TO_BUS
Al Viro0bb87f02020-06-14 00:18:12 -040097 select ARCH_HAS_ELFCORE_COMPAT
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Christoph Hellwigd3991572020-04-16 17:00:07 +020099config MIPS_FIXUP_BIGPHYS_ADDR
100 bool
101
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200102config MIPS_GENERIC
103 bool
104
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200105config MACH_INGENIC
106 bool
107 select SYS_SUPPORTS_32BIT_KERNEL
108 select SYS_SUPPORTS_LITTLE_ENDIAN
109 select SYS_SUPPORTS_ZBOOT
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200110 select DMA_NONCOHERENT
111 select IRQ_MIPS_CPU
112 select PINCTRL
113 select GPIOLIB
114 select COMMON_CLK
115 select GENERIC_IRQ_CHIP
116 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
117 select USE_OF
118 select CPU_SUPPORTS_CPUFREQ
119 select MIPS_EXTERNAL_TIMER
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121menu "Machine selection"
122
Ralf Baechle5e83d432005-10-29 19:32:41 +0100123choice
124 prompt "System type"
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200125 default MIPS_GENERIC_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200127config MIPS_GENERIC_KERNEL
Paul Burtoneed0eab2016-10-05 18:18:20 +0100128 bool "Generic board-agnostic MIPS kernel"
Christoph Hellwig4e066442021-02-10 10:56:41 +0100129 select ARCH_HAS_SETUP_DMA_OPS
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200130 select MIPS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100131 select BOOT_RAW
132 select BUILTIN_DTB
133 select CEVT_R4K
134 select CLKSRC_MIPS_GIC
135 select COMMON_CLK
Paul Burtoneed0eab2016-10-05 18:18:20 +0100136 select CPU_MIPSR2_IRQ_EI
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300137 select CPU_MIPSR2_IRQ_VI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100138 select CSRC_R4K
Christoph Hellwig4e066442021-02-10 10:56:41 +0100139 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100140 select HAVE_PCI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100141 select IRQ_MIPS_CPU
Paul Burton0211d492018-07-27 18:23:21 -0700142 select MIPS_AUTO_PFN_OFFSET
Paul Burtoneed0eab2016-10-05 18:18:20 +0100143 select MIPS_CPU_SCACHE
144 select MIPS_GIC
145 select MIPS_L1_CACHE_SHIFT_7
146 select NO_EXCEPT_FILL
147 select PCI_DRIVERS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100148 select SMP_UP if SMP
Matt Redfearna3078e52017-01-23 14:08:13 +0000149 select SWAP_IO_SPACE
Paul Burtoneed0eab2016-10-05 18:18:20 +0100150 select SYS_HAS_CPU_MIPS32_R1
151 select SYS_HAS_CPU_MIPS32_R2
152 select SYS_HAS_CPU_MIPS32_R6
153 select SYS_HAS_CPU_MIPS64_R1
154 select SYS_HAS_CPU_MIPS64_R2
155 select SYS_HAS_CPU_MIPS64_R6
156 select SYS_SUPPORTS_32BIT_KERNEL
157 select SYS_SUPPORTS_64BIT_KERNEL
158 select SYS_SUPPORTS_BIG_ENDIAN
159 select SYS_SUPPORTS_HIGHMEM
160 select SYS_SUPPORTS_LITTLE_ENDIAN
161 select SYS_SUPPORTS_MICROMIPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100162 select SYS_SUPPORTS_MIPS16
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300163 select SYS_SUPPORTS_MIPS_CPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100164 select SYS_SUPPORTS_MULTITHREADING
165 select SYS_SUPPORTS_RELOCATABLE
166 select SYS_SUPPORTS_SMARTMIPS
Paul Cercueilc3e2ee62020-09-06 21:29:29 +0200167 select SYS_SUPPORTS_ZBOOT
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300168 select UHI_BOOT
Corentin Labbe2e6522c2018-01-17 19:56:38 +0100169 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
170 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
171 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
172 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
173 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
174 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Paul Burtoneed0eab2016-10-05 18:18:20 +0100175 select USE_OF
176 help
177 Select this to build a kernel which aims to support multiple boards,
178 generally using a flattened device tree passed from the bootloader
179 using the boot protocol defined in the UHI (Unified Hosting
180 Interface) specification.
181
Manuel Lauss42a4f172010-07-15 21:45:04 +0200182config MIPS_ALCHEMY
Yoichi Yuasac3543e22007-05-11 20:44:30 +0900183 bool "Alchemy processor based machines"
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200184 select PHYS_ADDR_T_64BIT
Ralf Baechlef772cdb2012-11-30 17:27:27 +0100185 select CEVT_R4K
Steven J. Hilld7ea3352012-11-14 23:34:17 -0600186 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200187 select IRQ_MIPS_CPU
Christoph Hellwiga86497d2021-02-10 10:56:40 +0100188 select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is
Christoph Hellwigd3991572020-04-16 17:00:07 +0200189 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
Manuel Lauss42a4f172010-07-15 21:45:04 +0200190 select SYS_HAS_CPU_MIPS32_R1
191 select SYS_SUPPORTS_32BIT_KERNEL
192 select SYS_SUPPORTS_APM_EMULATION
Linus Walleijd30a2b42016-04-19 11:23:22 +0200193 select GPIOLIB
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800194 select SYS_SUPPORTS_ZBOOT
Manuel Lauss47440222014-07-23 16:36:48 +0200195 select COMMON_CLK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200197config AR7
198 bool "Texas Instruments AR7"
199 select BOOT_ELF32
200 select DMA_NONCOHERENT
201 select CEVT_R4K
202 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200203 select IRQ_MIPS_CPU
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200204 select NO_EXCEPT_FILL
205 select SWAP_IO_SPACE
206 select SYS_HAS_CPU_MIPS32_R1
207 select SYS_HAS_EARLY_PRINTK
208 select SYS_SUPPORTS_32BIT_KERNEL
209 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200210 select SYS_SUPPORTS_MIPS16
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800211 select SYS_SUPPORTS_ZBOOT_UART16550
Linus Walleijd30a2b42016-04-19 11:23:22 +0200212 select GPIOLIB
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200213 select VLYNQ
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700214 select HAVE_LEGACY_CLK
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200215 help
216 Support for the Texas Instruments AR7 System-on-a-Chip
217 family: TNETD7100, 7200 and 7300.
218
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400219config ATH25
220 bool "Atheros AR231x/AR531x SoC support"
221 select CEVT_R4K
222 select CSRC_R4K
223 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200224 select IRQ_MIPS_CPU
Sergey Ryazanov1753e742014-10-29 03:18:41 +0400225 select IRQ_DOMAIN
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400226 select SYS_HAS_CPU_MIPS32_R1
227 select SYS_SUPPORTS_BIG_ENDIAN
228 select SYS_SUPPORTS_32BIT_KERNEL
Sergey Ryazanov8aaa7272014-10-29 03:18:42 +0400229 select SYS_HAS_EARLY_PRINTK
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400230 help
231 Support for Atheros AR231x and Atheros AR531x based boards
232
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100233config ATH79
234 bool "Atheros AR71XX/AR724X/AR913X based boards"
Alban Bedelff591a92015-08-03 19:23:52 +0200235 select ARCH_HAS_RESET_CONTROLLER
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100236 select BOOT_RAW
237 select CEVT_R4K
238 select CSRC_R4K
239 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200240 select GPIOLIB
John Crispina08227a2018-07-20 13:58:20 +0200241 select PINCTRL
Alban Bedel411520a2015-04-19 14:30:04 +0200242 select COMMON_CLK
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200243 select IRQ_MIPS_CPU
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100244 select SYS_HAS_CPU_MIPS32_R2
245 select SYS_HAS_EARLY_PRINTK
246 select SYS_SUPPORTS_32BIT_KERNEL
247 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200248 select SYS_SUPPORTS_MIPS16
Alban Bedelb3f0a252016-01-26 09:38:29 +0100249 select SYS_SUPPORTS_ZBOOT_UART_PROM
Alban Bedel03c8c402015-05-31 01:52:25 +0200250 select USE_OF
Alban Bedel53d473f2018-03-24 23:47:22 +0100251 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100252 help
253 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
254
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800255config BMIPS_GENERIC
256 bool "Broadcom Generic BMIPS kernel"
Álvaro Fernández Rojas29906e12020-06-17 12:50:33 +0200257 select ARCH_HAS_RESET_CONTROLLER
Christoph Hellwigd59098a2018-06-15 13:08:52 +0200258 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
259 select ARCH_HAS_PHYS_TO_DMA
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700260 select BOOT_RAW
261 select NO_EXCEPT_FILL
262 select USE_OF
263 select CEVT_R4K
264 select CSRC_R4K
265 select SYNC_R4K
266 select COMMON_CLK
Simon Arlottc7c42ec2015-11-22 14:30:14 +0000267 select BCM6345_L1_IRQ
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800268 select BCM7038_L1_IRQ
269 select BCM7120_L2_IRQ
270 select BRCMSTB_L2_IRQ
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200271 select IRQ_MIPS_CPU
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800272 select DMA_NONCOHERENT
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700273 select SYS_SUPPORTS_32BIT_KERNEL
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800274 select SYS_SUPPORTS_LITTLE_ENDIAN
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700275 select SYS_SUPPORTS_BIG_ENDIAN
276 select SYS_SUPPORTS_HIGHMEM
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800277 select SYS_HAS_CPU_BMIPS32_3300
278 select SYS_HAS_CPU_BMIPS4350
279 select SYS_HAS_CPU_BMIPS4380
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700280 select SYS_HAS_CPU_BMIPS5000
281 select SWAP_IO_SPACE
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800282 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
283 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
284 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
285 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Justin Chen4dc47042017-05-24 10:55:16 -0700286 select HARDIRQS_SW_RESEND
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700287 help
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800288 Build a generic DT-based kernel image that boots on select
289 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
290 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
291 must be set appropriately for your board.
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700292
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200293config BCM47XX
Florian Fainellic6193662010-03-25 11:42:41 +0100294 bool "Broadcom BCM47XX based boards"
Hauke Mehrtensfe08f8c2012-12-26 20:06:17 +0000295 select BOOT_RAW
Ralf Baechle42f77542007-10-18 17:48:11 +0100296 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000297 select CSRC_R4K
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200298 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100299 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200300 select IRQ_MIPS_CPU
Markos Chandras314878d2013-07-23 15:40:37 +0100301 select SYS_HAS_CPU_MIPS32_R1
Hauke Mehrtensdd54ded2012-12-26 20:06:18 +0000302 select NO_EXCEPT_FILL
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200303 select SYS_SUPPORTS_32BIT_KERNEL
304 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200305 select SYS_SUPPORTS_MIPS16
Aaro Koskinen65078312018-01-17 00:21:44 +0200306 select SYS_SUPPORTS_ZBOOT
Aurelien Jarno25e5fb92007-09-25 15:41:24 +0200307 select SYS_HAS_EARLY_PRINTK
Ralf Baechlee6086552014-03-26 21:40:25 +0100308 select USE_GENERIC_EARLY_PRINTK_8250
Rafał Miłeckic949c0b2014-06-17 16:36:50 +0200309 select GPIOLIB
310 select LEDS_GPIO_REGISTER
Rafał Miłeckif6e734a2015-06-10 23:05:08 +0200311 select BCM47XX_NVRAM
Rafał Miłecki2ab71a02016-01-25 09:50:29 +0100312 select BCM47XX_SPROM
Matt Redfearndfe00492017-11-14 17:16:27 +0000313 select BCM47XX_SSB if !BCM47XX_BCMA
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200314 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100315 Support for BCM47XX based boards
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200316
Maxime Bizone7300d02009-08-18 13:23:37 +0100317config BCM63XX
318 bool "Broadcom BCM63XX based boards"
Florian Fainelliae8de612013-06-18 16:55:39 +0000319 select BOOT_RAW
Maxime Bizone7300d02009-08-18 13:23:37 +0100320 select CEVT_R4K
321 select CSRC_R4K
Jonas Gorskifc264022014-07-08 16:26:13 +0200322 select SYNC_R4K
Maxime Bizone7300d02009-08-18 13:23:37 +0100323 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200324 select IRQ_MIPS_CPU
Maxime Bizone7300d02009-08-18 13:23:37 +0100325 select SYS_SUPPORTS_32BIT_KERNEL
326 select SYS_SUPPORTS_BIG_ENDIAN
327 select SYS_HAS_EARLY_PRINTK
328 select SWAP_IO_SPACE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200329 select GPIOLIB
Florian Fainelliaf2418b2014-01-14 09:54:40 -0800330 select MIPS_L1_CACHE_SHIFT_4
Jonas Gorskic5af3c22017-09-20 13:14:01 +0200331 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700332 select HAVE_LEGACY_CLK
Maxime Bizone7300d02009-08-18 13:23:37 +0100333 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100334 Support for BCM63XX based boards
Maxime Bizone7300d02009-08-18 13:23:37 +0100335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336config MIPS_COBALT
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200337 bool "Cobalt Server"
Ralf Baechle42f77542007-10-18 17:48:11 +0100338 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000339 select CSRC_R4K
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900340 select CEVT_GT641XX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100342 select FORCE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100343 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 select I8259
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200345 select IRQ_MIPS_CPU
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +0900346 select IRQ_GT641XX
Yoichi Yuasa252161e2007-03-14 21:51:26 +0900347 select PCI_GT64XXX_PCI0
Ralf Baechle7cf80532005-10-20 22:33:09 +0100348 select SYS_HAS_CPU_NEVADA
Yoichi Yuasa0a22e0d2007-03-02 12:42:33 +0900349 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700350 select SYS_SUPPORTS_32BIT_KERNEL
Florian Fainelli0e8774b2008-01-15 19:42:57 +0100351 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100352 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlee6086552014-03-26 21:40:25 +0100353 select USE_GENERIC_EARLY_PRINTK_8250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355config MACH_DECSTATION
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200356 bool "DECstations"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 select BOOT_ELF32
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +0900358 select CEVT_DS1287
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100359 select CEVT_R4K if CPU_R4X00
Yoichi Yuasa42474172008-04-24 09:48:40 +0900360 select CSRC_IOASIC
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100361 select CSRC_R4K if CPU_R4X00
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +0100362 select CPU_DADDI_WORKAROUNDS if 64BIT
363 select CPU_R4000_WORKAROUNDS if 64BIT
364 select CPU_R4400_WORKAROUNDS if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 select DMA_NONCOHERENT
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700366 select NO_IOPORT_MAP
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200367 select IRQ_MIPS_CPU
Ralf Baechle7cf80532005-10-20 22:33:09 +0100368 select SYS_HAS_CPU_R3000
369 select SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700370 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800371 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100372 select SYS_SUPPORTS_LITTLE_ENDIAN
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900373 select SYS_SUPPORTS_128HZ
374 select SYS_SUPPORTS_256HZ
375 select SYS_SUPPORTS_1024HZ
Florian Fainelli930beb52014-01-14 09:54:38 -0800376 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle5e83d432005-10-29 19:32:41 +0100377 help
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 This enables support for DEC's MIPS based workstations. For details
379 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
380 DECstation porting pages on <http://decstation.unix-ag.org/>.
381
382 If you have one of the following DECstation Models you definitely
383 want to choose R4xx0 for the CPU Type:
384
Ralf Baechle93088162007-08-29 14:21:45 +0100385 DECstation 5000/50
386 DECstation 5000/150
387 DECstation 5000/260
388 DECsystem 5900/260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
390 otherwise choose R3000.
391
Ralf Baechle5e83d432005-10-29 19:32:41 +0100392config MACH_JAZZ
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200393 bool "Jazz family of machines"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200394 select ARC_MEMORY
395 select ARC_PROMLIB
Ralf Baechlea211a0822018-02-05 15:37:43 +0100396 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100397 select ARCH_MIGHT_HAVE_PC_SERIO
Christoph Hellwig2f9237d2020-07-08 09:30:00 +0200398 select DMA_OPS
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100399 select FW_ARC
400 select FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100401 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechle42f77542007-10-18 17:48:11 +0100402 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000403 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100404 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100405 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100406 select HAVE_PCSPKR_PLATFORM
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200407 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100408 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100409 select I8259
410 select ISA
Ralf Baechle7cf80532005-10-20 22:33:09 +0100411 select SYS_HAS_CPU_R4X00
Ralf Baechle5e83d432005-10-29 19:32:41 +0100412 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800413 select SYS_SUPPORTS_64BIT_KERNEL
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900414 select SYS_SUPPORTS_100HZ
Arnd Bergmannaadfe4b2021-01-22 12:02:50 +0100415 select SYS_SUPPORTS_LITTLE_ENDIAN
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100417 This a family of machines based on the MIPS R4030 chipset which was
418 used by several vendors to build RISC/os and Windows NT workstations.
419 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
420 Olivetti M700-10 workstations.
Ralf Baechle5e83d432005-10-29 19:32:41 +0100421
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200422config MACH_INGENIC_SOC
Paul Burtonde361e82015-05-24 16:11:13 +0100423 bool "Ingenic SoC based machines"
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200424 select MIPS_GENERIC
425 select MACH_INGENIC
Lluís Batlle i Rossellf9c9aff2012-03-30 16:48:05 +0200426 select SYS_SUPPORTS_ZBOOT_UART16550
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000427
John Crispin171bb2f2011-03-30 09:27:47 +0200428config LANTIQ
429 bool "Lantiq based platforms"
430 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200431 select IRQ_MIPS_CPU
John Crispin171bb2f2011-03-30 09:27:47 +0200432 select CEVT_R4K
433 select CSRC_R4K
434 select SYS_HAS_CPU_MIPS32_R1
435 select SYS_HAS_CPU_MIPS32_R2
436 select SYS_SUPPORTS_BIG_ENDIAN
437 select SYS_SUPPORTS_32BIT_KERNEL
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200438 select SYS_SUPPORTS_MIPS16
John Crispin171bb2f2011-03-30 09:27:47 +0200439 select SYS_SUPPORTS_MULTITHREADING
James Hoganf35764e2018-01-15 20:54:35 +0000440 select SYS_SUPPORTS_VPE_LOADER
John Crispin171bb2f2011-03-30 09:27:47 +0200441 select SYS_HAS_EARLY_PRINTK
Linus Walleijd30a2b42016-04-19 11:23:22 +0200442 select GPIOLIB
John Crispin171bb2f2011-03-30 09:27:47 +0200443 select SWAP_IO_SPACE
444 select BOOT_RAW
John Crispin287e3f32012-04-17 15:53:19 +0200445 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700446 select HAVE_LEGACY_CLK
John Crispina0392222012-04-13 20:56:13 +0200447 select USE_OF
John Crispin3f8c50c2012-08-28 12:44:59 +0200448 select PINCTRL
449 select PINCTRL_LANTIQ
John Crispinc5307812013-09-03 13:18:12 +0200450 select ARCH_HAS_RESET_CONTROLLER
451 select RESET_CONTROLLER
John Crispin171bb2f2011-03-30 09:27:47 +0200452
Huacai Chen30ad29b2015-04-21 10:00:35 +0800453config MACH_LOONGSON32
Huacai Chencaed1d12019-11-04 14:11:21 +0800454 bool "Loongson 32-bit family of machines"
Wu Zhangjinc7e8c662010-01-04 17:16:46 +0800455 select SYS_SUPPORTS_ZBOOT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900456 help
Huacai Chen30ad29b2015-04-21 10:00:35 +0800457 This enables support for the Loongson-1 family of machines.
Wu Zhangjin85749d22009-07-02 23:26:45 +0800458
Huacai Chen30ad29b2015-04-21 10:00:35 +0800459 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
460 the Institute of Computing Technology (ICT), Chinese Academy of
461 Sciences (CAS).
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900462
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800463config MACH_LOONGSON2EF
464 bool "Loongson-2E/F family of machines"
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200465 select SYS_SUPPORTS_ZBOOT
466 help
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800467 This enables the support of early Loongson-2E/F family of machines.
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200468
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800469config MACH_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +0800470 bool "Loongson 64-bit family of machines"
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800471 select ARCH_SPARSEMEM_ENABLE
472 select ARCH_MIGHT_HAVE_PC_PARPORT
473 select ARCH_MIGHT_HAVE_PC_SERIO
474 select GENERIC_ISA_DMA_SUPPORT_BROKEN
475 select BOOT_ELF32
476 select BOARD_SCACHE
477 select CSRC_R4K
478 select CEVT_R4K
479 select CPU_HAS_WB
480 select FORCE_PCI
481 select ISA
482 select I8259
483 select IRQ_MIPS_CPU
Jiaxun Yang7d6d2832020-05-27 14:34:34 +0800484 select NO_EXCEPT_FILL
Tiezhu Yang5125bfe2020-03-31 15:00:06 +0800485 select NR_CPUS_DEFAULT_64
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800486 select USE_GENERIC_EARLY_PRINTK_8250
Jiaxun Yang6423e592020-05-26 17:21:16 +0800487 select PCI_DRIVERS_GENERIC
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800488 select SYS_HAS_CPU_LOONGSON64
489 select SYS_HAS_EARLY_PRINTK
490 select SYS_SUPPORTS_SMP
491 select SYS_SUPPORTS_HOTPLUG_CPU
492 select SYS_SUPPORTS_NUMA
493 select SYS_SUPPORTS_64BIT_KERNEL
494 select SYS_SUPPORTS_HIGHMEM
495 select SYS_SUPPORTS_LITTLE_ENDIAN
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800496 select SYS_SUPPORTS_ZBOOT
Jinyang Hea307a4c2020-11-25 18:07:46 +0800497 select SYS_SUPPORTS_RELOCATABLE
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800498 select ZONE_DMA32
Jiaxun Yang87fcfa72020-03-25 11:55:02 +0800499 select COMMON_CLK
500 select USE_OF
501 select BUILTIN_DTB
Huacai Chen39c14852020-07-29 14:58:37 +0800502 select PCI_HOST_GENERIC
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800503 help
Huacai Chencaed1d12019-11-04 14:11:21 +0800504 This enables the support of Loongson-2/3 family of machines.
505
506 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
507 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
508 and Loongson-2F which will be removed), developed by the Institute
509 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200510
Andrew Bresticker6a438302015-03-16 14:43:10 -0700511config MACH_PISTACHIO
512 bool "IMG Pistachio SoC based boards"
Andrew Bresticker6a438302015-03-16 14:43:10 -0700513 select BOOT_ELF32
514 select BOOT_RAW
515 select CEVT_R4K
516 select CLKSRC_MIPS_GIC
517 select COMMON_CLK
518 select CSRC_R4K
Zubair Lutfullah Kakakhel645c7822016-06-03 09:35:00 +0100519 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200520 select GPIOLIB
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200521 select IRQ_MIPS_CPU
Andrew Bresticker6a438302015-03-16 14:43:10 -0700522 select MFD_SYSCON
523 select MIPS_CPU_SCACHE
524 select MIPS_GIC
525 select PINCTRL
526 select REGULATOR
527 select SYS_HAS_CPU_MIPS32_R2
528 select SYS_SUPPORTS_32BIT_KERNEL
529 select SYS_SUPPORTS_LITTLE_ENDIAN
530 select SYS_SUPPORTS_MIPS_CPS
531 select SYS_SUPPORTS_MULTITHREADING
Matt Redfearn41cc07b2016-05-25 12:58:40 +0100532 select SYS_SUPPORTS_RELOCATABLE
Andrew Bresticker6a438302015-03-16 14:43:10 -0700533 select SYS_SUPPORTS_ZBOOT
Ezequiel Garcia018f62e2015-04-28 19:08:35 -0300534 select SYS_HAS_EARLY_PRINTK
535 select USE_GENERIC_EARLY_PRINTK_8250
Andrew Bresticker6a438302015-03-16 14:43:10 -0700536 select USE_OF
537 help
538 This enables support for the IMG Pistachio SoC platform.
539
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540config MIPS_MALTA
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200541 bool "MIPS Malta board"
Ralf Baechle61ed2422005-09-15 08:52:34 +0000542 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100543 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100544 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 select BOOT_ELF32
Ralf Baechlefa71c962008-01-29 10:15:00 +0000546 select BOOT_RAW
Paul Burtone8823d22015-05-22 16:51:02 +0100547 select BUILTIN_DTB
Ralf Baechle42f77542007-10-18 17:48:11 +0100548 select CEVT_R4K
Andrew Brestickerfa5635a2014-10-20 12:03:58 -0700549 select CLKSRC_MIPS_GIC
Guenter Roeck42b002a2015-08-22 02:40:41 -0700550 select COMMON_CLK
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200551 select CSRC_R4K
Christoph Hellwiga86497d2021-02-10 10:56:40 +0100552 select DMA_NONCOHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100554 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100555 select HAVE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100556 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 select I8259
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200558 select IRQ_MIPS_CPU
Ralf Baechle5e83d432005-10-29 19:32:41 +0100559 select MIPS_BONITO64
Chris Dearman9318c512006-06-20 17:15:20 +0100560 select MIPS_CPU_SCACHE
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200561 select MIPS_GIC
Kevin Cernekeea7ef1ea2014-10-20 21:27:57 -0700562 select MIPS_L1_CACHE_SHIFT_6
Ralf Baechle5e83d432005-10-29 19:32:41 +0100563 select MIPS_MSC
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200564 select PCI_GT64XXX_PCI0
Paul Burtonecafe3e2015-09-22 11:58:43 -0700565 select SMP_UP if SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100567 select SYS_HAS_CPU_MIPS32_R1
568 select SYS_HAS_CPU_MIPS32_R2
Markos Chandrasbfc3c5a2014-01-16 13:12:36 +0000569 select SYS_HAS_CPU_MIPS32_R3_5
Steven J. Hillc5b36782015-02-26 18:16:38 -0600570 select SYS_HAS_CPU_MIPS32_R5
Markos Chandras575509b2014-11-19 11:31:56 +0000571 select SYS_HAS_CPU_MIPS32_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100572 select SYS_HAS_CPU_MIPS64_R1
Leonid Yegoshin5d9fbed2012-07-19 09:11:15 +0200573 select SYS_HAS_CPU_MIPS64_R2
Markos Chandras575509b2014-11-19 11:31:56 +0000574 select SYS_HAS_CPU_MIPS64_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100575 select SYS_HAS_CPU_NEVADA
576 select SYS_HAS_CPU_RM7000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700577 select SYS_SUPPORTS_32BIT_KERNEL
578 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100579 select SYS_SUPPORTS_BIG_ENDIAN
Steven J. Hillc5b36782015-02-26 18:16:38 -0600580 select SYS_SUPPORTS_HIGHMEM
Ralf Baechle5e83d432005-10-29 19:32:41 +0100581 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki424ebcd2014-11-15 22:07:07 +0000582 select SYS_SUPPORTS_MICROMIPS
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200583 select SYS_SUPPORTS_MIPS16
Tim Anderson03650702009-06-17 16:22:53 -0700584 select SYS_SUPPORTS_MIPS_CMP
Paul Burtone56b6aa2014-01-15 10:31:56 +0000585 select SYS_SUPPORTS_MIPS_CPS
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100586 select SYS_SUPPORTS_MULTITHREADING
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200587 select SYS_SUPPORTS_RELOCATABLE
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100588 select SYS_SUPPORTS_SMARTMIPS
James Hoganf35764e2018-01-15 20:54:35 +0000589 select SYS_SUPPORTS_VPE_LOADER
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800590 select SYS_SUPPORTS_ZBOOT
Paul Burtone8823d22015-05-22 16:51:02 +0100591 select USE_OF
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200592 select WAR_ICACHE_REFILLS
James Hoganabcc82b2015-04-27 15:07:19 +0100593 select ZONE_DMA32 if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 help
Maciej W. Rozyckif638d192005-02-02 22:23:46 +0000595 This enables support for the MIPS Technologies Malta evaluation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 board.
597
Joshua Henderson2572f002016-01-13 18:15:39 -0700598config MACH_PIC32
599 bool "Microchip PIC32 Family"
600 help
601 This enables support for the Microchip PIC32 family of platforms.
602
603 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
604 microcontrollers.
605
Ralf Baechle5e83d432005-10-29 19:32:41 +0100606config MACH_VR41XX
Yoichi Yuasa74142d62007-04-26 19:45:09 +0900607 bool "NEC VR4100 series based machines"
Ralf Baechle42f77542007-10-18 17:48:11 +0100608 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000609 select CSRC_R4K
Ralf Baechle7cf80532005-10-20 22:33:09 +0100610 select SYS_HAS_CPU_VR41XX
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200611 select SYS_SUPPORTS_MIPS16
Linus Walleijd30a2b42016-04-19 11:23:22 +0200612 select GPIOLIB
Ralf Baechle5e83d432005-10-29 19:32:41 +0100613
Lauri Kasanenbaec9702021-01-13 17:11:23 +0200614config MACH_NINTENDO64
615 bool "Nintendo 64 console"
616 select CEVT_R4K
617 select CSRC_R4K
618 select SYS_HAS_CPU_R4300
619 select SYS_SUPPORTS_BIG_ENDIAN
620 select SYS_SUPPORTS_ZBOOT
621 select SYS_SUPPORTS_32BIT_KERNEL
622 select SYS_SUPPORTS_64BIT_KERNEL
623 select DMA_NONCOHERENT
624 select IRQ_MIPS_CPU
625
John Crispinae2b5bb2013-01-20 22:05:30 +0100626config RALINK
627 bool "Ralink based machines"
628 select CEVT_R4K
629 select CSRC_R4K
630 select BOOT_RAW
631 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200632 select IRQ_MIPS_CPU
John Crispinae2b5bb2013-01-20 22:05:30 +0100633 select USE_OF
634 select SYS_HAS_CPU_MIPS32_R1
635 select SYS_HAS_CPU_MIPS32_R2
636 select SYS_SUPPORTS_32BIT_KERNEL
637 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200638 select SYS_SUPPORTS_MIPS16
Chuanhong Guo1f0400d2020-10-13 10:05:47 +0800639 select SYS_SUPPORTS_ZBOOT
John Crispinae2b5bb2013-01-20 22:05:30 +0100640 select SYS_HAS_EARLY_PRINTK
John Crispinae2b5bb2013-01-20 22:05:30 +0100641 select CLKDEV_LOOKUP
John Crispin2a153f12013-09-04 00:16:59 +0200642 select ARCH_HAS_RESET_CONTROLLER
643 select RESET_CONTROLLER
John Crispinae2b5bb2013-01-20 22:05:30 +0100644
Bert Vermeulen40421472021-01-19 10:21:07 +0100645config MACH_REALTEK_RTL
646 bool "Realtek RTL838x/RTL839x based machines"
647 select MIPS_GENERIC
648 select DMA_NONCOHERENT
649 select IRQ_MIPS_CPU
650 select CSRC_R4K
651 select CEVT_R4K
652 select SYS_HAS_CPU_MIPS32_R1
653 select SYS_HAS_CPU_MIPS32_R2
654 select SYS_SUPPORTS_BIG_ENDIAN
655 select SYS_SUPPORTS_32BIT_KERNEL
656 select SYS_SUPPORTS_MIPS16
657 select SYS_SUPPORTS_MULTITHREADING
658 select SYS_SUPPORTS_VPE_LOADER
659 select SYS_HAS_EARLY_PRINTK
660 select SYS_HAS_EARLY_PRINTK_8250
661 select USE_GENERIC_EARLY_PRINTK_8250
662 select BOOT_RAW
663 select PINCTRL
664 select USE_OF
665
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666config SGI_IP22
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200667 bool "SGI IP22 (Indy/Indigo2)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200668 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200669 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100670 select FW_ARC
671 select FW_ARC32
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100672 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100674 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000675 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100676 select DEFAULT_SGI_PARTITION
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 select DMA_NONCOHERENT
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100678 select HAVE_EISA
Ralf Baechled865bea2007-10-11 23:46:10 +0100679 select I8253
Thomas Bogendoerfer68de4802007-11-23 20:34:16 +0100680 select I8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 select IP22_CPU_SCACHE
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200682 select IRQ_MIPS_CPU
Ralf Baechleaa414df2006-11-30 01:14:51 +0000683 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100684 select SGI_HAS_I8042
685 select SGI_HAS_INDYDOG
Thomas Bogendoerfer36e5c212008-07-16 14:06:15 +0200686 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100687 select SGI_HAS_SEEQ
688 select SGI_HAS_WD93
689 select SGI_HAS_ZILOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100691 select SYS_HAS_CPU_R4X00
692 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200693 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700694 select SYS_SUPPORTS_32BIT_KERNEL
695 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100696 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +0200697 select WAR_R4600_V1_INDEX_ICACHEOP
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +0200698 select WAR_R4600_V1_HIT_CACHEOP
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200699 select WAR_R4600_V2_HIT_CACHEOP
Florian Fainelli930beb52014-01-14 09:54:38 -0800700 select MIPS_L1_CACHE_SHIFT_7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 help
702 This are the SGI Indy, Challenge S and Indigo2, as well as certain
703 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
704 that runs on these, say Y here.
705
706config SGI_IP27
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200707 bool "SGI IP27 (Origin200/2000)"
Christoph Hellwig54aed4d2018-06-15 13:08:44 +0200708 select ARCH_HAS_PHYS_TO_DMA
Mike Rapoport397dc002019-09-16 14:13:10 +0300709 select ARCH_SPARSEMEM_ENABLE
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100710 select FW_ARC
711 select FW_ARC64
Thomas Bogendoerfere9422422019-10-22 18:13:15 +0200712 select ARC_CMDLINE_ONLY
Ralf Baechle5e83d432005-10-29 19:32:41 +0100713 select BOOT_ELF64
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100714 select DEFAULT_SGI_PARTITION
Ralf Baechle36a88532007-03-01 11:56:43 +0000715 select SYS_HAS_EARLY_PRINTK
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100716 select HAVE_PCI
Thomas Bogendoerfer69a07a42019-02-19 16:57:20 +0100717 select IRQ_MIPS_CPU
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200718 select IRQ_DOMAIN_HIERARCHY
Ralf Baechle130e2fb2007-02-06 16:53:15 +0000719 select NR_CPUS_DEFAULT_64
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200720 select PCI_DRIVERS_GENERIC
721 select PCI_XTALK_BRIDGE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100722 select SYS_HAS_CPU_R10000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700723 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100724 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechled8cb4e12006-06-11 23:03:08 +0100725 select SYS_SUPPORTS_NUMA
Ralf Baechle1a5c5de2006-11-02 17:23:33 +0000726 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200727 select WAR_R10000_LLSC
Florian Fainelli930beb52014-01-14 09:54:38 -0800728 select MIPS_L1_CACHE_SHIFT_7
Mike Rapoport6c86a302020-08-05 15:51:41 +0300729 select NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 help
731 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
732 workstations. To compile a Linux kernel that runs on these, say Y
733 here.
734
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100735config SGI_IP28
Kees Cook7d607172013-01-16 18:53:19 -0800736 bool "SGI IP28 (Indigo2 R10k)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200737 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200738 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100739 select FW_ARC
740 select FW_ARC64
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100741 select ARCH_MIGHT_HAVE_PC_SERIO
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100742 select BOOT_ELF64
743 select CEVT_R4K
744 select CSRC_R4K
745 select DEFAULT_SGI_PARTITION
746 select DMA_NONCOHERENT
747 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200748 select IRQ_MIPS_CPU
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100749 select HAVE_EISA
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100750 select I8253
751 select I8259
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100752 select SGI_HAS_I8042
753 select SGI_HAS_INDYDOG
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +0200754 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100755 select SGI_HAS_SEEQ
756 select SGI_HAS_WD93
757 select SGI_HAS_ZILOG
758 select SWAP_IO_SPACE
759 select SYS_HAS_CPU_R10000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200760 select SYS_HAS_EARLY_PRINTK
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100761 select SYS_SUPPORTS_64BIT_KERNEL
762 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200763 select WAR_R10000_LLSC
Thomas Bogendoerferdc24d682014-08-19 22:00:07 +0200764 select MIPS_L1_CACHE_SHIFT_7
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100765 help
766 This is the SGI Indigo2 with R10000 processor. To compile a Linux
767 kernel that runs on these, say Y here.
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100768
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200769config SGI_IP30
770 bool "SGI IP30 (Octane/Octane2)"
771 select ARCH_HAS_PHYS_TO_DMA
772 select FW_ARC
773 select FW_ARC64
774 select BOOT_ELF64
775 select CEVT_R4K
776 select CSRC_R4K
777 select SYNC_R4K if SMP
778 select ZONE_DMA32
779 select HAVE_PCI
780 select IRQ_MIPS_CPU
781 select IRQ_DOMAIN_HIERARCHY
782 select NR_CPUS_DEFAULT_2
783 select PCI_DRIVERS_GENERIC
784 select PCI_XTALK_BRIDGE
785 select SYS_HAS_EARLY_PRINTK
786 select SYS_HAS_CPU_R10000
787 select SYS_SUPPORTS_64BIT_KERNEL
788 select SYS_SUPPORTS_BIG_ENDIAN
789 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200790 select WAR_R10000_LLSC
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200791 select MIPS_L1_CACHE_SHIFT_7
792 select ARC_MEMORY
793 help
794 These are the SGI Octane and Octane2 graphics workstations. To
795 compile a Linux kernel that runs on these, say Y here.
796
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797config SGI_IP32
Ralf Baechlecfd2afc2007-07-10 17:33:00 +0100798 bool "SGI IP32 (O2)"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200799 select ARC_MEMORY
800 select ARC_PROMLIB
Christoph Hellwig03df8222018-06-15 13:08:48 +0200801 select ARCH_HAS_PHYS_TO_DMA
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100802 select FW_ARC
803 select FW_ARC32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100805 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000806 select CSRC_R4K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100808 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200809 select IRQ_MIPS_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 select R5000_CPU_SCACHE
811 select RM7000_CPU_SCACHE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100812 select SYS_HAS_CPU_R5000
813 select SYS_HAS_CPU_R10000 if BROKEN
814 select SYS_HAS_CPU_RM7000
Ralf Baechledd2f18f2006-01-19 14:55:42 +0000815 select SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700816 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100817 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200818 select WAR_ICACHE_REFILLS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 help
820 If you want this kernel to run on SGI O2 workstation, say Y here.
821
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900822config SIBYTE_CRHINE
823 bool "Sibyte BCM91120C-CRhine"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100824 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100825 select SIBYTE_BCM1120
826 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100827 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100828 select SYS_SUPPORTS_BIG_ENDIAN
829 select SYS_SUPPORTS_LITTLE_ENDIAN
830
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900831config SIBYTE_CARMEL
832 bool "Sibyte BCM91120x-Carmel"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100833 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100834 select SIBYTE_BCM1120
835 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100836 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100837 select SYS_SUPPORTS_BIG_ENDIAN
838 select SYS_SUPPORTS_LITTLE_ENDIAN
839
840config SIBYTE_CRHONE
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200841 bool "Sibyte BCM91125C-CRhone"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100842 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100843 select SIBYTE_BCM1125
844 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100845 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100846 select SYS_SUPPORTS_BIG_ENDIAN
847 select SYS_SUPPORTS_HIGHMEM
848 select SYS_SUPPORTS_LITTLE_ENDIAN
849
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900850config SIBYTE_RHONE
851 bool "Sibyte BCM91125E-Rhone"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900852 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900853 select SIBYTE_BCM1125H
854 select SWAP_IO_SPACE
855 select SYS_HAS_CPU_SB1
856 select SYS_SUPPORTS_BIG_ENDIAN
857 select SYS_SUPPORTS_LITTLE_ENDIAN
858
859config SIBYTE_SWARM
860 bool "Sibyte BCM91250A-SWARM"
861 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200862 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900863 select SIBYTE_SB1250
864 select SWAP_IO_SPACE
865 select SYS_HAS_CPU_SB1
866 select SYS_SUPPORTS_BIG_ENDIAN
867 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900868 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000869 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000870 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900871
872config SIBYTE_LITTLESUR
873 bool "Sibyte BCM91250C2-LittleSur"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900874 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200875 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900876 select SIBYTE_SB1250
877 select SWAP_IO_SPACE
878 select SYS_HAS_CPU_SB1
879 select SYS_SUPPORTS_BIG_ENDIAN
880 select SYS_SUPPORTS_HIGHMEM
881 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki756d6d82018-11-13 22:42:37 +0000882 select ZONE_DMA32 if 64BIT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900883
884config SIBYTE_SENTOSA
885 bool "Sibyte BCM91250E-Sentosa"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900886 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900887 select SIBYTE_SB1250
888 select SWAP_IO_SPACE
889 select SYS_HAS_CPU_SB1
890 select SYS_SUPPORTS_BIG_ENDIAN
891 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000892 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900893
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900894config SIBYTE_BIGSUR
895 bool "Sibyte BCM91480B-BigSur"
896 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900897 select NR_CPUS_DEFAULT_4
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900898 select SIBYTE_BCM1x80
899 select SWAP_IO_SPACE
900 select SYS_HAS_CPU_SB1
901 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle651194f2007-11-01 21:55:39 +0000902 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900903 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000904 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000905 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900906
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100907config SNI_RM
908 bool "SNI RM200/300/400"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200909 select ARC_MEMORY
910 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100911 select FW_ARC if CPU_LITTLE_ENDIAN
912 select FW_ARC32 if CPU_LITTLE_ENDIAN
Paul Bolleaaa9fad2013-03-25 09:39:54 +0000913 select FW_SNIPROM if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100914 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100915 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100916 select ARCH_MIGHT_HAVE_PC_SERIO
Ralf Baechle5e83d432005-10-29 19:32:41 +0100917 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100918 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000919 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100920 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100921 select DMA_NONCOHERENT
922 select GENERIC_ISA_DMA
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100923 select HAVE_EISA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100924 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100925 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200926 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100927 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100928 select I8259
929 select ISA
Thomas Bogendoerfer564c8362020-09-14 18:05:00 +0200930 select MIPS_L1_CACHE_SHIFT_6
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200931 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
Ralf Baechle7cf80532005-10-20 22:33:09 +0100932 select SYS_HAS_CPU_R4X00
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200933 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100934 select SYS_HAS_CPU_R10000
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200935 select R5000_CPU_SCACHE
Ralf Baechle36a88532007-03-01 11:56:43 +0000936 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700937 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800938 select SYS_SUPPORTS_64BIT_KERNEL
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200939 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100940 select SYS_SUPPORTS_HIGHMEM
941 select SYS_SUPPORTS_LITTLE_ENDIAN
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200942 select WAR_R4600_V2_HIT_CACHEOP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 help
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100944 The SNI RM200/300/400 are MIPS-based machines manufactured by
945 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
Ralf Baechle5e83d432005-10-29 19:32:41 +0100946 Technology and now in turn merged with Fujitsu. Say Y here to
947 support this machine type.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900949config MACH_TX39XX
950 bool "Toshiba TX39 series based machines"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100951
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900952config MACH_TX49XX
953 bool "Toshiba TX49 series based machines"
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +0200954 select WAR_TX49XX_ICACHE_INDEX_INV
Ralf Baechle23fbee92005-07-25 22:45:45 +0000955
Ralf Baechle73b43902008-07-16 16:12:25 +0100956config MIKROTIK_RB532
957 bool "Mikrotik RB532 boards"
958 select CEVT_R4K
959 select CSRC_R4K
960 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100961 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200962 select IRQ_MIPS_CPU
Ralf Baechle73b43902008-07-16 16:12:25 +0100963 select SYS_HAS_CPU_MIPS32_R1
964 select SYS_SUPPORTS_32BIT_KERNEL
965 select SYS_SUPPORTS_LITTLE_ENDIAN
966 select SWAP_IO_SPACE
967 select BOOT_RAW
Linus Walleijd30a2b42016-04-19 11:23:22 +0200968 select GPIOLIB
Florian Fainelli930beb52014-01-14 09:54:38 -0800969 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle73b43902008-07-16 16:12:25 +0100970 help
971 Support the Mikrotik(tm) RouterBoard 532 series,
972 based on the IDT RC32434 SoC.
973
David Daney9ddebc42013-05-22 15:10:46 +0000974config CAVIUM_OCTEON_SOC
975 bool "Cavium Networks Octeon SoC based boards"
David Daneya86c7f72008-12-11 15:33:38 -0800976 select CEVT_R4K
Christoph Hellwigea8c64a2018-01-10 16:21:13 +0100977 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig1753d502018-11-15 20:05:36 +0100978 select HAVE_RAPIDIO
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200979 select PHYS_ADDR_T_64BIT
David Daneya86c7f72008-12-11 15:33:38 -0800980 select SYS_SUPPORTS_64BIT_KERNEL
981 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechlef65aad42012-10-17 00:39:09 +0200982 select EDAC_SUPPORT
Borislav Petkovb01aec92015-05-21 19:59:31 +0200983 select EDAC_ATOMIC_SCRUB
David Daney73569d82015-03-20 19:11:58 +0300984 select SYS_SUPPORTS_LITTLE_ENDIAN
985 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
David Daneya86c7f72008-12-11 15:33:38 -0800986 select SYS_HAS_EARLY_PRINTK
David Daney5e683382009-02-02 11:30:59 -0800987 select SYS_HAS_CPU_CAVIUM_OCTEON
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100988 select HAVE_PCI
Masahiro Yamada78bdbba2020-03-25 16:45:29 +0900989 select HAVE_PLAT_DELAY
990 select HAVE_PLAT_FW_INIT_CMDLINE
991 select HAVE_PLAT_MEMCPY
David Daneyf00e0012010-10-01 13:27:30 -0700992 select ZONE_DMA32
David Daney465aaed2011-08-20 08:44:00 -0700993 select HOLES_IN_ZONE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200994 select GPIOLIB
David Daney6e511162014-05-28 23:52:05 +0200995 select USE_OF
996 select ARCH_SPARSEMEM_ENABLE
997 select SYS_SUPPORTS_SMP
David Daney7820b842017-09-28 12:34:04 -0500998 select NR_CPUS_DEFAULT_64
999 select MIPS_NR_CPU_NR_MAP_1024
Andrew Brestickere3264792014-08-21 13:04:22 -07001000 select BUILTIN_DTB
David Daney8c1e6b12015-03-05 17:31:30 +03001001 select MTD_COMPLEX_MAPPINGS
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001002 select SWIOTLB
Steven J. Hill3ff72be2016-12-13 14:25:37 -06001003 select SYS_SUPPORTS_RELOCATABLE
David Daneya86c7f72008-12-11 15:33:38 -08001004 help
1005 This option supports all of the Octeon reference boards from Cavium
1006 Networks. It builds a kernel that dynamically determines the Octeon
1007 CPU type and supports all known board reference implementations.
1008 Some of the supported boards are:
1009 EBT3000
1010 EBH3000
1011 EBH3100
1012 Thunder
1013 Kodama
1014 Hikari
1015 Say Y here for most Octeon reference boards.
1016
Jayachandran C7f058e82011-05-07 01:36:57 +05301017config NLM_XLR_BOARD
1018 bool "Netlogic XLR/XLS based systems"
Jayachandran C7f058e82011-05-07 01:36:57 +05301019 select BOOT_ELF32
1020 select NLM_COMMON
Jayachandran C7f058e82011-05-07 01:36:57 +05301021 select SYS_HAS_CPU_XLR
1022 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001023 select HAVE_PCI
Jayachandran C7f058e82011-05-07 01:36:57 +05301024 select SWAP_IO_SPACE
1025 select SYS_SUPPORTS_32BIT_KERNEL
1026 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001027 select PHYS_ADDR_T_64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +05301028 select SYS_SUPPORTS_BIG_ENDIAN
1029 select SYS_SUPPORTS_HIGHMEM
Jayachandran C7f058e82011-05-07 01:36:57 +05301030 select NR_CPUS_DEFAULT_32
1031 select CEVT_R4K
1032 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001033 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001034 select ZONE_DMA32 if 64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +05301035 select SYNC_R4K
1036 select SYS_HAS_EARLY_PRINTK
Jayachandran C8f0b0432013-06-10 06:33:26 +00001037 select SYS_SUPPORTS_ZBOOT
1038 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C7f058e82011-05-07 01:36:57 +05301039 help
1040 Support for systems based on Netlogic XLR and XLS processors.
1041 Say Y here if you have a XLR or XLS based board.
1042
Jayachandran C1c773ea2011-11-16 00:21:28 +00001043config NLM_XLP_BOARD
1044 bool "Netlogic XLP based systems"
Jayachandran C1c773ea2011-11-16 00:21:28 +00001045 select BOOT_ELF32
1046 select NLM_COMMON
1047 select SYS_HAS_CPU_XLP
1048 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001049 select HAVE_PCI
Jayachandran C1c773ea2011-11-16 00:21:28 +00001050 select SYS_SUPPORTS_32BIT_KERNEL
1051 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001052 select PHYS_ADDR_T_64BIT
Linus Walleijd30a2b42016-04-19 11:23:22 +02001053 select GPIOLIB
Jayachandran C1c773ea2011-11-16 00:21:28 +00001054 select SYS_SUPPORTS_BIG_ENDIAN
1055 select SYS_SUPPORTS_LITTLE_ENDIAN
1056 select SYS_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001057 select NR_CPUS_DEFAULT_32
1058 select CEVT_R4K
1059 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001060 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001061 select ZONE_DMA32 if 64BIT
Jayachandran C1c773ea2011-11-16 00:21:28 +00001062 select SYNC_R4K
1063 select SYS_HAS_EARLY_PRINTK
Jayachandran C2f6528e2012-07-13 21:53:22 +05301064 select USE_OF
Jayachandran C8f0b0432013-06-10 06:33:26 +00001065 select SYS_SUPPORTS_ZBOOT
1066 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C1c773ea2011-11-16 00:21:28 +00001067 help
1068 This board is based on Netlogic XLP Processor.
1069 Say Y here if you have a XLP based board.
1070
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071endchoice
1072
Ralf Baechlee8c7c482008-09-16 19:12:16 +02001073source "arch/mips/alchemy/Kconfig"
Sergey Ryazanov3b12308f2014-10-29 03:18:39 +04001074source "arch/mips/ath25/Kconfig"
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001075source "arch/mips/ath79/Kconfig"
Hauke Mehrtensa656ffc2011-07-23 01:20:13 +02001076source "arch/mips/bcm47xx/Kconfig"
Maxime Bizone7300d02009-08-18 13:23:37 +01001077source "arch/mips/bcm63xx/Kconfig"
Kevin Cernekee8945e372014-12-25 09:49:20 -08001078source "arch/mips/bmips/Kconfig"
Paul Burtoneed0eab2016-10-05 18:18:20 +01001079source "arch/mips/generic/Kconfig"
Paul Cercueila103e9b2020-09-06 21:29:33 +02001080source "arch/mips/ingenic/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001081source "arch/mips/jazz/Kconfig"
John Crispin8ec6d932011-03-30 09:27:48 +02001082source "arch/mips/lantiq/Kconfig"
Joshua Henderson2572f002016-01-13 18:15:39 -07001083source "arch/mips/pic32/Kconfig"
Ezequiel Garciaaf0cfb22015-08-06 12:22:43 +01001084source "arch/mips/pistachio/Kconfig"
John Crispinae2b5bb2013-01-20 22:05:30 +01001085source "arch/mips/ralink/Kconfig"
Ralf Baechle29c48692005-02-07 01:27:14 +00001086source "arch/mips/sgi-ip27/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001087source "arch/mips/sibyte/Kconfig"
Atsushi Nemoto22b1d702008-07-11 00:31:36 +09001088source "arch/mips/txx9/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001089source "arch/mips/vr41xx/Kconfig"
David Daneya86c7f72008-12-11 15:33:38 -08001090source "arch/mips/cavium-octeon/Kconfig"
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +08001091source "arch/mips/loongson2ef/Kconfig"
Huacai Chen30ad29b2015-04-21 10:00:35 +08001092source "arch/mips/loongson32/Kconfig"
1093source "arch/mips/loongson64/Kconfig"
Jayachandran C7f058e82011-05-07 01:36:57 +05301094source "arch/mips/netlogic/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001095
Ralf Baechle5e83d432005-10-29 19:32:41 +01001096endmenu
1097
Akinobu Mita3c9ee7e2006-03-26 01:39:30 -08001098config GENERIC_HWEIGHT
1099 bool
1100 default y
1101
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102config GENERIC_CALIBRATE_DELAY
1103 bool
1104 default y
1105
Ingo Molnarae1e9132008-11-11 09:05:16 +01001106config SCHED_OMIT_FRAME_POINTER
Atsushi Nemoto1cc89032006-04-04 13:11:45 +09001107 bool
1108 default y
1109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110#
1111# Select some configuration options automatically based on user selections.
1112#
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001113config FW_ARC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Ralf Baechle61ed2422005-09-15 08:52:34 +00001116config ARCH_MAY_HAVE_PC_FDC
1117 bool
1118
Marc St-Jean9267a302007-06-14 15:55:31 -06001119config BOOT_RAW
1120 bool
1121
Ralf Baechle217dd112007-11-01 01:57:55 +00001122config CEVT_BCM1480
1123 bool
1124
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +09001125config CEVT_DS1287
1126 bool
1127
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09001128config CEVT_GT641XX
1129 bool
1130
Ralf Baechle42f77542007-10-18 17:48:11 +01001131config CEVT_R4K
1132 bool
1133
Ralf Baechle217dd112007-11-01 01:57:55 +00001134config CEVT_SB1250
1135 bool
1136
Atsushi Nemoto229f7732007-10-25 01:34:09 +09001137config CEVT_TXX9
1138 bool
1139
Ralf Baechle217dd112007-11-01 01:57:55 +00001140config CSRC_BCM1480
1141 bool
1142
Yoichi Yuasa42474172008-04-24 09:48:40 +09001143config CSRC_IOASIC
1144 bool
1145
Ralf Baechle940f6b42007-11-24 22:33:28 +00001146config CSRC_R4K
Serge Semin38586422020-05-21 17:07:23 +03001147 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
Ralf Baechle940f6b42007-11-24 22:33:28 +00001148 bool
1149
Ralf Baechle217dd112007-11-01 01:57:55 +00001150config CSRC_SB1250
1151 bool
1152
Alex Smitha7f4df42015-10-21 09:57:44 +01001153config MIPS_CLOCK_VSYSCALL
1154 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1155
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001156config GPIO_TXX9
Linus Walleijd30a2b42016-04-19 11:23:22 +02001157 select GPIOLIB
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001158 bool
1159
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001160config FW_CFE
Aurelien Jarnodf78b5c2007-09-05 08:58:26 +02001161 bool
1162
Ralf Baechle40e084a2015-07-29 22:44:53 +02001163config ARCH_SUPPORTS_UPROBES
1164 bool
1165
Paul Burton20d33062016-10-05 18:18:16 +01001166config DMA_PERDEV_COHERENT
1167 bool
Christoph Hellwig347cb6a2019-01-07 13:36:20 -05001168 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001169 select DMA_NONCOHERENT
Paul Burton20d33062016-10-05 18:18:16 +01001170
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001171config DMA_NONCOHERENT
1172 bool
Christoph Hellwigdb914272019-08-26 09:22:13 +02001173 #
1174 # MIPS allows mixing "slightly different" Cacheability and Coherency
1175 # Attribute bits. It is believed that the uncached access through
1176 # KSEG1 and the implementation specific "uncached accelerated" used
1177 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1178 # significant advantages.
1179 #
Christoph Hellwig419e2f12019-08-26 09:03:44 +02001180 select ARCH_HAS_DMA_WRITE_COMBINE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001181 select ARCH_HAS_DMA_PREP_COHERENT
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001182 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001183 select ARCH_HAS_DMA_SET_UNCACHED
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001184 select DMA_NONCOHERENT_MMAP
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001185 select NEED_DMA_MAP_STATE
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001186
Ralf Baechle36a88532007-03-01 11:56:43 +00001187config SYS_HAS_EARLY_PRINTK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
Ralf Baechle1b2bc752009-06-23 10:00:31 +01001190config SYS_SUPPORTS_HOTPLUG_CPU
Ralf Baechledbb74542007-08-07 14:52:17 +01001191 bool
Ralf Baechledbb74542007-08-07 14:52:17 +01001192
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193config MIPS_BONITO64
1194 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
1196config MIPS_MSC
1197 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Ralf Baechle39b8d522008-04-28 17:14:26 +01001199config SYNC_R4K
1200 bool
1201
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -07001202config NO_IOPORT_MAP
Maciej W. Rozyckid388d682007-05-29 15:08:07 +01001203 def_bool n
1204
Markos Chandras4e0748f2014-11-13 11:25:27 +00001205config GENERIC_CSUM
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001206 def_bool CPU_NO_LOAD_STORE_LR
Markos Chandras4e0748f2014-11-13 11:25:27 +00001207
Ralf Baechle8313da32007-08-24 16:48:30 +01001208config GENERIC_ISA_DMA
1209 bool
1210 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
Namhyung Kima35bee82010-10-18 12:55:21 +09001211 select ISA_DMA_API
Ralf Baechle8313da32007-08-24 16:48:30 +01001212
Ralf Baechleaa414df2006-11-30 01:14:51 +00001213config GENERIC_ISA_DMA_SUPPORT_BROKEN
1214 bool
Ralf Baechle8313da32007-08-24 16:48:30 +01001215 select GENERIC_ISA_DMA
Ralf Baechleaa414df2006-11-30 01:14:51 +00001216
Masahiro Yamada78bdbba2020-03-25 16:45:29 +09001217config HAVE_PLAT_DELAY
1218 bool
1219
1220config HAVE_PLAT_FW_INIT_CMDLINE
1221 bool
1222
1223config HAVE_PLAT_MEMCPY
1224 bool
1225
Namhyung Kima35bee82010-10-18 12:55:21 +09001226config ISA_DMA_API
1227 bool
1228
David Daney465aaed2011-08-20 08:44:00 -07001229config HOLES_IN_ZONE
1230 bool
1231
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001232config SYS_SUPPORTS_RELOCATABLE
1233 bool
1234 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01001235 Selected if the platform supports relocating the kernel.
1236 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1237 to allow access to command line and entropy sources.
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001238
David Daneyf381bf62017-06-13 15:28:46 -07001239config MIPS_CBPF_JIT
1240 def_bool y
1241 depends on BPF_JIT && HAVE_CBPF_JIT
1242
1243config MIPS_EBPF_JIT
1244 def_bool y
1245 depends on BPF_JIT && HAVE_EBPF_JIT
1246
1247
Ralf Baechle5e83d432005-10-29 19:32:41 +01001248#
Masanari Iida6b2aac42012-04-14 00:14:11 +09001249# Endianness selection. Sufficiently obscure so many users don't know what to
Ralf Baechle5e83d432005-10-29 19:32:41 +01001250# answer,so we try hard to limit the available choices. Also the use of a
1251# choice statement should be more obvious to the user.
1252#
1253choice
Masanari Iida6b2aac42012-04-14 00:14:11 +09001254 prompt "Endianness selection"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 help
1256 Some MIPS machines can be configured for either little or big endian
Ralf Baechle5e83d432005-10-29 19:32:41 +01001257 byte order. These modes require different kernels and a different
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +01001258 Linux distribution. In general there is one preferred byteorder for a
Ralf Baechle5e83d432005-10-29 19:32:41 +01001259 particular system but some systems are just as commonly used in the
David Sterba3dde6ad2007-05-09 07:12:20 +02001260 one or the other endianness.
Ralf Baechle5e83d432005-10-29 19:32:41 +01001261
1262config CPU_BIG_ENDIAN
1263 bool "Big endian"
1264 depends on SYS_SUPPORTS_BIG_ENDIAN
1265
1266config CPU_LITTLE_ENDIAN
1267 bool "Little endian"
1268 depends on SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +01001269
1270endchoice
1271
David Daney22b07632010-07-23 18:41:43 -07001272config EXPORT_UASM
1273 bool
1274
Ralf Baechle21162452007-02-09 17:08:58 +00001275config SYS_SUPPORTS_APM_EMULATION
1276 bool
1277
Ralf Baechle5e83d432005-10-29 19:32:41 +01001278config SYS_SUPPORTS_BIG_ENDIAN
1279 bool
1280
1281config SYS_SUPPORTS_LITTLE_ENDIAN
1282 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283
David Daney9cffd1542009-05-27 17:47:46 -07001284config SYS_SUPPORTS_HUGETLBFS
1285 bool
Daniel Silsby45e03e62019-07-15 17:40:01 -04001286 depends on CPU_SUPPORTS_HUGEPAGES
David Daney9cffd1542009-05-27 17:47:46 -07001287 default y
1288
David Daneyaa1762f2012-10-17 00:48:10 +02001289config MIPS_HUGE_TLB_SUPPORT
1290 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1291
Marc St-Jean9267a302007-06-14 15:55:31 -06001292config IRQ_MSP_SLP
1293 bool
1294
1295config IRQ_MSP_CIC
1296 bool
1297
Atsushi Nemoto8420fd02007-08-02 23:35:53 +09001298config IRQ_TXX9
1299 bool
1300
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +09001301config IRQ_GT641XX
1302 bool
1303
Yoichi Yuasa252161e2007-03-14 21:51:26 +09001304config PCI_GT64XXX_PCI0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +02001307config PCI_XTALK_BRIDGE
1308 bool
1309
Marc St-Jean9267a302007-06-14 15:55:31 -06001310config NO_EXCEPT_FILL
1311 bool
1312
Markos Chandrasa7e07b12014-11-13 13:32:03 +00001313config MIPS_SPRAM
1314 bool
1315
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316config SWAP_IO_SPACE
1317 bool
1318
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001319config SGI_HAS_INDYDOG
1320 bool
1321
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +02001322config SGI_HAS_HAL2
1323 bool
1324
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001325config SGI_HAS_SEEQ
1326 bool
1327
1328config SGI_HAS_WD93
1329 bool
1330
1331config SGI_HAS_ZILOG
1332 bool
1333
1334config SGI_HAS_I8042
1335 bool
1336
1337config DEFAULT_SGI_PARTITION
1338 bool
1339
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001340config FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +01001341 bool
1342
Paul Bolleaaa9fad2013-03-25 09:39:54 +00001343config FW_SNIPROM
Thomas Bogendoerfer231a35d2008-01-04 23:31:07 +01001344 bool
1345
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346config BOOT_ELF32
1347 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
Florian Fainelli930beb52014-01-14 09:54:38 -08001349config MIPS_L1_CACHE_SHIFT_4
1350 bool
1351
1352config MIPS_L1_CACHE_SHIFT_5
1353 bool
1354
1355config MIPS_L1_CACHE_SHIFT_6
1356 bool
1357
1358config MIPS_L1_CACHE_SHIFT_7
1359 bool
1360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361config MIPS_L1_CACHE_SHIFT
1362 int
Florian Fainellia4c02012014-01-14 09:54:39 -08001363 default "7" if MIPS_L1_CACHE_SHIFT_7
Kevin Cernekee5432eeb2014-12-25 09:49:09 -08001364 default "6" if MIPS_L1_CACHE_SHIFT_6
1365 default "5" if MIPS_L1_CACHE_SHIFT_5
1366 default "4" if MIPS_L1_CACHE_SHIFT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 default "5"
1368
Thomas Bogendoerfere9422422019-10-22 18:13:15 +02001369config ARC_CMDLINE_ONLY
1370 bool
1371
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372config ARC_CONSOLE
1373 bool "ARC console support"
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001374 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
1376config ARC_MEMORY
1377 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
1379config ARC_PROMLIB
1380 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001382config FW_ARC64
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
1385config BOOT_ELF64
1386 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388menu "CPU selection"
1389
1390choice
1391 prompt "CPU type"
1392 default CPU_R4X00
1393
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001394config CPU_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +08001395 bool "Loongson 64-bit CPU"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001396 depends on SYS_HAS_CPU_LOONGSON64
Christoph Hellwigd3bc81b2018-06-15 13:08:41 +02001397 select ARCH_HAS_PHYS_TO_DMA
Jiaxun Yang51522212020-01-13 18:15:00 +08001398 select CPU_MIPSR2
1399 select CPU_HAS_PREFETCH
Huacai Chen0e476d92014-03-21 18:44:07 +08001400 select CPU_SUPPORTS_64BIT_KERNEL
1401 select CPU_SUPPORTS_HIGHMEM
1402 select CPU_SUPPORTS_HUGEPAGES
Huacai Chen75074452019-09-21 21:50:27 +08001403 select CPU_SUPPORTS_MSA
Jiaxun Yang51522212020-01-13 18:15:00 +08001404 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1405 select CPU_MIPSR2_IRQ_VI
Huacai Chen0e476d92014-03-21 18:44:07 +08001406 select WEAK_ORDERING
1407 select WEAK_REORDERING_BEYOND_LLSC
Huacai Chen75074452019-09-21 21:50:27 +08001408 select MIPS_ASID_BITS_VARIABLE
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001409 select MIPS_PGD_C0_CONTEXT
Huacai Chen17c99d92017-03-16 21:00:28 +08001410 select MIPS_L1_CACHE_SHIFT_6
Linus Walleijd30a2b42016-04-19 11:23:22 +02001411 select GPIOLIB
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001412 select SWIOTLB
Huacai Chen0f783552020-05-23 15:56:41 +08001413 select HAVE_KVM
Huacai Chen0e476d92014-03-21 18:44:07 +08001414 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001415 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1416 cores implements the MIPS64R2 instruction set with many extensions,
1417 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1418 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1419 Loongson-2E/2F is not covered here and will be removed in future.
Huacai Chen0e476d92014-03-21 18:44:07 +08001420
Huacai Chencaed1d12019-11-04 14:11:21 +08001421config LOONGSON3_ENHANCEMENT
1422 bool "New Loongson-3 CPU Enhancements"
Huacai Chen1e820da32016-03-03 09:45:13 +08001423 default n
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001424 depends on CPU_LOONGSON64
Huacai Chen1e820da32016-03-03 09:45:13 +08001425 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001426 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
Huacai Chen1e820da32016-03-03 09:45:13 +08001427 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001428 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
Huacai Chen1e820da32016-03-03 09:45:13 +08001429 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1430 Fast TLB refill support, etc.
1431
1432 This option enable those enhancements which are not probed at run
1433 time. If you want a generic kernel to run on all Loongson 3 machines,
1434 please say 'N' here. If you want a high-performance kernel to run on
Huacai Chencaed1d12019-11-04 14:11:21 +08001435 new Loongson-3 machines only, please say 'Y' here.
Huacai Chen1e820da32016-03-03 09:45:13 +08001436
Huacai Chene02e07e2019-01-15 16:04:54 +08001437config CPU_LOONGSON3_WORKAROUNDS
Huacai Chencaed1d12019-11-04 14:11:21 +08001438 bool "Old Loongson-3 LLSC Workarounds"
Huacai Chene02e07e2019-01-15 16:04:54 +08001439 default y if SMP
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001440 depends on CPU_LOONGSON64
Huacai Chene02e07e2019-01-15 16:04:54 +08001441 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001442 Loongson-3 processors have the llsc issues which require workarounds.
Huacai Chene02e07e2019-01-15 16:04:54 +08001443 Without workarounds the system may hang unexpectedly.
1444
Huacai Chencaed1d12019-11-04 14:11:21 +08001445 Newer Loongson-3 will fix these issues and no workarounds are needed.
Huacai Chene02e07e2019-01-15 16:04:54 +08001446 The workarounds have no significant side effect on them but may
1447 decrease the performance of the system so this option should be
1448 disabled unless the kernel is intended to be run on old systems.
1449
1450 If unsure, please say Y.
1451
WANG Xueruiec7a9312020-05-23 21:37:01 +08001452config CPU_LOONGSON3_CPUCFG_EMULATION
1453 bool "Emulate the CPUCFG instruction on older Loongson cores"
1454 default y
1455 depends on CPU_LOONGSON64
1456 help
1457 Loongson-3A R4 and newer have the CPUCFG instruction available for
1458 userland to query CPU capabilities, much like CPUID on x86. This
1459 option provides emulation of the instruction on older Loongson
1460 cores, back to Loongson-3A1000.
1461
1462 If unsure, please say Y.
1463
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001464config CPU_LOONGSON2E
1465 bool "Loongson 2E"
1466 depends on SYS_HAS_CPU_LOONGSON2E
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001467 select CPU_LOONGSON2EF
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001468 help
1469 The Loongson 2E processor implements the MIPS III instruction set
1470 with many extensions.
1471
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001472 It has an internal FPGA northbridge, which is compatible to
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001473 bonito64.
1474
1475config CPU_LOONGSON2F
1476 bool "Loongson 2F"
1477 depends on SYS_HAS_CPU_LOONGSON2F
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001478 select CPU_LOONGSON2EF
Linus Walleijd30a2b42016-04-19 11:23:22 +02001479 select GPIOLIB
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001480 help
1481 The Loongson 2F processor implements the MIPS III instruction set
1482 with many extensions.
1483
1484 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1485 have a similar programming interface with FPGA northbridge used in
1486 Loongson2E.
1487
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001488config CPU_LOONGSON1B
1489 bool "Loongson 1B"
1490 depends on SYS_HAS_CPU_LOONGSON1B
Huacai Chenb2afb642019-11-04 14:11:20 +08001491 select CPU_LOONGSON32
Kelvin Cheung9ec88b62016-04-06 20:34:54 +08001492 select LEDS_GPIO_REGISTER
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001493 help
1494 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001495 Release 1 instruction set and part of the MIPS32 Release 2
1496 instruction set.
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001497
Yang Ling12e32802016-05-19 12:29:30 +08001498config CPU_LOONGSON1C
1499 bool "Loongson 1C"
1500 depends on SYS_HAS_CPU_LOONGSON1C
Huacai Chenb2afb642019-11-04 14:11:20 +08001501 select CPU_LOONGSON32
Yang Ling12e32802016-05-19 12:29:30 +08001502 select LEDS_GPIO_REGISTER
1503 help
1504 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001505 Release 1 instruction set and part of the MIPS32 Release 2
1506 instruction set.
Yang Ling12e32802016-05-19 12:29:30 +08001507
Ralf Baechle6e760c82005-07-06 12:08:11 +00001508config CPU_MIPS32_R1
1509 bool "MIPS32 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001510 depends on SYS_HAS_CPU_MIPS32_R1
Ralf Baechle6e760c82005-07-06 12:08:11 +00001511 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001512 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001513 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle6e760c82005-07-06 12:08:11 +00001514 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001515 Choose this option to build a kernel for release 1 or later of the
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001516 MIPS32 architecture. Most modern embedded systems with a 32-bit
1517 MIPS processor are based on a MIPS32 processor. If you know the
1518 specific type of processor in your system, choose those that one
1519 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1520 Release 2 of the MIPS32 architecture is available since several
1521 years so chances are you even have a MIPS32 Release 2 processor
1522 in which case you should choose CPU_MIPS32_R2 instead for better
1523 performance.
1524
1525config CPU_MIPS32_R2
1526 bool "MIPS32 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001527 depends on SYS_HAS_CPU_MIPS32_R2
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001528 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001529 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001530 select CPU_SUPPORTS_HIGHMEM
Paul Burtona5e9a692014-01-27 15:23:10 +00001531 select CPU_SUPPORTS_MSA
Sanjay Lal2235a542012-11-21 18:33:59 -08001532 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001533 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001534 Choose this option to build a kernel for release 2 or later of the
Ralf Baechle6e760c82005-07-06 12:08:11 +00001535 MIPS32 architecture. Most modern embedded systems with a 32-bit
1536 MIPS processor are based on a MIPS32 processor. If you know the
1537 specific type of processor in your system, choose those that one
1538 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
Serge Seminab7c01f2020-05-21 17:07:14 +03001540config CPU_MIPS32_R5
1541 bool "MIPS32 Release 5"
1542 depends on SYS_HAS_CPU_MIPS32_R5
1543 select CPU_HAS_PREFETCH
1544 select CPU_SUPPORTS_32BIT_KERNEL
1545 select CPU_SUPPORTS_HIGHMEM
1546 select CPU_SUPPORTS_MSA
1547 select HAVE_KVM
1548 select MIPS_O32_FP64_SUPPORT
1549 help
1550 Choose this option to build a kernel for release 5 or later of the
1551 MIPS32 architecture. New MIPS processors, starting with the Warrior
1552 family, are based on a MIPS32r5 processor. If you own an older
1553 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1554
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001555config CPU_MIPS32_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001556 bool "MIPS32 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001557 depends on SYS_HAS_CPU_MIPS32_R6
1558 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001559 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001560 select CPU_SUPPORTS_32BIT_KERNEL
1561 select CPU_SUPPORTS_HIGHMEM
1562 select CPU_SUPPORTS_MSA
1563 select HAVE_KVM
1564 select MIPS_O32_FP64_SUPPORT
1565 help
1566 Choose this option to build a kernel for release 6 or later of the
1567 MIPS32 architecture. New MIPS processors, starting with the Warrior
1568 family, are based on a MIPS32r6 processor. If you own an older
1569 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1570
Ralf Baechle6e760c82005-07-06 12:08:11 +00001571config CPU_MIPS64_R1
1572 bool "MIPS64 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001573 depends on SYS_HAS_CPU_MIPS64_R1
Ralf Baechle797798c2005-08-10 15:17:11 +00001574 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001575 select CPU_SUPPORTS_32BIT_KERNEL
1576 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001577 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001578 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle6e760c82005-07-06 12:08:11 +00001579 help
1580 Choose this option to build a kernel for release 1 or later of the
1581 MIPS64 architecture. Many modern embedded systems with a 64-bit
1582 MIPS processor are based on a MIPS64 processor. If you know the
1583 specific type of processor in your system, choose those that one
1584 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001585 Release 2 of the MIPS64 architecture is available since several
1586 years so chances are you even have a MIPS64 Release 2 processor
1587 in which case you should choose CPU_MIPS64_R2 instead for better
1588 performance.
1589
1590config CPU_MIPS64_R2
1591 bool "MIPS64 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001592 depends on SYS_HAS_CPU_MIPS64_R2
Ralf Baechle797798c2005-08-10 15:17:11 +00001593 select CPU_HAS_PREFETCH
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001594 select CPU_SUPPORTS_32BIT_KERNEL
1595 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001596 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001597 select CPU_SUPPORTS_HUGEPAGES
Paul Burtona5e9a692014-01-27 15:23:10 +00001598 select CPU_SUPPORTS_MSA
James Hogan40a2df42016-07-08 11:53:31 +01001599 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001600 help
1601 Choose this option to build a kernel for release 2 or later of the
1602 MIPS64 architecture. Many modern embedded systems with a 64-bit
1603 MIPS processor are based on a MIPS64 processor. If you know the
1604 specific type of processor in your system, choose those that one
1605 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
Serge Seminab7c01f2020-05-21 17:07:14 +03001607config CPU_MIPS64_R5
1608 bool "MIPS64 Release 5"
1609 depends on SYS_HAS_CPU_MIPS64_R5
1610 select CPU_HAS_PREFETCH
1611 select CPU_SUPPORTS_32BIT_KERNEL
1612 select CPU_SUPPORTS_64BIT_KERNEL
1613 select CPU_SUPPORTS_HIGHMEM
1614 select CPU_SUPPORTS_HUGEPAGES
1615 select CPU_SUPPORTS_MSA
1616 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1617 select HAVE_KVM
1618 help
1619 Choose this option to build a kernel for release 5 or later of the
1620 MIPS64 architecture. This is a intermediate MIPS architecture
1621 release partly implementing release 6 features. Though there is no
1622 any hardware known to be based on this release.
1623
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001624config CPU_MIPS64_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001625 bool "MIPS64 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001626 depends on SYS_HAS_CPU_MIPS64_R6
1627 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001628 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001629 select CPU_SUPPORTS_32BIT_KERNEL
1630 select CPU_SUPPORTS_64BIT_KERNEL
1631 select CPU_SUPPORTS_HIGHMEM
Paul Burtonafd375d2019-02-02 02:21:53 +00001632 select CPU_SUPPORTS_HUGEPAGES
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001633 select CPU_SUPPORTS_MSA
James Hogan2e6c7742017-02-16 12:39:01 +00001634 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
James Hogan40a2df42016-07-08 11:53:31 +01001635 select HAVE_KVM
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001636 help
1637 Choose this option to build a kernel for release 6 or later of the
1638 MIPS64 architecture. New MIPS processors, starting with the Warrior
1639 family, are based on a MIPS64r6 processor. If you own an older
1640 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1641
Serge Semin281e3ae2020-05-21 17:07:15 +03001642config CPU_P5600
1643 bool "MIPS Warrior P5600"
1644 depends on SYS_HAS_CPU_P5600
1645 select CPU_HAS_PREFETCH
1646 select CPU_SUPPORTS_32BIT_KERNEL
1647 select CPU_SUPPORTS_HIGHMEM
1648 select CPU_SUPPORTS_MSA
Serge Semin281e3ae2020-05-21 17:07:15 +03001649 select CPU_SUPPORTS_CPUFREQ
1650 select CPU_MIPSR2_IRQ_VI
1651 select CPU_MIPSR2_IRQ_EI
1652 select HAVE_KVM
1653 select MIPS_O32_FP64_SUPPORT
1654 help
1655 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1656 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1657 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1658 level features like up to six P5600 calculation cores, CM2 with L2
1659 cache, IOCU/IOMMU (though might be unused depending on the system-
1660 specific IP core configuration), GIC, CPC, virtualisation module,
1661 eJTAG and PDtrace.
1662
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663config CPU_R3000
1664 bool "R3000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001665 depends on SYS_HAS_CPU_R3000
Ralf Baechlef7062dd2006-04-24 14:58:53 +01001666 select CPU_HAS_WB
Paul Burton54746822019-08-31 15:40:43 +00001667 select CPU_R3K_TLB
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001668 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001669 select CPU_SUPPORTS_HIGHMEM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 help
1671 Please make sure to pick the right CPU type. Linux/MIPS is not
1672 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1673 *not* work on R4000 machines and vice versa. However, since most
1674 of the supported machines have an R4000 (or similar) CPU, R4x00
1675 might be a safe bet. If the resulting kernel does not work,
1676 try to recompile with R3000.
1677
1678config CPU_TX39XX
1679 bool "R39XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001680 depends on SYS_HAS_CPU_TX39XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001681 select CPU_SUPPORTS_32BIT_KERNEL
Paul Burton54746822019-08-31 15:40:43 +00001682 select CPU_R3K_TLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683
1684config CPU_VR41XX
1685 bool "R41xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001686 depends on SYS_HAS_CPU_VR41XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001687 select CPU_SUPPORTS_32BIT_KERNEL
1688 select CPU_SUPPORTS_64BIT_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001690 The options selects support for the NEC VR4100 series of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 Only choose this option if you have one of these processors as a
1692 kernel built with this option will not run on any other type of
1693 processor or vice versa.
1694
Lauri Kasanen65ce6192021-01-13 17:10:07 +02001695config CPU_R4300
1696 bool "R4300"
1697 depends on SYS_HAS_CPU_R4300
1698 select CPU_SUPPORTS_32BIT_KERNEL
1699 select CPU_SUPPORTS_64BIT_KERNEL
1700 select CPU_HAS_LOAD_STORE_LR
1701 help
1702 MIPS Technologies R4300-series processors.
1703
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704config CPU_R4X00
1705 bool "R4x00"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001706 depends on SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001707 select CPU_SUPPORTS_32BIT_KERNEL
1708 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001709 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 help
1711 MIPS Technologies R4000-series processors other than 4300, including
1712 the R4000, R4400, R4600, and 4700.
1713
1714config CPU_TX49XX
1715 bool "R49XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001716 depends on SYS_HAS_CPU_TX49XX
Atsushi Nemotode862b42006-03-17 12:59:22 +09001717 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001718 select CPU_SUPPORTS_32BIT_KERNEL
1719 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001720 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
1722config CPU_R5000
1723 bool "R5000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001724 depends on SYS_HAS_CPU_R5000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001725 select CPU_SUPPORTS_32BIT_KERNEL
1726 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001727 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 help
1729 MIPS Technologies R5000-series processors other than the Nevada.
1730
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001731config CPU_R5500
1732 bool "R5500"
1733 depends on SYS_HAS_CPU_R5500
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001734 select CPU_SUPPORTS_32BIT_KERNEL
1735 select CPU_SUPPORTS_64BIT_KERNEL
David Daney9cffd1542009-05-27 17:47:46 -07001736 select CPU_SUPPORTS_HUGEPAGES
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001737 help
1738 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1739 instruction set.
1740
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741config CPU_NEVADA
1742 bool "RM52xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001743 depends on SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001744 select CPU_SUPPORTS_32BIT_KERNEL
1745 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001746 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 help
1748 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1749
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750config CPU_R10000
1751 bool "R10000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001752 depends on SYS_HAS_CPU_R10000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001753 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001754 select CPU_SUPPORTS_32BIT_KERNEL
1755 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001756 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001757 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 help
1759 MIPS Technologies R10000-series processors.
1760
1761config CPU_RM7000
1762 bool "RM7000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001763 depends on SYS_HAS_CPU_RM7000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001764 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001765 select CPU_SUPPORTS_32BIT_KERNEL
1766 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001767 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001768 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
1770config CPU_SB1
1771 bool "SB1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001772 depends on SYS_HAS_CPU_SB1
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001773 select CPU_SUPPORTS_32BIT_KERNEL
1774 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001775 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001776 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle0004a9d2006-10-31 03:45:07 +00001777 select WEAK_ORDERING
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778
David Daneya86c7f72008-12-11 15:33:38 -08001779config CPU_CAVIUM_OCTEON
1780 bool "Cavium Octeon processor"
David Daney5e683382009-02-02 11:30:59 -08001781 depends on SYS_HAS_CPU_CAVIUM_OCTEON
David Daneya86c7f72008-12-11 15:33:38 -08001782 select CPU_HAS_PREFETCH
1783 select CPU_SUPPORTS_64BIT_KERNEL
David Daneya86c7f72008-12-11 15:33:38 -08001784 select WEAK_ORDERING
David Daneya86c7f72008-12-11 15:33:38 -08001785 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001786 select CPU_SUPPORTS_HUGEPAGES
Ben Hutchingsdf115f32015-05-25 20:27:29 +01001787 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1788 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Florian Fainelli930beb52014-01-14 09:54:38 -08001789 select MIPS_L1_CACHE_SHIFT_7
James Hogan0ae3abc2017-03-14 10:25:51 +00001790 select HAVE_KVM
David Daneya86c7f72008-12-11 15:33:38 -08001791 help
1792 The Cavium Octeon processor is a highly integrated chip containing
1793 many ethernet hardware widgets for networking tasks. The processor
1794 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1795 Full details can be found at http://www.caviumnetworks.com.
1796
Jonas Gorskicd746242013-12-18 14:12:02 +01001797config CPU_BMIPS
1798 bool "Broadcom BMIPS"
1799 depends on SYS_HAS_CPU_BMIPS
1800 select CPU_MIPS32
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001801 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
Jonas Gorskicd746242013-12-18 14:12:02 +01001802 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1803 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1804 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1805 select CPU_SUPPORTS_32BIT_KERNEL
1806 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001807 select IRQ_MIPS_CPU
Jonas Gorskicd746242013-12-18 14:12:02 +01001808 select SWAP_IO_SPACE
1809 select WEAK_ORDERING
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001810 select CPU_SUPPORTS_HIGHMEM
Jonas Gorski69aaf9c2013-12-18 14:12:04 +01001811 select CPU_HAS_PREFETCH
Markus Mayera8d709b2017-02-07 13:58:54 -08001812 select CPU_SUPPORTS_CPUFREQ
1813 select MIPS_EXTERNAL_TIMER
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001814 help
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001815 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001816
Jayachandran C7f058e82011-05-07 01:36:57 +05301817config CPU_XLR
1818 bool "Netlogic XLR SoC"
1819 depends on SYS_HAS_CPU_XLR
1820 select CPU_SUPPORTS_32BIT_KERNEL
1821 select CPU_SUPPORTS_64BIT_KERNEL
1822 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001823 select CPU_SUPPORTS_HUGEPAGES
Jayachandran C7f058e82011-05-07 01:36:57 +05301824 select WEAK_ORDERING
1825 select WEAK_REORDERING_BEYOND_LLSC
Jayachandran C7f058e82011-05-07 01:36:57 +05301826 help
1827 Netlogic Microsystems XLR/XLS processors.
Jayachandran C1c773ea2011-11-16 00:21:28 +00001828
1829config CPU_XLP
1830 bool "Netlogic XLP SoC"
1831 depends on SYS_HAS_CPU_XLP
1832 select CPU_SUPPORTS_32BIT_KERNEL
1833 select CPU_SUPPORTS_64BIT_KERNEL
1834 select CPU_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001835 select WEAK_ORDERING
1836 select WEAK_REORDERING_BEYOND_LLSC
1837 select CPU_HAS_PREFETCH
Jayachandran Cd6504842012-10-31 12:01:29 +00001838 select CPU_MIPSR2
Prem Mallappaddba6832015-01-07 16:58:32 +05301839 select CPU_SUPPORTS_HUGEPAGES
Paul Burton2db003a2016-05-06 14:36:24 +01001840 select MIPS_ASID_BITS_VARIABLE
Jayachandran C1c773ea2011-11-16 00:21:28 +00001841 help
1842 Netlogic Microsystems XLP processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843endchoice
1844
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001845config CPU_MIPS32_3_5_FEATURES
1846 bool "MIPS32 Release 3.5 Features"
1847 depends on SYS_HAS_CPU_MIPS32_R3_5
Serge Semin281e3ae2020-05-21 17:07:15 +03001848 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1849 CPU_P5600
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001850 help
1851 Choose this option to build a kernel for release 2 or later of the
1852 MIPS32 architecture including features from the 3.5 release such as
1853 support for Enhanced Virtual Addressing (EVA).
1854
1855config CPU_MIPS32_3_5_EVA
1856 bool "Enhanced Virtual Addressing (EVA)"
1857 depends on CPU_MIPS32_3_5_FEATURES
1858 select EVA
1859 default y
1860 help
1861 Choose this option if you want to enable the Enhanced Virtual
1862 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1863 One of its primary benefits is an increase in the maximum size
1864 of lowmem (up to 3GB). If unsure, say 'N' here.
1865
Steven J. Hillc5b36782015-02-26 18:16:38 -06001866config CPU_MIPS32_R5_FEATURES
1867 bool "MIPS32 Release 5 Features"
1868 depends on SYS_HAS_CPU_MIPS32_R5
Serge Semin281e3ae2020-05-21 17:07:15 +03001869 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
Steven J. Hillc5b36782015-02-26 18:16:38 -06001870 help
1871 Choose this option to build a kernel for release 2 or later of the
1872 MIPS32 architecture including features from release 5 such as
1873 support for Extended Physical Addressing (XPA).
1874
1875config CPU_MIPS32_R5_XPA
1876 bool "Extended Physical Addressing (XPA)"
1877 depends on CPU_MIPS32_R5_FEATURES
1878 depends on !EVA
1879 depends on !PAGE_SIZE_4KB
1880 depends on SYS_SUPPORTS_HIGHMEM
1881 select XPA
1882 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001883 select PHYS_ADDR_T_64BIT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001884 default n
1885 help
1886 Choose this option if you want to enable the Extended Physical
1887 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1888 benefit is to increase physical addressing equal to or greater
1889 than 40 bits. Note that this has the side effect of turning on
1890 64-bit addressing which in turn makes the PTEs 64-bit in size.
1891 If unsure, say 'N' here.
1892
Wu Zhangjin622844b2010-04-10 20:04:42 +08001893if CPU_LOONGSON2F
1894config CPU_NOP_WORKAROUNDS
1895 bool
1896
1897config CPU_JUMP_WORKAROUNDS
1898 bool
1899
1900config CPU_LOONGSON2F_WORKAROUNDS
1901 bool "Loongson 2F Workarounds"
1902 default y
1903 select CPU_NOP_WORKAROUNDS
1904 select CPU_JUMP_WORKAROUNDS
1905 help
1906 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1907 require workarounds. Without workarounds the system may hang
1908 unexpectedly. For more information please refer to the gas
1909 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1910
1911 Loongson 2F03 and later have fixed these issues and no workarounds
1912 are needed. The workarounds have no significant side effect on them
1913 but may decrease the performance of the system so this option should
1914 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1915 systems.
1916
1917 If unsure, please say Y.
1918endif # CPU_LOONGSON2F
1919
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001920config SYS_SUPPORTS_ZBOOT
1921 bool
1922 select HAVE_KERNEL_GZIP
1923 select HAVE_KERNEL_BZIP2
Florian Fainelli31c48672013-09-16 16:55:20 +01001924 select HAVE_KERNEL_LZ4
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001925 select HAVE_KERNEL_LZMA
Wu Zhangjinfe1d45e2010-01-15 20:34:46 +08001926 select HAVE_KERNEL_LZO
Florian Fainelli4e23eb62013-09-11 11:51:41 +01001927 select HAVE_KERNEL_XZ
Paul Cercueila510b612020-09-01 16:26:51 +02001928 select HAVE_KERNEL_ZSTD
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001929
1930config SYS_SUPPORTS_ZBOOT_UART16550
1931 bool
1932 select SYS_SUPPORTS_ZBOOT
1933
Alban Bedeldbb98312015-12-10 10:57:21 +01001934config SYS_SUPPORTS_ZBOOT_UART_PROM
1935 bool
1936 select SYS_SUPPORTS_ZBOOT
1937
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001938config CPU_LOONGSON2EF
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001939 bool
1940 select CPU_SUPPORTS_32BIT_KERNEL
1941 select CPU_SUPPORTS_64BIT_KERNEL
1942 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001943 select CPU_SUPPORTS_HUGEPAGES
Christoph Hellwige9050862018-06-20 09:11:15 +02001944 select ARCH_HAS_PHYS_TO_DMA
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001945
Huacai Chenb2afb642019-11-04 14:11:20 +08001946config CPU_LOONGSON32
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001947 bool
1948 select CPU_MIPS32
Jiaxun Yang7e280f62019-01-22 21:04:12 +08001949 select CPU_MIPSR2
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001950 select CPU_HAS_PREFETCH
1951 select CPU_SUPPORTS_32BIT_KERNEL
1952 select CPU_SUPPORTS_HIGHMEM
Kelvin Cheungf29ad102014-10-10 11:40:01 +08001953 select CPU_SUPPORTS_CPUFREQ
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001954
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001955config CPU_BMIPS32_3300
Jonas Gorski04fa8bf2013-12-18 14:12:06 +01001956 select SMP_UP if SMP
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001957 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001958
1959config CPU_BMIPS4350
1960 bool
1961 select SYS_SUPPORTS_SMP
1962 select SYS_SUPPORTS_HOTPLUG_CPU
1963
1964config CPU_BMIPS4380
1965 bool
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001966 select MIPS_L1_CACHE_SHIFT_6
Jonas Gorskicd746242013-12-18 14:12:02 +01001967 select SYS_SUPPORTS_SMP
1968 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001969 select CPU_HAS_RIXI
Jonas Gorskicd746242013-12-18 14:12:02 +01001970
1971config CPU_BMIPS5000
1972 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001973 select MIPS_CPU_SCACHE
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001974 select MIPS_L1_CACHE_SHIFT_7
Jonas Gorskicd746242013-12-18 14:12:02 +01001975 select SYS_SUPPORTS_SMP
1976 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001977 select CPU_HAS_RIXI
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001978
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001979config SYS_HAS_CPU_LOONGSON64
Huacai Chen0e476d92014-03-21 18:44:07 +08001980 bool
1981 select CPU_SUPPORTS_CPUFREQ
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001982 select CPU_HAS_RIXI
Huacai Chen0e476d92014-03-21 18:44:07 +08001983
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001984config SYS_HAS_CPU_LOONGSON2E
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001985 bool
1986
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001987config SYS_HAS_CPU_LOONGSON2F
1988 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08001989 select CPU_SUPPORTS_CPUFREQ
1990 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001991
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001992config SYS_HAS_CPU_LOONGSON1B
1993 bool
1994
Yang Ling12e32802016-05-19 12:29:30 +08001995config SYS_HAS_CPU_LOONGSON1C
1996 bool
1997
Ralf Baechle7cf80532005-10-20 22:33:09 +01001998config SYS_HAS_CPU_MIPS32_R1
1999 bool
2000
2001config SYS_HAS_CPU_MIPS32_R2
2002 bool
2003
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002004config SYS_HAS_CPU_MIPS32_R3_5
2005 bool
2006
Steven J. Hillc5b36782015-02-26 18:16:38 -06002007config SYS_HAS_CPU_MIPS32_R5
2008 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002009 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Steven J. Hillc5b36782015-02-26 18:16:38 -06002010
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002011config SYS_HAS_CPU_MIPS32_R6
2012 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002013 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002014
Ralf Baechle7cf80532005-10-20 22:33:09 +01002015config SYS_HAS_CPU_MIPS64_R1
2016 bool
2017
2018config SYS_HAS_CPU_MIPS64_R2
2019 bool
2020
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002021config SYS_HAS_CPU_MIPS64_R6
2022 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002023 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002024
Serge Semin281e3ae2020-05-21 17:07:15 +03002025config SYS_HAS_CPU_P5600
2026 bool
2027 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2028
Ralf Baechle7cf80532005-10-20 22:33:09 +01002029config SYS_HAS_CPU_R3000
2030 bool
2031
2032config SYS_HAS_CPU_TX39XX
2033 bool
2034
2035config SYS_HAS_CPU_VR41XX
2036 bool
2037
Lauri Kasanen65ce6192021-01-13 17:10:07 +02002038config SYS_HAS_CPU_R4300
2039 bool
2040
Ralf Baechle7cf80532005-10-20 22:33:09 +01002041config SYS_HAS_CPU_R4X00
2042 bool
2043
2044config SYS_HAS_CPU_TX49XX
2045 bool
2046
2047config SYS_HAS_CPU_R5000
2048 bool
2049
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09002050config SYS_HAS_CPU_R5500
2051 bool
2052
Ralf Baechle7cf80532005-10-20 22:33:09 +01002053config SYS_HAS_CPU_NEVADA
2054 bool
2055
Ralf Baechle7cf80532005-10-20 22:33:09 +01002056config SYS_HAS_CPU_R10000
2057 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002058 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Ralf Baechle7cf80532005-10-20 22:33:09 +01002059
2060config SYS_HAS_CPU_RM7000
2061 bool
2062
Ralf Baechle7cf80532005-10-20 22:33:09 +01002063config SYS_HAS_CPU_SB1
2064 bool
2065
David Daney5e683382009-02-02 11:30:59 -08002066config SYS_HAS_CPU_CAVIUM_OCTEON
2067 bool
2068
Jonas Gorskicd746242013-12-18 14:12:02 +01002069config SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002070 bool
2071
Jonas Gorskife7f62c2013-12-18 14:12:05 +01002072config SYS_HAS_CPU_BMIPS32_3300
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002073 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002074 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002075
2076config SYS_HAS_CPU_BMIPS4350
2077 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002078 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002079
2080config SYS_HAS_CPU_BMIPS4380
2081 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002082 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002083
2084config SYS_HAS_CPU_BMIPS5000
2085 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002086 select SYS_HAS_CPU_BMIPS
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01002087 select ARCH_HAS_SYNC_DMA_FOR_CPU
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002088
Jayachandran C7f058e82011-05-07 01:36:57 +05302089config SYS_HAS_CPU_XLR
2090 bool
2091
Jayachandran C1c773ea2011-11-16 00:21:28 +00002092config SYS_HAS_CPU_XLP
2093 bool
2094
Ralf Baechle17099b12007-07-14 13:24:05 +01002095#
2096# CPU may reorder R->R, R->W, W->R, W->W
2097# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
2098#
Ralf Baechle0004a9d2006-10-31 03:45:07 +00002099config WEAK_ORDERING
2100 bool
Ralf Baechle17099b12007-07-14 13:24:05 +01002101
2102#
2103# CPU may reorder reads and writes beyond LL/SC
2104# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
2105#
2106config WEAK_REORDERING_BEYOND_LLSC
2107 bool
Ralf Baechle5e83d432005-10-29 19:32:41 +01002108endmenu
2109
2110#
Chris Dearmanc09b47d2006-06-20 17:15:20 +01002111# These two indicate any level of the MIPS32 and MIPS64 architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002112#
2113config CPU_MIPS32
2114 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002115 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002116 CPU_MIPS32_R6 || CPU_P5600
Ralf Baechle5e83d432005-10-29 19:32:41 +01002117
2118config CPU_MIPS64
2119 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002120 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
Jason A. Donenfeld5a4fa442021-02-28 00:02:36 +01002121 CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
Ralf Baechle5e83d432005-10-29 19:32:41 +01002122
2123#
Paul Burton57eeaced2018-11-08 23:44:55 +00002124# These indicate the revision of the architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002125#
2126config CPU_MIPSR1
2127 bool
2128 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2129
2130config CPU_MIPSR2
2131 bool
David Daneya86c7f72008-12-11 15:33:38 -08002132 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
Florian Fainelli8256b172016-02-09 12:55:51 -08002133 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002134 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002135 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002136
Serge Seminab7c01f2020-05-21 17:07:14 +03002137config CPU_MIPSR5
2138 bool
Serge Semin281e3ae2020-05-21 17:07:15 +03002139 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
Serge Seminab7c01f2020-05-21 17:07:14 +03002140 select CPU_HAS_RIXI
2141 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2142 select MIPS_SPRAM
2143
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002144config CPU_MIPSR6
2145 bool
2146 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
Florian Fainelli8256b172016-02-09 12:55:51 -08002147 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002148 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Paul Burton87321fd2016-05-06 13:35:03 +01002149 select HAVE_ARCH_BITREVERSE
Paul Burton2db003a2016-05-06 14:36:24 +01002150 select MIPS_ASID_BITS_VARIABLE
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002151 select MIPS_CRC_SUPPORT
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002152 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002153
Paul Burton57eeaced2018-11-08 23:44:55 +00002154config TARGET_ISA_REV
2155 int
2156 default 1 if CPU_MIPSR1
2157 default 2 if CPU_MIPSR2
Serge Seminab7c01f2020-05-21 17:07:14 +03002158 default 5 if CPU_MIPSR5
Paul Burton57eeaced2018-11-08 23:44:55 +00002159 default 6 if CPU_MIPSR6
2160 default 0
2161 help
2162 Reflects the ISA revision being targeted by the kernel build. This
2163 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2164
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002165config EVA
2166 bool
2167
Steven J. Hillc5b36782015-02-26 18:16:38 -06002168config XPA
2169 bool
2170
Ralf Baechle5e83d432005-10-29 19:32:41 +01002171config SYS_SUPPORTS_32BIT_KERNEL
2172 bool
2173config SYS_SUPPORTS_64BIT_KERNEL
2174 bool
2175config CPU_SUPPORTS_32BIT_KERNEL
2176 bool
2177config CPU_SUPPORTS_64BIT_KERNEL
2178 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08002179config CPU_SUPPORTS_CPUFREQ
2180 bool
2181config CPU_SUPPORTS_ADDRWINCFG
2182 bool
David Daney9cffd1542009-05-27 17:47:46 -07002183config CPU_SUPPORTS_HUGEPAGES
2184 bool
Daniel Silsby171543e2019-07-15 17:39:59 -04002185 depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
David Daney82622282009-10-14 12:16:56 -07002186config MIPS_PGD_C0_CONTEXT
2187 bool
Paul Burtoncebf8c02017-06-02 15:38:03 -07002188 default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
Ralf Baechle5e83d432005-10-29 19:32:41 +01002189
David Daney8192c9e2008-09-23 00:04:26 -07002190#
2191# Set to y for ptrace access to watch registers.
2192#
2193config HARDWARE_WATCHPOINTS
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002194 bool
2195 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
David Daney8192c9e2008-09-23 00:04:26 -07002196
Ralf Baechle5e83d432005-10-29 19:32:41 +01002197menu "Kernel type"
2198
2199choice
Ralf Baechle5e83d432005-10-29 19:32:41 +01002200 prompt "Kernel code model"
2201 help
2202 You should only select this option if you have a workload that
2203 actually benefits from 64-bit processing or if your machine has
2204 large memory. You will only be presented a single option in this
2205 menu if your system does not support both 32-bit and 64-bit kernels.
2206
2207config 32BIT
2208 bool "32-bit kernel"
2209 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2210 select TRAD_SIGNALS
2211 help
2212 Select this option if you want to build a 32-bit kernel.
Ralf Baechlef17c4ca2015-07-23 12:02:09 +02002213
Ralf Baechle5e83d432005-10-29 19:32:41 +01002214config 64BIT
2215 bool "64-bit kernel"
2216 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2217 help
2218 Select this option if you want to build a 64-bit kernel.
2219
2220endchoice
2221
Sanjay Lal2235a542012-11-21 18:33:59 -08002222config KVM_GUEST
2223 bool "KVM Guest Kernel"
Jiaxun Yang01edc5e2020-07-10 14:30:17 +08002224 depends on CPU_MIPS32_R2
Al Virofd624c72020-06-13 23:33:11 -04002225 depends on !64BIT && BROKEN_ON_SMP
Sanjay Lal2235a542012-11-21 18:33:59 -08002226 help
James Hogancaa1faa2015-12-16 23:49:26 +00002227 Select this option if building a guest kernel for KVM (Trap & Emulate)
2228 mode.
Sanjay Lal2235a542012-11-21 18:33:59 -08002229
James Hoganeda3d332014-05-29 10:16:36 +01002230config KVM_GUEST_TIMER_FREQ
2231 int "Count/Compare Timer Frequency (MHz)"
Sanjay Lal2235a542012-11-21 18:33:59 -08002232 depends on KVM_GUEST
James Hoganeda3d332014-05-29 10:16:36 +01002233 default 100
Sanjay Lal2235a542012-11-21 18:33:59 -08002234 help
James Hoganeda3d332014-05-29 10:16:36 +01002235 Set this to non-zero if building a guest kernel for KVM to skip RTC
2236 emulation when determining guest CPU Frequency. Instead, the guest's
2237 timer frequency is specified directly.
Sanjay Lal2235a542012-11-21 18:33:59 -08002238
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002239config MIPS_VA_BITS_48
2240 bool "48 bits virtual memory"
2241 depends on 64BIT
2242 help
Alex Belits3377e222017-02-16 17:27:34 -08002243 Support a maximum at least 48 bits of application virtual
2244 memory. Default is 40 bits or less, depending on the CPU.
2245 For page sizes 16k and above, this option results in a small
2246 memory overhead for page tables. For 4k page size, a fourth
2247 level of page tables is added which imposes both a memory
2248 overhead as well as slower TLB fault handling.
2249
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002250 If unsure, say N.
2251
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252choice
2253 prompt "Kernel page size"
2254 default PAGE_SIZE_4KB
2255
2256config PAGE_SIZE_4KB
2257 bool "4kB"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002258 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002260 This option select the standard 4kB Linux page size. On some
2261 R3000-family processors this is the only available page size. Using
2262 4kB page size will minimize memory consumption and is therefore
2263 recommended for low memory systems.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264
2265config PAGE_SIZE_8KB
2266 bool "8kB"
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002267 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002268 depends on !MIPS_VA_BITS_48
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269 help
2270 Using 8kB page size will result in higher performance kernel at
2271 the price of higher memory consumption. This option is available
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002272 only on cnMIPS processors. Note that you will need a suitable Linux
2273 distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274
2275config PAGE_SIZE_16KB
2276 bool "16kB"
Ralf Baechle714bfad2006-05-17 14:04:30 +01002277 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 help
2279 Using 16kB page size will result in higher performance kernel at
2280 the price of higher memory consumption. This option is available on
Ralf Baechle714bfad2006-05-17 14:04:30 +01002281 all non-R3000 family processors. Note that you will need a suitable
2282 Linux distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283
Ralf Baechlec52399b2009-04-02 14:07:10 +02002284config PAGE_SIZE_32KB
2285 bool "32kB"
2286 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002287 depends on !MIPS_VA_BITS_48
Ralf Baechlec52399b2009-04-02 14:07:10 +02002288 help
2289 Using 32kB page size will result in higher performance kernel at
2290 the price of higher memory consumption. This option is available
2291 only on cnMIPS cores. Note that you will need a suitable Linux
2292 distribution to support this.
2293
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294config PAGE_SIZE_64KB
2295 bool "64kB"
Paul Burton3b2db172017-06-05 11:21:27 -07002296 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297 help
2298 Using 64kB page size will result in higher performance kernel at
2299 the price of higher memory consumption. This option is available on
2300 all non-R3000 family processor. Not that at the time of this
Ralf Baechle714bfad2006-05-17 14:04:30 +01002301 writing this option is still high experimental.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302
2303endchoice
2304
David Daneyc9bace72010-10-11 14:52:45 -07002305config FORCE_MAX_ZONEORDER
2306 int "Maximum zone order"
Alex Smithe4362d12014-01-21 11:22:35 +00002307 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2308 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2309 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2310 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2311 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2312 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
Paul Cercueilef923a72020-09-17 15:35:28 +02002313 range 0 64
David Daneyc9bace72010-10-11 14:52:45 -07002314 default "11"
2315 help
2316 The kernel memory allocator divides physically contiguous memory
2317 blocks into "zones", where each zone is a power of two number of
2318 pages. This option selects the largest power of two that the kernel
2319 keeps in the memory allocator. If you need to allocate very large
2320 blocks of physically contiguous memory, then you may need to
2321 increase this value.
2322
2323 This config option is actually maximum order plus one. For example,
2324 a value of 11 means that the largest free memory block is 2^10 pages.
2325
2326 The page size is not necessarily 4KB. Keep this in mind
2327 when choosing a value for this option.
2328
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329config BOARD_SCACHE
2330 bool
2331
2332config IP22_CPU_SCACHE
2333 bool
2334 select BOARD_SCACHE
2335
Chris Dearman9318c512006-06-20 17:15:20 +01002336#
2337# Support for a MIPS32 / MIPS64 style S-caches
2338#
2339config MIPS_CPU_SCACHE
2340 bool
2341 select BOARD_SCACHE
2342
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343config R5000_CPU_SCACHE
2344 bool
2345 select BOARD_SCACHE
2346
2347config RM7000_CPU_SCACHE
2348 bool
2349 select BOARD_SCACHE
2350
2351config SIBYTE_DMA_PAGEOPS
2352 bool "Use DMA to clear/copy pages"
2353 depends on CPU_SB1
2354 help
2355 Instead of using the CPU to zero and copy pages, use a Data Mover
2356 channel. These DMA channels are otherwise unused by the standard
2357 SiByte Linux port. Seems to give a small performance benefit.
2358
2359config CPU_HAS_PREFETCH
Ralf Baechlec8094b52005-08-05 14:28:54 +00002360 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361
Florian Fainelli3165c842012-01-31 18:18:43 +01002362config CPU_GENERIC_DUMP_TLB
2363 bool
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002364 default y if !(CPU_R3000 || CPU_TX39XX)
Florian Fainelli3165c842012-01-31 18:18:43 +01002365
Paul Burtonc92e47e2018-11-07 23:14:02 +00002366config MIPS_FP_SUPPORT
Paul Burton183b40f2018-11-07 23:14:11 +00002367 bool "Floating Point support" if EXPERT
2368 default y
2369 help
2370 Select y to include support for floating point in the kernel
2371 including initialization of FPU hardware, FP context save & restore
2372 and emulation of an FPU where necessary. Without this support any
2373 userland program attempting to use floating point instructions will
2374 receive a SIGILL.
2375
2376 If you know that your userland will not attempt to use floating point
2377 instructions then you can say n here to shrink the kernel a little.
2378
2379 If unsure, say y.
Paul Burtonc92e47e2018-11-07 23:14:02 +00002380
Paul Burton97f7dcb2018-11-07 23:14:02 +00002381config CPU_R2300_FPU
2382 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002383 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002384 default y if CPU_R3000 || CPU_TX39XX
2385
Paul Burton54746822019-08-31 15:40:43 +00002386config CPU_R3K_TLB
2387 bool
2388
Florian Fainelli91405eb2012-01-31 18:18:44 +01002389config CPU_R4K_FPU
2390 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002391 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002392 default y if !CPU_R2300_FPU
Florian Fainelli91405eb2012-01-31 18:18:44 +01002393
Florian Fainelli62cedc42012-01-31 18:18:45 +01002394config CPU_R4K_CACHE_TLB
2395 bool
Paul Burton54746822019-08-31 15:40:43 +00002396 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
Florian Fainelli62cedc42012-01-31 18:18:45 +01002397
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002398config MIPS_MT_SMP
Markos Chandrasa92b7f82014-04-08 11:59:10 +01002399 bool "MIPS MT SMP support (1 TC on each available VPE)"
Paul Burton5cbf9682017-08-07 16:01:16 -07002400 default y
Paul Burton527f1022017-08-07 16:18:04 -07002401 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002402 select CPU_MIPSR2_IRQ_VI
Chris Dearmand725cf32007-05-08 14:05:39 +01002403 select CPU_MIPSR2_IRQ_EI
Steven J. Hillc080faa2013-10-04 16:23:28 -05002404 select SYNC_R4K
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002405 select MIPS_MT
2406 select SMP
Ralf Baechle87353d82007-11-19 12:23:51 +00002407 select SMP_UP
Steven J. Hillc080faa2013-10-04 16:23:28 -05002408 select SYS_SUPPORTS_SMP
2409 select SYS_SUPPORTS_SCHED_SMT
Al Cooper399aaa22012-07-13 16:44:53 -04002410 select MIPS_PERF_SHARED_TC_COUNTERS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002411 help
Steven J. Hillc080faa2013-10-04 16:23:28 -05002412 This is a kernel model which is known as SMVP. This is supported
2413 on cores with the MT ASE and uses the available VPEs to implement
2414 virtual processors which supports SMP. This is equivalent to the
2415 Intel Hyperthreading feature. For further information go to
2416 <http://www.imgtec.com/mips/mips-multithreading.asp>.
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002417
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002418config MIPS_MT
2419 bool
2420
Ralf Baechle0ab7aef2007-03-02 20:42:04 +00002421config SCHED_SMT
2422 bool "SMT (multithreading) scheduler support"
2423 depends on SYS_SUPPORTS_SCHED_SMT
2424 default n
2425 help
2426 SMT scheduler support improves the CPU scheduler's decision making
2427 when dealing with MIPS MT enabled cores at a cost of slightly
2428 increased overhead in some places. If unsure say N here.
2429
2430config SYS_SUPPORTS_SCHED_SMT
2431 bool
2432
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002433config SYS_SUPPORTS_MULTITHREADING
2434 bool
2435
Ralf Baechlef088fc82006-04-05 09:45:47 +01002436config MIPS_MT_FPAFF
2437 bool "Dynamic FPU affinity for FP-intensive threads"
Ralf Baechlef088fc82006-04-05 09:45:47 +01002438 default y
Ralf Baechleb6336482014-05-23 16:29:44 +02002439 depends on MIPS_MT_SMP
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002440
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002441config MIPSR2_TO_R6_EMULATOR
2442 bool "MIPS R2-to-R6 emulator"
Paul Burton9eaa9a82016-10-17 15:34:37 +01002443 depends on CPU_MIPSR6
Paul Burtonc92e47e2018-11-07 23:14:02 +00002444 depends on MIPS_FP_SUPPORT
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002445 default y
2446 help
2447 Choose this option if you want to run non-R6 MIPS userland code.
2448 Even if you say 'Y' here, the emulator will still be disabled by
Markos Chandras07edf0d2015-03-10 12:30:56 +00002449 default. You can enable it using the 'mipsr2emu' kernel option.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002450 The only reason this is a build-time option is to save ~14K from the
2451 final kernel image.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002452
James Hoganf35764e2018-01-15 20:54:35 +00002453config SYS_SUPPORTS_VPE_LOADER
2454 bool
2455 depends on SYS_SUPPORTS_MULTITHREADING
2456 help
2457 Indicates that the platform supports the VPE loader, and provides
2458 physical_memsize.
2459
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002460config MIPS_VPE_LOADER
2461 bool "VPE loader support."
James Hoganf35764e2018-01-15 20:54:35 +00002462 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002463 select CPU_MIPSR2_IRQ_VI
2464 select CPU_MIPSR2_IRQ_EI
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002465 select MIPS_MT
2466 help
2467 Includes a loader for loading an elf relocatable object
2468 onto another VPE and running it.
Ralf Baechlef088fc82006-04-05 09:45:47 +01002469
Deng-Cheng Zhu17a1d522013-10-30 15:52:07 -05002470config MIPS_VPE_LOADER_CMP
2471 bool
2472 default "y"
2473 depends on MIPS_VPE_LOADER && MIPS_CMP
2474
Deng-Cheng Zhu1a2a6d72013-10-30 15:52:06 -05002475config MIPS_VPE_LOADER_MT
2476 bool
2477 default "y"
2478 depends on MIPS_VPE_LOADER && !MIPS_CMP
2479
Ralf Baechlee01402b2005-07-14 15:57:16 +00002480config MIPS_VPE_LOADER_TOM
2481 bool "Load VPE program into memory hidden from linux"
2482 depends on MIPS_VPE_LOADER
2483 default y
2484 help
2485 The loader can use memory that is present but has been hidden from
2486 Linux using the kernel command line option "mem=xxMB". It's up to
2487 you to ensure the amount you put in the option and the space your
2488 program requires is less or equal to the amount physically present.
2489
Ralf Baechlee01402b2005-07-14 15:57:16 +00002490config MIPS_VPE_APSP_API
Ralf Baechle5e83d432005-10-29 19:32:41 +01002491 bool "Enable support for AP/SP API (RTLX)"
2492 depends on MIPS_VPE_LOADER
Ralf Baechlee01402b2005-07-14 15:57:16 +00002493
Deng-Cheng Zhuda615cf2014-01-01 16:29:03 +01002494config MIPS_VPE_APSP_API_CMP
2495 bool
2496 default "y"
2497 depends on MIPS_VPE_APSP_API && MIPS_CMP
2498
Deng-Cheng Zhu2c973ef2014-01-01 16:26:46 +01002499config MIPS_VPE_APSP_API_MT
2500 bool
2501 default "y"
2502 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2503
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002504config MIPS_CMP
Paul Burton5cac93b2014-01-15 10:32:00 +00002505 bool "MIPS CMP framework support (DEPRECATED)"
Markos Chandras56763192015-07-09 10:40:38 +01002506 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002507 select SMP
Tim Andersoneb9b5142009-06-17 16:40:34 -07002508 select SYNC_R4K
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002509 select SYS_SUPPORTS_SMP
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002510 select WEAK_ORDERING
2511 default n
2512 help
Paul Burton044505c2014-01-15 10:31:58 +00002513 Select this if you are using a bootloader which implements the "CMP
2514 framework" protocol (ie. YAMON) and want your kernel to make use of
2515 its ability to start secondary CPUs.
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002516
Paul Burton5cac93b2014-01-15 10:32:00 +00002517 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2518 instead of this.
2519
Paul Burton0ee958e2014-01-15 10:31:53 +00002520config MIPS_CPS
2521 bool "MIPS Coherent Processing System support"
Paul Burton5a3e7c02016-02-03 03:15:33 +00002522 depends on SYS_SUPPORTS_MIPS_CPS
Paul Burton0ee958e2014-01-15 10:31:53 +00002523 select MIPS_CM
Paul Burton1d8f1f52014-04-14 14:13:57 +01002524 select MIPS_CPS_PM if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002525 select SMP
2526 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
Paul Burton1d8f1f52014-04-14 14:13:57 +01002527 select SYS_SUPPORTS_HOTPLUG_CPU
Paul Burtonc8b77122017-06-02 14:48:52 -07002528 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
Paul Burton0ee958e2014-01-15 10:31:53 +00002529 select SYS_SUPPORTS_SMP
2530 select WEAK_ORDERING
Wei Lid8d32762020-12-03 14:54:43 +08002531 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002532 help
2533 Select this if you wish to run an SMP kernel across multiple cores
2534 within a MIPS Coherent Processing System. When this option is
2535 enabled the kernel will probe for other cores and boot them with
2536 no external assistance. It is safe to enable this when hardware
2537 support is unavailable.
2538
Paul Burton3179d372014-04-14 11:00:56 +01002539config MIPS_CPS_PM
Markos Chandras39a59592014-09-18 16:09:49 +01002540 depends on MIPS_CPS
Paul Burton3179d372014-04-14 11:00:56 +01002541 bool
2542
Paul Burton9f98f3d2014-01-15 10:31:51 +00002543config MIPS_CM
2544 bool
Paul Burton3c9b4162017-08-12 19:49:42 -07002545 select MIPS_CPC
Paul Burton9f98f3d2014-01-15 10:31:51 +00002546
Paul Burton9c38cf42014-01-15 10:31:52 +00002547config MIPS_CPC
2548 bool
Ralf Baechle26009902006-04-05 09:45:45 +01002549
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550config SB1_PASS_2_WORKAROUNDS
2551 bool
2552 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2553 default y
2554
2555config SB1_PASS_2_1_WORKAROUNDS
2556 bool
2557 depends on CPU_SB1 && CPU_SB1_PASS_2
2558 default y
2559
Markos Chandras9e2b5372014-07-21 08:46:14 +01002560choice
2561 prompt "SmartMIPS or microMIPS ASE support"
2562
2563config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2564 bool "None"
2565 help
2566 Select this if you want neither microMIPS nor SmartMIPS support
2567
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002568config CPU_HAS_SMARTMIPS
2569 depends on SYS_SUPPORTS_SMARTMIPS
Markos Chandras9e2b5372014-07-21 08:46:14 +01002570 bool "SmartMIPS"
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002571 help
2572 SmartMIPS is a extension of the MIPS32 architecture aimed at
2573 increased security at both hardware and software level for
2574 smartcards. Enabling this option will allow proper use of the
2575 SmartMIPS instructions by Linux applications. However a kernel with
2576 this option will not work on a MIPS core without SmartMIPS core. If
2577 you don't know you probably don't have SmartMIPS and should say N
2578 here.
2579
Steven J. Hillbce86082013-03-25 13:27:11 -05002580config CPU_MICROMIPS
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002581 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
Markos Chandras9e2b5372014-07-21 08:46:14 +01002582 bool "microMIPS"
Steven J. Hillbce86082013-03-25 13:27:11 -05002583 help
2584 When this option is enabled the kernel will be built using the
2585 microMIPS ISA
2586
Markos Chandras9e2b5372014-07-21 08:46:14 +01002587endchoice
2588
Paul Burtona5e9a692014-01-27 15:23:10 +00002589config CPU_HAS_MSA
Paul Burton0ce34172015-07-27 12:58:27 -07002590 bool "Support for the MIPS SIMD Architecture"
Paul Burtona5e9a692014-01-27 15:23:10 +00002591 depends on CPU_SUPPORTS_MSA
Paul Burtonc92e47e2018-11-07 23:14:02 +00002592 depends on MIPS_FP_SUPPORT
Paul Burton2a6cb6692014-07-11 16:47:14 +01002593 depends on 64BIT || MIPS_O32_FP64_SUPPORT
Paul Burtona5e9a692014-01-27 15:23:10 +00002594 help
2595 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2596 and a set of SIMD instructions to operate on them. When this option
Paul Burton1db1af82014-01-27 15:23:11 +00002597 is enabled the kernel will support allocating & switching MSA
2598 vector register contexts. If you know that your kernel will only be
2599 running on CPUs which do not support MSA or that your userland will
2600 not be making use of it then you may wish to say N here to reduce
2601 the size & complexity of your kernel.
Paul Burtona5e9a692014-01-27 15:23:10 +00002602
2603 If unsure, say Y.
2604
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605config CPU_HAS_WB
Ralf Baechlef7062dd2006-04-24 14:58:53 +01002606 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002607
Kevin Cernekeedf0ac8a2011-11-16 01:25:45 +00002608config XKS01
2609 bool
2610
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002611config CPU_HAS_DIEI
2612 depends on !CPU_DIEI_BROKEN
2613 bool
2614
2615config CPU_DIEI_BROKEN
2616 bool
2617
Florian Fainelli8256b172016-02-09 12:55:51 -08002618config CPU_HAS_RIXI
2619 bool
2620
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002621config CPU_NO_LOAD_STORE_LR
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002622 bool
2623 help
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002624 CPU lacks support for unaligned load and store instructions:
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002625 LWL, LWR, SWL, SWR (Load/store word left/right).
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002626 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2627 systems).
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002628
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002629#
2630# Vectored interrupt mode is an R2 feature
2631#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002632config CPU_MIPSR2_IRQ_VI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002633 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002634
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002635#
2636# Extended interrupt mode is an R2 feature
2637#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002638config CPU_MIPSR2_IRQ_EI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002639 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002640
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641config CPU_HAS_SYNC
2642 bool
2643 depends on !CPU_R3000
2644 default y
2645
2646#
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002647# CPU non-features
2648#
2649config CPU_DADDI_WORKAROUNDS
2650 bool
2651
2652config CPU_R4000_WORKAROUNDS
2653 bool
2654 select CPU_R4400_WORKAROUNDS
2655
2656config CPU_R4400_WORKAROUNDS
2657 bool
2658
Paul Burton071d2f02019-10-01 23:04:32 +00002659config CPU_R4X00_BUGS64
2660 bool
2661 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2662
Paul Burton4edf00a2016-05-06 14:36:23 +01002663config MIPS_ASID_SHIFT
2664 int
2665 default 6 if CPU_R3000 || CPU_TX39XX
Paul Burton4edf00a2016-05-06 14:36:23 +01002666 default 0
2667
2668config MIPS_ASID_BITS
2669 int
Paul Burton2db003a2016-05-06 14:36:24 +01002670 default 0 if MIPS_ASID_BITS_VARIABLE
Paul Burton4edf00a2016-05-06 14:36:23 +01002671 default 6 if CPU_R3000 || CPU_TX39XX
2672 default 8
2673
Paul Burton2db003a2016-05-06 14:36:24 +01002674config MIPS_ASID_BITS_VARIABLE
2675 bool
2676
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002677config MIPS_CRC_SUPPORT
2678 bool
2679
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +02002680# R4600 erratum. Due to the lack of errata information the exact
2681# technical details aren't known. I've experimentally found that disabling
2682# interrupts during indexed I-cache flushes seems to be sufficient to deal
2683# with the issue.
2684config WAR_R4600_V1_INDEX_ICACHEOP
2685 bool
2686
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002687# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2688#
2689# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2690# Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2691# executed if there is no other dcache activity. If the dcache is
Colin Ian King18ff14c2020-10-27 18:34:30 +00002692# accessed for another instruction immediately preceding when these
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002693# cache instructions are executing, it is possible that the dcache
2694# tag match outputs used by these cache instructions will be
2695# incorrect. These cache instructions should be preceded by at least
2696# four instructions that are not any kind of load or store
2697# instruction.
2698#
2699# This is not allowed: lw
2700# nop
2701# nop
2702# nop
2703# cache Hit_Writeback_Invalidate_D
2704#
2705# This is allowed: lw
2706# nop
2707# nop
2708# nop
2709# nop
2710# cache Hit_Writeback_Invalidate_D
2711config WAR_R4600_V1_HIT_CACHEOP
2712 bool
2713
Thomas Bogendoerfer44def342020-08-24 18:32:45 +02002714# Writeback and invalidate the primary cache dcache before DMA.
2715#
2716# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2717# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2718# operate correctly if the internal data cache refill buffer is empty. These
2719# CACHE instructions should be separated from any potential data cache miss
2720# by a load instruction to an uncached address to empty the response buffer."
2721# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2722# in .pdf format.)
2723config WAR_R4600_V2_HIT_CACHEOP
2724 bool
2725
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +02002726# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2727# the line which this instruction itself exists, the following
2728# operation is not guaranteed."
2729#
2730# Workaround: do two phase flushing for Index_Invalidate_I
2731config WAR_TX49XX_ICACHE_INDEX_INV
2732 bool
2733
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +02002734# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2735# opposes it being called that) where invalid instructions in the same
2736# I-cache line worth of instructions being fetched may case spurious
2737# exceptions.
2738config WAR_ICACHE_REFILLS
2739 bool
2740
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +02002741# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2742# may cause ll / sc and lld / scd sequences to execute non-atomically.
2743config WAR_R10000_LLSC
2744 bool
2745
Thomas Bogendoerfera7fbed92020-08-24 18:32:50 +02002746# 34K core erratum: "Problems Executing the TLBR Instruction"
2747config WAR_MIPS34K_MISSED_ITLB
2748 bool
2749
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002750#
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751# - Highmem only makes sense for the 32-bit kernel.
2752# - The current highmem code will only work properly on physically indexed
2753# caches such as R3000, SB1, R7000 or those that look like they're virtually
2754# indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2755# moment we protect the user and offer the highmem option only on machines
2756# where it's known to be safe. This will not offer highmem on a few systems
2757# such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2758# indexed CPUs but we're playing safe.
Ralf Baechle797798c2005-08-10 15:17:11 +00002759# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2760# know they might have memory configurations that could make use of highmem
2761# support.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762#
2763config HIGHMEM
2764 bool "High Memory Support"
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002765 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
Thomas Gleixnera4c33e82020-11-03 10:27:25 +01002766 select KMAP_LOCAL
Ralf Baechle797798c2005-08-10 15:17:11 +00002767
2768config CPU_SUPPORTS_HIGHMEM
2769 bool
2770
2771config SYS_SUPPORTS_HIGHMEM
2772 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002774config SYS_SUPPORTS_SMARTMIPS
2775 bool
2776
Steven J. Hilla6a48342013-02-05 16:52:02 -06002777config SYS_SUPPORTS_MICROMIPS
2778 bool
2779
Ralf Baechle377cb1b2014-04-29 01:49:24 +02002780config SYS_SUPPORTS_MIPS16
2781 bool
2782 help
2783 This option must be set if a kernel might be executed on a MIPS16-
2784 enabled CPU even if MIPS16 is not actually being used. In other
2785 words, it makes the kernel MIPS16-tolerant.
2786
Paul Burtona5e9a692014-01-27 15:23:10 +00002787config CPU_SUPPORTS_MSA
2788 bool
2789
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002790config ARCH_FLATMEM_ENABLE
2791 def_bool y
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002792 depends on !NUMA && !CPU_LOONGSON2EF
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002793
Atsushi Nemotob1c6cd42006-07-03 00:09:47 +09002794config ARCH_SPARSEMEM_ENABLE
2795 bool
Mike Rapoport397dc002019-09-16 14:13:10 +03002796 select SPARSEMEM_STATIC if !SGI_IP27
Atsushi Nemoto31473742006-07-03 00:09:47 +09002797
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002798config NUMA
2799 bool "NUMA Support"
2800 depends on SYS_SUPPORTS_NUMA
Tiezhu Yangcf8194e2020-12-03 20:32:52 +08002801 select SMP
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002802 help
2803 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2804 Access). This option improves performance on systems with more
2805 than two nodes; on two node systems it is generally better to
Randy Dunlap172a37e2020-01-31 17:55:43 -08002806 leave it disabled; on single node systems leave this option
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002807 disabled.
2808
2809config SYS_SUPPORTS_NUMA
2810 bool
2811
Thomas Bogendoerferf3c560a2020-01-09 13:23:31 +01002812config HAVE_SETUP_PER_CPU_AREA
2813 def_bool y
2814 depends on NUMA
2815
2816config NEED_PER_CPU_EMBED_FIRST_CHUNK
2817 def_bool y
2818 depends on NUMA
2819
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002820config RELOCATABLE
2821 bool "Relocatable kernel"
Serge Seminab7c01f2020-05-21 17:07:14 +03002822 depends on SYS_SUPPORTS_RELOCATABLE
2823 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2824 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2825 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
Jinyang Hea307a4c2020-11-25 18:07:46 +08002826 CPU_P5600 || CAVIUM_OCTEON_SOC || \
2827 CPU_LOONGSON64
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002828 help
2829 This builds a kernel image that retains relocation information
2830 so it can be loaded someplace besides the default 1MB.
2831 The relocations make the kernel binary about 15% larger,
2832 but are discarded at runtime
2833
Matt Redfearn069fd762016-03-31 10:05:34 +01002834config RELOCATION_TABLE_SIZE
2835 hex "Relocation table size"
2836 depends on RELOCATABLE
2837 range 0x0 0x01000000
Jinyang Hea307a4c2020-11-25 18:07:46 +08002838 default "0x00200000" if CPU_LOONGSON64
Matt Redfearn069fd762016-03-31 10:05:34 +01002839 default "0x00100000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002840 help
Matt Redfearn069fd762016-03-31 10:05:34 +01002841 A table of relocation data will be appended to the kernel binary
2842 and parsed at boot to fix up the relocated kernel.
2843
2844 This option allows the amount of space reserved for the table to be
2845 adjusted, although the default of 1Mb should be ok in most cases.
2846
2847 The build will fail and a valid size suggested if this is too small.
2848
2849 If unsure, leave at the default value.
2850
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002851config RANDOMIZE_BASE
2852 bool "Randomize the address of the kernel image"
2853 depends on RELOCATABLE
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002854 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002855 Randomizes the physical and virtual address at which the
2856 kernel image is loaded, as a security feature that
2857 deters exploit attempts relying on knowledge of the location
2858 of kernel internals.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002859
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002860 Entropy is generated using any coprocessor 0 registers available.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002861
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002862 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002863
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002864 If unsure, say N.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002865
2866config RANDOMIZE_BASE_MAX_OFFSET
2867 hex "Maximum kASLR offset" if EXPERT
2868 depends on RANDOMIZE_BASE
2869 range 0x0 0x40000000 if EVA || 64BIT
2870 range 0x0 0x08000000
2871 default "0x01000000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002872 help
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002873 When kASLR is active, this provides the maximum offset that will
2874 be applied to the kernel image. It should be set according to the
2875 amount of physical RAM available in the target system minus
2876 PHYSICAL_START and must be a power of 2.
2877
2878 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2879 EVA or 64-bit. The default is 16Mb.
2880
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07002881config NODES_SHIFT
2882 int
2883 default "6"
2884 depends on NEED_MULTIPLE_NODES
2885
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002886config HW_PERF_EVENTS
2887 bool "Enable hardware performance counter support for perf events"
Viresh Kumare2589582021-01-14 17:05:21 +05302888 depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002889 default y
2890 help
2891 Enable hardware performance counter support for perf events. If
2892 disabled, perf events will use software events only.
2893
Tiezhu Yangbe8fa1c2020-02-05 12:08:33 +08002894config DMI
2895 bool "Enable DMI scanning"
2896 depends on MACH_LOONGSON64
2897 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2898 default y
2899 help
2900 Enabled scanning of DMI to identify machine quirks. Say Y
2901 here unless you have verified that your setup is not
2902 affected by entries in the DMI blacklist. Required by PNP
2903 BIOS code.
2904
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905config SMP
2906 bool "Multi-Processing support"
Ralf Baechlee73ea272006-06-04 11:51:46 +01002907 depends on SYS_SUPPORTS_SMP
2908 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08002910 a system with only one CPU, say N. If you have a system with more
2911 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912
Robert Graffham4a474152014-01-23 15:55:29 -08002913 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914 machines, but will use only one CPU of a multiprocessor machine. If
2915 you say Y here, the kernel will run on many, but not all,
Robert Graffham4a474152014-01-23 15:55:29 -08002916 uniprocessor machines. On a uniprocessor machine, the kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -07002917 will run faster if you say N here.
2918
2919 People using multiprocessor machines who say Y here should also say
2920 Y to "Enhanced Real Time Clock Support", below.
2921
Adrian Bunk03502fa2008-02-03 15:50:21 +02002922 See also the SMP-HOWTO available at
Alexander A. Klimovef054ad2020-07-14 21:12:26 +02002923 <https://www.tldp.org/docs.html#howto>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924
2925 If you don't know what to do here, say N.
2926
Matt Redfearn7840d612016-07-07 08:50:40 +01002927config HOTPLUG_CPU
2928 bool "Support for hot-pluggable CPUs"
2929 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2930 help
2931 Say Y here to allow turning CPUs off and on. CPUs can be
2932 controlled through /sys/devices/system/cpu.
2933 (Note: power management support will enable this option
2934 automatically on SMP systems. )
2935 Say N if you want to disable CPU hotplug.
2936
Ralf Baechle87353d82007-11-19 12:23:51 +00002937config SMP_UP
2938 bool
2939
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002940config SYS_SUPPORTS_MIPS_CMP
2941 bool
2942
Paul Burton0ee958e2014-01-15 10:31:53 +00002943config SYS_SUPPORTS_MIPS_CPS
2944 bool
2945
Ralf Baechlee73ea272006-06-04 11:51:46 +01002946config SYS_SUPPORTS_SMP
2947 bool
2948
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002949config NR_CPUS_DEFAULT_4
2950 bool
2951
2952config NR_CPUS_DEFAULT_8
2953 bool
2954
2955config NR_CPUS_DEFAULT_16
2956 bool
2957
2958config NR_CPUS_DEFAULT_32
2959 bool
2960
2961config NR_CPUS_DEFAULT_64
2962 bool
2963
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964config NR_CPUS
Jayachandran Ca91796a2014-04-29 20:07:40 +05302965 int "Maximum number of CPUs (2-256)"
2966 range 2 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967 depends on SMP
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002968 default "4" if NR_CPUS_DEFAULT_4
2969 default "8" if NR_CPUS_DEFAULT_8
2970 default "16" if NR_CPUS_DEFAULT_16
2971 default "32" if NR_CPUS_DEFAULT_32
2972 default "64" if NR_CPUS_DEFAULT_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973 help
2974 This allows you to specify the maximum number of CPUs which this
2975 kernel will support. The maximum supported value is 32 for 32-bit
2976 kernel and 64 for 64-bit kernels; the minimum value which makes
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002977 sense is 1 for Qemu (useful only for kernel debugging purposes)
2978 and 2 for all others.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979
2980 This is purely to save memory - each supported CPU adds
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002981 approximately eight kilobytes to the kernel image. For best
2982 performance should round up your number of processors to the next
2983 power of two.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002984
Al Cooper399aaa22012-07-13 16:44:53 -04002985config MIPS_PERF_SHARED_TC_COUNTERS
2986 bool
2987
David Daney7820b842017-09-28 12:34:04 -05002988config MIPS_NR_CPU_NR_MAP_1024
2989 bool
2990
2991config MIPS_NR_CPU_NR_MAP
2992 int
2993 depends on SMP
2994 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2995 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2996
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002997#
2998# Timer Interrupt Frequency Configuration
2999#
3000
3001choice
3002 prompt "Timer frequency"
3003 default HZ_250
3004 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003005 Allows the configuration of the timer frequency.
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003006
Paul Burton67596572015-09-22 10:16:39 -07003007 config HZ_24
3008 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
3009
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003010 config HZ_48
Ralf Baechle0f873582008-02-25 16:55:29 +00003011 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003012
3013 config HZ_100
3014 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
3015
3016 config HZ_128
3017 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
3018
3019 config HZ_250
3020 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
3021
3022 config HZ_256
3023 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
3024
3025 config HZ_1000
3026 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
3027
3028 config HZ_1024
3029 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
3030
3031endchoice
3032
Paul Burton67596572015-09-22 10:16:39 -07003033config SYS_SUPPORTS_24HZ
3034 bool
3035
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003036config SYS_SUPPORTS_48HZ
3037 bool
3038
3039config SYS_SUPPORTS_100HZ
3040 bool
3041
3042config SYS_SUPPORTS_128HZ
3043 bool
3044
3045config SYS_SUPPORTS_250HZ
3046 bool
3047
3048config SYS_SUPPORTS_256HZ
3049 bool
3050
3051config SYS_SUPPORTS_1000HZ
3052 bool
3053
3054config SYS_SUPPORTS_1024HZ
3055 bool
3056
3057config SYS_SUPPORTS_ARBIT_HZ
3058 bool
Paul Burton67596572015-09-22 10:16:39 -07003059 default y if !SYS_SUPPORTS_24HZ && \
3060 !SYS_SUPPORTS_48HZ && \
3061 !SYS_SUPPORTS_100HZ && \
3062 !SYS_SUPPORTS_128HZ && \
3063 !SYS_SUPPORTS_250HZ && \
3064 !SYS_SUPPORTS_256HZ && \
3065 !SYS_SUPPORTS_1000HZ && \
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003066 !SYS_SUPPORTS_1024HZ
3067
3068config HZ
3069 int
Paul Burton67596572015-09-22 10:16:39 -07003070 default 24 if HZ_24
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003071 default 48 if HZ_48
3072 default 100 if HZ_100
3073 default 128 if HZ_128
3074 default 250 if HZ_250
3075 default 256 if HZ_256
3076 default 1000 if HZ_1000
3077 default 1024 if HZ_1024
3078
Deng-Cheng Zhu96685b12015-03-07 10:30:19 -08003079config SCHED_HRTICK
3080 def_bool HIGH_RES_TIMERS
3081
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003082config KEXEC
Kees Cook7d607172013-01-16 18:53:19 -08003083 bool "Kexec system call"
Dave Young2965faa2015-09-09 15:38:55 -07003084 select KEXEC_CORE
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003085 help
3086 kexec is a system call that implements the ability to shutdown your
3087 current kernel, and to start another kernel. It is like a reboot
David Sterba3dde6ad2007-05-09 07:12:20 +02003088 but it is independent of the system firmware. And like a reboot
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003089 you can start any kernel with it, not just Linux.
3090
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02003091 The name comes from the similarity to the exec system call.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003092
3093 It is an ongoing process to be certain the hardware in a machine
3094 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02003095 initially work for you. As of this writing the exact hardware
3096 interface is strongly in flux, so no good recommendation can be
3097 made.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003098
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003099config CRASH_DUMP
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003100 bool "Kernel crash dumps"
3101 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003102 Generate crash dump after being started by kexec.
3103 This should be normally only set in special crash dump kernels
3104 which are loaded in the main kernel with kexec-tools into
3105 a specially reserved region and then later executed after
3106 a crash by kdump/kexec. The crash dump kernel must be compiled
3107 to a memory address not used by the main kernel or firmware using
3108 PHYSICAL_START.
3109
3110config PHYSICAL_START
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003111 hex "Physical address where the kernel is loaded"
Maciej W. Rozycki8bda3e22018-03-26 19:11:51 +01003112 default "0xffffffff84000000"
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003113 depends on CRASH_DUMP
3114 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003115 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
3116 If you plan to use kernel for capturing the crash dump change
3117 this value to start of the reserved region (the "X" value as
3118 specified in the "crashkernel=YM@XM" command line boot parameter
3119 passed to the panic-ed kernel).
3120
Paul Burton597ce172013-11-22 13:12:07 +00003121config MIPS_O32_FP64_SUPPORT
Paul Burtonb7f1e272018-11-07 23:13:58 +00003122 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
Paul Burton597ce172013-11-22 13:12:07 +00003123 depends on 32BIT || MIPS32_O32
Paul Burton597ce172013-11-22 13:12:07 +00003124 help
3125 When this is enabled, the kernel will support use of 64-bit floating
3126 point registers with binaries using the O32 ABI along with the
3127 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3128 32-bit MIPS systems this support is at the cost of increasing the
3129 size and complexity of the compiled FPU emulator. Thus if you are
3130 running a MIPS32 system and know that none of your userland binaries
3131 will require 64-bit floating point, you may wish to reduce the size
3132 of your kernel & potentially improve FP emulation performance by
3133 saying N here.
3134
Paul Burton06e2e882014-02-14 17:55:18 +00003135 Although binutils currently supports use of this flag the details
3136 concerning its effect upon the O32 ABI in userland are still being
Colin Ian King18ff14c2020-10-27 18:34:30 +00003137 worked on. In order to avoid userland becoming dependent upon current
Paul Burton06e2e882014-02-14 17:55:18 +00003138 behaviour before the details have been finalised, this option should
3139 be considered experimental and only enabled by those working upon
3140 said details.
3141
3142 If unsure, say N.
Paul Burton597ce172013-11-22 13:12:07 +00003143
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003144config USE_OF
Jonas Gorski0b3e06f2012-09-18 11:28:54 +02003145 bool
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003146 select OF
Stephen Neuendorffere6ce1322010-11-18 15:54:56 -08003147 select OF_EARLY_FLATTREE
Grant Likelyabd23632012-02-24 08:07:06 -07003148 select IRQ_DOMAIN
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003149
Dengcheng Zhu2fe8ea32018-09-11 14:49:24 -07003150config UHI_BOOT
3151 bool
3152
Andrew Bresticker7fafb062014-08-21 13:04:20 -07003153config BUILTIN_DTB
3154 bool
3155
Jonas Gorski1da8f172015-04-12 12:24:58 +02003156choice
Jonas Gorski5b24d522015-10-12 13:13:01 +02003157 prompt "Kernel appended dtb support" if USE_OF
Jonas Gorski1da8f172015-04-12 12:24:58 +02003158 default MIPS_NO_APPENDED_DTB
3159
3160 config MIPS_NO_APPENDED_DTB
3161 bool "None"
3162 help
3163 Do not enable appended dtb support.
3164
Aaro Koskinen87db5372015-09-11 17:46:14 +03003165 config MIPS_ELF_APPENDED_DTB
3166 bool "vmlinux"
3167 help
3168 With this option, the boot code will look for a device tree binary
3169 DTB) included in the vmlinux ELF section .appended_dtb. By default
3170 it is empty and the DTB can be appended using binutils command
3171 objcopy:
3172
3173 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3174
Colin Ian King18ff14c2020-10-27 18:34:30 +00003175 This is meant as a backward compatibility convenience for those
Aaro Koskinen87db5372015-09-11 17:46:14 +03003176 systems with a bootloader that can't be upgraded to accommodate
3177 the documented boot protocol using a device tree.
3178
Jonas Gorski1da8f172015-04-12 12:24:58 +02003179 config MIPS_RAW_APPENDED_DTB
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003180 bool "vmlinux.bin or vmlinuz.bin"
Jonas Gorski1da8f172015-04-12 12:24:58 +02003181 help
3182 With this option, the boot code will look for a device tree binary
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003183 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
Jonas Gorski1da8f172015-04-12 12:24:58 +02003184 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3185
3186 This is meant as a backward compatibility convenience for those
3187 systems with a bootloader that can't be upgraded to accommodate
3188 the documented boot protocol using a device tree.
3189
3190 Beware that there is very little in terms of protection against
3191 this option being confused by leftover garbage in memory that might
3192 look like a DTB header after a reboot if no actual DTB is appended
3193 to vmlinux.bin. Do not leave this option active in a production kernel
3194 if you don't intend to always append a DTB.
3195endchoice
3196
Jonas Gorski20249722015-10-12 13:13:02 +02003197choice
3198 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003199 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
Jiaxun Yang87fcfa72020-03-25 11:55:02 +08003200 !MACH_LOONGSON64 && !MIPS_MALTA && \
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003201 !CAVIUM_OCTEON_SOC
Jonas Gorski20249722015-10-12 13:13:02 +02003202 default MIPS_CMDLINE_FROM_BOOTLOADER
3203
3204 config MIPS_CMDLINE_FROM_DTB
3205 depends on USE_OF
3206 bool "Dtb kernel arguments if available"
3207
3208 config MIPS_CMDLINE_DTB_EXTEND
3209 depends on USE_OF
3210 bool "Extend dtb kernel arguments with bootloader arguments"
3211
3212 config MIPS_CMDLINE_FROM_BOOTLOADER
3213 bool "Bootloader kernel arguments if available"
Rabin Vincented47e152016-04-28 11:03:09 +02003214
3215 config MIPS_CMDLINE_BUILTIN_EXTEND
3216 depends on CMDLINE_BOOL
3217 bool "Extend builtin kernel arguments with bootloader arguments"
Jonas Gorski20249722015-10-12 13:13:02 +02003218endchoice
3219
Ralf Baechle5e83d432005-10-29 19:32:41 +01003220endmenu
3221
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +09003222config LOCKDEP_SUPPORT
3223 bool
3224 default y
3225
3226config STACKTRACE_SUPPORT
3227 bool
3228 default y
3229
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003230config PGTABLE_LEVELS
3231 int
Alex Belits3377e222017-02-16 17:27:34 -08003232 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003233 default 3 if 64BIT && !PAGE_SIZE_64KB
3234 default 2
3235
Paul Burton6c359eb2018-07-27 18:23:20 -07003236config MIPS_AUTO_PFN_OFFSET
3237 bool
3238
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3240
Paul Burtonc5611df2016-10-05 18:18:12 +01003241config PCI_DRIVERS_GENERIC
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003242 select PCI_DOMAINS_GENERIC if PCI
Paul Burtonc5611df2016-10-05 18:18:12 +01003243 bool
3244
3245config PCI_DRIVERS_LEGACY
3246 def_bool !PCI_DRIVERS_GENERIC
3247 select NO_GENERIC_PCI_IOPORT_MAP
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003248 select PCI_DOMAINS if PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003249
3250#
3251# ISA support is now enabled via select. Too many systems still have the one
3252# or other ISA chip on the board that users don't know about so don't expect
3253# users to choose the right thing ...
3254#
3255config ISA
3256 bool
3257
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258config TC
3259 bool "TURBOchannel support"
3260 depends on MACH_DECSTATION
3261 help
Justin P. Mattock50a23e62010-10-16 10:36:23 -07003262 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3263 processors. TURBOchannel programming specifications are available
3264 at:
3265 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3266 and:
3267 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3268 Linux driver support status is documented at:
3269 <http://www.linux-mips.org/wiki/DECstation>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270
Linus Torvalds1da177e2005-04-16 15:20:36 -07003271config MMU
3272 bool
3273 default y
3274
Matt Redfearn109c32f2016-11-24 17:32:45 +00003275config ARCH_MMAP_RND_BITS_MIN
3276 default 12 if 64BIT
3277 default 8
3278
3279config ARCH_MMAP_RND_BITS_MAX
3280 default 18 if 64BIT
3281 default 15
3282
3283config ARCH_MMAP_RND_COMPAT_BITS_MIN
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003284 default 8
Matt Redfearn109c32f2016-11-24 17:32:45 +00003285
3286config ARCH_MMAP_RND_COMPAT_BITS_MAX
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003287 default 15
Matt Redfearn109c32f2016-11-24 17:32:45 +00003288
Ralf Baechled865bea2007-10-11 23:46:10 +01003289config I8253
3290 bool
Russell King798778b2011-05-08 19:03:03 +01003291 select CLKSRC_I8253
Thomas Gleixner2d026122011-06-09 13:08:27 +00003292 select CLKEVT_I8253
Wu Zhangjin9726b432009-11-17 01:32:58 +08003293 select MIPS_EXTERNAL_TIMER
Ralf Baechled865bea2007-10-11 23:46:10 +01003294
Ralf Baechlee05eb3f2013-06-12 10:54:11 +02003295config ZONE_DMA
3296 bool
3297
Ralf Baechlecce335a2007-11-03 02:05:43 +00003298config ZONE_DMA32
3299 bool
3300
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301endmenu
3302
Linus Torvalds1da177e2005-04-16 15:20:36 -07003303config TRAD_SIGNALS
3304 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003305
Linus Torvalds1da177e2005-04-16 15:20:36 -07003306config MIPS32_COMPAT
Ralf Baechle78aaf952014-12-19 01:18:03 +01003307 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308
3309config COMPAT
3310 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003311
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003312config SYSVIPC_COMPAT
3313 bool
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003314
Linus Torvalds1da177e2005-04-16 15:20:36 -07003315config MIPS32_O32
3316 bool "Kernel support for o32 binaries"
Ralf Baechle78aaf952014-12-19 01:18:03 +01003317 depends on 64BIT
3318 select ARCH_WANT_OLD_COMPAT_IPC
3319 select COMPAT
3320 select MIPS32_COMPAT
3321 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003322 help
3323 Select this option if you want to run o32 binaries. These are pure
3324 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3325 existing binaries are in this format.
3326
3327 If unsure, say Y.
3328
3329config MIPS32_N32
3330 bool "Kernel support for n32 binaries"
Ralf Baechlec22eacf2015-01-03 12:10:23 +01003331 depends on 64BIT
Arnd Bergmann5a9372f2019-01-10 17:24:31 +01003332 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Ralf Baechle78aaf952014-12-19 01:18:03 +01003333 select COMPAT
3334 select MIPS32_COMPAT
3335 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003336 help
3337 Select this option if you want to run n32 binaries. These are
3338 64-bit binaries using 32-bit quantities for addressing and certain
3339 data that would normally be 64-bit. They are used in special
3340 cases.
3341
3342 If unsure, say N.
3343
Ralf Baechle21162452007-02-09 17:08:58 +00003344menu "Power management options"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003345
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003346config ARCH_HIBERNATION_POSSIBLE
3347 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003348 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003349
Johannes Bergf4cb5702007-12-08 02:14:00 +01003350config ARCH_SUSPEND_POSSIBLE
3351 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003352 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Johannes Bergf4cb5702007-12-08 02:14:00 +01003353
Ralf Baechle21162452007-02-09 17:08:58 +00003354source "kernel/power/Kconfig"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003355
Linus Torvalds1da177e2005-04-16 15:20:36 -07003356endmenu
3357
Viresh Kumar7a998932013-04-04 12:54:21 +00003358config MIPS_EXTERNAL_TIMER
3359 bool
3360
Viresh Kumar7a998932013-04-04 12:54:21 +00003361menu "CPU Power Management"
Paul Burtonc095eba2014-04-14 16:24:22 +01003362
3363if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
Viresh Kumar7a998932013-04-04 12:54:21 +00003364source "drivers/cpufreq/Kconfig"
Viresh Kumar7a998932013-04-04 12:54:21 +00003365endif
Wu Zhangjin9726b432009-11-17 01:32:58 +08003366
Paul Burtonc095eba2014-04-14 16:24:22 +01003367source "drivers/cpuidle/Kconfig"
3368
3369endmenu
3370
Ralf Baechle98cdee02012-11-15 10:35:42 +01003371source "drivers/firmware/Kconfig"
3372
Sanjay Lal2235a542012-11-21 18:33:59 -08003373source "arch/mips/kvm/Kconfig"
Nathan Chancellore91946d2020-04-28 15:14:16 -07003374
3375source "arch/mips/vdso/Kconfig"