blob: 045c99220184ae285cdfe20a015a8d08fc350e3d [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100138
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000139#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100140#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
141#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
142
Thomas Daniele981e7b2014-07-24 17:04:39 +0100143#define RING_EXECLIST_QFULL (1 << 0x2)
144#define RING_EXECLIST1_VALID (1 << 0x3)
145#define RING_EXECLIST0_VALID (1 << 0x4)
146#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
147#define RING_EXECLIST1_ACTIVE (1 << 0x11)
148#define RING_EXECLIST0_ACTIVE (1 << 0x12)
149
150#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
151#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
152#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
153#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
154#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
155#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100156
157#define CTX_LRI_HEADER_0 0x01
158#define CTX_CONTEXT_CONTROL 0x02
159#define CTX_RING_HEAD 0x04
160#define CTX_RING_TAIL 0x06
161#define CTX_RING_BUFFER_START 0x08
162#define CTX_RING_BUFFER_CONTROL 0x0a
163#define CTX_BB_HEAD_U 0x0c
164#define CTX_BB_HEAD_L 0x0e
165#define CTX_BB_STATE 0x10
166#define CTX_SECOND_BB_HEAD_U 0x12
167#define CTX_SECOND_BB_HEAD_L 0x14
168#define CTX_SECOND_BB_STATE 0x16
169#define CTX_BB_PER_CTX_PTR 0x18
170#define CTX_RCS_INDIRECT_CTX 0x1a
171#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
172#define CTX_LRI_HEADER_1 0x21
173#define CTX_CTX_TIMESTAMP 0x22
174#define CTX_PDP3_UDW 0x24
175#define CTX_PDP3_LDW 0x26
176#define CTX_PDP2_UDW 0x28
177#define CTX_PDP2_LDW 0x2a
178#define CTX_PDP1_UDW 0x2c
179#define CTX_PDP1_LDW 0x2e
180#define CTX_PDP0_UDW 0x30
181#define CTX_PDP0_LDW 0x32
182#define CTX_LRI_HEADER_2 0x41
183#define CTX_R_PWR_CLK_STATE 0x42
184#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
185
Ben Widawsky84b790f2014-07-24 17:04:36 +0100186#define GEN8_CTX_VALID (1<<0)
187#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
188#define GEN8_CTX_FORCE_RESTORE (1<<2)
189#define GEN8_CTX_L3LLC_COHERENT (1<<5)
190#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100191
192#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) { \
Michel Thierryd7b26332015-04-08 12:13:34 +0100193 const u64 _addr = test_bit(n, ppgtt->pdp.used_pdpes) ? \
Michel Thierrye5815a22015-04-08 12:13:32 +0100194 ppgtt->pdp.page_directory[n]->daddr : \
195 ppgtt->scratch_pd->daddr; \
196 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
197 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
198}
199
Ben Widawsky84b790f2014-07-24 17:04:36 +0100200enum {
201 ADVANCED_CONTEXT = 0,
202 LEGACY_CONTEXT,
203 ADVANCED_AD_CONTEXT,
204 LEGACY_64B_CONTEXT
205};
206#define GEN8_CTX_MODE_SHIFT 3
207enum {
208 FAULT_AND_HANG = 0,
209 FAULT_AND_HALT, /* Debug only */
210 FAULT_AND_STREAM,
211 FAULT_AND_CONTINUE /* Unsupported */
212};
213#define GEN8_CTX_ID_SHIFT 32
Arun Siluvery17ee9502015-06-19 19:07:01 +0100214#define CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000216static int intel_lr_context_pin(struct intel_engine_cs *ring,
217 struct intel_context *ctx);
218
Oscar Mateo73e4d072014-07-24 17:04:48 +0100219/**
220 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
221 * @dev: DRM device.
222 * @enable_execlists: value of i915.enable_execlists module parameter.
223 *
224 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000225 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100226 *
227 * Return: 1 if Execlists is supported and has to be enabled.
228 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100229int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
230{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200231 WARN_ON(i915.enable_ppgtt == -1);
232
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000233 if (INTEL_INFO(dev)->gen >= 9)
234 return 1;
235
Oscar Mateo127f1002014-07-24 17:04:11 +0100236 if (enable_execlists == 0)
237 return 0;
238
Oscar Mateo14bf9932014-07-24 17:04:34 +0100239 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
240 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100241 return 1;
242
243 return 0;
244}
Oscar Mateoede7d422014-07-24 17:04:12 +0100245
Oscar Mateo73e4d072014-07-24 17:04:48 +0100246/**
247 * intel_execlists_ctx_id() - get the Execlists Context ID
248 * @ctx_obj: Logical Ring Context backing object.
249 *
250 * Do not confuse with ctx->id! Unfortunately we have a name overload
251 * here: the old context ID we pass to userspace as a handler so that
252 * they can refer to a context, and the new context ID we pass to the
253 * ELSP so that the GPU can inform us of the context status via
254 * interrupts.
255 *
256 * Return: 20-bits globally unique context ID.
257 */
Ben Widawsky84b790f2014-07-24 17:04:36 +0100258u32 intel_execlists_ctx_id(struct drm_i915_gem_object *ctx_obj)
259{
260 u32 lrca = i915_gem_obj_ggtt_offset(ctx_obj);
261
262 /* LRCA is required to be 4K aligned so the more significant 20 bits
263 * are globally unique */
264 return lrca >> 12;
265}
266
Nick Hoath203a5712015-02-06 11:30:04 +0000267static uint64_t execlists_ctx_descriptor(struct intel_engine_cs *ring,
268 struct drm_i915_gem_object *ctx_obj)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100269{
Nick Hoath203a5712015-02-06 11:30:04 +0000270 struct drm_device *dev = ring->dev;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100271 uint64_t desc;
272 uint64_t lrca = i915_gem_obj_ggtt_offset(ctx_obj);
Michel Thierryacdd8842014-07-24 17:04:38 +0100273
274 WARN_ON(lrca & 0xFFFFFFFF00000FFFULL);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100275
276 desc = GEN8_CTX_VALID;
277 desc |= LEGACY_CONTEXT << GEN8_CTX_MODE_SHIFT;
Arun Siluvery51847fb2015-04-07 14:01:33 +0100278 if (IS_GEN8(ctx_obj->base.dev))
279 desc |= GEN8_CTX_L3LLC_COHERENT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100280 desc |= GEN8_CTX_PRIVILEGE;
281 desc |= lrca;
282 desc |= (u64)intel_execlists_ctx_id(ctx_obj) << GEN8_CTX_ID_SHIFT;
283
284 /* TODO: WaDisableLiteRestore when we start using semaphore
285 * signalling between Command Streamers */
286 /* desc |= GEN8_CTX_FORCE_RESTORE; */
287
Nick Hoath203a5712015-02-06 11:30:04 +0000288 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
289 if (IS_GEN9(dev) &&
290 INTEL_REVID(dev) <= SKL_REVID_B0 &&
291 (ring->id == BCS || ring->id == VCS ||
292 ring->id == VECS || ring->id == VCS2))
293 desc |= GEN8_CTX_FORCE_RESTORE;
294
Ben Widawsky84b790f2014-07-24 17:04:36 +0100295 return desc;
296}
297
298static void execlists_elsp_write(struct intel_engine_cs *ring,
299 struct drm_i915_gem_object *ctx_obj0,
300 struct drm_i915_gem_object *ctx_obj1)
301{
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000302 struct drm_device *dev = ring->dev;
303 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100304 uint64_t temp = 0;
305 uint32_t desc[4];
306
307 /* XXX: You must always write both descriptors in the order below. */
308 if (ctx_obj1)
Nick Hoath203a5712015-02-06 11:30:04 +0000309 temp = execlists_ctx_descriptor(ring, ctx_obj1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100310 else
311 temp = 0;
312 desc[1] = (u32)(temp >> 32);
313 desc[0] = (u32)temp;
314
Nick Hoath203a5712015-02-06 11:30:04 +0000315 temp = execlists_ctx_descriptor(ring, ctx_obj0);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100316 desc[3] = (u32)(temp >> 32);
317 desc[2] = (u32)temp;
318
Chris Wilsona6111f72015-04-07 16:21:02 +0100319 spin_lock(&dev_priv->uncore.lock);
320 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
321 I915_WRITE_FW(RING_ELSP(ring), desc[1]);
322 I915_WRITE_FW(RING_ELSP(ring), desc[0]);
323 I915_WRITE_FW(RING_ELSP(ring), desc[3]);
Chris Wilson6daccb02015-01-16 11:34:35 +0200324
Ben Widawsky84b790f2014-07-24 17:04:36 +0100325 /* The context is automatically loaded after the following */
Chris Wilsona6111f72015-04-07 16:21:02 +0100326 I915_WRITE_FW(RING_ELSP(ring), desc[2]);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100327
328 /* ELSP is a wo register, so use another nearby reg for posting instead */
Chris Wilsona6111f72015-04-07 16:21:02 +0100329 POSTING_READ_FW(RING_EXECLIST_STATUS(ring));
330 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
331 spin_unlock(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100332}
333
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000334static int execlists_update_context(struct drm_i915_gem_object *ctx_obj,
335 struct drm_i915_gem_object *ring_obj,
Michel Thierryd7b26332015-04-08 12:13:34 +0100336 struct i915_hw_ppgtt *ppgtt,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000337 u32 tail)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100338{
339 struct page *page;
340 uint32_t *reg_state;
341
342 page = i915_gem_object_get_page(ctx_obj, 1);
343 reg_state = kmap_atomic(page);
344
345 reg_state[CTX_RING_TAIL+1] = tail;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000346 reg_state[CTX_RING_BUFFER_START+1] = i915_gem_obj_ggtt_offset(ring_obj);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100347
Michel Thierryd7b26332015-04-08 12:13:34 +0100348 /* True PPGTT with dynamic page allocation: update PDP registers and
349 * point the unallocated PDPs to the scratch page
350 */
351 if (ppgtt) {
352 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
353 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
354 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
355 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
356 }
357
Oscar Mateoae1250b2014-07-24 17:04:37 +0100358 kunmap_atomic(reg_state);
359
360 return 0;
361}
362
Dave Gordoncd0707c2014-10-30 15:41:56 +0000363static void execlists_submit_contexts(struct intel_engine_cs *ring,
364 struct intel_context *to0, u32 tail0,
365 struct intel_context *to1, u32 tail1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100366{
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000367 struct drm_i915_gem_object *ctx_obj0 = to0->engine[ring->id].state;
368 struct intel_ringbuffer *ringbuf0 = to0->engine[ring->id].ringbuf;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100369 struct drm_i915_gem_object *ctx_obj1 = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000370 struct intel_ringbuffer *ringbuf1 = NULL;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100371
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372 BUG_ON(!ctx_obj0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100373 WARN_ON(!i915_gem_obj_is_pinned(ctx_obj0));
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000374 WARN_ON(!i915_gem_obj_is_pinned(ringbuf0->obj));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100375
Michel Thierryd7b26332015-04-08 12:13:34 +0100376 execlists_update_context(ctx_obj0, ringbuf0->obj, to0->ppgtt, tail0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100377
Ben Widawsky84b790f2014-07-24 17:04:36 +0100378 if (to1) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000379 ringbuf1 = to1->engine[ring->id].ringbuf;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100380 ctx_obj1 = to1->engine[ring->id].state;
381 BUG_ON(!ctx_obj1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100382 WARN_ON(!i915_gem_obj_is_pinned(ctx_obj1));
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000383 WARN_ON(!i915_gem_obj_is_pinned(ringbuf1->obj));
Oscar Mateoae1250b2014-07-24 17:04:37 +0100384
Michel Thierryd7b26332015-04-08 12:13:34 +0100385 execlists_update_context(ctx_obj1, ringbuf1->obj, to1->ppgtt, tail1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100386 }
387
388 execlists_elsp_write(ring, ctx_obj0, ctx_obj1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100389}
390
Michel Thierryacdd8842014-07-24 17:04:38 +0100391static void execlists_context_unqueue(struct intel_engine_cs *ring)
392{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000393 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
394 struct drm_i915_gem_request *cursor = NULL, *tmp = NULL;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100395
396 assert_spin_locked(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100397
Peter Antoine779949f2015-05-11 16:03:27 +0100398 /*
399 * If irqs are not active generate a warning as batches that finish
400 * without the irqs may get lost and a GPU Hang may occur.
401 */
402 WARN_ON(!intel_irqs_enabled(ring->dev->dev_private));
403
Michel Thierryacdd8842014-07-24 17:04:38 +0100404 if (list_empty(&ring->execlist_queue))
405 return;
406
407 /* Try to read in pairs */
408 list_for_each_entry_safe(cursor, tmp, &ring->execlist_queue,
409 execlist_link) {
410 if (!req0) {
411 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000412 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100413 /* Same ctx: ignore first request, as second request
414 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100415 cursor->elsp_submitted = req0->elsp_submitted;
Michel Thierryacdd8842014-07-24 17:04:38 +0100416 list_del(&req0->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000417 list_add_tail(&req0->execlist_link,
418 &ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100419 req0 = cursor;
420 } else {
421 req1 = cursor;
422 break;
423 }
424 }
425
Michel Thierry53292cd2015-04-15 18:11:33 +0100426 if (IS_GEN8(ring->dev) || IS_GEN9(ring->dev)) {
427 /*
428 * WaIdleLiteRestore: make sure we never cause a lite
429 * restore with HEAD==TAIL
430 */
Michel Thierryd63f8202015-04-27 12:31:44 +0100431 if (req0->elsp_submitted) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100432 /*
433 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL
434 * as we resubmit the request. See gen8_emit_request()
435 * for where we prepare the padding after the end of the
436 * request.
437 */
438 struct intel_ringbuffer *ringbuf;
439
440 ringbuf = req0->ctx->engine[ring->id].ringbuf;
441 req0->tail += 8;
442 req0->tail &= ringbuf->size - 1;
443 }
444 }
445
Oscar Mateoe1fee722014-07-24 17:04:40 +0100446 WARN_ON(req1 && req1->elsp_submitted);
447
Nick Hoath6d3d8272015-01-15 13:10:39 +0000448 execlists_submit_contexts(ring, req0->ctx, req0->tail,
449 req1 ? req1->ctx : NULL,
450 req1 ? req1->tail : 0);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100451
452 req0->elsp_submitted++;
453 if (req1)
454 req1->elsp_submitted++;
Michel Thierryacdd8842014-07-24 17:04:38 +0100455}
456
Thomas Daniele981e7b2014-07-24 17:04:39 +0100457static bool execlists_check_remove_request(struct intel_engine_cs *ring,
458 u32 request_id)
459{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000460 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100461
462 assert_spin_locked(&ring->execlist_lock);
463
464 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000465 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100466 execlist_link);
467
468 if (head_req != NULL) {
469 struct drm_i915_gem_object *ctx_obj =
Nick Hoath6d3d8272015-01-15 13:10:39 +0000470 head_req->ctx->engine[ring->id].state;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100471 if (intel_execlists_ctx_id(ctx_obj) == request_id) {
Oscar Mateoe1fee722014-07-24 17:04:40 +0100472 WARN(head_req->elsp_submitted == 0,
473 "Never submitted head request\n");
474
475 if (--head_req->elsp_submitted <= 0) {
476 list_del(&head_req->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000477 list_add_tail(&head_req->execlist_link,
478 &ring->execlist_retired_req_list);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100479 return true;
480 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100481 }
482 }
483
484 return false;
485}
486
Oscar Mateo73e4d072014-07-24 17:04:48 +0100487/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100488 * intel_lrc_irq_handler() - handle Context Switch interrupts
Oscar Mateo73e4d072014-07-24 17:04:48 +0100489 * @ring: Engine Command Streamer to handle.
490 *
491 * Check the unread Context Status Buffers and manage the submission of new
492 * contexts to the ELSP accordingly.
493 */
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100494void intel_lrc_irq_handler(struct intel_engine_cs *ring)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 status_pointer;
498 u8 read_pointer;
499 u8 write_pointer;
500 u32 status;
501 u32 status_id;
502 u32 submit_contexts = 0;
503
504 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
505
506 read_pointer = ring->next_context_status_buffer;
507 write_pointer = status_pointer & 0x07;
508 if (read_pointer > write_pointer)
509 write_pointer += 6;
510
511 spin_lock(&ring->execlist_lock);
512
513 while (read_pointer < write_pointer) {
514 read_pointer++;
515 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) +
516 (read_pointer % 6) * 8);
517 status_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) +
518 (read_pointer % 6) * 8 + 4);
519
Oscar Mateoe1fee722014-07-24 17:04:40 +0100520 if (status & GEN8_CTX_STATUS_PREEMPTED) {
521 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
522 if (execlists_check_remove_request(ring, status_id))
523 WARN(1, "Lite Restored request removed from queue\n");
524 } else
525 WARN(1, "Preemption without Lite Restore\n");
526 }
527
528 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) ||
529 (status & GEN8_CTX_STATUS_ELEMENT_SWITCH)) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100530 if (execlists_check_remove_request(ring, status_id))
531 submit_contexts++;
532 }
533 }
534
535 if (submit_contexts != 0)
536 execlists_context_unqueue(ring);
537
538 spin_unlock(&ring->execlist_lock);
539
540 WARN(submit_contexts > 2, "More than two context complete events?\n");
541 ring->next_context_status_buffer = write_pointer % 6;
542
543 I915_WRITE(RING_CONTEXT_STATUS_PTR(ring),
544 ((u32)ring->next_context_status_buffer & 0x07) << 8);
545}
546
John Harrisonae707972015-05-29 17:44:14 +0100547static int execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100548{
John Harrisonae707972015-05-29 17:44:14 +0100549 struct intel_engine_cs *ring = request->ring;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000550 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100551 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100552
John Harrisonae707972015-05-29 17:44:14 +0100553 if (request->ctx != ring->default_context)
554 intel_lr_context_pin(ring, request->ctx);
John Harrison9bb1af42015-05-29 17:44:13 +0100555
556 i915_gem_request_reference(request);
557
John Harrisonae707972015-05-29 17:44:14 +0100558 request->tail = request->ringbuf->tail;
Nick Hoath2d129552015-01-15 13:10:36 +0000559
Chris Wilsonb5eba372015-04-07 16:20:48 +0100560 spin_lock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100561
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100562 list_for_each_entry(cursor, &ring->execlist_queue, execlist_link)
563 if (++num_elements > 2)
564 break;
565
566 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000567 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100568
569 tail_req = list_last_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000570 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100571 execlist_link);
572
John Harrisonae707972015-05-29 17:44:14 +0100573 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100574 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000575 "More than 2 already-submitted reqs queued\n");
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100576 list_del(&tail_req->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000577 list_add_tail(&tail_req->execlist_link,
578 &ring->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100579 }
580 }
581
Nick Hoath6d3d8272015-01-15 13:10:39 +0000582 list_add_tail(&request->execlist_link, &ring->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100583 if (num_elements == 0)
Michel Thierryacdd8842014-07-24 17:04:38 +0100584 execlists_context_unqueue(ring);
585
Chris Wilsonb5eba372015-04-07 16:20:48 +0100586 spin_unlock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100587
588 return 0;
589}
590
John Harrison2f200552015-05-29 17:43:53 +0100591static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100592{
John Harrison2f200552015-05-29 17:43:53 +0100593 struct intel_engine_cs *ring = req->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100594 uint32_t flush_domains;
595 int ret;
596
597 flush_domains = 0;
598 if (ring->gpu_caches_dirty)
599 flush_domains = I915_GEM_GPU_DOMAINS;
600
John Harrison7deb4d32015-05-29 17:43:59 +0100601 ret = ring->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100602 if (ret)
603 return ret;
604
605 ring->gpu_caches_dirty = false;
606 return 0;
607}
608
John Harrison535fbe82015-05-29 17:43:32 +0100609static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100610 struct list_head *vmas)
611{
John Harrison535fbe82015-05-29 17:43:32 +0100612 const unsigned other_rings = ~intel_ring_flag(req->ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100613 struct i915_vma *vma;
614 uint32_t flush_domains = 0;
615 bool flush_chipset = false;
616 int ret;
617
618 list_for_each_entry(vma, vmas, exec_list) {
619 struct drm_i915_gem_object *obj = vma->obj;
620
Chris Wilson03ade512015-04-27 13:41:18 +0100621 if (obj->active & other_rings) {
John Harrison91af1272015-06-18 13:14:56 +0100622 ret = i915_gem_object_sync(obj, req->ring, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100623 if (ret)
624 return ret;
625 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100626
627 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
628 flush_chipset |= i915_gem_clflush_object(obj, false);
629
630 flush_domains |= obj->base.write_domain;
631 }
632
633 if (flush_domains & I915_GEM_DOMAIN_GTT)
634 wmb();
635
636 /* Unconditionally invalidate gpu caches and ensure that we do flush
637 * any residual writes from the previous batch.
638 */
John Harrison2f200552015-05-29 17:43:53 +0100639 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100640}
641
John Harrison40e895c2015-05-29 17:43:26 +0100642int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000643{
John Harrisonbc0dce32015-03-19 12:30:07 +0000644 int ret;
645
John Harrison40e895c2015-05-29 17:43:26 +0100646 if (request->ctx != request->ring->default_context) {
647 ret = intel_lr_context_pin(request->ring, request->ctx);
John Harrison6689cb22015-03-19 12:30:08 +0000648 if (ret)
John Harrisonbc0dce32015-03-19 12:30:07 +0000649 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000650 }
651
John Harrison40e895c2015-05-29 17:43:26 +0100652 request->ringbuf = request->ctx->engine[request->ring->id].ringbuf;
John Harrisonbc0dce32015-03-19 12:30:07 +0000653
John Harrisonbc0dce32015-03-19 12:30:07 +0000654 return 0;
655}
656
John Harrisonae707972015-05-29 17:44:14 +0100657static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100658 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000659{
John Harrisonae707972015-05-29 17:44:14 +0100660 struct intel_ringbuffer *ringbuf = req->ringbuf;
661 struct intel_engine_cs *ring = req->ring;
662 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100663 unsigned space;
664 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000665
John Harrison29b1b412015-06-18 13:10:09 +0100666 /* The whole point of reserving space is to not wait! */
667 WARN_ON(ringbuf->reserved_in_use);
668
John Harrisonbc0dce32015-03-19 12:30:07 +0000669 if (intel_ring_space(ringbuf) >= bytes)
670 return 0;
671
John Harrisonae707972015-05-29 17:44:14 +0100672 list_for_each_entry(target, &ring->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000673 /*
674 * The request queue is per-engine, so can contain requests
675 * from multiple ringbuffers. Here, we must ignore any that
676 * aren't from the ringbuffer we're considering.
677 */
John Harrisonae707972015-05-29 17:44:14 +0100678 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000679 continue;
680
681 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100682 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100683 ringbuf->size);
684 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000685 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000686 }
687
John Harrisonae707972015-05-29 17:44:14 +0100688 if (WARN_ON(&target->list == &ring->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000689 return -ENOSPC;
690
John Harrisonae707972015-05-29 17:44:14 +0100691 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000692 if (ret)
693 return ret;
694
Chris Wilsonb4716182015-04-27 13:41:17 +0100695 ringbuf->space = space;
696 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000697}
698
699/*
700 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100701 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000702 *
703 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
704 * really happens during submission is that the context and current tail will be placed
705 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
706 * point, the tail *inside* the context is updated and the ELSP written to.
707 */
708static void
John Harrisonae707972015-05-29 17:44:14 +0100709intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000710{
John Harrisonae707972015-05-29 17:44:14 +0100711 struct intel_engine_cs *ring = request->ring;
John Harrisonbc0dce32015-03-19 12:30:07 +0000712
John Harrisonae707972015-05-29 17:44:14 +0100713 intel_logical_ring_advance(request->ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000714
715 if (intel_ring_stopped(ring))
716 return;
717
John Harrisonae707972015-05-29 17:44:14 +0100718 execlists_context_queue(request);
John Harrisonbc0dce32015-03-19 12:30:07 +0000719}
720
John Harrisonae707972015-05-29 17:44:14 +0100721static int logical_ring_wrap_buffer(struct drm_i915_gem_request *req)
John Harrisonbc0dce32015-03-19 12:30:07 +0000722{
John Harrisonae707972015-05-29 17:44:14 +0100723 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrisonbc0dce32015-03-19 12:30:07 +0000724 uint32_t __iomem *virt;
725 int rem = ringbuf->size - ringbuf->tail;
726
John Harrison29b1b412015-06-18 13:10:09 +0100727 /* Can't wrap if space has already been reserved! */
728 WARN_ON(ringbuf->reserved_in_use);
729
John Harrisonbc0dce32015-03-19 12:30:07 +0000730 if (ringbuf->space < rem) {
John Harrisonae707972015-05-29 17:44:14 +0100731 int ret = logical_ring_wait_for_space(req, rem);
John Harrisonbc0dce32015-03-19 12:30:07 +0000732
733 if (ret)
734 return ret;
735 }
736
737 virt = ringbuf->virtual_start + ringbuf->tail;
738 rem /= 4;
739 while (rem--)
740 iowrite32(MI_NOOP, virt++);
741
742 ringbuf->tail = 0;
743 intel_ring_update_space(ringbuf);
744
745 return 0;
746}
747
John Harrisonae707972015-05-29 17:44:14 +0100748static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000749{
John Harrisonae707972015-05-29 17:44:14 +0100750 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrisonbc0dce32015-03-19 12:30:07 +0000751 int ret;
752
John Harrison29b1b412015-06-18 13:10:09 +0100753 /*
754 * Add on the reserved size to the request to make sure that after
755 * the intended commands have been emitted, there is guaranteed to
756 * still be enough free space to send them to the hardware.
757 */
758 if (!ringbuf->reserved_in_use)
759 bytes += ringbuf->reserved_size;
760
John Harrisonbc0dce32015-03-19 12:30:07 +0000761 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
John Harrisonae707972015-05-29 17:44:14 +0100762 ret = logical_ring_wrap_buffer(req);
John Harrisonbc0dce32015-03-19 12:30:07 +0000763 if (unlikely(ret))
764 return ret;
John Harrison29b1b412015-06-18 13:10:09 +0100765
766 if(ringbuf->reserved_size) {
767 uint32_t size = ringbuf->reserved_size;
768
769 intel_ring_reserved_space_cancel(ringbuf);
770 intel_ring_reserved_space_reserve(ringbuf, size);
771 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000772 }
773
774 if (unlikely(ringbuf->space < bytes)) {
John Harrisonae707972015-05-29 17:44:14 +0100775 ret = logical_ring_wait_for_space(req, bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000776 if (unlikely(ret))
777 return ret;
778 }
779
780 return 0;
781}
782
783/**
784 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
785 *
John Harrison4d616a22015-05-29 17:44:08 +0100786 * @request: The request to start some new work for
John Harrisonbc0dce32015-03-19 12:30:07 +0000787 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
788 *
789 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
790 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
791 * and also preallocates a request (every workload submission is still mediated through
792 * requests, same as it did with legacy ringbuffer submission).
793 *
794 * Return: non-zero if the ringbuffer is not ready to be written to.
795 */
John Harrison4d616a22015-05-29 17:44:08 +0100796static int intel_logical_ring_begin(struct drm_i915_gem_request *req,
797 int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000798{
John Harrison4d616a22015-05-29 17:44:08 +0100799 struct drm_i915_private *dev_priv;
John Harrisonbc0dce32015-03-19 12:30:07 +0000800 int ret;
801
John Harrison4d616a22015-05-29 17:44:08 +0100802 WARN_ON(req == NULL);
803 dev_priv = req->ring->dev->dev_private;
804
John Harrisonbc0dce32015-03-19 12:30:07 +0000805 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
806 dev_priv->mm.interruptible);
807 if (ret)
808 return ret;
809
John Harrisonae707972015-05-29 17:44:14 +0100810 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000811 if (ret)
812 return ret;
813
John Harrison4d616a22015-05-29 17:44:08 +0100814 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000815 return 0;
816}
817
John Harrisonccd98fe2015-05-29 17:44:09 +0100818int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
819{
820 /*
821 * The first call merely notes the reserve request and is common for
822 * all back ends. The subsequent localised _begin() call actually
823 * ensures that the reservation is available. Without the begin, if
824 * the request creator immediately submitted the request without
825 * adding any commands to it then there might not actually be
826 * sufficient room for the submission commands.
827 */
828 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
829
830 return intel_logical_ring_begin(request, 0);
831}
832
Oscar Mateo73e4d072014-07-24 17:04:48 +0100833/**
834 * execlists_submission() - submit a batchbuffer for execution, Execlists style
835 * @dev: DRM device.
836 * @file: DRM file.
837 * @ring: Engine Command Streamer to submit to.
838 * @ctx: Context to employ for this submission.
839 * @args: execbuffer call arguments.
840 * @vmas: list of vmas.
841 * @batch_obj: the batchbuffer to submit.
842 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000843 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100844 *
845 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
846 * away the submission details of the execbuffer ioctl call.
847 *
848 * Return: non-zero if the submission fails.
849 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100850int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100851 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100852 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100853{
John Harrison5f19e2b2015-05-29 17:43:27 +0100854 struct drm_device *dev = params->dev;
855 struct intel_engine_cs *ring = params->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100856 struct drm_i915_private *dev_priv = dev->dev_private;
John Harrison5f19e2b2015-05-29 17:43:27 +0100857 struct intel_ringbuffer *ringbuf = params->ctx->engine[ring->id].ringbuf;
858 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100859 int instp_mode;
860 u32 instp_mask;
861 int ret;
862
863 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
864 instp_mask = I915_EXEC_CONSTANTS_MASK;
865 switch (instp_mode) {
866 case I915_EXEC_CONSTANTS_REL_GENERAL:
867 case I915_EXEC_CONSTANTS_ABSOLUTE:
868 case I915_EXEC_CONSTANTS_REL_SURFACE:
869 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
870 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
871 return -EINVAL;
872 }
873
874 if (instp_mode != dev_priv->relative_constants_mode) {
875 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
876 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
877 return -EINVAL;
878 }
879
880 /* The HW changed the meaning on this bit on gen6 */
881 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
882 }
883 break;
884 default:
885 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
886 return -EINVAL;
887 }
888
889 if (args->num_cliprects != 0) {
890 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
891 return -EINVAL;
892 } else {
893 if (args->DR4 == 0xffffffff) {
894 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
895 args->DR4 = 0;
896 }
897
898 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
899 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
900 return -EINVAL;
901 }
902 }
903
904 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
905 DRM_DEBUG("sol reset is gen7 only\n");
906 return -EINVAL;
907 }
908
John Harrison535fbe82015-05-29 17:43:32 +0100909 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100910 if (ret)
911 return ret;
912
913 if (ring == &dev_priv->ring[RCS] &&
914 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100915 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100916 if (ret)
917 return ret;
918
919 intel_logical_ring_emit(ringbuf, MI_NOOP);
920 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
921 intel_logical_ring_emit(ringbuf, INSTPM);
922 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
923 intel_logical_ring_advance(ringbuf);
924
925 dev_priv->relative_constants_mode = instp_mode;
926 }
927
John Harrison5f19e2b2015-05-29 17:43:27 +0100928 exec_start = params->batch_obj_vm_offset +
929 args->batch_start_offset;
930
John Harrisonbe795fc2015-05-29 17:44:03 +0100931 ret = ring->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100932 if (ret)
933 return ret;
934
John Harrison95c24162015-05-29 17:43:31 +0100935 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000936
John Harrison8a8edb52015-05-29 17:43:33 +0100937 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +0100938 i915_gem_execbuffer_retire_commands(params);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100939
Oscar Mateo454afeb2014-07-24 17:04:22 +0100940 return 0;
941}
942
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000943void intel_execlists_retire_requests(struct intel_engine_cs *ring)
944{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000945 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000946 struct list_head retired_list;
947
948 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
949 if (list_empty(&ring->execlist_retired_req_list))
950 return;
951
952 INIT_LIST_HEAD(&retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100953 spin_lock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000954 list_replace_init(&ring->execlist_retired_req_list, &retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100955 spin_unlock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000956
957 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000958 struct intel_context *ctx = req->ctx;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000959 struct drm_i915_gem_object *ctx_obj =
960 ctx->engine[ring->id].state;
961
962 if (ctx_obj && (ctx != ring->default_context))
963 intel_lr_context_unpin(ring, ctx);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000964 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000965 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000966 }
967}
968
Oscar Mateo454afeb2014-07-24 17:04:22 +0100969void intel_logical_ring_stop(struct intel_engine_cs *ring)
970{
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100971 struct drm_i915_private *dev_priv = ring->dev->dev_private;
972 int ret;
973
974 if (!intel_ring_initialized(ring))
975 return;
976
977 ret = intel_ring_idle(ring);
978 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
979 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
980 ring->name, ret);
981
982 /* TODO: Is this correct with Execlists enabled? */
983 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
984 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
985 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
986 return;
987 }
988 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100989}
990
John Harrison4866d722015-05-29 17:43:55 +0100991int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100992{
John Harrison4866d722015-05-29 17:43:55 +0100993 struct intel_engine_cs *ring = req->ring;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100994 int ret;
995
996 if (!ring->gpu_caches_dirty)
997 return 0;
998
John Harrison7deb4d32015-05-29 17:43:59 +0100999 ret = ring->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +01001000 if (ret)
1001 return ret;
1002
1003 ring->gpu_caches_dirty = false;
1004 return 0;
1005}
1006
Oscar Mateodcb4c122014-11-13 10:28:10 +00001007static int intel_lr_context_pin(struct intel_engine_cs *ring,
1008 struct intel_context *ctx)
1009{
1010 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001011 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001012 int ret = 0;
1013
1014 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001015 if (ctx->engine[ring->id].pin_count++ == 0) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00001016 ret = i915_gem_obj_ggtt_pin(ctx_obj,
1017 GEN8_LR_CONTEXT_ALIGN, 0);
1018 if (ret)
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001019 goto reset_pin_count;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001020
1021 ret = intel_pin_and_map_ringbuffer_obj(ring->dev, ringbuf);
1022 if (ret)
1023 goto unpin_ctx_obj;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001024 }
1025
1026 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001027
1028unpin_ctx_obj:
1029 i915_gem_object_ggtt_unpin(ctx_obj);
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001030reset_pin_count:
1031 ctx->engine[ring->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001032
1033 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001034}
1035
1036void intel_lr_context_unpin(struct intel_engine_cs *ring,
1037 struct intel_context *ctx)
1038{
1039 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001040 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001041
1042 if (ctx_obj) {
1043 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001044 if (--ctx->engine[ring->id].pin_count == 0) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001045 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001046 i915_gem_object_ggtt_unpin(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001047 }
Oscar Mateodcb4c122014-11-13 10:28:10 +00001048 }
1049}
1050
John Harrisone2be4fa2015-05-29 17:43:54 +01001051static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001052{
1053 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +01001054 struct intel_engine_cs *ring = req->ring;
1055 struct intel_ringbuffer *ringbuf = req->ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00001056 struct drm_device *dev = ring->dev;
1057 struct drm_i915_private *dev_priv = dev->dev_private;
1058 struct i915_workarounds *w = &dev_priv->workarounds;
1059
Michel Thierrye6c1abb2014-11-26 14:21:02 +00001060 if (WARN_ON_ONCE(w->count == 0))
Michel Thierry771b9a52014-11-11 16:47:33 +00001061 return 0;
1062
1063 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001064 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001065 if (ret)
1066 return ret;
1067
John Harrison4d616a22015-05-29 17:44:08 +01001068 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001069 if (ret)
1070 return ret;
1071
1072 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1073 for (i = 0; i < w->count; i++) {
1074 intel_logical_ring_emit(ringbuf, w->reg[i].addr);
1075 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1076 }
1077 intel_logical_ring_emit(ringbuf, MI_NOOP);
1078
1079 intel_logical_ring_advance(ringbuf);
1080
1081 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001082 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001083 if (ret)
1084 return ret;
1085
1086 return 0;
1087}
1088
Arun Siluvery17ee9502015-06-19 19:07:01 +01001089#define wa_ctx_emit(batch, cmd) \
1090 do { \
1091 if (WARN_ON(index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
1092 return -ENOSPC; \
1093 } \
1094 batch[index++] = (cmd); \
1095 } while (0)
1096
1097static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1098 uint32_t offset,
1099 uint32_t start_alignment)
1100{
1101 return wa_ctx->offset = ALIGN(offset, start_alignment);
1102}
1103
1104static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1105 uint32_t offset,
1106 uint32_t size_alignment)
1107{
1108 wa_ctx->size = offset - wa_ctx->offset;
1109
1110 WARN(wa_ctx->size % size_alignment,
1111 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1112 wa_ctx->size, size_alignment);
1113 return 0;
1114}
1115
1116/**
1117 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1118 *
1119 * @ring: only applicable for RCS
1120 * @wa_ctx: structure representing wa_ctx
1121 * offset: specifies start of the batch, should be cache-aligned. This is updated
1122 * with the offset value received as input.
1123 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1124 * @batch: page in which WA are loaded
1125 * @offset: This field specifies the start of the batch, it should be
1126 * cache-aligned otherwise it is adjusted accordingly.
1127 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1128 * initialized at the beginning and shared across all contexts but this field
1129 * helps us to have multiple batches at different offsets and select them based
1130 * on a criteria. At the moment this batch always start at the beginning of the page
1131 * and at this point we don't have multiple wa_ctx batch buffers.
1132 *
1133 * The number of WA applied are not known at the beginning; we use this field
1134 * to return the no of DWORDS written.
1135
1136 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1137 * so it adds NOOPs as padding to make it cacheline aligned.
1138 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1139 * makes a complete batch buffer.
1140 *
1141 * Return: non-zero if we exceed the PAGE_SIZE limit.
1142 */
1143
1144static int gen8_init_indirectctx_bb(struct intel_engine_cs *ring,
1145 struct i915_wa_ctx_bb *wa_ctx,
1146 uint32_t *const batch,
1147 uint32_t *offset)
1148{
1149 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1150
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001151 /* WaDisableCtxRestoreArbitration:bdw,chv */
1152 wa_ctx_emit(batch, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001153
Arun Siluveryc82435b2015-06-19 18:37:13 +01001154 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
1155 if (IS_BROADWELL(ring->dev)) {
1156 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1157 uint32_t l3sqc4_flush = (I915_READ(GEN8_L3SQCREG4) |
1158 GEN8_LQSC_FLUSH_COHERENT_LINES);
1159
1160 wa_ctx_emit(batch, MI_LOAD_REGISTER_IMM(1));
1161 wa_ctx_emit(batch, GEN8_L3SQCREG4);
1162 wa_ctx_emit(batch, l3sqc4_flush);
1163
1164 wa_ctx_emit(batch, GFX_OP_PIPE_CONTROL(6));
1165 wa_ctx_emit(batch, (PIPE_CONTROL_CS_STALL |
1166 PIPE_CONTROL_DC_FLUSH_ENABLE));
1167 wa_ctx_emit(batch, 0);
1168 wa_ctx_emit(batch, 0);
1169 wa_ctx_emit(batch, 0);
1170 wa_ctx_emit(batch, 0);
1171
1172 wa_ctx_emit(batch, MI_LOAD_REGISTER_IMM(1));
1173 wa_ctx_emit(batch, GEN8_L3SQCREG4);
1174 wa_ctx_emit(batch, l3sqc4_flush & ~GEN8_LQSC_FLUSH_COHERENT_LINES);
1175 }
1176
Arun Siluvery17ee9502015-06-19 19:07:01 +01001177 /* Pad to end of cacheline */
1178 while (index % CACHELINE_DWORDS)
1179 wa_ctx_emit(batch, MI_NOOP);
1180
1181 /*
1182 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1183 * execution depends on the length specified in terms of cache lines
1184 * in the register CTX_RCS_INDIRECT_CTX
1185 */
1186
1187 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1188}
1189
1190/**
1191 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1192 *
1193 * @ring: only applicable for RCS
1194 * @wa_ctx: structure representing wa_ctx
1195 * offset: specifies start of the batch, should be cache-aligned.
1196 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1197 * @offset: This field specifies the start of this batch.
1198 * This batch is started immediately after indirect_ctx batch. Since we ensure
1199 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1200 *
1201 * The number of DWORDS written are returned using this field.
1202 *
1203 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1204 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1205 */
1206static int gen8_init_perctx_bb(struct intel_engine_cs *ring,
1207 struct i915_wa_ctx_bb *wa_ctx,
1208 uint32_t *const batch,
1209 uint32_t *offset)
1210{
1211 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1212
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001213 /* WaDisableCtxRestoreArbitration:bdw,chv */
1214 wa_ctx_emit(batch, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1215
Arun Siluvery17ee9502015-06-19 19:07:01 +01001216 wa_ctx_emit(batch, MI_BATCH_BUFFER_END);
1217
1218 return wa_ctx_end(wa_ctx, *offset = index, 1);
1219}
1220
1221static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *ring, u32 size)
1222{
1223 int ret;
1224
1225 ring->wa_ctx.obj = i915_gem_alloc_object(ring->dev, PAGE_ALIGN(size));
1226 if (!ring->wa_ctx.obj) {
1227 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1228 return -ENOMEM;
1229 }
1230
1231 ret = i915_gem_obj_ggtt_pin(ring->wa_ctx.obj, PAGE_SIZE, 0);
1232 if (ret) {
1233 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1234 ret);
1235 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1236 return ret;
1237 }
1238
1239 return 0;
1240}
1241
1242static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *ring)
1243{
1244 if (ring->wa_ctx.obj) {
1245 i915_gem_object_ggtt_unpin(ring->wa_ctx.obj);
1246 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1247 ring->wa_ctx.obj = NULL;
1248 }
1249}
1250
1251static int intel_init_workaround_bb(struct intel_engine_cs *ring)
1252{
1253 int ret;
1254 uint32_t *batch;
1255 uint32_t offset;
1256 struct page *page;
1257 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1258
1259 WARN_ON(ring->id != RCS);
1260
Arun Siluveryc4db7592015-06-19 18:37:11 +01001261 /* some WA perform writes to scratch page, ensure it is valid */
1262 if (ring->scratch.obj == NULL) {
1263 DRM_ERROR("scratch page not allocated for %s\n", ring->name);
1264 return -EINVAL;
1265 }
1266
Arun Siluvery17ee9502015-06-19 19:07:01 +01001267 ret = lrc_setup_wa_ctx_obj(ring, PAGE_SIZE);
1268 if (ret) {
1269 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1270 return ret;
1271 }
1272
1273 page = i915_gem_object_get_page(wa_ctx->obj, 0);
1274 batch = kmap_atomic(page);
1275 offset = 0;
1276
1277 if (INTEL_INFO(ring->dev)->gen == 8) {
1278 ret = gen8_init_indirectctx_bb(ring,
1279 &wa_ctx->indirect_ctx,
1280 batch,
1281 &offset);
1282 if (ret)
1283 goto out;
1284
1285 ret = gen8_init_perctx_bb(ring,
1286 &wa_ctx->per_ctx,
1287 batch,
1288 &offset);
1289 if (ret)
1290 goto out;
1291 } else {
1292 WARN(INTEL_INFO(ring->dev)->gen >= 8,
1293 "WA batch buffer is not initialized for Gen%d\n",
1294 INTEL_INFO(ring->dev)->gen);
1295 lrc_destroy_wa_ctx_obj(ring);
1296 }
1297
1298out:
1299 kunmap_atomic(batch);
1300 if (ret)
1301 lrc_destroy_wa_ctx_obj(ring);
1302
1303 return ret;
1304}
1305
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001306static int gen8_init_common_ring(struct intel_engine_cs *ring)
1307{
1308 struct drm_device *dev = ring->dev;
1309 struct drm_i915_private *dev_priv = dev->dev_private;
1310
Oscar Mateo73d477f2014-07-24 17:04:31 +01001311 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1312 I915_WRITE(RING_HWSTAM(ring->mmio_base), 0xffffffff);
1313
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001314 I915_WRITE(RING_MODE_GEN7(ring),
1315 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1316 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1317 POSTING_READ(RING_MODE_GEN7(ring));
Thomas Danielc0a03a22015-01-09 11:09:37 +00001318 ring->next_context_status_buffer = 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001319 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", ring->name);
1320
1321 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
1322
1323 return 0;
1324}
1325
1326static int gen8_init_render_ring(struct intel_engine_cs *ring)
1327{
1328 struct drm_device *dev = ring->dev;
1329 struct drm_i915_private *dev_priv = dev->dev_private;
1330 int ret;
1331
1332 ret = gen8_init_common_ring(ring);
1333 if (ret)
1334 return ret;
1335
1336 /* We need to disable the AsyncFlip performance optimisations in order
1337 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1338 * programmed to '1' on all products.
1339 *
1340 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1341 */
1342 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1343
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001344 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1345
Michel Thierry771b9a52014-11-11 16:47:33 +00001346 return init_workarounds_ring(ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001347}
1348
Damien Lespiau82ef8222015-02-09 19:33:08 +00001349static int gen9_init_render_ring(struct intel_engine_cs *ring)
1350{
1351 int ret;
1352
1353 ret = gen8_init_common_ring(ring);
1354 if (ret)
1355 return ret;
1356
1357 return init_workarounds_ring(ring);
1358}
1359
John Harrisonbe795fc2015-05-29 17:44:03 +01001360static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001361 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001362{
John Harrisonbe795fc2015-05-29 17:44:03 +01001363 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001364 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001365 int ret;
1366
John Harrison4d616a22015-05-29 17:44:08 +01001367 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001368 if (ret)
1369 return ret;
1370
1371 /* FIXME(BDW): Address space and security selectors. */
1372 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1373 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1374 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1375 intel_logical_ring_emit(ringbuf, MI_NOOP);
1376 intel_logical_ring_advance(ringbuf);
1377
1378 return 0;
1379}
1380
Oscar Mateo73d477f2014-07-24 17:04:31 +01001381static bool gen8_logical_ring_get_irq(struct intel_engine_cs *ring)
1382{
1383 struct drm_device *dev = ring->dev;
1384 struct drm_i915_private *dev_priv = dev->dev_private;
1385 unsigned long flags;
1386
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001387 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001388 return false;
1389
1390 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1391 if (ring->irq_refcount++ == 0) {
1392 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1393 POSTING_READ(RING_IMR(ring->mmio_base));
1394 }
1395 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1396
1397 return true;
1398}
1399
1400static void gen8_logical_ring_put_irq(struct intel_engine_cs *ring)
1401{
1402 struct drm_device *dev = ring->dev;
1403 struct drm_i915_private *dev_priv = dev->dev_private;
1404 unsigned long flags;
1405
1406 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1407 if (--ring->irq_refcount == 0) {
1408 I915_WRITE_IMR(ring, ~ring->irq_keep_mask);
1409 POSTING_READ(RING_IMR(ring->mmio_base));
1410 }
1411 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1412}
1413
John Harrison7deb4d32015-05-29 17:43:59 +01001414static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001415 u32 invalidate_domains,
1416 u32 unused)
1417{
John Harrison7deb4d32015-05-29 17:43:59 +01001418 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001419 struct intel_engine_cs *ring = ringbuf->ring;
1420 struct drm_device *dev = ring->dev;
1421 struct drm_i915_private *dev_priv = dev->dev_private;
1422 uint32_t cmd;
1423 int ret;
1424
John Harrison4d616a22015-05-29 17:44:08 +01001425 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001426 if (ret)
1427 return ret;
1428
1429 cmd = MI_FLUSH_DW + 1;
1430
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001431 /* We always require a command barrier so that subsequent
1432 * commands, such as breadcrumb interrupts, are strictly ordered
1433 * wrt the contents of the write cache being flushed to memory
1434 * (and thus being coherent from the CPU).
1435 */
1436 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1437
1438 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1439 cmd |= MI_INVALIDATE_TLB;
1440 if (ring == &dev_priv->ring[VCS])
1441 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001442 }
1443
1444 intel_logical_ring_emit(ringbuf, cmd);
1445 intel_logical_ring_emit(ringbuf,
1446 I915_GEM_HWS_SCRATCH_ADDR |
1447 MI_FLUSH_DW_USE_GTT);
1448 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1449 intel_logical_ring_emit(ringbuf, 0); /* value */
1450 intel_logical_ring_advance(ringbuf);
1451
1452 return 0;
1453}
1454
John Harrison7deb4d32015-05-29 17:43:59 +01001455static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001456 u32 invalidate_domains,
1457 u32 flush_domains)
1458{
John Harrison7deb4d32015-05-29 17:43:59 +01001459 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001460 struct intel_engine_cs *ring = ringbuf->ring;
1461 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Imre Deak9647ff32015-01-25 13:27:11 -08001462 bool vf_flush_wa;
Oscar Mateo47122742014-07-24 17:04:28 +01001463 u32 flags = 0;
1464 int ret;
1465
1466 flags |= PIPE_CONTROL_CS_STALL;
1467
1468 if (flush_domains) {
1469 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1470 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
1471 }
1472
1473 if (invalidate_domains) {
1474 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1475 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1476 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1477 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1478 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1479 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1480 flags |= PIPE_CONTROL_QW_WRITE;
1481 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
1482 }
1483
Imre Deak9647ff32015-01-25 13:27:11 -08001484 /*
1485 * On GEN9+ Before VF_CACHE_INVALIDATE we need to emit a NULL pipe
1486 * control.
1487 */
1488 vf_flush_wa = INTEL_INFO(ring->dev)->gen >= 9 &&
1489 flags & PIPE_CONTROL_VF_CACHE_INVALIDATE;
1490
John Harrison4d616a22015-05-29 17:44:08 +01001491 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001492 if (ret)
1493 return ret;
1494
Imre Deak9647ff32015-01-25 13:27:11 -08001495 if (vf_flush_wa) {
1496 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1497 intel_logical_ring_emit(ringbuf, 0);
1498 intel_logical_ring_emit(ringbuf, 0);
1499 intel_logical_ring_emit(ringbuf, 0);
1500 intel_logical_ring_emit(ringbuf, 0);
1501 intel_logical_ring_emit(ringbuf, 0);
1502 }
1503
Oscar Mateo47122742014-07-24 17:04:28 +01001504 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1505 intel_logical_ring_emit(ringbuf, flags);
1506 intel_logical_ring_emit(ringbuf, scratch_addr);
1507 intel_logical_ring_emit(ringbuf, 0);
1508 intel_logical_ring_emit(ringbuf, 0);
1509 intel_logical_ring_emit(ringbuf, 0);
1510 intel_logical_ring_advance(ringbuf);
1511
1512 return 0;
1513}
1514
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001515static u32 gen8_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1516{
1517 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1518}
1519
1520static void gen8_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1521{
1522 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1523}
1524
John Harrisonc4e76632015-05-29 17:44:01 +01001525static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001526{
John Harrisonc4e76632015-05-29 17:44:01 +01001527 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001528 struct intel_engine_cs *ring = ringbuf->ring;
1529 u32 cmd;
1530 int ret;
1531
Michel Thierry53292cd2015-04-15 18:11:33 +01001532 /*
1533 * Reserve space for 2 NOOPs at the end of each request to be
1534 * used as a workaround for not being allowed to do lite
1535 * restore with HEAD==TAIL (WaIdleLiteRestore).
1536 */
John Harrison4d616a22015-05-29 17:44:08 +01001537 ret = intel_logical_ring_begin(request, 8);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001538 if (ret)
1539 return ret;
1540
Ville Syrjälä8edfbb82014-11-14 18:16:56 +02001541 cmd = MI_STORE_DWORD_IMM_GEN4;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001542 cmd |= MI_GLOBAL_GTT;
1543
1544 intel_logical_ring_emit(ringbuf, cmd);
1545 intel_logical_ring_emit(ringbuf,
1546 (ring->status_page.gfx_addr +
1547 (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)));
1548 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001549 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001550 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1551 intel_logical_ring_emit(ringbuf, MI_NOOP);
John Harrisonae707972015-05-29 17:44:14 +01001552 intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001553
Michel Thierry53292cd2015-04-15 18:11:33 +01001554 /*
1555 * Here we add two extra NOOPs as padding to avoid
1556 * lite restore of a context with HEAD==TAIL.
1557 */
1558 intel_logical_ring_emit(ringbuf, MI_NOOP);
1559 intel_logical_ring_emit(ringbuf, MI_NOOP);
1560 intel_logical_ring_advance(ringbuf);
1561
Oscar Mateo4da46e12014-07-24 17:04:27 +01001562 return 0;
1563}
1564
John Harrisonbe013632015-05-29 17:43:45 +01001565static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001566{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001567 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001568 int ret;
1569
John Harrisonbe013632015-05-29 17:43:45 +01001570 ret = i915_gem_render_state_prepare(req->ring, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001571 if (ret)
1572 return ret;
1573
1574 if (so.rodata == NULL)
1575 return 0;
1576
John Harrisonbe795fc2015-05-29 17:44:03 +01001577 ret = req->ring->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001578 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001579 if (ret)
1580 goto out;
1581
John Harrisonb2af0372015-05-29 17:43:50 +01001582 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001583
Damien Lespiaucef437a2015-02-10 19:32:19 +00001584out:
1585 i915_gem_render_state_fini(&so);
1586 return ret;
1587}
1588
John Harrison87531812015-05-29 17:43:44 +01001589static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001590{
1591 int ret;
1592
John Harrisone2be4fa2015-05-29 17:43:54 +01001593 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001594 if (ret)
1595 return ret;
1596
John Harrisonbe013632015-05-29 17:43:45 +01001597 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001598}
1599
Oscar Mateo73e4d072014-07-24 17:04:48 +01001600/**
1601 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1602 *
1603 * @ring: Engine Command Streamer.
1604 *
1605 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001606void intel_logical_ring_cleanup(struct intel_engine_cs *ring)
1607{
John Harrison6402c332014-10-31 12:00:26 +00001608 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001609
Oscar Mateo48d82382014-07-24 17:04:23 +01001610 if (!intel_ring_initialized(ring))
1611 return;
1612
John Harrison6402c332014-10-31 12:00:26 +00001613 dev_priv = ring->dev->dev_private;
1614
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001615 intel_logical_ring_stop(ring);
1616 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
Oscar Mateo48d82382014-07-24 17:04:23 +01001617
1618 if (ring->cleanup)
1619 ring->cleanup(ring);
1620
1621 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01001622 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001623
1624 if (ring->status_page.obj) {
1625 kunmap(sg_page(ring->status_page.obj->pages->sgl));
1626 ring->status_page.obj = NULL;
1627 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001628
1629 lrc_destroy_wa_ctx_obj(ring);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001630}
1631
1632static int logical_ring_init(struct drm_device *dev, struct intel_engine_cs *ring)
1633{
Oscar Mateo48d82382014-07-24 17:04:23 +01001634 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01001635
1636 /* Intentionally left blank. */
1637 ring->buffer = NULL;
1638
1639 ring->dev = dev;
1640 INIT_LIST_HEAD(&ring->active_list);
1641 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson06fbca72015-04-07 16:20:36 +01001642 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001643 init_waitqueue_head(&ring->irq_queue);
1644
Michel Thierryacdd8842014-07-24 17:04:38 +01001645 INIT_LIST_HEAD(&ring->execlist_queue);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001646 INIT_LIST_HEAD(&ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +01001647 spin_lock_init(&ring->execlist_lock);
1648
Oscar Mateo48d82382014-07-24 17:04:23 +01001649 ret = i915_cmd_parser_init_ring(ring);
1650 if (ret)
1651 return ret;
1652
Oscar Mateo564ddb22014-08-21 11:40:54 +01001653 ret = intel_lr_context_deferred_create(ring->default_context, ring);
1654
1655 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001656}
1657
1658static int logical_render_ring_init(struct drm_device *dev)
1659{
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01001662 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001663
1664 ring->name = "render ring";
1665 ring->id = RCS;
1666 ring->mmio_base = RENDER_RING_BASE;
1667 ring->irq_enable_mask =
1668 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001669 ring->irq_keep_mask =
1670 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
1671 if (HAS_L3_DPF(dev))
1672 ring->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001673
Damien Lespiau82ef8222015-02-09 19:33:08 +00001674 if (INTEL_INFO(dev)->gen >= 9)
1675 ring->init_hw = gen9_init_render_ring;
1676 else
1677 ring->init_hw = gen8_init_render_ring;
Thomas Daniele7778be2014-12-02 12:50:48 +00001678 ring->init_context = gen8_init_rcs_context;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001679 ring->cleanup = intel_fini_pipe_control;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001680 ring->get_seqno = gen8_get_seqno;
1681 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001682 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001683 ring->emit_flush = gen8_emit_flush_render;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001684 ring->irq_get = gen8_logical_ring_get_irq;
1685 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001686 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001687
Daniel Vetter99be1df2014-11-20 00:33:06 +01001688 ring->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01001689
1690 ret = intel_init_pipe_control(ring);
Daniel Vetter99be1df2014-11-20 00:33:06 +01001691 if (ret)
1692 return ret;
1693
Arun Siluvery17ee9502015-06-19 19:07:01 +01001694 ret = intel_init_workaround_bb(ring);
1695 if (ret) {
1696 /*
1697 * We continue even if we fail to initialize WA batch
1698 * because we only expect rare glitches but nothing
1699 * critical to prevent us from using GPU
1700 */
1701 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1702 ret);
1703 }
1704
Arun Siluveryc4db7592015-06-19 18:37:11 +01001705 ret = logical_ring_init(dev, ring);
1706 if (ret) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001707 lrc_destroy_wa_ctx_obj(ring);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001708 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001709
1710 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001711}
1712
1713static int logical_bsd_ring_init(struct drm_device *dev)
1714{
1715 struct drm_i915_private *dev_priv = dev->dev_private;
1716 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
1717
1718 ring->name = "bsd ring";
1719 ring->id = VCS;
1720 ring->mmio_base = GEN6_BSD_RING_BASE;
1721 ring->irq_enable_mask =
1722 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001723 ring->irq_keep_mask =
1724 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001725
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001726 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001727 ring->get_seqno = gen8_get_seqno;
1728 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001729 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001730 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001731 ring->irq_get = gen8_logical_ring_get_irq;
1732 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001733 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001734
Oscar Mateo454afeb2014-07-24 17:04:22 +01001735 return logical_ring_init(dev, ring);
1736}
1737
1738static int logical_bsd2_ring_init(struct drm_device *dev)
1739{
1740 struct drm_i915_private *dev_priv = dev->dev_private;
1741 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
1742
1743 ring->name = "bds2 ring";
1744 ring->id = VCS2;
1745 ring->mmio_base = GEN8_BSD2_RING_BASE;
1746 ring->irq_enable_mask =
1747 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001748 ring->irq_keep_mask =
1749 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001750
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001751 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001752 ring->get_seqno = gen8_get_seqno;
1753 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001754 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001755 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001756 ring->irq_get = gen8_logical_ring_get_irq;
1757 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001758 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001759
Oscar Mateo454afeb2014-07-24 17:04:22 +01001760 return logical_ring_init(dev, ring);
1761}
1762
1763static int logical_blt_ring_init(struct drm_device *dev)
1764{
1765 struct drm_i915_private *dev_priv = dev->dev_private;
1766 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
1767
1768 ring->name = "blitter ring";
1769 ring->id = BCS;
1770 ring->mmio_base = BLT_RING_BASE;
1771 ring->irq_enable_mask =
1772 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001773 ring->irq_keep_mask =
1774 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001775
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001776 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001777 ring->get_seqno = gen8_get_seqno;
1778 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001779 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001780 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001781 ring->irq_get = gen8_logical_ring_get_irq;
1782 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001783 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001784
Oscar Mateo454afeb2014-07-24 17:04:22 +01001785 return logical_ring_init(dev, ring);
1786}
1787
1788static int logical_vebox_ring_init(struct drm_device *dev)
1789{
1790 struct drm_i915_private *dev_priv = dev->dev_private;
1791 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
1792
1793 ring->name = "video enhancement ring";
1794 ring->id = VECS;
1795 ring->mmio_base = VEBOX_RING_BASE;
1796 ring->irq_enable_mask =
1797 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001798 ring->irq_keep_mask =
1799 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001800
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001801 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001802 ring->get_seqno = gen8_get_seqno;
1803 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001804 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001805 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001806 ring->irq_get = gen8_logical_ring_get_irq;
1807 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001808 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001809
Oscar Mateo454afeb2014-07-24 17:04:22 +01001810 return logical_ring_init(dev, ring);
1811}
1812
Oscar Mateo73e4d072014-07-24 17:04:48 +01001813/**
1814 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
1815 * @dev: DRM device.
1816 *
1817 * This function inits the engines for an Execlists submission style (the equivalent in the
1818 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
1819 * those engines that are present in the hardware.
1820 *
1821 * Return: non-zero if the initialization failed.
1822 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001823int intel_logical_rings_init(struct drm_device *dev)
1824{
1825 struct drm_i915_private *dev_priv = dev->dev_private;
1826 int ret;
1827
1828 ret = logical_render_ring_init(dev);
1829 if (ret)
1830 return ret;
1831
1832 if (HAS_BSD(dev)) {
1833 ret = logical_bsd_ring_init(dev);
1834 if (ret)
1835 goto cleanup_render_ring;
1836 }
1837
1838 if (HAS_BLT(dev)) {
1839 ret = logical_blt_ring_init(dev);
1840 if (ret)
1841 goto cleanup_bsd_ring;
1842 }
1843
1844 if (HAS_VEBOX(dev)) {
1845 ret = logical_vebox_ring_init(dev);
1846 if (ret)
1847 goto cleanup_blt_ring;
1848 }
1849
1850 if (HAS_BSD2(dev)) {
1851 ret = logical_bsd2_ring_init(dev);
1852 if (ret)
1853 goto cleanup_vebox_ring;
1854 }
1855
1856 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
1857 if (ret)
1858 goto cleanup_bsd2_ring;
1859
1860 return 0;
1861
1862cleanup_bsd2_ring:
1863 intel_logical_ring_cleanup(&dev_priv->ring[VCS2]);
1864cleanup_vebox_ring:
1865 intel_logical_ring_cleanup(&dev_priv->ring[VECS]);
1866cleanup_blt_ring:
1867 intel_logical_ring_cleanup(&dev_priv->ring[BCS]);
1868cleanup_bsd_ring:
1869 intel_logical_ring_cleanup(&dev_priv->ring[VCS]);
1870cleanup_render_ring:
1871 intel_logical_ring_cleanup(&dev_priv->ring[RCS]);
1872
1873 return ret;
1874}
1875
Jeff McGee0cea6502015-02-13 10:27:56 -06001876static u32
1877make_rpcs(struct drm_device *dev)
1878{
1879 u32 rpcs = 0;
1880
1881 /*
1882 * No explicit RPCS request is needed to ensure full
1883 * slice/subslice/EU enablement prior to Gen9.
1884 */
1885 if (INTEL_INFO(dev)->gen < 9)
1886 return 0;
1887
1888 /*
1889 * Starting in Gen9, render power gating can leave
1890 * slice/subslice/EU in a partially enabled state. We
1891 * must make an explicit request through RPCS for full
1892 * enablement.
1893 */
1894 if (INTEL_INFO(dev)->has_slice_pg) {
1895 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
1896 rpcs |= INTEL_INFO(dev)->slice_total <<
1897 GEN8_RPCS_S_CNT_SHIFT;
1898 rpcs |= GEN8_RPCS_ENABLE;
1899 }
1900
1901 if (INTEL_INFO(dev)->has_subslice_pg) {
1902 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
1903 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
1904 GEN8_RPCS_SS_CNT_SHIFT;
1905 rpcs |= GEN8_RPCS_ENABLE;
1906 }
1907
1908 if (INTEL_INFO(dev)->has_eu_pg) {
1909 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
1910 GEN8_RPCS_EU_MIN_SHIFT;
1911 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
1912 GEN8_RPCS_EU_MAX_SHIFT;
1913 rpcs |= GEN8_RPCS_ENABLE;
1914 }
1915
1916 return rpcs;
1917}
1918
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001919static int
1920populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
1921 struct intel_engine_cs *ring, struct intel_ringbuffer *ringbuf)
1922{
Thomas Daniel2d965532014-08-19 10:13:36 +01001923 struct drm_device *dev = ring->dev;
1924 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c48062014-08-06 15:04:53 +02001925 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001926 struct page *page;
1927 uint32_t *reg_state;
1928 int ret;
1929
Thomas Daniel2d965532014-08-19 10:13:36 +01001930 if (!ppgtt)
1931 ppgtt = dev_priv->mm.aliasing_ppgtt;
1932
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001933 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1934 if (ret) {
1935 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1936 return ret;
1937 }
1938
1939 ret = i915_gem_object_get_pages(ctx_obj);
1940 if (ret) {
1941 DRM_DEBUG_DRIVER("Could not get object pages\n");
1942 return ret;
1943 }
1944
1945 i915_gem_object_pin_pages(ctx_obj);
1946
1947 /* The second page of the context object contains some fields which must
1948 * be set up prior to the first execution. */
1949 page = i915_gem_object_get_page(ctx_obj, 1);
1950 reg_state = kmap_atomic(page);
1951
1952 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1953 * commands followed by (reg, value) pairs. The values we are setting here are
1954 * only for the first context restore: on a subsequent save, the GPU will
1955 * recreate this batchbuffer with new values (including all the missing
1956 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
1957 if (ring->id == RCS)
1958 reg_state[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(14);
1959 else
1960 reg_state[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(11);
1961 reg_state[CTX_LRI_HEADER_0] |= MI_LRI_FORCE_POSTED;
1962 reg_state[CTX_CONTEXT_CONTROL] = RING_CONTEXT_CONTROL(ring);
1963 reg_state[CTX_CONTEXT_CONTROL+1] =
Zhi Wang5baa22c52015-02-10 17:11:36 +08001964 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1965 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001966 reg_state[CTX_RING_HEAD] = RING_HEAD(ring->mmio_base);
1967 reg_state[CTX_RING_HEAD+1] = 0;
1968 reg_state[CTX_RING_TAIL] = RING_TAIL(ring->mmio_base);
1969 reg_state[CTX_RING_TAIL+1] = 0;
1970 reg_state[CTX_RING_BUFFER_START] = RING_START(ring->mmio_base);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001971 /* Ring buffer start address is not known until the buffer is pinned.
1972 * It is written to the context image in execlists_update_context()
1973 */
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001974 reg_state[CTX_RING_BUFFER_CONTROL] = RING_CTL(ring->mmio_base);
1975 reg_state[CTX_RING_BUFFER_CONTROL+1] =
1976 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID;
1977 reg_state[CTX_BB_HEAD_U] = ring->mmio_base + 0x168;
1978 reg_state[CTX_BB_HEAD_U+1] = 0;
1979 reg_state[CTX_BB_HEAD_L] = ring->mmio_base + 0x140;
1980 reg_state[CTX_BB_HEAD_L+1] = 0;
1981 reg_state[CTX_BB_STATE] = ring->mmio_base + 0x110;
1982 reg_state[CTX_BB_STATE+1] = (1<<5);
1983 reg_state[CTX_SECOND_BB_HEAD_U] = ring->mmio_base + 0x11c;
1984 reg_state[CTX_SECOND_BB_HEAD_U+1] = 0;
1985 reg_state[CTX_SECOND_BB_HEAD_L] = ring->mmio_base + 0x114;
1986 reg_state[CTX_SECOND_BB_HEAD_L+1] = 0;
1987 reg_state[CTX_SECOND_BB_STATE] = ring->mmio_base + 0x118;
1988 reg_state[CTX_SECOND_BB_STATE+1] = 0;
1989 if (ring->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001990 reg_state[CTX_BB_PER_CTX_PTR] = ring->mmio_base + 0x1c0;
1991 reg_state[CTX_BB_PER_CTX_PTR+1] = 0;
1992 reg_state[CTX_RCS_INDIRECT_CTX] = ring->mmio_base + 0x1c4;
1993 reg_state[CTX_RCS_INDIRECT_CTX+1] = 0;
1994 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET] = ring->mmio_base + 0x1c8;
1995 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] = 0;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001996 if (ring->wa_ctx.obj) {
1997 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1998 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
1999
2000 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2001 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2002 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2003
2004 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
2005 CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT << 6;
2006
2007 reg_state[CTX_BB_PER_CTX_PTR+1] =
2008 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2009 0x01;
2010 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002011 }
2012 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9);
2013 reg_state[CTX_LRI_HEADER_1] |= MI_LRI_FORCE_POSTED;
2014 reg_state[CTX_CTX_TIMESTAMP] = ring->mmio_base + 0x3a8;
2015 reg_state[CTX_CTX_TIMESTAMP+1] = 0;
2016 reg_state[CTX_PDP3_UDW] = GEN8_RING_PDP_UDW(ring, 3);
2017 reg_state[CTX_PDP3_LDW] = GEN8_RING_PDP_LDW(ring, 3);
2018 reg_state[CTX_PDP2_UDW] = GEN8_RING_PDP_UDW(ring, 2);
2019 reg_state[CTX_PDP2_LDW] = GEN8_RING_PDP_LDW(ring, 2);
2020 reg_state[CTX_PDP1_UDW] = GEN8_RING_PDP_UDW(ring, 1);
2021 reg_state[CTX_PDP1_LDW] = GEN8_RING_PDP_LDW(ring, 1);
2022 reg_state[CTX_PDP0_UDW] = GEN8_RING_PDP_UDW(ring, 0);
2023 reg_state[CTX_PDP0_LDW] = GEN8_RING_PDP_LDW(ring, 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002024
2025 /* With dynamic page allocation, PDPs may not be allocated at this point,
2026 * Point the unallocated PDPs to the scratch page
Michel Thierrye5815a22015-04-08 12:13:32 +01002027 */
2028 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
2029 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
2030 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
2031 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002032 if (ring->id == RCS) {
2033 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Jeff McGee0cea6502015-02-13 10:27:56 -06002034 reg_state[CTX_R_PWR_CLK_STATE] = GEN8_R_PWR_CLK_STATE;
2035 reg_state[CTX_R_PWR_CLK_STATE+1] = make_rpcs(dev);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002036 }
2037
2038 kunmap_atomic(reg_state);
2039
2040 ctx_obj->dirty = 1;
2041 set_page_dirty(page);
2042 i915_gem_object_unpin_pages(ctx_obj);
2043
2044 return 0;
2045}
2046
Oscar Mateo73e4d072014-07-24 17:04:48 +01002047/**
2048 * intel_lr_context_free() - free the LRC specific bits of a context
2049 * @ctx: the LR context to free.
2050 *
2051 * The real context freeing is done in i915_gem_context_free: this only
2052 * takes care of the bits that are LRC related: the per-engine backing
2053 * objects and the logical ringbuffer.
2054 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002055void intel_lr_context_free(struct intel_context *ctx)
2056{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002057 int i;
2058
2059 for (i = 0; i < I915_NUM_RINGS; i++) {
2060 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002061
Oscar Mateo8c8579172014-07-24 17:04:14 +01002062 if (ctx_obj) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00002063 struct intel_ringbuffer *ringbuf =
2064 ctx->engine[i].ringbuf;
2065 struct intel_engine_cs *ring = ringbuf->ring;
2066
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002067 if (ctx == ring->default_context) {
2068 intel_unpin_ringbuffer_obj(ringbuf);
2069 i915_gem_object_ggtt_unpin(ctx_obj);
2070 }
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02002071 WARN_ON(ctx->engine[ring->id].pin_count);
Oscar Mateo84c23772014-07-24 17:04:15 +01002072 intel_destroy_ringbuffer_obj(ringbuf);
2073 kfree(ringbuf);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002074 drm_gem_object_unreference(&ctx_obj->base);
2075 }
2076 }
2077}
2078
2079static uint32_t get_lr_context_size(struct intel_engine_cs *ring)
2080{
2081 int ret = 0;
2082
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002083 WARN_ON(INTEL_INFO(ring->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002084
2085 switch (ring->id) {
2086 case RCS:
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002087 if (INTEL_INFO(ring->dev)->gen >= 9)
2088 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2089 else
2090 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002091 break;
2092 case VCS:
2093 case BCS:
2094 case VECS:
2095 case VCS2:
2096 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2097 break;
2098 }
2099
2100 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002101}
2102
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002103static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
Thomas Daniel1df06b72014-10-29 09:52:51 +00002104 struct drm_i915_gem_object *default_ctx_obj)
2105{
2106 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2107
2108 /* The status page is offset 0 from the default context object
2109 * in LRC mode. */
2110 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj);
2111 ring->status_page.page_addr =
2112 kmap(sg_page(default_ctx_obj->pages->sgl));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002113 ring->status_page.obj = default_ctx_obj;
2114
2115 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
2116 (u32)ring->status_page.gfx_addr);
2117 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002118}
2119
Oscar Mateo73e4d072014-07-24 17:04:48 +01002120/**
2121 * intel_lr_context_deferred_create() - create the LRC specific bits of a context
2122 * @ctx: LR context to create.
2123 * @ring: engine to be used with the context.
2124 *
2125 * This function can be called more than once, with different engines, if we plan
2126 * to use the context with them. The context backing objects and the ringbuffers
2127 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2128 * the creation is a deferred call: it's better to make sure first that we need to use
2129 * a given ring with the context.
2130 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002131 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002132 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002133int intel_lr_context_deferred_create(struct intel_context *ctx,
2134 struct intel_engine_cs *ring)
2135{
Oscar Mateodcb4c122014-11-13 10:28:10 +00002136 const bool is_global_default_ctx = (ctx == ring->default_context);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002137 struct drm_device *dev = ring->dev;
2138 struct drm_i915_gem_object *ctx_obj;
2139 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002140 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002141 int ret;
2142
Oscar Mateoede7d422014-07-24 17:04:12 +01002143 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002144 WARN_ON(ctx->engine[ring->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002145
Oscar Mateo8c8579172014-07-24 17:04:14 +01002146 context_size = round_up(get_lr_context_size(ring), 4096);
2147
Chris Wilson149c86e2015-04-07 16:21:11 +01002148 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002149 if (!ctx_obj) {
2150 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2151 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002152 }
2153
Oscar Mateodcb4c122014-11-13 10:28:10 +00002154 if (is_global_default_ctx) {
2155 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN, 0);
2156 if (ret) {
2157 DRM_DEBUG_DRIVER("Pin LRC backing obj failed: %d\n",
2158 ret);
2159 drm_gem_object_unreference(&ctx_obj->base);
2160 return ret;
2161 }
Oscar Mateo8c8579172014-07-24 17:04:14 +01002162 }
2163
Oscar Mateo84c23772014-07-24 17:04:15 +01002164 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2165 if (!ringbuf) {
2166 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2167 ring->name);
Oscar Mateo84c23772014-07-24 17:04:15 +01002168 ret = -ENOMEM;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002169 goto error_unpin_ctx;
Oscar Mateo84c23772014-07-24 17:04:15 +01002170 }
2171
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002172 ringbuf->ring = ring;
Oscar Mateo582d67f2014-07-24 17:04:16 +01002173
Oscar Mateo84c23772014-07-24 17:04:15 +01002174 ringbuf->size = 32 * PAGE_SIZE;
2175 ringbuf->effective_size = ringbuf->size;
2176 ringbuf->head = 0;
2177 ringbuf->tail = 0;
Oscar Mateo84c23772014-07-24 17:04:15 +01002178 ringbuf->last_retired_head = -1;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002179 intel_ring_update_space(ringbuf);
Oscar Mateo84c23772014-07-24 17:04:15 +01002180
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002181 if (ringbuf->obj == NULL) {
2182 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2183 if (ret) {
2184 DRM_DEBUG_DRIVER(
2185 "Failed to allocate ringbuffer obj %s: %d\n",
Oscar Mateo84c23772014-07-24 17:04:15 +01002186 ring->name, ret);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002187 goto error_free_rbuf;
2188 }
2189
2190 if (is_global_default_ctx) {
2191 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2192 if (ret) {
2193 DRM_ERROR(
2194 "Failed to pin and map ringbuffer %s: %d\n",
2195 ring->name, ret);
2196 goto error_destroy_rbuf;
2197 }
2198 }
2199
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002200 }
2201
2202 ret = populate_lr_context(ctx, ctx_obj, ring, ringbuf);
2203 if (ret) {
2204 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002205 goto error;
Oscar Mateo84c23772014-07-24 17:04:15 +01002206 }
2207
2208 ctx->engine[ring->id].ringbuf = ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002209 ctx->engine[ring->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002210
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002211 if (ctx == ring->default_context)
2212 lrc_setup_hardware_status_page(ring, ctx_obj);
Thomas Daniele7778be2014-12-02 12:50:48 +00002213 else if (ring->id == RCS && !ctx->rcs_initialized) {
Michel Thierry771b9a52014-11-11 16:47:33 +00002214 if (ring->init_context) {
John Harrison76c39162015-05-29 17:43:43 +01002215 struct drm_i915_gem_request *req;
2216
2217 ret = i915_gem_request_alloc(ring, ctx, &req);
2218 if (ret)
2219 return ret;
2220
John Harrison87531812015-05-29 17:43:44 +01002221 ret = ring->init_context(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002222 if (ret) {
Michel Thierry771b9a52014-11-11 16:47:33 +00002223 DRM_ERROR("ring init context: %d\n", ret);
John Harrison76c39162015-05-29 17:43:43 +01002224 i915_gem_request_cancel(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002225 ctx->engine[ring->id].ringbuf = NULL;
2226 ctx->engine[ring->id].state = NULL;
2227 goto error;
2228 }
John Harrison76c39162015-05-29 17:43:43 +01002229
John Harrison75289872015-05-29 17:43:49 +01002230 i915_add_request_no_flush(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00002231 }
2232
Oscar Mateo564ddb22014-08-21 11:40:54 +01002233 ctx->rcs_initialized = true;
2234 }
2235
Oscar Mateoede7d422014-07-24 17:04:12 +01002236 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002237
2238error:
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002239 if (is_global_default_ctx)
2240 intel_unpin_ringbuffer_obj(ringbuf);
2241error_destroy_rbuf:
2242 intel_destroy_ringbuffer_obj(ringbuf);
2243error_free_rbuf:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002244 kfree(ringbuf);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002245error_unpin_ctx:
Oscar Mateodcb4c122014-11-13 10:28:10 +00002246 if (is_global_default_ctx)
2247 i915_gem_object_ggtt_unpin(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002248 drm_gem_object_unreference(&ctx_obj->base);
2249 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002250}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002251
2252void intel_lr_context_reset(struct drm_device *dev,
2253 struct intel_context *ctx)
2254{
2255 struct drm_i915_private *dev_priv = dev->dev_private;
2256 struct intel_engine_cs *ring;
2257 int i;
2258
2259 for_each_ring(ring, dev_priv, i) {
2260 struct drm_i915_gem_object *ctx_obj =
2261 ctx->engine[ring->id].state;
2262 struct intel_ringbuffer *ringbuf =
2263 ctx->engine[ring->id].ringbuf;
2264 uint32_t *reg_state;
2265 struct page *page;
2266
2267 if (!ctx_obj)
2268 continue;
2269
2270 if (i915_gem_object_get_pages(ctx_obj)) {
2271 WARN(1, "Failed get_pages for context obj\n");
2272 continue;
2273 }
2274 page = i915_gem_object_get_page(ctx_obj, 1);
2275 reg_state = kmap_atomic(page);
2276
2277 reg_state[CTX_RING_HEAD+1] = 0;
2278 reg_state[CTX_RING_TAIL+1] = 0;
2279
2280 kunmap_atomic(reg_state);
2281
2282 ringbuf->head = 0;
2283 ringbuf->tail = 0;
2284 }
2285}