Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_dma.c -- DMA support for the I915 -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 5 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 6 | * |
| 7 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 8 | * copy of this software and associated documentation files (the |
| 9 | * "Software"), to deal in the Software without restriction, including |
| 10 | * without limitation the rights to use, copy, modify, merge, publish, |
| 11 | * distribute, sub license, and/or sell copies of the Software, and to |
| 12 | * permit persons to whom the Software is furnished to do so, subject to |
| 13 | * the following conditions: |
| 14 | * |
| 15 | * The above copyright notice and this permission notice (including the |
| 16 | * next paragraph) shall be included in all copies or substantial portions |
| 17 | * of the Software. |
| 18 | * |
| 19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 20 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 21 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 22 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 23 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 24 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 25 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 26 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 27 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 29 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 30 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 31 | #include <drm/drmP.h> |
| 32 | #include <drm/drm_crtc_helper.h> |
| 33 | #include <drm/drm_fb_helper.h> |
Daniel Vetter | 4f03b1f | 2014-09-10 12:43:49 +0200 | [diff] [blame] | 34 | #include <drm/drm_legacy.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 35 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 36 | #include <drm/i915_drm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | #include "i915_drv.h" |
Yu Zhang | e21fd55 | 2015-02-10 19:05:51 +0800 | [diff] [blame] | 38 | #include "i915_vgpu.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 39 | #include "i915_trace.h" |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 40 | #include <linux/pci.h> |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 41 | #include <linux/console.h> |
| 42 | #include <linux/vt.h> |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 43 | #include <linux/vgaarb.h> |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 44 | #include <linux/acpi.h> |
| 45 | #include <linux/pnp.h> |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 46 | #include <linux/vga_switcheroo.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 47 | #include <linux/slab.h> |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 48 | #include <acpi/video.h> |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 49 | #include <linux/pm.h> |
| 50 | #include <linux/pm_runtime.h> |
Imre Deak | 4bdc729 | 2014-05-20 19:47:20 +0300 | [diff] [blame] | 51 | #include <linux/oom.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | |
Imre Deak | 4fec15d | 2016-03-16 13:39:08 +0200 | [diff] [blame] | 53 | static unsigned int i915_load_fail_count; |
| 54 | |
| 55 | bool __i915_inject_load_failure(const char *func, int line) |
| 56 | { |
| 57 | if (i915_load_fail_count >= i915.inject_load_failure) |
| 58 | return false; |
| 59 | |
| 60 | if (++i915_load_fail_count == i915.inject_load_failure) { |
| 61 | DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n", |
| 62 | i915.inject_load_failure, func, line); |
| 63 | return true; |
| 64 | } |
| 65 | |
| 66 | return false; |
| 67 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | |
Imre Deak | d15d753 | 2016-03-18 10:46:10 +0200 | [diff] [blame] | 69 | #define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI" |
| 70 | #define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \ |
| 71 | "providing the dmesg log by booting with drm.debug=0xf" |
| 72 | |
| 73 | void |
| 74 | __i915_printk(struct drm_i915_private *dev_priv, const char *level, |
| 75 | const char *fmt, ...) |
| 76 | { |
| 77 | static bool shown_bug_once; |
| 78 | struct device *dev = dev_priv->dev->dev; |
| 79 | bool is_error = level[1] <= KERN_ERR[1]; |
Imre Deak | ad45d83 | 2016-03-21 17:08:57 +0200 | [diff] [blame] | 80 | bool is_debug = level[1] == KERN_DEBUG[1]; |
Imre Deak | d15d753 | 2016-03-18 10:46:10 +0200 | [diff] [blame] | 81 | struct va_format vaf; |
| 82 | va_list args; |
| 83 | |
Imre Deak | ad45d83 | 2016-03-21 17:08:57 +0200 | [diff] [blame] | 84 | if (is_debug && !(drm_debug & DRM_UT_DRIVER)) |
| 85 | return; |
| 86 | |
Imre Deak | d15d753 | 2016-03-18 10:46:10 +0200 | [diff] [blame] | 87 | va_start(args, fmt); |
| 88 | |
| 89 | vaf.fmt = fmt; |
| 90 | vaf.va = &args; |
| 91 | |
| 92 | dev_printk(level, dev, "[" DRM_NAME ":%ps] %pV", |
| 93 | __builtin_return_address(0), &vaf); |
| 94 | |
| 95 | if (is_error && !shown_bug_once) { |
| 96 | dev_notice(dev, "%s", FDO_BUG_MSG); |
| 97 | shown_bug_once = true; |
| 98 | } |
| 99 | |
| 100 | va_end(args); |
| 101 | } |
| 102 | |
| 103 | static bool i915_error_injected(struct drm_i915_private *dev_priv) |
| 104 | { |
| 105 | return i915.inject_load_failure && |
| 106 | i915_load_fail_count == i915.inject_load_failure; |
| 107 | } |
| 108 | |
| 109 | #define i915_load_error(dev_priv, fmt, ...) \ |
| 110 | __i915_printk(dev_priv, \ |
| 111 | i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \ |
| 112 | fmt, ##__VA_ARGS__) |
| 113 | |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 114 | static int i915_getparam(struct drm_device *dev, void *data, |
| 115 | struct drm_file *file_priv) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | { |
Jani Nikula | 4c8a4be | 2014-03-31 14:27:15 +0300 | [diff] [blame] | 117 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 118 | drm_i915_getparam_t *param = data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | int value; |
| 120 | |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 121 | switch (param->param) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 122 | case I915_PARAM_IRQ_ACTIVE: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | case I915_PARAM_ALLOW_BATCHBUFFER: |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 124 | case I915_PARAM_LAST_DISPATCH: |
Daniel Vetter | ac883c8 | 2014-11-19 21:24:54 +0100 | [diff] [blame] | 125 | /* Reject all old ums/dri params. */ |
Chris Wilson | 5c6c600 | 2014-09-06 10:28:27 +0100 | [diff] [blame] | 126 | return -ENODEV; |
Kristian Høgsberg | ed4c9c4 | 2008-08-20 11:08:52 -0400 | [diff] [blame] | 127 | case I915_PARAM_CHIPSET_ID: |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 128 | value = dev->pdev->device; |
Kristian Høgsberg | ed4c9c4 | 2008-08-20 11:08:52 -0400 | [diff] [blame] | 129 | break; |
Neil Roberts | 27cd446 | 2015-03-04 14:41:16 +0000 | [diff] [blame] | 130 | case I915_PARAM_REVISION: |
| 131 | value = dev->pdev->revision; |
| 132 | break; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 133 | case I915_PARAM_HAS_GEM: |
Daniel Vetter | 2e895b1 | 2012-04-23 16:50:51 +0200 | [diff] [blame] | 134 | value = 1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 135 | break; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 136 | case I915_PARAM_NUM_FENCES_AVAIL: |
Daniel Vetter | c668cde | 2015-09-30 10:46:59 +0200 | [diff] [blame] | 137 | value = dev_priv->num_fence_regs; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 138 | break; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 139 | case I915_PARAM_HAS_OVERLAY: |
| 140 | value = dev_priv->overlay ? 1 : 0; |
| 141 | break; |
Jesse Barnes | e9560f7 | 2009-11-19 10:49:07 -0800 | [diff] [blame] | 142 | case I915_PARAM_HAS_PAGEFLIPPING: |
| 143 | value = 1; |
| 144 | break; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 145 | case I915_PARAM_HAS_EXECBUF2: |
| 146 | /* depends on GEM */ |
Daniel Vetter | 2e895b1 | 2012-04-23 16:50:51 +0200 | [diff] [blame] | 147 | value = 1; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 148 | break; |
Zou Nan hai | e3a815f | 2010-05-31 13:58:47 +0800 | [diff] [blame] | 149 | case I915_PARAM_HAS_BSD: |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 150 | value = intel_engine_initialized(&dev_priv->engine[VCS]); |
Zou Nan hai | e3a815f | 2010-05-31 13:58:47 +0800 | [diff] [blame] | 151 | break; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 152 | case I915_PARAM_HAS_BLT: |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 153 | value = intel_engine_initialized(&dev_priv->engine[BCS]); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 154 | break; |
Xiang, Haihao | a1f2cc7 | 2013-05-28 19:22:34 -0700 | [diff] [blame] | 155 | case I915_PARAM_HAS_VEBOX: |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 156 | value = intel_engine_initialized(&dev_priv->engine[VECS]); |
Xiang, Haihao | a1f2cc7 | 2013-05-28 19:22:34 -0700 | [diff] [blame] | 157 | break; |
Zhipeng Gong | 08e16dc | 2015-01-13 08:48:25 +0800 | [diff] [blame] | 158 | case I915_PARAM_HAS_BSD2: |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 159 | value = intel_engine_initialized(&dev_priv->engine[VCS2]); |
Zhipeng Gong | 08e16dc | 2015-01-13 08:48:25 +0800 | [diff] [blame] | 160 | break; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 161 | case I915_PARAM_HAS_RELAXED_FENCING: |
| 162 | value = 1; |
| 163 | break; |
Daniel Vetter | bbf0c6b | 2010-12-05 11:30:40 +0100 | [diff] [blame] | 164 | case I915_PARAM_HAS_COHERENT_RINGS: |
| 165 | value = 1; |
| 166 | break; |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 167 | case I915_PARAM_HAS_EXEC_CONSTANTS: |
| 168 | value = INTEL_INFO(dev)->gen >= 4; |
| 169 | break; |
Chris Wilson | 271d81b | 2011-03-01 15:24:41 +0000 | [diff] [blame] | 170 | case I915_PARAM_HAS_RELAXED_DELTA: |
| 171 | value = 1; |
| 172 | break; |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 173 | case I915_PARAM_HAS_GEN7_SOL_RESET: |
| 174 | value = 1; |
| 175 | break; |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 176 | case I915_PARAM_HAS_LLC: |
| 177 | value = HAS_LLC(dev); |
| 178 | break; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 179 | case I915_PARAM_HAS_WT: |
| 180 | value = HAS_WT(dev); |
| 181 | break; |
Daniel Vetter | 777ee96 | 2012-02-15 23:50:25 +0100 | [diff] [blame] | 182 | case I915_PARAM_HAS_ALIASING_PPGTT: |
Daniel Vetter | 896ab1a | 2014-08-06 15:04:51 +0200 | [diff] [blame] | 183 | value = USES_PPGTT(dev); |
Daniel Vetter | 777ee96 | 2012-02-15 23:50:25 +0100 | [diff] [blame] | 184 | break; |
Ben Widawsky | 172cf15 | 2012-06-05 15:24:25 -0700 | [diff] [blame] | 185 | case I915_PARAM_HAS_WAIT_TIMEOUT: |
| 186 | value = 1; |
| 187 | break; |
Chris Wilson | 2fedbff | 2012-08-08 10:23:22 +0100 | [diff] [blame] | 188 | case I915_PARAM_HAS_SEMAPHORES: |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 189 | value = i915_semaphore_is_enabled(dev_priv); |
Chris Wilson | 2fedbff | 2012-08-08 10:23:22 +0100 | [diff] [blame] | 190 | break; |
Dave Airlie | ec6f1bb | 2012-08-16 10:15:34 +1000 | [diff] [blame] | 191 | case I915_PARAM_HAS_PRIME_VMAP_FLUSH: |
| 192 | value = 1; |
| 193 | break; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 194 | case I915_PARAM_HAS_SECURE_BATCHES: |
| 195 | value = capable(CAP_SYS_ADMIN); |
| 196 | break; |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 197 | case I915_PARAM_HAS_PINNED_BATCHES: |
| 198 | value = 1; |
| 199 | break; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 200 | case I915_PARAM_HAS_EXEC_NO_RELOC: |
| 201 | value = 1; |
| 202 | break; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 203 | case I915_PARAM_HAS_EXEC_HANDLE_LUT: |
| 204 | value = 1; |
| 205 | break; |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 206 | case I915_PARAM_CMD_PARSER_VERSION: |
Chris Wilson | 1ca3712 | 2016-05-04 14:25:36 +0100 | [diff] [blame] | 207 | value = i915_cmd_parser_get_version(dev_priv); |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 208 | break; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 209 | case I915_PARAM_HAS_COHERENT_PHYS_GTT: |
| 210 | value = 1; |
| 211 | break; |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 212 | case I915_PARAM_MMAP_VERSION: |
| 213 | value = 1; |
| 214 | break; |
Jeff McGee | a1559ff | 2015-03-09 16:06:54 -0700 | [diff] [blame] | 215 | case I915_PARAM_SUBSLICE_TOTAL: |
| 216 | value = INTEL_INFO(dev)->subslice_total; |
| 217 | if (!value) |
| 218 | return -ENODEV; |
| 219 | break; |
| 220 | case I915_PARAM_EU_TOTAL: |
| 221 | value = INTEL_INFO(dev)->eu_total; |
| 222 | if (!value) |
| 223 | return -ENODEV; |
| 224 | break; |
Chris Wilson | 49e4d842 | 2015-06-15 12:23:48 +0100 | [diff] [blame] | 225 | case I915_PARAM_HAS_GPU_RESET: |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 226 | value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv); |
Chris Wilson | 49e4d842 | 2015-06-15 12:23:48 +0100 | [diff] [blame] | 227 | break; |
Abdiel Janulgue | a9ed33c | 2015-07-01 10:12:23 +0300 | [diff] [blame] | 228 | case I915_PARAM_HAS_RESOURCE_STREAMER: |
| 229 | value = HAS_RESOURCE_STREAMER(dev); |
| 230 | break; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 231 | case I915_PARAM_HAS_EXEC_SOFTPIN: |
| 232 | value = 1; |
| 233 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 234 | default: |
Ben Widawsky | e29c32d | 2013-05-31 11:28:45 -0700 | [diff] [blame] | 235 | DRM_DEBUG("Unknown parameter %d\n", param->param); |
Eric Anholt | 20caafa | 2007-08-25 19:22:43 +1000 | [diff] [blame] | 236 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | } |
| 238 | |
Daniel Vetter | 1d6ac18 | 2013-12-11 11:34:44 +0100 | [diff] [blame] | 239 | if (copy_to_user(param->value, &value, sizeof(int))) { |
| 240 | DRM_ERROR("copy_to_user failed\n"); |
Eric Anholt | 20caafa | 2007-08-25 19:22:43 +1000 | [diff] [blame] | 241 | return -EFAULT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | } |
| 243 | |
| 244 | return 0; |
| 245 | } |
| 246 | |
Dave Airlie | ec2a4c3 | 2009-08-04 11:43:41 +1000 | [diff] [blame] | 247 | static int i915_get_bridge_dev(struct drm_device *dev) |
| 248 | { |
| 249 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 250 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 251 | dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0)); |
Dave Airlie | ec2a4c3 | 2009-08-04 11:43:41 +1000 | [diff] [blame] | 252 | if (!dev_priv->bridge_dev) { |
| 253 | DRM_ERROR("bridge device not found\n"); |
| 254 | return -1; |
| 255 | } |
| 256 | return 0; |
| 257 | } |
| 258 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 259 | /* Allocate space for the MCH regs if needed, return nonzero on error */ |
| 260 | static int |
| 261 | intel_alloc_mchbar_resource(struct drm_device *dev) |
| 262 | { |
Jani Nikula | 4c8a4be | 2014-03-31 14:27:15 +0300 | [diff] [blame] | 263 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 264 | int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 265 | u32 temp_lo, temp_hi = 0; |
| 266 | u64 mchbar_addr; |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 267 | int ret; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 268 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 269 | if (INTEL_INFO(dev)->gen >= 4) |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 270 | pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi); |
| 271 | pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo); |
| 272 | mchbar_addr = ((u64)temp_hi << 32) | temp_lo; |
| 273 | |
| 274 | /* If ACPI doesn't have it, assume we need to allocate it ourselves */ |
| 275 | #ifdef CONFIG_PNP |
| 276 | if (mchbar_addr && |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 277 | pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) |
| 278 | return 0; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 279 | #endif |
| 280 | |
| 281 | /* Get some space for it */ |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 282 | dev_priv->mch_res.name = "i915 MCHBAR"; |
| 283 | dev_priv->mch_res.flags = IORESOURCE_MEM; |
| 284 | ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, |
| 285 | &dev_priv->mch_res, |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 286 | MCHBAR_SIZE, MCHBAR_SIZE, |
| 287 | PCIBIOS_MIN_MEM, |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 288 | 0, pcibios_align_resource, |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 289 | dev_priv->bridge_dev); |
| 290 | if (ret) { |
| 291 | DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret); |
| 292 | dev_priv->mch_res.start = 0; |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 293 | return ret; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 294 | } |
| 295 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 296 | if (INTEL_INFO(dev)->gen >= 4) |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 297 | pci_write_config_dword(dev_priv->bridge_dev, reg + 4, |
| 298 | upper_32_bits(dev_priv->mch_res.start)); |
| 299 | |
| 300 | pci_write_config_dword(dev_priv->bridge_dev, reg, |
| 301 | lower_32_bits(dev_priv->mch_res.start)); |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 302 | return 0; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 303 | } |
| 304 | |
| 305 | /* Setup MCHBAR if possible, return true if we should disable it again */ |
| 306 | static void |
| 307 | intel_setup_mchbar(struct drm_device *dev) |
| 308 | { |
Jani Nikula | 4c8a4be | 2014-03-31 14:27:15 +0300 | [diff] [blame] | 309 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 310 | int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 311 | u32 temp; |
| 312 | bool enabled; |
| 313 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 314 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Jesse Barnes | 11ea8b7 | 2014-03-03 14:27:57 -0800 | [diff] [blame] | 315 | return; |
| 316 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 317 | dev_priv->mchbar_need_disable = false; |
| 318 | |
| 319 | if (IS_I915G(dev) || IS_I915GM(dev)) { |
Joonas Lahtinen | e10fa55 | 2016-04-15 12:03:39 +0300 | [diff] [blame] | 320 | pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp); |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 321 | enabled = !!(temp & DEVEN_MCHBAR_EN); |
| 322 | } else { |
| 323 | pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp); |
| 324 | enabled = temp & 1; |
| 325 | } |
| 326 | |
| 327 | /* If it's already enabled, don't have to do anything */ |
| 328 | if (enabled) |
| 329 | return; |
| 330 | |
| 331 | if (intel_alloc_mchbar_resource(dev)) |
| 332 | return; |
| 333 | |
| 334 | dev_priv->mchbar_need_disable = true; |
| 335 | |
| 336 | /* Space is allocated or reserved, so enable it. */ |
| 337 | if (IS_I915G(dev) || IS_I915GM(dev)) { |
Joonas Lahtinen | e10fa55 | 2016-04-15 12:03:39 +0300 | [diff] [blame] | 338 | pci_write_config_dword(dev_priv->bridge_dev, DEVEN, |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 339 | temp | DEVEN_MCHBAR_EN); |
| 340 | } else { |
| 341 | pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp); |
| 342 | pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1); |
| 343 | } |
| 344 | } |
| 345 | |
| 346 | static void |
| 347 | intel_teardown_mchbar(struct drm_device *dev) |
| 348 | { |
Jani Nikula | 4c8a4be | 2014-03-31 14:27:15 +0300 | [diff] [blame] | 349 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 350 | int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 351 | |
| 352 | if (dev_priv->mchbar_need_disable) { |
| 353 | if (IS_I915G(dev) || IS_I915GM(dev)) { |
Joonas Lahtinen | e10fa55 | 2016-04-15 12:03:39 +0300 | [diff] [blame] | 354 | u32 deven_val; |
| 355 | |
| 356 | pci_read_config_dword(dev_priv->bridge_dev, DEVEN, |
| 357 | &deven_val); |
| 358 | deven_val &= ~DEVEN_MCHBAR_EN; |
| 359 | pci_write_config_dword(dev_priv->bridge_dev, DEVEN, |
| 360 | deven_val); |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 361 | } else { |
Joonas Lahtinen | e10fa55 | 2016-04-15 12:03:39 +0300 | [diff] [blame] | 362 | u32 mchbar_val; |
| 363 | |
| 364 | pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, |
| 365 | &mchbar_val); |
| 366 | mchbar_val &= ~1; |
| 367 | pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, |
| 368 | mchbar_val); |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 369 | } |
| 370 | } |
| 371 | |
| 372 | if (dev_priv->mch_res.start) |
| 373 | release_resource(&dev_priv->mch_res); |
| 374 | } |
| 375 | |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 376 | /* true = enable decode, false = disable decoder */ |
| 377 | static unsigned int i915_vga_set_decode(void *cookie, bool state) |
| 378 | { |
| 379 | struct drm_device *dev = cookie; |
| 380 | |
| 381 | intel_modeset_vga_set_state(dev, state); |
| 382 | if (state) |
| 383 | return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | |
| 384 | VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; |
| 385 | else |
| 386 | return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; |
| 387 | } |
| 388 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 389 | static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) |
| 390 | { |
| 391 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 392 | pm_message_t pmm = { .event = PM_EVENT_SUSPEND }; |
Robin Schroer | 1a5036b | 2014-06-02 16:59:39 +0200 | [diff] [blame] | 393 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 394 | if (state == VGA_SWITCHEROO_ON) { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 395 | pr_info("switched on\n"); |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 396 | dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 397 | /* i915 resume handler doesn't set to D0 */ |
| 398 | pci_set_power_state(dev->pdev, PCI_D0); |
Maarten Lankhorst | 1751fcf | 2015-08-27 15:15:15 +0200 | [diff] [blame] | 399 | i915_resume_switcheroo(dev); |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 400 | dev->switch_power_state = DRM_SWITCH_POWER_ON; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 401 | } else { |
Ioan-Adrian Ratiu | fa9d607 | 2015-10-31 01:16:00 +0200 | [diff] [blame] | 402 | pr_info("switched off\n"); |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 403 | dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; |
Maarten Lankhorst | 1751fcf | 2015-08-27 15:15:15 +0200 | [diff] [blame] | 404 | i915_suspend_switcheroo(dev, pmm); |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 405 | dev->switch_power_state = DRM_SWITCH_POWER_OFF; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 406 | } |
| 407 | } |
| 408 | |
| 409 | static bool i915_switcheroo_can_switch(struct pci_dev *pdev) |
| 410 | { |
| 411 | struct drm_device *dev = pci_get_drvdata(pdev); |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 412 | |
Daniel Vetter | fc8fd40 | 2013-11-03 20:46:34 +0100 | [diff] [blame] | 413 | /* |
| 414 | * FIXME: open_count is protected by drm_global_mutex but that would lead to |
| 415 | * locking inversion with the driver load path. And the access here is |
| 416 | * completely racy anyway. So don't bother with locking for now. |
| 417 | */ |
| 418 | return dev->open_count == 0; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 419 | } |
| 420 | |
Takashi Iwai | 26ec685 | 2012-05-11 07:51:17 +0200 | [diff] [blame] | 421 | static const struct vga_switcheroo_client_ops i915_switcheroo_ops = { |
| 422 | .set_gpu_state = i915_switcheroo_set_state, |
| 423 | .reprobe = NULL, |
| 424 | .can_switch = i915_switcheroo_can_switch, |
| 425 | }; |
| 426 | |
Chris Wilson | e7ae86b | 2016-04-28 09:56:59 +0100 | [diff] [blame] | 427 | static void i915_gem_fini(struct drm_device *dev) |
| 428 | { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 429 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 430 | |
Chris Wilson | e7ae86b | 2016-04-28 09:56:59 +0100 | [diff] [blame] | 431 | /* |
| 432 | * Neither the BIOS, ourselves or any other kernel |
| 433 | * expects the system to be in execlists mode on startup, |
| 434 | * so we need to reset the GPU back to legacy mode. And the only |
| 435 | * known way to disable logical contexts is through a GPU reset. |
| 436 | * |
| 437 | * So in order to leave the system in a known default configuration, |
| 438 | * always reset the GPU upon unload. Afterwards we then clean up the |
| 439 | * GEM state tracking, flushing off the requests and leaving the |
| 440 | * system in a known idle state. |
| 441 | * |
| 442 | * Note that is of the upmost importance that the GPU is idle and |
| 443 | * all stray writes are flushed *before* we dismantle the backing |
| 444 | * storage for the pinned objects. |
| 445 | * |
| 446 | * However, since we are uncertain that reseting the GPU on older |
| 447 | * machines is a good idea, we don't - just in case it leaves the |
| 448 | * machine in an unusable condition. |
| 449 | */ |
| 450 | if (HAS_HW_CONTEXTS(dev)) { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 451 | int reset = intel_gpu_reset(dev_priv, ALL_ENGINES); |
Chris Wilson | e7ae86b | 2016-04-28 09:56:59 +0100 | [diff] [blame] | 452 | WARN_ON(reset && reset != -ENODEV); |
| 453 | } |
| 454 | |
| 455 | mutex_lock(&dev->struct_mutex); |
| 456 | i915_gem_reset(dev); |
| 457 | i915_gem_cleanup_engines(dev); |
| 458 | i915_gem_context_fini(dev); |
| 459 | mutex_unlock(&dev->struct_mutex); |
| 460 | |
| 461 | WARN_ON(!list_empty(&to_i915(dev)->context_list)); |
| 462 | } |
| 463 | |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 464 | static int i915_load_modeset_init(struct drm_device *dev) |
| 465 | { |
| 466 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 467 | int ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 468 | |
Imre Deak | 4fec15d | 2016-03-16 13:39:08 +0200 | [diff] [blame] | 469 | if (i915_inject_load_failure()) |
| 470 | return -ENODEV; |
| 471 | |
Jani Nikula | 98f3a1d | 2015-12-16 15:04:20 +0200 | [diff] [blame] | 472 | ret = intel_bios_init(dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 473 | if (ret) |
| 474 | DRM_INFO("failed to find VBIOS tables\n"); |
| 475 | |
Chris Wilson | 934f992c | 2011-01-20 13:09:12 +0000 | [diff] [blame] | 476 | /* If we have > 1 VGA cards, then we need to arbitrate access |
| 477 | * to the common VGA resources. |
| 478 | * |
| 479 | * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA), |
| 480 | * then we do not take part in VGA arbitration and the |
| 481 | * vga_client_register() fails with -ENODEV. |
| 482 | */ |
Dave Airlie | ebff5fa9 | 2013-10-11 15:12:04 +1000 | [diff] [blame] | 483 | ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode); |
| 484 | if (ret && ret != -ENODEV) |
| 485 | goto out; |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 486 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 487 | intel_register_dsm_handler(); |
| 488 | |
Dave Airlie | 0d69704 | 2012-09-10 12:28:36 +1000 | [diff] [blame] | 489 | ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false); |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 490 | if (ret) |
Chris Wilson | 5a79395 | 2010-06-06 10:50:03 +0100 | [diff] [blame] | 491 | goto cleanup_vga_client; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 492 | |
Ville Syrjälä | 19ab4ed | 2016-04-27 17:43:22 +0300 | [diff] [blame] | 493 | /* must happen before intel_power_domains_init_hw() on VLV/CHV */ |
| 494 | intel_update_rawclk(dev_priv); |
| 495 | |
Imre Deak | 73dfc22 | 2015-11-17 17:33:53 +0200 | [diff] [blame] | 496 | intel_power_domains_init_hw(dev_priv, false); |
Imre Deak | e13192f | 2014-02-18 00:02:15 +0200 | [diff] [blame] | 497 | |
Daniel Vetter | f444837 | 2015-10-28 23:59:02 +0200 | [diff] [blame] | 498 | intel_csr_ucode_init(dev_priv); |
Animesh Manna | ebae38d | 2015-10-28 23:58:55 +0200 | [diff] [blame] | 499 | |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 500 | ret = intel_irq_install(dev_priv); |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 501 | if (ret) |
Imre Deak | 89250fe | 2016-01-19 15:26:26 +0200 | [diff] [blame] | 502 | goto cleanup_csr; |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 503 | |
Daniel Vetter | f594914 | 2016-01-13 11:55:28 +0100 | [diff] [blame] | 504 | intel_setup_gmbus(dev); |
| 505 | |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 506 | /* Important: The output setup functions called by modeset_init need |
| 507 | * working irqs for e.g. gmbus and dp aux transfers. */ |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 508 | intel_modeset_init(dev); |
| 509 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 510 | intel_guc_ucode_init(dev); |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 511 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 512 | ret = i915_gem_init(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 513 | if (ret) |
Imre Deak | 713028b | 2014-04-25 17:28:00 +0300 | [diff] [blame] | 514 | goto cleanup_irq; |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 515 | |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 516 | intel_modeset_gem_init(dev); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 517 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 518 | /* Always safe in the mode setting case. */ |
| 519 | /* FIXME: do pre/post-mode set stuff in core KMS code */ |
Ville Syrjälä | ba0bf12 | 2013-10-04 14:53:33 +0300 | [diff] [blame] | 520 | dev->vblank_disable_allowed = true; |
Imre Deak | 713028b | 2014-04-25 17:28:00 +0300 | [diff] [blame] | 521 | if (INTEL_INFO(dev)->num_pipes == 0) |
Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 522 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 523 | |
Chris Wilson | 5a79395 | 2010-06-06 10:50:03 +0100 | [diff] [blame] | 524 | ret = intel_fbdev_init(dev); |
| 525 | if (ret) |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 526 | goto cleanup_gem; |
| 527 | |
| 528 | /* Only enable hotplug handling once the fbdev is fully set up. */ |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 529 | intel_hpd_init(dev_priv); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 530 | |
| 531 | /* |
| 532 | * Some ports require correctly set-up hpd registers for detection to |
| 533 | * work properly (leading to ghost connected connector status), e.g. VGA |
| 534 | * on gm45. Hence we can only set up the initial fbdev config after hpd |
Joonas Lahtinen | 934458c | 2016-04-01 14:41:01 +0300 | [diff] [blame] | 535 | * irqs are fully enabled. Now we should scan for the initial config |
| 536 | * only once hotplug handling is enabled, but due to screwed-up locking |
| 537 | * around kms/fbdev init we can't protect the fdbev initial config |
| 538 | * scanning against hotplug events. Hence do this first and ignore the |
| 539 | * tiny window where we will loose hotplug notifactions. |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 540 | */ |
Ville Syrjälä | e00bf69 | 2015-11-06 15:08:33 +0200 | [diff] [blame] | 541 | intel_fbdev_initial_config_async(dev); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 542 | |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 543 | drm_kms_helper_poll_init(dev); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 544 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 545 | return 0; |
| 546 | |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 547 | cleanup_gem: |
Chris Wilson | e7ae86b | 2016-04-28 09:56:59 +0100 | [diff] [blame] | 548 | i915_gem_fini(dev); |
Imre Deak | 713028b | 2014-04-25 17:28:00 +0300 | [diff] [blame] | 549 | cleanup_irq: |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 550 | intel_guc_ucode_fini(dev); |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 551 | drm_irq_uninstall(dev); |
Daniel Vetter | f594914 | 2016-01-13 11:55:28 +0100 | [diff] [blame] | 552 | intel_teardown_gmbus(dev); |
Imre Deak | 89250fe | 2016-01-19 15:26:26 +0200 | [diff] [blame] | 553 | cleanup_csr: |
| 554 | intel_csr_ucode_fini(dev_priv); |
Imre Deak | 65ff442 | 2016-03-16 13:39:07 +0200 | [diff] [blame] | 555 | intel_power_domains_fini(dev_priv); |
Chris Wilson | 5a79395 | 2010-06-06 10:50:03 +0100 | [diff] [blame] | 556 | vga_switcheroo_unregister_client(dev->pdev); |
| 557 | cleanup_vga_client: |
| 558 | vga_client_register(dev->pdev, NULL, NULL, NULL); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 559 | out: |
| 560 | return ret; |
| 561 | } |
| 562 | |
Daniel Vetter | 243eaf3 | 2013-12-17 10:00:54 +0100 | [diff] [blame] | 563 | #if IS_ENABLED(CONFIG_FB) |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 564 | static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv) |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 565 | { |
| 566 | struct apertures_struct *ap; |
| 567 | struct pci_dev *pdev = dev_priv->dev->pdev; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 568 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 569 | bool primary; |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 570 | int ret; |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 571 | |
| 572 | ap = alloc_apertures(1); |
| 573 | if (!ap) |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 574 | return -ENOMEM; |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 575 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 576 | ap->ranges[0].base = ggtt->mappable_base; |
| 577 | ap->ranges[0].size = ggtt->mappable_end; |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 578 | |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 579 | primary = |
| 580 | pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW; |
| 581 | |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 582 | ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary); |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 583 | |
| 584 | kfree(ap); |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 585 | |
| 586 | return ret; |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 587 | } |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 588 | #else |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 589 | static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 590 | { |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 591 | return 0; |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 592 | } |
| 593 | #endif |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 594 | |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 595 | #if !defined(CONFIG_VGA_CONSOLE) |
| 596 | static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv) |
| 597 | { |
| 598 | return 0; |
| 599 | } |
| 600 | #elif !defined(CONFIG_DUMMY_CONSOLE) |
| 601 | static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv) |
| 602 | { |
| 603 | return -ENODEV; |
| 604 | } |
| 605 | #else |
| 606 | static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv) |
| 607 | { |
Daniel Vetter | 1bb9e63 | 2014-07-08 10:02:43 +0200 | [diff] [blame] | 608 | int ret = 0; |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 609 | |
| 610 | DRM_INFO("Replacing VGA console driver\n"); |
| 611 | |
| 612 | console_lock(); |
Daniel Vetter | 1bb9e63 | 2014-07-08 10:02:43 +0200 | [diff] [blame] | 613 | if (con_is_bound(&vga_con)) |
| 614 | ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1); |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 615 | if (ret == 0) { |
| 616 | ret = do_unregister_con_driver(&vga_con); |
| 617 | |
| 618 | /* Ignore "already unregistered". */ |
| 619 | if (ret == -ENODEV) |
| 620 | ret = 0; |
| 621 | } |
| 622 | console_unlock(); |
| 623 | |
| 624 | return ret; |
| 625 | } |
| 626 | #endif |
| 627 | |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 628 | static void i915_dump_device_info(struct drm_i915_private *dev_priv) |
| 629 | { |
Damien Lespiau | 5c969aa | 2014-02-07 19:12:48 +0000 | [diff] [blame] | 630 | const struct intel_device_info *info = &dev_priv->info; |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 631 | |
Damien Lespiau | e2a5800 | 2013-04-23 16:38:34 +0100 | [diff] [blame] | 632 | #define PRINT_S(name) "%s" |
| 633 | #define SEP_EMPTY |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 634 | #define PRINT_FLAG(name) info->name ? #name "," : "" |
| 635 | #define SEP_COMMA , |
Ville Syrjälä | 19c656a | 2014-06-13 15:39:56 +0300 | [diff] [blame] | 636 | DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags=" |
Damien Lespiau | e2a5800 | 2013-04-23 16:38:34 +0100 | [diff] [blame] | 637 | DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY), |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 638 | info->gen, |
| 639 | dev_priv->dev->pdev->device, |
Ville Syrjälä | 19c656a | 2014-06-13 15:39:56 +0300 | [diff] [blame] | 640 | dev_priv->dev->pdev->revision, |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 641 | DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA)); |
Damien Lespiau | e2a5800 | 2013-04-23 16:38:34 +0100 | [diff] [blame] | 642 | #undef PRINT_S |
| 643 | #undef SEP_EMPTY |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 644 | #undef PRINT_FLAG |
| 645 | #undef SEP_COMMA |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 646 | } |
| 647 | |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 648 | static void cherryview_sseu_info_init(struct drm_device *dev) |
| 649 | { |
| 650 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 651 | struct intel_device_info *info; |
| 652 | u32 fuse, eu_dis; |
| 653 | |
| 654 | info = (struct intel_device_info *)&dev_priv->info; |
| 655 | fuse = I915_READ(CHV_FUSE_GT); |
| 656 | |
| 657 | info->slice_total = 1; |
| 658 | |
| 659 | if (!(fuse & CHV_FGT_DISABLE_SS0)) { |
| 660 | info->subslice_per_slice++; |
| 661 | eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK | |
| 662 | CHV_FGT_EU_DIS_SS0_R1_MASK); |
| 663 | info->eu_total += 8 - hweight32(eu_dis); |
| 664 | } |
| 665 | |
| 666 | if (!(fuse & CHV_FGT_DISABLE_SS1)) { |
| 667 | info->subslice_per_slice++; |
| 668 | eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK | |
| 669 | CHV_FGT_EU_DIS_SS1_R1_MASK); |
| 670 | info->eu_total += 8 - hweight32(eu_dis); |
| 671 | } |
| 672 | |
| 673 | info->subslice_total = info->subslice_per_slice; |
| 674 | /* |
| 675 | * CHV expected to always have a uniform distribution of EU |
| 676 | * across subslices. |
| 677 | */ |
| 678 | info->eu_per_subslice = info->subslice_total ? |
| 679 | info->eu_total / info->subslice_total : |
| 680 | 0; |
| 681 | /* |
| 682 | * CHV supports subslice power gating on devices with more than |
| 683 | * one subslice, and supports EU power gating on devices with |
| 684 | * more than one EU pair per subslice. |
| 685 | */ |
| 686 | info->has_slice_pg = 0; |
| 687 | info->has_subslice_pg = (info->subslice_total > 1); |
| 688 | info->has_eu_pg = (info->eu_per_subslice > 2); |
| 689 | } |
| 690 | |
| 691 | static void gen9_sseu_info_init(struct drm_device *dev) |
| 692 | { |
| 693 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 694 | struct intel_device_info *info; |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 695 | int s_max = 3, ss_max = 4, eu_max = 8; |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 696 | int s, ss; |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 697 | u32 fuse2, s_enable, ss_disable, eu_disable; |
| 698 | u8 eu_mask = 0xff; |
| 699 | |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 700 | info = (struct intel_device_info *)&dev_priv->info; |
| 701 | fuse2 = I915_READ(GEN8_FUSE2); |
| 702 | s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >> |
| 703 | GEN8_F2_S_ENA_SHIFT; |
| 704 | ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >> |
| 705 | GEN9_F2_SS_DIS_SHIFT; |
| 706 | |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 707 | info->slice_total = hweight32(s_enable); |
| 708 | /* |
| 709 | * The subslice disable field is global, i.e. it applies |
| 710 | * to each of the enabled slices. |
| 711 | */ |
| 712 | info->subslice_per_slice = ss_max - hweight32(ss_disable); |
| 713 | info->subslice_total = info->slice_total * |
| 714 | info->subslice_per_slice; |
| 715 | |
| 716 | /* |
| 717 | * Iterate through enabled slices and subslices to |
| 718 | * count the total enabled EU. |
| 719 | */ |
| 720 | for (s = 0; s < s_max; s++) { |
| 721 | if (!(s_enable & (0x1 << s))) |
| 722 | /* skip disabled slice */ |
| 723 | continue; |
| 724 | |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 725 | eu_disable = I915_READ(GEN9_EU_DISABLE(s)); |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 726 | for (ss = 0; ss < ss_max; ss++) { |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 727 | int eu_per_ss; |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 728 | |
| 729 | if (ss_disable & (0x1 << ss)) |
| 730 | /* skip disabled subslice */ |
| 731 | continue; |
| 732 | |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 733 | eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) & |
| 734 | eu_mask); |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 735 | |
| 736 | /* |
| 737 | * Record which subslice(s) has(have) 7 EUs. we |
| 738 | * can tune the hash used to spread work among |
| 739 | * subslices if they are unbalanced. |
| 740 | */ |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 741 | if (eu_per_ss == 7) |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 742 | info->subslice_7eu[s] |= 1 << ss; |
| 743 | |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 744 | info->eu_total += eu_per_ss; |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 745 | } |
| 746 | } |
| 747 | |
| 748 | /* |
| 749 | * SKL is expected to always have a uniform distribution |
| 750 | * of EU across subslices with the exception that any one |
| 751 | * EU in any one subslice may be fused off for die |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 752 | * recovery. BXT is expected to be perfectly uniform in EU |
| 753 | * distribution. |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 754 | */ |
| 755 | info->eu_per_subslice = info->subslice_total ? |
| 756 | DIV_ROUND_UP(info->eu_total, |
| 757 | info->subslice_total) : 0; |
| 758 | /* |
| 759 | * SKL supports slice power gating on devices with more than |
| 760 | * one slice, and supports EU power gating on devices with |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 761 | * more than one EU pair per subslice. BXT supports subslice |
| 762 | * power gating on devices with more than one subslice, and |
| 763 | * supports EU power gating on devices with more than one EU |
| 764 | * pair per subslice. |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 765 | */ |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 766 | info->has_slice_pg = ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && |
| 767 | (info->slice_total > 1)); |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 768 | info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1)); |
| 769 | info->has_eu_pg = (info->eu_per_subslice > 2); |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 770 | } |
| 771 | |
Łukasz Daniluk | 91bedd3 | 2015-09-25 11:54:58 +0200 | [diff] [blame] | 772 | static void broadwell_sseu_info_init(struct drm_device *dev) |
| 773 | { |
| 774 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 775 | struct intel_device_info *info; |
| 776 | const int s_max = 3, ss_max = 3, eu_max = 8; |
| 777 | int s, ss; |
| 778 | u32 fuse2, eu_disable[s_max], s_enable, ss_disable; |
| 779 | |
| 780 | fuse2 = I915_READ(GEN8_FUSE2); |
| 781 | s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >> GEN8_F2_S_ENA_SHIFT; |
| 782 | ss_disable = (fuse2 & GEN8_F2_SS_DIS_MASK) >> GEN8_F2_SS_DIS_SHIFT; |
| 783 | |
| 784 | eu_disable[0] = I915_READ(GEN8_EU_DISABLE0) & GEN8_EU_DIS0_S0_MASK; |
| 785 | eu_disable[1] = (I915_READ(GEN8_EU_DISABLE0) >> GEN8_EU_DIS0_S1_SHIFT) | |
| 786 | ((I915_READ(GEN8_EU_DISABLE1) & GEN8_EU_DIS1_S1_MASK) << |
| 787 | (32 - GEN8_EU_DIS0_S1_SHIFT)); |
| 788 | eu_disable[2] = (I915_READ(GEN8_EU_DISABLE1) >> GEN8_EU_DIS1_S2_SHIFT) | |
| 789 | ((I915_READ(GEN8_EU_DISABLE2) & GEN8_EU_DIS2_S2_MASK) << |
| 790 | (32 - GEN8_EU_DIS1_S2_SHIFT)); |
| 791 | |
| 792 | |
| 793 | info = (struct intel_device_info *)&dev_priv->info; |
| 794 | info->slice_total = hweight32(s_enable); |
| 795 | |
| 796 | /* |
| 797 | * The subslice disable field is global, i.e. it applies |
| 798 | * to each of the enabled slices. |
| 799 | */ |
| 800 | info->subslice_per_slice = ss_max - hweight32(ss_disable); |
| 801 | info->subslice_total = info->slice_total * info->subslice_per_slice; |
| 802 | |
| 803 | /* |
| 804 | * Iterate through enabled slices and subslices to |
| 805 | * count the total enabled EU. |
| 806 | */ |
| 807 | for (s = 0; s < s_max; s++) { |
| 808 | if (!(s_enable & (0x1 << s))) |
| 809 | /* skip disabled slice */ |
| 810 | continue; |
| 811 | |
| 812 | for (ss = 0; ss < ss_max; ss++) { |
| 813 | u32 n_disabled; |
| 814 | |
| 815 | if (ss_disable & (0x1 << ss)) |
| 816 | /* skip disabled subslice */ |
| 817 | continue; |
| 818 | |
| 819 | n_disabled = hweight8(eu_disable[s] >> (ss * eu_max)); |
| 820 | |
| 821 | /* |
| 822 | * Record which subslices have 7 EUs. |
| 823 | */ |
| 824 | if (eu_max - n_disabled == 7) |
| 825 | info->subslice_7eu[s] |= 1 << ss; |
| 826 | |
| 827 | info->eu_total += eu_max - n_disabled; |
| 828 | } |
| 829 | } |
| 830 | |
| 831 | /* |
| 832 | * BDW is expected to always have a uniform distribution of EU across |
| 833 | * subslices with the exception that any one EU in any one subslice may |
| 834 | * be fused off for die recovery. |
| 835 | */ |
| 836 | info->eu_per_subslice = info->subslice_total ? |
| 837 | DIV_ROUND_UP(info->eu_total, info->subslice_total) : 0; |
| 838 | |
| 839 | /* |
| 840 | * BDW supports slice power gating on devices with more than |
| 841 | * one slice. |
| 842 | */ |
| 843 | info->has_slice_pg = (info->slice_total > 1); |
| 844 | info->has_subslice_pg = 0; |
| 845 | info->has_eu_pg = 0; |
| 846 | } |
| 847 | |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 848 | /* |
| 849 | * Determine various intel_device_info fields at runtime. |
| 850 | * |
| 851 | * Use it when either: |
| 852 | * - it's judged too laborious to fill n static structures with the limit |
| 853 | * when a simple if statement does the job, |
| 854 | * - run-time checks (eg read fuse/strap registers) are needed. |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 855 | * |
| 856 | * This function needs to be called: |
| 857 | * - after the MMIO has been setup as we are reading registers, |
| 858 | * - after the PCH has been detected, |
| 859 | * - before the first usage of the fields it can tweak. |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 860 | */ |
| 861 | static void intel_device_info_runtime_init(struct drm_device *dev) |
| 862 | { |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 863 | struct drm_i915_private *dev_priv = dev->dev_private; |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 864 | struct intel_device_info *info; |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 865 | enum pipe pipe; |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 866 | |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 867 | info = (struct intel_device_info *)&dev_priv->info; |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 868 | |
Damien Lespiau | edd43ed | 2015-07-16 17:08:08 +0100 | [diff] [blame] | 869 | /* |
| 870 | * Skylake and Broxton currently don't expose the topmost plane as its |
| 871 | * use is exclusive with the legacy cursor and we only want to expose |
| 872 | * one of those, not both. Until we can safely expose the topmost plane |
| 873 | * as a DRM_PLANE_TYPE_CURSOR with all the features exposed/supported, |
| 874 | * we don't expose the topmost plane at all to prevent ABI breakage |
| 875 | * down the line. |
| 876 | */ |
Damien Lespiau | 8fb9397 | 2015-03-17 11:39:32 +0200 | [diff] [blame] | 877 | if (IS_BROXTON(dev)) { |
Damien Lespiau | edd43ed | 2015-07-16 17:08:08 +0100 | [diff] [blame] | 878 | info->num_sprites[PIPE_A] = 2; |
| 879 | info->num_sprites[PIPE_B] = 2; |
| 880 | info->num_sprites[PIPE_C] = 1; |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 881 | } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 882 | for_each_pipe(dev_priv, pipe) |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 883 | info->num_sprites[pipe] = 2; |
| 884 | else |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 885 | for_each_pipe(dev_priv, pipe) |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 886 | info->num_sprites[pipe] = 1; |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 887 | |
Damien Lespiau | a0bae57 | 2014-02-10 17:20:55 +0000 | [diff] [blame] | 888 | if (i915.disable_display) { |
| 889 | DRM_INFO("Display disabled (module parameter)\n"); |
| 890 | info->num_pipes = 0; |
| 891 | } else if (info->num_pipes > 0 && |
Tvrtko Ursulin | 7e22dbb | 2016-05-10 10:57:06 +0100 | [diff] [blame] | 892 | (IS_GEN7(dev_priv) || IS_GEN8(dev_priv)) && |
Wayne Boyer | a7e478c | 2015-12-07 10:51:07 -0800 | [diff] [blame] | 893 | HAS_PCH_SPLIT(dev)) { |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 894 | u32 fuse_strap = I915_READ(FUSE_STRAP); |
| 895 | u32 sfuse_strap = I915_READ(SFUSE_STRAP); |
| 896 | |
| 897 | /* |
| 898 | * SFUSE_STRAP is supposed to have a bit signalling the display |
| 899 | * is fused off. Unfortunately it seems that, at least in |
| 900 | * certain cases, fused off display means that PCH display |
| 901 | * reads don't land anywhere. In that case, we read 0s. |
| 902 | * |
| 903 | * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK |
| 904 | * should be set when taking over after the firmware. |
| 905 | */ |
| 906 | if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE || |
| 907 | sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED || |
| 908 | (dev_priv->pch_type == PCH_CPT && |
| 909 | !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) { |
| 910 | DRM_INFO("Display fused off, disabling\n"); |
| 911 | info->num_pipes = 0; |
Gabriel Feceoru | 8c448ca | 2016-01-22 13:28:45 +0200 | [diff] [blame] | 912 | } else if (fuse_strap & IVB_PIPE_C_DISABLE) { |
| 913 | DRM_INFO("PipeC fused off\n"); |
| 914 | info->num_pipes -= 1; |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 915 | } |
Tvrtko Ursulin | 7e22dbb | 2016-05-10 10:57:06 +0100 | [diff] [blame] | 916 | } else if (info->num_pipes > 0 && IS_GEN9(dev_priv)) { |
Patrik Jakobsson | bf4f2fb | 2016-01-20 15:31:20 +0100 | [diff] [blame] | 917 | u32 dfsm = I915_READ(SKL_DFSM); |
| 918 | u8 disabled_mask = 0; |
| 919 | bool invalid; |
| 920 | int num_bits; |
| 921 | |
| 922 | if (dfsm & SKL_DFSM_PIPE_A_DISABLE) |
| 923 | disabled_mask |= BIT(PIPE_A); |
| 924 | if (dfsm & SKL_DFSM_PIPE_B_DISABLE) |
| 925 | disabled_mask |= BIT(PIPE_B); |
| 926 | if (dfsm & SKL_DFSM_PIPE_C_DISABLE) |
| 927 | disabled_mask |= BIT(PIPE_C); |
| 928 | |
| 929 | num_bits = hweight8(disabled_mask); |
| 930 | |
| 931 | switch (disabled_mask) { |
| 932 | case BIT(PIPE_A): |
| 933 | case BIT(PIPE_B): |
| 934 | case BIT(PIPE_A) | BIT(PIPE_B): |
| 935 | case BIT(PIPE_A) | BIT(PIPE_C): |
| 936 | invalid = true; |
| 937 | break; |
| 938 | default: |
| 939 | invalid = false; |
| 940 | } |
| 941 | |
| 942 | if (num_bits > info->num_pipes || invalid) |
| 943 | DRM_ERROR("invalid pipe fuse configuration: 0x%x\n", |
| 944 | disabled_mask); |
| 945 | else |
| 946 | info->num_pipes -= num_bits; |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 947 | } |
Deepak S | 693d11c | 2015-01-16 20:42:16 +0530 | [diff] [blame] | 948 | |
Jeff McGee | 3873218 | 2015-02-13 10:27:54 -0600 | [diff] [blame] | 949 | /* Initialize slice/subslice/EU info */ |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 950 | if (IS_CHERRYVIEW(dev)) |
| 951 | cherryview_sseu_info_init(dev); |
Łukasz Daniluk | 91bedd3 | 2015-09-25 11:54:58 +0200 | [diff] [blame] | 952 | else if (IS_BROADWELL(dev)) |
| 953 | broadwell_sseu_info_init(dev); |
Jeff McGee | dead16e | 2015-04-03 18:13:16 -0700 | [diff] [blame] | 954 | else if (INTEL_INFO(dev)->gen >= 9) |
Jeff McGee | 9705ad8 | 2015-04-03 18:13:15 -0700 | [diff] [blame] | 955 | gen9_sseu_info_init(dev); |
Deepak S | 693d11c | 2015-01-16 20:42:16 +0530 | [diff] [blame] | 956 | |
Tvrtko Ursulin | ca37780 | 2016-03-02 12:10:31 +0000 | [diff] [blame] | 957 | /* Snooping is broken on BXT A stepping. */ |
| 958 | info->has_snoop = !info->has_llc; |
| 959 | info->has_snoop &= !IS_BXT_REVID(dev, 0, BXT_REVID_A1); |
| 960 | |
Jeff McGee | 3873218 | 2015-02-13 10:27:54 -0600 | [diff] [blame] | 961 | DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total); |
| 962 | DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total); |
| 963 | DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice); |
| 964 | DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total); |
| 965 | DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice); |
| 966 | DRM_DEBUG_DRIVER("has slice power gating: %s\n", |
| 967 | info->has_slice_pg ? "y" : "n"); |
| 968 | DRM_DEBUG_DRIVER("has subslice power gating: %s\n", |
| 969 | info->has_subslice_pg ? "y" : "n"); |
| 970 | DRM_DEBUG_DRIVER("has EU power gating: %s\n", |
| 971 | info->has_eu_pg ? "y" : "n"); |
Chris Wilson | 0e4ca10 | 2016-04-29 13:18:22 +0100 | [diff] [blame] | 972 | |
| 973 | i915.enable_execlists = |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 974 | intel_sanitize_enable_execlists(dev_priv, |
| 975 | i915.enable_execlists); |
Chris Wilson | 0e4ca10 | 2016-04-29 13:18:22 +0100 | [diff] [blame] | 976 | |
| 977 | /* |
| 978 | * i915.enable_ppgtt is read-only, so do an early pass to validate the |
| 979 | * user's requested state against the hardware/driver capabilities. We |
| 980 | * do this now so that we can print out any log messages once rather |
| 981 | * than every time we check intel_enable_ppgtt(). |
| 982 | */ |
| 983 | i915.enable_ppgtt = |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 984 | intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt); |
Chris Wilson | 0e4ca10 | 2016-04-29 13:18:22 +0100 | [diff] [blame] | 985 | DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt); |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 986 | } |
| 987 | |
Ville Syrjälä | e27f299 | 2015-07-08 23:45:50 +0300 | [diff] [blame] | 988 | static void intel_init_dpio(struct drm_i915_private *dev_priv) |
| 989 | { |
Ville Syrjälä | e27f299 | 2015-07-08 23:45:50 +0300 | [diff] [blame] | 990 | /* |
| 991 | * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C), |
| 992 | * CHV x1 PHY (DP/HDMI D) |
| 993 | * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C) |
| 994 | */ |
| 995 | if (IS_CHERRYVIEW(dev_priv)) { |
| 996 | DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2; |
| 997 | DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO; |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 998 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Ville Syrjälä | e27f299 | 2015-07-08 23:45:50 +0300 | [diff] [blame] | 999 | DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO; |
| 1000 | } |
| 1001 | } |
| 1002 | |
Imre Deak | 399bb5b | 2016-01-19 15:26:30 +0200 | [diff] [blame] | 1003 | static int i915_workqueues_init(struct drm_i915_private *dev_priv) |
| 1004 | { |
| 1005 | /* |
| 1006 | * The i915 workqueue is primarily used for batched retirement of |
| 1007 | * requests (and thus managing bo) once the task has been completed |
| 1008 | * by the GPU. i915_gem_retire_requests() is called directly when we |
| 1009 | * need high-priority retirement, such as waiting for an explicit |
| 1010 | * bo. |
| 1011 | * |
| 1012 | * It is also used for periodic low-priority events, such as |
| 1013 | * idle-timers and recording error state. |
| 1014 | * |
| 1015 | * All tasks on the workqueue are expected to acquire the dev mutex |
| 1016 | * so there is no point in running more than one instance of the |
| 1017 | * workqueue at any time. Use an ordered one. |
| 1018 | */ |
| 1019 | dev_priv->wq = alloc_ordered_workqueue("i915", 0); |
| 1020 | if (dev_priv->wq == NULL) |
| 1021 | goto out_err; |
| 1022 | |
| 1023 | dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0); |
| 1024 | if (dev_priv->hotplug.dp_wq == NULL) |
| 1025 | goto out_free_wq; |
| 1026 | |
| 1027 | dev_priv->gpu_error.hangcheck_wq = |
| 1028 | alloc_ordered_workqueue("i915-hangcheck", 0); |
| 1029 | if (dev_priv->gpu_error.hangcheck_wq == NULL) |
| 1030 | goto out_free_dp_wq; |
| 1031 | |
| 1032 | return 0; |
| 1033 | |
| 1034 | out_free_dp_wq: |
| 1035 | destroy_workqueue(dev_priv->hotplug.dp_wq); |
| 1036 | out_free_wq: |
| 1037 | destroy_workqueue(dev_priv->wq); |
| 1038 | out_err: |
| 1039 | DRM_ERROR("Failed to allocate workqueues.\n"); |
| 1040 | |
| 1041 | return -ENOMEM; |
| 1042 | } |
| 1043 | |
| 1044 | static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv) |
| 1045 | { |
| 1046 | destroy_workqueue(dev_priv->gpu_error.hangcheck_wq); |
| 1047 | destroy_workqueue(dev_priv->hotplug.dp_wq); |
| 1048 | destroy_workqueue(dev_priv->wq); |
| 1049 | } |
| 1050 | |
Imre Deak | 5d7a6ee | 2016-03-16 13:39:03 +0200 | [diff] [blame] | 1051 | /** |
| 1052 | * i915_driver_init_early - setup state not requiring device access |
| 1053 | * @dev_priv: device private |
| 1054 | * |
| 1055 | * Initialize everything that is a "SW-only" state, that is state not |
| 1056 | * requiring accessing the device or exposing the driver via kernel internal |
| 1057 | * or userspace interfaces. Example steps belonging here: lock initialization, |
| 1058 | * system memory allocation, setting up device specific attributes and |
| 1059 | * function hooks not requiring accessing the device. |
| 1060 | */ |
| 1061 | static int i915_driver_init_early(struct drm_i915_private *dev_priv, |
| 1062 | struct drm_device *dev, |
| 1063 | struct intel_device_info *info) |
| 1064 | { |
| 1065 | struct intel_device_info *device_info; |
| 1066 | int ret = 0; |
| 1067 | |
Imre Deak | 4fec15d | 2016-03-16 13:39:08 +0200 | [diff] [blame] | 1068 | if (i915_inject_load_failure()) |
| 1069 | return -ENODEV; |
| 1070 | |
Imre Deak | 5d7a6ee | 2016-03-16 13:39:03 +0200 | [diff] [blame] | 1071 | /* Setup the write-once "constant" device info */ |
| 1072 | device_info = (struct intel_device_info *)&dev_priv->info; |
| 1073 | memcpy(device_info, info, sizeof(dev_priv->info)); |
| 1074 | device_info->device_id = dev->pdev->device; |
| 1075 | |
Tvrtko Ursulin | ae5702d | 2016-05-10 10:57:04 +0100 | [diff] [blame] | 1076 | BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE); |
| 1077 | device_info->gen_mask = BIT(device_info->gen - 1); |
| 1078 | |
Imre Deak | 5d7a6ee | 2016-03-16 13:39:03 +0200 | [diff] [blame] | 1079 | spin_lock_init(&dev_priv->irq_lock); |
| 1080 | spin_lock_init(&dev_priv->gpu_error.lock); |
| 1081 | mutex_init(&dev_priv->backlight_lock); |
| 1082 | spin_lock_init(&dev_priv->uncore.lock); |
| 1083 | spin_lock_init(&dev_priv->mm.object_stat_lock); |
| 1084 | spin_lock_init(&dev_priv->mmio_flip_lock); |
| 1085 | mutex_init(&dev_priv->sb_lock); |
| 1086 | mutex_init(&dev_priv->modeset_restore_lock); |
| 1087 | mutex_init(&dev_priv->av_mutex); |
| 1088 | mutex_init(&dev_priv->wm.wm_mutex); |
| 1089 | mutex_init(&dev_priv->pps_mutex); |
| 1090 | |
| 1091 | ret = i915_workqueues_init(dev_priv); |
| 1092 | if (ret < 0) |
| 1093 | return ret; |
| 1094 | |
| 1095 | /* This must be called before any calls to HAS_PCH_* */ |
| 1096 | intel_detect_pch(dev); |
| 1097 | |
| 1098 | intel_pm_setup(dev); |
| 1099 | intel_init_dpio(dev_priv); |
| 1100 | intel_power_domains_init(dev_priv); |
| 1101 | intel_irq_init(dev_priv); |
| 1102 | intel_init_display_hooks(dev_priv); |
| 1103 | intel_init_clock_gating_hooks(dev_priv); |
| 1104 | intel_init_audio_hooks(dev_priv); |
| 1105 | i915_gem_load_init(dev); |
| 1106 | |
| 1107 | intel_display_crc_init(dev); |
| 1108 | |
| 1109 | i915_dump_device_info(dev_priv); |
| 1110 | |
| 1111 | /* Not all pre-production machines fall into this category, only the |
| 1112 | * very first ones. Almost everything should work, except for maybe |
| 1113 | * suspend/resume. And we don't implement workarounds that affect only |
| 1114 | * pre-production machines. */ |
| 1115 | if (IS_HSW_EARLY_SDV(dev)) |
| 1116 | DRM_INFO("This is an early pre-production Haswell machine. " |
| 1117 | "It may not be fully functional.\n"); |
| 1118 | |
| 1119 | return 0; |
| 1120 | } |
| 1121 | |
| 1122 | /** |
| 1123 | * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early() |
| 1124 | * @dev_priv: device private |
| 1125 | */ |
| 1126 | static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv) |
| 1127 | { |
| 1128 | i915_gem_load_cleanup(dev_priv->dev); |
| 1129 | i915_workqueues_cleanup(dev_priv); |
| 1130 | } |
| 1131 | |
Imre Deak | ad5c3d3 | 2016-01-19 15:26:31 +0200 | [diff] [blame] | 1132 | static int i915_mmio_setup(struct drm_device *dev) |
| 1133 | { |
| 1134 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1135 | int mmio_bar; |
| 1136 | int mmio_size; |
| 1137 | |
| 1138 | mmio_bar = IS_GEN2(dev) ? 1 : 0; |
| 1139 | /* |
| 1140 | * Before gen4, the registers and the GTT are behind different BARs. |
| 1141 | * However, from gen4 onwards, the registers and the GTT are shared |
| 1142 | * in the same BAR, so we want to restrict this ioremap from |
| 1143 | * clobbering the GTT which we want ioremap_wc instead. Fortunately, |
| 1144 | * the register BAR remains the same size for all the earlier |
| 1145 | * generations up to Ironlake. |
| 1146 | */ |
| 1147 | if (INTEL_INFO(dev)->gen < 5) |
| 1148 | mmio_size = 512 * 1024; |
| 1149 | else |
| 1150 | mmio_size = 2 * 1024 * 1024; |
| 1151 | dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size); |
| 1152 | if (dev_priv->regs == NULL) { |
| 1153 | DRM_ERROR("failed to map registers\n"); |
| 1154 | |
| 1155 | return -EIO; |
| 1156 | } |
| 1157 | |
| 1158 | /* Try to make sure MCHBAR is enabled before poking at it */ |
| 1159 | intel_setup_mchbar(dev); |
| 1160 | |
| 1161 | return 0; |
| 1162 | } |
| 1163 | |
| 1164 | static void i915_mmio_cleanup(struct drm_device *dev) |
| 1165 | { |
| 1166 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1167 | |
| 1168 | intel_teardown_mchbar(dev); |
| 1169 | pci_iounmap(dev->pdev, dev_priv->regs); |
| 1170 | } |
| 1171 | |
Eric Anholt | 63ee41d | 2010-12-20 18:40:06 -0800 | [diff] [blame] | 1172 | /** |
Imre Deak | f28cea4 | 2016-03-16 13:39:04 +0200 | [diff] [blame] | 1173 | * i915_driver_init_mmio - setup device MMIO |
| 1174 | * @dev_priv: device private |
| 1175 | * |
| 1176 | * Setup minimal device state necessary for MMIO accesses later in the |
| 1177 | * initialization sequence. The setup here should avoid any other device-wide |
| 1178 | * side effects or exposing the driver via kernel internal or user space |
| 1179 | * interfaces. |
| 1180 | */ |
| 1181 | static int i915_driver_init_mmio(struct drm_i915_private *dev_priv) |
| 1182 | { |
| 1183 | struct drm_device *dev = dev_priv->dev; |
| 1184 | int ret; |
| 1185 | |
Imre Deak | 4fec15d | 2016-03-16 13:39:08 +0200 | [diff] [blame] | 1186 | if (i915_inject_load_failure()) |
| 1187 | return -ENODEV; |
| 1188 | |
Imre Deak | f28cea4 | 2016-03-16 13:39:04 +0200 | [diff] [blame] | 1189 | if (i915_get_bridge_dev(dev)) |
| 1190 | return -EIO; |
| 1191 | |
| 1192 | ret = i915_mmio_setup(dev); |
| 1193 | if (ret < 0) |
| 1194 | goto put_bridge; |
| 1195 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 1196 | intel_uncore_init(dev_priv); |
Imre Deak | f28cea4 | 2016-03-16 13:39:04 +0200 | [diff] [blame] | 1197 | |
| 1198 | return 0; |
| 1199 | |
| 1200 | put_bridge: |
| 1201 | pci_dev_put(dev_priv->bridge_dev); |
| 1202 | |
| 1203 | return ret; |
| 1204 | } |
| 1205 | |
| 1206 | /** |
| 1207 | * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio() |
| 1208 | * @dev_priv: device private |
| 1209 | */ |
| 1210 | static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv) |
| 1211 | { |
| 1212 | struct drm_device *dev = dev_priv->dev; |
| 1213 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 1214 | intel_uncore_fini(dev_priv); |
Imre Deak | f28cea4 | 2016-03-16 13:39:04 +0200 | [diff] [blame] | 1215 | i915_mmio_cleanup(dev); |
| 1216 | pci_dev_put(dev_priv->bridge_dev); |
| 1217 | } |
| 1218 | |
| 1219 | /** |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1220 | * i915_driver_init_hw - setup state requiring device access |
| 1221 | * @dev_priv: device private |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1222 | * |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1223 | * Setup state that requires accessing the device, but doesn't require |
| 1224 | * exposing the driver via kernel internal or userspace interfaces. |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1225 | */ |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1226 | static int i915_driver_init_hw(struct drm_i915_private *dev_priv) |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1227 | { |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1228 | struct drm_device *dev = dev_priv->dev; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1229 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Daniel Vetter | 9021f28 | 2012-03-26 09:45:41 +0200 | [diff] [blame] | 1230 | uint32_t aperture_size; |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1231 | int ret; |
Ben Widawsky | c3d685a | 2013-10-08 16:31:03 -0700 | [diff] [blame] | 1232 | |
Imre Deak | 4fec15d | 2016-03-16 13:39:08 +0200 | [diff] [blame] | 1233 | if (i915_inject_load_failure()) |
| 1234 | return -ENODEV; |
| 1235 | |
Imre Deak | 13c8f4c | 2016-03-16 13:38:55 +0200 | [diff] [blame] | 1236 | intel_device_info_runtime_init(dev); |
| 1237 | |
Joonas Lahtinen | d85489d | 2016-03-24 16:47:46 +0200 | [diff] [blame] | 1238 | ret = i915_ggtt_init_hw(dev); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1239 | if (ret) |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1240 | return ret; |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 1241 | |
Ville Syrjälä | ac840ae | 2016-05-06 21:35:55 +0300 | [diff] [blame] | 1242 | ret = i915_ggtt_enable_hw(dev); |
| 1243 | if (ret) { |
| 1244 | DRM_ERROR("failed to enable GGTT\n"); |
| 1245 | goto out_ggtt; |
| 1246 | } |
| 1247 | |
Daniel Vetter | 17fa646 | 2015-02-23 12:03:25 +0100 | [diff] [blame] | 1248 | /* WARNING: Apparently we must kick fbdev drivers before vgacon, |
| 1249 | * otherwise the vga fbdev driver falls over. */ |
| 1250 | ret = i915_kick_out_firmware_fb(dev_priv); |
| 1251 | if (ret) { |
| 1252 | DRM_ERROR("failed to remove conflicting framebuffer drivers\n"); |
Joonas Lahtinen | d85489d | 2016-03-24 16:47:46 +0200 | [diff] [blame] | 1253 | goto out_ggtt; |
Daniel Vetter | 17fa646 | 2015-02-23 12:03:25 +0100 | [diff] [blame] | 1254 | } |
Daniel Vetter | 0485c9d | 2014-11-14 10:09:49 +0100 | [diff] [blame] | 1255 | |
Daniel Vetter | 17fa646 | 2015-02-23 12:03:25 +0100 | [diff] [blame] | 1256 | ret = i915_kick_out_vgacon(dev_priv); |
| 1257 | if (ret) { |
| 1258 | DRM_ERROR("failed to remove conflicting VGA console\n"); |
Joonas Lahtinen | d85489d | 2016-03-24 16:47:46 +0200 | [diff] [blame] | 1259 | goto out_ggtt; |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 1260 | } |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 1261 | |
Dave Airlie | 466e69b | 2011-12-19 11:15:29 +0000 | [diff] [blame] | 1262 | pci_set_master(dev->pdev); |
| 1263 | |
Daniel Vetter | 9f82d23 | 2010-08-30 21:25:23 +0200 | [diff] [blame] | 1264 | /* overlay on gen2 is broken and can't address above 1G */ |
Imre Deak | 7d7792e | 2016-05-12 16:18:51 +0300 | [diff] [blame] | 1265 | if (IS_GEN2(dev)) { |
| 1266 | ret = dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30)); |
| 1267 | if (ret) { |
| 1268 | DRM_ERROR("failed to set DMA mask\n"); |
| 1269 | |
| 1270 | goto out_ggtt; |
| 1271 | } |
| 1272 | } |
| 1273 | |
Daniel Vetter | 9f82d23 | 2010-08-30 21:25:23 +0200 | [diff] [blame] | 1274 | |
Jan Niehusmann | 6927faf | 2011-03-01 23:24:16 +0100 | [diff] [blame] | 1275 | /* 965GM sometimes incorrectly writes to hardware status page (HWS) |
| 1276 | * using 32bit addressing, overwriting memory if HWS is located |
| 1277 | * above 4GB. |
| 1278 | * |
| 1279 | * The documentation also mentions an issue with undefined |
| 1280 | * behaviour if any general state is accessed within a page above 4GB, |
| 1281 | * which also needs to be handled carefully. |
| 1282 | */ |
Imre Deak | 7d7792e | 2016-05-12 16:18:51 +0300 | [diff] [blame] | 1283 | if (IS_BROADWATER(dev) || IS_CRESTLINE(dev)) { |
| 1284 | ret = dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32)); |
| 1285 | |
| 1286 | if (ret) { |
| 1287 | DRM_ERROR("failed to set DMA mask\n"); |
| 1288 | |
| 1289 | goto out_ggtt; |
| 1290 | } |
| 1291 | } |
Jan Niehusmann | 6927faf | 2011-03-01 23:24:16 +0100 | [diff] [blame] | 1292 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1293 | aperture_size = ggtt->mappable_end; |
Chris Wilson | 71e9339 | 2010-10-27 18:46:52 +0100 | [diff] [blame] | 1294 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1295 | ggtt->mappable = |
| 1296 | io_mapping_create_wc(ggtt->mappable_base, |
Daniel Vetter | dd2757f | 2012-06-07 15:55:57 +0200 | [diff] [blame] | 1297 | aperture_size); |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1298 | if (!ggtt->mappable) { |
Venkatesh Pallipadi | 6644107d | 2009-02-24 17:35:11 -0800 | [diff] [blame] | 1299 | ret = -EIO; |
Joonas Lahtinen | d85489d | 2016-03-24 16:47:46 +0200 | [diff] [blame] | 1300 | goto out_ggtt; |
Venkatesh Pallipadi | 6644107d | 2009-02-24 17:35:11 -0800 | [diff] [blame] | 1301 | } |
| 1302 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1303 | ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, |
Ben Widawsky | 911bdf0 | 2013-06-27 16:30:23 -0700 | [diff] [blame] | 1304 | aperture_size); |
Eric Anholt | ab657db1 | 2009-01-23 12:57:47 -0800 | [diff] [blame] | 1305 | |
Imre Deak | bd39ec5 | 2016-03-16 13:38:52 +0200 | [diff] [blame] | 1306 | pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, |
| 1307 | PM_QOS_DEFAULT_VALUE); |
| 1308 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 1309 | intel_uncore_sanitize(dev_priv); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 1310 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1311 | intel_opregion_setup(dev); |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 1312 | |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 1313 | i915_gem_load_init_fences(dev_priv); |
| 1314 | |
Eric Anholt | ed4cb41 | 2008-07-29 12:10:39 -0700 | [diff] [blame] | 1315 | /* On the 945G/GM, the chipset reports the MSI capability on the |
| 1316 | * integrated graphics even though the support isn't actually there |
| 1317 | * according to the published specs. It doesn't appear to function |
| 1318 | * correctly in testing on 945G. |
| 1319 | * This may be a side effect of MSI having been made available for PEG |
| 1320 | * and the registers being closely associated. |
Keith Packard | d1ed629 | 2008-10-17 00:44:42 -0700 | [diff] [blame] | 1321 | * |
| 1322 | * According to chipset errata, on the 965GM, MSI interrupts may |
Keith Packard | b60678a | 2008-12-08 11:12:28 -0800 | [diff] [blame] | 1323 | * be lost or delayed, but we use them anyways to avoid |
| 1324 | * stuck interrupts on some machines. |
Eric Anholt | ed4cb41 | 2008-07-29 12:10:39 -0700 | [diff] [blame] | 1325 | */ |
Imre Deak | b074eae | 2016-01-29 14:52:28 +0200 | [diff] [blame] | 1326 | if (!IS_I945G(dev) && !IS_I945GM(dev)) { |
| 1327 | if (pci_enable_msi(dev->pdev) < 0) |
| 1328 | DRM_DEBUG_DRIVER("can't enable MSI"); |
| 1329 | } |
Eric Anholt | ed4cb41 | 2008-07-29 12:10:39 -0700 | [diff] [blame] | 1330 | |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1331 | return 0; |
| 1332 | |
Joonas Lahtinen | d85489d | 2016-03-24 16:47:46 +0200 | [diff] [blame] | 1333 | out_ggtt: |
| 1334 | i915_ggtt_cleanup_hw(dev); |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1335 | |
| 1336 | return ret; |
| 1337 | } |
| 1338 | |
| 1339 | /** |
| 1340 | * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw() |
| 1341 | * @dev_priv: device private |
| 1342 | */ |
| 1343 | static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv) |
| 1344 | { |
| 1345 | struct drm_device *dev = dev_priv->dev; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1346 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1347 | |
| 1348 | if (dev->pdev->msi_enabled) |
| 1349 | pci_disable_msi(dev->pdev); |
| 1350 | |
| 1351 | pm_qos_remove_request(&dev_priv->pm_qos); |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1352 | arch_phys_wc_del(ggtt->mtrr); |
| 1353 | io_mapping_free(ggtt->mappable); |
Joonas Lahtinen | d85489d | 2016-03-24 16:47:46 +0200 | [diff] [blame] | 1354 | i915_ggtt_cleanup_hw(dev); |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1355 | } |
| 1356 | |
| 1357 | /** |
Imre Deak | 432f856 | 2016-03-16 13:39:06 +0200 | [diff] [blame] | 1358 | * i915_driver_register - register the driver with the rest of the system |
| 1359 | * @dev_priv: device private |
| 1360 | * |
| 1361 | * Perform any steps necessary to make the driver available via kernel |
| 1362 | * internal or userspace interfaces. |
| 1363 | */ |
| 1364 | static void i915_driver_register(struct drm_i915_private *dev_priv) |
| 1365 | { |
| 1366 | struct drm_device *dev = dev_priv->dev; |
| 1367 | |
| 1368 | i915_gem_shrinker_init(dev_priv); |
| 1369 | /* |
| 1370 | * Notify a valid surface after modesetting, |
| 1371 | * when running inside a VM. |
| 1372 | */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1373 | if (intel_vgpu_active(dev_priv)) |
Imre Deak | 432f856 | 2016-03-16 13:39:06 +0200 | [diff] [blame] | 1374 | I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY); |
| 1375 | |
| 1376 | i915_setup_sysfs(dev); |
| 1377 | |
| 1378 | if (INTEL_INFO(dev_priv)->num_pipes) { |
| 1379 | /* Must be done after probing outputs */ |
| 1380 | intel_opregion_init(dev); |
| 1381 | acpi_video_register(); |
| 1382 | } |
| 1383 | |
| 1384 | if (IS_GEN5(dev_priv)) |
| 1385 | intel_gpu_ips_init(dev_priv); |
| 1386 | |
| 1387 | i915_audio_component_init(dev_priv); |
| 1388 | } |
| 1389 | |
| 1390 | /** |
| 1391 | * i915_driver_unregister - cleanup the registration done in i915_driver_regiser() |
| 1392 | * @dev_priv: device private |
| 1393 | */ |
| 1394 | static void i915_driver_unregister(struct drm_i915_private *dev_priv) |
| 1395 | { |
| 1396 | i915_audio_component_cleanup(dev_priv); |
| 1397 | intel_gpu_ips_teardown(); |
| 1398 | acpi_video_unregister(); |
| 1399 | intel_opregion_fini(dev_priv->dev); |
| 1400 | i915_teardown_sysfs(dev_priv->dev); |
| 1401 | i915_gem_shrinker_cleanup(dev_priv); |
| 1402 | } |
| 1403 | |
| 1404 | /** |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1405 | * i915_driver_load - setup chip and create an initial config |
| 1406 | * @dev: DRM device |
| 1407 | * @flags: startup flags |
| 1408 | * |
| 1409 | * The driver load routine has to do several things: |
| 1410 | * - drive output discovery via intel_modeset_init() |
| 1411 | * - initialize the memory manager |
| 1412 | * - allocate initial config memory |
| 1413 | * - setup the DRM framebuffer with the allocated memory |
| 1414 | */ |
| 1415 | int i915_driver_load(struct drm_device *dev, unsigned long flags) |
| 1416 | { |
| 1417 | struct drm_i915_private *dev_priv; |
| 1418 | int ret = 0; |
| 1419 | |
| 1420 | dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL); |
| 1421 | if (dev_priv == NULL) |
| 1422 | return -ENOMEM; |
| 1423 | |
| 1424 | dev->dev_private = dev_priv; |
Imre Deak | d15d753 | 2016-03-18 10:46:10 +0200 | [diff] [blame] | 1425 | /* Must be set before calling __i915_printk */ |
| 1426 | dev_priv->dev = dev; |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1427 | |
| 1428 | ret = i915_driver_init_early(dev_priv, dev, |
| 1429 | (struct intel_device_info *)flags); |
| 1430 | |
| 1431 | if (ret < 0) |
| 1432 | goto out_free_priv; |
| 1433 | |
| 1434 | intel_runtime_pm_get(dev_priv); |
| 1435 | |
| 1436 | ret = i915_driver_init_mmio(dev_priv); |
| 1437 | if (ret < 0) |
| 1438 | goto out_runtime_pm_put; |
| 1439 | |
| 1440 | ret = i915_driver_init_hw(dev_priv); |
| 1441 | if (ret < 0) |
| 1442 | goto out_cleanup_mmio; |
| 1443 | |
Imre Deak | 432f856 | 2016-03-16 13:39:06 +0200 | [diff] [blame] | 1444 | /* |
| 1445 | * TODO: move the vblank init and parts of modeset init steps into one |
| 1446 | * of the i915_driver_init_/i915_driver_register functions according |
| 1447 | * to the role/effect of the given init step. |
| 1448 | */ |
Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 1449 | if (INTEL_INFO(dev)->num_pipes) { |
| 1450 | ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes); |
| 1451 | if (ret) |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1452 | goto out_cleanup_hw; |
Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 1453 | } |
Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 1454 | |
Daniel Vetter | 17fa646 | 2015-02-23 12:03:25 +0100 | [diff] [blame] | 1455 | ret = i915_load_modeset_init(dev); |
Imre Deak | d15d753 | 2016-03-18 10:46:10 +0200 | [diff] [blame] | 1456 | if (ret < 0) |
Imre Deak | 65ff442 | 2016-03-16 13:39:07 +0200 | [diff] [blame] | 1457 | goto out_cleanup_vblank; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1458 | |
Imre Deak | 432f856 | 2016-03-16 13:39:06 +0200 | [diff] [blame] | 1459 | i915_driver_register(dev_priv); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 1460 | |
Imre Deak | 3487b66 | 2016-03-16 13:38:59 +0200 | [diff] [blame] | 1461 | intel_runtime_pm_enable(dev_priv); |
| 1462 | |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1463 | intel_runtime_pm_put(dev_priv); |
| 1464 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1465 | return 0; |
| 1466 | |
Imre Deak | 65ff442 | 2016-03-16 13:39:07 +0200 | [diff] [blame] | 1467 | out_cleanup_vblank: |
Chris Wilson | cbb47d1 | 2013-09-23 17:33:20 -0300 | [diff] [blame] | 1468 | drm_vblank_cleanup(dev); |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1469 | out_cleanup_hw: |
| 1470 | i915_driver_cleanup_hw(dev_priv); |
Imre Deak | f28cea4 | 2016-03-16 13:39:04 +0200 | [diff] [blame] | 1471 | out_cleanup_mmio: |
| 1472 | i915_driver_cleanup_mmio(dev_priv); |
Imre Deak | 02036ce | 2016-01-19 15:26:27 +0200 | [diff] [blame] | 1473 | out_runtime_pm_put: |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 1474 | intel_runtime_pm_put(dev_priv); |
Imre Deak | 5d7a6ee | 2016-03-16 13:39:03 +0200 | [diff] [blame] | 1475 | i915_driver_cleanup_early(dev_priv); |
Imre Deak | 399bb5b | 2016-01-19 15:26:30 +0200 | [diff] [blame] | 1476 | out_free_priv: |
Imre Deak | d15d753 | 2016-03-18 10:46:10 +0200 | [diff] [blame] | 1477 | i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret); |
| 1478 | |
Mika Kuoppala | 2dc10cd | 2016-03-23 10:31:46 +0200 | [diff] [blame] | 1479 | kfree(dev_priv); |
| 1480 | |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1481 | return ret; |
| 1482 | } |
| 1483 | |
| 1484 | int i915_driver_unload(struct drm_device *dev) |
| 1485 | { |
| 1486 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | c911fc1 | 2010-08-20 21:23:20 +0200 | [diff] [blame] | 1487 | int ret; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1488 | |
Ville Syrjälä | 2013bfc | 2015-11-06 15:08:32 +0200 | [diff] [blame] | 1489 | intel_fbdev_fini(dev); |
| 1490 | |
Chris Wilson | ce58c32 | 2013-12-02 11:26:07 -0200 | [diff] [blame] | 1491 | ret = i915_gem_suspend(dev); |
| 1492 | if (ret) { |
| 1493 | DRM_ERROR("failed to idle hardware: %d\n", ret); |
| 1494 | return ret; |
| 1495 | } |
| 1496 | |
Imre Deak | 250ad48 | 2016-03-16 13:39:00 +0200 | [diff] [blame] | 1497 | intel_display_power_get(dev_priv, POWER_DOMAIN_INIT); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1498 | |
Imre Deak | 432f856 | 2016-03-16 13:39:06 +0200 | [diff] [blame] | 1499 | i915_driver_unregister(dev_priv); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 1500 | |
Paulo Zanoni | 2ebfaf5 | 2014-10-15 14:15:04 -0300 | [diff] [blame] | 1501 | drm_vblank_cleanup(dev); |
| 1502 | |
Daniel Vetter | 17fa646 | 2015-02-23 12:03:25 +0100 | [diff] [blame] | 1503 | intel_modeset_cleanup(dev); |
Jesse Barnes | 3d8620c | 2010-03-26 11:07:21 -0700 | [diff] [blame] | 1504 | |
Daniel Vetter | 17fa646 | 2015-02-23 12:03:25 +0100 | [diff] [blame] | 1505 | /* |
| 1506 | * free the memory space allocated for the child device |
| 1507 | * config parsed from VBT |
| 1508 | */ |
| 1509 | if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) { |
| 1510 | kfree(dev_priv->vbt.child_dev); |
| 1511 | dev_priv->vbt.child_dev = NULL; |
| 1512 | dev_priv->vbt.child_dev_num = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1513 | } |
Matt Roper | 9aa6114 | 2015-09-14 19:24:18 -0700 | [diff] [blame] | 1514 | kfree(dev_priv->vbt.sdvo_lvds_vbt_mode); |
| 1515 | dev_priv->vbt.sdvo_lvds_vbt_mode = NULL; |
| 1516 | kfree(dev_priv->vbt.lfp_lvds_vbt_mode); |
| 1517 | dev_priv->vbt.lfp_lvds_vbt_mode = NULL; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1518 | |
Daniel Vetter | 17fa646 | 2015-02-23 12:03:25 +0100 | [diff] [blame] | 1519 | vga_switcheroo_unregister_client(dev->pdev); |
| 1520 | vga_client_register(dev->pdev, NULL, NULL, NULL); |
| 1521 | |
Imre Deak | 89250fe | 2016-01-19 15:26:26 +0200 | [diff] [blame] | 1522 | intel_csr_ucode_fini(dev_priv); |
| 1523 | |
Daniel Vetter | a8b4899 | 2010-08-20 21:25:11 +0200 | [diff] [blame] | 1524 | /* Free error state after interrupts are fully disabled. */ |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 1525 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
Daniel Vetter | a8b4899 | 2010-08-20 21:25:11 +0200 | [diff] [blame] | 1526 | i915_destroy_error_state(dev); |
Daniel Vetter | bc0c7f1 | 2010-08-20 18:18:48 +0200 | [diff] [blame] | 1527 | |
Daniel Vetter | 17fa646 | 2015-02-23 12:03:25 +0100 | [diff] [blame] | 1528 | /* Flush any outstanding unpin_work. */ |
| 1529 | flush_workqueue(dev_priv->wq); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 1530 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 1531 | intel_guc_ucode_fini(dev); |
Chris Wilson | e7ae86b | 2016-04-28 09:56:59 +0100 | [diff] [blame] | 1532 | i915_gem_fini(dev); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 1533 | intel_fbc_cleanup_cfb(dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1534 | |
Imre Deak | 250ad48 | 2016-03-16 13:39:00 +0200 | [diff] [blame] | 1535 | intel_power_domains_fini(dev_priv); |
| 1536 | |
Imre Deak | 09cfcb4 | 2016-03-16 13:39:05 +0200 | [diff] [blame] | 1537 | i915_driver_cleanup_hw(dev_priv); |
Imre Deak | f28cea4 | 2016-03-16 13:39:04 +0200 | [diff] [blame] | 1538 | i915_driver_cleanup_mmio(dev_priv); |
Imre Deak | 250ad48 | 2016-03-16 13:39:00 +0200 | [diff] [blame] | 1539 | |
| 1540 | intel_display_power_put(dev_priv, POWER_DOMAIN_INIT); |
| 1541 | |
Imre Deak | 5d7a6ee | 2016-03-16 13:39:03 +0200 | [diff] [blame] | 1542 | i915_driver_cleanup_early(dev_priv); |
Daniel Vetter | 2206e6a | 2014-05-13 22:21:59 +0200 | [diff] [blame] | 1543 | kfree(dev_priv); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1544 | |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1545 | return 0; |
| 1546 | } |
| 1547 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1548 | int i915_driver_open(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1549 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1550 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1551 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1552 | ret = i915_gem_open(dev, file); |
| 1553 | if (ret) |
| 1554 | return ret; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1555 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1556 | return 0; |
| 1557 | } |
| 1558 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1559 | /** |
| 1560 | * i915_driver_lastclose - clean up after all DRM clients have exited |
| 1561 | * @dev: DRM device |
| 1562 | * |
| 1563 | * Take care of cleaning up after all DRM clients have exited. In the |
| 1564 | * mode setting case, we want to restore the kernel's initial mode (just |
| 1565 | * in case the last client left us in a bad state). |
| 1566 | * |
Daniel Vetter | 9021f28 | 2012-03-26 09:45:41 +0200 | [diff] [blame] | 1567 | * Additionally, in the non-mode setting case, we'll tear down the GTT |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1568 | * and DMA structures, since the kernel won't be using them, and clea |
| 1569 | * up any GEM state. |
| 1570 | */ |
Robin Schroer | 1a5036b | 2014-06-02 16:59:39 +0200 | [diff] [blame] | 1571 | void i915_driver_lastclose(struct drm_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1572 | { |
Daniel Vetter | 377e91b | 2014-11-19 20:36:49 +0100 | [diff] [blame] | 1573 | intel_fbdev_restore_mode(dev); |
| 1574 | vga_switcheroo_process_delayed_switch(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1575 | } |
| 1576 | |
John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 1577 | void i915_driver_preclose(struct drm_device *dev, struct drm_file *file) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1578 | { |
Chris Wilson | 0d1430a | 2013-12-04 14:52:06 +0000 | [diff] [blame] | 1579 | mutex_lock(&dev->struct_mutex); |
John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 1580 | i915_gem_context_close(dev, file); |
| 1581 | i915_gem_release(dev, file); |
Chris Wilson | 0d1430a | 2013-12-04 14:52:06 +0000 | [diff] [blame] | 1582 | mutex_unlock(&dev->struct_mutex); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1583 | } |
| 1584 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1585 | void i915_driver_postclose(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1586 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1587 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1588 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1589 | kfree(file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1590 | } |
| 1591 | |
Daniel Vetter | 4feb765 | 2014-11-24 11:21:52 +0100 | [diff] [blame] | 1592 | static int |
| 1593 | i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data, |
| 1594 | struct drm_file *file) |
| 1595 | { |
| 1596 | return -ENODEV; |
| 1597 | } |
| 1598 | |
Rob Clark | baa7094 | 2013-08-02 13:27:49 -0400 | [diff] [blame] | 1599 | const struct drm_ioctl_desc i915_ioctls[] = { |
Daniel Vetter | 77f3181 | 2014-11-19 21:23:55 +0100 | [diff] [blame] | 1600 | DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 1601 | DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH), |
| 1602 | DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH), |
| 1603 | DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH), |
| 1604 | DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH), |
| 1605 | DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH), |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 1606 | DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW), |
Daniel Vetter | c668cde | 2015-09-30 10:46:59 +0200 | [diff] [blame] | 1607 | DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
Daniel Vetter | b2c606f | 2012-01-17 12:50:12 +0100 | [diff] [blame] | 1608 | DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH), |
| 1609 | DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH), |
| 1610 | DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
Daniel Vetter | 77f3181 | 2014-11-19 21:23:55 +0100 | [diff] [blame] | 1611 | DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH), |
Daniel Vetter | b2c606f | 2012-01-17 12:50:12 +0100 | [diff] [blame] | 1612 | DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
Daniel Vetter | d1c1edb | 2012-04-26 23:28:01 +0200 | [diff] [blame] | 1613 | DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
Daniel Vetter | 77f3181 | 2014-11-19 21:23:55 +0100 | [diff] [blame] | 1614 | DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH), |
| 1615 | DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH), |
| 1616 | DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
Daniel Vetter | f8c4714 | 2015-09-08 13:56:30 +0200 | [diff] [blame] | 1617 | DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 1618 | DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH), |
| 1619 | DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW), |
| 1620 | DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), |
| 1621 | DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY), |
| 1622 | DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 1623 | DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW), |
| 1624 | DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW), |
| 1625 | DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 1626 | DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 1627 | DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 1628 | DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW), |
| 1629 | DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW), |
| 1630 | DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW), |
| 1631 | DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW), |
| 1632 | DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW), |
| 1633 | DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW), |
| 1634 | DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW), |
| 1635 | DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW), |
| 1636 | DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW), |
| 1637 | DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW), |
| 1638 | DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0), |
| 1639 | DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW), |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1640 | DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW), |
| 1641 | DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW), |
Daniel Vetter | f8c4714 | 2015-09-08 13:56:30 +0200 | [diff] [blame] | 1642 | DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW), |
| 1643 | DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW), |
| 1644 | DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 1645 | DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW), |
| 1646 | DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW), |
| 1647 | DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW), |
Chris Wilson | d538704 | 2016-05-13 11:57:19 +0100 | [diff] [blame] | 1648 | DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW), |
Daniel Vetter | f8c4714 | 2015-09-08 13:56:30 +0200 | [diff] [blame] | 1649 | DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW), |
| 1650 | DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW), |
| 1651 | DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW), |
Dave Airlie | c94f702 | 2005-07-07 21:03:38 +1000 | [diff] [blame] | 1652 | }; |
| 1653 | |
Damien Lespiau | f95aeb1 | 2014-06-09 14:39:49 +0100 | [diff] [blame] | 1654 | int i915_max_ioctl = ARRAY_SIZE(i915_ioctls); |