blob: d1562281e60745cb9d3782931b3c0a6f910f6346 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnesd1d70672014-05-28 14:39:03 -070031#include <linux/async.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Daniel Vetter4f03b1f2014-09-10 12:43:49 +020035#include <drm/drm_legacy.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010039#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060040#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020041#include <linux/console.h>
42#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100043#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080044#include <linux/acpi.h>
45#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100046#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010048#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020049#include <linux/pm.h>
50#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030051#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Eric Anholtc153f452007-09-03 12:06:45 +100053static int i915_dma_init(struct drm_device *dev, void *data,
54 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055{
Chris Wilson5c6c6002014-09-06 10:28:27 +010056 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -070057}
58
Eric Anholtc153f452007-09-03 12:06:45 +100059static int i915_flush_ioctl(struct drm_device *dev, void *data,
60 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
Chris Wilson5c6c6002014-09-06 10:28:27 +010062 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063}
64
Eric Anholtc153f452007-09-03 12:06:45 +100065static int i915_batchbuffer(struct drm_device *dev, void *data,
66 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
Chris Wilson5c6c6002014-09-06 10:28:27 +010068 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069}
70
Eric Anholtc153f452007-09-03 12:06:45 +100071static int i915_cmdbuffer(struct drm_device *dev, void *data,
72 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070073{
Chris Wilson5c6c6002014-09-06 10:28:27 +010074 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -070075}
76
Daniel Vetter94888672012-04-26 23:28:08 +020077static int i915_irq_emit(struct drm_device *dev, void *data,
78 struct drm_file *file_priv)
79{
Chris Wilson5c6c6002014-09-06 10:28:27 +010080 return -ENODEV;
Daniel Vetter94888672012-04-26 23:28:08 +020081}
82
Daniel Vetter94888672012-04-26 23:28:08 +020083static int i915_irq_wait(struct drm_device *dev, void *data,
84 struct drm_file *file_priv)
85{
Chris Wilson5c6c6002014-09-06 10:28:27 +010086 return -ENODEV;
Daniel Vetter94888672012-04-26 23:28:08 +020087}
88
Daniel Vetterd1c1edb2012-04-26 23:28:01 +020089static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
90 struct drm_file *file_priv)
91{
Chris Wilson5c6c6002014-09-06 10:28:27 +010092 return -ENODEV;
Daniel Vetterd1c1edb2012-04-26 23:28:01 +020093}
94
Daniel Vetterd1c1edb2012-04-26 23:28:01 +020095static int i915_vblank_swap(struct drm_device *dev, void *data,
96 struct drm_file *file_priv)
97{
Chris Wilson5c6c6002014-09-06 10:28:27 +010098 return -ENODEV;
Daniel Vetterd1c1edb2012-04-26 23:28:01 +020099}
100
Eric Anholtc153f452007-09-03 12:06:45 +1000101static int i915_flip_bufs(struct drm_device *dev, void *data,
102 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103{
Chris Wilson5c6c6002014-09-06 10:28:27 +0100104 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105}
106
Eric Anholtc153f452007-09-03 12:06:45 +1000107static int i915_getparam(struct drm_device *dev, void *data,
108 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300110 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000111 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 int value;
113
114 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000115 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000116 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 }
118
Eric Anholtc153f452007-09-03 12:06:45 +1000119 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 case I915_PARAM_IRQ_ACTIVE:
Chris Wilson5c6c6002014-09-06 10:28:27 +0100121 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 case I915_PARAM_ALLOW_BATCHBUFFER:
Chris Wilson5c6c6002014-09-06 10:28:27 +0100123 return -ENODEV;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100124 case I915_PARAM_LAST_DISPATCH:
Chris Wilson5c6c6002014-09-06 10:28:27 +0100125 return -ENODEV;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400126 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +0300127 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400128 break;
Eric Anholt673a3942008-07-30 12:06:12 -0700129 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +0200130 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700131 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800132 case I915_PARAM_NUM_FENCES_AVAIL:
133 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
134 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200135 case I915_PARAM_HAS_OVERLAY:
136 value = dev_priv->overlay ? 1 : 0;
137 break;
Jesse Barnese9560f72009-11-19 10:49:07 -0800138 case I915_PARAM_HAS_PAGEFLIPPING:
139 value = 1;
140 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -0500141 case I915_PARAM_HAS_EXECBUF2:
142 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +0200143 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -0500144 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +0800145 case I915_PARAM_HAS_BSD:
Chris Wilsonedc912f2012-05-11 14:29:32 +0100146 value = intel_ring_initialized(&dev_priv->ring[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +0800147 break;
Chris Wilson549f7362010-10-19 11:19:32 +0100148 case I915_PARAM_HAS_BLT:
Chris Wilsonedc912f2012-05-11 14:29:32 +0100149 value = intel_ring_initialized(&dev_priv->ring[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +0100150 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -0700151 case I915_PARAM_HAS_VEBOX:
152 value = intel_ring_initialized(&dev_priv->ring[VECS]);
153 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100154 case I915_PARAM_HAS_RELAXED_FENCING:
155 value = 1;
156 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100157 case I915_PARAM_HAS_COHERENT_RINGS:
158 value = 1;
159 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000160 case I915_PARAM_HAS_EXEC_CONSTANTS:
161 value = INTEL_INFO(dev)->gen >= 4;
162 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000163 case I915_PARAM_HAS_RELAXED_DELTA:
164 value = 1;
165 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800166 case I915_PARAM_HAS_GEN7_SOL_RESET:
167 value = 1;
168 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200169 case I915_PARAM_HAS_LLC:
170 value = HAS_LLC(dev);
171 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100172 case I915_PARAM_HAS_WT:
173 value = HAS_WT(dev);
174 break;
Daniel Vetter777ee962012-02-15 23:50:25 +0100175 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +0200176 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +0100177 break;
Ben Widawsky172cf152012-06-05 15:24:25 -0700178 case I915_PARAM_HAS_WAIT_TIMEOUT:
179 value = 1;
180 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +0100181 case I915_PARAM_HAS_SEMAPHORES:
182 value = i915_semaphore_is_enabled(dev);
183 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +1000184 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
185 value = 1;
186 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100187 case I915_PARAM_HAS_SECURE_BATCHES:
188 value = capable(CAP_SYS_ADMIN);
189 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +0100190 case I915_PARAM_HAS_PINNED_BATCHES:
191 value = 1;
192 break;
Daniel Vettered5982e2013-01-17 22:23:36 +0100193 case I915_PARAM_HAS_EXEC_NO_RELOC:
194 value = 1;
195 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000196 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
197 value = 1;
198 break;
Brad Volkind728c8e2014-02-18 10:15:56 -0800199 case I915_PARAM_CMD_PARSER_VERSION:
200 value = i915_cmd_parser_get_version();
201 break;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800202 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
203 value = 1;
204 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -0700206 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000207 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100210 if (copy_to_user(param->value, &value, sizeof(int))) {
211 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000212 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 }
214
215 return 0;
216}
217
Eric Anholtc153f452007-09-03 12:06:45 +1000218static int i915_setparam(struct drm_device *dev, void *data,
219 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300221 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000222 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000225 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000226 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 }
228
Eric Anholtc153f452007-09-03 12:06:45 +1000229 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Chris Wilson5c6c6002014-09-06 10:28:27 +0100233 return -ENODEV;
234
Jesse Barnes0f973f22009-01-26 17:10:45 -0800235 case I915_SETPARAM_NUM_USED_FENCES:
236 if (param->value > dev_priv->num_fence_regs ||
237 param->value < 0)
238 return -EINVAL;
239 /* Userspace can use first N regs */
240 dev_priv->fence_reg_start = param->value;
241 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800243 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800244 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000245 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 }
247
248 return 0;
249}
250
Eric Anholtc153f452007-09-03 12:06:45 +1000251static int i915_set_status_page(struct drm_device *dev, void *data,
252 struct drm_file *file_priv)
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000253{
Chris Wilson5c6c6002014-09-06 10:28:27 +0100254 return -ENODEV;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000255}
256
Dave Airlieec2a4c32009-08-04 11:43:41 +1000257static int i915_get_bridge_dev(struct drm_device *dev)
258{
259 struct drm_i915_private *dev_priv = dev->dev_private;
260
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +1000262 if (!dev_priv->bridge_dev) {
263 DRM_ERROR("bridge device not found\n");
264 return -1;
265 }
266 return 0;
267}
268
Zhenyu Wangc48044112009-12-17 14:48:43 +0800269#define MCHBAR_I915 0x44
270#define MCHBAR_I965 0x48
271#define MCHBAR_SIZE (4*4096)
272
273#define DEVEN_REG 0x54
274#define DEVEN_MCHBAR_EN (1 << 28)
275
276/* Allocate space for the MCH regs if needed, return nonzero on error */
277static int
278intel_alloc_mchbar_resource(struct drm_device *dev)
279{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100281 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800282 u32 temp_lo, temp_hi = 0;
283 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100284 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800285
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100286 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800287 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
288 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
289 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
290
291 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
292#ifdef CONFIG_PNP
293 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100294 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
295 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800296#endif
297
298 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100299 dev_priv->mch_res.name = "i915 MCHBAR";
300 dev_priv->mch_res.flags = IORESOURCE_MEM;
301 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
302 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800303 MCHBAR_SIZE, MCHBAR_SIZE,
304 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100305 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800306 dev_priv->bridge_dev);
307 if (ret) {
308 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
309 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100310 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800311 }
312
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100313 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800314 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
315 upper_32_bits(dev_priv->mch_res.start));
316
317 pci_write_config_dword(dev_priv->bridge_dev, reg,
318 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100319 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800320}
321
322/* Setup MCHBAR if possible, return true if we should disable it again */
323static void
324intel_setup_mchbar(struct drm_device *dev)
325{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300326 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100327 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800328 u32 temp;
329 bool enabled;
330
Jesse Barnes11ea8b72014-03-03 14:27:57 -0800331 if (IS_VALLEYVIEW(dev))
332 return;
333
Zhenyu Wangc48044112009-12-17 14:48:43 +0800334 dev_priv->mchbar_need_disable = false;
335
336 if (IS_I915G(dev) || IS_I915GM(dev)) {
337 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
338 enabled = !!(temp & DEVEN_MCHBAR_EN);
339 } else {
340 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
341 enabled = temp & 1;
342 }
343
344 /* If it's already enabled, don't have to do anything */
345 if (enabled)
346 return;
347
348 if (intel_alloc_mchbar_resource(dev))
349 return;
350
351 dev_priv->mchbar_need_disable = true;
352
353 /* Space is allocated or reserved, so enable it. */
354 if (IS_I915G(dev) || IS_I915GM(dev)) {
355 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
356 temp | DEVEN_MCHBAR_EN);
357 } else {
358 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
359 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
360 }
361}
362
363static void
364intel_teardown_mchbar(struct drm_device *dev)
365{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300366 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100367 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800368 u32 temp;
369
370 if (dev_priv->mchbar_need_disable) {
371 if (IS_I915G(dev) || IS_I915GM(dev)) {
372 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
373 temp &= ~DEVEN_MCHBAR_EN;
374 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
375 } else {
376 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
377 temp &= ~1;
378 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
379 }
380 }
381
382 if (dev_priv->mch_res.start)
383 release_resource(&dev_priv->mch_res);
384}
385
Dave Airlie28d52042009-09-21 14:33:58 +1000386/* true = enable decode, false = disable decoder */
387static unsigned int i915_vga_set_decode(void *cookie, bool state)
388{
389 struct drm_device *dev = cookie;
390
391 intel_modeset_vga_set_state(dev, state);
392 if (state)
393 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
394 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
395 else
396 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
397}
398
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000399static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
400{
401 struct drm_device *dev = pci_get_drvdata(pdev);
402 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +0200403
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000404 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -0700405 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000406 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000407 /* i915 resume handler doesn't set to D0 */
408 pci_set_power_state(dev->pdev, PCI_D0);
Imre Deakfc49b3d2014-10-23 19:23:27 +0300409 i915_resume_legacy(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000410 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000411 } else {
Joe Perchesa70491c2012-03-18 13:00:11 -0700412 pr_err("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000413 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Imre Deakfc49b3d2014-10-23 19:23:27 +0300414 i915_suspend_legacy(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000415 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000416 }
417}
418
419static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
420{
421 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000422
Daniel Vetterfc8fd402013-11-03 20:46:34 +0100423 /*
424 * FIXME: open_count is protected by drm_global_mutex but that would lead to
425 * locking inversion with the driver load path. And the access here is
426 * completely racy anyway. So don't bother with locking for now.
427 */
428 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000429}
430
Takashi Iwai26ec6852012-05-11 07:51:17 +0200431static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
432 .set_gpu_state = i915_switcheroo_set_state,
433 .reprobe = NULL,
434 .can_switch = i915_switcheroo_can_switch,
435};
436
Chris Wilson2c7111d2011-03-29 10:40:27 +0100437static int i915_load_modeset_init(struct drm_device *dev)
438{
439 struct drm_i915_private *dev_priv = dev->dev_private;
440 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800441
Bryan Freed6d139a82010-10-14 09:14:51 +0100442 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800443 if (ret)
444 DRM_INFO("failed to find VBIOS tables\n");
445
Chris Wilson934f992c2011-01-20 13:09:12 +0000446 /* If we have > 1 VGA cards, then we need to arbitrate access
447 * to the common VGA resources.
448 *
449 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
450 * then we do not take part in VGA arbitration and the
451 * vga_client_register() fails with -ENODEV.
452 */
Dave Airlieebff5fa92013-10-11 15:12:04 +1000453 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
454 if (ret && ret != -ENODEV)
455 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +1000456
Jesse Barnes723bfd72010-10-07 16:01:13 -0700457 intel_register_dsm_handler();
458
Dave Airlie0d697042012-09-10 12:28:36 +1000459 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000460 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +0100461 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000462
Chris Wilson9797fbf2012-04-24 15:47:39 +0100463 /* Initialise stolen first so that we may reserve preallocated
464 * objects for the BIOS to KMS transition.
465 */
466 ret = i915_gem_init_stolen(dev);
467 if (ret)
468 goto cleanup_vga_switcheroo;
469
Imre Deake13192f2014-02-18 00:02:15 +0200470 intel_power_domains_init_hw(dev_priv);
471
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200472 ret = intel_irq_install(dev_priv);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100473 if (ret)
474 goto cleanup_gem_stolen;
475
476 /* Important: The output setup functions called by modeset_init need
477 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800478 intel_modeset_init(dev);
479
Chris Wilson1070a422012-04-24 15:47:41 +0100480 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800481 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +0300482 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +0100483
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100484 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100485
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 /* Always safe in the mode setting case. */
487 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +0300488 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +0300489 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -0700490 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800491
Chris Wilson5a793952010-06-06 10:50:03 +0100492 ret = intel_fbdev_init(dev);
493 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100494 goto cleanup_gem;
495
496 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetterb9632912014-09-30 10:56:44 +0200497 intel_hpd_init(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100498
499 /*
500 * Some ports require correctly set-up hpd registers for detection to
501 * work properly (leading to ghost connected connector status), e.g. VGA
502 * on gm45. Hence we can only set up the initial fbdev config after hpd
503 * irqs are fully enabled. Now we should scan for the initial config
504 * only once hotplug handling is enabled, but due to screwed-up locking
505 * around kms/fbdev init we can't protect the fdbev initial config
506 * scanning against hotplug events. Hence do this first and ignore the
507 * tiny window where we will loose hotplug notifactions.
508 */
Jesse Barnesd1d70672014-05-28 14:39:03 -0700509 async_schedule(intel_fbdev_initial_config, dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100510
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000511 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +0100512
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 return 0;
514
Chris Wilson2c7111d2011-03-29 10:40:27 +0100515cleanup_gem:
516 mutex_lock(&dev->struct_mutex);
517 i915_gem_cleanup_ringbuffer(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -0700518 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100519 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +0300520cleanup_irq:
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100521 drm_irq_uninstall(dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100522cleanup_gem_stolen:
523 i915_gem_cleanup_stolen(dev);
Chris Wilson5a793952010-06-06 10:50:03 +0100524cleanup_vga_switcheroo:
525 vga_switcheroo_unregister_client(dev->pdev);
526cleanup_vga_client:
527 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800528out:
529 return ret;
530}
531
Daniel Vetter243eaf32013-12-17 10:00:54 +0100532#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +0000533static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +0200534{
535 struct apertures_struct *ap;
536 struct pci_dev *pdev = dev_priv->dev->pdev;
537 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +0000538 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200539
540 ap = alloc_apertures(1);
541 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +0000542 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +0200543
Ben Widawskydabb7a92013-01-17 12:45:16 -0800544 ap->ranges[0].base = dev_priv->gtt.mappable_base;
Ben Widawskyf64e2922013-05-25 12:26:36 -0700545 ap->ranges[0].size = dev_priv->gtt.mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -0800546
Daniel Vettere1887192012-06-12 11:28:17 +0200547 primary =
548 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
549
Chris Wilsonf96de582013-12-16 15:57:40 +0000550 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +0200551
552 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +0000553
554 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200555}
Daniel Vetter4520f532013-10-09 09:18:51 +0200556#else
Chris Wilsonf96de582013-12-16 15:57:40 +0000557static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +0200558{
Chris Wilsonf96de582013-12-16 15:57:40 +0000559 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +0200560}
561#endif
Daniel Vettere1887192012-06-12 11:28:17 +0200562
Daniel Vettera4de0522014-06-05 16:20:46 +0200563#if !defined(CONFIG_VGA_CONSOLE)
564static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
565{
566 return 0;
567}
568#elif !defined(CONFIG_DUMMY_CONSOLE)
569static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
570{
571 return -ENODEV;
572}
573#else
574static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
575{
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200576 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +0200577
578 DRM_INFO("Replacing VGA console driver\n");
579
580 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200581 if (con_is_bound(&vga_con))
582 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +0200583 if (ret == 0) {
584 ret = do_unregister_con_driver(&vga_con);
585
586 /* Ignore "already unregistered". */
587 if (ret == -ENODEV)
588 ret = 0;
589 }
590 console_unlock();
591
592 return ret;
593}
594#endif
595
Daniel Vetterc96ea642012-08-08 22:01:51 +0200596static void i915_dump_device_info(struct drm_i915_private *dev_priv)
597{
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000598 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +0200599
Damien Lespiaue2a58002013-04-23 16:38:34 +0100600#define PRINT_S(name) "%s"
601#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100602#define PRINT_FLAG(name) info->name ? #name "," : ""
603#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300604 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +0100605 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +0200606 info->gen,
607 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300608 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100609 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +0100610#undef PRINT_S
611#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100612#undef PRINT_FLAG
613#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +0200614}
615
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000616/*
617 * Determine various intel_device_info fields at runtime.
618 *
619 * Use it when either:
620 * - it's judged too laborious to fill n static structures with the limit
621 * when a simple if statement does the job,
622 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000623 *
624 * This function needs to be called:
625 * - after the MMIO has been setup as we are reading registers,
626 * - after the PCH has been detected,
627 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000628 */
629static void intel_device_info_runtime_init(struct drm_device *dev)
630{
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000631 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000632 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +0000633 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000634
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000635 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000636
Damien Lespiau1fc8ac32014-02-12 19:13:31 +0000637 if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
Damien Lespiau055e3932014-08-18 13:49:10 +0100638 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000639 info->num_sprites[pipe] = 2;
640 else
Damien Lespiau055e3932014-08-18 13:49:10 +0100641 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000642 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000643
Damien Lespiaua0bae572014-02-10 17:20:55 +0000644 if (i915.disable_display) {
645 DRM_INFO("Display disabled (module parameter)\n");
646 info->num_pipes = 0;
647 } else if (info->num_pipes > 0 &&
648 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
649 !IS_VALLEYVIEW(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000650 u32 fuse_strap = I915_READ(FUSE_STRAP);
651 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
652
653 /*
654 * SFUSE_STRAP is supposed to have a bit signalling the display
655 * is fused off. Unfortunately it seems that, at least in
656 * certain cases, fused off display means that PCH display
657 * reads don't land anywhere. In that case, we read 0s.
658 *
659 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
660 * should be set when taking over after the firmware.
661 */
662 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
663 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
664 (dev_priv->pch_type == PCH_CPT &&
665 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
666 DRM_INFO("Display fused off, disabling\n");
667 info->num_pipes = 0;
668 }
669 }
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000670}
671
Eric Anholt63ee41d2010-12-20 18:40:06 -0800672/**
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 * i915_driver_load - setup chip and create an initial config
674 * @dev: DRM device
675 * @flags: startup flags
676 *
677 * The driver load routine has to do several things:
678 * - drive output discovery via intel_modeset_init()
679 * - initialize the memory manager
680 * - allocate initial config memory
681 * - setup the DRM framebuffer with the allocated memory
682 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000683int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +1100684{
Luca Tettamantiea059a12010-04-08 21:41:59 +0200685 struct drm_i915_private *dev_priv;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000686 struct intel_device_info *info, *device_info;
Chris Wilson934d6082012-09-14 11:57:46 +0100687 int ret = 0, mmio_bar, mmio_size;
Daniel Vetter9021f282012-03-26 09:45:41 +0200688 uint32_t aperture_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000689
Daniel Vetter26394d92012-03-26 21:33:18 +0200690 info = (struct intel_device_info *) flags;
691
692 /* Refuse to load on gen6+ without kms enabled. */
Jani Nikulae147acc2013-10-10 15:25:37 +0300693 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
694 DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
695 DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
Daniel Vetter26394d92012-03-26 21:33:18 +0200696 return -ENODEV;
Jani Nikulae147acc2013-10-10 15:25:37 +0300697 }
Daniel Vetter26394d92012-03-26 21:33:18 +0200698
Daniel Vetter24986ee2013-12-11 11:34:33 +0100699 /* UMS needs agp support. */
700 if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
701 return -EINVAL;
702
Daniel Vetterb14c5672013-09-19 12:18:32 +0200703 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000704 if (dev_priv == NULL)
705 return -ENOMEM;
706
Damien Lespiau755f68f2014-07-10 14:52:43 +0100707 dev->dev_private = dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700708 dev_priv->dev = dev;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000709
Chris Wilson87f1f462014-08-09 19:18:42 +0100710 /* Setup the write-once "constant" device info */
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000711 device_info = (struct intel_device_info *)&dev_priv->info;
Chris Wilson87f1f462014-08-09 19:18:42 +0100712 memcpy(device_info, info, sizeof(dev_priv->info));
713 device_info->device_id = dev->pdev->device;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000714
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400715 spin_lock_init(&dev_priv->irq_lock);
716 spin_lock_init(&dev_priv->gpu_error.lock);
Daniel Vetter07f11d42014-09-15 14:35:09 +0200717 mutex_init(&dev_priv->backlight_lock);
Chris Wilson907b28c2013-07-19 20:36:52 +0100718 spin_lock_init(&dev_priv->uncore.lock);
Daniel Vetterc20e8352013-07-24 22:40:23 +0200719 spin_lock_init(&dev_priv->mm.object_stat_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +0530720 spin_lock_init(&dev_priv->mmio_flip_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400721 mutex_init(&dev_priv->dpio_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400722 mutex_init(&dev_priv->modeset_restore_lock);
723
Daniel Vetterf742a552013-12-06 10:17:53 +0100724 intel_pm_setup(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300725
Damien Lespiau07144422013-10-15 18:55:40 +0100726 intel_display_crc_init(dev);
727
Daniel Vetterc96ea642012-08-08 22:01:51 +0200728 i915_dump_device_info(dev_priv);
729
Paulo Zanonied1c9e22013-08-12 14:34:08 -0300730 /* Not all pre-production machines fall into this category, only the
731 * very first ones. Almost everything should work, except for maybe
732 * suspend/resume. And we don't implement workarounds that affect only
733 * pre-production machines. */
734 if (IS_HSW_EARLY_SDV(dev))
735 DRM_INFO("This is an early pre-production Haswell machine. "
736 "It may not be fully functional.\n");
737
Dave Airlieec2a4c32009-08-04 11:43:41 +1000738 if (i915_get_bridge_dev(dev)) {
739 ret = -EIO;
740 goto free_priv;
741 }
742
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -0700743 mmio_bar = IS_GEN2(dev) ? 1 : 0;
744 /* Before gen4, the registers and the GTT are behind different BARs.
745 * However, from gen4 onwards, the registers and the GTT are shared
746 * in the same BAR, so we want to restrict this ioremap from
747 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
748 * the register BAR remains the same size for all the earlier
749 * generations up to Ironlake.
750 */
751 if (info->gen < 5)
752 mmio_size = 512*1024;
753 else
754 mmio_size = 2*1024*1024;
755
756 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
757 if (!dev_priv->regs) {
758 DRM_ERROR("failed to map registers\n");
759 ret = -EIO;
760 goto put_bridge;
761 }
762
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700763 /* This must be called before any calls to HAS_PCH_* */
764 intel_detect_pch(dev);
765
766 intel_uncore_init(dev);
767
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800768 ret = i915_gem_gtt_init(dev);
769 if (ret)
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300770 goto out_regs;
Daniel Vettere1887192012-06-12 11:28:17 +0200771
Daniel Vettera4de0522014-06-05 16:20:46 +0200772 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100773 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
774 * otherwise the vga fbdev driver falls over. */
Chris Wilsonf96de582013-12-16 15:57:40 +0000775 ret = i915_kick_out_firmware_fb(dev_priv);
776 if (ret) {
777 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
778 goto out_gtt;
779 }
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100780
781 ret = i915_kick_out_vgacon(dev_priv);
782 if (ret) {
783 DRM_ERROR("failed to remove conflicting VGA console\n");
784 goto out_gtt;
785 }
Daniel Vettera4de0522014-06-05 16:20:46 +0200786 }
Daniel Vettere1887192012-06-12 11:28:17 +0200787
Dave Airlie466e69b2011-12-19 11:15:29 +0000788 pci_set_master(dev->pdev);
789
Daniel Vetter9f82d232010-08-30 21:25:23 +0200790 /* overlay on gen2 is broken and can't address above 1G */
791 if (IS_GEN2(dev))
792 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
793
Jan Niehusmann6927faf2011-03-01 23:24:16 +0100794 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
795 * using 32bit addressing, overwriting memory if HWS is located
796 * above 4GB.
797 *
798 * The documentation also mentions an issue with undefined
799 * behaviour if any general state is accessed within a page above 4GB,
800 * which also needs to be handled carefully.
801 */
802 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
803 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
804
Ben Widawsky93d18792013-01-17 12:45:17 -0800805 aperture_size = dev_priv->gtt.mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +0100806
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800807 dev_priv->gtt.mappable =
808 io_mapping_create_wc(dev_priv->gtt.mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200809 aperture_size);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800810 if (dev_priv->gtt.mappable == NULL) {
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800811 ret = -EIO;
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300812 goto out_gtt;
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800813 }
814
Ben Widawsky911bdf02013-06-27 16:30:23 -0700815 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
816 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -0800817
Chris Wilsone642abb2010-09-09 12:46:34 +0100818 /* The i915 workqueue is primarily used for batched retirement of
819 * requests (and thus managing bo) once the task has been completed
820 * by the GPU. i915_gem_retire_requests() is called directly when we
821 * need high-priority retirement, such as waiting for an explicit
822 * bo.
823 *
824 * It is also used for periodic low-priority events, such as
Eric Anholtdf9c2042010-11-18 09:31:12 +0800825 * idle-timers and recording error state.
Chris Wilsone642abb2010-09-09 12:46:34 +0100826 *
827 * All tasks on the workqueue are expected to acquire the dev mutex
828 * so there is no point in running more than one instance of the
Tejun Heo53621862012-08-22 16:40:57 -0700829 * workqueue at any time. Use an ordered one.
Chris Wilsone642abb2010-09-09 12:46:34 +0100830 */
Tejun Heo53621862012-08-22 16:40:57 -0700831 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700832 if (dev_priv->wq == NULL) {
833 DRM_ERROR("Failed to create our workqueue.\n");
834 ret = -ENOMEM;
Keith Packarda7b85d22011-07-10 13:12:17 -0700835 goto out_mtrrfree;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700836 }
837
Dave Airlie0e32b392014-05-02 14:02:48 +1000838 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
839 if (dev_priv->dp_wq == NULL) {
840 DRM_ERROR("Failed to create our dp workqueue.\n");
841 ret = -ENOMEM;
842 goto out_freewq;
843 }
844
Daniel Vetterb9632912014-09-30 10:56:44 +0200845 intel_irq_init(dev_priv);
Ben Widawsky78511f22013-10-04 21:22:49 -0700846 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800847
Zhenyu Wangc48044112009-12-17 14:48:43 +0800848 /* Try to make sure MCHBAR is enabled before poking at it */
849 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700850 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100851 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +0800852
Bryan Freed6d139a82010-10-14 09:14:51 +0100853 intel_setup_bios(dev);
854
Eric Anholt673a3942008-07-30 12:06:12 -0700855 i915_gem_load(dev);
856
Eric Anholted4cb412008-07-29 12:10:39 -0700857 /* On the 945G/GM, the chipset reports the MSI capability on the
858 * integrated graphics even though the support isn't actually there
859 * according to the published specs. It doesn't appear to function
860 * correctly in testing on 945G.
861 * This may be a side effect of MSI having been made available for PEG
862 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -0700863 *
864 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -0800865 * be lost or delayed, but we use them anyways to avoid
866 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -0700867 */
Keith Packardb60678a2008-12-08 11:12:28 -0800868 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -0800869 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -0700870
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000871 intel_device_info_runtime_init(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700872
Ben Widawskye3c74752013-04-05 13:12:39 -0700873 if (INTEL_INFO(dev)->num_pipes) {
874 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
875 if (ret)
876 goto out_gem_unload;
877 }
Keith Packard52440212008-11-18 09:30:25 -0800878
Imre Deakda7e29b2014-02-18 00:02:02 +0200879 intel_power_domains_init(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800880
Jesse Barnes79e53942008-11-07 14:24:08 -0800881 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter53984632010-09-22 23:44:24 +0200882 ret = i915_load_modeset_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800883 if (ret < 0) {
884 DRM_ERROR("failed to init modeset\n");
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300885 goto out_power_well;
Jesse Barnes79e53942008-11-07 14:24:08 -0800886 }
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200887 } else {
888 /* Start out suspended in ums mode. */
889 dev_priv->ums.mm_suspended = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800890 }
891
Ben Widawsky0136db52012-04-10 21:17:01 -0700892 i915_setup_sysfs(dev);
893
Ben Widawskye3c74752013-04-05 13:12:39 -0700894 if (INTEL_INFO(dev)->num_pipes) {
895 /* Must be done after probing outputs */
896 intel_opregion_init(dev);
Rafael J. Wysocki8e5c2b72013-07-25 21:43:39 +0200897 acpi_video_register();
Ben Widawskye3c74752013-04-05 13:12:39 -0700898 }
Matthew Garrett74a365b2009-03-19 21:35:39 +0000899
Daniel Vettereb48eb02012-04-26 23:28:12 +0200900 if (IS_GEN5(dev))
901 intel_gpu_ips_init(dev_priv);
Eric Anholt63ee41d2010-12-20 18:40:06 -0800902
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200903 intel_runtime_pm_enable(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200904
Jesse Barnes79e53942008-11-07 14:24:08 -0800905 return 0;
906
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300907out_power_well:
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200908 intel_power_domains_fini(dev_priv);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300909 drm_vblank_cleanup(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +0000910out_gem_unload:
Imre Deak4bdc7292014-05-20 19:47:20 +0300911 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
912 unregister_shrinker(&dev_priv->mm.shrinker);
Keith Packarda7b85d22011-07-10 13:12:17 -0700913
Chris Wilson56e2ea32010-11-08 17:10:29 +0000914 if (dev->pdev->msi_enabled)
915 pci_disable_msi(dev->pdev);
916
917 intel_teardown_gmbus(dev);
918 intel_teardown_mchbar(dev);
Stanislaw Gruszka22accca2014-01-25 10:13:37 +0100919 pm_qos_remove_request(&dev_priv->pm_qos);
Dave Airlie0e32b392014-05-02 14:02:48 +1000920 destroy_workqueue(dev_priv->dp_wq);
921out_freewq:
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700922 destroy_workqueue(dev_priv->wq);
Keith Packarda7b85d22011-07-10 13:12:17 -0700923out_mtrrfree:
Ben Widawsky911bdf02013-06-27 16:30:23 -0700924 arch_phys_wc_del(dev_priv->gtt.mtrr);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800925 io_mapping_free(dev_priv->gtt.mappable);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300926out_gtt:
Daniel Vetter90d0a0e2014-08-06 15:04:56 +0200927 i915_global_gtt_cleanup(dev);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300928out_regs:
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700929 intel_uncore_fini(dev);
Chris Wilson6dda5692010-10-29 21:02:18 +0100930 pci_iounmap(dev->pdev, dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +1000931put_bridge:
932 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800933free_priv:
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300934 if (dev_priv->slab)
935 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -0700936 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000937 return ret;
938}
939
940int i915_driver_unload(struct drm_device *dev)
941{
942 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +0200943 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000944
Chris Wilsonce58c322013-12-02 11:26:07 -0200945 ret = i915_gem_suspend(dev);
946 if (ret) {
947 DRM_ERROR("failed to idle hardware: %d\n", ret);
948 return ret;
949 }
950
Daniel Vetter41373cd2014-09-30 10:56:41 +0200951 intel_power_domains_fini(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200952
Daniel Vettereb48eb02012-04-26 23:28:12 +0200953 intel_gpu_ips_teardown();
Jesse Barnes7648fa92010-05-20 14:28:11 -0700954
Ben Widawsky0136db52012-04-10 21:17:01 -0700955 i915_teardown_sysfs(dev);
956
Imre Deak4bdc7292014-05-20 19:47:20 +0300957 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
958 unregister_shrinker(&dev_priv->mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +0100959
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800960 io_mapping_free(dev_priv->gtt.mappable);
Ben Widawsky911bdf02013-06-27 16:30:23 -0700961 arch_phys_wc_del(dev_priv->gtt.mtrr);
Eric Anholtab657db12009-01-23 12:57:47 -0800962
Chris Wilson44834a62010-08-19 16:09:23 +0100963 acpi_video_unregister();
964
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -0300965 if (drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson7b4f3992010-10-04 15:33:04 +0100966 intel_fbdev_fini(dev);
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -0300967
968 drm_vblank_cleanup(dev);
969
970 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Jesse Barnes3d8620c2010-03-26 11:07:21 -0700971 intel_modeset_cleanup(dev);
972
Zhao Yakui6363ee62009-11-24 09:48:44 +0800973 /*
974 * free the memory space allocated for the child device
975 * config parsed from VBT
976 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300977 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
978 kfree(dev_priv->vbt.child_dev);
979 dev_priv->vbt.child_dev = NULL;
980 dev_priv->vbt.child_dev_num = 0;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800981 }
Daniel Vetter6c0d93502010-08-20 18:26:46 +0200982
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000983 vga_switcheroo_unregister_client(dev->pdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000984 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800985 }
986
Daniel Vettera8b48992010-08-20 21:25:11 +0200987 /* Free error state after interrupts are fully disabled. */
Daniel Vetter99584db2012-11-14 17:14:04 +0100988 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
989 cancel_work_sync(&dev_priv->gpu_error.work);
Daniel Vettera8b48992010-08-20 21:25:11 +0200990 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +0200991
Eric Anholted4cb412008-07-29 12:10:39 -0700992 if (dev->pdev->msi_enabled)
993 pci_disable_msi(dev->pdev);
994
Chris Wilson44834a62010-08-19 16:09:23 +0100995 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100996
Jesse Barnes79e53942008-11-07 14:24:08 -0800997 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter67e77c52010-08-20 22:26:30 +0200998 /* Flush any outstanding unpin_work. */
999 flush_workqueue(dev_priv->wq);
1000
Jesse Barnes79e53942008-11-07 14:24:08 -08001001 mutex_lock(&dev->struct_mutex);
1002 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter55a66622012-06-19 21:55:32 +02001003 i915_gem_context_fini(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001004 mutex_unlock(&dev->struct_mutex);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001005 i915_gem_cleanup_stolen(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001006 }
1007
Chris Wilsonf899fc62010-07-20 15:44:45 -07001008 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001009 intel_teardown_mchbar(dev);
1010
Dave Airlie0e32b392014-05-02 14:02:48 +10001011 destroy_workqueue(dev_priv->dp_wq);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001012 destroy_workqueue(dev_priv->wq);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001013 pm_qos_remove_request(&dev_priv->pm_qos);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001014
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001015 i915_global_gtt_cleanup(dev);
Imre Deak6640aab2013-05-22 17:47:13 +03001016
Chris Wilsonaec347a2013-08-26 13:46:09 +01001017 intel_uncore_fini(dev);
1018 if (dev_priv->regs != NULL)
1019 pci_iounmap(dev->pdev, dev_priv->regs);
1020
Chris Wilson42dcedd2012-11-15 11:32:30 +00001021 if (dev_priv->slab)
1022 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -07001023
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001024 pci_dev_put(dev_priv->bridge_dev);
Daniel Vetter2206e6a2014-05-13 22:21:59 +02001025 kfree(dev_priv);
Dave Airlie22eae942005-11-10 22:16:34 +11001026
1027 return 0;
1028}
1029
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001030int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001031{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001032 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001033
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001034 ret = i915_gem_open(dev, file);
1035 if (ret)
1036 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -07001037
Eric Anholt673a3942008-07-30 12:06:12 -07001038 return 0;
1039}
1040
Jesse Barnes79e53942008-11-07 14:24:08 -08001041/**
1042 * i915_driver_lastclose - clean up after all DRM clients have exited
1043 * @dev: DRM device
1044 *
1045 * Take care of cleaning up after all DRM clients have exited. In the
1046 * mode setting case, we want to restore the kernel's initial mode (just
1047 * in case the last client left us in a bad state).
1048 *
Daniel Vetter9021f282012-03-26 09:45:41 +02001049 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -08001050 * and DMA structures, since the kernel won't be using them, and clea
1051 * up any GEM state.
1052 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001053void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054{
Jani Nikula4c8a4be2014-03-31 14:27:15 +03001055 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001056
Daniel Vettere8aeaee2012-07-21 16:47:09 +02001057 /* On gen6+ we refuse to init without kms enabled, but then the drm core
1058 * goes right around and calls lastclose. Check for this and don't clean
1059 * up anything. */
1060 if (!dev_priv)
1061 return;
1062
1063 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter0632fef2013-10-08 17:44:49 +02001064 intel_fbdev_restore_mode(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001065 vga_switcheroo_process_delayed_switch();
Dave Airlie144a75f2008-03-30 07:53:58 +10001066 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001067 }
Dave Airlie144a75f2008-03-30 07:53:58 +10001068
Eric Anholt673a3942008-07-30 12:06:12 -07001069 i915_gem_lastclose(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070}
1071
John Harrison2885f6a2014-06-26 18:23:52 +01001072void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001074 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001075 i915_gem_context_close(dev, file);
1076 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001077 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001078
1079 if (drm_core_check_feature(dev, DRIVER_MODESET))
1080 intel_modeset_preclose(dev, file);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081}
1082
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001083void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001084{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001085 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001086
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001087 if (file_priv && file_priv->bsd_ring)
1088 file_priv->bsd_ring = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001089 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001090}
1091
Rob Clarkbaa70942013-08-02 13:27:49 -04001092const struct drm_ioctl_desc i915_ioctls[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +10001093 DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1094 DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
1095 DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
1096 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
1097 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
1098 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001099 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001100 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001101 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1102 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1103 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001104 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001105 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02001106 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001107 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
1108 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
1109 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1110 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1111 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001112 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001113 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1114 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001115 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1116 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1117 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1118 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001119 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1120 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001121 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1122 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1123 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1124 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1125 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1126 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1127 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1128 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1129 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1130 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001131 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001132 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001133 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1134 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Jesse Barnes8ea30862012-01-03 08:05:39 -08001135 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1136 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001137 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1138 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1139 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1140 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Mika Kuoppalab6359912013-10-30 15:44:16 +02001141 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001142 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10001143};
1144
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001145int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
Dave Airliecda17382005-07-10 17:31:26 +10001146
Daniel Vetter9021f282012-03-26 09:45:41 +02001147/*
1148 * This is really ugly: Because old userspace abused the linux agp interface to
1149 * manage the gtt, we need to claim that all intel devices are agp. For
1150 * otherwise the drm core refuses to initialize the agp support code.
Dave Airliecda17382005-07-10 17:31:26 +10001151 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001152int i915_driver_device_is_agp(struct drm_device *dev)
Dave Airliecda17382005-07-10 17:31:26 +10001153{
1154 return 1;
1155}