blob: 88795d2f1819e5bd9e6f6a8f82955d536c5a99e4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnesd1d70672014-05-28 14:39:03 -070031#include <linux/async.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Daniel Vetter4f03b1f2014-09-10 12:43:49 +020035#include <drm/drm_legacy.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include "i915_drv.h"
Yu Zhange21fd552015-02-10 19:05:51 +080039#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010040#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060041#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020042#include <linux/console.h>
43#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100044#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080045#include <linux/acpi.h>
46#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100047#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090048#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010049#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020050#include <linux/pm.h>
51#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030052#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Eric Anholtc153f452007-09-03 12:06:45 +100055static int i915_getparam(struct drm_device *dev, void *data,
56 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057{
Jani Nikula4c8a4be2014-03-31 14:27:15 +030058 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +100059 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 int value;
61
Eric Anholtc153f452007-09-03 12:06:45 +100062 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 case I915_PARAM_IRQ_ACTIVE:
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 case I915_PARAM_ALLOW_BATCHBUFFER:
Dave Airlie0d6aa602006-01-02 20:14:23 +110065 case I915_PARAM_LAST_DISPATCH:
Daniel Vetterac883c82014-11-19 21:24:54 +010066 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +010067 return -ENODEV;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040068 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +030069 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040070 break;
Neil Roberts27cd4462015-03-04 14:41:16 +000071 case I915_PARAM_REVISION:
72 value = dev->pdev->revision;
73 break;
Eric Anholt673a3942008-07-30 12:06:12 -070074 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +020075 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -070076 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -080077 case I915_PARAM_NUM_FENCES_AVAIL:
78 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
79 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +020080 case I915_PARAM_HAS_OVERLAY:
81 value = dev_priv->overlay ? 1 : 0;
82 break;
Jesse Barnese9560f72009-11-19 10:49:07 -080083 case I915_PARAM_HAS_PAGEFLIPPING:
84 value = 1;
85 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -050086 case I915_PARAM_HAS_EXECBUF2:
87 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +020088 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -050089 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +080090 case I915_PARAM_HAS_BSD:
Chris Wilsonedc912f2012-05-11 14:29:32 +010091 value = intel_ring_initialized(&dev_priv->ring[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +080092 break;
Chris Wilson549f7362010-10-19 11:19:32 +010093 case I915_PARAM_HAS_BLT:
Chris Wilsonedc912f2012-05-11 14:29:32 +010094 value = intel_ring_initialized(&dev_priv->ring[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +010095 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -070096 case I915_PARAM_HAS_VEBOX:
97 value = intel_ring_initialized(&dev_priv->ring[VECS]);
98 break;
Zhipeng Gong08e16dc2015-01-13 08:48:25 +080099 case I915_PARAM_HAS_BSD2:
100 value = intel_ring_initialized(&dev_priv->ring[VCS2]);
101 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100102 case I915_PARAM_HAS_RELAXED_FENCING:
103 value = 1;
104 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100105 case I915_PARAM_HAS_COHERENT_RINGS:
106 value = 1;
107 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000108 case I915_PARAM_HAS_EXEC_CONSTANTS:
109 value = INTEL_INFO(dev)->gen >= 4;
110 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000111 case I915_PARAM_HAS_RELAXED_DELTA:
112 value = 1;
113 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800114 case I915_PARAM_HAS_GEN7_SOL_RESET:
115 value = 1;
116 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200117 case I915_PARAM_HAS_LLC:
118 value = HAS_LLC(dev);
119 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100120 case I915_PARAM_HAS_WT:
121 value = HAS_WT(dev);
122 break;
Daniel Vetter777ee962012-02-15 23:50:25 +0100123 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +0200124 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +0100125 break;
Ben Widawsky172cf152012-06-05 15:24:25 -0700126 case I915_PARAM_HAS_WAIT_TIMEOUT:
127 value = 1;
128 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +0100129 case I915_PARAM_HAS_SEMAPHORES:
130 value = i915_semaphore_is_enabled(dev);
131 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +1000132 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
133 value = 1;
134 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100135 case I915_PARAM_HAS_SECURE_BATCHES:
136 value = capable(CAP_SYS_ADMIN);
137 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +0100138 case I915_PARAM_HAS_PINNED_BATCHES:
139 value = 1;
140 break;
Daniel Vettered5982e2013-01-17 22:23:36 +0100141 case I915_PARAM_HAS_EXEC_NO_RELOC:
142 value = 1;
143 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000144 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
145 value = 1;
146 break;
Brad Volkind728c8e2014-02-18 10:15:56 -0800147 case I915_PARAM_CMD_PARSER_VERSION:
148 value = i915_cmd_parser_get_version();
149 break;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800150 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
151 value = 1;
152 break;
Akash Goel1816f922015-01-02 16:29:30 +0530153 case I915_PARAM_MMAP_VERSION:
154 value = 1;
155 break;
Jeff McGeea1559ff2015-03-09 16:06:54 -0700156 case I915_PARAM_SUBSLICE_TOTAL:
157 value = INTEL_INFO(dev)->subslice_total;
158 if (!value)
159 return -ENODEV;
160 break;
161 case I915_PARAM_EU_TOTAL:
162 value = INTEL_INFO(dev)->eu_total;
163 if (!value)
164 return -ENODEV;
165 break;
Chris Wilson49e4d8422015-06-15 12:23:48 +0100166 case I915_PARAM_HAS_GPU_RESET:
167 value = i915.enable_hangcheck &&
168 i915.reset &&
169 intel_has_gpu_reset(dev);
170 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -0700172 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000173 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 }
175
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100176 if (copy_to_user(param->value, &value, sizeof(int))) {
177 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000178 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 }
180
181 return 0;
182}
183
Eric Anholtc153f452007-09-03 12:06:45 +1000184static int i915_setparam(struct drm_device *dev, void *data,
185 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300187 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000188 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Eric Anholtc153f452007-09-03 12:06:45 +1000190 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Daniel Vetterac883c82014-11-19 21:24:54 +0100194 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +0100195 return -ENODEV;
196
Jesse Barnes0f973f22009-01-26 17:10:45 -0800197 case I915_SETPARAM_NUM_USED_FENCES:
198 if (param->value > dev_priv->num_fence_regs ||
199 param->value < 0)
200 return -EINVAL;
201 /* Userspace can use first N regs */
202 dev_priv->fence_reg_start = param->value;
203 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800205 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800206 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000207 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
210 return 0;
211}
212
Dave Airlieec2a4c32009-08-04 11:43:41 +1000213static int i915_get_bridge_dev(struct drm_device *dev)
214{
215 struct drm_i915_private *dev_priv = dev->dev_private;
216
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +1000218 if (!dev_priv->bridge_dev) {
219 DRM_ERROR("bridge device not found\n");
220 return -1;
221 }
222 return 0;
223}
224
Zhenyu Wangc48044112009-12-17 14:48:43 +0800225#define MCHBAR_I915 0x44
226#define MCHBAR_I965 0x48
227#define MCHBAR_SIZE (4*4096)
228
229#define DEVEN_REG 0x54
230#define DEVEN_MCHBAR_EN (1 << 28)
231
232/* Allocate space for the MCH regs if needed, return nonzero on error */
233static int
234intel_alloc_mchbar_resource(struct drm_device *dev)
235{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300236 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100237 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800238 u32 temp_lo, temp_hi = 0;
239 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100240 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800241
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100242 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800243 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
244 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
245 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
246
247 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
248#ifdef CONFIG_PNP
249 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100250 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
251 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800252#endif
253
254 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100255 dev_priv->mch_res.name = "i915 MCHBAR";
256 dev_priv->mch_res.flags = IORESOURCE_MEM;
257 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
258 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800259 MCHBAR_SIZE, MCHBAR_SIZE,
260 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100261 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800262 dev_priv->bridge_dev);
263 if (ret) {
264 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
265 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100266 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800267 }
268
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100269 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800270 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
271 upper_32_bits(dev_priv->mch_res.start));
272
273 pci_write_config_dword(dev_priv->bridge_dev, reg,
274 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100275 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800276}
277
278/* Setup MCHBAR if possible, return true if we should disable it again */
279static void
280intel_setup_mchbar(struct drm_device *dev)
281{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300282 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100283 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800284 u32 temp;
285 bool enabled;
286
Jesse Barnes11ea8b72014-03-03 14:27:57 -0800287 if (IS_VALLEYVIEW(dev))
288 return;
289
Zhenyu Wangc48044112009-12-17 14:48:43 +0800290 dev_priv->mchbar_need_disable = false;
291
292 if (IS_I915G(dev) || IS_I915GM(dev)) {
293 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
294 enabled = !!(temp & DEVEN_MCHBAR_EN);
295 } else {
296 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
297 enabled = temp & 1;
298 }
299
300 /* If it's already enabled, don't have to do anything */
301 if (enabled)
302 return;
303
304 if (intel_alloc_mchbar_resource(dev))
305 return;
306
307 dev_priv->mchbar_need_disable = true;
308
309 /* Space is allocated or reserved, so enable it. */
310 if (IS_I915G(dev) || IS_I915GM(dev)) {
311 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
312 temp | DEVEN_MCHBAR_EN);
313 } else {
314 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
315 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
316 }
317}
318
319static void
320intel_teardown_mchbar(struct drm_device *dev)
321{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300322 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100323 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800324 u32 temp;
325
326 if (dev_priv->mchbar_need_disable) {
327 if (IS_I915G(dev) || IS_I915GM(dev)) {
328 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
329 temp &= ~DEVEN_MCHBAR_EN;
330 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
331 } else {
332 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
333 temp &= ~1;
334 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
335 }
336 }
337
338 if (dev_priv->mch_res.start)
339 release_resource(&dev_priv->mch_res);
340}
341
Dave Airlie28d52042009-09-21 14:33:58 +1000342/* true = enable decode, false = disable decoder */
343static unsigned int i915_vga_set_decode(void *cookie, bool state)
344{
345 struct drm_device *dev = cookie;
346
347 intel_modeset_vga_set_state(dev, state);
348 if (state)
349 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
350 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
351 else
352 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
353}
354
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000355static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
356{
357 struct drm_device *dev = pci_get_drvdata(pdev);
358 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +0200359
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000360 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -0700361 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000362 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000363 /* i915 resume handler doesn't set to D0 */
364 pci_set_power_state(dev->pdev, PCI_D0);
Imre Deakfc49b3d2014-10-23 19:23:27 +0300365 i915_resume_legacy(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000366 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000367 } else {
Joe Perchesa70491c2012-03-18 13:00:11 -0700368 pr_err("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000369 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Imre Deakfc49b3d2014-10-23 19:23:27 +0300370 i915_suspend_legacy(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000371 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000372 }
373}
374
375static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
376{
377 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000378
Daniel Vetterfc8fd402013-11-03 20:46:34 +0100379 /*
380 * FIXME: open_count is protected by drm_global_mutex but that would lead to
381 * locking inversion with the driver load path. And the access here is
382 * completely racy anyway. So don't bother with locking for now.
383 */
384 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000385}
386
Takashi Iwai26ec6852012-05-11 07:51:17 +0200387static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
388 .set_gpu_state = i915_switcheroo_set_state,
389 .reprobe = NULL,
390 .can_switch = i915_switcheroo_can_switch,
391};
392
Chris Wilson2c7111d2011-03-29 10:40:27 +0100393static int i915_load_modeset_init(struct drm_device *dev)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800397
Bryan Freed6d139a82010-10-14 09:14:51 +0100398 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800399 if (ret)
400 DRM_INFO("failed to find VBIOS tables\n");
401
Chris Wilson934f992c2011-01-20 13:09:12 +0000402 /* If we have > 1 VGA cards, then we need to arbitrate access
403 * to the common VGA resources.
404 *
405 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
406 * then we do not take part in VGA arbitration and the
407 * vga_client_register() fails with -ENODEV.
408 */
Dave Airlieebff5fa92013-10-11 15:12:04 +1000409 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
410 if (ret && ret != -ENODEV)
411 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +1000412
Jesse Barnes723bfd72010-10-07 16:01:13 -0700413 intel_register_dsm_handler();
414
Dave Airlie0d697042012-09-10 12:28:36 +1000415 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000416 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +0100417 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000418
Chris Wilson9797fbf2012-04-24 15:47:39 +0100419 /* Initialise stolen first so that we may reserve preallocated
420 * objects for the BIOS to KMS transition.
421 */
422 ret = i915_gem_init_stolen(dev);
423 if (ret)
424 goto cleanup_vga_switcheroo;
425
Imre Deake13192f2014-02-18 00:02:15 +0200426 intel_power_domains_init_hw(dev_priv);
427
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200428 ret = intel_irq_install(dev_priv);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100429 if (ret)
430 goto cleanup_gem_stolen;
431
432 /* Important: The output setup functions called by modeset_init need
433 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800434 intel_modeset_init(dev);
435
Chris Wilson1070a422012-04-24 15:47:41 +0100436 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800437 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +0300438 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +0100439
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100440 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100441
Jesse Barnes79e53942008-11-07 14:24:08 -0800442 /* Always safe in the mode setting case. */
443 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +0300444 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +0300445 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -0700446 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800447
Chris Wilson5a793952010-06-06 10:50:03 +0100448 ret = intel_fbdev_init(dev);
449 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100450 goto cleanup_gem;
451
452 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetterb9632912014-09-30 10:56:44 +0200453 intel_hpd_init(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100454
455 /*
456 * Some ports require correctly set-up hpd registers for detection to
457 * work properly (leading to ghost connected connector status), e.g. VGA
458 * on gm45. Hence we can only set up the initial fbdev config after hpd
459 * irqs are fully enabled. Now we should scan for the initial config
460 * only once hotplug handling is enabled, but due to screwed-up locking
461 * around kms/fbdev init we can't protect the fdbev initial config
462 * scanning against hotplug events. Hence do this first and ignore the
463 * tiny window where we will loose hotplug notifactions.
464 */
Jesse Barnesd1d70672014-05-28 14:39:03 -0700465 async_schedule(intel_fbdev_initial_config, dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100466
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000467 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +0100468
Jesse Barnes79e53942008-11-07 14:24:08 -0800469 return 0;
470
Chris Wilson2c7111d2011-03-29 10:40:27 +0100471cleanup_gem:
472 mutex_lock(&dev->struct_mutex);
473 i915_gem_cleanup_ringbuffer(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -0700474 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100475 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +0300476cleanup_irq:
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100477 drm_irq_uninstall(dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100478cleanup_gem_stolen:
479 i915_gem_cleanup_stolen(dev);
Chris Wilson5a793952010-06-06 10:50:03 +0100480cleanup_vga_switcheroo:
481 vga_switcheroo_unregister_client(dev->pdev);
482cleanup_vga_client:
483 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800484out:
485 return ret;
486}
487
Daniel Vetter243eaf32013-12-17 10:00:54 +0100488#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +0000489static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +0200490{
491 struct apertures_struct *ap;
492 struct pci_dev *pdev = dev_priv->dev->pdev;
493 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +0000494 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200495
496 ap = alloc_apertures(1);
497 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +0000498 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +0200499
Ben Widawskydabb7a92013-01-17 12:45:16 -0800500 ap->ranges[0].base = dev_priv->gtt.mappable_base;
Ben Widawskyf64e2922013-05-25 12:26:36 -0700501 ap->ranges[0].size = dev_priv->gtt.mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -0800502
Daniel Vettere1887192012-06-12 11:28:17 +0200503 primary =
504 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
505
Chris Wilsonf96de582013-12-16 15:57:40 +0000506 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +0200507
508 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +0000509
510 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200511}
Daniel Vetter4520f532013-10-09 09:18:51 +0200512#else
Chris Wilsonf96de582013-12-16 15:57:40 +0000513static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +0200514{
Chris Wilsonf96de582013-12-16 15:57:40 +0000515 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +0200516}
517#endif
Daniel Vettere1887192012-06-12 11:28:17 +0200518
Daniel Vettera4de0522014-06-05 16:20:46 +0200519#if !defined(CONFIG_VGA_CONSOLE)
520static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
521{
522 return 0;
523}
524#elif !defined(CONFIG_DUMMY_CONSOLE)
525static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
526{
527 return -ENODEV;
528}
529#else
530static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
531{
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200532 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +0200533
534 DRM_INFO("Replacing VGA console driver\n");
535
536 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200537 if (con_is_bound(&vga_con))
538 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +0200539 if (ret == 0) {
540 ret = do_unregister_con_driver(&vga_con);
541
542 /* Ignore "already unregistered". */
543 if (ret == -ENODEV)
544 ret = 0;
545 }
546 console_unlock();
547
548 return ret;
549}
550#endif
551
Daniel Vetterc96ea642012-08-08 22:01:51 +0200552static void i915_dump_device_info(struct drm_i915_private *dev_priv)
553{
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000554 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +0200555
Damien Lespiaue2a58002013-04-23 16:38:34 +0100556#define PRINT_S(name) "%s"
557#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100558#define PRINT_FLAG(name) info->name ? #name "," : ""
559#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300560 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +0100561 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +0200562 info->gen,
563 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300564 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100565 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +0100566#undef PRINT_S
567#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100568#undef PRINT_FLAG
569#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +0200570}
571
Jeff McGee9705ad82015-04-03 18:13:15 -0700572static void cherryview_sseu_info_init(struct drm_device *dev)
573{
574 struct drm_i915_private *dev_priv = dev->dev_private;
575 struct intel_device_info *info;
576 u32 fuse, eu_dis;
577
578 info = (struct intel_device_info *)&dev_priv->info;
579 fuse = I915_READ(CHV_FUSE_GT);
580
581 info->slice_total = 1;
582
583 if (!(fuse & CHV_FGT_DISABLE_SS0)) {
584 info->subslice_per_slice++;
585 eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
586 CHV_FGT_EU_DIS_SS0_R1_MASK);
587 info->eu_total += 8 - hweight32(eu_dis);
588 }
589
590 if (!(fuse & CHV_FGT_DISABLE_SS1)) {
591 info->subslice_per_slice++;
592 eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
593 CHV_FGT_EU_DIS_SS1_R1_MASK);
594 info->eu_total += 8 - hweight32(eu_dis);
595 }
596
597 info->subslice_total = info->subslice_per_slice;
598 /*
599 * CHV expected to always have a uniform distribution of EU
600 * across subslices.
601 */
602 info->eu_per_subslice = info->subslice_total ?
603 info->eu_total / info->subslice_total :
604 0;
605 /*
606 * CHV supports subslice power gating on devices with more than
607 * one subslice, and supports EU power gating on devices with
608 * more than one EU pair per subslice.
609 */
610 info->has_slice_pg = 0;
611 info->has_subslice_pg = (info->subslice_total > 1);
612 info->has_eu_pg = (info->eu_per_subslice > 2);
613}
614
615static void gen9_sseu_info_init(struct drm_device *dev)
616{
617 struct drm_i915_private *dev_priv = dev->dev_private;
618 struct intel_device_info *info;
Jeff McGeedead16e2015-04-03 18:13:16 -0700619 int s_max = 3, ss_max = 4, eu_max = 8;
Jeff McGee9705ad82015-04-03 18:13:15 -0700620 int s, ss;
Jeff McGeedead16e2015-04-03 18:13:16 -0700621 u32 fuse2, s_enable, ss_disable, eu_disable;
622 u8 eu_mask = 0xff;
623
624 /*
625 * BXT has a single slice. BXT also has at most 6 EU per subslice,
626 * and therefore only the lowest 6 bits of the 8-bit EU disable
627 * fields are valid.
628 */
629 if (IS_BROXTON(dev)) {
630 s_max = 1;
631 eu_max = 6;
632 eu_mask = 0x3f;
633 }
Jeff McGee9705ad82015-04-03 18:13:15 -0700634
635 info = (struct intel_device_info *)&dev_priv->info;
636 fuse2 = I915_READ(GEN8_FUSE2);
637 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
638 GEN8_F2_S_ENA_SHIFT;
639 ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
640 GEN9_F2_SS_DIS_SHIFT;
641
Jeff McGee9705ad82015-04-03 18:13:15 -0700642 info->slice_total = hweight32(s_enable);
643 /*
644 * The subslice disable field is global, i.e. it applies
645 * to each of the enabled slices.
646 */
647 info->subslice_per_slice = ss_max - hweight32(ss_disable);
648 info->subslice_total = info->slice_total *
649 info->subslice_per_slice;
650
651 /*
652 * Iterate through enabled slices and subslices to
653 * count the total enabled EU.
654 */
655 for (s = 0; s < s_max; s++) {
656 if (!(s_enable & (0x1 << s)))
657 /* skip disabled slice */
658 continue;
659
Jeff McGeedead16e2015-04-03 18:13:16 -0700660 eu_disable = I915_READ(GEN9_EU_DISABLE(s));
Jeff McGee9705ad82015-04-03 18:13:15 -0700661 for (ss = 0; ss < ss_max; ss++) {
Jeff McGeedead16e2015-04-03 18:13:16 -0700662 int eu_per_ss;
Jeff McGee9705ad82015-04-03 18:13:15 -0700663
664 if (ss_disable & (0x1 << ss))
665 /* skip disabled subslice */
666 continue;
667
Jeff McGeedead16e2015-04-03 18:13:16 -0700668 eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
669 eu_mask);
Jeff McGee9705ad82015-04-03 18:13:15 -0700670
671 /*
672 * Record which subslice(s) has(have) 7 EUs. we
673 * can tune the hash used to spread work among
674 * subslices if they are unbalanced.
675 */
Jeff McGeedead16e2015-04-03 18:13:16 -0700676 if (eu_per_ss == 7)
Jeff McGee9705ad82015-04-03 18:13:15 -0700677 info->subslice_7eu[s] |= 1 << ss;
678
Jeff McGeedead16e2015-04-03 18:13:16 -0700679 info->eu_total += eu_per_ss;
Jeff McGee9705ad82015-04-03 18:13:15 -0700680 }
681 }
682
683 /*
684 * SKL is expected to always have a uniform distribution
685 * of EU across subslices with the exception that any one
686 * EU in any one subslice may be fused off for die
Jeff McGeedead16e2015-04-03 18:13:16 -0700687 * recovery. BXT is expected to be perfectly uniform in EU
688 * distribution.
Jeff McGee9705ad82015-04-03 18:13:15 -0700689 */
690 info->eu_per_subslice = info->subslice_total ?
691 DIV_ROUND_UP(info->eu_total,
692 info->subslice_total) : 0;
693 /*
694 * SKL supports slice power gating on devices with more than
695 * one slice, and supports EU power gating on devices with
Jeff McGeedead16e2015-04-03 18:13:16 -0700696 * more than one EU pair per subslice. BXT supports subslice
697 * power gating on devices with more than one subslice, and
698 * supports EU power gating on devices with more than one EU
699 * pair per subslice.
Jeff McGee9705ad82015-04-03 18:13:15 -0700700 */
Jeff McGeedead16e2015-04-03 18:13:16 -0700701 info->has_slice_pg = (IS_SKYLAKE(dev) && (info->slice_total > 1));
702 info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
703 info->has_eu_pg = (info->eu_per_subslice > 2);
Jeff McGee9705ad82015-04-03 18:13:15 -0700704}
705
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000706/*
707 * Determine various intel_device_info fields at runtime.
708 *
709 * Use it when either:
710 * - it's judged too laborious to fill n static structures with the limit
711 * when a simple if statement does the job,
712 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000713 *
714 * This function needs to be called:
715 * - after the MMIO has been setup as we are reading registers,
716 * - after the PCH has been detected,
717 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000718 */
719static void intel_device_info_runtime_init(struct drm_device *dev)
720{
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000721 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000722 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +0000723 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000724
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000725 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000726
Damien Lespiau8fb93972015-03-17 11:39:32 +0200727 if (IS_BROXTON(dev)) {
728 info->num_sprites[PIPE_A] = 3;
729 info->num_sprites[PIPE_B] = 3;
730 info->num_sprites[PIPE_C] = 2;
731 } else if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
Damien Lespiau055e3932014-08-18 13:49:10 +0100732 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000733 info->num_sprites[pipe] = 2;
734 else
Damien Lespiau055e3932014-08-18 13:49:10 +0100735 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000736 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000737
Damien Lespiaua0bae572014-02-10 17:20:55 +0000738 if (i915.disable_display) {
739 DRM_INFO("Display disabled (module parameter)\n");
740 info->num_pipes = 0;
741 } else if (info->num_pipes > 0 &&
742 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
743 !IS_VALLEYVIEW(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000744 u32 fuse_strap = I915_READ(FUSE_STRAP);
745 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
746
747 /*
748 * SFUSE_STRAP is supposed to have a bit signalling the display
749 * is fused off. Unfortunately it seems that, at least in
750 * certain cases, fused off display means that PCH display
751 * reads don't land anywhere. In that case, we read 0s.
752 *
753 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
754 * should be set when taking over after the firmware.
755 */
756 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
757 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
758 (dev_priv->pch_type == PCH_CPT &&
759 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
760 DRM_INFO("Display fused off, disabling\n");
761 info->num_pipes = 0;
762 }
763 }
Deepak S693d11c2015-01-16 20:42:16 +0530764
Jeff McGee38732182015-02-13 10:27:54 -0600765 /* Initialize slice/subslice/EU info */
Jeff McGee9705ad82015-04-03 18:13:15 -0700766 if (IS_CHERRYVIEW(dev))
767 cherryview_sseu_info_init(dev);
Jeff McGeedead16e2015-04-03 18:13:16 -0700768 else if (INTEL_INFO(dev)->gen >= 9)
Jeff McGee9705ad82015-04-03 18:13:15 -0700769 gen9_sseu_info_init(dev);
Deepak S693d11c2015-01-16 20:42:16 +0530770
Jeff McGee38732182015-02-13 10:27:54 -0600771 DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
772 DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
773 DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
774 DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
775 DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
776 DRM_DEBUG_DRIVER("has slice power gating: %s\n",
777 info->has_slice_pg ? "y" : "n");
778 DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
779 info->has_subslice_pg ? "y" : "n");
780 DRM_DEBUG_DRIVER("has EU power gating: %s\n",
781 info->has_eu_pg ? "y" : "n");
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000782}
783
Eric Anholt63ee41d2010-12-20 18:40:06 -0800784/**
Jesse Barnes79e53942008-11-07 14:24:08 -0800785 * i915_driver_load - setup chip and create an initial config
786 * @dev: DRM device
787 * @flags: startup flags
788 *
789 * The driver load routine has to do several things:
790 * - drive output discovery via intel_modeset_init()
791 * - initialize the memory manager
792 * - allocate initial config memory
793 * - setup the DRM framebuffer with the allocated memory
794 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000795int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +1100796{
Luca Tettamantiea059a12010-04-08 21:41:59 +0200797 struct drm_i915_private *dev_priv;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000798 struct intel_device_info *info, *device_info;
Chris Wilson934d6082012-09-14 11:57:46 +0100799 int ret = 0, mmio_bar, mmio_size;
Daniel Vetter9021f282012-03-26 09:45:41 +0200800 uint32_t aperture_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000801
Daniel Vetter26394d92012-03-26 21:33:18 +0200802 info = (struct intel_device_info *) flags;
803
Daniel Vetterb14c5672013-09-19 12:18:32 +0200804 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000805 if (dev_priv == NULL)
806 return -ENOMEM;
807
Damien Lespiau755f68f2014-07-10 14:52:43 +0100808 dev->dev_private = dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700809 dev_priv->dev = dev;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000810
Chris Wilson87f1f462014-08-09 19:18:42 +0100811 /* Setup the write-once "constant" device info */
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000812 device_info = (struct intel_device_info *)&dev_priv->info;
Chris Wilson87f1f462014-08-09 19:18:42 +0100813 memcpy(device_info, info, sizeof(dev_priv->info));
814 device_info->device_id = dev->pdev->device;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000815
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400816 spin_lock_init(&dev_priv->irq_lock);
817 spin_lock_init(&dev_priv->gpu_error.lock);
Daniel Vetter07f11d42014-09-15 14:35:09 +0200818 mutex_init(&dev_priv->backlight_lock);
Chris Wilson907b28c2013-07-19 20:36:52 +0100819 spin_lock_init(&dev_priv->uncore.lock);
Daniel Vetterc20e8352013-07-24 22:40:23 +0200820 spin_lock_init(&dev_priv->mm.object_stat_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +0530821 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300822 mutex_init(&dev_priv->sb_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400823 mutex_init(&dev_priv->modeset_restore_lock);
Daniel Vettereb805622015-05-04 14:58:44 +0200824 mutex_init(&dev_priv->csr_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400825
Daniel Vetterf742a552013-12-06 10:17:53 +0100826 intel_pm_setup(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300827
Damien Lespiau07144422013-10-15 18:55:40 +0100828 intel_display_crc_init(dev);
829
Daniel Vetterc96ea642012-08-08 22:01:51 +0200830 i915_dump_device_info(dev_priv);
831
Paulo Zanonied1c9e22013-08-12 14:34:08 -0300832 /* Not all pre-production machines fall into this category, only the
833 * very first ones. Almost everything should work, except for maybe
834 * suspend/resume. And we don't implement workarounds that affect only
835 * pre-production machines. */
836 if (IS_HSW_EARLY_SDV(dev))
837 DRM_INFO("This is an early pre-production Haswell machine. "
838 "It may not be fully functional.\n");
839
Dave Airlieec2a4c32009-08-04 11:43:41 +1000840 if (i915_get_bridge_dev(dev)) {
841 ret = -EIO;
842 goto free_priv;
843 }
844
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -0700845 mmio_bar = IS_GEN2(dev) ? 1 : 0;
846 /* Before gen4, the registers and the GTT are behind different BARs.
847 * However, from gen4 onwards, the registers and the GTT are shared
848 * in the same BAR, so we want to restrict this ioremap from
849 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
850 * the register BAR remains the same size for all the earlier
851 * generations up to Ironlake.
852 */
853 if (info->gen < 5)
854 mmio_size = 512*1024;
855 else
856 mmio_size = 2*1024*1024;
857
858 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
859 if (!dev_priv->regs) {
860 DRM_ERROR("failed to map registers\n");
861 ret = -EIO;
862 goto put_bridge;
863 }
864
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700865 /* This must be called before any calls to HAS_PCH_* */
866 intel_detect_pch(dev);
867
868 intel_uncore_init(dev);
869
Daniel Vettereb805622015-05-04 14:58:44 +0200870 /* Load CSR Firmware for SKL */
871 intel_csr_ucode_init(dev);
872
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800873 ret = i915_gem_gtt_init(dev);
874 if (ret)
Daniel Vettereb805622015-05-04 14:58:44 +0200875 goto out_freecsr;
Daniel Vettere1887192012-06-12 11:28:17 +0200876
Daniel Vetter17fa6462015-02-23 12:03:25 +0100877 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
878 * otherwise the vga fbdev driver falls over. */
879 ret = i915_kick_out_firmware_fb(dev_priv);
880 if (ret) {
881 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
882 goto out_gtt;
883 }
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100884
Daniel Vetter17fa6462015-02-23 12:03:25 +0100885 ret = i915_kick_out_vgacon(dev_priv);
886 if (ret) {
887 DRM_ERROR("failed to remove conflicting VGA console\n");
888 goto out_gtt;
Daniel Vettera4de0522014-06-05 16:20:46 +0200889 }
Daniel Vettere1887192012-06-12 11:28:17 +0200890
Dave Airlie466e69b2011-12-19 11:15:29 +0000891 pci_set_master(dev->pdev);
892
Daniel Vetter9f82d232010-08-30 21:25:23 +0200893 /* overlay on gen2 is broken and can't address above 1G */
894 if (IS_GEN2(dev))
895 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
896
Jan Niehusmann6927faf2011-03-01 23:24:16 +0100897 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
898 * using 32bit addressing, overwriting memory if HWS is located
899 * above 4GB.
900 *
901 * The documentation also mentions an issue with undefined
902 * behaviour if any general state is accessed within a page above 4GB,
903 * which also needs to be handled carefully.
904 */
905 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
906 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
907
Ben Widawsky93d18792013-01-17 12:45:17 -0800908 aperture_size = dev_priv->gtt.mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +0100909
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800910 dev_priv->gtt.mappable =
911 io_mapping_create_wc(dev_priv->gtt.mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200912 aperture_size);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800913 if (dev_priv->gtt.mappable == NULL) {
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800914 ret = -EIO;
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300915 goto out_gtt;
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800916 }
917
Ben Widawsky911bdf02013-06-27 16:30:23 -0700918 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
919 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -0800920
Chris Wilsone642abb2010-09-09 12:46:34 +0100921 /* The i915 workqueue is primarily used for batched retirement of
922 * requests (and thus managing bo) once the task has been completed
923 * by the GPU. i915_gem_retire_requests() is called directly when we
924 * need high-priority retirement, such as waiting for an explicit
925 * bo.
926 *
927 * It is also used for periodic low-priority events, such as
Eric Anholtdf9c2042010-11-18 09:31:12 +0800928 * idle-timers and recording error state.
Chris Wilsone642abb2010-09-09 12:46:34 +0100929 *
930 * All tasks on the workqueue are expected to acquire the dev mutex
931 * so there is no point in running more than one instance of the
Tejun Heo53621862012-08-22 16:40:57 -0700932 * workqueue at any time. Use an ordered one.
Chris Wilsone642abb2010-09-09 12:46:34 +0100933 */
Tejun Heo53621862012-08-22 16:40:57 -0700934 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700935 if (dev_priv->wq == NULL) {
936 DRM_ERROR("Failed to create our workqueue.\n");
937 ret = -ENOMEM;
Keith Packarda7b85d22011-07-10 13:12:17 -0700938 goto out_mtrrfree;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700939 }
940
Jani Nikula5fcece82015-05-27 15:03:42 +0300941 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
942 if (dev_priv->hotplug.dp_wq == NULL) {
Dave Airlie0e32b392014-05-02 14:02:48 +1000943 DRM_ERROR("Failed to create our dp workqueue.\n");
944 ret = -ENOMEM;
945 goto out_freewq;
946 }
947
Chris Wilson737b1502015-01-26 18:03:03 +0200948 dev_priv->gpu_error.hangcheck_wq =
949 alloc_ordered_workqueue("i915-hangcheck", 0);
950 if (dev_priv->gpu_error.hangcheck_wq == NULL) {
951 DRM_ERROR("Failed to create our hangcheck workqueue.\n");
952 ret = -ENOMEM;
953 goto out_freedpwq;
954 }
955
Daniel Vetterb9632912014-09-30 10:56:44 +0200956 intel_irq_init(dev_priv);
Ben Widawsky78511f22013-10-04 21:22:49 -0700957 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800958
Zhenyu Wangc48044112009-12-17 14:48:43 +0800959 /* Try to make sure MCHBAR is enabled before poking at it */
960 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700961 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100962 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +0800963
Bryan Freed6d139a82010-10-14 09:14:51 +0100964 intel_setup_bios(dev);
965
Eric Anholt673a3942008-07-30 12:06:12 -0700966 i915_gem_load(dev);
967
Eric Anholted4cb412008-07-29 12:10:39 -0700968 /* On the 945G/GM, the chipset reports the MSI capability on the
969 * integrated graphics even though the support isn't actually there
970 * according to the published specs. It doesn't appear to function
971 * correctly in testing on 945G.
972 * This may be a side effect of MSI having been made available for PEG
973 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -0700974 *
975 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -0800976 * be lost or delayed, but we use them anyways to avoid
977 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -0700978 */
Keith Packardb60678a2008-12-08 11:12:28 -0800979 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -0800980 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -0700981
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000982 intel_device_info_runtime_init(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700983
Ben Widawskye3c74752013-04-05 13:12:39 -0700984 if (INTEL_INFO(dev)->num_pipes) {
985 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
986 if (ret)
987 goto out_gem_unload;
988 }
Keith Packard52440212008-11-18 09:30:25 -0800989
Imre Deakda7e29b2014-02-18 00:02:02 +0200990 intel_power_domains_init(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800991
Daniel Vetter17fa6462015-02-23 12:03:25 +0100992 ret = i915_load_modeset_init(dev);
993 if (ret < 0) {
994 DRM_ERROR("failed to init modeset\n");
995 goto out_power_well;
Jesse Barnes79e53942008-11-07 14:24:08 -0800996 }
997
Yu Zhange21fd552015-02-10 19:05:51 +0800998 /*
999 * Notify a valid surface after modesetting,
1000 * when running inside a VM.
1001 */
1002 if (intel_vgpu_active(dev))
1003 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1004
Ben Widawsky0136db52012-04-10 21:17:01 -07001005 i915_setup_sysfs(dev);
1006
Ben Widawskye3c74752013-04-05 13:12:39 -07001007 if (INTEL_INFO(dev)->num_pipes) {
1008 /* Must be done after probing outputs */
1009 intel_opregion_init(dev);
Rafael J. Wysocki8e5c2b72013-07-25 21:43:39 +02001010 acpi_video_register();
Ben Widawskye3c74752013-04-05 13:12:39 -07001011 }
Matthew Garrett74a365b2009-03-19 21:35:39 +00001012
Daniel Vettereb48eb02012-04-26 23:28:12 +02001013 if (IS_GEN5(dev))
1014 intel_gpu_ips_init(dev_priv);
Eric Anholt63ee41d2010-12-20 18:40:06 -08001015
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001016 intel_runtime_pm_enable(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001017
Imre Deak58fddc22015-01-08 17:54:14 +02001018 i915_audio_component_init(dev_priv);
1019
Jesse Barnes79e53942008-11-07 14:24:08 -08001020 return 0;
1021
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001022out_power_well:
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001023 intel_power_domains_fini(dev_priv);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001024 drm_vblank_cleanup(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +00001025out_gem_unload:
Imre Deak4bdc7292014-05-20 19:47:20 +03001026 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1027 unregister_shrinker(&dev_priv->mm.shrinker);
Keith Packarda7b85d22011-07-10 13:12:17 -07001028
Chris Wilson56e2ea32010-11-08 17:10:29 +00001029 if (dev->pdev->msi_enabled)
1030 pci_disable_msi(dev->pdev);
1031
1032 intel_teardown_gmbus(dev);
1033 intel_teardown_mchbar(dev);
Stanislaw Gruszka22accca2014-01-25 10:13:37 +01001034 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson737b1502015-01-26 18:03:03 +02001035 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1036out_freedpwq:
Jani Nikula5fcece82015-05-27 15:03:42 +03001037 destroy_workqueue(dev_priv->hotplug.dp_wq);
Dave Airlie0e32b392014-05-02 14:02:48 +10001038out_freewq:
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001039 destroy_workqueue(dev_priv->wq);
Keith Packarda7b85d22011-07-10 13:12:17 -07001040out_mtrrfree:
Ben Widawsky911bdf02013-06-27 16:30:23 -07001041 arch_phys_wc_del(dev_priv->gtt.mtrr);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001042 io_mapping_free(dev_priv->gtt.mappable);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001043out_gtt:
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001044 i915_global_gtt_cleanup(dev);
Daniel Vettereb805622015-05-04 14:58:44 +02001045out_freecsr:
1046 intel_csr_ucode_fini(dev);
Ben Widawskyc3d685a2013-10-08 16:31:03 -07001047 intel_uncore_fini(dev);
Chris Wilson6dda5692010-10-29 21:02:18 +01001048 pci_iounmap(dev->pdev, dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +10001049put_bridge:
1050 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001051free_priv:
Chris Wilsonefab6d82015-04-07 16:20:57 +01001052 if (dev_priv->requests)
1053 kmem_cache_destroy(dev_priv->requests);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001054 if (dev_priv->vmas)
1055 kmem_cache_destroy(dev_priv->vmas);
Chris Wilsonefab6d82015-04-07 16:20:57 +01001056 if (dev_priv->objects)
1057 kmem_cache_destroy(dev_priv->objects);
Eric Anholt9a298b22009-03-24 12:23:04 -07001058 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001059 return ret;
1060}
1061
1062int i915_driver_unload(struct drm_device *dev)
1063{
1064 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +02001065 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001066
Imre Deak58fddc22015-01-08 17:54:14 +02001067 i915_audio_component_cleanup(dev_priv);
1068
Chris Wilsonce58c322013-12-02 11:26:07 -02001069 ret = i915_gem_suspend(dev);
1070 if (ret) {
1071 DRM_ERROR("failed to idle hardware: %d\n", ret);
1072 return ret;
1073 }
1074
Daniel Vetter41373cd2014-09-30 10:56:41 +02001075 intel_power_domains_fini(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001076
Daniel Vettereb48eb02012-04-26 23:28:12 +02001077 intel_gpu_ips_teardown();
Jesse Barnes7648fa92010-05-20 14:28:11 -07001078
Ben Widawsky0136db52012-04-10 21:17:01 -07001079 i915_teardown_sysfs(dev);
1080
Imre Deak4bdc7292014-05-20 19:47:20 +03001081 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1082 unregister_shrinker(&dev_priv->mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01001083
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001084 io_mapping_free(dev_priv->gtt.mappable);
Ben Widawsky911bdf02013-06-27 16:30:23 -07001085 arch_phys_wc_del(dev_priv->gtt.mtrr);
Eric Anholtab657db12009-01-23 12:57:47 -08001086
Chris Wilson44834a62010-08-19 16:09:23 +01001087 acpi_video_unregister();
1088
Daniel Vetter17fa6462015-02-23 12:03:25 +01001089 intel_fbdev_fini(dev);
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -03001090
1091 drm_vblank_cleanup(dev);
1092
Daniel Vetter17fa6462015-02-23 12:03:25 +01001093 intel_modeset_cleanup(dev);
Jesse Barnes3d8620c2010-03-26 11:07:21 -07001094
Daniel Vetter17fa6462015-02-23 12:03:25 +01001095 /*
1096 * free the memory space allocated for the child device
1097 * config parsed from VBT
1098 */
1099 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1100 kfree(dev_priv->vbt.child_dev);
1101 dev_priv->vbt.child_dev = NULL;
1102 dev_priv->vbt.child_dev_num = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001103 }
1104
Daniel Vetter17fa6462015-02-23 12:03:25 +01001105 vga_switcheroo_unregister_client(dev->pdev);
1106 vga_client_register(dev->pdev, NULL, NULL, NULL);
1107
Daniel Vettera8b48992010-08-20 21:25:11 +02001108 /* Free error state after interrupts are fully disabled. */
Chris Wilson737b1502015-01-26 18:03:03 +02001109 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Daniel Vettera8b48992010-08-20 21:25:11 +02001110 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001111
Eric Anholted4cb412008-07-29 12:10:39 -07001112 if (dev->pdev->msi_enabled)
1113 pci_disable_msi(dev->pdev);
1114
Chris Wilson44834a62010-08-19 16:09:23 +01001115 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001116
Daniel Vetter17fa6462015-02-23 12:03:25 +01001117 /* Flush any outstanding unpin_work. */
1118 flush_workqueue(dev_priv->wq);
Daniel Vetter67e77c52010-08-20 22:26:30 +02001119
Daniel Vetter17fa6462015-02-23 12:03:25 +01001120 mutex_lock(&dev->struct_mutex);
1121 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter17fa6462015-02-23 12:03:25 +01001122 i915_gem_context_fini(dev);
1123 mutex_unlock(&dev->struct_mutex);
1124 i915_gem_cleanup_stolen(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001125
Daniel Vettereb805622015-05-04 14:58:44 +02001126 intel_csr_ucode_fini(dev);
1127
Chris Wilsonf899fc62010-07-20 15:44:45 -07001128 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001129 intel_teardown_mchbar(dev);
1130
Jani Nikula5fcece82015-05-27 15:03:42 +03001131 destroy_workqueue(dev_priv->hotplug.dp_wq);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001132 destroy_workqueue(dev_priv->wq);
Chris Wilson737b1502015-01-26 18:03:03 +02001133 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001134 pm_qos_remove_request(&dev_priv->pm_qos);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001135
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001136 i915_global_gtt_cleanup(dev);
Imre Deak6640aab2013-05-22 17:47:13 +03001137
Chris Wilsonaec347a2013-08-26 13:46:09 +01001138 intel_uncore_fini(dev);
1139 if (dev_priv->regs != NULL)
1140 pci_iounmap(dev->pdev, dev_priv->regs);
1141
Chris Wilsonefab6d82015-04-07 16:20:57 +01001142 if (dev_priv->requests)
1143 kmem_cache_destroy(dev_priv->requests);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001144 if (dev_priv->vmas)
1145 kmem_cache_destroy(dev_priv->vmas);
Chris Wilsonefab6d82015-04-07 16:20:57 +01001146 if (dev_priv->objects)
1147 kmem_cache_destroy(dev_priv->objects);
Eric Anholt9a298b22009-03-24 12:23:04 -07001148
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001149 pci_dev_put(dev_priv->bridge_dev);
Daniel Vetter2206e6a2014-05-13 22:21:59 +02001150 kfree(dev_priv);
Dave Airlie22eae942005-11-10 22:16:34 +11001151
1152 return 0;
1153}
1154
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001155int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001156{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001157 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001158
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001159 ret = i915_gem_open(dev, file);
1160 if (ret)
1161 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -07001162
Eric Anholt673a3942008-07-30 12:06:12 -07001163 return 0;
1164}
1165
Jesse Barnes79e53942008-11-07 14:24:08 -08001166/**
1167 * i915_driver_lastclose - clean up after all DRM clients have exited
1168 * @dev: DRM device
1169 *
1170 * Take care of cleaning up after all DRM clients have exited. In the
1171 * mode setting case, we want to restore the kernel's initial mode (just
1172 * in case the last client left us in a bad state).
1173 *
Daniel Vetter9021f282012-03-26 09:45:41 +02001174 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -08001175 * and DMA structures, since the kernel won't be using them, and clea
1176 * up any GEM state.
1177 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001178void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179{
Daniel Vetter377e91b2014-11-19 20:36:49 +01001180 intel_fbdev_restore_mode(dev);
1181 vga_switcheroo_process_delayed_switch();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182}
1183
John Harrison2885f6a2014-06-26 18:23:52 +01001184void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001186 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001187 i915_gem_context_close(dev, file);
1188 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001189 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001190
Daniel Vetter17fa6462015-02-23 12:03:25 +01001191 intel_modeset_preclose(dev, file);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192}
1193
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001194void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001195{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001196 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001197
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001198 if (file_priv && file_priv->bsd_ring)
1199 file_priv->bsd_ring = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001200 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001201}
1202
Daniel Vetter4feb7652014-11-24 11:21:52 +01001203static int
1204i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1205 struct drm_file *file)
1206{
1207 return -ENODEV;
1208}
1209
Rob Clarkbaa70942013-08-02 13:27:49 -04001210const struct drm_ioctl_desc i915_ioctls[] = {
Daniel Vetter77f31812014-11-19 21:23:55 +01001211 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1212 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1213 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1214 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1215 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1216 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001217 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001218 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001219 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1220 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1221 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001222 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001223 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02001224 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001225 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1226 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1227 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001228 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001229 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001230 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Daniel Vetter4feb7652014-11-24 11:21:52 +01001231 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1232 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001233 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1234 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1235 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1236 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Daniel Vetter71b14ab2014-11-19 20:36:47 +01001237 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1238 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001239 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1240 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1241 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1242 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1243 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1244 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1245 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1246 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1247 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1248 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001249 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001250 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001251 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1252 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Jesse Barnes8ea30862012-01-03 08:05:39 -08001253 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Daniel Vettera8265c52015-03-27 09:08:04 +01001254 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001255 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1256 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1257 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1258 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Mika Kuoppalab6359912013-10-30 15:44:16 +02001259 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001260 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001261 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1262 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10001263};
1264
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001265int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
Dave Airliecda17382005-07-10 17:31:26 +10001266
Daniel Vetter9021f282012-03-26 09:45:41 +02001267/*
1268 * This is really ugly: Because old userspace abused the linux agp interface to
1269 * manage the gtt, we need to claim that all intel devices are agp. For
1270 * otherwise the drm core refuses to initialize the agp support code.
Dave Airliecda17382005-07-10 17:31:26 +10001271 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001272int i915_driver_device_is_agp(struct drm_device *dev)
Dave Airliecda17382005-07-10 17:31:26 +10001273{
1274 return 1;
1275}