blob: 69d6c76f4c2df6d55a2e014b0abf8f0cb12859c6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnesd1d70672014-05-28 14:39:03 -070031#include <linux/async.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Daniel Vetter4f03b1f2014-09-10 12:43:49 +020035#include <drm/drm_legacy.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010039#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060040#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020041#include <linux/console.h>
42#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100043#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080044#include <linux/acpi.h>
45#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100046#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010048#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020049#include <linux/pm.h>
50#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030051#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Eric Anholtc153f452007-09-03 12:06:45 +100054static int i915_getparam(struct drm_device *dev, void *data,
55 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056{
Jani Nikula4c8a4be2014-03-31 14:27:15 +030057 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +100058 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 int value;
60
Eric Anholtc153f452007-09-03 12:06:45 +100061 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 case I915_PARAM_IRQ_ACTIVE:
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 case I915_PARAM_ALLOW_BATCHBUFFER:
Dave Airlie0d6aa602006-01-02 20:14:23 +110064 case I915_PARAM_LAST_DISPATCH:
Daniel Vetterac883c82014-11-19 21:24:54 +010065 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +010066 return -ENODEV;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040067 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +030068 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040069 break;
Eric Anholt673a3942008-07-30 12:06:12 -070070 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +020071 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -070072 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -080073 case I915_PARAM_NUM_FENCES_AVAIL:
74 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
75 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +020076 case I915_PARAM_HAS_OVERLAY:
77 value = dev_priv->overlay ? 1 : 0;
78 break;
Jesse Barnese9560f72009-11-19 10:49:07 -080079 case I915_PARAM_HAS_PAGEFLIPPING:
80 value = 1;
81 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -050082 case I915_PARAM_HAS_EXECBUF2:
83 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +020084 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -050085 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +080086 case I915_PARAM_HAS_BSD:
Chris Wilsonedc912f2012-05-11 14:29:32 +010087 value = intel_ring_initialized(&dev_priv->ring[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +080088 break;
Chris Wilson549f7362010-10-19 11:19:32 +010089 case I915_PARAM_HAS_BLT:
Chris Wilsonedc912f2012-05-11 14:29:32 +010090 value = intel_ring_initialized(&dev_priv->ring[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +010091 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -070092 case I915_PARAM_HAS_VEBOX:
93 value = intel_ring_initialized(&dev_priv->ring[VECS]);
94 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +010095 case I915_PARAM_HAS_RELAXED_FENCING:
96 value = 1;
97 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +010098 case I915_PARAM_HAS_COHERENT_RINGS:
99 value = 1;
100 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000101 case I915_PARAM_HAS_EXEC_CONSTANTS:
102 value = INTEL_INFO(dev)->gen >= 4;
103 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000104 case I915_PARAM_HAS_RELAXED_DELTA:
105 value = 1;
106 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800107 case I915_PARAM_HAS_GEN7_SOL_RESET:
108 value = 1;
109 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200110 case I915_PARAM_HAS_LLC:
111 value = HAS_LLC(dev);
112 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100113 case I915_PARAM_HAS_WT:
114 value = HAS_WT(dev);
115 break;
Daniel Vetter777ee962012-02-15 23:50:25 +0100116 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +0200117 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +0100118 break;
Ben Widawsky172cf152012-06-05 15:24:25 -0700119 case I915_PARAM_HAS_WAIT_TIMEOUT:
120 value = 1;
121 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +0100122 case I915_PARAM_HAS_SEMAPHORES:
123 value = i915_semaphore_is_enabled(dev);
124 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +1000125 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
126 value = 1;
127 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100128 case I915_PARAM_HAS_SECURE_BATCHES:
129 value = capable(CAP_SYS_ADMIN);
130 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +0100131 case I915_PARAM_HAS_PINNED_BATCHES:
132 value = 1;
133 break;
Daniel Vettered5982e2013-01-17 22:23:36 +0100134 case I915_PARAM_HAS_EXEC_NO_RELOC:
135 value = 1;
136 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000137 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
138 value = 1;
139 break;
Brad Volkind728c8e2014-02-18 10:15:56 -0800140 case I915_PARAM_CMD_PARSER_VERSION:
141 value = i915_cmd_parser_get_version();
142 break;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800143 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
144 value = 1;
145 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -0700147 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000148 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 }
150
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100151 if (copy_to_user(param->value, &value, sizeof(int))) {
152 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000153 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 }
155
156 return 0;
157}
158
Eric Anholtc153f452007-09-03 12:06:45 +1000159static int i915_setparam(struct drm_device *dev, void *data,
160 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300162 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000163 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
Eric Anholtc153f452007-09-03 12:06:45 +1000165 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Daniel Vetterac883c82014-11-19 21:24:54 +0100169 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +0100170 return -ENODEV;
171
Jesse Barnes0f973f22009-01-26 17:10:45 -0800172 case I915_SETPARAM_NUM_USED_FENCES:
173 if (param->value > dev_priv->num_fence_regs ||
174 param->value < 0)
175 return -EINVAL;
176 /* Userspace can use first N regs */
177 dev_priv->fence_reg_start = param->value;
178 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800180 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800181 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000182 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 }
184
185 return 0;
186}
187
Dave Airlieec2a4c32009-08-04 11:43:41 +1000188static int i915_get_bridge_dev(struct drm_device *dev)
189{
190 struct drm_i915_private *dev_priv = dev->dev_private;
191
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +1000193 if (!dev_priv->bridge_dev) {
194 DRM_ERROR("bridge device not found\n");
195 return -1;
196 }
197 return 0;
198}
199
Zhenyu Wangc48044112009-12-17 14:48:43 +0800200#define MCHBAR_I915 0x44
201#define MCHBAR_I965 0x48
202#define MCHBAR_SIZE (4*4096)
203
204#define DEVEN_REG 0x54
205#define DEVEN_MCHBAR_EN (1 << 28)
206
207/* Allocate space for the MCH regs if needed, return nonzero on error */
208static int
209intel_alloc_mchbar_resource(struct drm_device *dev)
210{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300211 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100212 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800213 u32 temp_lo, temp_hi = 0;
214 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100215 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800216
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100217 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800218 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
219 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
220 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
221
222 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
223#ifdef CONFIG_PNP
224 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100225 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
226 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800227#endif
228
229 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100230 dev_priv->mch_res.name = "i915 MCHBAR";
231 dev_priv->mch_res.flags = IORESOURCE_MEM;
232 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
233 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800234 MCHBAR_SIZE, MCHBAR_SIZE,
235 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100236 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800237 dev_priv->bridge_dev);
238 if (ret) {
239 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
240 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100241 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800242 }
243
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100244 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800245 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
246 upper_32_bits(dev_priv->mch_res.start));
247
248 pci_write_config_dword(dev_priv->bridge_dev, reg,
249 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100250 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800251}
252
253/* Setup MCHBAR if possible, return true if we should disable it again */
254static void
255intel_setup_mchbar(struct drm_device *dev)
256{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300257 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100258 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800259 u32 temp;
260 bool enabled;
261
Jesse Barnes11ea8b72014-03-03 14:27:57 -0800262 if (IS_VALLEYVIEW(dev))
263 return;
264
Zhenyu Wangc48044112009-12-17 14:48:43 +0800265 dev_priv->mchbar_need_disable = false;
266
267 if (IS_I915G(dev) || IS_I915GM(dev)) {
268 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
269 enabled = !!(temp & DEVEN_MCHBAR_EN);
270 } else {
271 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
272 enabled = temp & 1;
273 }
274
275 /* If it's already enabled, don't have to do anything */
276 if (enabled)
277 return;
278
279 if (intel_alloc_mchbar_resource(dev))
280 return;
281
282 dev_priv->mchbar_need_disable = true;
283
284 /* Space is allocated or reserved, so enable it. */
285 if (IS_I915G(dev) || IS_I915GM(dev)) {
286 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
287 temp | DEVEN_MCHBAR_EN);
288 } else {
289 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
290 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
291 }
292}
293
294static void
295intel_teardown_mchbar(struct drm_device *dev)
296{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300297 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100298 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800299 u32 temp;
300
301 if (dev_priv->mchbar_need_disable) {
302 if (IS_I915G(dev) || IS_I915GM(dev)) {
303 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
304 temp &= ~DEVEN_MCHBAR_EN;
305 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
306 } else {
307 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
308 temp &= ~1;
309 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
310 }
311 }
312
313 if (dev_priv->mch_res.start)
314 release_resource(&dev_priv->mch_res);
315}
316
Dave Airlie28d52042009-09-21 14:33:58 +1000317/* true = enable decode, false = disable decoder */
318static unsigned int i915_vga_set_decode(void *cookie, bool state)
319{
320 struct drm_device *dev = cookie;
321
322 intel_modeset_vga_set_state(dev, state);
323 if (state)
324 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
325 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
326 else
327 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
328}
329
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000330static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
331{
332 struct drm_device *dev = pci_get_drvdata(pdev);
333 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +0200334
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000335 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -0700336 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000337 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000338 /* i915 resume handler doesn't set to D0 */
339 pci_set_power_state(dev->pdev, PCI_D0);
Imre Deakfc49b3d2014-10-23 19:23:27 +0300340 i915_resume_legacy(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000341 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000342 } else {
Joe Perchesa70491c2012-03-18 13:00:11 -0700343 pr_err("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000344 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Imre Deakfc49b3d2014-10-23 19:23:27 +0300345 i915_suspend_legacy(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000346 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000347 }
348}
349
350static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
351{
352 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000353
Daniel Vetterfc8fd402013-11-03 20:46:34 +0100354 /*
355 * FIXME: open_count is protected by drm_global_mutex but that would lead to
356 * locking inversion with the driver load path. And the access here is
357 * completely racy anyway. So don't bother with locking for now.
358 */
359 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000360}
361
Takashi Iwai26ec6852012-05-11 07:51:17 +0200362static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
363 .set_gpu_state = i915_switcheroo_set_state,
364 .reprobe = NULL,
365 .can_switch = i915_switcheroo_can_switch,
366};
367
Chris Wilson2c7111d2011-03-29 10:40:27 +0100368static int i915_load_modeset_init(struct drm_device *dev)
369{
370 struct drm_i915_private *dev_priv = dev->dev_private;
371 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800372
Bryan Freed6d139a82010-10-14 09:14:51 +0100373 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800374 if (ret)
375 DRM_INFO("failed to find VBIOS tables\n");
376
Chris Wilson934f992c2011-01-20 13:09:12 +0000377 /* If we have > 1 VGA cards, then we need to arbitrate access
378 * to the common VGA resources.
379 *
380 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
381 * then we do not take part in VGA arbitration and the
382 * vga_client_register() fails with -ENODEV.
383 */
Dave Airlieebff5fa92013-10-11 15:12:04 +1000384 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
385 if (ret && ret != -ENODEV)
386 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +1000387
Jesse Barnes723bfd72010-10-07 16:01:13 -0700388 intel_register_dsm_handler();
389
Dave Airlie0d697042012-09-10 12:28:36 +1000390 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000391 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +0100392 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000393
Chris Wilson9797fbf2012-04-24 15:47:39 +0100394 /* Initialise stolen first so that we may reserve preallocated
395 * objects for the BIOS to KMS transition.
396 */
397 ret = i915_gem_init_stolen(dev);
398 if (ret)
399 goto cleanup_vga_switcheroo;
400
Imre Deake13192f2014-02-18 00:02:15 +0200401 intel_power_domains_init_hw(dev_priv);
402
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200403 ret = intel_irq_install(dev_priv);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100404 if (ret)
405 goto cleanup_gem_stolen;
406
407 /* Important: The output setup functions called by modeset_init need
408 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800409 intel_modeset_init(dev);
410
Chris Wilson1070a422012-04-24 15:47:41 +0100411 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800412 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +0300413 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +0100414
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100415 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100416
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 /* Always safe in the mode setting case. */
418 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +0300419 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +0300420 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -0700421 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422
Chris Wilson5a793952010-06-06 10:50:03 +0100423 ret = intel_fbdev_init(dev);
424 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100425 goto cleanup_gem;
426
427 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetterb9632912014-09-30 10:56:44 +0200428 intel_hpd_init(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100429
430 /*
431 * Some ports require correctly set-up hpd registers for detection to
432 * work properly (leading to ghost connected connector status), e.g. VGA
433 * on gm45. Hence we can only set up the initial fbdev config after hpd
434 * irqs are fully enabled. Now we should scan for the initial config
435 * only once hotplug handling is enabled, but due to screwed-up locking
436 * around kms/fbdev init we can't protect the fdbev initial config
437 * scanning against hotplug events. Hence do this first and ignore the
438 * tiny window where we will loose hotplug notifactions.
439 */
Jesse Barnesd1d70672014-05-28 14:39:03 -0700440 async_schedule(intel_fbdev_initial_config, dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100441
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000442 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +0100443
Jesse Barnes79e53942008-11-07 14:24:08 -0800444 return 0;
445
Chris Wilson2c7111d2011-03-29 10:40:27 +0100446cleanup_gem:
447 mutex_lock(&dev->struct_mutex);
448 i915_gem_cleanup_ringbuffer(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -0700449 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100450 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +0300451cleanup_irq:
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100452 drm_irq_uninstall(dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100453cleanup_gem_stolen:
454 i915_gem_cleanup_stolen(dev);
Chris Wilson5a793952010-06-06 10:50:03 +0100455cleanup_vga_switcheroo:
456 vga_switcheroo_unregister_client(dev->pdev);
457cleanup_vga_client:
458 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800459out:
460 return ret;
461}
462
Daniel Vetter243eaf32013-12-17 10:00:54 +0100463#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +0000464static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +0200465{
466 struct apertures_struct *ap;
467 struct pci_dev *pdev = dev_priv->dev->pdev;
468 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +0000469 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200470
471 ap = alloc_apertures(1);
472 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +0000473 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +0200474
Ben Widawskydabb7a92013-01-17 12:45:16 -0800475 ap->ranges[0].base = dev_priv->gtt.mappable_base;
Ben Widawskyf64e2922013-05-25 12:26:36 -0700476 ap->ranges[0].size = dev_priv->gtt.mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -0800477
Daniel Vettere1887192012-06-12 11:28:17 +0200478 primary =
479 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
480
Chris Wilsonf96de582013-12-16 15:57:40 +0000481 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +0200482
483 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +0000484
485 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200486}
Daniel Vetter4520f532013-10-09 09:18:51 +0200487#else
Chris Wilsonf96de582013-12-16 15:57:40 +0000488static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +0200489{
Chris Wilsonf96de582013-12-16 15:57:40 +0000490 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +0200491}
492#endif
Daniel Vettere1887192012-06-12 11:28:17 +0200493
Daniel Vettera4de0522014-06-05 16:20:46 +0200494#if !defined(CONFIG_VGA_CONSOLE)
495static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
496{
497 return 0;
498}
499#elif !defined(CONFIG_DUMMY_CONSOLE)
500static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
501{
502 return -ENODEV;
503}
504#else
505static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
506{
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200507 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +0200508
509 DRM_INFO("Replacing VGA console driver\n");
510
511 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200512 if (con_is_bound(&vga_con))
513 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +0200514 if (ret == 0) {
515 ret = do_unregister_con_driver(&vga_con);
516
517 /* Ignore "already unregistered". */
518 if (ret == -ENODEV)
519 ret = 0;
520 }
521 console_unlock();
522
523 return ret;
524}
525#endif
526
Daniel Vetterc96ea642012-08-08 22:01:51 +0200527static void i915_dump_device_info(struct drm_i915_private *dev_priv)
528{
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000529 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +0200530
Damien Lespiaue2a58002013-04-23 16:38:34 +0100531#define PRINT_S(name) "%s"
532#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100533#define PRINT_FLAG(name) info->name ? #name "," : ""
534#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300535 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +0100536 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +0200537 info->gen,
538 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300539 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100540 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +0100541#undef PRINT_S
542#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100543#undef PRINT_FLAG
544#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +0200545}
546
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000547/*
548 * Determine various intel_device_info fields at runtime.
549 *
550 * Use it when either:
551 * - it's judged too laborious to fill n static structures with the limit
552 * when a simple if statement does the job,
553 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000554 *
555 * This function needs to be called:
556 * - after the MMIO has been setup as we are reading registers,
557 * - after the PCH has been detected,
558 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000559 */
560static void intel_device_info_runtime_init(struct drm_device *dev)
561{
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000562 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000563 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +0000564 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000565
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000566 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000567
Damien Lespiau1fc8ac32014-02-12 19:13:31 +0000568 if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
Damien Lespiau055e3932014-08-18 13:49:10 +0100569 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000570 info->num_sprites[pipe] = 2;
571 else
Damien Lespiau055e3932014-08-18 13:49:10 +0100572 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000573 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000574
Damien Lespiaua0bae572014-02-10 17:20:55 +0000575 if (i915.disable_display) {
576 DRM_INFO("Display disabled (module parameter)\n");
577 info->num_pipes = 0;
578 } else if (info->num_pipes > 0 &&
579 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
580 !IS_VALLEYVIEW(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000581 u32 fuse_strap = I915_READ(FUSE_STRAP);
582 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
583
584 /*
585 * SFUSE_STRAP is supposed to have a bit signalling the display
586 * is fused off. Unfortunately it seems that, at least in
587 * certain cases, fused off display means that PCH display
588 * reads don't land anywhere. In that case, we read 0s.
589 *
590 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
591 * should be set when taking over after the firmware.
592 */
593 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
594 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
595 (dev_priv->pch_type == PCH_CPT &&
596 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
597 DRM_INFO("Display fused off, disabling\n");
598 info->num_pipes = 0;
599 }
600 }
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000601}
602
Eric Anholt63ee41d2010-12-20 18:40:06 -0800603/**
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 * i915_driver_load - setup chip and create an initial config
605 * @dev: DRM device
606 * @flags: startup flags
607 *
608 * The driver load routine has to do several things:
609 * - drive output discovery via intel_modeset_init()
610 * - initialize the memory manager
611 * - allocate initial config memory
612 * - setup the DRM framebuffer with the allocated memory
613 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000614int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +1100615{
Luca Tettamantiea059a12010-04-08 21:41:59 +0200616 struct drm_i915_private *dev_priv;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000617 struct intel_device_info *info, *device_info;
Chris Wilson934d6082012-09-14 11:57:46 +0100618 int ret = 0, mmio_bar, mmio_size;
Daniel Vetter9021f282012-03-26 09:45:41 +0200619 uint32_t aperture_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000620
Daniel Vetter26394d92012-03-26 21:33:18 +0200621 info = (struct intel_device_info *) flags;
622
623 /* Refuse to load on gen6+ without kms enabled. */
Jani Nikulae147acc2013-10-10 15:25:37 +0300624 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
625 DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
626 DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
Daniel Vetter26394d92012-03-26 21:33:18 +0200627 return -ENODEV;
Jani Nikulae147acc2013-10-10 15:25:37 +0300628 }
Daniel Vetter26394d92012-03-26 21:33:18 +0200629
Daniel Vetter24986ee2013-12-11 11:34:33 +0100630 /* UMS needs agp support. */
631 if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
632 return -EINVAL;
633
Daniel Vetterb14c5672013-09-19 12:18:32 +0200634 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000635 if (dev_priv == NULL)
636 return -ENOMEM;
637
Damien Lespiau755f68f2014-07-10 14:52:43 +0100638 dev->dev_private = dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700639 dev_priv->dev = dev;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000640
Chris Wilson87f1f462014-08-09 19:18:42 +0100641 /* Setup the write-once "constant" device info */
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000642 device_info = (struct intel_device_info *)&dev_priv->info;
Chris Wilson87f1f462014-08-09 19:18:42 +0100643 memcpy(device_info, info, sizeof(dev_priv->info));
644 device_info->device_id = dev->pdev->device;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000645
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400646 spin_lock_init(&dev_priv->irq_lock);
647 spin_lock_init(&dev_priv->gpu_error.lock);
Daniel Vetter07f11d42014-09-15 14:35:09 +0200648 mutex_init(&dev_priv->backlight_lock);
Chris Wilson907b28c2013-07-19 20:36:52 +0100649 spin_lock_init(&dev_priv->uncore.lock);
Daniel Vetterc20e8352013-07-24 22:40:23 +0200650 spin_lock_init(&dev_priv->mm.object_stat_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +0530651 spin_lock_init(&dev_priv->mmio_flip_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400652 mutex_init(&dev_priv->dpio_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400653 mutex_init(&dev_priv->modeset_restore_lock);
654
Daniel Vetterf742a552013-12-06 10:17:53 +0100655 intel_pm_setup(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300656
Damien Lespiau07144422013-10-15 18:55:40 +0100657 intel_display_crc_init(dev);
658
Daniel Vetterc96ea642012-08-08 22:01:51 +0200659 i915_dump_device_info(dev_priv);
660
Paulo Zanonied1c9e22013-08-12 14:34:08 -0300661 /* Not all pre-production machines fall into this category, only the
662 * very first ones. Almost everything should work, except for maybe
663 * suspend/resume. And we don't implement workarounds that affect only
664 * pre-production machines. */
665 if (IS_HSW_EARLY_SDV(dev))
666 DRM_INFO("This is an early pre-production Haswell machine. "
667 "It may not be fully functional.\n");
668
Dave Airlieec2a4c32009-08-04 11:43:41 +1000669 if (i915_get_bridge_dev(dev)) {
670 ret = -EIO;
671 goto free_priv;
672 }
673
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -0700674 mmio_bar = IS_GEN2(dev) ? 1 : 0;
675 /* Before gen4, the registers and the GTT are behind different BARs.
676 * However, from gen4 onwards, the registers and the GTT are shared
677 * in the same BAR, so we want to restrict this ioremap from
678 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
679 * the register BAR remains the same size for all the earlier
680 * generations up to Ironlake.
681 */
682 if (info->gen < 5)
683 mmio_size = 512*1024;
684 else
685 mmio_size = 2*1024*1024;
686
687 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
688 if (!dev_priv->regs) {
689 DRM_ERROR("failed to map registers\n");
690 ret = -EIO;
691 goto put_bridge;
692 }
693
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700694 /* This must be called before any calls to HAS_PCH_* */
695 intel_detect_pch(dev);
696
697 intel_uncore_init(dev);
698
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800699 ret = i915_gem_gtt_init(dev);
700 if (ret)
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300701 goto out_regs;
Daniel Vettere1887192012-06-12 11:28:17 +0200702
Daniel Vettera4de0522014-06-05 16:20:46 +0200703 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100704 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
705 * otherwise the vga fbdev driver falls over. */
Chris Wilsonf96de582013-12-16 15:57:40 +0000706 ret = i915_kick_out_firmware_fb(dev_priv);
707 if (ret) {
708 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
709 goto out_gtt;
710 }
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100711
712 ret = i915_kick_out_vgacon(dev_priv);
713 if (ret) {
714 DRM_ERROR("failed to remove conflicting VGA console\n");
715 goto out_gtt;
716 }
Daniel Vettera4de0522014-06-05 16:20:46 +0200717 }
Daniel Vettere1887192012-06-12 11:28:17 +0200718
Dave Airlie466e69b2011-12-19 11:15:29 +0000719 pci_set_master(dev->pdev);
720
Daniel Vetter9f82d232010-08-30 21:25:23 +0200721 /* overlay on gen2 is broken and can't address above 1G */
722 if (IS_GEN2(dev))
723 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
724
Jan Niehusmann6927faf2011-03-01 23:24:16 +0100725 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
726 * using 32bit addressing, overwriting memory if HWS is located
727 * above 4GB.
728 *
729 * The documentation also mentions an issue with undefined
730 * behaviour if any general state is accessed within a page above 4GB,
731 * which also needs to be handled carefully.
732 */
733 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
734 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
735
Ben Widawsky93d18792013-01-17 12:45:17 -0800736 aperture_size = dev_priv->gtt.mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +0100737
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800738 dev_priv->gtt.mappable =
739 io_mapping_create_wc(dev_priv->gtt.mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200740 aperture_size);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800741 if (dev_priv->gtt.mappable == NULL) {
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800742 ret = -EIO;
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300743 goto out_gtt;
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800744 }
745
Ben Widawsky911bdf02013-06-27 16:30:23 -0700746 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
747 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -0800748
Chris Wilsone642abb2010-09-09 12:46:34 +0100749 /* The i915 workqueue is primarily used for batched retirement of
750 * requests (and thus managing bo) once the task has been completed
751 * by the GPU. i915_gem_retire_requests() is called directly when we
752 * need high-priority retirement, such as waiting for an explicit
753 * bo.
754 *
755 * It is also used for periodic low-priority events, such as
Eric Anholtdf9c2042010-11-18 09:31:12 +0800756 * idle-timers and recording error state.
Chris Wilsone642abb2010-09-09 12:46:34 +0100757 *
758 * All tasks on the workqueue are expected to acquire the dev mutex
759 * so there is no point in running more than one instance of the
Tejun Heo53621862012-08-22 16:40:57 -0700760 * workqueue at any time. Use an ordered one.
Chris Wilsone642abb2010-09-09 12:46:34 +0100761 */
Tejun Heo53621862012-08-22 16:40:57 -0700762 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700763 if (dev_priv->wq == NULL) {
764 DRM_ERROR("Failed to create our workqueue.\n");
765 ret = -ENOMEM;
Keith Packarda7b85d22011-07-10 13:12:17 -0700766 goto out_mtrrfree;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700767 }
768
Dave Airlie0e32b392014-05-02 14:02:48 +1000769 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
770 if (dev_priv->dp_wq == NULL) {
771 DRM_ERROR("Failed to create our dp workqueue.\n");
772 ret = -ENOMEM;
773 goto out_freewq;
774 }
775
Daniel Vetterb9632912014-09-30 10:56:44 +0200776 intel_irq_init(dev_priv);
Ben Widawsky78511f22013-10-04 21:22:49 -0700777 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800778
Zhenyu Wangc48044112009-12-17 14:48:43 +0800779 /* Try to make sure MCHBAR is enabled before poking at it */
780 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700781 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100782 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +0800783
Bryan Freed6d139a82010-10-14 09:14:51 +0100784 intel_setup_bios(dev);
785
Eric Anholt673a3942008-07-30 12:06:12 -0700786 i915_gem_load(dev);
787
Eric Anholted4cb412008-07-29 12:10:39 -0700788 /* On the 945G/GM, the chipset reports the MSI capability on the
789 * integrated graphics even though the support isn't actually there
790 * according to the published specs. It doesn't appear to function
791 * correctly in testing on 945G.
792 * This may be a side effect of MSI having been made available for PEG
793 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -0700794 *
795 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -0800796 * be lost or delayed, but we use them anyways to avoid
797 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -0700798 */
Keith Packardb60678a2008-12-08 11:12:28 -0800799 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -0800800 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -0700801
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000802 intel_device_info_runtime_init(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700803
Ben Widawskye3c74752013-04-05 13:12:39 -0700804 if (INTEL_INFO(dev)->num_pipes) {
805 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
806 if (ret)
807 goto out_gem_unload;
808 }
Keith Packard52440212008-11-18 09:30:25 -0800809
Imre Deakda7e29b2014-02-18 00:02:02 +0200810 intel_power_domains_init(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800811
Jesse Barnes79e53942008-11-07 14:24:08 -0800812 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter53984632010-09-22 23:44:24 +0200813 ret = i915_load_modeset_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 if (ret < 0) {
815 DRM_ERROR("failed to init modeset\n");
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300816 goto out_power_well;
Jesse Barnes79e53942008-11-07 14:24:08 -0800817 }
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200818 } else {
819 /* Start out suspended in ums mode. */
820 dev_priv->ums.mm_suspended = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800821 }
822
Ben Widawsky0136db52012-04-10 21:17:01 -0700823 i915_setup_sysfs(dev);
824
Ben Widawskye3c74752013-04-05 13:12:39 -0700825 if (INTEL_INFO(dev)->num_pipes) {
826 /* Must be done after probing outputs */
827 intel_opregion_init(dev);
Rafael J. Wysocki8e5c2b72013-07-25 21:43:39 +0200828 acpi_video_register();
Ben Widawskye3c74752013-04-05 13:12:39 -0700829 }
Matthew Garrett74a365b2009-03-19 21:35:39 +0000830
Daniel Vettereb48eb02012-04-26 23:28:12 +0200831 if (IS_GEN5(dev))
832 intel_gpu_ips_init(dev_priv);
Eric Anholt63ee41d2010-12-20 18:40:06 -0800833
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200834 intel_runtime_pm_enable(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200835
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 return 0;
837
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300838out_power_well:
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200839 intel_power_domains_fini(dev_priv);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300840 drm_vblank_cleanup(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +0000841out_gem_unload:
Imre Deak4bdc7292014-05-20 19:47:20 +0300842 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
843 unregister_shrinker(&dev_priv->mm.shrinker);
Keith Packarda7b85d22011-07-10 13:12:17 -0700844
Chris Wilson56e2ea32010-11-08 17:10:29 +0000845 if (dev->pdev->msi_enabled)
846 pci_disable_msi(dev->pdev);
847
848 intel_teardown_gmbus(dev);
849 intel_teardown_mchbar(dev);
Stanislaw Gruszka22accca2014-01-25 10:13:37 +0100850 pm_qos_remove_request(&dev_priv->pm_qos);
Dave Airlie0e32b392014-05-02 14:02:48 +1000851 destroy_workqueue(dev_priv->dp_wq);
852out_freewq:
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700853 destroy_workqueue(dev_priv->wq);
Keith Packarda7b85d22011-07-10 13:12:17 -0700854out_mtrrfree:
Ben Widawsky911bdf02013-06-27 16:30:23 -0700855 arch_phys_wc_del(dev_priv->gtt.mtrr);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800856 io_mapping_free(dev_priv->gtt.mappable);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300857out_gtt:
Daniel Vetter90d0a0e2014-08-06 15:04:56 +0200858 i915_global_gtt_cleanup(dev);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300859out_regs:
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700860 intel_uncore_fini(dev);
Chris Wilson6dda5692010-10-29 21:02:18 +0100861 pci_iounmap(dev->pdev, dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +1000862put_bridge:
863 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800864free_priv:
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300865 if (dev_priv->slab)
866 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -0700867 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000868 return ret;
869}
870
871int i915_driver_unload(struct drm_device *dev)
872{
873 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +0200874 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000875
Chris Wilsonce58c322013-12-02 11:26:07 -0200876 ret = i915_gem_suspend(dev);
877 if (ret) {
878 DRM_ERROR("failed to idle hardware: %d\n", ret);
879 return ret;
880 }
881
Daniel Vetter41373cd2014-09-30 10:56:41 +0200882 intel_power_domains_fini(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200883
Daniel Vettereb48eb02012-04-26 23:28:12 +0200884 intel_gpu_ips_teardown();
Jesse Barnes7648fa92010-05-20 14:28:11 -0700885
Ben Widawsky0136db52012-04-10 21:17:01 -0700886 i915_teardown_sysfs(dev);
887
Imre Deak4bdc7292014-05-20 19:47:20 +0300888 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
889 unregister_shrinker(&dev_priv->mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +0100890
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800891 io_mapping_free(dev_priv->gtt.mappable);
Ben Widawsky911bdf02013-06-27 16:30:23 -0700892 arch_phys_wc_del(dev_priv->gtt.mtrr);
Eric Anholtab657db12009-01-23 12:57:47 -0800893
Chris Wilson44834a62010-08-19 16:09:23 +0100894 acpi_video_unregister();
895
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -0300896 if (drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson7b4f3992010-10-04 15:33:04 +0100897 intel_fbdev_fini(dev);
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -0300898
899 drm_vblank_cleanup(dev);
900
901 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Jesse Barnes3d8620c2010-03-26 11:07:21 -0700902 intel_modeset_cleanup(dev);
903
Zhao Yakui6363ee62009-11-24 09:48:44 +0800904 /*
905 * free the memory space allocated for the child device
906 * config parsed from VBT
907 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300908 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
909 kfree(dev_priv->vbt.child_dev);
910 dev_priv->vbt.child_dev = NULL;
911 dev_priv->vbt.child_dev_num = 0;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800912 }
Daniel Vetter6c0d93502010-08-20 18:26:46 +0200913
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000914 vga_switcheroo_unregister_client(dev->pdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000915 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800916 }
917
Daniel Vettera8b48992010-08-20 21:25:11 +0200918 /* Free error state after interrupts are fully disabled. */
Daniel Vetter99584db2012-11-14 17:14:04 +0100919 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
920 cancel_work_sync(&dev_priv->gpu_error.work);
Daniel Vettera8b48992010-08-20 21:25:11 +0200921 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +0200922
Eric Anholted4cb412008-07-29 12:10:39 -0700923 if (dev->pdev->msi_enabled)
924 pci_disable_msi(dev->pdev);
925
Chris Wilson44834a62010-08-19 16:09:23 +0100926 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100927
Jesse Barnes79e53942008-11-07 14:24:08 -0800928 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter67e77c52010-08-20 22:26:30 +0200929 /* Flush any outstanding unpin_work. */
930 flush_workqueue(dev_priv->wq);
931
Jesse Barnes79e53942008-11-07 14:24:08 -0800932 mutex_lock(&dev->struct_mutex);
933 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter55a66622012-06-19 21:55:32 +0200934 i915_gem_context_fini(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800935 mutex_unlock(&dev->struct_mutex);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100936 i915_gem_cleanup_stolen(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800937 }
938
Chris Wilsonf899fc62010-07-20 15:44:45 -0700939 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +0800940 intel_teardown_mchbar(dev);
941
Dave Airlie0e32b392014-05-02 14:02:48 +1000942 destroy_workqueue(dev_priv->dp_wq);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +0200943 destroy_workqueue(dev_priv->wq);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100944 pm_qos_remove_request(&dev_priv->pm_qos);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +0200945
Daniel Vetter90d0a0e2014-08-06 15:04:56 +0200946 i915_global_gtt_cleanup(dev);
Imre Deak6640aab2013-05-22 17:47:13 +0300947
Chris Wilsonaec347a2013-08-26 13:46:09 +0100948 intel_uncore_fini(dev);
949 if (dev_priv->regs != NULL)
950 pci_iounmap(dev->pdev, dev_priv->regs);
951
Chris Wilson42dcedd2012-11-15 11:32:30 +0000952 if (dev_priv->slab)
953 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -0700954
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000955 pci_dev_put(dev_priv->bridge_dev);
Daniel Vetter2206e6a2014-05-13 22:21:59 +0200956 kfree(dev_priv);
Dave Airlie22eae942005-11-10 22:16:34 +1100957
958 return 0;
959}
960
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100961int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700962{
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100963 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700964
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100965 ret = i915_gem_open(dev, file);
966 if (ret)
967 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -0700968
Eric Anholt673a3942008-07-30 12:06:12 -0700969 return 0;
970}
971
Jesse Barnes79e53942008-11-07 14:24:08 -0800972/**
973 * i915_driver_lastclose - clean up after all DRM clients have exited
974 * @dev: DRM device
975 *
976 * Take care of cleaning up after all DRM clients have exited. In the
977 * mode setting case, we want to restore the kernel's initial mode (just
978 * in case the last client left us in a bad state).
979 *
Daniel Vetter9021f282012-03-26 09:45:41 +0200980 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -0800981 * and DMA structures, since the kernel won't be using them, and clea
982 * up any GEM state.
983 */
Robin Schroer1a5036b2014-06-02 16:59:39 +0200984void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300986 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000987
Daniel Vettere8aeaee2012-07-21 16:47:09 +0200988 /* On gen6+ we refuse to init without kms enabled, but then the drm core
989 * goes right around and calls lastclose. Check for this and don't clean
990 * up anything. */
991 if (!dev_priv)
992 return;
993
994 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter0632fef2013-10-08 17:44:49 +0200995 intel_fbdev_restore_mode(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000996 vga_switcheroo_process_delayed_switch();
Dave Airlie144a75f2008-03-30 07:53:58 +1000997 return;
Jesse Barnes79e53942008-11-07 14:24:08 -0800998 }
Dave Airlie144a75f2008-03-30 07:53:58 +1000999
Eric Anholt673a3942008-07-30 12:06:12 -07001000 i915_gem_lastclose(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001}
1002
John Harrison2885f6a2014-06-26 18:23:52 +01001003void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001005 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001006 i915_gem_context_close(dev, file);
1007 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001008 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001009
1010 if (drm_core_check_feature(dev, DRIVER_MODESET))
1011 intel_modeset_preclose(dev, file);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012}
1013
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001014void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001015{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001016 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001017
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001018 if (file_priv && file_priv->bsd_ring)
1019 file_priv->bsd_ring = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001020 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001021}
1022
Rob Clarkbaa70942013-08-02 13:27:49 -04001023const struct drm_ioctl_desc i915_ioctls[] = {
Daniel Vetter77f31812014-11-19 21:23:55 +01001024 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1025 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1026 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1027 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1028 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1029 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001030 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001031 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001032 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1033 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1034 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001035 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001036 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02001037 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001038 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1039 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1040 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001041 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1042 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001043 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001044 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1045 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001046 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1047 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1048 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1049 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001050 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1051 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001052 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1053 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1054 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1055 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1056 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1057 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1058 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1059 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1060 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1061 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001062 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001063 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001064 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1065 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Jesse Barnes8ea30862012-01-03 08:05:39 -08001066 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1067 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001068 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1069 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1070 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1071 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Mika Kuoppalab6359912013-10-30 15:44:16 +02001072 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001073 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10001074};
1075
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001076int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
Dave Airliecda17382005-07-10 17:31:26 +10001077
Daniel Vetter9021f282012-03-26 09:45:41 +02001078/*
1079 * This is really ugly: Because old userspace abused the linux agp interface to
1080 * manage the gtt, we need to claim that all intel devices are agp. For
1081 * otherwise the drm core refuses to initialize the agp support code.
Dave Airliecda17382005-07-10 17:31:26 +10001082 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001083int i915_driver_device_is_agp(struct drm_device *dev)
Dave Airliecda17382005-07-10 17:31:26 +10001084{
1085 return 1;
1086}