Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_dma.c -- DMA support for the I915 -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 5 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 6 | * |
| 7 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 8 | * copy of this software and associated documentation files (the |
| 9 | * "Software"), to deal in the Software without restriction, including |
| 10 | * without limitation the rights to use, copy, modify, merge, publish, |
| 11 | * distribute, sub license, and/or sell copies of the Software, and to |
| 12 | * permit persons to whom the Software is furnished to do so, subject to |
| 13 | * the following conditions: |
| 14 | * |
| 15 | * The above copyright notice and this permission notice (including the |
| 16 | * next paragraph) shall be included in all copies or substantial portions |
| 17 | * of the Software. |
| 18 | * |
| 19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 20 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 21 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 22 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 23 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 24 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 25 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 26 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 27 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 29 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 30 | |
Jesse Barnes | d1d7067 | 2014-05-28 14:39:03 -0700 | [diff] [blame] | 31 | #include <linux/async.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drmP.h> |
| 33 | #include <drm/drm_crtc_helper.h> |
| 34 | #include <drm/drm_fb_helper.h> |
Daniel Vetter | 4f03b1f | 2014-09-10 12:43:49 +0200 | [diff] [blame] | 35 | #include <drm/drm_legacy.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 37 | #include <drm/i915_drm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | #include "i915_drv.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 39 | #include "i915_trace.h" |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 40 | #include <linux/pci.h> |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 41 | #include <linux/console.h> |
| 42 | #include <linux/vt.h> |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 43 | #include <linux/vgaarb.h> |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 44 | #include <linux/acpi.h> |
| 45 | #include <linux/pnp.h> |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 46 | #include <linux/vga_switcheroo.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 47 | #include <linux/slab.h> |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 48 | #include <acpi/video.h> |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 49 | #include <linux/pm.h> |
| 50 | #include <linux/pm_runtime.h> |
Imre Deak | 4bdc729 | 2014-05-20 19:47:20 +0300 | [diff] [blame] | 51 | #include <linux/oom.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 54 | static int i915_getparam(struct drm_device *dev, void *data, |
| 55 | struct drm_file *file_priv) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | { |
Jani Nikula | 4c8a4be | 2014-03-31 14:27:15 +0300 | [diff] [blame] | 57 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 58 | drm_i915_getparam_t *param = data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | int value; |
| 60 | |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 61 | switch (param->param) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | case I915_PARAM_IRQ_ACTIVE: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | case I915_PARAM_ALLOW_BATCHBUFFER: |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 64 | case I915_PARAM_LAST_DISPATCH: |
Daniel Vetter | ac883c8 | 2014-11-19 21:24:54 +0100 | [diff] [blame^] | 65 | /* Reject all old ums/dri params. */ |
Chris Wilson | 5c6c600 | 2014-09-06 10:28:27 +0100 | [diff] [blame] | 66 | return -ENODEV; |
Kristian Høgsberg | ed4c9c4 | 2008-08-20 11:08:52 -0400 | [diff] [blame] | 67 | case I915_PARAM_CHIPSET_ID: |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 68 | value = dev->pdev->device; |
Kristian Høgsberg | ed4c9c4 | 2008-08-20 11:08:52 -0400 | [diff] [blame] | 69 | break; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 70 | case I915_PARAM_HAS_GEM: |
Daniel Vetter | 2e895b1 | 2012-04-23 16:50:51 +0200 | [diff] [blame] | 71 | value = 1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 72 | break; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 73 | case I915_PARAM_NUM_FENCES_AVAIL: |
| 74 | value = dev_priv->num_fence_regs - dev_priv->fence_reg_start; |
| 75 | break; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 76 | case I915_PARAM_HAS_OVERLAY: |
| 77 | value = dev_priv->overlay ? 1 : 0; |
| 78 | break; |
Jesse Barnes | e9560f7 | 2009-11-19 10:49:07 -0800 | [diff] [blame] | 79 | case I915_PARAM_HAS_PAGEFLIPPING: |
| 80 | value = 1; |
| 81 | break; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 82 | case I915_PARAM_HAS_EXECBUF2: |
| 83 | /* depends on GEM */ |
Daniel Vetter | 2e895b1 | 2012-04-23 16:50:51 +0200 | [diff] [blame] | 84 | value = 1; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 85 | break; |
Zou Nan hai | e3a815f | 2010-05-31 13:58:47 +0800 | [diff] [blame] | 86 | case I915_PARAM_HAS_BSD: |
Chris Wilson | edc912f | 2012-05-11 14:29:32 +0100 | [diff] [blame] | 87 | value = intel_ring_initialized(&dev_priv->ring[VCS]); |
Zou Nan hai | e3a815f | 2010-05-31 13:58:47 +0800 | [diff] [blame] | 88 | break; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 89 | case I915_PARAM_HAS_BLT: |
Chris Wilson | edc912f | 2012-05-11 14:29:32 +0100 | [diff] [blame] | 90 | value = intel_ring_initialized(&dev_priv->ring[BCS]); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 91 | break; |
Xiang, Haihao | a1f2cc7 | 2013-05-28 19:22:34 -0700 | [diff] [blame] | 92 | case I915_PARAM_HAS_VEBOX: |
| 93 | value = intel_ring_initialized(&dev_priv->ring[VECS]); |
| 94 | break; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 95 | case I915_PARAM_HAS_RELAXED_FENCING: |
| 96 | value = 1; |
| 97 | break; |
Daniel Vetter | bbf0c6b | 2010-12-05 11:30:40 +0100 | [diff] [blame] | 98 | case I915_PARAM_HAS_COHERENT_RINGS: |
| 99 | value = 1; |
| 100 | break; |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 101 | case I915_PARAM_HAS_EXEC_CONSTANTS: |
| 102 | value = INTEL_INFO(dev)->gen >= 4; |
| 103 | break; |
Chris Wilson | 271d81b | 2011-03-01 15:24:41 +0000 | [diff] [blame] | 104 | case I915_PARAM_HAS_RELAXED_DELTA: |
| 105 | value = 1; |
| 106 | break; |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 107 | case I915_PARAM_HAS_GEN7_SOL_RESET: |
| 108 | value = 1; |
| 109 | break; |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 110 | case I915_PARAM_HAS_LLC: |
| 111 | value = HAS_LLC(dev); |
| 112 | break; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 113 | case I915_PARAM_HAS_WT: |
| 114 | value = HAS_WT(dev); |
| 115 | break; |
Daniel Vetter | 777ee96 | 2012-02-15 23:50:25 +0100 | [diff] [blame] | 116 | case I915_PARAM_HAS_ALIASING_PPGTT: |
Daniel Vetter | 896ab1a | 2014-08-06 15:04:51 +0200 | [diff] [blame] | 117 | value = USES_PPGTT(dev); |
Daniel Vetter | 777ee96 | 2012-02-15 23:50:25 +0100 | [diff] [blame] | 118 | break; |
Ben Widawsky | 172cf15 | 2012-06-05 15:24:25 -0700 | [diff] [blame] | 119 | case I915_PARAM_HAS_WAIT_TIMEOUT: |
| 120 | value = 1; |
| 121 | break; |
Chris Wilson | 2fedbff | 2012-08-08 10:23:22 +0100 | [diff] [blame] | 122 | case I915_PARAM_HAS_SEMAPHORES: |
| 123 | value = i915_semaphore_is_enabled(dev); |
| 124 | break; |
Dave Airlie | ec6f1bb | 2012-08-16 10:15:34 +1000 | [diff] [blame] | 125 | case I915_PARAM_HAS_PRIME_VMAP_FLUSH: |
| 126 | value = 1; |
| 127 | break; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 128 | case I915_PARAM_HAS_SECURE_BATCHES: |
| 129 | value = capable(CAP_SYS_ADMIN); |
| 130 | break; |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 131 | case I915_PARAM_HAS_PINNED_BATCHES: |
| 132 | value = 1; |
| 133 | break; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 134 | case I915_PARAM_HAS_EXEC_NO_RELOC: |
| 135 | value = 1; |
| 136 | break; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 137 | case I915_PARAM_HAS_EXEC_HANDLE_LUT: |
| 138 | value = 1; |
| 139 | break; |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 140 | case I915_PARAM_CMD_PARSER_VERSION: |
| 141 | value = i915_cmd_parser_get_version(); |
| 142 | break; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 143 | case I915_PARAM_HAS_COHERENT_PHYS_GTT: |
| 144 | value = 1; |
| 145 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | default: |
Ben Widawsky | e29c32d | 2013-05-31 11:28:45 -0700 | [diff] [blame] | 147 | DRM_DEBUG("Unknown parameter %d\n", param->param); |
Eric Anholt | 20caafa | 2007-08-25 19:22:43 +1000 | [diff] [blame] | 148 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | } |
| 150 | |
Daniel Vetter | 1d6ac18 | 2013-12-11 11:34:44 +0100 | [diff] [blame] | 151 | if (copy_to_user(param->value, &value, sizeof(int))) { |
| 152 | DRM_ERROR("copy_to_user failed\n"); |
Eric Anholt | 20caafa | 2007-08-25 19:22:43 +1000 | [diff] [blame] | 153 | return -EFAULT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | } |
| 155 | |
| 156 | return 0; |
| 157 | } |
| 158 | |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 159 | static int i915_setparam(struct drm_device *dev, void *data, |
| 160 | struct drm_file *file_priv) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | { |
Jani Nikula | 4c8a4be | 2014-03-31 14:27:15 +0300 | [diff] [blame] | 162 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 163 | drm_i915_setparam_t *param = data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | |
Eric Anholt | c153f45 | 2007-09-03 12:06:45 +1000 | [diff] [blame] | 165 | switch (param->param) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | case I915_SETPARAM_USE_MI_BATCHBUFFER_START: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | case I915_SETPARAM_ALLOW_BATCHBUFFER: |
Daniel Vetter | ac883c8 | 2014-11-19 21:24:54 +0100 | [diff] [blame^] | 169 | /* Reject all old ums/dri params. */ |
Chris Wilson | 5c6c600 | 2014-09-06 10:28:27 +0100 | [diff] [blame] | 170 | return -ENODEV; |
| 171 | |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 172 | case I915_SETPARAM_NUM_USED_FENCES: |
| 173 | if (param->value > dev_priv->num_fence_regs || |
| 174 | param->value < 0) |
| 175 | return -EINVAL; |
| 176 | /* Userspace can use first N regs */ |
| 177 | dev_priv->fence_reg_start = param->value; |
| 178 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | default: |
Zhao Yakui | 8a4c47f | 2009-07-20 13:48:04 +0800 | [diff] [blame] | 180 | DRM_DEBUG_DRIVER("unknown parameter %d\n", |
yakui_zhao | be25ed9 | 2009-06-02 14:13:55 +0800 | [diff] [blame] | 181 | param->param); |
Eric Anholt | 20caafa | 2007-08-25 19:22:43 +1000 | [diff] [blame] | 182 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | } |
| 184 | |
| 185 | return 0; |
| 186 | } |
| 187 | |
Dave Airlie | ec2a4c3 | 2009-08-04 11:43:41 +1000 | [diff] [blame] | 188 | static int i915_get_bridge_dev(struct drm_device *dev) |
| 189 | { |
| 190 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 191 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 192 | dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0)); |
Dave Airlie | ec2a4c3 | 2009-08-04 11:43:41 +1000 | [diff] [blame] | 193 | if (!dev_priv->bridge_dev) { |
| 194 | DRM_ERROR("bridge device not found\n"); |
| 195 | return -1; |
| 196 | } |
| 197 | return 0; |
| 198 | } |
| 199 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 200 | #define MCHBAR_I915 0x44 |
| 201 | #define MCHBAR_I965 0x48 |
| 202 | #define MCHBAR_SIZE (4*4096) |
| 203 | |
| 204 | #define DEVEN_REG 0x54 |
| 205 | #define DEVEN_MCHBAR_EN (1 << 28) |
| 206 | |
| 207 | /* Allocate space for the MCH regs if needed, return nonzero on error */ |
| 208 | static int |
| 209 | intel_alloc_mchbar_resource(struct drm_device *dev) |
| 210 | { |
Jani Nikula | 4c8a4be | 2014-03-31 14:27:15 +0300 | [diff] [blame] | 211 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 212 | int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 213 | u32 temp_lo, temp_hi = 0; |
| 214 | u64 mchbar_addr; |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 215 | int ret; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 216 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 217 | if (INTEL_INFO(dev)->gen >= 4) |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 218 | pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi); |
| 219 | pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo); |
| 220 | mchbar_addr = ((u64)temp_hi << 32) | temp_lo; |
| 221 | |
| 222 | /* If ACPI doesn't have it, assume we need to allocate it ourselves */ |
| 223 | #ifdef CONFIG_PNP |
| 224 | if (mchbar_addr && |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 225 | pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) |
| 226 | return 0; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 227 | #endif |
| 228 | |
| 229 | /* Get some space for it */ |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 230 | dev_priv->mch_res.name = "i915 MCHBAR"; |
| 231 | dev_priv->mch_res.flags = IORESOURCE_MEM; |
| 232 | ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, |
| 233 | &dev_priv->mch_res, |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 234 | MCHBAR_SIZE, MCHBAR_SIZE, |
| 235 | PCIBIOS_MIN_MEM, |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 236 | 0, pcibios_align_resource, |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 237 | dev_priv->bridge_dev); |
| 238 | if (ret) { |
| 239 | DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret); |
| 240 | dev_priv->mch_res.start = 0; |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 241 | return ret; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 242 | } |
| 243 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 244 | if (INTEL_INFO(dev)->gen >= 4) |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 245 | pci_write_config_dword(dev_priv->bridge_dev, reg + 4, |
| 246 | upper_32_bits(dev_priv->mch_res.start)); |
| 247 | |
| 248 | pci_write_config_dword(dev_priv->bridge_dev, reg, |
| 249 | lower_32_bits(dev_priv->mch_res.start)); |
Chris Wilson | a25c25c | 2010-08-20 14:36:45 +0100 | [diff] [blame] | 250 | return 0; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 251 | } |
| 252 | |
| 253 | /* Setup MCHBAR if possible, return true if we should disable it again */ |
| 254 | static void |
| 255 | intel_setup_mchbar(struct drm_device *dev) |
| 256 | { |
Jani Nikula | 4c8a4be | 2014-03-31 14:27:15 +0300 | [diff] [blame] | 257 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 258 | int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 259 | u32 temp; |
| 260 | bool enabled; |
| 261 | |
Jesse Barnes | 11ea8b7 | 2014-03-03 14:27:57 -0800 | [diff] [blame] | 262 | if (IS_VALLEYVIEW(dev)) |
| 263 | return; |
| 264 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 265 | dev_priv->mchbar_need_disable = false; |
| 266 | |
| 267 | if (IS_I915G(dev) || IS_I915GM(dev)) { |
| 268 | pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp); |
| 269 | enabled = !!(temp & DEVEN_MCHBAR_EN); |
| 270 | } else { |
| 271 | pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp); |
| 272 | enabled = temp & 1; |
| 273 | } |
| 274 | |
| 275 | /* If it's already enabled, don't have to do anything */ |
| 276 | if (enabled) |
| 277 | return; |
| 278 | |
| 279 | if (intel_alloc_mchbar_resource(dev)) |
| 280 | return; |
| 281 | |
| 282 | dev_priv->mchbar_need_disable = true; |
| 283 | |
| 284 | /* Space is allocated or reserved, so enable it. */ |
| 285 | if (IS_I915G(dev) || IS_I915GM(dev)) { |
| 286 | pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, |
| 287 | temp | DEVEN_MCHBAR_EN); |
| 288 | } else { |
| 289 | pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp); |
| 290 | pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1); |
| 291 | } |
| 292 | } |
| 293 | |
| 294 | static void |
| 295 | intel_teardown_mchbar(struct drm_device *dev) |
| 296 | { |
Jani Nikula | 4c8a4be | 2014-03-31 14:27:15 +0300 | [diff] [blame] | 297 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 298 | int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915; |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 299 | u32 temp; |
| 300 | |
| 301 | if (dev_priv->mchbar_need_disable) { |
| 302 | if (IS_I915G(dev) || IS_I915GM(dev)) { |
| 303 | pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp); |
| 304 | temp &= ~DEVEN_MCHBAR_EN; |
| 305 | pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp); |
| 306 | } else { |
| 307 | pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp); |
| 308 | temp &= ~1; |
| 309 | pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp); |
| 310 | } |
| 311 | } |
| 312 | |
| 313 | if (dev_priv->mch_res.start) |
| 314 | release_resource(&dev_priv->mch_res); |
| 315 | } |
| 316 | |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 317 | /* true = enable decode, false = disable decoder */ |
| 318 | static unsigned int i915_vga_set_decode(void *cookie, bool state) |
| 319 | { |
| 320 | struct drm_device *dev = cookie; |
| 321 | |
| 322 | intel_modeset_vga_set_state(dev, state); |
| 323 | if (state) |
| 324 | return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | |
| 325 | VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; |
| 326 | else |
| 327 | return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; |
| 328 | } |
| 329 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 330 | static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) |
| 331 | { |
| 332 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 333 | pm_message_t pmm = { .event = PM_EVENT_SUSPEND }; |
Robin Schroer | 1a5036b | 2014-06-02 16:59:39 +0200 | [diff] [blame] | 334 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 335 | if (state == VGA_SWITCHEROO_ON) { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 336 | pr_info("switched on\n"); |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 337 | dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 338 | /* i915 resume handler doesn't set to D0 */ |
| 339 | pci_set_power_state(dev->pdev, PCI_D0); |
Imre Deak | fc49b3d | 2014-10-23 19:23:27 +0300 | [diff] [blame] | 340 | i915_resume_legacy(dev); |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 341 | dev->switch_power_state = DRM_SWITCH_POWER_ON; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 342 | } else { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 343 | pr_err("switched off\n"); |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 344 | dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; |
Imre Deak | fc49b3d | 2014-10-23 19:23:27 +0300 | [diff] [blame] | 345 | i915_suspend_legacy(dev, pmm); |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 346 | dev->switch_power_state = DRM_SWITCH_POWER_OFF; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 347 | } |
| 348 | } |
| 349 | |
| 350 | static bool i915_switcheroo_can_switch(struct pci_dev *pdev) |
| 351 | { |
| 352 | struct drm_device *dev = pci_get_drvdata(pdev); |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 353 | |
Daniel Vetter | fc8fd40 | 2013-11-03 20:46:34 +0100 | [diff] [blame] | 354 | /* |
| 355 | * FIXME: open_count is protected by drm_global_mutex but that would lead to |
| 356 | * locking inversion with the driver load path. And the access here is |
| 357 | * completely racy anyway. So don't bother with locking for now. |
| 358 | */ |
| 359 | return dev->open_count == 0; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 360 | } |
| 361 | |
Takashi Iwai | 26ec685 | 2012-05-11 07:51:17 +0200 | [diff] [blame] | 362 | static const struct vga_switcheroo_client_ops i915_switcheroo_ops = { |
| 363 | .set_gpu_state = i915_switcheroo_set_state, |
| 364 | .reprobe = NULL, |
| 365 | .can_switch = i915_switcheroo_can_switch, |
| 366 | }; |
| 367 | |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 368 | static int i915_load_modeset_init(struct drm_device *dev) |
| 369 | { |
| 370 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 371 | int ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 372 | |
Bryan Freed | 6d139a8 | 2010-10-14 09:14:51 +0100 | [diff] [blame] | 373 | ret = intel_parse_bios(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 374 | if (ret) |
| 375 | DRM_INFO("failed to find VBIOS tables\n"); |
| 376 | |
Chris Wilson | 934f992c | 2011-01-20 13:09:12 +0000 | [diff] [blame] | 377 | /* If we have > 1 VGA cards, then we need to arbitrate access |
| 378 | * to the common VGA resources. |
| 379 | * |
| 380 | * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA), |
| 381 | * then we do not take part in VGA arbitration and the |
| 382 | * vga_client_register() fails with -ENODEV. |
| 383 | */ |
Dave Airlie | ebff5fa9 | 2013-10-11 15:12:04 +1000 | [diff] [blame] | 384 | ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode); |
| 385 | if (ret && ret != -ENODEV) |
| 386 | goto out; |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 387 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 388 | intel_register_dsm_handler(); |
| 389 | |
Dave Airlie | 0d69704 | 2012-09-10 12:28:36 +1000 | [diff] [blame] | 390 | ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false); |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 391 | if (ret) |
Chris Wilson | 5a79395 | 2010-06-06 10:50:03 +0100 | [diff] [blame] | 392 | goto cleanup_vga_client; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 393 | |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 394 | /* Initialise stolen first so that we may reserve preallocated |
| 395 | * objects for the BIOS to KMS transition. |
| 396 | */ |
| 397 | ret = i915_gem_init_stolen(dev); |
| 398 | if (ret) |
| 399 | goto cleanup_vga_switcheroo; |
| 400 | |
Imre Deak | e13192f | 2014-02-18 00:02:15 +0200 | [diff] [blame] | 401 | intel_power_domains_init_hw(dev_priv); |
| 402 | |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 403 | ret = intel_irq_install(dev_priv); |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 404 | if (ret) |
| 405 | goto cleanup_gem_stolen; |
| 406 | |
| 407 | /* Important: The output setup functions called by modeset_init need |
| 408 | * working irqs for e.g. gmbus and dp aux transfers. */ |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 409 | intel_modeset_init(dev); |
| 410 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 411 | ret = i915_gem_init(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 412 | if (ret) |
Imre Deak | 713028b | 2014-04-25 17:28:00 +0300 | [diff] [blame] | 413 | goto cleanup_irq; |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 414 | |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 415 | intel_modeset_gem_init(dev); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 416 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 417 | /* Always safe in the mode setting case. */ |
| 418 | /* FIXME: do pre/post-mode set stuff in core KMS code */ |
Ville Syrjälä | ba0bf12 | 2013-10-04 14:53:33 +0300 | [diff] [blame] | 419 | dev->vblank_disable_allowed = true; |
Imre Deak | 713028b | 2014-04-25 17:28:00 +0300 | [diff] [blame] | 420 | if (INTEL_INFO(dev)->num_pipes == 0) |
Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 421 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 422 | |
Chris Wilson | 5a79395 | 2010-06-06 10:50:03 +0100 | [diff] [blame] | 423 | ret = intel_fbdev_init(dev); |
| 424 | if (ret) |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 425 | goto cleanup_gem; |
| 426 | |
| 427 | /* Only enable hotplug handling once the fbdev is fully set up. */ |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 428 | intel_hpd_init(dev_priv); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 429 | |
| 430 | /* |
| 431 | * Some ports require correctly set-up hpd registers for detection to |
| 432 | * work properly (leading to ghost connected connector status), e.g. VGA |
| 433 | * on gm45. Hence we can only set up the initial fbdev config after hpd |
| 434 | * irqs are fully enabled. Now we should scan for the initial config |
| 435 | * only once hotplug handling is enabled, but due to screwed-up locking |
| 436 | * around kms/fbdev init we can't protect the fdbev initial config |
| 437 | * scanning against hotplug events. Hence do this first and ignore the |
| 438 | * tiny window where we will loose hotplug notifactions. |
| 439 | */ |
Jesse Barnes | d1d7067 | 2014-05-28 14:39:03 -0700 | [diff] [blame] | 440 | async_schedule(intel_fbdev_initial_config, dev_priv); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 441 | |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 442 | drm_kms_helper_poll_init(dev); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 443 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 444 | return 0; |
| 445 | |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 446 | cleanup_gem: |
| 447 | mutex_lock(&dev->struct_mutex); |
| 448 | i915_gem_cleanup_ringbuffer(dev); |
Ben Widawsky | 55d2328 | 2013-05-25 12:26:39 -0700 | [diff] [blame] | 449 | i915_gem_context_fini(dev); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 450 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | 713028b | 2014-04-25 17:28:00 +0300 | [diff] [blame] | 451 | cleanup_irq: |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 452 | drm_irq_uninstall(dev); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 453 | cleanup_gem_stolen: |
| 454 | i915_gem_cleanup_stolen(dev); |
Chris Wilson | 5a79395 | 2010-06-06 10:50:03 +0100 | [diff] [blame] | 455 | cleanup_vga_switcheroo: |
| 456 | vga_switcheroo_unregister_client(dev->pdev); |
| 457 | cleanup_vga_client: |
| 458 | vga_client_register(dev->pdev, NULL, NULL, NULL); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 459 | out: |
| 460 | return ret; |
| 461 | } |
| 462 | |
Daniel Vetter | 243eaf3 | 2013-12-17 10:00:54 +0100 | [diff] [blame] | 463 | #if IS_ENABLED(CONFIG_FB) |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 464 | static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv) |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 465 | { |
| 466 | struct apertures_struct *ap; |
| 467 | struct pci_dev *pdev = dev_priv->dev->pdev; |
| 468 | bool primary; |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 469 | int ret; |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 470 | |
| 471 | ap = alloc_apertures(1); |
| 472 | if (!ap) |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 473 | return -ENOMEM; |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 474 | |
Ben Widawsky | dabb7a9 | 2013-01-17 12:45:16 -0800 | [diff] [blame] | 475 | ap->ranges[0].base = dev_priv->gtt.mappable_base; |
Ben Widawsky | f64e292 | 2013-05-25 12:26:36 -0700 | [diff] [blame] | 476 | ap->ranges[0].size = dev_priv->gtt.mappable_end; |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 477 | |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 478 | primary = |
| 479 | pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW; |
| 480 | |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 481 | ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary); |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 482 | |
| 483 | kfree(ap); |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 484 | |
| 485 | return ret; |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 486 | } |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 487 | #else |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 488 | static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 489 | { |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 490 | return 0; |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 491 | } |
| 492 | #endif |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 493 | |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 494 | #if !defined(CONFIG_VGA_CONSOLE) |
| 495 | static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv) |
| 496 | { |
| 497 | return 0; |
| 498 | } |
| 499 | #elif !defined(CONFIG_DUMMY_CONSOLE) |
| 500 | static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv) |
| 501 | { |
| 502 | return -ENODEV; |
| 503 | } |
| 504 | #else |
| 505 | static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv) |
| 506 | { |
Daniel Vetter | 1bb9e63 | 2014-07-08 10:02:43 +0200 | [diff] [blame] | 507 | int ret = 0; |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 508 | |
| 509 | DRM_INFO("Replacing VGA console driver\n"); |
| 510 | |
| 511 | console_lock(); |
Daniel Vetter | 1bb9e63 | 2014-07-08 10:02:43 +0200 | [diff] [blame] | 512 | if (con_is_bound(&vga_con)) |
| 513 | ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1); |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 514 | if (ret == 0) { |
| 515 | ret = do_unregister_con_driver(&vga_con); |
| 516 | |
| 517 | /* Ignore "already unregistered". */ |
| 518 | if (ret == -ENODEV) |
| 519 | ret = 0; |
| 520 | } |
| 521 | console_unlock(); |
| 522 | |
| 523 | return ret; |
| 524 | } |
| 525 | #endif |
| 526 | |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 527 | static void i915_dump_device_info(struct drm_i915_private *dev_priv) |
| 528 | { |
Damien Lespiau | 5c969aa | 2014-02-07 19:12:48 +0000 | [diff] [blame] | 529 | const struct intel_device_info *info = &dev_priv->info; |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 530 | |
Damien Lespiau | e2a5800 | 2013-04-23 16:38:34 +0100 | [diff] [blame] | 531 | #define PRINT_S(name) "%s" |
| 532 | #define SEP_EMPTY |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 533 | #define PRINT_FLAG(name) info->name ? #name "," : "" |
| 534 | #define SEP_COMMA , |
Ville Syrjälä | 19c656a | 2014-06-13 15:39:56 +0300 | [diff] [blame] | 535 | DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags=" |
Damien Lespiau | e2a5800 | 2013-04-23 16:38:34 +0100 | [diff] [blame] | 536 | DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY), |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 537 | info->gen, |
| 538 | dev_priv->dev->pdev->device, |
Ville Syrjälä | 19c656a | 2014-06-13 15:39:56 +0300 | [diff] [blame] | 539 | dev_priv->dev->pdev->revision, |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 540 | DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA)); |
Damien Lespiau | e2a5800 | 2013-04-23 16:38:34 +0100 | [diff] [blame] | 541 | #undef PRINT_S |
| 542 | #undef SEP_EMPTY |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 543 | #undef PRINT_FLAG |
| 544 | #undef SEP_COMMA |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 545 | } |
| 546 | |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 547 | /* |
| 548 | * Determine various intel_device_info fields at runtime. |
| 549 | * |
| 550 | * Use it when either: |
| 551 | * - it's judged too laborious to fill n static structures with the limit |
| 552 | * when a simple if statement does the job, |
| 553 | * - run-time checks (eg read fuse/strap registers) are needed. |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 554 | * |
| 555 | * This function needs to be called: |
| 556 | * - after the MMIO has been setup as we are reading registers, |
| 557 | * - after the PCH has been detected, |
| 558 | * - before the first usage of the fields it can tweak. |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 559 | */ |
| 560 | static void intel_device_info_runtime_init(struct drm_device *dev) |
| 561 | { |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 562 | struct drm_i915_private *dev_priv = dev->dev_private; |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 563 | struct intel_device_info *info; |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 564 | enum pipe pipe; |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 565 | |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 566 | info = (struct intel_device_info *)&dev_priv->info; |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 567 | |
Damien Lespiau | 1fc8ac3 | 2014-02-12 19:13:31 +0000 | [diff] [blame] | 568 | if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9) |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 569 | for_each_pipe(dev_priv, pipe) |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 570 | info->num_sprites[pipe] = 2; |
| 571 | else |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 572 | for_each_pipe(dev_priv, pipe) |
Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 573 | info->num_sprites[pipe] = 1; |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 574 | |
Damien Lespiau | a0bae57 | 2014-02-10 17:20:55 +0000 | [diff] [blame] | 575 | if (i915.disable_display) { |
| 576 | DRM_INFO("Display disabled (module parameter)\n"); |
| 577 | info->num_pipes = 0; |
| 578 | } else if (info->num_pipes > 0 && |
| 579 | (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) && |
| 580 | !IS_VALLEYVIEW(dev)) { |
Damien Lespiau | 658ac4c | 2014-02-10 17:19:45 +0000 | [diff] [blame] | 581 | u32 fuse_strap = I915_READ(FUSE_STRAP); |
| 582 | u32 sfuse_strap = I915_READ(SFUSE_STRAP); |
| 583 | |
| 584 | /* |
| 585 | * SFUSE_STRAP is supposed to have a bit signalling the display |
| 586 | * is fused off. Unfortunately it seems that, at least in |
| 587 | * certain cases, fused off display means that PCH display |
| 588 | * reads don't land anywhere. In that case, we read 0s. |
| 589 | * |
| 590 | * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK |
| 591 | * should be set when taking over after the firmware. |
| 592 | */ |
| 593 | if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE || |
| 594 | sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED || |
| 595 | (dev_priv->pch_type == PCH_CPT && |
| 596 | !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) { |
| 597 | DRM_INFO("Display fused off, disabling\n"); |
| 598 | info->num_pipes = 0; |
| 599 | } |
| 600 | } |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 601 | } |
| 602 | |
Eric Anholt | 63ee41d | 2010-12-20 18:40:06 -0800 | [diff] [blame] | 603 | /** |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 604 | * i915_driver_load - setup chip and create an initial config |
| 605 | * @dev: DRM device |
| 606 | * @flags: startup flags |
| 607 | * |
| 608 | * The driver load routine has to do several things: |
| 609 | * - drive output discovery via intel_modeset_init() |
| 610 | * - initialize the memory manager |
| 611 | * - allocate initial config memory |
| 612 | * - setup the DRM framebuffer with the allocated memory |
| 613 | */ |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 614 | int i915_driver_load(struct drm_device *dev, unsigned long flags) |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 615 | { |
Luca Tettamanti | ea059a1 | 2010-04-08 21:41:59 +0200 | [diff] [blame] | 616 | struct drm_i915_private *dev_priv; |
Damien Lespiau | 5c969aa | 2014-02-07 19:12:48 +0000 | [diff] [blame] | 617 | struct intel_device_info *info, *device_info; |
Chris Wilson | 934d608 | 2012-09-14 11:57:46 +0100 | [diff] [blame] | 618 | int ret = 0, mmio_bar, mmio_size; |
Daniel Vetter | 9021f28 | 2012-03-26 09:45:41 +0200 | [diff] [blame] | 619 | uint32_t aperture_size; |
Chris Wilson | fe669bf | 2010-11-23 12:09:30 +0000 | [diff] [blame] | 620 | |
Daniel Vetter | 26394d9 | 2012-03-26 21:33:18 +0200 | [diff] [blame] | 621 | info = (struct intel_device_info *) flags; |
| 622 | |
| 623 | /* Refuse to load on gen6+ without kms enabled. */ |
Jani Nikula | e147acc | 2013-10-10 15:25:37 +0300 | [diff] [blame] | 624 | if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 625 | DRM_INFO("Your hardware requires kernel modesetting (KMS)\n"); |
| 626 | DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n"); |
Daniel Vetter | 26394d9 | 2012-03-26 21:33:18 +0200 | [diff] [blame] | 627 | return -ENODEV; |
Jani Nikula | e147acc | 2013-10-10 15:25:37 +0300 | [diff] [blame] | 628 | } |
Daniel Vetter | 26394d9 | 2012-03-26 21:33:18 +0200 | [diff] [blame] | 629 | |
Daniel Vetter | 24986ee | 2013-12-11 11:34:33 +0100 | [diff] [blame] | 630 | /* UMS needs agp support. */ |
| 631 | if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp) |
| 632 | return -EINVAL; |
| 633 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 634 | dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 635 | if (dev_priv == NULL) |
| 636 | return -ENOMEM; |
| 637 | |
Damien Lespiau | 755f68f | 2014-07-10 14:52:43 +0100 | [diff] [blame] | 638 | dev->dev_private = dev_priv; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 639 | dev_priv->dev = dev; |
Damien Lespiau | 5c969aa | 2014-02-07 19:12:48 +0000 | [diff] [blame] | 640 | |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 641 | /* Setup the write-once "constant" device info */ |
Damien Lespiau | 5c969aa | 2014-02-07 19:12:48 +0000 | [diff] [blame] | 642 | device_info = (struct intel_device_info *)&dev_priv->info; |
Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 643 | memcpy(device_info, info, sizeof(dev_priv->info)); |
| 644 | device_info->device_id = dev->pdev->device; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 645 | |
Konstantin Khlebnikov | 7dcd267 | 2013-07-17 10:22:58 +0400 | [diff] [blame] | 646 | spin_lock_init(&dev_priv->irq_lock); |
| 647 | spin_lock_init(&dev_priv->gpu_error.lock); |
Daniel Vetter | 07f11d4 | 2014-09-15 14:35:09 +0200 | [diff] [blame] | 648 | mutex_init(&dev_priv->backlight_lock); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 649 | spin_lock_init(&dev_priv->uncore.lock); |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 650 | spin_lock_init(&dev_priv->mm.object_stat_lock); |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 651 | spin_lock_init(&dev_priv->mmio_flip_lock); |
Konstantin Khlebnikov | 7dcd267 | 2013-07-17 10:22:58 +0400 | [diff] [blame] | 652 | mutex_init(&dev_priv->dpio_lock); |
Konstantin Khlebnikov | 7dcd267 | 2013-07-17 10:22:58 +0400 | [diff] [blame] | 653 | mutex_init(&dev_priv->modeset_restore_lock); |
| 654 | |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 655 | intel_pm_setup(dev); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 656 | |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 657 | intel_display_crc_init(dev); |
| 658 | |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 659 | i915_dump_device_info(dev_priv); |
| 660 | |
Paulo Zanoni | ed1c9e2 | 2013-08-12 14:34:08 -0300 | [diff] [blame] | 661 | /* Not all pre-production machines fall into this category, only the |
| 662 | * very first ones. Almost everything should work, except for maybe |
| 663 | * suspend/resume. And we don't implement workarounds that affect only |
| 664 | * pre-production machines. */ |
| 665 | if (IS_HSW_EARLY_SDV(dev)) |
| 666 | DRM_INFO("This is an early pre-production Haswell machine. " |
| 667 | "It may not be fully functional.\n"); |
| 668 | |
Dave Airlie | ec2a4c3 | 2009-08-04 11:43:41 +1000 | [diff] [blame] | 669 | if (i915_get_bridge_dev(dev)) { |
| 670 | ret = -EIO; |
| 671 | goto free_priv; |
| 672 | } |
| 673 | |
Ben Widawsky | 1e1bd0f | 2013-04-08 18:43:49 -0700 | [diff] [blame] | 674 | mmio_bar = IS_GEN2(dev) ? 1 : 0; |
| 675 | /* Before gen4, the registers and the GTT are behind different BARs. |
| 676 | * However, from gen4 onwards, the registers and the GTT are shared |
| 677 | * in the same BAR, so we want to restrict this ioremap from |
| 678 | * clobbering the GTT which we want ioremap_wc instead. Fortunately, |
| 679 | * the register BAR remains the same size for all the earlier |
| 680 | * generations up to Ironlake. |
| 681 | */ |
| 682 | if (info->gen < 5) |
| 683 | mmio_size = 512*1024; |
| 684 | else |
| 685 | mmio_size = 2*1024*1024; |
| 686 | |
| 687 | dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size); |
| 688 | if (!dev_priv->regs) { |
| 689 | DRM_ERROR("failed to map registers\n"); |
| 690 | ret = -EIO; |
| 691 | goto put_bridge; |
| 692 | } |
| 693 | |
Ben Widawsky | c3d685a | 2013-10-08 16:31:03 -0700 | [diff] [blame] | 694 | /* This must be called before any calls to HAS_PCH_* */ |
| 695 | intel_detect_pch(dev); |
| 696 | |
| 697 | intel_uncore_init(dev); |
| 698 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 699 | ret = i915_gem_gtt_init(dev); |
| 700 | if (ret) |
Chris Wilson | cbb47d1 | 2013-09-23 17:33:20 -0300 | [diff] [blame] | 701 | goto out_regs; |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 702 | |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 703 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Daniel Vetter | 0485c9d | 2014-11-14 10:09:49 +0100 | [diff] [blame] | 704 | /* WARNING: Apparently we must kick fbdev drivers before vgacon, |
| 705 | * otherwise the vga fbdev driver falls over. */ |
Chris Wilson | f96de58 | 2013-12-16 15:57:40 +0000 | [diff] [blame] | 706 | ret = i915_kick_out_firmware_fb(dev_priv); |
| 707 | if (ret) { |
| 708 | DRM_ERROR("failed to remove conflicting framebuffer drivers\n"); |
| 709 | goto out_gtt; |
| 710 | } |
Daniel Vetter | 0485c9d | 2014-11-14 10:09:49 +0100 | [diff] [blame] | 711 | |
| 712 | ret = i915_kick_out_vgacon(dev_priv); |
| 713 | if (ret) { |
| 714 | DRM_ERROR("failed to remove conflicting VGA console\n"); |
| 715 | goto out_gtt; |
| 716 | } |
Daniel Vetter | a4de052 | 2014-06-05 16:20:46 +0200 | [diff] [blame] | 717 | } |
Daniel Vetter | e188719 | 2012-06-12 11:28:17 +0200 | [diff] [blame] | 718 | |
Dave Airlie | 466e69b | 2011-12-19 11:15:29 +0000 | [diff] [blame] | 719 | pci_set_master(dev->pdev); |
| 720 | |
Daniel Vetter | 9f82d23 | 2010-08-30 21:25:23 +0200 | [diff] [blame] | 721 | /* overlay on gen2 is broken and can't address above 1G */ |
| 722 | if (IS_GEN2(dev)) |
| 723 | dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30)); |
| 724 | |
Jan Niehusmann | 6927faf | 2011-03-01 23:24:16 +0100 | [diff] [blame] | 725 | /* 965GM sometimes incorrectly writes to hardware status page (HWS) |
| 726 | * using 32bit addressing, overwriting memory if HWS is located |
| 727 | * above 4GB. |
| 728 | * |
| 729 | * The documentation also mentions an issue with undefined |
| 730 | * behaviour if any general state is accessed within a page above 4GB, |
| 731 | * which also needs to be handled carefully. |
| 732 | */ |
| 733 | if (IS_BROADWATER(dev) || IS_CRESTLINE(dev)) |
| 734 | dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32)); |
| 735 | |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 736 | aperture_size = dev_priv->gtt.mappable_end; |
Chris Wilson | 71e9339 | 2010-10-27 18:46:52 +0100 | [diff] [blame] | 737 | |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 738 | dev_priv->gtt.mappable = |
| 739 | io_mapping_create_wc(dev_priv->gtt.mappable_base, |
Daniel Vetter | dd2757f | 2012-06-07 15:55:57 +0200 | [diff] [blame] | 740 | aperture_size); |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 741 | if (dev_priv->gtt.mappable == NULL) { |
Venkatesh Pallipadi | 6644107d | 2009-02-24 17:35:11 -0800 | [diff] [blame] | 742 | ret = -EIO; |
Chris Wilson | cbb47d1 | 2013-09-23 17:33:20 -0300 | [diff] [blame] | 743 | goto out_gtt; |
Venkatesh Pallipadi | 6644107d | 2009-02-24 17:35:11 -0800 | [diff] [blame] | 744 | } |
| 745 | |
Ben Widawsky | 911bdf0 | 2013-06-27 16:30:23 -0700 | [diff] [blame] | 746 | dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base, |
| 747 | aperture_size); |
Eric Anholt | ab657db1 | 2009-01-23 12:57:47 -0800 | [diff] [blame] | 748 | |
Chris Wilson | e642abb | 2010-09-09 12:46:34 +0100 | [diff] [blame] | 749 | /* The i915 workqueue is primarily used for batched retirement of |
| 750 | * requests (and thus managing bo) once the task has been completed |
| 751 | * by the GPU. i915_gem_retire_requests() is called directly when we |
| 752 | * need high-priority retirement, such as waiting for an explicit |
| 753 | * bo. |
| 754 | * |
| 755 | * It is also used for periodic low-priority events, such as |
Eric Anholt | df9c204 | 2010-11-18 09:31:12 +0800 | [diff] [blame] | 756 | * idle-timers and recording error state. |
Chris Wilson | e642abb | 2010-09-09 12:46:34 +0100 | [diff] [blame] | 757 | * |
| 758 | * All tasks on the workqueue are expected to acquire the dev mutex |
| 759 | * so there is no point in running more than one instance of the |
Tejun Heo | 5362186 | 2012-08-22 16:40:57 -0700 | [diff] [blame] | 760 | * workqueue at any time. Use an ordered one. |
Chris Wilson | e642abb | 2010-09-09 12:46:34 +0100 | [diff] [blame] | 761 | */ |
Tejun Heo | 5362186 | 2012-08-22 16:40:57 -0700 | [diff] [blame] | 762 | dev_priv->wq = alloc_ordered_workqueue("i915", 0); |
Eric Anholt | 9c9fe1f | 2009-08-03 16:09:16 -0700 | [diff] [blame] | 763 | if (dev_priv->wq == NULL) { |
| 764 | DRM_ERROR("Failed to create our workqueue.\n"); |
| 765 | ret = -ENOMEM; |
Keith Packard | a7b85d2 | 2011-07-10 13:12:17 -0700 | [diff] [blame] | 766 | goto out_mtrrfree; |
Eric Anholt | 9c9fe1f | 2009-08-03 16:09:16 -0700 | [diff] [blame] | 767 | } |
| 768 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 769 | dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0); |
| 770 | if (dev_priv->dp_wq == NULL) { |
| 771 | DRM_ERROR("Failed to create our dp workqueue.\n"); |
| 772 | ret = -ENOMEM; |
| 773 | goto out_freewq; |
| 774 | } |
| 775 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 776 | intel_irq_init(dev_priv); |
Ben Widawsky | 78511f2 | 2013-10-04 21:22:49 -0700 | [diff] [blame] | 777 | intel_uncore_sanitize(dev); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 778 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 779 | /* Try to make sure MCHBAR is enabled before poking at it */ |
| 780 | intel_setup_mchbar(dev); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 781 | intel_setup_gmbus(dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 782 | intel_opregion_setup(dev); |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 783 | |
Bryan Freed | 6d139a8 | 2010-10-14 09:14:51 +0100 | [diff] [blame] | 784 | intel_setup_bios(dev); |
| 785 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 786 | i915_gem_load(dev); |
| 787 | |
Eric Anholt | ed4cb41 | 2008-07-29 12:10:39 -0700 | [diff] [blame] | 788 | /* On the 945G/GM, the chipset reports the MSI capability on the |
| 789 | * integrated graphics even though the support isn't actually there |
| 790 | * according to the published specs. It doesn't appear to function |
| 791 | * correctly in testing on 945G. |
| 792 | * This may be a side effect of MSI having been made available for PEG |
| 793 | * and the registers being closely associated. |
Keith Packard | d1ed629 | 2008-10-17 00:44:42 -0700 | [diff] [blame] | 794 | * |
| 795 | * According to chipset errata, on the 965GM, MSI interrupts may |
Keith Packard | b60678a | 2008-12-08 11:12:28 -0800 | [diff] [blame] | 796 | * be lost or delayed, but we use them anyways to avoid |
| 797 | * stuck interrupts on some machines. |
Eric Anholt | ed4cb41 | 2008-07-29 12:10:39 -0700 | [diff] [blame] | 798 | */ |
Keith Packard | b60678a | 2008-12-08 11:12:28 -0800 | [diff] [blame] | 799 | if (!IS_I945G(dev) && !IS_I945GM(dev)) |
Eric Anholt | d3e74d0 | 2008-11-03 14:46:17 -0800 | [diff] [blame] | 800 | pci_enable_msi(dev->pdev); |
Eric Anholt | ed4cb41 | 2008-07-29 12:10:39 -0700 | [diff] [blame] | 801 | |
Damien Lespiau | 22d3fd46 | 2014-02-07 19:12:49 +0000 | [diff] [blame] | 802 | intel_device_info_runtime_init(dev); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 803 | |
Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 804 | if (INTEL_INFO(dev)->num_pipes) { |
| 805 | ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes); |
| 806 | if (ret) |
| 807 | goto out_gem_unload; |
| 808 | } |
Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 809 | |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 810 | intel_power_domains_init(dev_priv); |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 811 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 812 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Daniel Vetter | 5398463 | 2010-09-22 23:44:24 +0200 | [diff] [blame] | 813 | ret = i915_load_modeset_init(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 814 | if (ret < 0) { |
| 815 | DRM_ERROR("failed to init modeset\n"); |
Chris Wilson | cbb47d1 | 2013-09-23 17:33:20 -0300 | [diff] [blame] | 816 | goto out_power_well; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 817 | } |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 818 | } else { |
| 819 | /* Start out suspended in ums mode. */ |
| 820 | dev_priv->ums.mm_suspended = 1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 821 | } |
| 822 | |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 823 | i915_setup_sysfs(dev); |
| 824 | |
Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 825 | if (INTEL_INFO(dev)->num_pipes) { |
| 826 | /* Must be done after probing outputs */ |
| 827 | intel_opregion_init(dev); |
Rafael J. Wysocki | 8e5c2b7 | 2013-07-25 21:43:39 +0200 | [diff] [blame] | 828 | acpi_video_register(); |
Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 829 | } |
Matthew Garrett | 74a365b | 2009-03-19 21:35:39 +0000 | [diff] [blame] | 830 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 831 | if (IS_GEN5(dev)) |
| 832 | intel_gpu_ips_init(dev_priv); |
Eric Anholt | 63ee41d | 2010-12-20 18:40:06 -0800 | [diff] [blame] | 833 | |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 834 | intel_runtime_pm_enable(dev_priv); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 835 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 836 | return 0; |
| 837 | |
Chris Wilson | cbb47d1 | 2013-09-23 17:33:20 -0300 | [diff] [blame] | 838 | out_power_well: |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 839 | intel_power_domains_fini(dev_priv); |
Chris Wilson | cbb47d1 | 2013-09-23 17:33:20 -0300 | [diff] [blame] | 840 | drm_vblank_cleanup(dev); |
Chris Wilson | 56e2ea3 | 2010-11-08 17:10:29 +0000 | [diff] [blame] | 841 | out_gem_unload: |
Imre Deak | 4bdc729 | 2014-05-20 19:47:20 +0300 | [diff] [blame] | 842 | WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier)); |
| 843 | unregister_shrinker(&dev_priv->mm.shrinker); |
Keith Packard | a7b85d2 | 2011-07-10 13:12:17 -0700 | [diff] [blame] | 844 | |
Chris Wilson | 56e2ea3 | 2010-11-08 17:10:29 +0000 | [diff] [blame] | 845 | if (dev->pdev->msi_enabled) |
| 846 | pci_disable_msi(dev->pdev); |
| 847 | |
| 848 | intel_teardown_gmbus(dev); |
| 849 | intel_teardown_mchbar(dev); |
Stanislaw Gruszka | 22accca | 2014-01-25 10:13:37 +0100 | [diff] [blame] | 850 | pm_qos_remove_request(&dev_priv->pm_qos); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 851 | destroy_workqueue(dev_priv->dp_wq); |
| 852 | out_freewq: |
Eric Anholt | 9c9fe1f | 2009-08-03 16:09:16 -0700 | [diff] [blame] | 853 | destroy_workqueue(dev_priv->wq); |
Keith Packard | a7b85d2 | 2011-07-10 13:12:17 -0700 | [diff] [blame] | 854 | out_mtrrfree: |
Ben Widawsky | 911bdf0 | 2013-06-27 16:30:23 -0700 | [diff] [blame] | 855 | arch_phys_wc_del(dev_priv->gtt.mtrr); |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 856 | io_mapping_free(dev_priv->gtt.mappable); |
Chris Wilson | cbb47d1 | 2013-09-23 17:33:20 -0300 | [diff] [blame] | 857 | out_gtt: |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 858 | i915_global_gtt_cleanup(dev); |
Chris Wilson | cbb47d1 | 2013-09-23 17:33:20 -0300 | [diff] [blame] | 859 | out_regs: |
Ben Widawsky | c3d685a | 2013-10-08 16:31:03 -0700 | [diff] [blame] | 860 | intel_uncore_fini(dev); |
Chris Wilson | 6dda569 | 2010-10-29 21:02:18 +0100 | [diff] [blame] | 861 | pci_iounmap(dev->pdev, dev_priv->regs); |
Dave Airlie | ec2a4c3 | 2009-08-04 11:43:41 +1000 | [diff] [blame] | 862 | put_bridge: |
| 863 | pci_dev_put(dev_priv->bridge_dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 864 | free_priv: |
Chris Wilson | cbb47d1 | 2013-09-23 17:33:20 -0300 | [diff] [blame] | 865 | if (dev_priv->slab) |
| 866 | kmem_cache_destroy(dev_priv->slab); |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 867 | kfree(dev_priv); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 868 | return ret; |
| 869 | } |
| 870 | |
| 871 | int i915_driver_unload(struct drm_device *dev) |
| 872 | { |
| 873 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | c911fc1 | 2010-08-20 21:23:20 +0200 | [diff] [blame] | 874 | int ret; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 875 | |
Chris Wilson | ce58c32 | 2013-12-02 11:26:07 -0200 | [diff] [blame] | 876 | ret = i915_gem_suspend(dev); |
| 877 | if (ret) { |
| 878 | DRM_ERROR("failed to idle hardware: %d\n", ret); |
| 879 | return ret; |
| 880 | } |
| 881 | |
Daniel Vetter | 41373cd | 2014-09-30 10:56:41 +0200 | [diff] [blame] | 882 | intel_power_domains_fini(dev_priv); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 883 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 884 | intel_gpu_ips_teardown(); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 885 | |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 886 | i915_teardown_sysfs(dev); |
| 887 | |
Imre Deak | 4bdc729 | 2014-05-20 19:47:20 +0300 | [diff] [blame] | 888 | WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier)); |
| 889 | unregister_shrinker(&dev_priv->mm.shrinker); |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 890 | |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 891 | io_mapping_free(dev_priv->gtt.mappable); |
Ben Widawsky | 911bdf0 | 2013-06-27 16:30:23 -0700 | [diff] [blame] | 892 | arch_phys_wc_del(dev_priv->gtt.mtrr); |
Eric Anholt | ab657db1 | 2009-01-23 12:57:47 -0800 | [diff] [blame] | 893 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 894 | acpi_video_unregister(); |
| 895 | |
Paulo Zanoni | 2ebfaf5 | 2014-10-15 14:15:04 -0300 | [diff] [blame] | 896 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
Chris Wilson | 7b4f399 | 2010-10-04 15:33:04 +0100 | [diff] [blame] | 897 | intel_fbdev_fini(dev); |
Paulo Zanoni | 2ebfaf5 | 2014-10-15 14:15:04 -0300 | [diff] [blame] | 898 | |
| 899 | drm_vblank_cleanup(dev); |
| 900 | |
| 901 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Jesse Barnes | 3d8620c | 2010-03-26 11:07:21 -0700 | [diff] [blame] | 902 | intel_modeset_cleanup(dev); |
| 903 | |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 904 | /* |
| 905 | * free the memory space allocated for the child device |
| 906 | * config parsed from VBT |
| 907 | */ |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 908 | if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) { |
| 909 | kfree(dev_priv->vbt.child_dev); |
| 910 | dev_priv->vbt.child_dev = NULL; |
| 911 | dev_priv->vbt.child_dev_num = 0; |
Zhao Yakui | 6363ee6 | 2009-11-24 09:48:44 +0800 | [diff] [blame] | 912 | } |
Daniel Vetter | 6c0d9350 | 2010-08-20 18:26:46 +0200 | [diff] [blame] | 913 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 914 | vga_switcheroo_unregister_client(dev->pdev); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 915 | vga_client_register(dev->pdev, NULL, NULL, NULL); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 916 | } |
| 917 | |
Daniel Vetter | a8b4899 | 2010-08-20 21:25:11 +0200 | [diff] [blame] | 918 | /* Free error state after interrupts are fully disabled. */ |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 919 | del_timer_sync(&dev_priv->gpu_error.hangcheck_timer); |
| 920 | cancel_work_sync(&dev_priv->gpu_error.work); |
Daniel Vetter | a8b4899 | 2010-08-20 21:25:11 +0200 | [diff] [blame] | 921 | i915_destroy_error_state(dev); |
Daniel Vetter | bc0c7f1 | 2010-08-20 18:18:48 +0200 | [diff] [blame] | 922 | |
Eric Anholt | ed4cb41 | 2008-07-29 12:10:39 -0700 | [diff] [blame] | 923 | if (dev->pdev->msi_enabled) |
| 924 | pci_disable_msi(dev->pdev); |
| 925 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 926 | intel_opregion_fini(dev); |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 927 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 928 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 929 | /* Flush any outstanding unpin_work. */ |
| 930 | flush_workqueue(dev_priv->wq); |
| 931 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 932 | mutex_lock(&dev->struct_mutex); |
| 933 | i915_gem_cleanup_ringbuffer(dev); |
Daniel Vetter | 55a6662 | 2012-06-19 21:55:32 +0200 | [diff] [blame] | 934 | i915_gem_context_fini(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 935 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 936 | i915_gem_cleanup_stolen(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 937 | } |
| 938 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 939 | intel_teardown_gmbus(dev); |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 940 | intel_teardown_mchbar(dev); |
| 941 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 942 | destroy_workqueue(dev_priv->dp_wq); |
Daniel Vetter | bc0c7f1 | 2010-08-20 18:18:48 +0200 | [diff] [blame] | 943 | destroy_workqueue(dev_priv->wq); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 944 | pm_qos_remove_request(&dev_priv->pm_qos); |
Daniel Vetter | bc0c7f1 | 2010-08-20 18:18:48 +0200 | [diff] [blame] | 945 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 946 | i915_global_gtt_cleanup(dev); |
Imre Deak | 6640aab | 2013-05-22 17:47:13 +0300 | [diff] [blame] | 947 | |
Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 948 | intel_uncore_fini(dev); |
| 949 | if (dev_priv->regs != NULL) |
| 950 | pci_iounmap(dev->pdev, dev_priv->regs); |
| 951 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 952 | if (dev_priv->slab) |
| 953 | kmem_cache_destroy(dev_priv->slab); |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 954 | |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 955 | pci_dev_put(dev_priv->bridge_dev); |
Daniel Vetter | 2206e6a | 2014-05-13 22:21:59 +0200 | [diff] [blame] | 956 | kfree(dev_priv); |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 957 | |
| 958 | return 0; |
| 959 | } |
| 960 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 961 | int i915_driver_open(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 962 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 963 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 964 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 965 | ret = i915_gem_open(dev, file); |
| 966 | if (ret) |
| 967 | return ret; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 968 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 969 | return 0; |
| 970 | } |
| 971 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 972 | /** |
| 973 | * i915_driver_lastclose - clean up after all DRM clients have exited |
| 974 | * @dev: DRM device |
| 975 | * |
| 976 | * Take care of cleaning up after all DRM clients have exited. In the |
| 977 | * mode setting case, we want to restore the kernel's initial mode (just |
| 978 | * in case the last client left us in a bad state). |
| 979 | * |
Daniel Vetter | 9021f28 | 2012-03-26 09:45:41 +0200 | [diff] [blame] | 980 | * Additionally, in the non-mode setting case, we'll tear down the GTT |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 981 | * and DMA structures, since the kernel won't be using them, and clea |
| 982 | * up any GEM state. |
| 983 | */ |
Robin Schroer | 1a5036b | 2014-06-02 16:59:39 +0200 | [diff] [blame] | 984 | void i915_driver_lastclose(struct drm_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 985 | { |
Jani Nikula | 4c8a4be | 2014-03-31 14:27:15 +0300 | [diff] [blame] | 986 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 987 | |
Daniel Vetter | e8aeaee | 2012-07-21 16:47:09 +0200 | [diff] [blame] | 988 | /* On gen6+ we refuse to init without kms enabled, but then the drm core |
| 989 | * goes right around and calls lastclose. Check for this and don't clean |
| 990 | * up anything. */ |
| 991 | if (!dev_priv) |
| 992 | return; |
| 993 | |
| 994 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 995 | intel_fbdev_restore_mode(dev); |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 996 | vga_switcheroo_process_delayed_switch(); |
Dave Airlie | 144a75f | 2008-03-30 07:53:58 +1000 | [diff] [blame] | 997 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 998 | } |
Dave Airlie | 144a75f | 2008-03-30 07:53:58 +1000 | [diff] [blame] | 999 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1000 | i915_gem_lastclose(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1001 | } |
| 1002 | |
John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 1003 | void i915_driver_preclose(struct drm_device *dev, struct drm_file *file) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1004 | { |
Chris Wilson | 0d1430a | 2013-12-04 14:52:06 +0000 | [diff] [blame] | 1005 | mutex_lock(&dev->struct_mutex); |
John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 1006 | i915_gem_context_close(dev, file); |
| 1007 | i915_gem_release(dev, file); |
Chris Wilson | 0d1430a | 2013-12-04 14:52:06 +0000 | [diff] [blame] | 1008 | mutex_unlock(&dev->struct_mutex); |
Ville Syrjälä | e2fcdaa | 2014-08-06 14:02:51 +0300 | [diff] [blame] | 1009 | |
| 1010 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 1011 | intel_modeset_preclose(dev, file); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1012 | } |
| 1013 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1014 | void i915_driver_postclose(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1015 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1016 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1017 | |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1018 | if (file_priv && file_priv->bsd_ring) |
| 1019 | file_priv->bsd_ring = NULL; |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1020 | kfree(file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1021 | } |
| 1022 | |
Rob Clark | baa7094 | 2013-08-02 13:27:49 -0400 | [diff] [blame] | 1023 | const struct drm_ioctl_desc i915_ioctls[] = { |
Daniel Vetter | 77f3181 | 2014-11-19 21:23:55 +0100 | [diff] [blame] | 1024 | DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 1025 | DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH), |
| 1026 | DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH), |
| 1027 | DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH), |
| 1028 | DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH), |
| 1029 | DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH), |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 1030 | DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW), |
Dave Airlie | 1b2f148 | 2010-08-14 20:20:34 +1000 | [diff] [blame] | 1031 | DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
Daniel Vetter | b2c606f | 2012-01-17 12:50:12 +0100 | [diff] [blame] | 1032 | DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH), |
| 1033 | DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH), |
| 1034 | DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
Daniel Vetter | 77f3181 | 2014-11-19 21:23:55 +0100 | [diff] [blame] | 1035 | DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH), |
Daniel Vetter | b2c606f | 2012-01-17 12:50:12 +0100 | [diff] [blame] | 1036 | DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
Daniel Vetter | d1c1edb | 2012-04-26 23:28:01 +0200 | [diff] [blame] | 1037 | DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
Daniel Vetter | 77f3181 | 2014-11-19 21:23:55 +0100 | [diff] [blame] | 1038 | DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH), |
| 1039 | DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH), |
| 1040 | DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
Dave Airlie | 1b2f148 | 2010-08-14 20:20:34 +1000 | [diff] [blame] | 1041 | DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED), |
| 1042 | DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED), |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 1043 | DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW), |
Dave Airlie | 1b2f148 | 2010-08-14 20:20:34 +1000 | [diff] [blame] | 1044 | DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED), |
| 1045 | DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED), |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 1046 | DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1047 | DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1048 | DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1049 | DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW), |
Dave Airlie | 1b2f148 | 2010-08-14 20:20:34 +1000 | [diff] [blame] | 1050 | DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED), |
| 1051 | DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED), |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 1052 | DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1053 | DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1054 | DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1055 | DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1056 | DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1057 | DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1058 | DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1059 | DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1060 | DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1061 | DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
Dave Airlie | 1b2f148 | 2010-08-14 20:20:34 +1000 | [diff] [blame] | 1062 | DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED), |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 1063 | DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
Dave Airlie | 1b2f148 | 2010-08-14 20:20:34 +1000 | [diff] [blame] | 1064 | DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED), |
| 1065 | DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED), |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 1066 | DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED), |
| 1067 | DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED), |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 1068 | DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1069 | DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1070 | DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
| 1071 | DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
Mika Kuoppala | b635991 | 2013-10-30 15:44:16 +0200 | [diff] [blame] | 1072 | DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 1073 | DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW), |
Dave Airlie | c94f702 | 2005-07-07 21:03:38 +1000 | [diff] [blame] | 1074 | }; |
| 1075 | |
Damien Lespiau | f95aeb1 | 2014-06-09 14:39:49 +0100 | [diff] [blame] | 1076 | int i915_max_ioctl = ARRAY_SIZE(i915_ioctls); |
Dave Airlie | cda1738 | 2005-07-10 17:31:26 +1000 | [diff] [blame] | 1077 | |
Daniel Vetter | 9021f28 | 2012-03-26 09:45:41 +0200 | [diff] [blame] | 1078 | /* |
| 1079 | * This is really ugly: Because old userspace abused the linux agp interface to |
| 1080 | * manage the gtt, we need to claim that all intel devices are agp. For |
| 1081 | * otherwise the drm core refuses to initialize the agp support code. |
Dave Airlie | cda1738 | 2005-07-10 17:31:26 +1000 | [diff] [blame] | 1082 | */ |
Robin Schroer | 1a5036b | 2014-06-02 16:59:39 +0200 | [diff] [blame] | 1083 | int i915_driver_device_is_agp(struct drm_device *dev) |
Dave Airlie | cda1738 | 2005-07-10 17:31:26 +1000 | [diff] [blame] | 1084 | { |
| 1085 | return 1; |
| 1086 | } |