blob: a42eb58f7c4131feb29736b2bc92ab547d10f1a7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
Daniel Vetter4f03b1f2014-09-10 12:43:49 +020034#include <drm/drm_legacy.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include "i915_drv.h"
Yu Zhange21fd552015-02-10 19:05:51 +080038#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010039#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060040#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020041#include <linux/console.h>
42#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100043#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080044#include <linux/acpi.h>
45#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100046#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010048#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020049#include <linux/pm.h>
50#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030051#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Eric Anholtc153f452007-09-03 12:06:45 +100054static int i915_getparam(struct drm_device *dev, void *data,
55 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056{
Jani Nikula4c8a4be2014-03-31 14:27:15 +030057 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +100058 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 int value;
60
Eric Anholtc153f452007-09-03 12:06:45 +100061 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 case I915_PARAM_IRQ_ACTIVE:
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 case I915_PARAM_ALLOW_BATCHBUFFER:
Dave Airlie0d6aa602006-01-02 20:14:23 +110064 case I915_PARAM_LAST_DISPATCH:
Daniel Vetterac883c82014-11-19 21:24:54 +010065 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +010066 return -ENODEV;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040067 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +030068 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040069 break;
Neil Roberts27cd4462015-03-04 14:41:16 +000070 case I915_PARAM_REVISION:
71 value = dev->pdev->revision;
72 break;
Eric Anholt673a3942008-07-30 12:06:12 -070073 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +020074 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -070075 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -080076 case I915_PARAM_NUM_FENCES_AVAIL:
Daniel Vetterc668cde2015-09-30 10:46:59 +020077 value = dev_priv->num_fence_regs;
Jesse Barnes0f973f22009-01-26 17:10:45 -080078 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +020079 case I915_PARAM_HAS_OVERLAY:
80 value = dev_priv->overlay ? 1 : 0;
81 break;
Jesse Barnese9560f72009-11-19 10:49:07 -080082 case I915_PARAM_HAS_PAGEFLIPPING:
83 value = 1;
84 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -050085 case I915_PARAM_HAS_EXECBUF2:
86 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +020087 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -050088 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +080089 case I915_PARAM_HAS_BSD:
Chris Wilsonedc912f2012-05-11 14:29:32 +010090 value = intel_ring_initialized(&dev_priv->ring[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +080091 break;
Chris Wilson549f7362010-10-19 11:19:32 +010092 case I915_PARAM_HAS_BLT:
Chris Wilsonedc912f2012-05-11 14:29:32 +010093 value = intel_ring_initialized(&dev_priv->ring[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +010094 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -070095 case I915_PARAM_HAS_VEBOX:
96 value = intel_ring_initialized(&dev_priv->ring[VECS]);
97 break;
Zhipeng Gong08e16dc2015-01-13 08:48:25 +080098 case I915_PARAM_HAS_BSD2:
99 value = intel_ring_initialized(&dev_priv->ring[VCS2]);
100 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100101 case I915_PARAM_HAS_RELAXED_FENCING:
102 value = 1;
103 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100104 case I915_PARAM_HAS_COHERENT_RINGS:
105 value = 1;
106 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000107 case I915_PARAM_HAS_EXEC_CONSTANTS:
108 value = INTEL_INFO(dev)->gen >= 4;
109 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000110 case I915_PARAM_HAS_RELAXED_DELTA:
111 value = 1;
112 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800113 case I915_PARAM_HAS_GEN7_SOL_RESET:
114 value = 1;
115 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200116 case I915_PARAM_HAS_LLC:
117 value = HAS_LLC(dev);
118 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100119 case I915_PARAM_HAS_WT:
120 value = HAS_WT(dev);
121 break;
Daniel Vetter777ee962012-02-15 23:50:25 +0100122 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +0200123 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +0100124 break;
Ben Widawsky172cf152012-06-05 15:24:25 -0700125 case I915_PARAM_HAS_WAIT_TIMEOUT:
126 value = 1;
127 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +0100128 case I915_PARAM_HAS_SEMAPHORES:
129 value = i915_semaphore_is_enabled(dev);
130 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +1000131 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
132 value = 1;
133 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100134 case I915_PARAM_HAS_SECURE_BATCHES:
135 value = capable(CAP_SYS_ADMIN);
136 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +0100137 case I915_PARAM_HAS_PINNED_BATCHES:
138 value = 1;
139 break;
Daniel Vettered5982e2013-01-17 22:23:36 +0100140 case I915_PARAM_HAS_EXEC_NO_RELOC:
141 value = 1;
142 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000143 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
144 value = 1;
145 break;
Brad Volkind728c8e2014-02-18 10:15:56 -0800146 case I915_PARAM_CMD_PARSER_VERSION:
147 value = i915_cmd_parser_get_version();
148 break;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800149 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
150 value = 1;
151 break;
Akash Goel1816f922015-01-02 16:29:30 +0530152 case I915_PARAM_MMAP_VERSION:
153 value = 1;
154 break;
Jeff McGeea1559ff2015-03-09 16:06:54 -0700155 case I915_PARAM_SUBSLICE_TOTAL:
156 value = INTEL_INFO(dev)->subslice_total;
157 if (!value)
158 return -ENODEV;
159 break;
160 case I915_PARAM_EU_TOTAL:
161 value = INTEL_INFO(dev)->eu_total;
162 if (!value)
163 return -ENODEV;
164 break;
Chris Wilson49e4d8422015-06-15 12:23:48 +0100165 case I915_PARAM_HAS_GPU_RESET:
166 value = i915.enable_hangcheck &&
Chris Wilson49e4d8422015-06-15 12:23:48 +0100167 intel_has_gpu_reset(dev);
168 break;
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +0300169 case I915_PARAM_HAS_RESOURCE_STREAMER:
170 value = HAS_RESOURCE_STREAMER(dev);
171 break;
Chris Wilson506a8e82015-12-08 11:55:07 +0000172 case I915_PARAM_HAS_EXEC_SOFTPIN:
173 value = 1;
174 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -0700176 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000177 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 }
179
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100180 if (copy_to_user(param->value, &value, sizeof(int))) {
181 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000182 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 }
184
185 return 0;
186}
187
Dave Airlieec2a4c32009-08-04 11:43:41 +1000188static int i915_get_bridge_dev(struct drm_device *dev)
189{
190 struct drm_i915_private *dev_priv = dev->dev_private;
191
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +1000193 if (!dev_priv->bridge_dev) {
194 DRM_ERROR("bridge device not found\n");
195 return -1;
196 }
197 return 0;
198}
199
Zhenyu Wangc48044112009-12-17 14:48:43 +0800200#define MCHBAR_I915 0x44
201#define MCHBAR_I965 0x48
202#define MCHBAR_SIZE (4*4096)
203
204#define DEVEN_REG 0x54
205#define DEVEN_MCHBAR_EN (1 << 28)
206
207/* Allocate space for the MCH regs if needed, return nonzero on error */
208static int
209intel_alloc_mchbar_resource(struct drm_device *dev)
210{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300211 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100212 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800213 u32 temp_lo, temp_hi = 0;
214 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100215 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800216
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100217 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800218 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
219 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
220 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
221
222 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
223#ifdef CONFIG_PNP
224 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100225 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
226 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800227#endif
228
229 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100230 dev_priv->mch_res.name = "i915 MCHBAR";
231 dev_priv->mch_res.flags = IORESOURCE_MEM;
232 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
233 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800234 MCHBAR_SIZE, MCHBAR_SIZE,
235 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100236 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800237 dev_priv->bridge_dev);
238 if (ret) {
239 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
240 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100241 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800242 }
243
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100244 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800245 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
246 upper_32_bits(dev_priv->mch_res.start));
247
248 pci_write_config_dword(dev_priv->bridge_dev, reg,
249 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100250 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800251}
252
253/* Setup MCHBAR if possible, return true if we should disable it again */
254static void
255intel_setup_mchbar(struct drm_device *dev)
256{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300257 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100258 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800259 u32 temp;
260 bool enabled;
261
Wayne Boyer666a4532015-12-09 12:29:35 -0800262 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes11ea8b72014-03-03 14:27:57 -0800263 return;
264
Zhenyu Wangc48044112009-12-17 14:48:43 +0800265 dev_priv->mchbar_need_disable = false;
266
267 if (IS_I915G(dev) || IS_I915GM(dev)) {
268 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
269 enabled = !!(temp & DEVEN_MCHBAR_EN);
270 } else {
271 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
272 enabled = temp & 1;
273 }
274
275 /* If it's already enabled, don't have to do anything */
276 if (enabled)
277 return;
278
279 if (intel_alloc_mchbar_resource(dev))
280 return;
281
282 dev_priv->mchbar_need_disable = true;
283
284 /* Space is allocated or reserved, so enable it. */
285 if (IS_I915G(dev) || IS_I915GM(dev)) {
286 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
287 temp | DEVEN_MCHBAR_EN);
288 } else {
289 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
290 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
291 }
292}
293
294static void
295intel_teardown_mchbar(struct drm_device *dev)
296{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300297 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100298 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800299 u32 temp;
300
301 if (dev_priv->mchbar_need_disable) {
302 if (IS_I915G(dev) || IS_I915GM(dev)) {
303 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
304 temp &= ~DEVEN_MCHBAR_EN;
305 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
306 } else {
307 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
308 temp &= ~1;
309 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
310 }
311 }
312
313 if (dev_priv->mch_res.start)
314 release_resource(&dev_priv->mch_res);
315}
316
Dave Airlie28d52042009-09-21 14:33:58 +1000317/* true = enable decode, false = disable decoder */
318static unsigned int i915_vga_set_decode(void *cookie, bool state)
319{
320 struct drm_device *dev = cookie;
321
322 intel_modeset_vga_set_state(dev, state);
323 if (state)
324 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
325 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
326 else
327 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
328}
329
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000330static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
331{
332 struct drm_device *dev = pci_get_drvdata(pdev);
333 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +0200334
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000335 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -0700336 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000337 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000338 /* i915 resume handler doesn't set to D0 */
339 pci_set_power_state(dev->pdev, PCI_D0);
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200340 i915_resume_switcheroo(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000341 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000342 } else {
Ioan-Adrian Ratiufa9d6072015-10-31 01:16:00 +0200343 pr_info("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000344 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200345 i915_suspend_switcheroo(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000346 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000347 }
348}
349
350static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
351{
352 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000353
Daniel Vetterfc8fd402013-11-03 20:46:34 +0100354 /*
355 * FIXME: open_count is protected by drm_global_mutex but that would lead to
356 * locking inversion with the driver load path. And the access here is
357 * completely racy anyway. So don't bother with locking for now.
358 */
359 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000360}
361
Takashi Iwai26ec6852012-05-11 07:51:17 +0200362static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
363 .set_gpu_state = i915_switcheroo_set_state,
364 .reprobe = NULL,
365 .can_switch = i915_switcheroo_can_switch,
366};
367
Chris Wilson2c7111d2011-03-29 10:40:27 +0100368static int i915_load_modeset_init(struct drm_device *dev)
369{
370 struct drm_i915_private *dev_priv = dev->dev_private;
371 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800372
Jani Nikula98f3a1d2015-12-16 15:04:20 +0200373 ret = intel_bios_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -0800374 if (ret)
375 DRM_INFO("failed to find VBIOS tables\n");
376
Chris Wilson934f992c2011-01-20 13:09:12 +0000377 /* If we have > 1 VGA cards, then we need to arbitrate access
378 * to the common VGA resources.
379 *
380 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
381 * then we do not take part in VGA arbitration and the
382 * vga_client_register() fails with -ENODEV.
383 */
Dave Airlieebff5fa92013-10-11 15:12:04 +1000384 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
385 if (ret && ret != -ENODEV)
386 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +1000387
Jesse Barnes723bfd72010-10-07 16:01:13 -0700388 intel_register_dsm_handler();
389
Dave Airlie0d697042012-09-10 12:28:36 +1000390 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000391 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +0100392 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000393
Imre Deak73dfc222015-11-17 17:33:53 +0200394 intel_power_domains_init_hw(dev_priv, false);
Imre Deake13192f2014-02-18 00:02:15 +0200395
Daniel Vetterf4448372015-10-28 23:59:02 +0200396 intel_csr_ucode_init(dev_priv);
Animesh Mannaebae38d2015-10-28 23:58:55 +0200397
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200398 ret = intel_irq_install(dev_priv);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100399 if (ret)
Imre Deak89250fe2016-01-19 15:26:26 +0200400 goto cleanup_csr;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100401
Daniel Vetterf5949142016-01-13 11:55:28 +0100402 intel_setup_gmbus(dev);
403
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100404 /* Important: The output setup functions called by modeset_init need
405 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800406 intel_modeset_init(dev);
407
Alex Dai33a732f2015-08-12 15:43:36 +0100408 intel_guc_ucode_init(dev);
Alex Dai33a732f2015-08-12 15:43:36 +0100409
Chris Wilson1070a422012-04-24 15:47:41 +0100410 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800411 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +0300412 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +0100413
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100414 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100415
Jesse Barnes79e53942008-11-07 14:24:08 -0800416 /* Always safe in the mode setting case. */
417 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +0300418 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +0300419 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -0700420 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800421
Chris Wilson5a793952010-06-06 10:50:03 +0100422 ret = intel_fbdev_init(dev);
423 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100424 goto cleanup_gem;
425
426 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetterb9632912014-09-30 10:56:44 +0200427 intel_hpd_init(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100428
429 /*
430 * Some ports require correctly set-up hpd registers for detection to
431 * work properly (leading to ghost connected connector status), e.g. VGA
432 * on gm45. Hence we can only set up the initial fbdev config after hpd
433 * irqs are fully enabled. Now we should scan for the initial config
434 * only once hotplug handling is enabled, but due to screwed-up locking
435 * around kms/fbdev init we can't protect the fdbev initial config
436 * scanning against hotplug events. Hence do this first and ignore the
437 * tiny window where we will loose hotplug notifactions.
438 */
Ville Syrjäläe00bf692015-11-06 15:08:33 +0200439 intel_fbdev_initial_config_async(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100440
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000441 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +0100442
Jesse Barnes79e53942008-11-07 14:24:08 -0800443 return 0;
444
Chris Wilson2c7111d2011-03-29 10:40:27 +0100445cleanup_gem:
446 mutex_lock(&dev->struct_mutex);
Daniel Vetter9a15a872016-01-27 13:40:29 +0100447 i915_gem_cleanup_ringbuffer(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -0700448 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100449 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +0300450cleanup_irq:
Alex Dai33a732f2015-08-12 15:43:36 +0100451 intel_guc_ucode_fini(dev);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100452 drm_irq_uninstall(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +0100453 intel_teardown_gmbus(dev);
Imre Deak89250fe2016-01-19 15:26:26 +0200454cleanup_csr:
455 intel_csr_ucode_fini(dev_priv);
Chris Wilson5a793952010-06-06 10:50:03 +0100456 vga_switcheroo_unregister_client(dev->pdev);
457cleanup_vga_client:
458 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800459out:
460 return ret;
461}
462
Daniel Vetter243eaf32013-12-17 10:00:54 +0100463#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +0000464static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +0200465{
466 struct apertures_struct *ap;
467 struct pci_dev *pdev = dev_priv->dev->pdev;
468 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +0000469 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200470
471 ap = alloc_apertures(1);
472 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +0000473 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +0200474
Ben Widawskydabb7a92013-01-17 12:45:16 -0800475 ap->ranges[0].base = dev_priv->gtt.mappable_base;
Ben Widawskyf64e2922013-05-25 12:26:36 -0700476 ap->ranges[0].size = dev_priv->gtt.mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -0800477
Daniel Vettere1887192012-06-12 11:28:17 +0200478 primary =
479 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
480
Chris Wilsonf96de582013-12-16 15:57:40 +0000481 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +0200482
483 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +0000484
485 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200486}
Daniel Vetter4520f532013-10-09 09:18:51 +0200487#else
Chris Wilsonf96de582013-12-16 15:57:40 +0000488static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +0200489{
Chris Wilsonf96de582013-12-16 15:57:40 +0000490 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +0200491}
492#endif
Daniel Vettere1887192012-06-12 11:28:17 +0200493
Daniel Vettera4de0522014-06-05 16:20:46 +0200494#if !defined(CONFIG_VGA_CONSOLE)
495static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
496{
497 return 0;
498}
499#elif !defined(CONFIG_DUMMY_CONSOLE)
500static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
501{
502 return -ENODEV;
503}
504#else
505static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
506{
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200507 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +0200508
509 DRM_INFO("Replacing VGA console driver\n");
510
511 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200512 if (con_is_bound(&vga_con))
513 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +0200514 if (ret == 0) {
515 ret = do_unregister_con_driver(&vga_con);
516
517 /* Ignore "already unregistered". */
518 if (ret == -ENODEV)
519 ret = 0;
520 }
521 console_unlock();
522
523 return ret;
524}
525#endif
526
Daniel Vetterc96ea642012-08-08 22:01:51 +0200527static void i915_dump_device_info(struct drm_i915_private *dev_priv)
528{
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000529 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +0200530
Damien Lespiaue2a58002013-04-23 16:38:34 +0100531#define PRINT_S(name) "%s"
532#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100533#define PRINT_FLAG(name) info->name ? #name "," : ""
534#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300535 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +0100536 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +0200537 info->gen,
538 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300539 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100540 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +0100541#undef PRINT_S
542#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100543#undef PRINT_FLAG
544#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +0200545}
546
Jeff McGee9705ad82015-04-03 18:13:15 -0700547static void cherryview_sseu_info_init(struct drm_device *dev)
548{
549 struct drm_i915_private *dev_priv = dev->dev_private;
550 struct intel_device_info *info;
551 u32 fuse, eu_dis;
552
553 info = (struct intel_device_info *)&dev_priv->info;
554 fuse = I915_READ(CHV_FUSE_GT);
555
556 info->slice_total = 1;
557
558 if (!(fuse & CHV_FGT_DISABLE_SS0)) {
559 info->subslice_per_slice++;
560 eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
561 CHV_FGT_EU_DIS_SS0_R1_MASK);
562 info->eu_total += 8 - hweight32(eu_dis);
563 }
564
565 if (!(fuse & CHV_FGT_DISABLE_SS1)) {
566 info->subslice_per_slice++;
567 eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
568 CHV_FGT_EU_DIS_SS1_R1_MASK);
569 info->eu_total += 8 - hweight32(eu_dis);
570 }
571
572 info->subslice_total = info->subslice_per_slice;
573 /*
574 * CHV expected to always have a uniform distribution of EU
575 * across subslices.
576 */
577 info->eu_per_subslice = info->subslice_total ?
578 info->eu_total / info->subslice_total :
579 0;
580 /*
581 * CHV supports subslice power gating on devices with more than
582 * one subslice, and supports EU power gating on devices with
583 * more than one EU pair per subslice.
584 */
585 info->has_slice_pg = 0;
586 info->has_subslice_pg = (info->subslice_total > 1);
587 info->has_eu_pg = (info->eu_per_subslice > 2);
588}
589
590static void gen9_sseu_info_init(struct drm_device *dev)
591{
592 struct drm_i915_private *dev_priv = dev->dev_private;
593 struct intel_device_info *info;
Jeff McGeedead16e2015-04-03 18:13:16 -0700594 int s_max = 3, ss_max = 4, eu_max = 8;
Jeff McGee9705ad82015-04-03 18:13:15 -0700595 int s, ss;
Jeff McGeedead16e2015-04-03 18:13:16 -0700596 u32 fuse2, s_enable, ss_disable, eu_disable;
597 u8 eu_mask = 0xff;
598
Jeff McGee9705ad82015-04-03 18:13:15 -0700599 info = (struct intel_device_info *)&dev_priv->info;
600 fuse2 = I915_READ(GEN8_FUSE2);
601 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
602 GEN8_F2_S_ENA_SHIFT;
603 ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
604 GEN9_F2_SS_DIS_SHIFT;
605
Jeff McGee9705ad82015-04-03 18:13:15 -0700606 info->slice_total = hweight32(s_enable);
607 /*
608 * The subslice disable field is global, i.e. it applies
609 * to each of the enabled slices.
610 */
611 info->subslice_per_slice = ss_max - hweight32(ss_disable);
612 info->subslice_total = info->slice_total *
613 info->subslice_per_slice;
614
615 /*
616 * Iterate through enabled slices and subslices to
617 * count the total enabled EU.
618 */
619 for (s = 0; s < s_max; s++) {
620 if (!(s_enable & (0x1 << s)))
621 /* skip disabled slice */
622 continue;
623
Jeff McGeedead16e2015-04-03 18:13:16 -0700624 eu_disable = I915_READ(GEN9_EU_DISABLE(s));
Jeff McGee9705ad82015-04-03 18:13:15 -0700625 for (ss = 0; ss < ss_max; ss++) {
Jeff McGeedead16e2015-04-03 18:13:16 -0700626 int eu_per_ss;
Jeff McGee9705ad82015-04-03 18:13:15 -0700627
628 if (ss_disable & (0x1 << ss))
629 /* skip disabled subslice */
630 continue;
631
Jeff McGeedead16e2015-04-03 18:13:16 -0700632 eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
633 eu_mask);
Jeff McGee9705ad82015-04-03 18:13:15 -0700634
635 /*
636 * Record which subslice(s) has(have) 7 EUs. we
637 * can tune the hash used to spread work among
638 * subslices if they are unbalanced.
639 */
Jeff McGeedead16e2015-04-03 18:13:16 -0700640 if (eu_per_ss == 7)
Jeff McGee9705ad82015-04-03 18:13:15 -0700641 info->subslice_7eu[s] |= 1 << ss;
642
Jeff McGeedead16e2015-04-03 18:13:16 -0700643 info->eu_total += eu_per_ss;
Jeff McGee9705ad82015-04-03 18:13:15 -0700644 }
645 }
646
647 /*
648 * SKL is expected to always have a uniform distribution
649 * of EU across subslices with the exception that any one
650 * EU in any one subslice may be fused off for die
Jeff McGeedead16e2015-04-03 18:13:16 -0700651 * recovery. BXT is expected to be perfectly uniform in EU
652 * distribution.
Jeff McGee9705ad82015-04-03 18:13:15 -0700653 */
654 info->eu_per_subslice = info->subslice_total ?
655 DIV_ROUND_UP(info->eu_total,
656 info->subslice_total) : 0;
657 /*
658 * SKL supports slice power gating on devices with more than
659 * one slice, and supports EU power gating on devices with
Jeff McGeedead16e2015-04-03 18:13:16 -0700660 * more than one EU pair per subslice. BXT supports subslice
661 * power gating on devices with more than one subslice, and
662 * supports EU power gating on devices with more than one EU
663 * pair per subslice.
Jeff McGee9705ad82015-04-03 18:13:15 -0700664 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700665 info->has_slice_pg = ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
666 (info->slice_total > 1));
Jeff McGeedead16e2015-04-03 18:13:16 -0700667 info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
668 info->has_eu_pg = (info->eu_per_subslice > 2);
Jeff McGee9705ad82015-04-03 18:13:15 -0700669}
670
Łukasz Daniluk91bedd32015-09-25 11:54:58 +0200671static void broadwell_sseu_info_init(struct drm_device *dev)
672{
673 struct drm_i915_private *dev_priv = dev->dev_private;
674 struct intel_device_info *info;
675 const int s_max = 3, ss_max = 3, eu_max = 8;
676 int s, ss;
677 u32 fuse2, eu_disable[s_max], s_enable, ss_disable;
678
679 fuse2 = I915_READ(GEN8_FUSE2);
680 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >> GEN8_F2_S_ENA_SHIFT;
681 ss_disable = (fuse2 & GEN8_F2_SS_DIS_MASK) >> GEN8_F2_SS_DIS_SHIFT;
682
683 eu_disable[0] = I915_READ(GEN8_EU_DISABLE0) & GEN8_EU_DIS0_S0_MASK;
684 eu_disable[1] = (I915_READ(GEN8_EU_DISABLE0) >> GEN8_EU_DIS0_S1_SHIFT) |
685 ((I915_READ(GEN8_EU_DISABLE1) & GEN8_EU_DIS1_S1_MASK) <<
686 (32 - GEN8_EU_DIS0_S1_SHIFT));
687 eu_disable[2] = (I915_READ(GEN8_EU_DISABLE1) >> GEN8_EU_DIS1_S2_SHIFT) |
688 ((I915_READ(GEN8_EU_DISABLE2) & GEN8_EU_DIS2_S2_MASK) <<
689 (32 - GEN8_EU_DIS1_S2_SHIFT));
690
691
692 info = (struct intel_device_info *)&dev_priv->info;
693 info->slice_total = hweight32(s_enable);
694
695 /*
696 * The subslice disable field is global, i.e. it applies
697 * to each of the enabled slices.
698 */
699 info->subslice_per_slice = ss_max - hweight32(ss_disable);
700 info->subslice_total = info->slice_total * info->subslice_per_slice;
701
702 /*
703 * Iterate through enabled slices and subslices to
704 * count the total enabled EU.
705 */
706 for (s = 0; s < s_max; s++) {
707 if (!(s_enable & (0x1 << s)))
708 /* skip disabled slice */
709 continue;
710
711 for (ss = 0; ss < ss_max; ss++) {
712 u32 n_disabled;
713
714 if (ss_disable & (0x1 << ss))
715 /* skip disabled subslice */
716 continue;
717
718 n_disabled = hweight8(eu_disable[s] >> (ss * eu_max));
719
720 /*
721 * Record which subslices have 7 EUs.
722 */
723 if (eu_max - n_disabled == 7)
724 info->subslice_7eu[s] |= 1 << ss;
725
726 info->eu_total += eu_max - n_disabled;
727 }
728 }
729
730 /*
731 * BDW is expected to always have a uniform distribution of EU across
732 * subslices with the exception that any one EU in any one subslice may
733 * be fused off for die recovery.
734 */
735 info->eu_per_subslice = info->subslice_total ?
736 DIV_ROUND_UP(info->eu_total, info->subslice_total) : 0;
737
738 /*
739 * BDW supports slice power gating on devices with more than
740 * one slice.
741 */
742 info->has_slice_pg = (info->slice_total > 1);
743 info->has_subslice_pg = 0;
744 info->has_eu_pg = 0;
745}
746
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000747/*
748 * Determine various intel_device_info fields at runtime.
749 *
750 * Use it when either:
751 * - it's judged too laborious to fill n static structures with the limit
752 * when a simple if statement does the job,
753 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000754 *
755 * This function needs to be called:
756 * - after the MMIO has been setup as we are reading registers,
757 * - after the PCH has been detected,
758 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000759 */
760static void intel_device_info_runtime_init(struct drm_device *dev)
761{
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000762 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000763 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +0000764 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000765
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000766 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000767
Damien Lespiauedd43ed2015-07-16 17:08:08 +0100768 /*
769 * Skylake and Broxton currently don't expose the topmost plane as its
770 * use is exclusive with the legacy cursor and we only want to expose
771 * one of those, not both. Until we can safely expose the topmost plane
772 * as a DRM_PLANE_TYPE_CURSOR with all the features exposed/supported,
773 * we don't expose the topmost plane at all to prevent ABI breakage
774 * down the line.
775 */
Damien Lespiau8fb93972015-03-17 11:39:32 +0200776 if (IS_BROXTON(dev)) {
Damien Lespiauedd43ed2015-07-16 17:08:08 +0100777 info->num_sprites[PIPE_A] = 2;
778 info->num_sprites[PIPE_B] = 2;
779 info->num_sprites[PIPE_C] = 1;
Wayne Boyer666a4532015-12-09 12:29:35 -0800780 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Damien Lespiau055e3932014-08-18 13:49:10 +0100781 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000782 info->num_sprites[pipe] = 2;
783 else
Damien Lespiau055e3932014-08-18 13:49:10 +0100784 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000785 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000786
Damien Lespiaua0bae572014-02-10 17:20:55 +0000787 if (i915.disable_display) {
788 DRM_INFO("Display disabled (module parameter)\n");
789 info->num_pipes = 0;
790 } else if (info->num_pipes > 0 &&
791 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
Wayne Boyera7e478c2015-12-07 10:51:07 -0800792 HAS_PCH_SPLIT(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000793 u32 fuse_strap = I915_READ(FUSE_STRAP);
794 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
795
796 /*
797 * SFUSE_STRAP is supposed to have a bit signalling the display
798 * is fused off. Unfortunately it seems that, at least in
799 * certain cases, fused off display means that PCH display
800 * reads don't land anywhere. In that case, we read 0s.
801 *
802 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
803 * should be set when taking over after the firmware.
804 */
805 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
806 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
807 (dev_priv->pch_type == PCH_CPT &&
808 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
809 DRM_INFO("Display fused off, disabling\n");
810 info->num_pipes = 0;
811 }
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +0100812 } else if (info->num_pipes > 0 && INTEL_INFO(dev)->gen == 9) {
813 u32 dfsm = I915_READ(SKL_DFSM);
814 u8 disabled_mask = 0;
815 bool invalid;
816 int num_bits;
817
818 if (dfsm & SKL_DFSM_PIPE_A_DISABLE)
819 disabled_mask |= BIT(PIPE_A);
820 if (dfsm & SKL_DFSM_PIPE_B_DISABLE)
821 disabled_mask |= BIT(PIPE_B);
822 if (dfsm & SKL_DFSM_PIPE_C_DISABLE)
823 disabled_mask |= BIT(PIPE_C);
824
825 num_bits = hweight8(disabled_mask);
826
827 switch (disabled_mask) {
828 case BIT(PIPE_A):
829 case BIT(PIPE_B):
830 case BIT(PIPE_A) | BIT(PIPE_B):
831 case BIT(PIPE_A) | BIT(PIPE_C):
832 invalid = true;
833 break;
834 default:
835 invalid = false;
836 }
837
838 if (num_bits > info->num_pipes || invalid)
839 DRM_ERROR("invalid pipe fuse configuration: 0x%x\n",
840 disabled_mask);
841 else
842 info->num_pipes -= num_bits;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000843 }
Deepak S693d11c2015-01-16 20:42:16 +0530844
Jeff McGee38732182015-02-13 10:27:54 -0600845 /* Initialize slice/subslice/EU info */
Jeff McGee9705ad82015-04-03 18:13:15 -0700846 if (IS_CHERRYVIEW(dev))
847 cherryview_sseu_info_init(dev);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +0200848 else if (IS_BROADWELL(dev))
849 broadwell_sseu_info_init(dev);
Jeff McGeedead16e2015-04-03 18:13:16 -0700850 else if (INTEL_INFO(dev)->gen >= 9)
Jeff McGee9705ad82015-04-03 18:13:15 -0700851 gen9_sseu_info_init(dev);
Deepak S693d11c2015-01-16 20:42:16 +0530852
Jeff McGee38732182015-02-13 10:27:54 -0600853 DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
854 DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
855 DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
856 DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
857 DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
858 DRM_DEBUG_DRIVER("has slice power gating: %s\n",
859 info->has_slice_pg ? "y" : "n");
860 DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
861 info->has_subslice_pg ? "y" : "n");
862 DRM_DEBUG_DRIVER("has EU power gating: %s\n",
863 info->has_eu_pg ? "y" : "n");
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000864}
865
Ville Syrjäläe27f2992015-07-08 23:45:50 +0300866static void intel_init_dpio(struct drm_i915_private *dev_priv)
867{
Ville Syrjäläe27f2992015-07-08 23:45:50 +0300868 /*
869 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
870 * CHV x1 PHY (DP/HDMI D)
871 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
872 */
873 if (IS_CHERRYVIEW(dev_priv)) {
874 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
875 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
Wayne Boyer666a4532015-12-09 12:29:35 -0800876 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjäläe27f2992015-07-08 23:45:50 +0300877 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
878 }
879}
880
Imre Deak399bb5b2016-01-19 15:26:30 +0200881static int i915_workqueues_init(struct drm_i915_private *dev_priv)
882{
883 /*
884 * The i915 workqueue is primarily used for batched retirement of
885 * requests (and thus managing bo) once the task has been completed
886 * by the GPU. i915_gem_retire_requests() is called directly when we
887 * need high-priority retirement, such as waiting for an explicit
888 * bo.
889 *
890 * It is also used for periodic low-priority events, such as
891 * idle-timers and recording error state.
892 *
893 * All tasks on the workqueue are expected to acquire the dev mutex
894 * so there is no point in running more than one instance of the
895 * workqueue at any time. Use an ordered one.
896 */
897 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
898 if (dev_priv->wq == NULL)
899 goto out_err;
900
901 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
902 if (dev_priv->hotplug.dp_wq == NULL)
903 goto out_free_wq;
904
905 dev_priv->gpu_error.hangcheck_wq =
906 alloc_ordered_workqueue("i915-hangcheck", 0);
907 if (dev_priv->gpu_error.hangcheck_wq == NULL)
908 goto out_free_dp_wq;
909
910 return 0;
911
912out_free_dp_wq:
913 destroy_workqueue(dev_priv->hotplug.dp_wq);
914out_free_wq:
915 destroy_workqueue(dev_priv->wq);
916out_err:
917 DRM_ERROR("Failed to allocate workqueues.\n");
918
919 return -ENOMEM;
920}
921
922static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
923{
924 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
925 destroy_workqueue(dev_priv->hotplug.dp_wq);
926 destroy_workqueue(dev_priv->wq);
927}
928
Imre Deakad5c3d32016-01-19 15:26:31 +0200929static int i915_mmio_setup(struct drm_device *dev)
930{
931 struct drm_i915_private *dev_priv = to_i915(dev);
932 int mmio_bar;
933 int mmio_size;
934
935 mmio_bar = IS_GEN2(dev) ? 1 : 0;
936 /*
937 * Before gen4, the registers and the GTT are behind different BARs.
938 * However, from gen4 onwards, the registers and the GTT are shared
939 * in the same BAR, so we want to restrict this ioremap from
940 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
941 * the register BAR remains the same size for all the earlier
942 * generations up to Ironlake.
943 */
944 if (INTEL_INFO(dev)->gen < 5)
945 mmio_size = 512 * 1024;
946 else
947 mmio_size = 2 * 1024 * 1024;
948 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
949 if (dev_priv->regs == NULL) {
950 DRM_ERROR("failed to map registers\n");
951
952 return -EIO;
953 }
954
955 /* Try to make sure MCHBAR is enabled before poking at it */
956 intel_setup_mchbar(dev);
957
958 return 0;
959}
960
961static void i915_mmio_cleanup(struct drm_device *dev)
962{
963 struct drm_i915_private *dev_priv = to_i915(dev);
964
965 intel_teardown_mchbar(dev);
966 pci_iounmap(dev->pdev, dev_priv->regs);
967}
968
Eric Anholt63ee41d2010-12-20 18:40:06 -0800969/**
Jesse Barnes79e53942008-11-07 14:24:08 -0800970 * i915_driver_load - setup chip and create an initial config
971 * @dev: DRM device
972 * @flags: startup flags
973 *
974 * The driver load routine has to do several things:
975 * - drive output discovery via intel_modeset_init()
976 * - initialize the memory manager
977 * - allocate initial config memory
978 * - setup the DRM framebuffer with the allocated memory
979 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000980int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +1100981{
Luca Tettamantiea059a12010-04-08 21:41:59 +0200982 struct drm_i915_private *dev_priv;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000983 struct intel_device_info *info, *device_info;
Imre Deakad5c3d32016-01-19 15:26:31 +0200984 int ret = 0;
Daniel Vetter9021f282012-03-26 09:45:41 +0200985 uint32_t aperture_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000986
Daniel Vetter26394d92012-03-26 21:33:18 +0200987 info = (struct intel_device_info *) flags;
988
Daniel Vetterb14c5672013-09-19 12:18:32 +0200989 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000990 if (dev_priv == NULL)
991 return -ENOMEM;
992
Damien Lespiau755f68f2014-07-10 14:52:43 +0100993 dev->dev_private = dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700994 dev_priv->dev = dev;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000995
Chris Wilson87f1f462014-08-09 19:18:42 +0100996 /* Setup the write-once "constant" device info */
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000997 device_info = (struct intel_device_info *)&dev_priv->info;
Chris Wilson87f1f462014-08-09 19:18:42 +0100998 memcpy(device_info, info, sizeof(dev_priv->info));
999 device_info->device_id = dev->pdev->device;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001000
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +04001001 spin_lock_init(&dev_priv->irq_lock);
1002 spin_lock_init(&dev_priv->gpu_error.lock);
Daniel Vetter07f11d42014-09-15 14:35:09 +02001003 mutex_init(&dev_priv->backlight_lock);
Chris Wilson907b28c2013-07-19 20:36:52 +01001004 spin_lock_init(&dev_priv->uncore.lock);
Daniel Vetterc20e8352013-07-24 22:40:23 +02001005 spin_lock_init(&dev_priv->mm.object_stat_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05301006 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001007 mutex_init(&dev_priv->sb_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +04001008 mutex_init(&dev_priv->modeset_restore_lock);
Libin Yang4a21ef72015-09-02 14:11:39 +08001009 mutex_init(&dev_priv->av_mutex);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +04001010
Imre Deak399bb5b2016-01-19 15:26:30 +02001011 ret = i915_workqueues_init(dev_priv);
1012 if (ret < 0)
1013 goto out_free_priv;
1014
Daniel Vetterf742a552013-12-06 10:17:53 +01001015 intel_pm_setup(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03001016
Imre Deak1f814da2015-12-16 02:52:19 +02001017 intel_runtime_pm_get(dev_priv);
1018
Damien Lespiau07144422013-10-15 18:55:40 +01001019 intel_display_crc_init(dev);
1020
Daniel Vetterc96ea642012-08-08 22:01:51 +02001021 i915_dump_device_info(dev_priv);
1022
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001023 /* Not all pre-production machines fall into this category, only the
1024 * very first ones. Almost everything should work, except for maybe
1025 * suspend/resume. And we don't implement workarounds that affect only
1026 * pre-production machines. */
1027 if (IS_HSW_EARLY_SDV(dev))
1028 DRM_INFO("This is an early pre-production Haswell machine. "
1029 "It may not be fully functional.\n");
1030
Dave Airlieec2a4c32009-08-04 11:43:41 +10001031 if (i915_get_bridge_dev(dev)) {
1032 ret = -EIO;
Imre Deak02036ce2016-01-19 15:26:27 +02001033 goto out_runtime_pm_put;
Dave Airlieec2a4c32009-08-04 11:43:41 +10001034 }
1035
Imre Deakad5c3d32016-01-19 15:26:31 +02001036 ret = i915_mmio_setup(dev);
1037 if (ret < 0)
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -07001038 goto put_bridge;
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -07001039
Ben Widawskyc3d685a2013-10-08 16:31:03 -07001040 /* This must be called before any calls to HAS_PCH_* */
1041 intel_detect_pch(dev);
1042
1043 intel_uncore_init(dev);
1044
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001045 ret = i915_gem_gtt_init(dev);
1046 if (ret)
Imre Deak89250fe2016-01-19 15:26:26 +02001047 goto out_uncore_fini;
Daniel Vettere1887192012-06-12 11:28:17 +02001048
Daniel Vetter17fa6462015-02-23 12:03:25 +01001049 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1050 * otherwise the vga fbdev driver falls over. */
1051 ret = i915_kick_out_firmware_fb(dev_priv);
1052 if (ret) {
1053 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1054 goto out_gtt;
1055 }
Daniel Vetter0485c9d2014-11-14 10:09:49 +01001056
Daniel Vetter17fa6462015-02-23 12:03:25 +01001057 ret = i915_kick_out_vgacon(dev_priv);
1058 if (ret) {
1059 DRM_ERROR("failed to remove conflicting VGA console\n");
1060 goto out_gtt;
Daniel Vettera4de0522014-06-05 16:20:46 +02001061 }
Daniel Vettere1887192012-06-12 11:28:17 +02001062
Dave Airlie466e69b2011-12-19 11:15:29 +00001063 pci_set_master(dev->pdev);
1064
Daniel Vetter9f82d232010-08-30 21:25:23 +02001065 /* overlay on gen2 is broken and can't address above 1G */
1066 if (IS_GEN2(dev))
1067 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1068
Jan Niehusmann6927faf2011-03-01 23:24:16 +01001069 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1070 * using 32bit addressing, overwriting memory if HWS is located
1071 * above 4GB.
1072 *
1073 * The documentation also mentions an issue with undefined
1074 * behaviour if any general state is accessed within a page above 4GB,
1075 * which also needs to be handled carefully.
1076 */
1077 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1078 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1079
Ben Widawsky93d18792013-01-17 12:45:17 -08001080 aperture_size = dev_priv->gtt.mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +01001081
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001082 dev_priv->gtt.mappable =
1083 io_mapping_create_wc(dev_priv->gtt.mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001084 aperture_size);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001085 if (dev_priv->gtt.mappable == NULL) {
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -08001086 ret = -EIO;
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001087 goto out_gtt;
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -08001088 }
1089
Ben Widawsky911bdf02013-06-27 16:30:23 -07001090 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
1091 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -08001092
Daniel Vetterb9632912014-09-30 10:56:44 +02001093 intel_irq_init(dev_priv);
Ben Widawsky78511f22013-10-04 21:22:49 -07001094 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001095
Chris Wilson44834a62010-08-19 16:09:23 +01001096 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001097
Imre Deakd64aa092016-01-19 15:26:29 +02001098 i915_gem_load_init(dev);
Imre Deaka8a40582016-01-19 15:26:28 +02001099 i915_gem_shrinker_init(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001100
Eric Anholted4cb412008-07-29 12:10:39 -07001101 /* On the 945G/GM, the chipset reports the MSI capability on the
1102 * integrated graphics even though the support isn't actually there
1103 * according to the published specs. It doesn't appear to function
1104 * correctly in testing on 945G.
1105 * This may be a side effect of MSI having been made available for PEG
1106 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -07001107 *
1108 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -08001109 * be lost or delayed, but we use them anyways to avoid
1110 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -07001111 */
Imre Deakb074eae2016-01-29 14:52:28 +02001112 if (!IS_I945G(dev) && !IS_I945GM(dev)) {
1113 if (pci_enable_msi(dev->pdev) < 0)
1114 DRM_DEBUG_DRIVER("can't enable MSI");
1115 }
Eric Anholted4cb412008-07-29 12:10:39 -07001116
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001117 intel_device_info_runtime_init(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001118
Ville Syrjäläe27f2992015-07-08 23:45:50 +03001119 intel_init_dpio(dev_priv);
1120
Ben Widawskye3c74752013-04-05 13:12:39 -07001121 if (INTEL_INFO(dev)->num_pipes) {
1122 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
1123 if (ret)
1124 goto out_gem_unload;
1125 }
Keith Packard52440212008-11-18 09:30:25 -08001126
Imre Deakda7e29b2014-02-18 00:02:02 +02001127 intel_power_domains_init(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001128
Daniel Vetter17fa6462015-02-23 12:03:25 +01001129 ret = i915_load_modeset_init(dev);
1130 if (ret < 0) {
1131 DRM_ERROR("failed to init modeset\n");
1132 goto out_power_well;
Jesse Barnes79e53942008-11-07 14:24:08 -08001133 }
1134
Yu Zhange21fd552015-02-10 19:05:51 +08001135 /*
1136 * Notify a valid surface after modesetting,
1137 * when running inside a VM.
1138 */
1139 if (intel_vgpu_active(dev))
1140 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1141
Ben Widawsky0136db52012-04-10 21:17:01 -07001142 i915_setup_sysfs(dev);
1143
Ben Widawskye3c74752013-04-05 13:12:39 -07001144 if (INTEL_INFO(dev)->num_pipes) {
1145 /* Must be done after probing outputs */
1146 intel_opregion_init(dev);
Rafael J. Wysocki8e5c2b72013-07-25 21:43:39 +02001147 acpi_video_register();
Ben Widawskye3c74752013-04-05 13:12:39 -07001148 }
Matthew Garrett74a365b2009-03-19 21:35:39 +00001149
Daniel Vettereb48eb02012-04-26 23:28:12 +02001150 if (IS_GEN5(dev))
1151 intel_gpu_ips_init(dev_priv);
Eric Anholt63ee41d2010-12-20 18:40:06 -08001152
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001153 intel_runtime_pm_enable(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001154
Imre Deak58fddc22015-01-08 17:54:14 +02001155 i915_audio_component_init(dev_priv);
1156
Imre Deak1f814da2015-12-16 02:52:19 +02001157 intel_runtime_pm_put(dev_priv);
1158
Jesse Barnes79e53942008-11-07 14:24:08 -08001159 return 0;
1160
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001161out_power_well:
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001162 intel_power_domains_fini(dev_priv);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001163 drm_vblank_cleanup(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +00001164out_gem_unload:
Imre Deaka8a40582016-01-19 15:26:28 +02001165 i915_gem_shrinker_cleanup(dev_priv);
Keith Packarda7b85d22011-07-10 13:12:17 -07001166
Chris Wilson56e2ea32010-11-08 17:10:29 +00001167 if (dev->pdev->msi_enabled)
1168 pci_disable_msi(dev->pdev);
1169
Chris Wilson56e2ea32010-11-08 17:10:29 +00001170 intel_teardown_mchbar(dev);
Stanislaw Gruszka22accca2014-01-25 10:13:37 +01001171 pm_qos_remove_request(&dev_priv->pm_qos);
Ben Widawsky911bdf02013-06-27 16:30:23 -07001172 arch_phys_wc_del(dev_priv->gtt.mtrr);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001173 io_mapping_free(dev_priv->gtt.mappable);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001174out_gtt:
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001175 i915_global_gtt_cleanup(dev);
Imre Deak89250fe2016-01-19 15:26:26 +02001176out_uncore_fini:
Ben Widawskyc3d685a2013-10-08 16:31:03 -07001177 intel_uncore_fini(dev);
Imre Deakad5c3d32016-01-19 15:26:31 +02001178 i915_mmio_cleanup(dev);
Dave Airlieec2a4c32009-08-04 11:43:41 +10001179put_bridge:
1180 pci_dev_put(dev_priv->bridge_dev);
Imre Deakd64aa092016-01-19 15:26:29 +02001181 i915_gem_load_cleanup(dev);
Imre Deak02036ce2016-01-19 15:26:27 +02001182out_runtime_pm_put:
Imre Deak1f814da2015-12-16 02:52:19 +02001183 intel_runtime_pm_put(dev_priv);
Imre Deak399bb5b2016-01-19 15:26:30 +02001184 i915_workqueues_cleanup(dev_priv);
1185out_free_priv:
Eric Anholt9a298b22009-03-24 12:23:04 -07001186 kfree(dev_priv);
Imre Deak399bb5b2016-01-19 15:26:30 +02001187
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001188 return ret;
1189}
1190
1191int i915_driver_unload(struct drm_device *dev)
1192{
1193 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +02001194 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001195
Ville Syrjälä2013bfc2015-11-06 15:08:32 +02001196 intel_fbdev_fini(dev);
1197
Imre Deak58fddc22015-01-08 17:54:14 +02001198 i915_audio_component_cleanup(dev_priv);
1199
Chris Wilsonce58c322013-12-02 11:26:07 -02001200 ret = i915_gem_suspend(dev);
1201 if (ret) {
1202 DRM_ERROR("failed to idle hardware: %d\n", ret);
1203 return ret;
1204 }
1205
Daniel Vetter41373cd2014-09-30 10:56:41 +02001206 intel_power_domains_fini(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001207
Daniel Vettereb48eb02012-04-26 23:28:12 +02001208 intel_gpu_ips_teardown();
Jesse Barnes7648fa92010-05-20 14:28:11 -07001209
Ben Widawsky0136db52012-04-10 21:17:01 -07001210 i915_teardown_sysfs(dev);
1211
Imre Deaka8a40582016-01-19 15:26:28 +02001212 i915_gem_shrinker_cleanup(dev_priv);
Chris Wilson17250b72010-10-28 12:51:39 +01001213
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001214 io_mapping_free(dev_priv->gtt.mappable);
Ben Widawsky911bdf02013-06-27 16:30:23 -07001215 arch_phys_wc_del(dev_priv->gtt.mtrr);
Eric Anholtab657db12009-01-23 12:57:47 -08001216
Chris Wilson44834a62010-08-19 16:09:23 +01001217 acpi_video_unregister();
1218
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -03001219 drm_vblank_cleanup(dev);
1220
Daniel Vetter17fa6462015-02-23 12:03:25 +01001221 intel_modeset_cleanup(dev);
Jesse Barnes3d8620c2010-03-26 11:07:21 -07001222
Daniel Vetter17fa6462015-02-23 12:03:25 +01001223 /*
1224 * free the memory space allocated for the child device
1225 * config parsed from VBT
1226 */
1227 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1228 kfree(dev_priv->vbt.child_dev);
1229 dev_priv->vbt.child_dev = NULL;
1230 dev_priv->vbt.child_dev_num = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001231 }
Matt Roper9aa61142015-09-14 19:24:18 -07001232 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1233 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1234 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1235 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001236
Daniel Vetter17fa6462015-02-23 12:03:25 +01001237 vga_switcheroo_unregister_client(dev->pdev);
1238 vga_client_register(dev->pdev, NULL, NULL, NULL);
1239
Imre Deak89250fe2016-01-19 15:26:26 +02001240 intel_csr_ucode_fini(dev_priv);
1241
Daniel Vettera8b48992010-08-20 21:25:11 +02001242 /* Free error state after interrupts are fully disabled. */
Chris Wilson737b1502015-01-26 18:03:03 +02001243 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Daniel Vettera8b48992010-08-20 21:25:11 +02001244 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001245
Eric Anholted4cb412008-07-29 12:10:39 -07001246 if (dev->pdev->msi_enabled)
1247 pci_disable_msi(dev->pdev);
1248
Chris Wilson44834a62010-08-19 16:09:23 +01001249 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001250
Daniel Vetter17fa6462015-02-23 12:03:25 +01001251 /* Flush any outstanding unpin_work. */
1252 flush_workqueue(dev_priv->wq);
Daniel Vetter67e77c52010-08-20 22:26:30 +02001253
Alex Dai33a732f2015-08-12 15:43:36 +01001254 intel_guc_ucode_fini(dev);
Daniel Stonebf248ca2015-11-03 21:42:31 +00001255 mutex_lock(&dev->struct_mutex);
Daniel Vetter9a15a872016-01-27 13:40:29 +01001256 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter17fa6462015-02-23 12:03:25 +01001257 i915_gem_context_fini(dev);
1258 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001259 intel_fbc_cleanup_cfb(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001260
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001261 pm_qos_remove_request(&dev_priv->pm_qos);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001262
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001263 i915_global_gtt_cleanup(dev);
Imre Deak6640aab2013-05-22 17:47:13 +03001264
Chris Wilsonaec347a2013-08-26 13:46:09 +01001265 intel_uncore_fini(dev);
Imre Deakad5c3d32016-01-19 15:26:31 +02001266 i915_mmio_cleanup(dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001267
Imre Deakd64aa092016-01-19 15:26:29 +02001268 i915_gem_load_cleanup(dev);
Dave Airlieec2a4c32009-08-04 11:43:41 +10001269 pci_dev_put(dev_priv->bridge_dev);
Imre Deak399bb5b2016-01-19 15:26:30 +02001270 i915_workqueues_cleanup(dev_priv);
Daniel Vetter2206e6a2014-05-13 22:21:59 +02001271 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001272
Dave Airlie22eae942005-11-10 22:16:34 +11001273 return 0;
1274}
1275
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001276int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001277{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001278 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001279
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001280 ret = i915_gem_open(dev, file);
1281 if (ret)
1282 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -07001283
Eric Anholt673a3942008-07-30 12:06:12 -07001284 return 0;
1285}
1286
Jesse Barnes79e53942008-11-07 14:24:08 -08001287/**
1288 * i915_driver_lastclose - clean up after all DRM clients have exited
1289 * @dev: DRM device
1290 *
1291 * Take care of cleaning up after all DRM clients have exited. In the
1292 * mode setting case, we want to restore the kernel's initial mode (just
1293 * in case the last client left us in a bad state).
1294 *
Daniel Vetter9021f282012-03-26 09:45:41 +02001295 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -08001296 * and DMA structures, since the kernel won't be using them, and clea
1297 * up any GEM state.
1298 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001299void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300{
Daniel Vetter377e91b2014-11-19 20:36:49 +01001301 intel_fbdev_restore_mode(dev);
1302 vga_switcheroo_process_delayed_switch();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303}
1304
John Harrison2885f6a2014-06-26 18:23:52 +01001305void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001307 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001308 i915_gem_context_close(dev, file);
1309 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001310 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001311
Daniel Vetter17fa6462015-02-23 12:03:25 +01001312 intel_modeset_preclose(dev, file);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313}
1314
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001315void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001316{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001317 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001318
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001319 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001320}
1321
Daniel Vetter4feb7652014-11-24 11:21:52 +01001322static int
1323i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1324 struct drm_file *file)
1325{
1326 return -ENODEV;
1327}
1328
Rob Clarkbaa70942013-08-02 13:27:49 -04001329const struct drm_ioctl_desc i915_ioctls[] = {
Daniel Vetter77f31812014-11-19 21:23:55 +01001330 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1331 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1332 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1333 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1334 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1335 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001336 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterc668cde2015-09-30 10:46:59 +02001337 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001338 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1339 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1340 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001341 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001342 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02001343 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001344 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1345 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1346 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001347 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1348 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
1349 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
1350 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1351 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1352 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1353 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
1354 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1355 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1356 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1357 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1358 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1359 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
1360 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
1361 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1362 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
1363 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
1364 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1365 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
1366 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
1367 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1368 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
1369 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
1370 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
1371 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
1372 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
1373 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
1374 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1375 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1376 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
1377 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
1378 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_RENDER_ALLOW),
1379 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
1380 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
1381 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10001382};
1383
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001384int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);