blob: 66e6a1fd27bdcfb432a1fad1655ed8201fc86615 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
Daniel Vetter4f03b1f2014-09-10 12:43:49 +020034#include <drm/drm_legacy.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include "i915_drv.h"
Yu Zhange21fd552015-02-10 19:05:51 +080038#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010039#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060040#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020041#include <linux/console.h>
42#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100043#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080044#include <linux/acpi.h>
45#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100046#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010048#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020049#include <linux/pm.h>
50#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030051#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Eric Anholtc153f452007-09-03 12:06:45 +100054static int i915_getparam(struct drm_device *dev, void *data,
55 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056{
Jani Nikula4c8a4be2014-03-31 14:27:15 +030057 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +100058 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 int value;
60
Eric Anholtc153f452007-09-03 12:06:45 +100061 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 case I915_PARAM_IRQ_ACTIVE:
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 case I915_PARAM_ALLOW_BATCHBUFFER:
Dave Airlie0d6aa602006-01-02 20:14:23 +110064 case I915_PARAM_LAST_DISPATCH:
Daniel Vetterac883c82014-11-19 21:24:54 +010065 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +010066 return -ENODEV;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040067 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +030068 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040069 break;
Neil Roberts27cd4462015-03-04 14:41:16 +000070 case I915_PARAM_REVISION:
71 value = dev->pdev->revision;
72 break;
Eric Anholt673a3942008-07-30 12:06:12 -070073 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +020074 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -070075 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -080076 case I915_PARAM_NUM_FENCES_AVAIL:
77 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
78 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +020079 case I915_PARAM_HAS_OVERLAY:
80 value = dev_priv->overlay ? 1 : 0;
81 break;
Jesse Barnese9560f72009-11-19 10:49:07 -080082 case I915_PARAM_HAS_PAGEFLIPPING:
83 value = 1;
84 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -050085 case I915_PARAM_HAS_EXECBUF2:
86 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +020087 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -050088 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +080089 case I915_PARAM_HAS_BSD:
Chris Wilsonedc912f2012-05-11 14:29:32 +010090 value = intel_ring_initialized(&dev_priv->ring[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +080091 break;
Chris Wilson549f7362010-10-19 11:19:32 +010092 case I915_PARAM_HAS_BLT:
Chris Wilsonedc912f2012-05-11 14:29:32 +010093 value = intel_ring_initialized(&dev_priv->ring[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +010094 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -070095 case I915_PARAM_HAS_VEBOX:
96 value = intel_ring_initialized(&dev_priv->ring[VECS]);
97 break;
Zhipeng Gong08e16dc2015-01-13 08:48:25 +080098 case I915_PARAM_HAS_BSD2:
99 value = intel_ring_initialized(&dev_priv->ring[VCS2]);
100 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100101 case I915_PARAM_HAS_RELAXED_FENCING:
102 value = 1;
103 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100104 case I915_PARAM_HAS_COHERENT_RINGS:
105 value = 1;
106 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000107 case I915_PARAM_HAS_EXEC_CONSTANTS:
108 value = INTEL_INFO(dev)->gen >= 4;
109 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000110 case I915_PARAM_HAS_RELAXED_DELTA:
111 value = 1;
112 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800113 case I915_PARAM_HAS_GEN7_SOL_RESET:
114 value = 1;
115 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200116 case I915_PARAM_HAS_LLC:
117 value = HAS_LLC(dev);
118 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100119 case I915_PARAM_HAS_WT:
120 value = HAS_WT(dev);
121 break;
Daniel Vetter777ee962012-02-15 23:50:25 +0100122 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +0200123 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +0100124 break;
Ben Widawsky172cf152012-06-05 15:24:25 -0700125 case I915_PARAM_HAS_WAIT_TIMEOUT:
126 value = 1;
127 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +0100128 case I915_PARAM_HAS_SEMAPHORES:
129 value = i915_semaphore_is_enabled(dev);
130 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +1000131 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
132 value = 1;
133 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100134 case I915_PARAM_HAS_SECURE_BATCHES:
135 value = capable(CAP_SYS_ADMIN);
136 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +0100137 case I915_PARAM_HAS_PINNED_BATCHES:
138 value = 1;
139 break;
Daniel Vettered5982e2013-01-17 22:23:36 +0100140 case I915_PARAM_HAS_EXEC_NO_RELOC:
141 value = 1;
142 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000143 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
144 value = 1;
145 break;
Brad Volkind728c8e2014-02-18 10:15:56 -0800146 case I915_PARAM_CMD_PARSER_VERSION:
147 value = i915_cmd_parser_get_version();
148 break;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800149 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
150 value = 1;
151 break;
Akash Goel1816f922015-01-02 16:29:30 +0530152 case I915_PARAM_MMAP_VERSION:
153 value = 1;
154 break;
Jeff McGeea1559ff2015-03-09 16:06:54 -0700155 case I915_PARAM_SUBSLICE_TOTAL:
156 value = INTEL_INFO(dev)->subslice_total;
157 if (!value)
158 return -ENODEV;
159 break;
160 case I915_PARAM_EU_TOTAL:
161 value = INTEL_INFO(dev)->eu_total;
162 if (!value)
163 return -ENODEV;
164 break;
Chris Wilson49e4d8422015-06-15 12:23:48 +0100165 case I915_PARAM_HAS_GPU_RESET:
166 value = i915.enable_hangcheck &&
Chris Wilson49e4d8422015-06-15 12:23:48 +0100167 intel_has_gpu_reset(dev);
168 break;
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +0300169 case I915_PARAM_HAS_RESOURCE_STREAMER:
170 value = HAS_RESOURCE_STREAMER(dev);
171 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -0700173 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000174 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 }
176
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100177 if (copy_to_user(param->value, &value, sizeof(int))) {
178 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000179 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 }
181
182 return 0;
183}
184
Eric Anholtc153f452007-09-03 12:06:45 +1000185static int i915_setparam(struct drm_device *dev, void *data,
186 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300188 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000189 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Eric Anholtc153f452007-09-03 12:06:45 +1000191 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Daniel Vetterac883c82014-11-19 21:24:54 +0100195 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +0100196 return -ENODEV;
197
Jesse Barnes0f973f22009-01-26 17:10:45 -0800198 case I915_SETPARAM_NUM_USED_FENCES:
199 if (param->value > dev_priv->num_fence_regs ||
200 param->value < 0)
201 return -EINVAL;
202 /* Userspace can use first N regs */
203 dev_priv->fence_reg_start = param->value;
204 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800206 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800207 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000208 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 }
210
211 return 0;
212}
213
Dave Airlieec2a4c32009-08-04 11:43:41 +1000214static int i915_get_bridge_dev(struct drm_device *dev)
215{
216 struct drm_i915_private *dev_priv = dev->dev_private;
217
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +1000219 if (!dev_priv->bridge_dev) {
220 DRM_ERROR("bridge device not found\n");
221 return -1;
222 }
223 return 0;
224}
225
Zhenyu Wangc48044112009-12-17 14:48:43 +0800226#define MCHBAR_I915 0x44
227#define MCHBAR_I965 0x48
228#define MCHBAR_SIZE (4*4096)
229
230#define DEVEN_REG 0x54
231#define DEVEN_MCHBAR_EN (1 << 28)
232
233/* Allocate space for the MCH regs if needed, return nonzero on error */
234static int
235intel_alloc_mchbar_resource(struct drm_device *dev)
236{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300237 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100238 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800239 u32 temp_lo, temp_hi = 0;
240 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100241 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800242
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100243 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800244 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
245 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
246 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
247
248 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
249#ifdef CONFIG_PNP
250 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100251 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
252 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800253#endif
254
255 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100256 dev_priv->mch_res.name = "i915 MCHBAR";
257 dev_priv->mch_res.flags = IORESOURCE_MEM;
258 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
259 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800260 MCHBAR_SIZE, MCHBAR_SIZE,
261 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100262 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800263 dev_priv->bridge_dev);
264 if (ret) {
265 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
266 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100267 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800268 }
269
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100270 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800271 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
272 upper_32_bits(dev_priv->mch_res.start));
273
274 pci_write_config_dword(dev_priv->bridge_dev, reg,
275 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100276 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800277}
278
279/* Setup MCHBAR if possible, return true if we should disable it again */
280static void
281intel_setup_mchbar(struct drm_device *dev)
282{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300283 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100284 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800285 u32 temp;
286 bool enabled;
287
Jesse Barnes11ea8b72014-03-03 14:27:57 -0800288 if (IS_VALLEYVIEW(dev))
289 return;
290
Zhenyu Wangc48044112009-12-17 14:48:43 +0800291 dev_priv->mchbar_need_disable = false;
292
293 if (IS_I915G(dev) || IS_I915GM(dev)) {
294 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
295 enabled = !!(temp & DEVEN_MCHBAR_EN);
296 } else {
297 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
298 enabled = temp & 1;
299 }
300
301 /* If it's already enabled, don't have to do anything */
302 if (enabled)
303 return;
304
305 if (intel_alloc_mchbar_resource(dev))
306 return;
307
308 dev_priv->mchbar_need_disable = true;
309
310 /* Space is allocated or reserved, so enable it. */
311 if (IS_I915G(dev) || IS_I915GM(dev)) {
312 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
313 temp | DEVEN_MCHBAR_EN);
314 } else {
315 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
316 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
317 }
318}
319
320static void
321intel_teardown_mchbar(struct drm_device *dev)
322{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300323 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100324 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800325 u32 temp;
326
327 if (dev_priv->mchbar_need_disable) {
328 if (IS_I915G(dev) || IS_I915GM(dev)) {
329 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
330 temp &= ~DEVEN_MCHBAR_EN;
331 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
332 } else {
333 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
334 temp &= ~1;
335 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
336 }
337 }
338
339 if (dev_priv->mch_res.start)
340 release_resource(&dev_priv->mch_res);
341}
342
Dave Airlie28d52042009-09-21 14:33:58 +1000343/* true = enable decode, false = disable decoder */
344static unsigned int i915_vga_set_decode(void *cookie, bool state)
345{
346 struct drm_device *dev = cookie;
347
348 intel_modeset_vga_set_state(dev, state);
349 if (state)
350 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
351 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
352 else
353 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
354}
355
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000356static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
357{
358 struct drm_device *dev = pci_get_drvdata(pdev);
359 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +0200360
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000361 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -0700362 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000363 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000364 /* i915 resume handler doesn't set to D0 */
365 pci_set_power_state(dev->pdev, PCI_D0);
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200366 i915_resume_switcheroo(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000367 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000368 } else {
Ioan-Adrian Ratiufa9d6072015-10-31 01:16:00 +0200369 pr_info("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000370 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200371 i915_suspend_switcheroo(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000372 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000373 }
374}
375
376static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
377{
378 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000379
Daniel Vetterfc8fd402013-11-03 20:46:34 +0100380 /*
381 * FIXME: open_count is protected by drm_global_mutex but that would lead to
382 * locking inversion with the driver load path. And the access here is
383 * completely racy anyway. So don't bother with locking for now.
384 */
385 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000386}
387
Takashi Iwai26ec6852012-05-11 07:51:17 +0200388static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
389 .set_gpu_state = i915_switcheroo_set_state,
390 .reprobe = NULL,
391 .can_switch = i915_switcheroo_can_switch,
392};
393
Chris Wilson2c7111d2011-03-29 10:40:27 +0100394static int i915_load_modeset_init(struct drm_device *dev)
395{
396 struct drm_i915_private *dev_priv = dev->dev_private;
397 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800398
Bryan Freed6d139a82010-10-14 09:14:51 +0100399 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800400 if (ret)
401 DRM_INFO("failed to find VBIOS tables\n");
402
Chris Wilson934f992c2011-01-20 13:09:12 +0000403 /* If we have > 1 VGA cards, then we need to arbitrate access
404 * to the common VGA resources.
405 *
406 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
407 * then we do not take part in VGA arbitration and the
408 * vga_client_register() fails with -ENODEV.
409 */
Dave Airlieebff5fa92013-10-11 15:12:04 +1000410 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
411 if (ret && ret != -ENODEV)
412 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +1000413
Jesse Barnes723bfd72010-10-07 16:01:13 -0700414 intel_register_dsm_handler();
415
Dave Airlie0d697042012-09-10 12:28:36 +1000416 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000417 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +0100418 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000419
Chris Wilson9797fbf2012-04-24 15:47:39 +0100420 /* Initialise stolen first so that we may reserve preallocated
421 * objects for the BIOS to KMS transition.
422 */
423 ret = i915_gem_init_stolen(dev);
424 if (ret)
425 goto cleanup_vga_switcheroo;
426
Imre Deake13192f2014-02-18 00:02:15 +0200427 intel_power_domains_init_hw(dev_priv);
428
Daniel Vetterf4448372015-10-28 23:59:02 +0200429 intel_csr_ucode_init(dev_priv);
Animesh Mannaebae38d2015-10-28 23:58:55 +0200430
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200431 ret = intel_irq_install(dev_priv);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100432 if (ret)
433 goto cleanup_gem_stolen;
434
435 /* Important: The output setup functions called by modeset_init need
436 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800437 intel_modeset_init(dev);
438
Alex Dai33a732f2015-08-12 15:43:36 +0100439 /* intel_guc_ucode_init() needs the mutex to allocate GEM objects */
440 mutex_lock(&dev->struct_mutex);
441 intel_guc_ucode_init(dev);
442 mutex_unlock(&dev->struct_mutex);
443
Chris Wilson1070a422012-04-24 15:47:41 +0100444 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800445 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +0300446 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +0100447
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100448 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100449
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 /* Always safe in the mode setting case. */
451 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +0300452 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +0300453 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -0700454 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800455
Chris Wilson5a793952010-06-06 10:50:03 +0100456 ret = intel_fbdev_init(dev);
457 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100458 goto cleanup_gem;
459
460 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetterb9632912014-09-30 10:56:44 +0200461 intel_hpd_init(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100462
463 /*
464 * Some ports require correctly set-up hpd registers for detection to
465 * work properly (leading to ghost connected connector status), e.g. VGA
466 * on gm45. Hence we can only set up the initial fbdev config after hpd
467 * irqs are fully enabled. Now we should scan for the initial config
468 * only once hotplug handling is enabled, but due to screwed-up locking
469 * around kms/fbdev init we can't protect the fdbev initial config
470 * scanning against hotplug events. Hence do this first and ignore the
471 * tiny window where we will loose hotplug notifactions.
472 */
Ville Syrjäläe00bf692015-11-06 15:08:33 +0200473 intel_fbdev_initial_config_async(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100474
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000475 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +0100476
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 return 0;
478
Chris Wilson2c7111d2011-03-29 10:40:27 +0100479cleanup_gem:
480 mutex_lock(&dev->struct_mutex);
481 i915_gem_cleanup_ringbuffer(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -0700482 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100483 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +0300484cleanup_irq:
Alex Dai33a732f2015-08-12 15:43:36 +0100485 mutex_lock(&dev->struct_mutex);
486 intel_guc_ucode_fini(dev);
487 mutex_unlock(&dev->struct_mutex);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100488 drm_irq_uninstall(dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100489cleanup_gem_stolen:
490 i915_gem_cleanup_stolen(dev);
Chris Wilson5a793952010-06-06 10:50:03 +0100491cleanup_vga_switcheroo:
492 vga_switcheroo_unregister_client(dev->pdev);
493cleanup_vga_client:
494 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800495out:
496 return ret;
497}
498
Daniel Vetter243eaf32013-12-17 10:00:54 +0100499#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +0000500static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +0200501{
502 struct apertures_struct *ap;
503 struct pci_dev *pdev = dev_priv->dev->pdev;
504 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +0000505 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200506
507 ap = alloc_apertures(1);
508 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +0000509 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +0200510
Ben Widawskydabb7a92013-01-17 12:45:16 -0800511 ap->ranges[0].base = dev_priv->gtt.mappable_base;
Ben Widawskyf64e2922013-05-25 12:26:36 -0700512 ap->ranges[0].size = dev_priv->gtt.mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -0800513
Daniel Vettere1887192012-06-12 11:28:17 +0200514 primary =
515 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
516
Chris Wilsonf96de582013-12-16 15:57:40 +0000517 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +0200518
519 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +0000520
521 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200522}
Daniel Vetter4520f532013-10-09 09:18:51 +0200523#else
Chris Wilsonf96de582013-12-16 15:57:40 +0000524static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +0200525{
Chris Wilsonf96de582013-12-16 15:57:40 +0000526 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +0200527}
528#endif
Daniel Vettere1887192012-06-12 11:28:17 +0200529
Daniel Vettera4de0522014-06-05 16:20:46 +0200530#if !defined(CONFIG_VGA_CONSOLE)
531static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
532{
533 return 0;
534}
535#elif !defined(CONFIG_DUMMY_CONSOLE)
536static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
537{
538 return -ENODEV;
539}
540#else
541static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
542{
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200543 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +0200544
545 DRM_INFO("Replacing VGA console driver\n");
546
547 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200548 if (con_is_bound(&vga_con))
549 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +0200550 if (ret == 0) {
551 ret = do_unregister_con_driver(&vga_con);
552
553 /* Ignore "already unregistered". */
554 if (ret == -ENODEV)
555 ret = 0;
556 }
557 console_unlock();
558
559 return ret;
560}
561#endif
562
Daniel Vetterc96ea642012-08-08 22:01:51 +0200563static void i915_dump_device_info(struct drm_i915_private *dev_priv)
564{
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000565 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +0200566
Damien Lespiaue2a58002013-04-23 16:38:34 +0100567#define PRINT_S(name) "%s"
568#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100569#define PRINT_FLAG(name) info->name ? #name "," : ""
570#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300571 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +0100572 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +0200573 info->gen,
574 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300575 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100576 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +0100577#undef PRINT_S
578#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100579#undef PRINT_FLAG
580#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +0200581}
582
Jeff McGee9705ad82015-04-03 18:13:15 -0700583static void cherryview_sseu_info_init(struct drm_device *dev)
584{
585 struct drm_i915_private *dev_priv = dev->dev_private;
586 struct intel_device_info *info;
587 u32 fuse, eu_dis;
588
589 info = (struct intel_device_info *)&dev_priv->info;
590 fuse = I915_READ(CHV_FUSE_GT);
591
592 info->slice_total = 1;
593
594 if (!(fuse & CHV_FGT_DISABLE_SS0)) {
595 info->subslice_per_slice++;
596 eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
597 CHV_FGT_EU_DIS_SS0_R1_MASK);
598 info->eu_total += 8 - hweight32(eu_dis);
599 }
600
601 if (!(fuse & CHV_FGT_DISABLE_SS1)) {
602 info->subslice_per_slice++;
603 eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
604 CHV_FGT_EU_DIS_SS1_R1_MASK);
605 info->eu_total += 8 - hweight32(eu_dis);
606 }
607
608 info->subslice_total = info->subslice_per_slice;
609 /*
610 * CHV expected to always have a uniform distribution of EU
611 * across subslices.
612 */
613 info->eu_per_subslice = info->subslice_total ?
614 info->eu_total / info->subslice_total :
615 0;
616 /*
617 * CHV supports subslice power gating on devices with more than
618 * one subslice, and supports EU power gating on devices with
619 * more than one EU pair per subslice.
620 */
621 info->has_slice_pg = 0;
622 info->has_subslice_pg = (info->subslice_total > 1);
623 info->has_eu_pg = (info->eu_per_subslice > 2);
624}
625
626static void gen9_sseu_info_init(struct drm_device *dev)
627{
628 struct drm_i915_private *dev_priv = dev->dev_private;
629 struct intel_device_info *info;
Jeff McGeedead16e2015-04-03 18:13:16 -0700630 int s_max = 3, ss_max = 4, eu_max = 8;
Jeff McGee9705ad82015-04-03 18:13:15 -0700631 int s, ss;
Jeff McGeedead16e2015-04-03 18:13:16 -0700632 u32 fuse2, s_enable, ss_disable, eu_disable;
633 u8 eu_mask = 0xff;
634
Jeff McGee9705ad82015-04-03 18:13:15 -0700635 info = (struct intel_device_info *)&dev_priv->info;
636 fuse2 = I915_READ(GEN8_FUSE2);
637 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
638 GEN8_F2_S_ENA_SHIFT;
639 ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
640 GEN9_F2_SS_DIS_SHIFT;
641
Jeff McGee9705ad82015-04-03 18:13:15 -0700642 info->slice_total = hweight32(s_enable);
643 /*
644 * The subslice disable field is global, i.e. it applies
645 * to each of the enabled slices.
646 */
647 info->subslice_per_slice = ss_max - hweight32(ss_disable);
648 info->subslice_total = info->slice_total *
649 info->subslice_per_slice;
650
651 /*
652 * Iterate through enabled slices and subslices to
653 * count the total enabled EU.
654 */
655 for (s = 0; s < s_max; s++) {
656 if (!(s_enable & (0x1 << s)))
657 /* skip disabled slice */
658 continue;
659
Jeff McGeedead16e2015-04-03 18:13:16 -0700660 eu_disable = I915_READ(GEN9_EU_DISABLE(s));
Jeff McGee9705ad82015-04-03 18:13:15 -0700661 for (ss = 0; ss < ss_max; ss++) {
Jeff McGeedead16e2015-04-03 18:13:16 -0700662 int eu_per_ss;
Jeff McGee9705ad82015-04-03 18:13:15 -0700663
664 if (ss_disable & (0x1 << ss))
665 /* skip disabled subslice */
666 continue;
667
Jeff McGeedead16e2015-04-03 18:13:16 -0700668 eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
669 eu_mask);
Jeff McGee9705ad82015-04-03 18:13:15 -0700670
671 /*
672 * Record which subslice(s) has(have) 7 EUs. we
673 * can tune the hash used to spread work among
674 * subslices if they are unbalanced.
675 */
Jeff McGeedead16e2015-04-03 18:13:16 -0700676 if (eu_per_ss == 7)
Jeff McGee9705ad82015-04-03 18:13:15 -0700677 info->subslice_7eu[s] |= 1 << ss;
678
Jeff McGeedead16e2015-04-03 18:13:16 -0700679 info->eu_total += eu_per_ss;
Jeff McGee9705ad82015-04-03 18:13:15 -0700680 }
681 }
682
683 /*
684 * SKL is expected to always have a uniform distribution
685 * of EU across subslices with the exception that any one
686 * EU in any one subslice may be fused off for die
Jeff McGeedead16e2015-04-03 18:13:16 -0700687 * recovery. BXT is expected to be perfectly uniform in EU
688 * distribution.
Jeff McGee9705ad82015-04-03 18:13:15 -0700689 */
690 info->eu_per_subslice = info->subslice_total ?
691 DIV_ROUND_UP(info->eu_total,
692 info->subslice_total) : 0;
693 /*
694 * SKL supports slice power gating on devices with more than
695 * one slice, and supports EU power gating on devices with
Jeff McGeedead16e2015-04-03 18:13:16 -0700696 * more than one EU pair per subslice. BXT supports subslice
697 * power gating on devices with more than one subslice, and
698 * supports EU power gating on devices with more than one EU
699 * pair per subslice.
Jeff McGee9705ad82015-04-03 18:13:15 -0700700 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700701 info->has_slice_pg = ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
702 (info->slice_total > 1));
Jeff McGeedead16e2015-04-03 18:13:16 -0700703 info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
704 info->has_eu_pg = (info->eu_per_subslice > 2);
Jeff McGee9705ad82015-04-03 18:13:15 -0700705}
706
Łukasz Daniluk91bedd32015-09-25 11:54:58 +0200707static void broadwell_sseu_info_init(struct drm_device *dev)
708{
709 struct drm_i915_private *dev_priv = dev->dev_private;
710 struct intel_device_info *info;
711 const int s_max = 3, ss_max = 3, eu_max = 8;
712 int s, ss;
713 u32 fuse2, eu_disable[s_max], s_enable, ss_disable;
714
715 fuse2 = I915_READ(GEN8_FUSE2);
716 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >> GEN8_F2_S_ENA_SHIFT;
717 ss_disable = (fuse2 & GEN8_F2_SS_DIS_MASK) >> GEN8_F2_SS_DIS_SHIFT;
718
719 eu_disable[0] = I915_READ(GEN8_EU_DISABLE0) & GEN8_EU_DIS0_S0_MASK;
720 eu_disable[1] = (I915_READ(GEN8_EU_DISABLE0) >> GEN8_EU_DIS0_S1_SHIFT) |
721 ((I915_READ(GEN8_EU_DISABLE1) & GEN8_EU_DIS1_S1_MASK) <<
722 (32 - GEN8_EU_DIS0_S1_SHIFT));
723 eu_disable[2] = (I915_READ(GEN8_EU_DISABLE1) >> GEN8_EU_DIS1_S2_SHIFT) |
724 ((I915_READ(GEN8_EU_DISABLE2) & GEN8_EU_DIS2_S2_MASK) <<
725 (32 - GEN8_EU_DIS1_S2_SHIFT));
726
727
728 info = (struct intel_device_info *)&dev_priv->info;
729 info->slice_total = hweight32(s_enable);
730
731 /*
732 * The subslice disable field is global, i.e. it applies
733 * to each of the enabled slices.
734 */
735 info->subslice_per_slice = ss_max - hweight32(ss_disable);
736 info->subslice_total = info->slice_total * info->subslice_per_slice;
737
738 /*
739 * Iterate through enabled slices and subslices to
740 * count the total enabled EU.
741 */
742 for (s = 0; s < s_max; s++) {
743 if (!(s_enable & (0x1 << s)))
744 /* skip disabled slice */
745 continue;
746
747 for (ss = 0; ss < ss_max; ss++) {
748 u32 n_disabled;
749
750 if (ss_disable & (0x1 << ss))
751 /* skip disabled subslice */
752 continue;
753
754 n_disabled = hweight8(eu_disable[s] >> (ss * eu_max));
755
756 /*
757 * Record which subslices have 7 EUs.
758 */
759 if (eu_max - n_disabled == 7)
760 info->subslice_7eu[s] |= 1 << ss;
761
762 info->eu_total += eu_max - n_disabled;
763 }
764 }
765
766 /*
767 * BDW is expected to always have a uniform distribution of EU across
768 * subslices with the exception that any one EU in any one subslice may
769 * be fused off for die recovery.
770 */
771 info->eu_per_subslice = info->subslice_total ?
772 DIV_ROUND_UP(info->eu_total, info->subslice_total) : 0;
773
774 /*
775 * BDW supports slice power gating on devices with more than
776 * one slice.
777 */
778 info->has_slice_pg = (info->slice_total > 1);
779 info->has_subslice_pg = 0;
780 info->has_eu_pg = 0;
781}
782
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000783/*
784 * Determine various intel_device_info fields at runtime.
785 *
786 * Use it when either:
787 * - it's judged too laborious to fill n static structures with the limit
788 * when a simple if statement does the job,
789 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000790 *
791 * This function needs to be called:
792 * - after the MMIO has been setup as we are reading registers,
793 * - after the PCH has been detected,
794 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000795 */
796static void intel_device_info_runtime_init(struct drm_device *dev)
797{
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000798 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000799 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +0000800 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000801
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000802 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000803
Damien Lespiauedd43ed2015-07-16 17:08:08 +0100804 /*
805 * Skylake and Broxton currently don't expose the topmost plane as its
806 * use is exclusive with the legacy cursor and we only want to expose
807 * one of those, not both. Until we can safely expose the topmost plane
808 * as a DRM_PLANE_TYPE_CURSOR with all the features exposed/supported,
809 * we don't expose the topmost plane at all to prevent ABI breakage
810 * down the line.
811 */
Damien Lespiau8fb93972015-03-17 11:39:32 +0200812 if (IS_BROXTON(dev)) {
Damien Lespiauedd43ed2015-07-16 17:08:08 +0100813 info->num_sprites[PIPE_A] = 2;
814 info->num_sprites[PIPE_B] = 2;
815 info->num_sprites[PIPE_C] = 1;
816 } else if (IS_VALLEYVIEW(dev))
Damien Lespiau055e3932014-08-18 13:49:10 +0100817 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000818 info->num_sprites[pipe] = 2;
819 else
Damien Lespiau055e3932014-08-18 13:49:10 +0100820 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000821 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000822
Damien Lespiaua0bae572014-02-10 17:20:55 +0000823 if (i915.disable_display) {
824 DRM_INFO("Display disabled (module parameter)\n");
825 info->num_pipes = 0;
826 } else if (info->num_pipes > 0 &&
827 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
828 !IS_VALLEYVIEW(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000829 u32 fuse_strap = I915_READ(FUSE_STRAP);
830 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
831
832 /*
833 * SFUSE_STRAP is supposed to have a bit signalling the display
834 * is fused off. Unfortunately it seems that, at least in
835 * certain cases, fused off display means that PCH display
836 * reads don't land anywhere. In that case, we read 0s.
837 *
838 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
839 * should be set when taking over after the firmware.
840 */
841 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
842 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
843 (dev_priv->pch_type == PCH_CPT &&
844 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
845 DRM_INFO("Display fused off, disabling\n");
846 info->num_pipes = 0;
847 }
848 }
Deepak S693d11c2015-01-16 20:42:16 +0530849
Jeff McGee38732182015-02-13 10:27:54 -0600850 /* Initialize slice/subslice/EU info */
Jeff McGee9705ad82015-04-03 18:13:15 -0700851 if (IS_CHERRYVIEW(dev))
852 cherryview_sseu_info_init(dev);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +0200853 else if (IS_BROADWELL(dev))
854 broadwell_sseu_info_init(dev);
Jeff McGeedead16e2015-04-03 18:13:16 -0700855 else if (INTEL_INFO(dev)->gen >= 9)
Jeff McGee9705ad82015-04-03 18:13:15 -0700856 gen9_sseu_info_init(dev);
Deepak S693d11c2015-01-16 20:42:16 +0530857
Jeff McGee38732182015-02-13 10:27:54 -0600858 DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
859 DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
860 DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
861 DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
862 DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
863 DRM_DEBUG_DRIVER("has slice power gating: %s\n",
864 info->has_slice_pg ? "y" : "n");
865 DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
866 info->has_subslice_pg ? "y" : "n");
867 DRM_DEBUG_DRIVER("has EU power gating: %s\n",
868 info->has_eu_pg ? "y" : "n");
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000869}
870
Ville Syrjäläe27f2992015-07-08 23:45:50 +0300871static void intel_init_dpio(struct drm_i915_private *dev_priv)
872{
873 if (!IS_VALLEYVIEW(dev_priv))
874 return;
875
876 /*
877 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
878 * CHV x1 PHY (DP/HDMI D)
879 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
880 */
881 if (IS_CHERRYVIEW(dev_priv)) {
882 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
883 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
884 } else {
885 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
886 }
887}
888
Eric Anholt63ee41d2010-12-20 18:40:06 -0800889/**
Jesse Barnes79e53942008-11-07 14:24:08 -0800890 * i915_driver_load - setup chip and create an initial config
891 * @dev: DRM device
892 * @flags: startup flags
893 *
894 * The driver load routine has to do several things:
895 * - drive output discovery via intel_modeset_init()
896 * - initialize the memory manager
897 * - allocate initial config memory
898 * - setup the DRM framebuffer with the allocated memory
899 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000900int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +1100901{
Luca Tettamantiea059a12010-04-08 21:41:59 +0200902 struct drm_i915_private *dev_priv;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000903 struct intel_device_info *info, *device_info;
Chris Wilson934d6082012-09-14 11:57:46 +0100904 int ret = 0, mmio_bar, mmio_size;
Daniel Vetter9021f282012-03-26 09:45:41 +0200905 uint32_t aperture_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000906
Daniel Vetter26394d92012-03-26 21:33:18 +0200907 info = (struct intel_device_info *) flags;
908
Daniel Vetterb14c5672013-09-19 12:18:32 +0200909 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000910 if (dev_priv == NULL)
911 return -ENOMEM;
912
Damien Lespiau755f68f2014-07-10 14:52:43 +0100913 dev->dev_private = dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700914 dev_priv->dev = dev;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000915
Chris Wilson87f1f462014-08-09 19:18:42 +0100916 /* Setup the write-once "constant" device info */
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000917 device_info = (struct intel_device_info *)&dev_priv->info;
Chris Wilson87f1f462014-08-09 19:18:42 +0100918 memcpy(device_info, info, sizeof(dev_priv->info));
919 device_info->device_id = dev->pdev->device;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000920
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400921 spin_lock_init(&dev_priv->irq_lock);
922 spin_lock_init(&dev_priv->gpu_error.lock);
Daniel Vetter07f11d42014-09-15 14:35:09 +0200923 mutex_init(&dev_priv->backlight_lock);
Chris Wilson907b28c2013-07-19 20:36:52 +0100924 spin_lock_init(&dev_priv->uncore.lock);
Daniel Vetterc20e8352013-07-24 22:40:23 +0200925 spin_lock_init(&dev_priv->mm.object_stat_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +0530926 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300927 mutex_init(&dev_priv->sb_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400928 mutex_init(&dev_priv->modeset_restore_lock);
Libin Yang4a21ef72015-09-02 14:11:39 +0800929 mutex_init(&dev_priv->av_mutex);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400930
Daniel Vetterf742a552013-12-06 10:17:53 +0100931 intel_pm_setup(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300932
Damien Lespiau07144422013-10-15 18:55:40 +0100933 intel_display_crc_init(dev);
934
Daniel Vetterc96ea642012-08-08 22:01:51 +0200935 i915_dump_device_info(dev_priv);
936
Paulo Zanonied1c9e22013-08-12 14:34:08 -0300937 /* Not all pre-production machines fall into this category, only the
938 * very first ones. Almost everything should work, except for maybe
939 * suspend/resume. And we don't implement workarounds that affect only
940 * pre-production machines. */
941 if (IS_HSW_EARLY_SDV(dev))
942 DRM_INFO("This is an early pre-production Haswell machine. "
943 "It may not be fully functional.\n");
944
Dave Airlieec2a4c32009-08-04 11:43:41 +1000945 if (i915_get_bridge_dev(dev)) {
946 ret = -EIO;
947 goto free_priv;
948 }
949
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -0700950 mmio_bar = IS_GEN2(dev) ? 1 : 0;
951 /* Before gen4, the registers and the GTT are behind different BARs.
952 * However, from gen4 onwards, the registers and the GTT are shared
953 * in the same BAR, so we want to restrict this ioremap from
954 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
955 * the register BAR remains the same size for all the earlier
956 * generations up to Ironlake.
957 */
958 if (info->gen < 5)
959 mmio_size = 512*1024;
960 else
961 mmio_size = 2*1024*1024;
962
963 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
964 if (!dev_priv->regs) {
965 DRM_ERROR("failed to map registers\n");
966 ret = -EIO;
967 goto put_bridge;
968 }
969
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700970 /* This must be called before any calls to HAS_PCH_* */
971 intel_detect_pch(dev);
972
973 intel_uncore_init(dev);
974
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800975 ret = i915_gem_gtt_init(dev);
976 if (ret)
Daniel Vettereb805622015-05-04 14:58:44 +0200977 goto out_freecsr;
Daniel Vettere1887192012-06-12 11:28:17 +0200978
Daniel Vetter17fa6462015-02-23 12:03:25 +0100979 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
980 * otherwise the vga fbdev driver falls over. */
981 ret = i915_kick_out_firmware_fb(dev_priv);
982 if (ret) {
983 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
984 goto out_gtt;
985 }
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100986
Daniel Vetter17fa6462015-02-23 12:03:25 +0100987 ret = i915_kick_out_vgacon(dev_priv);
988 if (ret) {
989 DRM_ERROR("failed to remove conflicting VGA console\n");
990 goto out_gtt;
Daniel Vettera4de0522014-06-05 16:20:46 +0200991 }
Daniel Vettere1887192012-06-12 11:28:17 +0200992
Dave Airlie466e69b2011-12-19 11:15:29 +0000993 pci_set_master(dev->pdev);
994
Daniel Vetter9f82d232010-08-30 21:25:23 +0200995 /* overlay on gen2 is broken and can't address above 1G */
996 if (IS_GEN2(dev))
997 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
998
Jan Niehusmann6927faf2011-03-01 23:24:16 +0100999 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1000 * using 32bit addressing, overwriting memory if HWS is located
1001 * above 4GB.
1002 *
1003 * The documentation also mentions an issue with undefined
1004 * behaviour if any general state is accessed within a page above 4GB,
1005 * which also needs to be handled carefully.
1006 */
1007 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1008 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1009
Ben Widawsky93d18792013-01-17 12:45:17 -08001010 aperture_size = dev_priv->gtt.mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +01001011
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001012 dev_priv->gtt.mappable =
1013 io_mapping_create_wc(dev_priv->gtt.mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001014 aperture_size);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001015 if (dev_priv->gtt.mappable == NULL) {
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -08001016 ret = -EIO;
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001017 goto out_gtt;
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -08001018 }
1019
Ben Widawsky911bdf02013-06-27 16:30:23 -07001020 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
1021 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -08001022
Chris Wilsone642abb2010-09-09 12:46:34 +01001023 /* The i915 workqueue is primarily used for batched retirement of
1024 * requests (and thus managing bo) once the task has been completed
1025 * by the GPU. i915_gem_retire_requests() is called directly when we
1026 * need high-priority retirement, such as waiting for an explicit
1027 * bo.
1028 *
1029 * It is also used for periodic low-priority events, such as
Eric Anholtdf9c2042010-11-18 09:31:12 +08001030 * idle-timers and recording error state.
Chris Wilsone642abb2010-09-09 12:46:34 +01001031 *
1032 * All tasks on the workqueue are expected to acquire the dev mutex
1033 * so there is no point in running more than one instance of the
Tejun Heo53621862012-08-22 16:40:57 -07001034 * workqueue at any time. Use an ordered one.
Chris Wilsone642abb2010-09-09 12:46:34 +01001035 */
Tejun Heo53621862012-08-22 16:40:57 -07001036 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001037 if (dev_priv->wq == NULL) {
1038 DRM_ERROR("Failed to create our workqueue.\n");
1039 ret = -ENOMEM;
Keith Packarda7b85d22011-07-10 13:12:17 -07001040 goto out_mtrrfree;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001041 }
1042
Jani Nikula5fcece82015-05-27 15:03:42 +03001043 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
1044 if (dev_priv->hotplug.dp_wq == NULL) {
Dave Airlie0e32b392014-05-02 14:02:48 +10001045 DRM_ERROR("Failed to create our dp workqueue.\n");
1046 ret = -ENOMEM;
1047 goto out_freewq;
1048 }
1049
Chris Wilson737b1502015-01-26 18:03:03 +02001050 dev_priv->gpu_error.hangcheck_wq =
1051 alloc_ordered_workqueue("i915-hangcheck", 0);
1052 if (dev_priv->gpu_error.hangcheck_wq == NULL) {
1053 DRM_ERROR("Failed to create our hangcheck workqueue.\n");
1054 ret = -ENOMEM;
1055 goto out_freedpwq;
1056 }
1057
Daniel Vetterb9632912014-09-30 10:56:44 +02001058 intel_irq_init(dev_priv);
Ben Widawsky78511f22013-10-04 21:22:49 -07001059 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001060
Zhenyu Wangc48044112009-12-17 14:48:43 +08001061 /* Try to make sure MCHBAR is enabled before poking at it */
1062 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001063 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +01001064 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001065
Eric Anholt673a3942008-07-30 12:06:12 -07001066 i915_gem_load(dev);
1067
Eric Anholted4cb412008-07-29 12:10:39 -07001068 /* On the 945G/GM, the chipset reports the MSI capability on the
1069 * integrated graphics even though the support isn't actually there
1070 * according to the published specs. It doesn't appear to function
1071 * correctly in testing on 945G.
1072 * This may be a side effect of MSI having been made available for PEG
1073 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -07001074 *
1075 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -08001076 * be lost or delayed, but we use them anyways to avoid
1077 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -07001078 */
Keith Packardb60678a2008-12-08 11:12:28 -08001079 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -08001080 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -07001081
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001082 intel_device_info_runtime_init(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001083
Ville Syrjäläe27f2992015-07-08 23:45:50 +03001084 intel_init_dpio(dev_priv);
1085
Ben Widawskye3c74752013-04-05 13:12:39 -07001086 if (INTEL_INFO(dev)->num_pipes) {
1087 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
1088 if (ret)
1089 goto out_gem_unload;
1090 }
Keith Packard52440212008-11-18 09:30:25 -08001091
Imre Deakda7e29b2014-02-18 00:02:02 +02001092 intel_power_domains_init(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001093
Daniel Vetter17fa6462015-02-23 12:03:25 +01001094 ret = i915_load_modeset_init(dev);
1095 if (ret < 0) {
1096 DRM_ERROR("failed to init modeset\n");
1097 goto out_power_well;
Jesse Barnes79e53942008-11-07 14:24:08 -08001098 }
1099
Yu Zhange21fd552015-02-10 19:05:51 +08001100 /*
1101 * Notify a valid surface after modesetting,
1102 * when running inside a VM.
1103 */
1104 if (intel_vgpu_active(dev))
1105 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1106
Ben Widawsky0136db52012-04-10 21:17:01 -07001107 i915_setup_sysfs(dev);
1108
Ben Widawskye3c74752013-04-05 13:12:39 -07001109 if (INTEL_INFO(dev)->num_pipes) {
1110 /* Must be done after probing outputs */
1111 intel_opregion_init(dev);
Rafael J. Wysocki8e5c2b72013-07-25 21:43:39 +02001112 acpi_video_register();
Ben Widawskye3c74752013-04-05 13:12:39 -07001113 }
Matthew Garrett74a365b2009-03-19 21:35:39 +00001114
Daniel Vettereb48eb02012-04-26 23:28:12 +02001115 if (IS_GEN5(dev))
1116 intel_gpu_ips_init(dev_priv);
Eric Anholt63ee41d2010-12-20 18:40:06 -08001117
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001118 intel_runtime_pm_enable(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001119
Imre Deak58fddc22015-01-08 17:54:14 +02001120 i915_audio_component_init(dev_priv);
1121
Jesse Barnes79e53942008-11-07 14:24:08 -08001122 return 0;
1123
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001124out_power_well:
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001125 intel_power_domains_fini(dev_priv);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001126 drm_vblank_cleanup(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +00001127out_gem_unload:
Imre Deak4bdc7292014-05-20 19:47:20 +03001128 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1129 unregister_shrinker(&dev_priv->mm.shrinker);
Keith Packarda7b85d22011-07-10 13:12:17 -07001130
Chris Wilson56e2ea32010-11-08 17:10:29 +00001131 if (dev->pdev->msi_enabled)
1132 pci_disable_msi(dev->pdev);
1133
1134 intel_teardown_gmbus(dev);
1135 intel_teardown_mchbar(dev);
Stanislaw Gruszka22accca2014-01-25 10:13:37 +01001136 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson737b1502015-01-26 18:03:03 +02001137 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1138out_freedpwq:
Jani Nikula5fcece82015-05-27 15:03:42 +03001139 destroy_workqueue(dev_priv->hotplug.dp_wq);
Dave Airlie0e32b392014-05-02 14:02:48 +10001140out_freewq:
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001141 destroy_workqueue(dev_priv->wq);
Keith Packarda7b85d22011-07-10 13:12:17 -07001142out_mtrrfree:
Ben Widawsky911bdf02013-06-27 16:30:23 -07001143 arch_phys_wc_del(dev_priv->gtt.mtrr);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001144 io_mapping_free(dev_priv->gtt.mappable);
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001145out_gtt:
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001146 i915_global_gtt_cleanup(dev);
Daniel Vettereb805622015-05-04 14:58:44 +02001147out_freecsr:
Daniel Vetterf4448372015-10-28 23:59:02 +02001148 intel_csr_ucode_fini(dev_priv);
Ben Widawskyc3d685a2013-10-08 16:31:03 -07001149 intel_uncore_fini(dev);
Chris Wilson6dda5692010-10-29 21:02:18 +01001150 pci_iounmap(dev->pdev, dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +10001151put_bridge:
1152 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001153free_priv:
Julia Lawall76b1cf22015-09-13 14:15:25 +02001154 kmem_cache_destroy(dev_priv->requests);
1155 kmem_cache_destroy(dev_priv->vmas);
1156 kmem_cache_destroy(dev_priv->objects);
Eric Anholt9a298b22009-03-24 12:23:04 -07001157 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001158 return ret;
1159}
1160
1161int i915_driver_unload(struct drm_device *dev)
1162{
1163 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +02001164 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001165
Ville Syrjälä2013bfc2015-11-06 15:08:32 +02001166 intel_fbdev_fini(dev);
1167
Imre Deak58fddc22015-01-08 17:54:14 +02001168 i915_audio_component_cleanup(dev_priv);
1169
Chris Wilsonce58c322013-12-02 11:26:07 -02001170 ret = i915_gem_suspend(dev);
1171 if (ret) {
1172 DRM_ERROR("failed to idle hardware: %d\n", ret);
1173 return ret;
1174 }
1175
Daniel Vetter41373cd2014-09-30 10:56:41 +02001176 intel_power_domains_fini(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001177
Daniel Vettereb48eb02012-04-26 23:28:12 +02001178 intel_gpu_ips_teardown();
Jesse Barnes7648fa92010-05-20 14:28:11 -07001179
Ben Widawsky0136db52012-04-10 21:17:01 -07001180 i915_teardown_sysfs(dev);
1181
Imre Deak4bdc7292014-05-20 19:47:20 +03001182 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1183 unregister_shrinker(&dev_priv->mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01001184
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001185 io_mapping_free(dev_priv->gtt.mappable);
Ben Widawsky911bdf02013-06-27 16:30:23 -07001186 arch_phys_wc_del(dev_priv->gtt.mtrr);
Eric Anholtab657db12009-01-23 12:57:47 -08001187
Chris Wilson44834a62010-08-19 16:09:23 +01001188 acpi_video_unregister();
1189
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -03001190 drm_vblank_cleanup(dev);
1191
Daniel Vetter17fa6462015-02-23 12:03:25 +01001192 intel_modeset_cleanup(dev);
Jesse Barnes3d8620c2010-03-26 11:07:21 -07001193
Daniel Vetter17fa6462015-02-23 12:03:25 +01001194 /*
1195 * free the memory space allocated for the child device
1196 * config parsed from VBT
1197 */
1198 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1199 kfree(dev_priv->vbt.child_dev);
1200 dev_priv->vbt.child_dev = NULL;
1201 dev_priv->vbt.child_dev_num = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001202 }
Matt Roper9aa61142015-09-14 19:24:18 -07001203 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1204 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1205 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1206 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001207
Daniel Vetter17fa6462015-02-23 12:03:25 +01001208 vga_switcheroo_unregister_client(dev->pdev);
1209 vga_client_register(dev->pdev, NULL, NULL, NULL);
1210
Daniel Vettera8b48992010-08-20 21:25:11 +02001211 /* Free error state after interrupts are fully disabled. */
Chris Wilson737b1502015-01-26 18:03:03 +02001212 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Daniel Vettera8b48992010-08-20 21:25:11 +02001213 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001214
Eric Anholted4cb412008-07-29 12:10:39 -07001215 if (dev->pdev->msi_enabled)
1216 pci_disable_msi(dev->pdev);
1217
Chris Wilson44834a62010-08-19 16:09:23 +01001218 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001219
Daniel Vetter17fa6462015-02-23 12:03:25 +01001220 /* Flush any outstanding unpin_work. */
1221 flush_workqueue(dev_priv->wq);
Daniel Vetter67e77c52010-08-20 22:26:30 +02001222
Daniel Vetter17fa6462015-02-23 12:03:25 +01001223 mutex_lock(&dev->struct_mutex);
Alex Dai33a732f2015-08-12 15:43:36 +01001224 intel_guc_ucode_fini(dev);
Daniel Vetter17fa6462015-02-23 12:03:25 +01001225 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter17fa6462015-02-23 12:03:25 +01001226 i915_gem_context_fini(dev);
1227 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001228 intel_fbc_cleanup_cfb(dev_priv);
Daniel Vetter17fa6462015-02-23 12:03:25 +01001229 i915_gem_cleanup_stolen(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001230
Daniel Vetterf4448372015-10-28 23:59:02 +02001231 intel_csr_ucode_fini(dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +02001232
Chris Wilsonf899fc62010-07-20 15:44:45 -07001233 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001234 intel_teardown_mchbar(dev);
1235
Jani Nikula5fcece82015-05-27 15:03:42 +03001236 destroy_workqueue(dev_priv->hotplug.dp_wq);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001237 destroy_workqueue(dev_priv->wq);
Chris Wilson737b1502015-01-26 18:03:03 +02001238 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001239 pm_qos_remove_request(&dev_priv->pm_qos);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001240
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001241 i915_global_gtt_cleanup(dev);
Imre Deak6640aab2013-05-22 17:47:13 +03001242
Chris Wilsonaec347a2013-08-26 13:46:09 +01001243 intel_uncore_fini(dev);
1244 if (dev_priv->regs != NULL)
1245 pci_iounmap(dev->pdev, dev_priv->regs);
1246
Julia Lawall76b1cf22015-09-13 14:15:25 +02001247 kmem_cache_destroy(dev_priv->requests);
1248 kmem_cache_destroy(dev_priv->vmas);
1249 kmem_cache_destroy(dev_priv->objects);
Dave Airlieec2a4c32009-08-04 11:43:41 +10001250 pci_dev_put(dev_priv->bridge_dev);
Daniel Vetter2206e6a2014-05-13 22:21:59 +02001251 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001252
Dave Airlie22eae942005-11-10 22:16:34 +11001253 return 0;
1254}
1255
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001256int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001257{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001258 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001259
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001260 ret = i915_gem_open(dev, file);
1261 if (ret)
1262 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -07001263
Eric Anholt673a3942008-07-30 12:06:12 -07001264 return 0;
1265}
1266
Jesse Barnes79e53942008-11-07 14:24:08 -08001267/**
1268 * i915_driver_lastclose - clean up after all DRM clients have exited
1269 * @dev: DRM device
1270 *
1271 * Take care of cleaning up after all DRM clients have exited. In the
1272 * mode setting case, we want to restore the kernel's initial mode (just
1273 * in case the last client left us in a bad state).
1274 *
Daniel Vetter9021f282012-03-26 09:45:41 +02001275 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -08001276 * and DMA structures, since the kernel won't be using them, and clea
1277 * up any GEM state.
1278 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001279void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280{
Daniel Vetter377e91b2014-11-19 20:36:49 +01001281 intel_fbdev_restore_mode(dev);
1282 vga_switcheroo_process_delayed_switch();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283}
1284
John Harrison2885f6a2014-06-26 18:23:52 +01001285void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001287 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001288 i915_gem_context_close(dev, file);
1289 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001290 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001291
Daniel Vetter17fa6462015-02-23 12:03:25 +01001292 intel_modeset_preclose(dev, file);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293}
1294
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001295void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001296{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001297 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001298
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001299 if (file_priv && file_priv->bsd_ring)
1300 file_priv->bsd_ring = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001301 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001302}
1303
Daniel Vetter4feb7652014-11-24 11:21:52 +01001304static int
1305i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1306 struct drm_file *file)
1307{
1308 return -ENODEV;
1309}
1310
Rob Clarkbaa70942013-08-02 13:27:49 -04001311const struct drm_ioctl_desc i915_ioctls[] = {
Daniel Vetter77f31812014-11-19 21:23:55 +01001312 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1313 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1314 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1315 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1316 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1317 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001318 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001319 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001320 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1321 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1322 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001323 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001324 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02001325 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001326 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1327 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1328 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001329 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001330 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001331 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Daniel Vetter4feb7652014-11-24 11:21:52 +01001332 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1333 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001334 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1335 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1336 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1337 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Daniel Vetter71b14ab2014-11-19 20:36:47 +01001338 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1339 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001340 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1341 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1342 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1343 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1344 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1345 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1346 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1347 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1348 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1349 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001350 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001351 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001352 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1353 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Jesse Barnes8ea30862012-01-03 08:05:39 -08001354 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Daniel Vettera8265c52015-03-27 09:08:04 +01001355 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001356 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1357 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1358 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1359 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Mika Kuoppalab6359912013-10-30 15:44:16 +02001360 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001361 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001362 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1363 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10001364};
1365
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001366int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);