blob: 4ddb17cbe45f8715dc686b70bad466fadb5f6986 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020068/**
69 * intel_pipe_update_start() - start update of a set of display registers
70 * @crtc: the crtc of which the registers are going to be updated
71 * @start_vbl_count: vblank counter return pointer used for error checking
72 *
73 * Mark the start of an update to pipe registers that should be updated
74 * atomically regarding vblank. If the next vblank will happens within
75 * the next 100 us, this function waits until the vblank passes.
76 *
77 * After a successful call to this function, interrupts will be disabled
78 * until a subsequent call to intel_pipe_update_end(). That is done to
79 * avoid random delays. The value written to @start_vbl_count should be
80 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020081 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020082void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030083{
Ville Syrjälä124abe02015-09-08 13:40:45 +030084 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085 long timeout = msecs_to_jiffies_timeout(1);
86 int scanline, min, max, vblank_start;
Ville Syrjälä210871b62014-05-22 19:00:50 +030087 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030088 DEFINE_WAIT(wait);
89
Ville Syrjälä124abe02015-09-08 13:40:45 +030090 vblank_start = adjusted_mode->crtc_vblank_start;
91 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030092 vblank_start = DIV_ROUND_UP(vblank_start, 2);
93
94 /* FIXME needs to be calibrated sensibly */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030095 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode, 100);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030096 max = vblank_start - 1;
97
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020098 local_irq_disable();
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020099
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300100 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200101 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300102
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100103 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Jesse Barnesd637ce32015-09-17 08:08:32 -0700106 crtc->debug.min_vbl = min;
107 crtc->debug.max_vbl = max;
108 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300109
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300110 for (;;) {
111 /*
112 * prepare_to_wait() has a memory barrier, which guarantees
113 * other CPUs can see the task state update by the time we
114 * read the scanline.
115 */
Ville Syrjälä210871b62014-05-22 19:00:50 +0300116 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300117
118 scanline = intel_get_crtc_scanline(crtc);
119 if (scanline < min || scanline > max)
120 break;
121
122 if (timeout <= 0) {
123 DRM_ERROR("Potential atomic update failure on pipe %c\n",
124 pipe_name(crtc->pipe));
125 break;
126 }
127
128 local_irq_enable();
129
130 timeout = schedule_timeout(timeout);
131
132 local_irq_disable();
133 }
134
Ville Syrjälä210871b62014-05-22 19:00:50 +0300135 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300136
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100137 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300138
Jesse Barneseb120ef2015-09-15 14:19:32 -0700139 crtc->debug.scanline_start = scanline;
140 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200141 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300142
Jesse Barnesd637ce32015-09-17 08:08:32 -0700143 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300144}
145
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200146/**
147 * intel_pipe_update_end() - end update of a set of display registers
148 * @crtc: the crtc of which the registers were updated
149 * @start_vbl_count: start vblank counter (used for error checking)
150 *
151 * Mark the end of an update started with intel_pipe_update_start(). This
152 * re-enables interrupts and verifies the update was actually completed
153 * before a vblank using the value of @start_vbl_count.
154 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200155void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300156{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300157 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700158 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200159 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200160 ktime_t end_vbl_time = ktime_get();
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300161
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200162 if (work) {
163 work->flip_queued_vblank = end_vbl_count;
164 smp_mb__before_atomic();
165 atomic_set(&work->pending, 1);
166 }
167
Jesse Barnesd637ce32015-09-17 08:08:32 -0700168 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300169
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200170 /* We're still in the vblank-evade critical section, this can't race.
171 * Would be slightly nice to just grab the vblank count and arm the
172 * event outside of the critical section - the spinlock might spin for a
173 * while ... */
174 if (crtc->base.state->event) {
175 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
176
177 spin_lock(&crtc->base.dev->event_lock);
178 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
179 spin_unlock(&crtc->base.dev->event_lock);
180
181 crtc->base.state->event = NULL;
182 }
183
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300184 local_irq_enable();
185
Jesse Barneseb120ef2015-09-15 14:19:32 -0700186 if (crtc->debug.start_vbl_count &&
187 crtc->debug.start_vbl_count != end_vbl_count) {
188 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
189 pipe_name(pipe), crtc->debug.start_vbl_count,
190 end_vbl_count,
191 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
192 crtc->debug.min_vbl, crtc->debug.max_vbl,
193 crtc->debug.scanline_start, scanline_end);
194 }
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300195}
196
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800197static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100198skl_update_plane(struct drm_plane *drm_plane,
199 const struct intel_crtc_state *crtc_state,
200 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000201{
202 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100203 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000204 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100205 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200206 enum plane_id plane_id = intel_plane->id;
207 enum pipe pipe = intel_plane->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200208 u32 plane_ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100209 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200210 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200211 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200212 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300213 int crtc_x = plane_state->base.dst.x1;
214 int crtc_y = plane_state->base.dst.y1;
215 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
216 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200217 uint32_t x = plane_state->main.x;
218 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300219 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
220 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000221
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200222 plane_ctl = PLANE_CTL_ENABLE |
Bob Paauwee12c8ce2015-08-27 13:46:30 -0700223 PLANE_CTL_PIPE_GAMMA_ENABLE |
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200224 PLANE_CTL_PIPE_CSC_ENABLE;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000225
Chandra Konduruc3318792015-04-15 15:15:02 -0700226 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
227 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiaub3218032015-02-27 11:15:18 +0000228
Chandra Konduruc3318792015-04-15 15:15:02 -0700229 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000230
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200231 if (key->flags) {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200232 I915_WRITE(PLANE_KEYVAL(pipe, plane_id), key->min_value);
233 I915_WRITE(PLANE_KEYMAX(pipe, plane_id), key->max_value);
234 I915_WRITE(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200235 }
236
237 if (key->flags & I915_SET_COLORKEY_DESTINATION)
238 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
239 else if (key->flags & I915_SET_COLORKEY_SOURCE)
240 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
241
Ville Syrjälä6687c902015-09-15 13:16:41 +0300242 /* Sizes are 0 based */
243 src_w--;
244 src_h--;
245 crtc_w--;
246 crtc_h--;
247
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200248 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
249 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
250 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700251
252 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100253 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100254 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300255 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700256
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200257 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n",
258 plane_id, PS_PLANE_SEL(plane_id));
Imre Deak7494bcd2016-05-12 16:18:49 +0300259
260 scaler = &crtc_state->scaler_state.scalers[scaler_id];
261
262 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200263 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
Chandra Konduruc3318792015-04-15 15:15:02 -0700264 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
265 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
266 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
267 ((crtc_w + 1) << 16)|(crtc_h + 1));
268
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200269 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700270 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200271 I915_WRITE(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700272 }
273
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200274 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
275 I915_WRITE(PLANE_SURF(pipe, plane_id),
Ville Syrjälä6687c902015-09-15 13:16:41 +0300276 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200277 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000278}
279
280static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200281skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000282{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300283 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100284 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300285 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200286 enum plane_id plane_id = intel_plane->id;
287 enum pipe pipe = intel_plane->pipe;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000288
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200289 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000290
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200291 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
292 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000293}
294
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000295static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300296chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
297{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100298 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300299 int plane = intel_plane->plane;
300
301 /* Seems RGB data bypasses the CSC always */
302 if (!format_is_yuv(format))
303 return;
304
305 /*
306 * BT.601 limited range YCbCr -> full range RGB
307 *
308 * |r| | 6537 4769 0| |cr |
309 * |g| = |-3330 4769 -1605| x |y-64|
310 * |b| | 0 4769 8263| |cb |
311 *
312 * Cb and Cr apparently come in as signed already, so no
313 * need for any offset. For Y we need to remove the offset.
314 */
315 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
316 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
317 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
318
319 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
320 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
321 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
322 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
323 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
324
325 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
326 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
327 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
328
329 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
330 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
331 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
332}
333
334static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100335vlv_update_plane(struct drm_plane *dplane,
336 const struct intel_crtc_state *crtc_state,
337 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700338{
339 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100340 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700341 struct intel_plane *intel_plane = to_intel_plane(dplane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100342 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700343 int pipe = intel_plane->pipe;
344 int plane = intel_plane->plane;
345 u32 sprctl;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200346 u32 sprsurf_offset, linear_offset;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200347 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100348 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300349 int crtc_x = plane_state->base.dst.x1;
350 int crtc_y = plane_state->base.dst.y1;
351 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
352 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
353 uint32_t x = plane_state->base.src.x1 >> 16;
354 uint32_t y = plane_state->base.src.y1 >> 16;
355 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
356 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700357
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200358 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700359
360 switch (fb->pixel_format) {
361 case DRM_FORMAT_YUYV:
362 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
363 break;
364 case DRM_FORMAT_YVYU:
365 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
366 break;
367 case DRM_FORMAT_UYVY:
368 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
369 break;
370 case DRM_FORMAT_VYUY:
371 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
372 break;
373 case DRM_FORMAT_RGB565:
374 sprctl |= SP_FORMAT_BGR565;
375 break;
376 case DRM_FORMAT_XRGB8888:
377 sprctl |= SP_FORMAT_BGRX8888;
378 break;
379 case DRM_FORMAT_ARGB8888:
380 sprctl |= SP_FORMAT_BGRA8888;
381 break;
382 case DRM_FORMAT_XBGR2101010:
383 sprctl |= SP_FORMAT_RGBX1010102;
384 break;
385 case DRM_FORMAT_ABGR2101010:
386 sprctl |= SP_FORMAT_RGBA1010102;
387 break;
388 case DRM_FORMAT_XBGR8888:
389 sprctl |= SP_FORMAT_RGBX8888;
390 break;
391 case DRM_FORMAT_ABGR8888:
392 sprctl |= SP_FORMAT_RGBA8888;
393 break;
394 default:
395 /*
396 * If we get here one of the upper layers failed to filter
397 * out the unsupported plane formats
398 */
399 BUG();
400 break;
401 }
402
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800403 /*
404 * Enable gamma to match primary/cursor plane behaviour.
405 * FIXME should be user controllable via propertiesa.
406 */
407 sprctl |= SP_GAMMA_ENABLE;
408
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200409 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700410 sprctl |= SP_TILED;
411
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200412 if (rotation & DRM_ROTATE_180)
413 sprctl |= SP_ROTATE_180;
414
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200415 if (rotation & DRM_REFLECT_X)
416 sprctl |= SP_MIRROR;
417
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700418 /* Sizes are 0 based */
419 src_w--;
420 src_h--;
421 crtc_w--;
422 crtc_h--;
423
Ville Syrjälä29490562016-01-20 18:02:50 +0200424 intel_add_fb_offsets(&x, &y, plane_state, 0);
425 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700426
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200427 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530428 x += src_w;
429 y += src_h;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200430 } else if (rotation & DRM_REFLECT_X) {
431 x += src_w;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530432 }
433
Ville Syrjälä29490562016-01-20 18:02:50 +0200434 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300435
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200436 if (key->flags) {
437 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
438 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
439 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
440 }
441
442 if (key->flags & I915_SET_COLORKEY_SOURCE)
443 sprctl |= SP_SOURCE_KEY;
444
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100445 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300446 chv_update_csc(intel_plane, fb->pixel_format);
447
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200448 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
449 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
450
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200451 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700452 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
453 else
454 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
455
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300456 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
457
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700458 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
459 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300460 I915_WRITE(SPSURF(pipe, plane),
461 intel_fb_gtt_offset(fb, rotation) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300462 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700463}
464
465static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200466vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700467{
468 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100469 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700470 struct intel_plane *intel_plane = to_intel_plane(dplane);
471 int pipe = intel_plane->pipe;
472 int plane = intel_plane->plane;
473
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200474 I915_WRITE(SPCNTR(pipe, plane), 0);
475
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100476 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300477 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700478}
479
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700480static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100481ivb_update_plane(struct drm_plane *plane,
482 const struct intel_crtc_state *crtc_state,
483 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800484{
485 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100486 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800487 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100488 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200489 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800490 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200491 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200492 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100493 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300494 int crtc_x = plane_state->base.dst.x1;
495 int crtc_y = plane_state->base.dst.y1;
496 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
497 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
498 uint32_t x = plane_state->base.src.x1 >> 16;
499 uint32_t y = plane_state->base.src.y1 >> 16;
500 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
501 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800502
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200503 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800504
505 switch (fb->pixel_format) {
506 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530507 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800508 break;
509 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530510 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800511 break;
512 case DRM_FORMAT_YUYV:
513 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800514 break;
515 case DRM_FORMAT_YVYU:
516 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800517 break;
518 case DRM_FORMAT_UYVY:
519 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800520 break;
521 case DRM_FORMAT_VYUY:
522 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800523 break;
524 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200525 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800526 }
527
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800528 /*
529 * Enable gamma to match primary/cursor plane behaviour.
530 * FIXME should be user controllable via propertiesa.
531 */
532 sprctl |= SPRITE_GAMMA_ENABLE;
533
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200534 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800535 sprctl |= SPRITE_TILED;
536
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200537 if (rotation & DRM_ROTATE_180)
538 sprctl |= SPRITE_ROTATE_180;
539
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100540 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300541 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
542 else
543 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
544
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100545 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200546 sprctl |= SPRITE_PIPE_CSC_ENABLE;
547
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800548 /* Sizes are 0 based */
549 src_w--;
550 src_h--;
551 crtc_w--;
552 crtc_h--;
553
Ville Syrjälä8553c182013-12-05 15:51:39 +0200554 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800555 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800556
Ville Syrjälä29490562016-01-20 18:02:50 +0200557 intel_add_fb_offsets(&x, &y, plane_state, 0);
558 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800559
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200560 /* HSW+ does this automagically in hardware */
561 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
562 rotation & DRM_ROTATE_180) {
563 x += src_w;
564 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530565 }
566
Ville Syrjälä29490562016-01-20 18:02:50 +0200567 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300568
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200569 if (key->flags) {
570 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
571 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
572 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
573 }
574
575 if (key->flags & I915_SET_COLORKEY_DESTINATION)
576 sprctl |= SPRITE_DEST_KEY;
577 else if (key->flags & I915_SET_COLORKEY_SOURCE)
578 sprctl |= SPRITE_SOURCE_KEY;
579
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200580 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
581 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
582
Damien Lespiau5a35e992012-10-26 18:20:12 +0100583 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
584 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100585 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100586 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200587 else if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Damien Lespiau5a35e992012-10-26 18:20:12 +0100588 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
589 else
590 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100591
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800592 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100593 if (intel_plane->can_scale)
594 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800595 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100596 I915_WRITE(SPRSURF(pipe),
Ville Syrjälä6687c902015-09-15 13:16:41 +0300597 intel_fb_gtt_offset(fb, rotation) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300598 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800599}
600
601static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200602ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800603{
604 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100605 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800606 struct intel_plane *intel_plane = to_intel_plane(plane);
607 int pipe = intel_plane->pipe;
608
Ville Syrjäläc5626572015-10-15 17:04:04 +0300609 I915_WRITE(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800610 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100611 if (intel_plane->can_scale)
612 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300613
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300614 I915_WRITE(SPRSURF(pipe), 0);
615 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800616}
617
618static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100619ilk_update_plane(struct drm_plane *plane,
620 const struct intel_crtc_state *crtc_state,
621 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800622{
623 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100624 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800625 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100626 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200627 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100628 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200629 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200630 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100631 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300632 int crtc_x = plane_state->base.dst.x1;
633 int crtc_y = plane_state->base.dst.y1;
634 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
635 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
636 uint32_t x = plane_state->base.src.x1 >> 16;
637 uint32_t y = plane_state->base.src.y1 >> 16;
638 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
639 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800640
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200641 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800642
643 switch (fb->pixel_format) {
644 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800645 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800646 break;
647 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800648 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800649 break;
650 case DRM_FORMAT_YUYV:
651 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800652 break;
653 case DRM_FORMAT_YVYU:
654 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800655 break;
656 case DRM_FORMAT_UYVY:
657 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800658 break;
659 case DRM_FORMAT_VYUY:
660 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800661 break;
662 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200663 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800664 }
665
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800666 /*
667 * Enable gamma to match primary/cursor plane behaviour.
668 * FIXME should be user controllable via propertiesa.
669 */
670 dvscntr |= DVS_GAMMA_ENABLE;
671
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200672 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800673 dvscntr |= DVS_TILED;
674
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200675 if (rotation & DRM_ROTATE_180)
676 dvscntr |= DVS_ROTATE_180;
677
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100678 if (IS_GEN6(dev_priv))
Chris Wilsond1686ae2012-04-10 11:41:49 +0100679 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800680
681 /* Sizes are 0 based */
682 src_w--;
683 src_h--;
684 crtc_w--;
685 crtc_h--;
686
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100687 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200688 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800689 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
690
Ville Syrjälä29490562016-01-20 18:02:50 +0200691 intel_add_fb_offsets(&x, &y, plane_state, 0);
692 dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100693
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200694 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530695 x += src_w;
696 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530697 }
698
Ville Syrjälä29490562016-01-20 18:02:50 +0200699 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300700
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200701 if (key->flags) {
702 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
703 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
704 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
705 }
706
707 if (key->flags & I915_SET_COLORKEY_DESTINATION)
708 dvscntr |= DVS_DEST_KEY;
709 else if (key->flags & I915_SET_COLORKEY_SOURCE)
710 dvscntr |= DVS_SOURCE_KEY;
711
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200712 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
713 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
714
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200715 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Damien Lespiau5a35e992012-10-26 18:20:12 +0100716 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
717 else
718 I915_WRITE(DVSLINOFF(pipe), linear_offset);
719
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800720 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
721 I915_WRITE(DVSSCALE(pipe), dvsscale);
722 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100723 I915_WRITE(DVSSURF(pipe),
Ville Syrjälä6687c902015-09-15 13:16:41 +0300724 intel_fb_gtt_offset(fb, rotation) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300725 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800726}
727
728static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200729ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800730{
731 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100732 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800733 struct intel_plane *intel_plane = to_intel_plane(plane);
734 int pipe = intel_plane->pipe;
735
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200736 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800737 /* Disable the scaler */
738 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200739
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100740 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300741 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800742}
743
Jesse Barnes8ea30862012-01-03 08:05:39 -0800744static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300745intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200746 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300747 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800748{
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100749 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200750 struct drm_crtc *crtc = state->base.crtc;
751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800752 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800753 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300754 int crtc_x, crtc_y;
755 unsigned int crtc_w, crtc_h;
756 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300757 struct drm_rect *src = &state->base.src;
758 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300759 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300760 int hscale, vscale;
761 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700762 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200763 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800764
Rob Clark1638d302016-11-05 11:08:08 -0400765 *src = drm_plane_state_src(&state->base);
766 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300767
Matt Ropercf4c7c12014-12-04 10:27:42 -0800768 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300769 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200770 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800771 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700772
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800773 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300774 if (intel_plane->pipe != intel_crtc->pipe) {
775 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800776 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300777 }
778
779 /* FIXME check all gen limits */
780 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
781 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
782 return -EINVAL;
783 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800784
Chandra Konduru225c2282015-05-18 16:18:44 -0700785 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100786 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700787 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200788 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700789 can_scale = 1;
790 min_scale = 1;
791 max_scale = skl_max_scale(intel_crtc, crtc_state);
792 } else {
793 can_scale = 0;
794 min_scale = DRM_PLANE_HELPER_NO_SCALING;
795 max_scale = DRM_PLANE_HELPER_NO_SCALING;
796 }
797 } else {
798 can_scale = intel_plane->can_scale;
799 max_scale = intel_plane->max_downscale << 16;
800 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
801 }
802
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300803 /*
804 * FIXME the following code does a bunch of fuzzy adjustments to the
805 * coordinates and sizes. We probably need some way to decide whether
806 * more strict checking should be done instead.
807 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300808 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800809 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530810
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300811 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300812 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300813
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300814 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300815 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800816
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300817 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800818
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300819 crtc_x = dst->x1;
820 crtc_y = dst->y1;
821 crtc_w = drm_rect_width(dst);
822 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100823
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300824 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300825 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300826 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300827 if (hscale < 0) {
828 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200829 drm_rect_debug_print("src: ", src, true);
830 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300831
832 return hscale;
833 }
834
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300835 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300836 if (vscale < 0) {
837 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200838 drm_rect_debug_print("src: ", src, true);
839 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300840
841 return vscale;
842 }
843
Ville Syrjälä17316932013-04-24 18:52:38 +0300844 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300845 drm_rect_adjust_size(src,
846 drm_rect_width(dst) * hscale - drm_rect_width(src),
847 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300848
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300849 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800850 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530851
Ville Syrjälä17316932013-04-24 18:52:38 +0300852 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800853 WARN_ON(src->x1 < (int) state->base.src_x ||
854 src->y1 < (int) state->base.src_y ||
855 src->x2 > (int) state->base.src_x + state->base.src_w ||
856 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300857
858 /*
859 * Hardware doesn't handle subpixel coordinates.
860 * Adjust to (macro)pixel boundary, but be careful not to
861 * increase the source viewport size, because that could
862 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300863 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300864 src_x = src->x1 >> 16;
865 src_w = drm_rect_width(src) >> 16;
866 src_y = src->y1 >> 16;
867 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300868
869 if (format_is_yuv(fb->pixel_format)) {
870 src_x &= ~1;
871 src_w &= ~1;
872
873 /*
874 * Must keep src and dst the
875 * same if we can't scale.
876 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700877 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300878 crtc_w &= ~1;
879
880 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300881 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300882 }
883 }
884
885 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300886 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300887 unsigned int width_bytes;
Ville Syrjäläac484962016-01-20 21:05:26 +0200888 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300889
Chandra Konduru225c2282015-05-18 16:18:44 -0700890 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300891
892 /* FIXME interlacing min height is 6 */
893
894 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300895 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300896
897 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300898 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300899
Ville Syrjäläac484962016-01-20 21:05:26 +0200900 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300901
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100902 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700903 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300904 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
905 return -EINVAL;
906 }
907 }
908
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300909 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700910 src->x1 = src_x << 16;
911 src->x2 = (src_x + src_w) << 16;
912 src->y1 = src_y << 16;
913 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300914 }
915
916 dst->x1 = crtc_x;
917 dst->x2 = crtc_x + crtc_w;
918 dst->y1 = crtc_y;
919 dst->y2 = crtc_y + crtc_h;
920
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100921 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200922 ret = skl_check_plane_surface(state);
923 if (ret)
924 return ret;
925 }
926
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300927 return 0;
928}
929
Jesse Barnes8ea30862012-01-03 08:05:39 -0800930int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
931 struct drm_file *file_priv)
932{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100933 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800934 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800935 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200936 struct drm_plane_state *plane_state;
937 struct drm_atomic_state *state;
938 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800939 int ret = 0;
940
Jesse Barnes8ea30862012-01-03 08:05:39 -0800941 /* Make sure we don't try to enable both src & dest simultaneously */
942 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
943 return -EINVAL;
944
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100945 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200946 set->flags & I915_SET_COLORKEY_DESTINATION)
947 return -EINVAL;
948
Rob Clark7707e652014-07-17 23:30:04 -0400949 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200950 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
951 return -ENOENT;
952
953 drm_modeset_acquire_init(&ctx, 0);
954
955 state = drm_atomic_state_alloc(plane->dev);
956 if (!state) {
957 ret = -ENOMEM;
958 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800959 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200960 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800961
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200962 while (1) {
963 plane_state = drm_atomic_get_plane_state(state, plane);
964 ret = PTR_ERR_OR_ZERO(plane_state);
965 if (!ret) {
966 to_intel_plane_state(plane_state)->ckey = *set;
967 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700968 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200969
970 if (ret != -EDEADLK)
971 break;
972
973 drm_atomic_state_clear(state);
974 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -0700975 }
976
Chris Wilson08536952016-10-14 13:18:18 +0100977 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200978out:
979 drm_modeset_drop_locks(&ctx);
980 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800981 return ret;
982}
983
Damien Lespiaudada2d52015-05-12 16:13:22 +0100984static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +0100985 DRM_FORMAT_XRGB8888,
986 DRM_FORMAT_YUYV,
987 DRM_FORMAT_YVYU,
988 DRM_FORMAT_UYVY,
989 DRM_FORMAT_VYUY,
990};
991
Damien Lespiaudada2d52015-05-12 16:13:22 +0100992static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800993 DRM_FORMAT_XBGR8888,
994 DRM_FORMAT_XRGB8888,
995 DRM_FORMAT_YUYV,
996 DRM_FORMAT_YVYU,
997 DRM_FORMAT_UYVY,
998 DRM_FORMAT_VYUY,
999};
1000
Damien Lespiaudada2d52015-05-12 16:13:22 +01001001static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001002 DRM_FORMAT_RGB565,
1003 DRM_FORMAT_ABGR8888,
1004 DRM_FORMAT_ARGB8888,
1005 DRM_FORMAT_XBGR8888,
1006 DRM_FORMAT_XRGB8888,
1007 DRM_FORMAT_XBGR2101010,
1008 DRM_FORMAT_ABGR2101010,
1009 DRM_FORMAT_YUYV,
1010 DRM_FORMAT_YVYU,
1011 DRM_FORMAT_UYVY,
1012 DRM_FORMAT_VYUY,
1013};
1014
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001015static uint32_t skl_plane_formats[] = {
1016 DRM_FORMAT_RGB565,
1017 DRM_FORMAT_ABGR8888,
1018 DRM_FORMAT_ARGB8888,
1019 DRM_FORMAT_XBGR8888,
1020 DRM_FORMAT_XRGB8888,
1021 DRM_FORMAT_YUYV,
1022 DRM_FORMAT_YVYU,
1023 DRM_FORMAT_UYVY,
1024 DRM_FORMAT_VYUY,
1025};
1026
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001027struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001028intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1029 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001030{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001031 struct intel_plane *intel_plane = NULL;
1032 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001033 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001034 const uint32_t *plane_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001035 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001036 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001037 int ret;
1038
Daniel Vetterb14c5672013-09-19 12:18:32 +02001039 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001040 if (!intel_plane) {
1041 ret = -ENOMEM;
1042 goto fail;
1043 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001044
Matt Roper8e7d6882015-01-21 16:35:41 -08001045 state = intel_create_plane_state(&intel_plane->base);
1046 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001047 ret = -ENOMEM;
1048 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001049 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001050 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001051
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001052 if (INTEL_GEN(dev_priv) >= 9) {
1053 intel_plane->can_scale = true;
1054 state->scaler_id = -1;
1055
1056 intel_plane->update_plane = skl_update_plane;
1057 intel_plane->disable_plane = skl_disable_plane;
1058
1059 plane_formats = skl_plane_formats;
1060 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1061 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1062 intel_plane->can_scale = false;
1063 intel_plane->max_downscale = 1;
1064
1065 intel_plane->update_plane = vlv_update_plane;
1066 intel_plane->disable_plane = vlv_disable_plane;
1067
1068 plane_formats = vlv_plane_formats;
1069 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1070 } else if (INTEL_GEN(dev_priv) >= 7) {
1071 if (IS_IVYBRIDGE(dev_priv)) {
1072 intel_plane->can_scale = true;
1073 intel_plane->max_downscale = 2;
1074 } else {
1075 intel_plane->can_scale = false;
1076 intel_plane->max_downscale = 1;
1077 }
1078
1079 intel_plane->update_plane = ivb_update_plane;
1080 intel_plane->disable_plane = ivb_disable_plane;
1081
1082 plane_formats = snb_plane_formats;
1083 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1084 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001085 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001086 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001087
Chris Wilsond1686ae2012-04-10 11:41:49 +01001088 intel_plane->update_plane = ilk_update_plane;
1089 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001090
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001091 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001092 plane_formats = snb_plane_formats;
1093 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1094 } else {
1095 plane_formats = ilk_plane_formats;
1096 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1097 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001098 }
1099
Dave Airlie5481e272016-10-25 16:36:13 +10001100 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001101 supported_rotations =
1102 DRM_ROTATE_0 | DRM_ROTATE_90 |
1103 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001104 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1105 supported_rotations =
1106 DRM_ROTATE_0 | DRM_ROTATE_180 |
1107 DRM_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001108 } else {
1109 supported_rotations =
1110 DRM_ROTATE_0 | DRM_ROTATE_180;
1111 }
1112
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001113 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001114 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001115 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301116 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001117 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001118
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001119 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001120
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001121 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001122 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1123 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001124 plane_formats, num_plane_formats,
1125 DRM_PLANE_TYPE_OVERLAY,
1126 "plane %d%c", plane + 2, pipe_name(pipe));
1127 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001128 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1129 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001130 plane_formats, num_plane_formats,
1131 DRM_PLANE_TYPE_OVERLAY,
1132 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001133 if (ret)
1134 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001135
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001136 drm_plane_create_rotation_property(&intel_plane->base,
1137 DRM_ROTATE_0,
1138 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301139
Matt Roperea2c67b2014-12-23 10:41:52 -08001140 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1141
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001142 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001143
1144fail:
1145 kfree(state);
1146 kfree(intel_plane);
1147
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001148 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001149}