blob: 97b1a54eb09f196fd99c4fc226a8e584d10df389 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080040#include "i915_drv.h"
41
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030042static bool
43format_is_yuv(uint32_t format)
44{
45 switch (format) {
46 case DRM_FORMAT_YUYV:
47 case DRM_FORMAT_UYVY:
48 case DRM_FORMAT_VYUY:
49 case DRM_FORMAT_YVYU:
50 return true;
51 default:
52 return false;
53 }
54}
55
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030056static int usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
57 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030058{
59 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030060 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030061 return 1;
62
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030063 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
64 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030065}
66
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020067/**
68 * intel_pipe_update_start() - start update of a set of display registers
69 * @crtc: the crtc of which the registers are going to be updated
70 * @start_vbl_count: vblank counter return pointer used for error checking
71 *
72 * Mark the start of an update to pipe registers that should be updated
73 * atomically regarding vblank. If the next vblank will happens within
74 * the next 100 us, this function waits until the vblank passes.
75 *
76 * After a successful call to this function, interrupts will be disabled
77 * until a subsequent call to intel_pipe_update_end(). That is done to
78 * avoid random delays. The value written to @start_vbl_count should be
79 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020080 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020081void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030082{
Ville Syrjälä124abe02015-09-08 13:40:45 +030083 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030084 long timeout = msecs_to_jiffies_timeout(1);
85 int scanline, min, max, vblank_start;
Ville Syrjälä210871b62014-05-22 19:00:50 +030086 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 DEFINE_WAIT(wait);
88
Ville Syrjälä124abe02015-09-08 13:40:45 +030089 vblank_start = adjusted_mode->crtc_vblank_start;
90 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030091 vblank_start = DIV_ROUND_UP(vblank_start, 2);
92
93 /* FIXME needs to be calibrated sensibly */
Ville Syrjälä124abe02015-09-08 13:40:45 +030094 min = vblank_start - usecs_to_scanlines(adjusted_mode, 100);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030095 max = vblank_start - 1;
96
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020097 local_irq_disable();
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020098
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200100 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300101
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100102 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200103 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300104
Jesse Barnesd637ce32015-09-17 08:08:32 -0700105 crtc->debug.min_vbl = min;
106 crtc->debug.max_vbl = max;
107 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300108
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300109 for (;;) {
110 /*
111 * prepare_to_wait() has a memory barrier, which guarantees
112 * other CPUs can see the task state update by the time we
113 * read the scanline.
114 */
Ville Syrjälä210871b62014-05-22 19:00:50 +0300115 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300116
117 scanline = intel_get_crtc_scanline(crtc);
118 if (scanline < min || scanline > max)
119 break;
120
121 if (timeout <= 0) {
122 DRM_ERROR("Potential atomic update failure on pipe %c\n",
123 pipe_name(crtc->pipe));
124 break;
125 }
126
127 local_irq_enable();
128
129 timeout = schedule_timeout(timeout);
130
131 local_irq_disable();
132 }
133
Ville Syrjälä210871b62014-05-22 19:00:50 +0300134 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300135
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100136 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300137
Jesse Barneseb120ef2015-09-15 14:19:32 -0700138 crtc->debug.scanline_start = scanline;
139 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200140 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300141
Jesse Barnesd637ce32015-09-17 08:08:32 -0700142 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300143}
144
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200145/**
146 * intel_pipe_update_end() - end update of a set of display registers
147 * @crtc: the crtc of which the registers were updated
148 * @start_vbl_count: start vblank counter (used for error checking)
149 *
150 * Mark the end of an update started with intel_pipe_update_start(). This
151 * re-enables interrupts and verifies the update was actually completed
152 * before a vblank using the value of @start_vbl_count.
153 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200154void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300155{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300156 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700157 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200158 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200159 ktime_t end_vbl_time = ktime_get();
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200161 if (work) {
162 work->flip_queued_vblank = end_vbl_count;
163 smp_mb__before_atomic();
164 atomic_set(&work->pending, 1);
165 }
166
Jesse Barnesd637ce32015-09-17 08:08:32 -0700167 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300168
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300169 local_irq_enable();
170
Jesse Barneseb120ef2015-09-15 14:19:32 -0700171 if (crtc->debug.start_vbl_count &&
172 crtc->debug.start_vbl_count != end_vbl_count) {
173 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
174 pipe_name(pipe), crtc->debug.start_vbl_count,
175 end_vbl_count,
176 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
177 crtc->debug.min_vbl, crtc->debug.max_vbl,
178 crtc->debug.scanline_start, scanline_end);
179 }
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300180}
181
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800182static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100183skl_update_plane(struct drm_plane *drm_plane,
184 const struct intel_crtc_state *crtc_state,
185 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000186{
187 struct drm_device *dev = drm_plane->dev;
188 struct drm_i915_private *dev_priv = dev->dev_private;
189 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100190 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200191 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000192 const int pipe = intel_plane->pipe;
193 const int plane = intel_plane->plane + 1;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530194 u32 plane_ctl, stride_div, stride;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100195 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +0200196 u32 surf_addr;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530197 u32 tile_height, plane_offset, plane_size;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200198 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530199 int x_offset, y_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100200 int crtc_x = plane_state->dst.x1;
201 int crtc_y = plane_state->dst.y1;
202 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
203 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
204 uint32_t x = plane_state->src.x1 >> 16;
205 uint32_t y = plane_state->src.y1 >> 16;
206 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
207 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000208
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200209 plane_ctl = PLANE_CTL_ENABLE |
Bob Paauwee12c8ce2015-08-27 13:46:30 -0700210 PLANE_CTL_PIPE_GAMMA_ENABLE |
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200211 PLANE_CTL_PIPE_CSC_ENABLE;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000212
Chandra Konduruc3318792015-04-15 15:15:02 -0700213 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
214 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiaub3218032015-02-27 11:15:18 +0000215
Chandra Konduruc3318792015-04-15 15:15:02 -0700216 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000217
Ville Syrjälä7b49f942016-01-12 21:08:32 +0200218 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +0000219 fb->pixel_format);
220
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000221 /* Sizes are 0 based */
222 src_w--;
223 src_h--;
224 crtc_w--;
225 crtc_h--;
226
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200227 if (key->flags) {
228 I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
229 I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
230 I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
231 }
232
233 if (key->flags & I915_SET_COLORKEY_DESTINATION)
234 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
235 else if (key->flags & I915_SET_COLORKEY_SOURCE)
236 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
237
Tvrtko Ursulindedf2782015-09-21 10:45:35 +0100238 surf_addr = intel_plane_obj_offset(intel_plane, obj, 0);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000239
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530240 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +0200241 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
242
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530243 /* stride: Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +0200244 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530245 stride = DIV_ROUND_UP(fb->height, tile_height);
246 plane_size = (src_w << 16) | src_h;
247 x_offset = stride * tile_height - y - (src_h + 1);
248 y_offset = x;
249 } else {
250 stride = fb->pitches[0] / stride_div;
251 plane_size = (src_h << 16) | src_w;
252 x_offset = x;
253 y_offset = y;
254 }
255 plane_offset = y_offset << 16 | x_offset;
256
257 I915_WRITE(PLANE_OFFSET(pipe, plane), plane_offset);
258 I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530259 I915_WRITE(PLANE_SIZE(pipe, plane), plane_size);
Chandra Konduruc3318792015-04-15 15:15:02 -0700260
261 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100262 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100263 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300264 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700265
266 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
267 PS_PLANE_SEL(plane));
Imre Deak7494bcd2016-05-12 16:18:49 +0300268
269 scaler = &crtc_state->scaler_state.scalers[scaler_id];
270
271 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
272 PS_SCALER_EN | PS_PLANE_SEL(plane) | scaler->mode);
Chandra Konduruc3318792015-04-15 15:15:02 -0700273 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
274 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
275 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
276 ((crtc_w + 1) << 16)|(crtc_h + 1));
277
278 I915_WRITE(PLANE_POS(pipe, plane), 0);
279 } else {
280 I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
281 }
282
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000283 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000284 I915_WRITE(PLANE_SURF(pipe, plane), surf_addr);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000285 POSTING_READ(PLANE_SURF(pipe, plane));
286}
287
288static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200289skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000290{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300291 struct drm_device *dev = dplane->dev;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000292 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300293 struct intel_plane *intel_plane = to_intel_plane(dplane);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000294 const int pipe = intel_plane->pipe;
295 const int plane = intel_plane->plane + 1;
296
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200297 I915_WRITE(PLANE_CTL(pipe, plane), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000298
Ville Syrjälä2ddc1da2015-03-19 17:57:14 +0200299 I915_WRITE(PLANE_SURF(pipe, plane), 0);
300 POSTING_READ(PLANE_SURF(pipe, plane));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000301}
302
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000303static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300304chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
305{
306 struct drm_i915_private *dev_priv = intel_plane->base.dev->dev_private;
307 int plane = intel_plane->plane;
308
309 /* Seems RGB data bypasses the CSC always */
310 if (!format_is_yuv(format))
311 return;
312
313 /*
314 * BT.601 limited range YCbCr -> full range RGB
315 *
316 * |r| | 6537 4769 0| |cr |
317 * |g| = |-3330 4769 -1605| x |y-64|
318 * |b| | 0 4769 8263| |cb |
319 *
320 * Cb and Cr apparently come in as signed already, so no
321 * need for any offset. For Y we need to remove the offset.
322 */
323 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
324 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
325 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
326
327 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
328 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
329 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
330 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
331 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
332
333 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
334 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
335 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
336
337 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
338 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
339 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
340}
341
342static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100343vlv_update_plane(struct drm_plane *dplane,
344 const struct intel_crtc_state *crtc_state,
345 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700346{
347 struct drm_device *dev = dplane->dev;
348 struct drm_i915_private *dev_priv = dev->dev_private;
349 struct intel_plane *intel_plane = to_intel_plane(dplane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100350 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200351 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700352 int pipe = intel_plane->pipe;
353 int plane = intel_plane->plane;
354 u32 sprctl;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200355 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200356 unsigned int rotation = dplane->state->rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +0200357 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100358 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
359 int crtc_x = plane_state->dst.x1;
360 int crtc_y = plane_state->dst.y1;
361 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
362 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
363 uint32_t x = plane_state->src.x1 >> 16;
364 uint32_t y = plane_state->src.y1 >> 16;
365 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
366 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700367
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200368 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700369
370 switch (fb->pixel_format) {
371 case DRM_FORMAT_YUYV:
372 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
373 break;
374 case DRM_FORMAT_YVYU:
375 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
376 break;
377 case DRM_FORMAT_UYVY:
378 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
379 break;
380 case DRM_FORMAT_VYUY:
381 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
382 break;
383 case DRM_FORMAT_RGB565:
384 sprctl |= SP_FORMAT_BGR565;
385 break;
386 case DRM_FORMAT_XRGB8888:
387 sprctl |= SP_FORMAT_BGRX8888;
388 break;
389 case DRM_FORMAT_ARGB8888:
390 sprctl |= SP_FORMAT_BGRA8888;
391 break;
392 case DRM_FORMAT_XBGR2101010:
393 sprctl |= SP_FORMAT_RGBX1010102;
394 break;
395 case DRM_FORMAT_ABGR2101010:
396 sprctl |= SP_FORMAT_RGBA1010102;
397 break;
398 case DRM_FORMAT_XBGR8888:
399 sprctl |= SP_FORMAT_RGBX8888;
400 break;
401 case DRM_FORMAT_ABGR8888:
402 sprctl |= SP_FORMAT_RGBA8888;
403 break;
404 default:
405 /*
406 * If we get here one of the upper layers failed to filter
407 * out the unsupported plane formats
408 */
409 BUG();
410 break;
411 }
412
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800413 /*
414 * Enable gamma to match primary/cursor plane behaviour.
415 * FIXME should be user controllable via propertiesa.
416 */
417 sprctl |= SP_GAMMA_ENABLE;
418
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700419 if (obj->tiling_mode != I915_TILING_NONE)
420 sprctl |= SP_TILED;
421
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700422 /* Sizes are 0 based */
423 src_w--;
424 src_h--;
425 crtc_w--;
426 crtc_h--;
427
Ville Syrjäläac484962016-01-20 21:05:26 +0200428 linear_offset = y * fb->pitches[0] + x * cpp;
Ville Syrjälä4f2d9932016-02-15 22:54:44 +0200429 sprsurf_offset = intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200430 fb->pitches[0], rotation);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700431 linear_offset -= sprsurf_offset;
432
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200433 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530434 sprctl |= SP_ROTATE_180;
435
436 x += src_w;
437 y += src_h;
Ville Syrjäläac484962016-01-20 21:05:26 +0200438 linear_offset += src_h * fb->pitches[0] + src_w * cpp;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530439 }
440
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200441 if (key->flags) {
442 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
443 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
444 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
445 }
446
447 if (key->flags & I915_SET_COLORKEY_SOURCE)
448 sprctl |= SP_SOURCE_KEY;
449
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300450 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
451 chv_update_csc(intel_plane, fb->pixel_format);
452
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200453 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
454 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
455
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700456 if (obj->tiling_mode != I915_TILING_NONE)
457 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
458 else
459 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
460
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300461 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
462
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700463 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
464 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100465 I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
466 sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300467 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700468}
469
470static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200471vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700472{
473 struct drm_device *dev = dplane->dev;
474 struct drm_i915_private *dev_priv = dev->dev_private;
475 struct intel_plane *intel_plane = to_intel_plane(dplane);
476 int pipe = intel_plane->pipe;
477 int plane = intel_plane->plane;
478
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200479 I915_WRITE(SPCNTR(pipe, plane), 0);
480
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100481 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300482 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700483}
484
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700485static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100486ivb_update_plane(struct drm_plane *plane,
487 const struct intel_crtc_state *crtc_state,
488 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800489{
490 struct drm_device *dev = plane->dev;
491 struct drm_i915_private *dev_priv = dev->dev_private;
492 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100493 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200494 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200495 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800496 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200497 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200498 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +0200499 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100500 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
501 int crtc_x = plane_state->dst.x1;
502 int crtc_y = plane_state->dst.y1;
503 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
504 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
505 uint32_t x = plane_state->src.x1 >> 16;
506 uint32_t y = plane_state->src.y1 >> 16;
507 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
508 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800509
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200510 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800511
512 switch (fb->pixel_format) {
513 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530514 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800515 break;
516 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530517 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800518 break;
519 case DRM_FORMAT_YUYV:
520 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800521 break;
522 case DRM_FORMAT_YVYU:
523 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800524 break;
525 case DRM_FORMAT_UYVY:
526 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800527 break;
528 case DRM_FORMAT_VYUY:
529 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800530 break;
531 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200532 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800533 }
534
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800535 /*
536 * Enable gamma to match primary/cursor plane behaviour.
537 * FIXME should be user controllable via propertiesa.
538 */
539 sprctl |= SPRITE_GAMMA_ENABLE;
540
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800541 if (obj->tiling_mode != I915_TILING_NONE)
542 sprctl |= SPRITE_TILED;
543
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200544 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300545 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
546 else
547 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
548
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700549 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200550 sprctl |= SPRITE_PIPE_CSC_ENABLE;
551
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800552 /* Sizes are 0 based */
553 src_w--;
554 src_h--;
555 crtc_w--;
556 crtc_h--;
557
Ville Syrjälä8553c182013-12-05 15:51:39 +0200558 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800559 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800560
Ville Syrjäläac484962016-01-20 21:05:26 +0200561 linear_offset = y * fb->pitches[0] + x * cpp;
Ville Syrjälä4f2d9932016-02-15 22:54:44 +0200562 sprsurf_offset = intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200563 fb->pitches[0], rotation);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100564 linear_offset -= sprsurf_offset;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800565
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200566 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530567 sprctl |= SPRITE_ROTATE_180;
568
569 /* HSW and BDW does this automagically in hardware */
570 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
571 x += src_w;
572 y += src_h;
Ville Syrjäläac484962016-01-20 21:05:26 +0200573 linear_offset += src_h * fb->pitches[0] + src_w * cpp;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530574 }
575 }
576
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200577 if (key->flags) {
578 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
579 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
580 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
581 }
582
583 if (key->flags & I915_SET_COLORKEY_DESTINATION)
584 sprctl |= SPRITE_DEST_KEY;
585 else if (key->flags & I915_SET_COLORKEY_SOURCE)
586 sprctl |= SPRITE_SOURCE_KEY;
587
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200588 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
589 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
590
Damien Lespiau5a35e992012-10-26 18:20:12 +0100591 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
592 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700593 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100594 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
595 else if (obj->tiling_mode != I915_TILING_NONE)
596 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
597 else
598 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100599
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800600 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100601 if (intel_plane->can_scale)
602 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800603 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100604 I915_WRITE(SPRSURF(pipe),
605 i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300606 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800607}
608
609static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200610ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800611{
612 struct drm_device *dev = plane->dev;
613 struct drm_i915_private *dev_priv = dev->dev_private;
614 struct intel_plane *intel_plane = to_intel_plane(plane);
615 int pipe = intel_plane->pipe;
616
Ville Syrjäläc5626572015-10-15 17:04:04 +0300617 I915_WRITE(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800618 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100619 if (intel_plane->can_scale)
620 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300621
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300622 I915_WRITE(SPRSURF(pipe), 0);
623 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800624}
625
626static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100627ilk_update_plane(struct drm_plane *plane,
628 const struct intel_crtc_state *crtc_state,
629 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800630{
631 struct drm_device *dev = plane->dev;
632 struct drm_i915_private *dev_priv = dev->dev_private;
633 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100634 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200635 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200636 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100637 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200638 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200639 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +0200640 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100641 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
642 int crtc_x = plane_state->dst.x1;
643 int crtc_y = plane_state->dst.y1;
644 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
645 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
646 uint32_t x = plane_state->src.x1 >> 16;
647 uint32_t y = plane_state->src.y1 >> 16;
648 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
649 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800650
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200651 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800652
653 switch (fb->pixel_format) {
654 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800655 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800656 break;
657 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800658 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800659 break;
660 case DRM_FORMAT_YUYV:
661 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800662 break;
663 case DRM_FORMAT_YVYU:
664 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800665 break;
666 case DRM_FORMAT_UYVY:
667 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800668 break;
669 case DRM_FORMAT_VYUY:
670 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800671 break;
672 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200673 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800674 }
675
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800676 /*
677 * Enable gamma to match primary/cursor plane behaviour.
678 * FIXME should be user controllable via propertiesa.
679 */
680 dvscntr |= DVS_GAMMA_ENABLE;
681
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800682 if (obj->tiling_mode != I915_TILING_NONE)
683 dvscntr |= DVS_TILED;
684
Chris Wilsond1686ae2012-04-10 11:41:49 +0100685 if (IS_GEN6(dev))
686 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800687
688 /* Sizes are 0 based */
689 src_w--;
690 src_h--;
691 crtc_w--;
692 crtc_h--;
693
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100694 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200695 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800696 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
697
Ville Syrjäläac484962016-01-20 21:05:26 +0200698 linear_offset = y * fb->pitches[0] + x * cpp;
Ville Syrjälä4f2d9932016-02-15 22:54:44 +0200699 dvssurf_offset = intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200700 fb->pitches[0], rotation);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100701 linear_offset -= dvssurf_offset;
702
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200703 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530704 dvscntr |= DVS_ROTATE_180;
705
706 x += src_w;
707 y += src_h;
Ville Syrjäläac484962016-01-20 21:05:26 +0200708 linear_offset += src_h * fb->pitches[0] + src_w * cpp;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530709 }
710
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200711 if (key->flags) {
712 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
713 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
714 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
715 }
716
717 if (key->flags & I915_SET_COLORKEY_DESTINATION)
718 dvscntr |= DVS_DEST_KEY;
719 else if (key->flags & I915_SET_COLORKEY_SOURCE)
720 dvscntr |= DVS_SOURCE_KEY;
721
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200722 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
723 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
724
Damien Lespiau5a35e992012-10-26 18:20:12 +0100725 if (obj->tiling_mode != I915_TILING_NONE)
726 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
727 else
728 I915_WRITE(DVSLINOFF(pipe), linear_offset);
729
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800730 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
731 I915_WRITE(DVSSCALE(pipe), dvsscale);
732 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100733 I915_WRITE(DVSSURF(pipe),
734 i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300735 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800736}
737
738static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200739ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800740{
741 struct drm_device *dev = plane->dev;
742 struct drm_i915_private *dev_priv = dev->dev_private;
743 struct intel_plane *intel_plane = to_intel_plane(plane);
744 int pipe = intel_plane->pipe;
745
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200746 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800747 /* Disable the scaler */
748 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200749
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100750 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300751 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800752}
753
Jesse Barnes8ea30862012-01-03 08:05:39 -0800754static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300755intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200756 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300757 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800758{
Chandra Konduruc3318792015-04-15 15:15:02 -0700759 struct drm_device *dev = plane->dev;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200760 struct drm_crtc *crtc = state->base.crtc;
761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800762 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800763 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300764 int crtc_x, crtc_y;
765 unsigned int crtc_w, crtc_h;
766 uint32_t src_x, src_y, src_w, src_h;
767 struct drm_rect *src = &state->src;
768 struct drm_rect *dst = &state->dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300769 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300770 int hscale, vscale;
771 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700772 bool can_scale;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800773
774 if (!fb) {
775 state->visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200776 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800777 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700778
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800779 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300780 if (intel_plane->pipe != intel_crtc->pipe) {
781 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800782 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300783 }
784
785 /* FIXME check all gen limits */
786 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
787 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
788 return -EINVAL;
789 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800790
Chandra Konduru225c2282015-05-18 16:18:44 -0700791 /* setup can_scale, min_scale, max_scale */
792 if (INTEL_INFO(dev)->gen >= 9) {
793 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200794 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700795 can_scale = 1;
796 min_scale = 1;
797 max_scale = skl_max_scale(intel_crtc, crtc_state);
798 } else {
799 can_scale = 0;
800 min_scale = DRM_PLANE_HELPER_NO_SCALING;
801 max_scale = DRM_PLANE_HELPER_NO_SCALING;
802 }
803 } else {
804 can_scale = intel_plane->can_scale;
805 max_scale = intel_plane->max_downscale << 16;
806 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
807 }
808
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300809 /*
810 * FIXME the following code does a bunch of fuzzy adjustments to the
811 * coordinates and sizes. We probably need some way to decide whether
812 * more strict checking should be done instead.
813 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300814 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800815 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530816
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300817 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300818 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300819
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300820 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300821 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800822
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200823 state->visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800824
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300825 crtc_x = dst->x1;
826 crtc_y = dst->y1;
827 crtc_w = drm_rect_width(dst);
828 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100829
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300830 if (state->visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300831 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300832 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300833 if (hscale < 0) {
834 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200835 drm_rect_debug_print("src: ", src, true);
836 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300837
838 return hscale;
839 }
840
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300841 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300842 if (vscale < 0) {
843 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200844 drm_rect_debug_print("src: ", src, true);
845 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300846
847 return vscale;
848 }
849
Ville Syrjälä17316932013-04-24 18:52:38 +0300850 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300851 drm_rect_adjust_size(src,
852 drm_rect_width(dst) * hscale - drm_rect_width(src),
853 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300854
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300855 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800856 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530857
Ville Syrjälä17316932013-04-24 18:52:38 +0300858 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800859 WARN_ON(src->x1 < (int) state->base.src_x ||
860 src->y1 < (int) state->base.src_y ||
861 src->x2 > (int) state->base.src_x + state->base.src_w ||
862 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300863
864 /*
865 * Hardware doesn't handle subpixel coordinates.
866 * Adjust to (macro)pixel boundary, but be careful not to
867 * increase the source viewport size, because that could
868 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300869 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300870 src_x = src->x1 >> 16;
871 src_w = drm_rect_width(src) >> 16;
872 src_y = src->y1 >> 16;
873 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300874
875 if (format_is_yuv(fb->pixel_format)) {
876 src_x &= ~1;
877 src_w &= ~1;
878
879 /*
880 * Must keep src and dst the
881 * same if we can't scale.
882 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700883 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300884 crtc_w &= ~1;
885
886 if (crtc_w == 0)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300887 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300888 }
889 }
890
891 /* Check size restrictions when scaling */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300892 if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300893 unsigned int width_bytes;
Ville Syrjäläac484962016-01-20 21:05:26 +0200894 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300895
Chandra Konduru225c2282015-05-18 16:18:44 -0700896 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300897
898 /* FIXME interlacing min height is 6 */
899
900 if (crtc_w < 3 || crtc_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300901 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300902
903 if (src_w < 3 || src_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300904 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300905
Ville Syrjäläac484962016-01-20 21:05:26 +0200906 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300907
Chandra Konduruc3318792015-04-15 15:15:02 -0700908 if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
909 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300910 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
911 return -EINVAL;
912 }
913 }
914
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300915 if (state->visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700916 src->x1 = src_x << 16;
917 src->x2 = (src_x + src_w) << 16;
918 src->y1 = src_y << 16;
919 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300920 }
921
922 dst->x1 = crtc_x;
923 dst->x2 = crtc_x + crtc_w;
924 dst->y1 = crtc_y;
925 dst->y2 = crtc_y + crtc_h;
926
927 return 0;
928}
929
Jesse Barnes8ea30862012-01-03 08:05:39 -0800930int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
931 struct drm_file *file_priv)
932{
933 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800934 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200935 struct drm_plane_state *plane_state;
936 struct drm_atomic_state *state;
937 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800938 int ret = 0;
939
Jesse Barnes8ea30862012-01-03 08:05:39 -0800940 /* Make sure we don't try to enable both src & dest simultaneously */
941 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
942 return -EINVAL;
943
Wayne Boyer666a4532015-12-09 12:29:35 -0800944 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200945 set->flags & I915_SET_COLORKEY_DESTINATION)
946 return -EINVAL;
947
Rob Clark7707e652014-07-17 23:30:04 -0400948 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200949 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
950 return -ENOENT;
951
952 drm_modeset_acquire_init(&ctx, 0);
953
954 state = drm_atomic_state_alloc(plane->dev);
955 if (!state) {
956 ret = -ENOMEM;
957 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800958 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200959 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800960
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200961 while (1) {
962 plane_state = drm_atomic_get_plane_state(state, plane);
963 ret = PTR_ERR_OR_ZERO(plane_state);
964 if (!ret) {
965 to_intel_plane_state(plane_state)->ckey = *set;
966 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700967 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200968
969 if (ret != -EDEADLK)
970 break;
971
972 drm_atomic_state_clear(state);
973 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -0700974 }
975
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200976 if (ret)
977 drm_atomic_state_free(state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200978
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200979out:
980 drm_modeset_drop_locks(&ctx);
981 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800982 return ret;
983}
984
Damien Lespiaudada2d52015-05-12 16:13:22 +0100985static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +0100986 DRM_FORMAT_XRGB8888,
987 DRM_FORMAT_YUYV,
988 DRM_FORMAT_YVYU,
989 DRM_FORMAT_UYVY,
990 DRM_FORMAT_VYUY,
991};
992
Damien Lespiaudada2d52015-05-12 16:13:22 +0100993static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800994 DRM_FORMAT_XBGR8888,
995 DRM_FORMAT_XRGB8888,
996 DRM_FORMAT_YUYV,
997 DRM_FORMAT_YVYU,
998 DRM_FORMAT_UYVY,
999 DRM_FORMAT_VYUY,
1000};
1001
Damien Lespiaudada2d52015-05-12 16:13:22 +01001002static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001003 DRM_FORMAT_RGB565,
1004 DRM_FORMAT_ABGR8888,
1005 DRM_FORMAT_ARGB8888,
1006 DRM_FORMAT_XBGR8888,
1007 DRM_FORMAT_XRGB8888,
1008 DRM_FORMAT_XBGR2101010,
1009 DRM_FORMAT_ABGR2101010,
1010 DRM_FORMAT_YUYV,
1011 DRM_FORMAT_YVYU,
1012 DRM_FORMAT_UYVY,
1013 DRM_FORMAT_VYUY,
1014};
1015
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001016static uint32_t skl_plane_formats[] = {
1017 DRM_FORMAT_RGB565,
1018 DRM_FORMAT_ABGR8888,
1019 DRM_FORMAT_ARGB8888,
1020 DRM_FORMAT_XBGR8888,
1021 DRM_FORMAT_XRGB8888,
1022 DRM_FORMAT_YUYV,
1023 DRM_FORMAT_YVYU,
1024 DRM_FORMAT_UYVY,
1025 DRM_FORMAT_VYUY,
1026};
1027
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001028int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001029intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001030{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001031 struct intel_plane *intel_plane = NULL;
1032 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001033 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001034 const uint32_t *plane_formats;
1035 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001036 int ret;
1037
Chris Wilsond1686ae2012-04-10 11:41:49 +01001038 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001039 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001040
Daniel Vetterb14c5672013-09-19 12:18:32 +02001041 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001042 if (!intel_plane) {
1043 ret = -ENOMEM;
1044 goto fail;
1045 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001046
Matt Roper8e7d6882015-01-21 16:35:41 -08001047 state = intel_create_plane_state(&intel_plane->base);
1048 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001049 ret = -ENOMEM;
1050 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001051 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001052 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001053
Chris Wilsond1686ae2012-04-10 11:41:49 +01001054 switch (INTEL_INFO(dev)->gen) {
1055 case 5:
1056 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001057 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001058 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001059 intel_plane->update_plane = ilk_update_plane;
1060 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001061
1062 if (IS_GEN6(dev)) {
1063 plane_formats = snb_plane_formats;
1064 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1065 } else {
1066 plane_formats = ilk_plane_formats;
1067 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1068 }
1069 break;
1070
1071 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001072 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001073 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001074 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001075 intel_plane->max_downscale = 2;
1076 } else {
1077 intel_plane->can_scale = false;
1078 intel_plane->max_downscale = 1;
1079 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001080
Wayne Boyer666a4532015-12-09 12:29:35 -08001081 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001082 intel_plane->update_plane = vlv_update_plane;
1083 intel_plane->disable_plane = vlv_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001084
1085 plane_formats = vlv_plane_formats;
1086 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1087 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001088 intel_plane->update_plane = ivb_update_plane;
1089 intel_plane->disable_plane = ivb_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001090
1091 plane_formats = snb_plane_formats;
1092 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1093 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001094 break;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001095 case 9:
Chandra Konduruc3318792015-04-15 15:15:02 -07001096 intel_plane->can_scale = true;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001097 intel_plane->update_plane = skl_update_plane;
1098 intel_plane->disable_plane = skl_disable_plane;
Chandra Konduru549e2bf2015-04-07 15:28:38 -07001099 state->scaler_id = -1;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001100
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001101 plane_formats = skl_plane_formats;
1102 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1103 break;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001104 default:
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001105 MISSING_CASE(INTEL_INFO(dev)->gen);
1106 ret = -ENODEV;
1107 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001108 }
1109
1110 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001111 intel_plane->plane = plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301112 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001113 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001114
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001115 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001116
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001117 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
Matt Roper65a3fea2015-01-21 16:35:42 -08001118 &intel_plane_funcs,
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001119 plane_formats, num_plane_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001120 DRM_PLANE_TYPE_OVERLAY, NULL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001121 if (ret)
1122 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001123
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301124 intel_create_rotation_property(dev, intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301125
Matt Roperea2c67b2014-12-23 10:41:52 -08001126 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1127
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001128 return 0;
1129
1130fail:
1131 kfree(state);
1132 kfree(intel_plane);
1133
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001134 return ret;
1135}