blob: 445fec9c2841ad61282e538d4cfdbe1436e04fb3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Kristian Høgsberg112b7152009-01-04 16:55:33 -050053static struct drm_driver driver;
54
Chris Wilson0673ad42016-06-24 14:00:22 +010055static unsigned int i915_load_fail_count;
56
57bool __i915_inject_load_failure(const char *func, int line)
58{
59 if (i915_load_fail_count >= i915.inject_load_failure)
60 return false;
61
62 if (++i915_load_fail_count == i915.inject_load_failure) {
63 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
64 i915.inject_load_failure, func, line);
65 return true;
66 }
67
68 return false;
69}
70
71#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
72#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
73 "providing the dmesg log by booting with drm.debug=0xf"
74
75void
76__i915_printk(struct drm_i915_private *dev_priv, const char *level,
77 const char *fmt, ...)
78{
79 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030080 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010081 bool is_error = level[1] <= KERN_ERR[1];
82 bool is_debug = level[1] == KERN_DEBUG[1];
83 struct va_format vaf;
84 va_list args;
85
86 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
87 return;
88
89 va_start(args, fmt);
90
91 vaf.fmt = fmt;
92 vaf.va = &args;
93
David Weinehallc49d13e2016-08-22 13:32:42 +030094 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010095 __builtin_return_address(0), &vaf);
96
97 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030098 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +010099 shown_bug_once = true;
100 }
101
102 va_end(args);
103}
104
105static bool i915_error_injected(struct drm_i915_private *dev_priv)
106{
107 return i915.inject_load_failure &&
108 i915_load_fail_count == i915.inject_load_failure;
109}
110
111#define i915_load_error(dev_priv, fmt, ...) \
112 __i915_printk(dev_priv, \
113 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
114 fmt, ##__VA_ARGS__)
115
116
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100117static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100118{
119 enum intel_pch ret = PCH_NOP;
120
121 /*
122 * In a virtualized passthrough environment we can be in a
123 * setup where the ISA bridge is not able to be passed through.
124 * In this case, a south bridge can be emulated and we have to
125 * make an educated guess as to which PCH is really there.
126 */
127
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100128 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100129 ret = PCH_IBX;
130 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100131 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100132 ret = PCH_CPT;
133 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100134 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100135 ret = PCH_LPT;
136 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100137 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_SPT;
139 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
140 }
141
142 return ret;
143}
144
Chris Wilson0673ad42016-06-24 14:00:22 +0100145static void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800146{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100147 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000153 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100177 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100181 WARN_ON(!(IS_GEN6(dev_priv) ||
182 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700183 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
184 /* PantherPoint is CPT compatible */
185 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300186 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100187 WARN_ON(!(IS_GEN6(dev_priv) ||
188 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300189 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
190 dev_priv->pch_type = PCH_LPT;
191 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100192 WARN_ON(!IS_HASWELL(dev_priv) &&
193 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100194 WARN_ON(IS_HSW_ULT(dev_priv) ||
195 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800196 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
197 dev_priv->pch_type = PCH_LPT;
198 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100199 WARN_ON(!IS_HASWELL(dev_priv) &&
200 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100201 WARN_ON(!IS_HSW_ULT(dev_priv) &&
202 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530203 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
204 dev_priv->pch_type = PCH_SPT;
205 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100206 WARN_ON(!IS_SKYLAKE(dev_priv) &&
207 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530208 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
209 dev_priv->pch_type = PCH_SPT;
210 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100211 WARN_ON(!IS_SKYLAKE(dev_priv) &&
212 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700213 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
214 dev_priv->pch_type = PCH_KBP;
215 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100216 WARN_ON(!IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100217 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700218 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100219 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200220 pch->subsystem_vendor ==
221 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
222 pch->subsystem_device ==
223 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100224 dev_priv->pch_type =
225 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200226 } else
227 continue;
228
Rui Guo6a9c4b32013-06-19 21:10:23 +0800229 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800230 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800232 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200233 DRM_DEBUG_KMS("No PCH found.\n");
234
235 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800236}
237
Chris Wilson0673ad42016-06-24 14:00:22 +0100238static int i915_getparam(struct drm_device *dev, void *data,
239 struct drm_file *file_priv)
240{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100241 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300242 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100243 drm_i915_getparam_t *param = data;
244 int value;
245
246 switch (param->param) {
247 case I915_PARAM_IRQ_ACTIVE:
248 case I915_PARAM_ALLOW_BATCHBUFFER:
249 case I915_PARAM_LAST_DISPATCH:
250 /* Reject all old ums/dri params. */
251 return -ENODEV;
252 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300253 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100254 break;
255 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300256 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100257 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100258 case I915_PARAM_NUM_FENCES_AVAIL:
259 value = dev_priv->num_fence_regs;
260 break;
261 case I915_PARAM_HAS_OVERLAY:
262 value = dev_priv->overlay ? 1 : 0;
263 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100264 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530265 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100266 break;
267 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530268 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 break;
270 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530271 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100272 break;
273 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530274 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100275 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300277 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
279 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300280 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
282 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300283 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300286 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100289 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300311 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100313 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100318 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100319 case I915_PARAM_MMAP_GTT_VERSION:
320 /* Though we've started our numbering from 1, and so class all
321 * earlier versions as 0, in effect their value is undefined as
322 * the ioctl will report EINVAL for the unknown param!
323 */
324 value = i915_gem_mmap_gtt_version();
325 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000326 case I915_PARAM_HAS_SCHEDULER:
327 value = dev_priv->engine[RCS] &&
328 dev_priv->engine[RCS]->schedule;
329 break;
David Weinehall16162472016-09-02 13:46:17 +0300330 case I915_PARAM_MMAP_VERSION:
331 /* Remember to bump this if the version changes! */
332 case I915_PARAM_HAS_GEM:
333 case I915_PARAM_HAS_PAGEFLIPPING:
334 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
335 case I915_PARAM_HAS_RELAXED_FENCING:
336 case I915_PARAM_HAS_COHERENT_RINGS:
337 case I915_PARAM_HAS_RELAXED_DELTA:
338 case I915_PARAM_HAS_GEN7_SOL_RESET:
339 case I915_PARAM_HAS_WAIT_TIMEOUT:
340 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
341 case I915_PARAM_HAS_PINNED_BATCHES:
342 case I915_PARAM_HAS_EXEC_NO_RELOC:
343 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
344 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
345 case I915_PARAM_HAS_EXEC_SOFTPIN:
346 /* For the time being all of these are always true;
347 * if some supported hardware does not have one of these
348 * features this value needs to be provided from
349 * INTEL_INFO(), a feature macro, or similar.
350 */
351 value = 1;
352 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 default:
354 DRM_DEBUG("Unknown parameter %d\n", param->param);
355 return -EINVAL;
356 }
357
Chris Wilsondda33002016-06-24 14:00:23 +0100358 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100360
361 return 0;
362}
363
364static int i915_get_bridge_dev(struct drm_device *dev)
365{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100366 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100367
368 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
369 if (!dev_priv->bridge_dev) {
370 DRM_ERROR("bridge device not found\n");
371 return -1;
372 }
373 return 0;
374}
375
376/* Allocate space for the MCH regs if needed, return nonzero on error */
377static int
378intel_alloc_mchbar_resource(struct drm_device *dev)
379{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100380 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000381 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100382 u32 temp_lo, temp_hi = 0;
383 u64 mchbar_addr;
384 int ret;
385
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000386 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100387 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
388 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
389 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
390
391 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
392#ifdef CONFIG_PNP
393 if (mchbar_addr &&
394 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
395 return 0;
396#endif
397
398 /* Get some space for it */
399 dev_priv->mch_res.name = "i915 MCHBAR";
400 dev_priv->mch_res.flags = IORESOURCE_MEM;
401 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
402 &dev_priv->mch_res,
403 MCHBAR_SIZE, MCHBAR_SIZE,
404 PCIBIOS_MIN_MEM,
405 0, pcibios_align_resource,
406 dev_priv->bridge_dev);
407 if (ret) {
408 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
409 dev_priv->mch_res.start = 0;
410 return ret;
411 }
412
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000413 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100414 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
415 upper_32_bits(dev_priv->mch_res.start));
416
417 pci_write_config_dword(dev_priv->bridge_dev, reg,
418 lower_32_bits(dev_priv->mch_res.start));
419 return 0;
420}
421
422/* Setup MCHBAR if possible, return true if we should disable it again */
423static void
424intel_setup_mchbar(struct drm_device *dev)
425{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100426 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000427 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100428 u32 temp;
429 bool enabled;
430
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100431 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100432 return;
433
434 dev_priv->mchbar_need_disable = false;
435
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100436 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100437 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
438 enabled = !!(temp & DEVEN_MCHBAR_EN);
439 } else {
440 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
441 enabled = temp & 1;
442 }
443
444 /* If it's already enabled, don't have to do anything */
445 if (enabled)
446 return;
447
448 if (intel_alloc_mchbar_resource(dev))
449 return;
450
451 dev_priv->mchbar_need_disable = true;
452
453 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100454 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100455 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
456 temp | DEVEN_MCHBAR_EN);
457 } else {
458 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
459 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
460 }
461}
462
463static void
464intel_teardown_mchbar(struct drm_device *dev)
465{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100466 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000467 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100468
469 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100470 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100471 u32 deven_val;
472
473 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
474 &deven_val);
475 deven_val &= ~DEVEN_MCHBAR_EN;
476 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
477 deven_val);
478 } else {
479 u32 mchbar_val;
480
481 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
482 &mchbar_val);
483 mchbar_val &= ~1;
484 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
485 mchbar_val);
486 }
487 }
488
489 if (dev_priv->mch_res.start)
490 release_resource(&dev_priv->mch_res);
491}
492
493/* true = enable decode, false = disable decoder */
494static unsigned int i915_vga_set_decode(void *cookie, bool state)
495{
496 struct drm_device *dev = cookie;
497
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000498 intel_modeset_vga_set_state(to_i915(dev), state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100499 if (state)
500 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
501 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
502 else
503 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
504}
505
506static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
507{
508 struct drm_device *dev = pci_get_drvdata(pdev);
509 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
510
511 if (state == VGA_SWITCHEROO_ON) {
512 pr_info("switched on\n");
513 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
514 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300515 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100516 i915_resume_switcheroo(dev);
517 dev->switch_power_state = DRM_SWITCH_POWER_ON;
518 } else {
519 pr_info("switched off\n");
520 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
521 i915_suspend_switcheroo(dev, pmm);
522 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
523 }
524}
525
526static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
527{
528 struct drm_device *dev = pci_get_drvdata(pdev);
529
530 /*
531 * FIXME: open_count is protected by drm_global_mutex but that would lead to
532 * locking inversion with the driver load path. And the access here is
533 * completely racy anyway. So don't bother with locking for now.
534 */
535 return dev->open_count == 0;
536}
537
538static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
539 .set_gpu_state = i915_switcheroo_set_state,
540 .reprobe = NULL,
541 .can_switch = i915_switcheroo_can_switch,
542};
543
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100544static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100545{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100546 mutex_lock(&dev_priv->drm.struct_mutex);
547 i915_gem_cleanup_engines(&dev_priv->drm);
548 i915_gem_context_fini(&dev_priv->drm);
549 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100550
Chris Wilson7d5d59e2016-11-01 08:48:41 +0000551 rcu_barrier();
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100552 flush_work(&dev_priv->mm.free_work);
553
554 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100555}
556
557static int i915_load_modeset_init(struct drm_device *dev)
558{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100559 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300560 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100561 int ret;
562
563 if (i915_inject_load_failure())
564 return -ENODEV;
565
566 ret = intel_bios_init(dev_priv);
567 if (ret)
568 DRM_INFO("failed to find VBIOS tables\n");
569
570 /* If we have > 1 VGA cards, then we need to arbitrate access
571 * to the common VGA resources.
572 *
573 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
574 * then we do not take part in VGA arbitration and the
575 * vga_client_register() fails with -ENODEV.
576 */
David Weinehall52a05c32016-08-22 13:32:44 +0300577 ret = vga_client_register(pdev, dev, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100578 if (ret && ret != -ENODEV)
579 goto out;
580
581 intel_register_dsm_handler();
582
David Weinehall52a05c32016-08-22 13:32:44 +0300583 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100584 if (ret)
585 goto cleanup_vga_client;
586
587 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
588 intel_update_rawclk(dev_priv);
589
590 intel_power_domains_init_hw(dev_priv, false);
591
592 intel_csr_ucode_init(dev_priv);
593
594 ret = intel_irq_install(dev_priv);
595 if (ret)
596 goto cleanup_csr;
597
598 intel_setup_gmbus(dev);
599
600 /* Important: The output setup functions called by modeset_init need
601 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300602 ret = intel_modeset_init(dev);
603 if (ret)
604 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100605
606 intel_guc_init(dev);
607
608 ret = i915_gem_init(dev);
609 if (ret)
610 goto cleanup_irq;
611
612 intel_modeset_gem_init(dev);
613
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000614 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100615 return 0;
616
617 ret = intel_fbdev_init(dev);
618 if (ret)
619 goto cleanup_gem;
620
621 /* Only enable hotplug handling once the fbdev is fully set up. */
622 intel_hpd_init(dev_priv);
623
624 drm_kms_helper_poll_init(dev);
625
626 return 0;
627
628cleanup_gem:
Imre Deak1c777c52016-10-12 17:46:37 +0300629 if (i915_gem_suspend(dev))
630 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100631 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100632cleanup_irq:
633 intel_guc_fini(dev);
634 drm_irq_uninstall(dev);
635 intel_teardown_gmbus(dev);
636cleanup_csr:
637 intel_csr_ucode_fini(dev_priv);
638 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300639 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100640cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300641 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100642out:
643 return ret;
644}
645
646#if IS_ENABLED(CONFIG_FB)
647static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
648{
649 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100650 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100651 struct i915_ggtt *ggtt = &dev_priv->ggtt;
652 bool primary;
653 int ret;
654
655 ap = alloc_apertures(1);
656 if (!ap)
657 return -ENOMEM;
658
659 ap->ranges[0].base = ggtt->mappable_base;
660 ap->ranges[0].size = ggtt->mappable_end;
661
662 primary =
663 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
664
Daniel Vetter44adece2016-08-10 18:52:34 +0200665 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100666
667 kfree(ap);
668
669 return ret;
670}
671#else
672static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
673{
674 return 0;
675}
676#endif
677
678#if !defined(CONFIG_VGA_CONSOLE)
679static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
680{
681 return 0;
682}
683#elif !defined(CONFIG_DUMMY_CONSOLE)
684static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
685{
686 return -ENODEV;
687}
688#else
689static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
690{
691 int ret = 0;
692
693 DRM_INFO("Replacing VGA console driver\n");
694
695 console_lock();
696 if (con_is_bound(&vga_con))
697 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
698 if (ret == 0) {
699 ret = do_unregister_con_driver(&vga_con);
700
701 /* Ignore "already unregistered". */
702 if (ret == -ENODEV)
703 ret = 0;
704 }
705 console_unlock();
706
707 return ret;
708}
709#endif
710
Chris Wilson0673ad42016-06-24 14:00:22 +0100711static void intel_init_dpio(struct drm_i915_private *dev_priv)
712{
713 /*
714 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
715 * CHV x1 PHY (DP/HDMI D)
716 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
717 */
718 if (IS_CHERRYVIEW(dev_priv)) {
719 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
720 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
721 } else if (IS_VALLEYVIEW(dev_priv)) {
722 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
723 }
724}
725
726static int i915_workqueues_init(struct drm_i915_private *dev_priv)
727{
728 /*
729 * The i915 workqueue is primarily used for batched retirement of
730 * requests (and thus managing bo) once the task has been completed
731 * by the GPU. i915_gem_retire_requests() is called directly when we
732 * need high-priority retirement, such as waiting for an explicit
733 * bo.
734 *
735 * It is also used for periodic low-priority events, such as
736 * idle-timers and recording error state.
737 *
738 * All tasks on the workqueue are expected to acquire the dev mutex
739 * so there is no point in running more than one instance of the
740 * workqueue at any time. Use an ordered one.
741 */
742 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
743 if (dev_priv->wq == NULL)
744 goto out_err;
745
746 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
747 if (dev_priv->hotplug.dp_wq == NULL)
748 goto out_free_wq;
749
Chris Wilson0673ad42016-06-24 14:00:22 +0100750 return 0;
751
Chris Wilson0673ad42016-06-24 14:00:22 +0100752out_free_wq:
753 destroy_workqueue(dev_priv->wq);
754out_err:
755 DRM_ERROR("Failed to allocate workqueues.\n");
756
757 return -ENOMEM;
758}
759
760static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
761{
Chris Wilson0673ad42016-06-24 14:00:22 +0100762 destroy_workqueue(dev_priv->hotplug.dp_wq);
763 destroy_workqueue(dev_priv->wq);
764}
765
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300766/*
767 * We don't keep the workarounds for pre-production hardware, so we expect our
768 * driver to fail on these machines in one way or another. A little warning on
769 * dmesg may help both the user and the bug triagers.
770 */
771static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
772{
773 if (IS_HSW_EARLY_SDV(dev_priv) ||
774 IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
775 DRM_ERROR("This is a pre-production stepping. "
776 "It may not be fully functional.\n");
777}
778
Chris Wilson0673ad42016-06-24 14:00:22 +0100779/**
780 * i915_driver_init_early - setup state not requiring device access
781 * @dev_priv: device private
782 *
783 * Initialize everything that is a "SW-only" state, that is state not
784 * requiring accessing the device or exposing the driver via kernel internal
785 * or userspace interfaces. Example steps belonging here: lock initialization,
786 * system memory allocation, setting up device specific attributes and
787 * function hooks not requiring accessing the device.
788 */
789static int i915_driver_init_early(struct drm_i915_private *dev_priv,
790 const struct pci_device_id *ent)
791{
792 const struct intel_device_info *match_info =
793 (struct intel_device_info *)ent->driver_data;
794 struct intel_device_info *device_info;
795 int ret = 0;
796
797 if (i915_inject_load_failure())
798 return -ENODEV;
799
800 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100801 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100802 memcpy(device_info, match_info, sizeof(*device_info));
803 device_info->device_id = dev_priv->drm.pdev->device;
804
805 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
806 device_info->gen_mask = BIT(device_info->gen - 1);
807
808 spin_lock_init(&dev_priv->irq_lock);
809 spin_lock_init(&dev_priv->gpu_error.lock);
810 mutex_init(&dev_priv->backlight_lock);
811 spin_lock_init(&dev_priv->uncore.lock);
812 spin_lock_init(&dev_priv->mm.object_stat_lock);
813 spin_lock_init(&dev_priv->mmio_flip_lock);
814 mutex_init(&dev_priv->sb_lock);
815 mutex_init(&dev_priv->modeset_restore_lock);
816 mutex_init(&dev_priv->av_mutex);
817 mutex_init(&dev_priv->wm.wm_mutex);
818 mutex_init(&dev_priv->pps_mutex);
819
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100820 i915_memcpy_init_early(dev_priv);
821
Chris Wilson0673ad42016-06-24 14:00:22 +0100822 ret = i915_workqueues_init(dev_priv);
823 if (ret < 0)
824 return ret;
825
826 ret = intel_gvt_init(dev_priv);
827 if (ret < 0)
828 goto err_workqueues;
829
830 /* This must be called before any calls to HAS_PCH_* */
831 intel_detect_pch(&dev_priv->drm);
832
833 intel_pm_setup(&dev_priv->drm);
834 intel_init_dpio(dev_priv);
835 intel_power_domains_init(dev_priv);
836 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200837 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100838 intel_init_display_hooks(dev_priv);
839 intel_init_clock_gating_hooks(dev_priv);
840 intel_init_audio_hooks(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100841 ret = i915_gem_load_init(&dev_priv->drm);
842 if (ret < 0)
843 goto err_gvt;
Chris Wilson0673ad42016-06-24 14:00:22 +0100844
David Weinehall36cdd012016-08-22 13:59:31 +0300845 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100846
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100847 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100848
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300849 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100850
851 return 0;
852
Chris Wilson73cb9702016-10-28 13:58:46 +0100853err_gvt:
854 intel_gvt_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100855err_workqueues:
856 i915_workqueues_cleanup(dev_priv);
857 return ret;
858}
859
860/**
861 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
862 * @dev_priv: device private
863 */
864static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
865{
Chris Wilson91c8a322016-07-05 10:40:23 +0100866 i915_gem_load_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100867 i915_workqueues_cleanup(dev_priv);
868}
869
870static int i915_mmio_setup(struct drm_device *dev)
871{
872 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300873 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100874 int mmio_bar;
875 int mmio_size;
876
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100877 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100878 /*
879 * Before gen4, the registers and the GTT are behind different BARs.
880 * However, from gen4 onwards, the registers and the GTT are shared
881 * in the same BAR, so we want to restrict this ioremap from
882 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
883 * the register BAR remains the same size for all the earlier
884 * generations up to Ironlake.
885 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000886 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100887 mmio_size = 512 * 1024;
888 else
889 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300890 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100891 if (dev_priv->regs == NULL) {
892 DRM_ERROR("failed to map registers\n");
893
894 return -EIO;
895 }
896
897 /* Try to make sure MCHBAR is enabled before poking at it */
898 intel_setup_mchbar(dev);
899
900 return 0;
901}
902
903static void i915_mmio_cleanup(struct drm_device *dev)
904{
905 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300906 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100907
908 intel_teardown_mchbar(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300909 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100910}
911
912/**
913 * i915_driver_init_mmio - setup device MMIO
914 * @dev_priv: device private
915 *
916 * Setup minimal device state necessary for MMIO accesses later in the
917 * initialization sequence. The setup here should avoid any other device-wide
918 * side effects or exposing the driver via kernel internal or user space
919 * interfaces.
920 */
921static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
922{
Chris Wilson91c8a322016-07-05 10:40:23 +0100923 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100924 int ret;
925
926 if (i915_inject_load_failure())
927 return -ENODEV;
928
929 if (i915_get_bridge_dev(dev))
930 return -EIO;
931
932 ret = i915_mmio_setup(dev);
933 if (ret < 0)
934 goto put_bridge;
935
936 intel_uncore_init(dev_priv);
937
938 return 0;
939
940put_bridge:
941 pci_dev_put(dev_priv->bridge_dev);
942
943 return ret;
944}
945
946/**
947 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
948 * @dev_priv: device private
949 */
950static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
951{
Chris Wilson91c8a322016-07-05 10:40:23 +0100952 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100953
954 intel_uncore_fini(dev_priv);
955 i915_mmio_cleanup(dev);
956 pci_dev_put(dev_priv->bridge_dev);
957}
958
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100959static void intel_sanitize_options(struct drm_i915_private *dev_priv)
960{
961 i915.enable_execlists =
962 intel_sanitize_enable_execlists(dev_priv,
963 i915.enable_execlists);
964
965 /*
966 * i915.enable_ppgtt is read-only, so do an early pass to validate the
967 * user's requested state against the hardware/driver capabilities. We
968 * do this now so that we can print out any log messages once rather
969 * than every time we check intel_enable_ppgtt().
970 */
971 i915.enable_ppgtt =
972 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
973 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100974
975 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
976 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100977}
978
Chris Wilson0673ad42016-06-24 14:00:22 +0100979/**
980 * i915_driver_init_hw - setup state requiring device access
981 * @dev_priv: device private
982 *
983 * Setup state that requires accessing the device, but doesn't require
984 * exposing the driver via kernel internal or userspace interfaces.
985 */
986static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
987{
David Weinehall52a05c32016-08-22 13:32:44 +0300988 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100989 int ret;
990
991 if (i915_inject_load_failure())
992 return -ENODEV;
993
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100994 intel_device_info_runtime_init(dev_priv);
995
996 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100997
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100998 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100999 if (ret)
1000 return ret;
1001
Chris Wilson0673ad42016-06-24 14:00:22 +01001002 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1003 * otherwise the vga fbdev driver falls over. */
1004 ret = i915_kick_out_firmware_fb(dev_priv);
1005 if (ret) {
1006 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1007 goto out_ggtt;
1008 }
1009
1010 ret = i915_kick_out_vgacon(dev_priv);
1011 if (ret) {
1012 DRM_ERROR("failed to remove conflicting VGA console\n");
1013 goto out_ggtt;
1014 }
1015
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001016 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001017 if (ret)
1018 return ret;
1019
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001020 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001021 if (ret) {
1022 DRM_ERROR("failed to enable GGTT\n");
1023 goto out_ggtt;
1024 }
1025
David Weinehall52a05c32016-08-22 13:32:44 +03001026 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001027
1028 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001029 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001030 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001031 if (ret) {
1032 DRM_ERROR("failed to set DMA mask\n");
1033
1034 goto out_ggtt;
1035 }
1036 }
1037
Chris Wilson0673ad42016-06-24 14:00:22 +01001038 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1039 * using 32bit addressing, overwriting memory if HWS is located
1040 * above 4GB.
1041 *
1042 * The documentation also mentions an issue with undefined
1043 * behaviour if any general state is accessed within a page above 4GB,
1044 * which also needs to be handled carefully.
1045 */
Ville Syrjäläa26e5232016-10-31 22:37:19 +02001046 if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001047 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001048
1049 if (ret) {
1050 DRM_ERROR("failed to set DMA mask\n");
1051
1052 goto out_ggtt;
1053 }
1054 }
1055
Chris Wilson0673ad42016-06-24 14:00:22 +01001056 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1057 PM_QOS_DEFAULT_VALUE);
1058
1059 intel_uncore_sanitize(dev_priv);
1060
1061 intel_opregion_setup(dev_priv);
1062
1063 i915_gem_load_init_fences(dev_priv);
1064
1065 /* On the 945G/GM, the chipset reports the MSI capability on the
1066 * integrated graphics even though the support isn't actually there
1067 * according to the published specs. It doesn't appear to function
1068 * correctly in testing on 945G.
1069 * This may be a side effect of MSI having been made available for PEG
1070 * and the registers being closely associated.
1071 *
1072 * According to chipset errata, on the 965GM, MSI interrupts may
1073 * be lost or delayed, but we use them anyways to avoid
1074 * stuck interrupts on some machines.
1075 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001076 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001077 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001078 DRM_DEBUG_DRIVER("can't enable MSI");
1079 }
1080
1081 return 0;
1082
1083out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001084 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001085
1086 return ret;
1087}
1088
1089/**
1090 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1091 * @dev_priv: device private
1092 */
1093static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1094{
David Weinehall52a05c32016-08-22 13:32:44 +03001095 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001096
David Weinehall52a05c32016-08-22 13:32:44 +03001097 if (pdev->msi_enabled)
1098 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001099
1100 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001101 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001102}
1103
1104/**
1105 * i915_driver_register - register the driver with the rest of the system
1106 * @dev_priv: device private
1107 *
1108 * Perform any steps necessary to make the driver available via kernel
1109 * internal or userspace interfaces.
1110 */
1111static void i915_driver_register(struct drm_i915_private *dev_priv)
1112{
Chris Wilson91c8a322016-07-05 10:40:23 +01001113 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001114
1115 i915_gem_shrinker_init(dev_priv);
1116
1117 /*
1118 * Notify a valid surface after modesetting,
1119 * when running inside a VM.
1120 */
1121 if (intel_vgpu_active(dev_priv))
1122 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1123
1124 /* Reveal our presence to userspace */
1125 if (drm_dev_register(dev, 0) == 0) {
1126 i915_debugfs_register(dev_priv);
Akash Goelf8240832016-10-12 21:54:34 +05301127 i915_guc_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001128 i915_setup_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001129 } else
1130 DRM_ERROR("Failed to register driver for userspace access!\n");
1131
1132 if (INTEL_INFO(dev_priv)->num_pipes) {
1133 /* Must be done after probing outputs */
1134 intel_opregion_register(dev_priv);
1135 acpi_video_register();
1136 }
1137
1138 if (IS_GEN5(dev_priv))
1139 intel_gpu_ips_init(dev_priv);
1140
1141 i915_audio_component_init(dev_priv);
1142
1143 /*
1144 * Some ports require correctly set-up hpd registers for detection to
1145 * work properly (leading to ghost connected connector status), e.g. VGA
1146 * on gm45. Hence we can only set up the initial fbdev config after hpd
1147 * irqs are fully enabled. We do it last so that the async config
1148 * cannot run before the connectors are registered.
1149 */
1150 intel_fbdev_initial_config_async(dev);
1151}
1152
1153/**
1154 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1155 * @dev_priv: device private
1156 */
1157static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1158{
1159 i915_audio_component_cleanup(dev_priv);
1160
1161 intel_gpu_ips_teardown();
1162 acpi_video_unregister();
1163 intel_opregion_unregister(dev_priv);
1164
David Weinehall694c2822016-08-22 13:32:43 +03001165 i915_teardown_sysfs(dev_priv);
Akash Goelf8240832016-10-12 21:54:34 +05301166 i915_guc_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001167 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001168 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001169
1170 i915_gem_shrinker_cleanup(dev_priv);
1171}
1172
1173/**
1174 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001175 * @pdev: PCI device
1176 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001177 *
1178 * The driver load routine has to do several things:
1179 * - drive output discovery via intel_modeset_init()
1180 * - initialize the memory manager
1181 * - allocate initial config memory
1182 * - setup the DRM framebuffer with the allocated memory
1183 */
Chris Wilson42f55512016-06-24 14:00:26 +01001184int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001185{
1186 struct drm_i915_private *dev_priv;
1187 int ret;
1188
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001189 if (i915.nuclear_pageflip)
1190 driver.driver_features |= DRIVER_ATOMIC;
1191
Chris Wilson0673ad42016-06-24 14:00:22 +01001192 ret = -ENOMEM;
1193 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1194 if (dev_priv)
1195 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1196 if (ret) {
1197 dev_printk(KERN_ERR, &pdev->dev,
1198 "[" DRM_NAME ":%s] allocation failed\n", __func__);
1199 kfree(dev_priv);
1200 return ret;
1201 }
1202
Chris Wilson0673ad42016-06-24 14:00:22 +01001203 dev_priv->drm.pdev = pdev;
1204 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001205
1206 ret = pci_enable_device(pdev);
1207 if (ret)
1208 goto out_free_priv;
1209
1210 pci_set_drvdata(pdev, &dev_priv->drm);
1211
1212 ret = i915_driver_init_early(dev_priv, ent);
1213 if (ret < 0)
1214 goto out_pci_disable;
1215
1216 intel_runtime_pm_get(dev_priv);
1217
1218 ret = i915_driver_init_mmio(dev_priv);
1219 if (ret < 0)
1220 goto out_runtime_pm_put;
1221
1222 ret = i915_driver_init_hw(dev_priv);
1223 if (ret < 0)
1224 goto out_cleanup_mmio;
1225
1226 /*
1227 * TODO: move the vblank init and parts of modeset init steps into one
1228 * of the i915_driver_init_/i915_driver_register functions according
1229 * to the role/effect of the given init step.
1230 */
1231 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001232 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001233 INTEL_INFO(dev_priv)->num_pipes);
1234 if (ret)
1235 goto out_cleanup_hw;
1236 }
1237
Chris Wilson91c8a322016-07-05 10:40:23 +01001238 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001239 if (ret < 0)
1240 goto out_cleanup_vblank;
1241
1242 i915_driver_register(dev_priv);
1243
1244 intel_runtime_pm_enable(dev_priv);
1245
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001246 /* Everything is in place, we can now relax! */
1247 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1248 driver.name, driver.major, driver.minor, driver.patchlevel,
1249 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001250 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1251 DRM_INFO("DRM_I915_DEBUG enabled\n");
1252 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1253 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001254
Chris Wilson0673ad42016-06-24 14:00:22 +01001255 intel_runtime_pm_put(dev_priv);
1256
1257 return 0;
1258
1259out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001260 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001261out_cleanup_hw:
1262 i915_driver_cleanup_hw(dev_priv);
1263out_cleanup_mmio:
1264 i915_driver_cleanup_mmio(dev_priv);
1265out_runtime_pm_put:
1266 intel_runtime_pm_put(dev_priv);
1267 i915_driver_cleanup_early(dev_priv);
1268out_pci_disable:
1269 pci_disable_device(pdev);
1270out_free_priv:
1271 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1272 drm_dev_unref(&dev_priv->drm);
1273 return ret;
1274}
1275
Chris Wilson42f55512016-06-24 14:00:26 +01001276void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001277{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001278 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001279 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001280
1281 intel_fbdev_fini(dev);
1282
Chris Wilson42f55512016-06-24 14:00:26 +01001283 if (i915_gem_suspend(dev))
1284 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001285
1286 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1287
1288 i915_driver_unregister(dev_priv);
1289
1290 drm_vblank_cleanup(dev);
1291
1292 intel_modeset_cleanup(dev);
1293
1294 /*
1295 * free the memory space allocated for the child device
1296 * config parsed from VBT
1297 */
1298 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1299 kfree(dev_priv->vbt.child_dev);
1300 dev_priv->vbt.child_dev = NULL;
1301 dev_priv->vbt.child_dev_num = 0;
1302 }
1303 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1304 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1305 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1306 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1307
David Weinehall52a05c32016-08-22 13:32:44 +03001308 vga_switcheroo_unregister_client(pdev);
1309 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001310
1311 intel_csr_ucode_fini(dev_priv);
1312
1313 /* Free error state after interrupts are fully disabled. */
1314 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1315 i915_destroy_error_state(dev);
1316
1317 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001318 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001319
1320 intel_guc_fini(dev);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001321 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001322 intel_fbc_cleanup_cfb(dev_priv);
1323
1324 intel_power_domains_fini(dev_priv);
1325
1326 i915_driver_cleanup_hw(dev_priv);
1327 i915_driver_cleanup_mmio(dev_priv);
1328
1329 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1330
1331 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001332}
1333
1334static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1335{
1336 int ret;
1337
1338 ret = i915_gem_open(dev, file);
1339 if (ret)
1340 return ret;
1341
1342 return 0;
1343}
1344
1345/**
1346 * i915_driver_lastclose - clean up after all DRM clients have exited
1347 * @dev: DRM device
1348 *
1349 * Take care of cleaning up after all DRM clients have exited. In the
1350 * mode setting case, we want to restore the kernel's initial mode (just
1351 * in case the last client left us in a bad state).
1352 *
1353 * Additionally, in the non-mode setting case, we'll tear down the GTT
1354 * and DMA structures, since the kernel won't be using them, and clea
1355 * up any GEM state.
1356 */
1357static void i915_driver_lastclose(struct drm_device *dev)
1358{
1359 intel_fbdev_restore_mode(dev);
1360 vga_switcheroo_process_delayed_switch();
1361}
1362
1363static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1364{
1365 mutex_lock(&dev->struct_mutex);
1366 i915_gem_context_close(dev, file);
1367 i915_gem_release(dev, file);
1368 mutex_unlock(&dev->struct_mutex);
1369}
1370
1371static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1372{
1373 struct drm_i915_file_private *file_priv = file->driver_priv;
1374
1375 kfree(file_priv);
1376}
1377
Imre Deak07f9cd02014-08-18 14:42:45 +03001378static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1379{
Chris Wilson91c8a322016-07-05 10:40:23 +01001380 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001381 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001382
1383 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001384 for_each_intel_encoder(dev, encoder)
1385 if (encoder->suspend)
1386 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001387 drm_modeset_unlock_all(dev);
1388}
1389
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001390static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1391 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001392static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301393
Imre Deakbc872292015-11-18 17:32:30 +02001394static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1395{
1396#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1397 if (acpi_target_system_state() < ACPI_STATE_S3)
1398 return true;
1399#endif
1400 return false;
1401}
Sagar Kambleebc32822014-08-13 23:07:05 +05301402
Imre Deak5e365c32014-10-23 19:23:25 +03001403static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001404{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001405 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001406 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001407 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001408 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001409
Zhang Ruib8efb172013-02-05 15:41:53 +08001410 /* ignore lid events during suspend */
1411 mutex_lock(&dev_priv->modeset_restore_lock);
1412 dev_priv->modeset_restore = MODESET_SUSPENDED;
1413 mutex_unlock(&dev_priv->modeset_restore_lock);
1414
Imre Deak1f814da2015-12-16 02:52:19 +02001415 disable_rpm_wakeref_asserts(dev_priv);
1416
Paulo Zanonic67a4702013-08-19 13:18:09 -03001417 /* We do a lot of poking in a lot of registers, make sure they work
1418 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001419 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001420
Dave Airlie5bcf7192010-12-07 09:20:40 +10001421 drm_kms_helper_poll_disable(dev);
1422
David Weinehall52a05c32016-08-22 13:32:44 +03001423 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001424
Daniel Vetterd5818932015-02-23 12:03:26 +01001425 error = i915_gem_suspend(dev);
1426 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001427 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001428 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001429 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001430 }
1431
Alex Daia1c41992015-09-30 09:46:37 -07001432 intel_guc_suspend(dev);
1433
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001434 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001435
1436 intel_dp_mst_suspend(dev);
1437
1438 intel_runtime_pm_disable_interrupts(dev_priv);
1439 intel_hpd_cancel_work(dev_priv);
1440
1441 intel_suspend_encoders(dev_priv);
1442
Ville Syrjälä712bf362016-10-31 22:37:23 +02001443 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001444
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001445 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001446
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001447 i915_save_state(dev);
1448
Imre Deakbc872292015-11-18 17:32:30 +02001449 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001450 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001451
Chris Wilsondc979972016-05-10 14:10:04 +01001452 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001453 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001454
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001455 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001456
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001457 dev_priv->suspend_count++;
1458
Imre Deakf74ed082016-04-18 14:48:21 +03001459 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001460
Imre Deak1f814da2015-12-16 02:52:19 +02001461out:
1462 enable_rpm_wakeref_asserts(dev_priv);
1463
1464 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001465}
1466
David Weinehallc49d13e2016-08-22 13:32:42 +03001467static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001468{
David Weinehallc49d13e2016-08-22 13:32:42 +03001469 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001470 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001471 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001472 int ret;
1473
Imre Deak1f814da2015-12-16 02:52:19 +02001474 disable_rpm_wakeref_asserts(dev_priv);
1475
Imre Deak4c494a52016-10-13 14:34:06 +03001476 intel_display_set_init_power(dev_priv, false);
1477
Imre Deaka7c81252016-04-01 16:02:38 +03001478 fw_csr = !IS_BROXTON(dev_priv) &&
1479 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001480 /*
1481 * In case of firmware assisted context save/restore don't manually
1482 * deinit the power domains. This also means the CSR/DMC firmware will
1483 * stay active, it will power down any HW resources as required and
1484 * also enable deeper system power states that would be blocked if the
1485 * firmware was inactive.
1486 */
1487 if (!fw_csr)
1488 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001489
Imre Deak507e1262016-04-20 20:27:54 +03001490 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +03001491 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001492 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001493 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001494 hsw_enable_pc8(dev_priv);
1495 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1496 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001497
1498 if (ret) {
1499 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001500 if (!fw_csr)
1501 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001502
Imre Deak1f814da2015-12-16 02:52:19 +02001503 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001504 }
1505
David Weinehall52a05c32016-08-22 13:32:44 +03001506 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001507 /*
Imre Deak54875572015-06-30 17:06:47 +03001508 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001509 * the device even though it's already in D3 and hang the machine. So
1510 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001511 * power down the device properly. The issue was seen on multiple old
1512 * GENs with different BIOS vendors, so having an explicit blacklist
1513 * is inpractical; apply the workaround on everything pre GEN6. The
1514 * platforms where the issue was seen:
1515 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1516 * Fujitsu FSC S7110
1517 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001518 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001519 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001520 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001521
Imre Deakbc872292015-11-18 17:32:30 +02001522 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1523
Imre Deak1f814da2015-12-16 02:52:19 +02001524out:
1525 enable_rpm_wakeref_asserts(dev_priv);
1526
1527 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001528}
1529
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001530int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001531{
1532 int error;
1533
Chris Wilsonded8b072016-07-05 10:40:22 +01001534 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001535 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001536 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001537 return -ENODEV;
1538 }
1539
Imre Deak0b14cbd2014-09-10 18:16:55 +03001540 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1541 state.event != PM_EVENT_FREEZE))
1542 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001543
1544 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1545 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001546
Imre Deak5e365c32014-10-23 19:23:25 +03001547 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001548 if (error)
1549 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001550
Imre Deakab3be732015-03-02 13:04:41 +02001551 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001552}
1553
Imre Deak5e365c32014-10-23 19:23:25 +03001554static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001555{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001556 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001557 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001558
Imre Deak1f814da2015-12-16 02:52:19 +02001559 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001560 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001561
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001562 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001563 if (ret)
1564 DRM_ERROR("failed to re-enable GGTT\n");
1565
Imre Deakf74ed082016-04-18 14:48:21 +03001566 intel_csr_ucode_resume(dev_priv);
1567
Chris Wilson5ab57c72016-07-15 14:56:20 +01001568 i915_gem_resume(dev);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001569
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001570 i915_restore_state(dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001571 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001572 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001573
Daniel Vetterd5818932015-02-23 12:03:26 +01001574 intel_init_pch_refclk(dev);
1575 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01001576
Peter Antoine364aece2015-05-11 08:50:45 +01001577 /*
1578 * Interrupts have to be enabled before any batches are run. If not the
1579 * GPU will hang. i915_gem_init_hw() will initiate batches to
1580 * update/restore the context.
1581 *
1582 * Modeset enabling in intel_modeset_init_hw() also needs working
1583 * interrupts.
1584 */
1585 intel_runtime_pm_enable_interrupts(dev_priv);
1586
Daniel Vetterd5818932015-02-23 12:03:26 +01001587 mutex_lock(&dev->struct_mutex);
1588 if (i915_gem_init_hw(dev)) {
1589 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001590 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001591 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001592 mutex_unlock(&dev->struct_mutex);
1593
Alex Daia1c41992015-09-30 09:46:37 -07001594 intel_guc_resume(dev);
1595
Daniel Vetterd5818932015-02-23 12:03:26 +01001596 intel_modeset_init_hw(dev);
1597
1598 spin_lock_irq(&dev_priv->irq_lock);
1599 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001600 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001601 spin_unlock_irq(&dev_priv->irq_lock);
1602
Daniel Vetterd5818932015-02-23 12:03:26 +01001603 intel_dp_mst_resume(dev);
1604
Lyudea16b7652016-03-11 10:57:01 -05001605 intel_display_resume(dev);
1606
Lyudee0b70062016-11-01 21:06:30 -04001607 drm_kms_helper_poll_enable(dev);
1608
Daniel Vetterd5818932015-02-23 12:03:26 +01001609 /*
1610 * ... but also need to make sure that hotplug processing
1611 * doesn't cause havoc. Like in the driver load code we don't
1612 * bother with the tiny race here where we might loose hotplug
1613 * notifications.
1614 * */
1615 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001616
Chris Wilson03d92e42016-05-23 15:08:10 +01001617 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001618
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001619 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001620
Zhang Ruib8efb172013-02-05 15:41:53 +08001621 mutex_lock(&dev_priv->modeset_restore_lock);
1622 dev_priv->modeset_restore = MODESET_DONE;
1623 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001624
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001625 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001626
Chris Wilson54b4f682016-07-21 21:16:19 +01001627 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001628
Imre Deak1f814da2015-12-16 02:52:19 +02001629 enable_rpm_wakeref_asserts(dev_priv);
1630
Chris Wilson074c6ad2014-04-09 09:19:43 +01001631 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001632}
1633
Imre Deak5e365c32014-10-23 19:23:25 +03001634static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001635{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001636 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001637 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001638 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001639
Imre Deak76c4b252014-04-01 19:55:22 +03001640 /*
1641 * We have a resume ordering issue with the snd-hda driver also
1642 * requiring our device to be power up. Due to the lack of a
1643 * parent/child relationship we currently solve this with an early
1644 * resume hook.
1645 *
1646 * FIXME: This should be solved with a special hdmi sink device or
1647 * similar so that power domains can be employed.
1648 */
Imre Deak44410cd2016-04-18 14:45:54 +03001649
1650 /*
1651 * Note that we need to set the power state explicitly, since we
1652 * powered off the device during freeze and the PCI core won't power
1653 * it back up for us during thaw. Powering off the device during
1654 * freeze is not a hard requirement though, and during the
1655 * suspend/resume phases the PCI core makes sure we get here with the
1656 * device powered on. So in case we change our freeze logic and keep
1657 * the device powered we can also remove the following set power state
1658 * call.
1659 */
David Weinehall52a05c32016-08-22 13:32:44 +03001660 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001661 if (ret) {
1662 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1663 goto out;
1664 }
1665
1666 /*
1667 * Note that pci_enable_device() first enables any parent bridge
1668 * device and only then sets the power state for this device. The
1669 * bridge enabling is a nop though, since bridge devices are resumed
1670 * first. The order of enabling power and enabling the device is
1671 * imposed by the PCI core as described above, so here we preserve the
1672 * same order for the freeze/thaw phases.
1673 *
1674 * TODO: eventually we should remove pci_disable_device() /
1675 * pci_enable_enable_device() from suspend/resume. Due to how they
1676 * depend on the device enable refcount we can't anyway depend on them
1677 * disabling/enabling the device.
1678 */
David Weinehall52a05c32016-08-22 13:32:44 +03001679 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001680 ret = -EIO;
1681 goto out;
1682 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001683
David Weinehall52a05c32016-08-22 13:32:44 +03001684 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001685
Imre Deak1f814da2015-12-16 02:52:19 +02001686 disable_rpm_wakeref_asserts(dev_priv);
1687
Wayne Boyer666a4532015-12-09 12:29:35 -08001688 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001689 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001690 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001691 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1692 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001693
Chris Wilsondc979972016-05-10 14:10:04 +01001694 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001695
Chris Wilsondc979972016-05-10 14:10:04 +01001696 if (IS_BROXTON(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001697 if (!dev_priv->suspended_to_idle)
1698 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001699 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001700 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001701 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001702 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001703
Chris Wilsondc979972016-05-10 14:10:04 +01001704 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001705
Imre Deaka7c81252016-04-01 16:02:38 +03001706 if (IS_BROXTON(dev_priv) ||
1707 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001708 intel_power_domains_init_hw(dev_priv, true);
1709
Imre Deak6e35e8a2016-04-18 10:04:19 +03001710 enable_rpm_wakeref_asserts(dev_priv);
1711
Imre Deakbc872292015-11-18 17:32:30 +02001712out:
1713 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001714
1715 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001716}
1717
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001718int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001719{
Imre Deak50a00722014-10-23 19:23:17 +03001720 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001721
Imre Deak097dd832014-10-23 19:23:19 +03001722 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1723 return 0;
1724
Imre Deak5e365c32014-10-23 19:23:25 +03001725 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001726 if (ret)
1727 return ret;
1728
Imre Deak5a175142014-10-23 19:23:18 +03001729 return i915_drm_resume(dev);
1730}
1731
Chris Wilson9e60ab02016-10-04 21:11:28 +01001732static void disable_engines_irq(struct drm_i915_private *dev_priv)
1733{
1734 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301735 enum intel_engine_id id;
Chris Wilson9e60ab02016-10-04 21:11:28 +01001736
1737 /* Ensure irq handler finishes, and not run again. */
1738 disable_irq(dev_priv->drm.irq);
Akash Goel3b3f1652016-10-13 22:44:48 +05301739 for_each_engine(engine, dev_priv, id)
Chris Wilson9e60ab02016-10-04 21:11:28 +01001740 tasklet_kill(&engine->irq_tasklet);
1741}
1742
1743static void enable_engines_irq(struct drm_i915_private *dev_priv)
1744{
1745 enable_irq(dev_priv->drm.irq);
1746}
1747
Ben Gamari11ed50e2009-09-14 17:48:45 -04001748/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001749 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -04001750 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001751 *
Chris Wilson780f2622016-09-09 14:11:52 +01001752 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1753 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001754 *
Chris Wilson221fe792016-09-09 14:11:51 +01001755 * Caller must hold the struct_mutex.
1756 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001757 * Procedure is fairly simple:
1758 * - reset the chip using the reset reg
1759 * - re-init context state
1760 * - re-init hardware status page
1761 * - re-init ring buffer
1762 * - re-init interrupt state
1763 * - re-init display
1764 */
Chris Wilson780f2622016-09-09 14:11:52 +01001765void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001766{
Chris Wilson91c8a322016-07-05 10:40:23 +01001767 struct drm_device *dev = &dev_priv->drm;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001768 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001769 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001770
Chris Wilson221fe792016-09-09 14:11:51 +01001771 lockdep_assert_held(&dev->struct_mutex);
1772
1773 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001774 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001775
Chris Wilsond98c52c2016-04-13 17:35:05 +01001776 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001777 __clear_bit(I915_WEDGED, &error->flags);
1778 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001779
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001780 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson9e60ab02016-10-04 21:11:28 +01001781
1782 disable_engines_irq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001783 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Chris Wilson9e60ab02016-10-04 21:11:28 +01001784 enable_engines_irq(dev_priv);
1785
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001786 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001787 if (ret != -ENODEV)
1788 DRM_ERROR("Failed to reset chip: %i\n", ret);
1789 else
1790 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001791 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001792 }
1793
Chris Wilson821ed7d2016-09-09 14:11:53 +01001794 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001795 intel_overlay_reset(dev_priv);
1796
Ben Gamari11ed50e2009-09-14 17:48:45 -04001797 /* Ok, now get things going again... */
1798
1799 /*
1800 * Everything depends on having the GTT running, so we need to start
1801 * there. Fortunately we don't need to do this unless we reset the
1802 * chip at a PCI level.
1803 *
1804 * Next we need to restore the context, but we don't use those
1805 * yet either...
1806 *
1807 * Ring buffer needs to be re-initialized in the KMS case, or if X
1808 * was running at the time of the reset (i.e. we weren't VT
1809 * switched away).
1810 */
Daniel Vetter33d30a92015-02-23 12:03:27 +01001811 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001812 if (ret) {
1813 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001814 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001815 }
1816
Chris Wilson780f2622016-09-09 14:11:52 +01001817wakeup:
1818 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1819 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001820
1821error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001822 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001823 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001824}
1825
David Weinehallc49d13e2016-08-22 13:32:42 +03001826static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001827{
David Weinehallc49d13e2016-08-22 13:32:42 +03001828 struct pci_dev *pdev = to_pci_dev(kdev);
1829 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001830
David Weinehallc49d13e2016-08-22 13:32:42 +03001831 if (!dev) {
1832 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001833 return -ENODEV;
1834 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001835
David Weinehallc49d13e2016-08-22 13:32:42 +03001836 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001837 return 0;
1838
David Weinehallc49d13e2016-08-22 13:32:42 +03001839 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001840}
1841
David Weinehallc49d13e2016-08-22 13:32:42 +03001842static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001843{
David Weinehallc49d13e2016-08-22 13:32:42 +03001844 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001845
1846 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001847 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001848 * requiring our device to be power up. Due to the lack of a
1849 * parent/child relationship we currently solve this with an late
1850 * suspend hook.
1851 *
1852 * FIXME: This should be solved with a special hdmi sink device or
1853 * similar so that power domains can be employed.
1854 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001855 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001856 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001857
David Weinehallc49d13e2016-08-22 13:32:42 +03001858 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001859}
1860
David Weinehallc49d13e2016-08-22 13:32:42 +03001861static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001862{
David Weinehallc49d13e2016-08-22 13:32:42 +03001863 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001864
David Weinehallc49d13e2016-08-22 13:32:42 +03001865 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001866 return 0;
1867
David Weinehallc49d13e2016-08-22 13:32:42 +03001868 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001869}
1870
David Weinehallc49d13e2016-08-22 13:32:42 +03001871static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001872{
David Weinehallc49d13e2016-08-22 13:32:42 +03001873 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001874
David Weinehallc49d13e2016-08-22 13:32:42 +03001875 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001876 return 0;
1877
David Weinehallc49d13e2016-08-22 13:32:42 +03001878 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001879}
1880
David Weinehallc49d13e2016-08-22 13:32:42 +03001881static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001882{
David Weinehallc49d13e2016-08-22 13:32:42 +03001883 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001884
David Weinehallc49d13e2016-08-22 13:32:42 +03001885 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001886 return 0;
1887
David Weinehallc49d13e2016-08-22 13:32:42 +03001888 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001889}
1890
Chris Wilson1f19ac22016-05-14 07:26:32 +01001891/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001892static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001893{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001894 int ret;
1895
1896 ret = i915_pm_suspend(kdev);
1897 if (ret)
1898 return ret;
1899
1900 ret = i915_gem_freeze(kdev_to_i915(kdev));
1901 if (ret)
1902 return ret;
1903
1904 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001905}
1906
David Weinehallc49d13e2016-08-22 13:32:42 +03001907static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001908{
Chris Wilson461fb992016-05-14 07:26:33 +01001909 int ret;
1910
David Weinehallc49d13e2016-08-22 13:32:42 +03001911 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001912 if (ret)
1913 return ret;
1914
David Weinehallc49d13e2016-08-22 13:32:42 +03001915 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001916 if (ret)
1917 return ret;
1918
1919 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001920}
1921
1922/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001923static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001924{
David Weinehallc49d13e2016-08-22 13:32:42 +03001925 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001926}
1927
David Weinehallc49d13e2016-08-22 13:32:42 +03001928static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001929{
David Weinehallc49d13e2016-08-22 13:32:42 +03001930 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001931}
1932
1933/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001934static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001935{
David Weinehallc49d13e2016-08-22 13:32:42 +03001936 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001937}
1938
David Weinehallc49d13e2016-08-22 13:32:42 +03001939static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001940{
David Weinehallc49d13e2016-08-22 13:32:42 +03001941 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001942}
1943
Imre Deakddeea5b2014-05-05 15:19:56 +03001944/*
1945 * Save all Gunit registers that may be lost after a D3 and a subsequent
1946 * S0i[R123] transition. The list of registers needing a save/restore is
1947 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1948 * registers in the following way:
1949 * - Driver: saved/restored by the driver
1950 * - Punit : saved/restored by the Punit firmware
1951 * - No, w/o marking: no need to save/restore, since the register is R/O or
1952 * used internally by the HW in a way that doesn't depend
1953 * keeping the content across a suspend/resume.
1954 * - Debug : used for debugging
1955 *
1956 * We save/restore all registers marked with 'Driver', with the following
1957 * exceptions:
1958 * - Registers out of use, including also registers marked with 'Debug'.
1959 * These have no effect on the driver's operation, so we don't save/restore
1960 * them to reduce the overhead.
1961 * - Registers that are fully setup by an initialization function called from
1962 * the resume path. For example many clock gating and RPS/RC6 registers.
1963 * - Registers that provide the right functionality with their reset defaults.
1964 *
1965 * TODO: Except for registers that based on the above 3 criteria can be safely
1966 * ignored, we save/restore all others, practically treating the HW context as
1967 * a black-box for the driver. Further investigation is needed to reduce the
1968 * saved/restored registers even further, by following the same 3 criteria.
1969 */
1970static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1971{
1972 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1973 int i;
1974
1975 /* GAM 0x4000-0x4770 */
1976 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1977 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1978 s->arb_mode = I915_READ(ARB_MODE);
1979 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1980 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1981
1982 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001983 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001984
1985 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001986 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001987
1988 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1989 s->ecochk = I915_READ(GAM_ECOCHK);
1990 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1991 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1992
1993 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1994
1995 /* MBC 0x9024-0x91D0, 0x8500 */
1996 s->g3dctl = I915_READ(VLV_G3DCTL);
1997 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1998 s->mbctl = I915_READ(GEN6_MBCTL);
1999
2000 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2001 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2002 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2003 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2004 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2005 s->rstctl = I915_READ(GEN6_RSTCTL);
2006 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2007
2008 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2009 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2010 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2011 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2012 s->ecobus = I915_READ(ECOBUS);
2013 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2014 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2015 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2016 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2017 s->rcedata = I915_READ(VLV_RCEDATA);
2018 s->spare2gh = I915_READ(VLV_SPAREG2H);
2019
2020 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2021 s->gt_imr = I915_READ(GTIMR);
2022 s->gt_ier = I915_READ(GTIER);
2023 s->pm_imr = I915_READ(GEN6_PMIMR);
2024 s->pm_ier = I915_READ(GEN6_PMIER);
2025
2026 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002027 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002028
2029 /* GT SA CZ domain, 0x100000-0x138124 */
2030 s->tilectl = I915_READ(TILECTL);
2031 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2032 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2033 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2034 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2035
2036 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2037 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2038 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002039 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002040 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2041
2042 /*
2043 * Not saving any of:
2044 * DFT, 0x9800-0x9EC0
2045 * SARB, 0xB000-0xB1FC
2046 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2047 * PCI CFG
2048 */
2049}
2050
2051static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2052{
2053 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2054 u32 val;
2055 int i;
2056
2057 /* GAM 0x4000-0x4770 */
2058 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2059 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2060 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2061 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2062 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2063
2064 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002065 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002066
2067 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002068 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002069
2070 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2071 I915_WRITE(GAM_ECOCHK, s->ecochk);
2072 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2073 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2074
2075 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2076
2077 /* MBC 0x9024-0x91D0, 0x8500 */
2078 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2079 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2080 I915_WRITE(GEN6_MBCTL, s->mbctl);
2081
2082 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2083 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2084 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2085 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2086 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2087 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2088 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2089
2090 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2091 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2092 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2093 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2094 I915_WRITE(ECOBUS, s->ecobus);
2095 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2096 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2097 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2098 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2099 I915_WRITE(VLV_RCEDATA, s->rcedata);
2100 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2101
2102 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2103 I915_WRITE(GTIMR, s->gt_imr);
2104 I915_WRITE(GTIER, s->gt_ier);
2105 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2106 I915_WRITE(GEN6_PMIER, s->pm_ier);
2107
2108 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002109 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002110
2111 /* GT SA CZ domain, 0x100000-0x138124 */
2112 I915_WRITE(TILECTL, s->tilectl);
2113 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2114 /*
2115 * Preserve the GT allow wake and GFX force clock bit, they are not
2116 * be restored, as they are used to control the s0ix suspend/resume
2117 * sequence by the caller.
2118 */
2119 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2120 val &= VLV_GTLC_ALLOWWAKEREQ;
2121 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2122 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2123
2124 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2125 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2126 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2127 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2128
2129 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2130
2131 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2132 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2133 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002134 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002135 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2136}
2137
Imre Deak650ad972014-04-18 16:35:02 +03002138int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2139{
2140 u32 val;
2141 int err;
2142
Imre Deak650ad972014-04-18 16:35:02 +03002143 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2144 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2145 if (force_on)
2146 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2147 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2148
2149 if (!force_on)
2150 return 0;
2151
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002152 err = intel_wait_for_register(dev_priv,
2153 VLV_GTLC_SURVIVABILITY_REG,
2154 VLV_GFX_CLK_STATUS_BIT,
2155 VLV_GFX_CLK_STATUS_BIT,
2156 20);
Imre Deak650ad972014-04-18 16:35:02 +03002157 if (err)
2158 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2159 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2160
2161 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002162}
2163
Imre Deakddeea5b2014-05-05 15:19:56 +03002164static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2165{
2166 u32 val;
2167 int err = 0;
2168
2169 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2170 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2171 if (allow)
2172 val |= VLV_GTLC_ALLOWWAKEREQ;
2173 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2174 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2175
Chris Wilsonb2736692016-06-30 15:32:47 +01002176 err = intel_wait_for_register(dev_priv,
2177 VLV_GTLC_PW_STATUS,
2178 VLV_GTLC_ALLOWWAKEACK,
2179 allow,
2180 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002181 if (err)
2182 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002183
Imre Deakddeea5b2014-05-05 15:19:56 +03002184 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002185}
2186
2187static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2188 bool wait_for_on)
2189{
2190 u32 mask;
2191 u32 val;
2192 int err;
2193
2194 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2195 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002196 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002197 return 0;
2198
2199 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002200 onoff(wait_for_on),
2201 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002202
2203 /*
2204 * RC6 transitioning can be delayed up to 2 msec (see
2205 * valleyview_enable_rps), use 3 msec for safety.
2206 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002207 err = intel_wait_for_register(dev_priv,
2208 VLV_GTLC_PW_STATUS, mask, val,
2209 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002210 if (err)
2211 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002212 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002213
2214 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002215}
2216
2217static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2218{
2219 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2220 return;
2221
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002222 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002223 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2224}
2225
Sagar Kambleebc32822014-08-13 23:07:05 +05302226static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002227{
2228 u32 mask;
2229 int err;
2230
2231 /*
2232 * Bspec defines the following GT well on flags as debug only, so
2233 * don't treat them as hard failures.
2234 */
2235 (void)vlv_wait_for_gt_wells(dev_priv, false);
2236
2237 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2238 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2239
2240 vlv_check_no_gt_access(dev_priv);
2241
2242 err = vlv_force_gfx_clock(dev_priv, true);
2243 if (err)
2244 goto err1;
2245
2246 err = vlv_allow_gt_wake(dev_priv, false);
2247 if (err)
2248 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302249
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002250 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302251 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002252
2253 err = vlv_force_gfx_clock(dev_priv, false);
2254 if (err)
2255 goto err2;
2256
2257 return 0;
2258
2259err2:
2260 /* For safety always re-enable waking and disable gfx clock forcing */
2261 vlv_allow_gt_wake(dev_priv, true);
2262err1:
2263 vlv_force_gfx_clock(dev_priv, false);
2264
2265 return err;
2266}
2267
Sagar Kamble016970b2014-08-13 23:07:06 +05302268static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2269 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002270{
Imre Deakddeea5b2014-05-05 15:19:56 +03002271 int err;
2272 int ret;
2273
2274 /*
2275 * If any of the steps fail just try to continue, that's the best we
2276 * can do at this point. Return the first error code (which will also
2277 * leave RPM permanently disabled).
2278 */
2279 ret = vlv_force_gfx_clock(dev_priv, true);
2280
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002281 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302282 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002283
2284 err = vlv_allow_gt_wake(dev_priv, true);
2285 if (!ret)
2286 ret = err;
2287
2288 err = vlv_force_gfx_clock(dev_priv, false);
2289 if (!ret)
2290 ret = err;
2291
2292 vlv_check_no_gt_access(dev_priv);
2293
Chris Wilson7c108fd2016-10-24 13:42:18 +01002294 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002295 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002296
2297 return ret;
2298}
2299
David Weinehallc49d13e2016-08-22 13:32:42 +03002300static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002301{
David Weinehallc49d13e2016-08-22 13:32:42 +03002302 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002303 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002304 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002305 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002306
Chris Wilsondc979972016-05-10 14:10:04 +01002307 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002308 return -ENODEV;
2309
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002310 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002311 return -ENODEV;
2312
Paulo Zanoni8a187452013-12-06 20:32:13 -02002313 DRM_DEBUG_KMS("Suspending device\n");
2314
Imre Deak1f814da2015-12-16 02:52:19 +02002315 disable_rpm_wakeref_asserts(dev_priv);
2316
Imre Deakd6102972014-05-07 19:57:49 +03002317 /*
2318 * We are safe here against re-faults, since the fault handler takes
2319 * an RPM reference.
2320 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002321 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002322
Alex Daia1c41992015-09-30 09:46:37 -07002323 intel_guc_suspend(dev);
2324
Imre Deak2eb52522014-11-19 15:30:05 +02002325 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002326
Imre Deak507e1262016-04-20 20:27:54 +03002327 ret = 0;
2328 if (IS_BROXTON(dev_priv)) {
2329 bxt_display_core_uninit(dev_priv);
2330 bxt_enable_dc9(dev_priv);
2331 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2332 hsw_enable_pc8(dev_priv);
2333 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2334 ret = vlv_suspend_complete(dev_priv);
2335 }
2336
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002337 if (ret) {
2338 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002339 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002340
Imre Deak1f814da2015-12-16 02:52:19 +02002341 enable_rpm_wakeref_asserts(dev_priv);
2342
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002343 return ret;
2344 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002345
Chris Wilsondc979972016-05-10 14:10:04 +01002346 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002347
2348 enable_rpm_wakeref_asserts(dev_priv);
2349 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002350
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002351 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002352 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2353
Paulo Zanoni8a187452013-12-06 20:32:13 -02002354 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002355
2356 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002357 * FIXME: We really should find a document that references the arguments
2358 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002359 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002360 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002361 /*
2362 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2363 * being detected, and the call we do at intel_runtime_resume()
2364 * won't be able to restore them. Since PCI_D3hot matches the
2365 * actual specification and appears to be working, use it.
2366 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002367 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002368 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002369 /*
2370 * current versions of firmware which depend on this opregion
2371 * notification have repurposed the D1 definition to mean
2372 * "runtime suspended" vs. what you would normally expect (D3)
2373 * to distinguish it from notifications that might be sent via
2374 * the suspend path.
2375 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002376 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002377 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002378
Mika Kuoppala59bad942015-01-16 11:34:40 +02002379 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002380
Lyude19625e82016-06-21 17:03:44 -04002381 if (!IS_VALLEYVIEW(dev_priv) || !IS_CHERRYVIEW(dev_priv))
2382 intel_hpd_poll_init(dev_priv);
2383
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002384 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002385 return 0;
2386}
2387
David Weinehallc49d13e2016-08-22 13:32:42 +03002388static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002389{
David Weinehallc49d13e2016-08-22 13:32:42 +03002390 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002391 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002392 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002393 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002394
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002395 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002396 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002397
2398 DRM_DEBUG_KMS("Resuming device\n");
2399
Imre Deak1f814da2015-12-16 02:52:19 +02002400 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2401 disable_rpm_wakeref_asserts(dev_priv);
2402
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002403 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002404 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002405 if (intel_uncore_unclaimed_mmio(dev_priv))
2406 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002407
Alex Daia1c41992015-09-30 09:46:37 -07002408 intel_guc_resume(dev);
2409
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002410 if (IS_GEN6(dev_priv))
2411 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05302412
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002413 if (IS_BROXTON(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002414 bxt_disable_dc9(dev_priv);
2415 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002416 if (dev_priv->csr.dmc_payload &&
2417 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2418 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002419 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002420 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002421 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002422 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002423 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002424
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002425 /*
2426 * No point of rolling back things in case of an error, as the best
2427 * we can do is to hope that things will still work (and disable RPM).
2428 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002429 i915_gem_init_swizzling(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002430
Daniel Vetterb9632912014-09-30 10:56:44 +02002431 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002432
2433 /*
2434 * On VLV/CHV display interrupts are part of the display
2435 * power well, so hpd is reinitialized from there. For
2436 * everyone else do it here.
2437 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002438 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002439 intel_hpd_init(dev_priv);
2440
Imre Deak1f814da2015-12-16 02:52:19 +02002441 enable_rpm_wakeref_asserts(dev_priv);
2442
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002443 if (ret)
2444 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2445 else
2446 DRM_DEBUG_KMS("Device resumed\n");
2447
2448 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002449}
2450
Chris Wilson42f55512016-06-24 14:00:26 +01002451const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002452 /*
2453 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2454 * PMSG_RESUME]
2455 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002456 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002457 .suspend_late = i915_pm_suspend_late,
2458 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002459 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002460
2461 /*
2462 * S4 event handlers
2463 * @freeze, @freeze_late : called (1) before creating the
2464 * hibernation image [PMSG_FREEZE] and
2465 * (2) after rebooting, before restoring
2466 * the image [PMSG_QUIESCE]
2467 * @thaw, @thaw_early : called (1) after creating the hibernation
2468 * image, before writing it [PMSG_THAW]
2469 * and (2) after failing to create or
2470 * restore the image [PMSG_RECOVER]
2471 * @poweroff, @poweroff_late: called after writing the hibernation
2472 * image, before rebooting [PMSG_HIBERNATE]
2473 * @restore, @restore_early : called after rebooting and restoring the
2474 * hibernation image [PMSG_RESTORE]
2475 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002476 .freeze = i915_pm_freeze,
2477 .freeze_late = i915_pm_freeze_late,
2478 .thaw_early = i915_pm_thaw_early,
2479 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002480 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002481 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002482 .restore_early = i915_pm_restore_early,
2483 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002484
2485 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002486 .runtime_suspend = intel_runtime_suspend,
2487 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002488};
2489
Laurent Pinchart78b68552012-05-17 13:27:22 +02002490static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002491 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002492 .open = drm_gem_vm_open,
2493 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002494};
2495
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002496static const struct file_operations i915_driver_fops = {
2497 .owner = THIS_MODULE,
2498 .open = drm_open,
2499 .release = drm_release,
2500 .unlocked_ioctl = drm_ioctl,
2501 .mmap = drm_gem_mmap,
2502 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002503 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002504 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002505 .llseek = noop_llseek,
2506};
2507
Chris Wilson0673ad42016-06-24 14:00:22 +01002508static int
2509i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2510 struct drm_file *file)
2511{
2512 return -ENODEV;
2513}
2514
2515static const struct drm_ioctl_desc i915_ioctls[] = {
2516 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2517 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2518 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2519 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2520 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2521 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2522 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2523 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2524 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2525 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2526 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2527 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2528 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2529 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2530 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2531 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2532 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2533 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2534 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2535 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2536 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2537 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2538 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2539 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2540 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2541 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2542 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2543 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2544 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2545 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2546 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2547 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2548 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2549 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2550 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2551 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
2552 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
2553 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2554 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2555 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2556 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2557 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2562 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2563 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2565 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2567 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2568};
2569
Linus Torvalds1da177e2005-04-16 15:20:36 -07002570static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002571 /* Don't use MTRRs here; the Xserver or userspace app should
2572 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002573 */
Eric Anholt673a3942008-07-30 12:06:12 -07002574 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002575 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002576 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002577 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002578 .lastclose = i915_driver_lastclose,
2579 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002580 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002581 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002582
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002583 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002584 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002585 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002586
2587 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2588 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2589 .gem_prime_export = i915_gem_prime_export,
2590 .gem_prime_import = i915_gem_prime_import,
2591
Dave Airlieff72145b2011-02-07 12:16:14 +10002592 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002593 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002594 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002596 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002597 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002598 .name = DRIVER_NAME,
2599 .desc = DRIVER_DESC,
2600 .date = DRIVER_DATE,
2601 .major = DRIVER_MAJOR,
2602 .minor = DRIVER_MINOR,
2603 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604};