blob: 77ca07f7f94e3e41e5861e78769c5c68f7848fca [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Kristian Høgsberg112b7152009-01-04 16:55:33 -050053static struct drm_driver driver;
54
Chris Wilson0673ad42016-06-24 14:00:22 +010055static unsigned int i915_load_fail_count;
56
57bool __i915_inject_load_failure(const char *func, int line)
58{
59 if (i915_load_fail_count >= i915.inject_load_failure)
60 return false;
61
62 if (++i915_load_fail_count == i915.inject_load_failure) {
63 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
64 i915.inject_load_failure, func, line);
65 return true;
66 }
67
68 return false;
69}
70
71#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
72#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
73 "providing the dmesg log by booting with drm.debug=0xf"
74
75void
76__i915_printk(struct drm_i915_private *dev_priv, const char *level,
77 const char *fmt, ...)
78{
79 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030080 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010081 bool is_error = level[1] <= KERN_ERR[1];
82 bool is_debug = level[1] == KERN_DEBUG[1];
83 struct va_format vaf;
84 va_list args;
85
86 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
87 return;
88
89 va_start(args, fmt);
90
91 vaf.fmt = fmt;
92 vaf.va = &args;
93
David Weinehallc49d13e2016-08-22 13:32:42 +030094 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010095 __builtin_return_address(0), &vaf);
96
97 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030098 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +010099 shown_bug_once = true;
100 }
101
102 va_end(args);
103}
104
105static bool i915_error_injected(struct drm_i915_private *dev_priv)
106{
107 return i915.inject_load_failure &&
108 i915_load_fail_count == i915.inject_load_failure;
109}
110
111#define i915_load_error(dev_priv, fmt, ...) \
112 __i915_printk(dev_priv, \
113 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
114 fmt, ##__VA_ARGS__)
115
116
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100117static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100118{
119 enum intel_pch ret = PCH_NOP;
120
121 /*
122 * In a virtualized passthrough environment we can be in a
123 * setup where the ISA bridge is not able to be passed through.
124 * In this case, a south bridge can be emulated and we have to
125 * make an educated guess as to which PCH is really there.
126 */
127
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100128 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100129 ret = PCH_IBX;
130 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100131 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100132 ret = PCH_CPT;
133 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100134 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100135 ret = PCH_LPT;
136 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100137 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_SPT;
139 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
140 }
141
142 return ret;
143}
144
Chris Wilson0673ad42016-06-24 14:00:22 +0100145static void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800146{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100147 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
153 if (INTEL_INFO(dev)->num_pipes == 0) {
154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100177 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100181 WARN_ON(!(IS_GEN6(dev_priv) ||
182 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700183 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
184 /* PantherPoint is CPT compatible */
185 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300186 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100187 WARN_ON(!(IS_GEN6(dev_priv) ||
188 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300189 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
190 dev_priv->pch_type = PCH_LPT;
191 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100192 WARN_ON(!IS_HASWELL(dev_priv) &&
193 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100194 WARN_ON(IS_HSW_ULT(dev_priv) ||
195 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800196 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
197 dev_priv->pch_type = PCH_LPT;
198 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100199 WARN_ON(!IS_HASWELL(dev_priv) &&
200 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100201 WARN_ON(!IS_HSW_ULT(dev_priv) &&
202 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530203 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
204 dev_priv->pch_type = PCH_SPT;
205 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100206 WARN_ON(!IS_SKYLAKE(dev_priv) &&
207 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530208 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
209 dev_priv->pch_type = PCH_SPT;
210 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100211 WARN_ON(!IS_SKYLAKE(dev_priv) &&
212 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700213 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
214 dev_priv->pch_type = PCH_KBP;
215 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100216 WARN_ON(!IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100217 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700218 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100219 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200220 pch->subsystem_vendor ==
221 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
222 pch->subsystem_device ==
223 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100224 dev_priv->pch_type =
225 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200226 } else
227 continue;
228
Rui Guo6a9c4b32013-06-19 21:10:23 +0800229 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800230 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800232 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200233 DRM_DEBUG_KMS("No PCH found.\n");
234
235 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800236}
237
Chris Wilson0673ad42016-06-24 14:00:22 +0100238static int i915_getparam(struct drm_device *dev, void *data,
239 struct drm_file *file_priv)
240{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100241 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300242 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100243 drm_i915_getparam_t *param = data;
244 int value;
245
246 switch (param->param) {
247 case I915_PARAM_IRQ_ACTIVE:
248 case I915_PARAM_ALLOW_BATCHBUFFER:
249 case I915_PARAM_LAST_DISPATCH:
250 /* Reject all old ums/dri params. */
251 return -ENODEV;
252 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300253 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100254 break;
255 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300256 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100257 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100258 case I915_PARAM_NUM_FENCES_AVAIL:
259 value = dev_priv->num_fence_regs;
260 break;
261 case I915_PARAM_HAS_OVERLAY:
262 value = dev_priv->overlay ? 1 : 0;
263 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100264 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530265 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100266 break;
267 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530268 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 break;
270 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530271 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100272 break;
273 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530274 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100275 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300277 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
279 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300280 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
282 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300283 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300286 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100289 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300311 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100313 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100318 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100319 case I915_PARAM_MMAP_GTT_VERSION:
320 /* Though we've started our numbering from 1, and so class all
321 * earlier versions as 0, in effect their value is undefined as
322 * the ioctl will report EINVAL for the unknown param!
323 */
324 value = i915_gem_mmap_gtt_version();
325 break;
David Weinehall16162472016-09-02 13:46:17 +0300326 case I915_PARAM_MMAP_VERSION:
327 /* Remember to bump this if the version changes! */
328 case I915_PARAM_HAS_GEM:
329 case I915_PARAM_HAS_PAGEFLIPPING:
330 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
331 case I915_PARAM_HAS_RELAXED_FENCING:
332 case I915_PARAM_HAS_COHERENT_RINGS:
333 case I915_PARAM_HAS_RELAXED_DELTA:
334 case I915_PARAM_HAS_GEN7_SOL_RESET:
335 case I915_PARAM_HAS_WAIT_TIMEOUT:
336 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
337 case I915_PARAM_HAS_PINNED_BATCHES:
338 case I915_PARAM_HAS_EXEC_NO_RELOC:
339 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
340 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
341 case I915_PARAM_HAS_EXEC_SOFTPIN:
342 /* For the time being all of these are always true;
343 * if some supported hardware does not have one of these
344 * features this value needs to be provided from
345 * INTEL_INFO(), a feature macro, or similar.
346 */
347 value = 1;
348 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 default:
350 DRM_DEBUG("Unknown parameter %d\n", param->param);
351 return -EINVAL;
352 }
353
Chris Wilsondda33002016-06-24 14:00:23 +0100354 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100355 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100356
357 return 0;
358}
359
360static int i915_get_bridge_dev(struct drm_device *dev)
361{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100362 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100363
364 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
365 if (!dev_priv->bridge_dev) {
366 DRM_ERROR("bridge device not found\n");
367 return -1;
368 }
369 return 0;
370}
371
372/* Allocate space for the MCH regs if needed, return nonzero on error */
373static int
374intel_alloc_mchbar_resource(struct drm_device *dev)
375{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100376 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
378 u32 temp_lo, temp_hi = 0;
379 u64 mchbar_addr;
380 int ret;
381
382 if (INTEL_INFO(dev)->gen >= 4)
383 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
384 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
385 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
386
387 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
388#ifdef CONFIG_PNP
389 if (mchbar_addr &&
390 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
391 return 0;
392#endif
393
394 /* Get some space for it */
395 dev_priv->mch_res.name = "i915 MCHBAR";
396 dev_priv->mch_res.flags = IORESOURCE_MEM;
397 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
398 &dev_priv->mch_res,
399 MCHBAR_SIZE, MCHBAR_SIZE,
400 PCIBIOS_MIN_MEM,
401 0, pcibios_align_resource,
402 dev_priv->bridge_dev);
403 if (ret) {
404 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
405 dev_priv->mch_res.start = 0;
406 return ret;
407 }
408
409 if (INTEL_INFO(dev)->gen >= 4)
410 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
411 upper_32_bits(dev_priv->mch_res.start));
412
413 pci_write_config_dword(dev_priv->bridge_dev, reg,
414 lower_32_bits(dev_priv->mch_res.start));
415 return 0;
416}
417
418/* Setup MCHBAR if possible, return true if we should disable it again */
419static void
420intel_setup_mchbar(struct drm_device *dev)
421{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100422 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100423 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
424 u32 temp;
425 bool enabled;
426
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100427 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100428 return;
429
430 dev_priv->mchbar_need_disable = false;
431
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100432 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100433 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
434 enabled = !!(temp & DEVEN_MCHBAR_EN);
435 } else {
436 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
437 enabled = temp & 1;
438 }
439
440 /* If it's already enabled, don't have to do anything */
441 if (enabled)
442 return;
443
444 if (intel_alloc_mchbar_resource(dev))
445 return;
446
447 dev_priv->mchbar_need_disable = true;
448
449 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100450 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100451 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
452 temp | DEVEN_MCHBAR_EN);
453 } else {
454 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
455 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
456 }
457}
458
459static void
460intel_teardown_mchbar(struct drm_device *dev)
461{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100462 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100463 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
464
465 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100466 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100467 u32 deven_val;
468
469 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
470 &deven_val);
471 deven_val &= ~DEVEN_MCHBAR_EN;
472 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
473 deven_val);
474 } else {
475 u32 mchbar_val;
476
477 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
478 &mchbar_val);
479 mchbar_val &= ~1;
480 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
481 mchbar_val);
482 }
483 }
484
485 if (dev_priv->mch_res.start)
486 release_resource(&dev_priv->mch_res);
487}
488
489/* true = enable decode, false = disable decoder */
490static unsigned int i915_vga_set_decode(void *cookie, bool state)
491{
492 struct drm_device *dev = cookie;
493
494 intel_modeset_vga_set_state(dev, state);
495 if (state)
496 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
497 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
498 else
499 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
500}
501
502static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
503{
504 struct drm_device *dev = pci_get_drvdata(pdev);
505 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
506
507 if (state == VGA_SWITCHEROO_ON) {
508 pr_info("switched on\n");
509 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
510 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300511 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100512 i915_resume_switcheroo(dev);
513 dev->switch_power_state = DRM_SWITCH_POWER_ON;
514 } else {
515 pr_info("switched off\n");
516 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
517 i915_suspend_switcheroo(dev, pmm);
518 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
519 }
520}
521
522static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
523{
524 struct drm_device *dev = pci_get_drvdata(pdev);
525
526 /*
527 * FIXME: open_count is protected by drm_global_mutex but that would lead to
528 * locking inversion with the driver load path. And the access here is
529 * completely racy anyway. So don't bother with locking for now.
530 */
531 return dev->open_count == 0;
532}
533
534static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
535 .set_gpu_state = i915_switcheroo_set_state,
536 .reprobe = NULL,
537 .can_switch = i915_switcheroo_can_switch,
538};
539
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100540static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100541{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100542 mutex_lock(&dev_priv->drm.struct_mutex);
543 i915_gem_cleanup_engines(&dev_priv->drm);
544 i915_gem_context_fini(&dev_priv->drm);
545 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100546
Chris Wilson7d5d59e2016-11-01 08:48:41 +0000547 rcu_barrier();
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100548 flush_work(&dev_priv->mm.free_work);
549
550 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100551}
552
553static int i915_load_modeset_init(struct drm_device *dev)
554{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100555 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300556 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100557 int ret;
558
559 if (i915_inject_load_failure())
560 return -ENODEV;
561
562 ret = intel_bios_init(dev_priv);
563 if (ret)
564 DRM_INFO("failed to find VBIOS tables\n");
565
566 /* If we have > 1 VGA cards, then we need to arbitrate access
567 * to the common VGA resources.
568 *
569 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
570 * then we do not take part in VGA arbitration and the
571 * vga_client_register() fails with -ENODEV.
572 */
David Weinehall52a05c32016-08-22 13:32:44 +0300573 ret = vga_client_register(pdev, dev, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100574 if (ret && ret != -ENODEV)
575 goto out;
576
577 intel_register_dsm_handler();
578
David Weinehall52a05c32016-08-22 13:32:44 +0300579 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100580 if (ret)
581 goto cleanup_vga_client;
582
583 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
584 intel_update_rawclk(dev_priv);
585
586 intel_power_domains_init_hw(dev_priv, false);
587
588 intel_csr_ucode_init(dev_priv);
589
590 ret = intel_irq_install(dev_priv);
591 if (ret)
592 goto cleanup_csr;
593
594 intel_setup_gmbus(dev);
595
596 /* Important: The output setup functions called by modeset_init need
597 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300598 ret = intel_modeset_init(dev);
599 if (ret)
600 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100601
602 intel_guc_init(dev);
603
604 ret = i915_gem_init(dev);
605 if (ret)
606 goto cleanup_irq;
607
608 intel_modeset_gem_init(dev);
609
610 if (INTEL_INFO(dev)->num_pipes == 0)
611 return 0;
612
613 ret = intel_fbdev_init(dev);
614 if (ret)
615 goto cleanup_gem;
616
617 /* Only enable hotplug handling once the fbdev is fully set up. */
618 intel_hpd_init(dev_priv);
619
620 drm_kms_helper_poll_init(dev);
621
622 return 0;
623
624cleanup_gem:
Imre Deak1c777c52016-10-12 17:46:37 +0300625 if (i915_gem_suspend(dev))
626 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100627 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100628cleanup_irq:
629 intel_guc_fini(dev);
630 drm_irq_uninstall(dev);
631 intel_teardown_gmbus(dev);
632cleanup_csr:
633 intel_csr_ucode_fini(dev_priv);
634 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300635 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100636cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300637 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100638out:
639 return ret;
640}
641
642#if IS_ENABLED(CONFIG_FB)
643static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
644{
645 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100646 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100647 struct i915_ggtt *ggtt = &dev_priv->ggtt;
648 bool primary;
649 int ret;
650
651 ap = alloc_apertures(1);
652 if (!ap)
653 return -ENOMEM;
654
655 ap->ranges[0].base = ggtt->mappable_base;
656 ap->ranges[0].size = ggtt->mappable_end;
657
658 primary =
659 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
660
Daniel Vetter44adece2016-08-10 18:52:34 +0200661 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100662
663 kfree(ap);
664
665 return ret;
666}
667#else
668static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
669{
670 return 0;
671}
672#endif
673
674#if !defined(CONFIG_VGA_CONSOLE)
675static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
676{
677 return 0;
678}
679#elif !defined(CONFIG_DUMMY_CONSOLE)
680static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
681{
682 return -ENODEV;
683}
684#else
685static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
686{
687 int ret = 0;
688
689 DRM_INFO("Replacing VGA console driver\n");
690
691 console_lock();
692 if (con_is_bound(&vga_con))
693 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
694 if (ret == 0) {
695 ret = do_unregister_con_driver(&vga_con);
696
697 /* Ignore "already unregistered". */
698 if (ret == -ENODEV)
699 ret = 0;
700 }
701 console_unlock();
702
703 return ret;
704}
705#endif
706
Chris Wilson0673ad42016-06-24 14:00:22 +0100707static void intel_init_dpio(struct drm_i915_private *dev_priv)
708{
709 /*
710 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
711 * CHV x1 PHY (DP/HDMI D)
712 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
713 */
714 if (IS_CHERRYVIEW(dev_priv)) {
715 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
716 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
717 } else if (IS_VALLEYVIEW(dev_priv)) {
718 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
719 }
720}
721
722static int i915_workqueues_init(struct drm_i915_private *dev_priv)
723{
724 /*
725 * The i915 workqueue is primarily used for batched retirement of
726 * requests (and thus managing bo) once the task has been completed
727 * by the GPU. i915_gem_retire_requests() is called directly when we
728 * need high-priority retirement, such as waiting for an explicit
729 * bo.
730 *
731 * It is also used for periodic low-priority events, such as
732 * idle-timers and recording error state.
733 *
734 * All tasks on the workqueue are expected to acquire the dev mutex
735 * so there is no point in running more than one instance of the
736 * workqueue at any time. Use an ordered one.
737 */
738 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
739 if (dev_priv->wq == NULL)
740 goto out_err;
741
742 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
743 if (dev_priv->hotplug.dp_wq == NULL)
744 goto out_free_wq;
745
Chris Wilson0673ad42016-06-24 14:00:22 +0100746 return 0;
747
Chris Wilson0673ad42016-06-24 14:00:22 +0100748out_free_wq:
749 destroy_workqueue(dev_priv->wq);
750out_err:
751 DRM_ERROR("Failed to allocate workqueues.\n");
752
753 return -ENOMEM;
754}
755
756static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
757{
Chris Wilson0673ad42016-06-24 14:00:22 +0100758 destroy_workqueue(dev_priv->hotplug.dp_wq);
759 destroy_workqueue(dev_priv->wq);
760}
761
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300762/*
763 * We don't keep the workarounds for pre-production hardware, so we expect our
764 * driver to fail on these machines in one way or another. A little warning on
765 * dmesg may help both the user and the bug triagers.
766 */
767static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
768{
769 if (IS_HSW_EARLY_SDV(dev_priv) ||
770 IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
771 DRM_ERROR("This is a pre-production stepping. "
772 "It may not be fully functional.\n");
773}
774
Chris Wilson0673ad42016-06-24 14:00:22 +0100775/**
776 * i915_driver_init_early - setup state not requiring device access
777 * @dev_priv: device private
778 *
779 * Initialize everything that is a "SW-only" state, that is state not
780 * requiring accessing the device or exposing the driver via kernel internal
781 * or userspace interfaces. Example steps belonging here: lock initialization,
782 * system memory allocation, setting up device specific attributes and
783 * function hooks not requiring accessing the device.
784 */
785static int i915_driver_init_early(struct drm_i915_private *dev_priv,
786 const struct pci_device_id *ent)
787{
788 const struct intel_device_info *match_info =
789 (struct intel_device_info *)ent->driver_data;
790 struct intel_device_info *device_info;
791 int ret = 0;
792
793 if (i915_inject_load_failure())
794 return -ENODEV;
795
796 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100797 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100798 memcpy(device_info, match_info, sizeof(*device_info));
799 device_info->device_id = dev_priv->drm.pdev->device;
800
801 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
802 device_info->gen_mask = BIT(device_info->gen - 1);
803
804 spin_lock_init(&dev_priv->irq_lock);
805 spin_lock_init(&dev_priv->gpu_error.lock);
806 mutex_init(&dev_priv->backlight_lock);
807 spin_lock_init(&dev_priv->uncore.lock);
808 spin_lock_init(&dev_priv->mm.object_stat_lock);
809 spin_lock_init(&dev_priv->mmio_flip_lock);
810 mutex_init(&dev_priv->sb_lock);
811 mutex_init(&dev_priv->modeset_restore_lock);
812 mutex_init(&dev_priv->av_mutex);
813 mutex_init(&dev_priv->wm.wm_mutex);
814 mutex_init(&dev_priv->pps_mutex);
815
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100816 i915_memcpy_init_early(dev_priv);
817
Chris Wilson0673ad42016-06-24 14:00:22 +0100818 ret = i915_workqueues_init(dev_priv);
819 if (ret < 0)
820 return ret;
821
822 ret = intel_gvt_init(dev_priv);
823 if (ret < 0)
824 goto err_workqueues;
825
826 /* This must be called before any calls to HAS_PCH_* */
827 intel_detect_pch(&dev_priv->drm);
828
829 intel_pm_setup(&dev_priv->drm);
830 intel_init_dpio(dev_priv);
831 intel_power_domains_init(dev_priv);
832 intel_irq_init(dev_priv);
833 intel_init_display_hooks(dev_priv);
834 intel_init_clock_gating_hooks(dev_priv);
835 intel_init_audio_hooks(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100836 ret = i915_gem_load_init(&dev_priv->drm);
837 if (ret < 0)
838 goto err_gvt;
Chris Wilson0673ad42016-06-24 14:00:22 +0100839
David Weinehall36cdd012016-08-22 13:59:31 +0300840 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100841
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100842 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100843
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300844 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100845
846 return 0;
847
Chris Wilson73cb9702016-10-28 13:58:46 +0100848err_gvt:
849 intel_gvt_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100850err_workqueues:
851 i915_workqueues_cleanup(dev_priv);
852 return ret;
853}
854
855/**
856 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
857 * @dev_priv: device private
858 */
859static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
860{
Chris Wilson91c8a322016-07-05 10:40:23 +0100861 i915_gem_load_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100862 i915_workqueues_cleanup(dev_priv);
863}
864
865static int i915_mmio_setup(struct drm_device *dev)
866{
867 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300868 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100869 int mmio_bar;
870 int mmio_size;
871
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100872 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100873 /*
874 * Before gen4, the registers and the GTT are behind different BARs.
875 * However, from gen4 onwards, the registers and the GTT are shared
876 * in the same BAR, so we want to restrict this ioremap from
877 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
878 * the register BAR remains the same size for all the earlier
879 * generations up to Ironlake.
880 */
881 if (INTEL_INFO(dev)->gen < 5)
882 mmio_size = 512 * 1024;
883 else
884 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300885 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100886 if (dev_priv->regs == NULL) {
887 DRM_ERROR("failed to map registers\n");
888
889 return -EIO;
890 }
891
892 /* Try to make sure MCHBAR is enabled before poking at it */
893 intel_setup_mchbar(dev);
894
895 return 0;
896}
897
898static void i915_mmio_cleanup(struct drm_device *dev)
899{
900 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300901 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100902
903 intel_teardown_mchbar(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300904 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100905}
906
907/**
908 * i915_driver_init_mmio - setup device MMIO
909 * @dev_priv: device private
910 *
911 * Setup minimal device state necessary for MMIO accesses later in the
912 * initialization sequence. The setup here should avoid any other device-wide
913 * side effects or exposing the driver via kernel internal or user space
914 * interfaces.
915 */
916static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
917{
Chris Wilson91c8a322016-07-05 10:40:23 +0100918 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 int ret;
920
921 if (i915_inject_load_failure())
922 return -ENODEV;
923
924 if (i915_get_bridge_dev(dev))
925 return -EIO;
926
927 ret = i915_mmio_setup(dev);
928 if (ret < 0)
929 goto put_bridge;
930
931 intel_uncore_init(dev_priv);
932
933 return 0;
934
935put_bridge:
936 pci_dev_put(dev_priv->bridge_dev);
937
938 return ret;
939}
940
941/**
942 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
943 * @dev_priv: device private
944 */
945static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
946{
Chris Wilson91c8a322016-07-05 10:40:23 +0100947 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100948
949 intel_uncore_fini(dev_priv);
950 i915_mmio_cleanup(dev);
951 pci_dev_put(dev_priv->bridge_dev);
952}
953
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100954static void intel_sanitize_options(struct drm_i915_private *dev_priv)
955{
956 i915.enable_execlists =
957 intel_sanitize_enable_execlists(dev_priv,
958 i915.enable_execlists);
959
960 /*
961 * i915.enable_ppgtt is read-only, so do an early pass to validate the
962 * user's requested state against the hardware/driver capabilities. We
963 * do this now so that we can print out any log messages once rather
964 * than every time we check intel_enable_ppgtt().
965 */
966 i915.enable_ppgtt =
967 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
968 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100969
970 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
971 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100972}
973
Chris Wilson0673ad42016-06-24 14:00:22 +0100974/**
975 * i915_driver_init_hw - setup state requiring device access
976 * @dev_priv: device private
977 *
978 * Setup state that requires accessing the device, but doesn't require
979 * exposing the driver via kernel internal or userspace interfaces.
980 */
981static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
982{
David Weinehall52a05c32016-08-22 13:32:44 +0300983 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100984 int ret;
985
986 if (i915_inject_load_failure())
987 return -ENODEV;
988
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100989 intel_device_info_runtime_init(dev_priv);
990
991 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100992
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100993 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100994 if (ret)
995 return ret;
996
Chris Wilson0673ad42016-06-24 14:00:22 +0100997 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
998 * otherwise the vga fbdev driver falls over. */
999 ret = i915_kick_out_firmware_fb(dev_priv);
1000 if (ret) {
1001 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1002 goto out_ggtt;
1003 }
1004
1005 ret = i915_kick_out_vgacon(dev_priv);
1006 if (ret) {
1007 DRM_ERROR("failed to remove conflicting VGA console\n");
1008 goto out_ggtt;
1009 }
1010
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001011 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001012 if (ret)
1013 return ret;
1014
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001015 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001016 if (ret) {
1017 DRM_ERROR("failed to enable GGTT\n");
1018 goto out_ggtt;
1019 }
1020
David Weinehall52a05c32016-08-22 13:32:44 +03001021 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001022
1023 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001024 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001025 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001026 if (ret) {
1027 DRM_ERROR("failed to set DMA mask\n");
1028
1029 goto out_ggtt;
1030 }
1031 }
1032
Chris Wilson0673ad42016-06-24 14:00:22 +01001033 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1034 * using 32bit addressing, overwriting memory if HWS is located
1035 * above 4GB.
1036 *
1037 * The documentation also mentions an issue with undefined
1038 * behaviour if any general state is accessed within a page above 4GB,
1039 * which also needs to be handled carefully.
1040 */
Ville Syrjäläa26e5232016-10-31 22:37:19 +02001041 if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001042 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001043
1044 if (ret) {
1045 DRM_ERROR("failed to set DMA mask\n");
1046
1047 goto out_ggtt;
1048 }
1049 }
1050
Chris Wilson0673ad42016-06-24 14:00:22 +01001051 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1052 PM_QOS_DEFAULT_VALUE);
1053
1054 intel_uncore_sanitize(dev_priv);
1055
1056 intel_opregion_setup(dev_priv);
1057
1058 i915_gem_load_init_fences(dev_priv);
1059
1060 /* On the 945G/GM, the chipset reports the MSI capability on the
1061 * integrated graphics even though the support isn't actually there
1062 * according to the published specs. It doesn't appear to function
1063 * correctly in testing on 945G.
1064 * This may be a side effect of MSI having been made available for PEG
1065 * and the registers being closely associated.
1066 *
1067 * According to chipset errata, on the 965GM, MSI interrupts may
1068 * be lost or delayed, but we use them anyways to avoid
1069 * stuck interrupts on some machines.
1070 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001071 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001072 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001073 DRM_DEBUG_DRIVER("can't enable MSI");
1074 }
1075
1076 return 0;
1077
1078out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001079 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001080
1081 return ret;
1082}
1083
1084/**
1085 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1086 * @dev_priv: device private
1087 */
1088static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1089{
David Weinehall52a05c32016-08-22 13:32:44 +03001090 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001091
David Weinehall52a05c32016-08-22 13:32:44 +03001092 if (pdev->msi_enabled)
1093 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001094
1095 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001096 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001097}
1098
1099/**
1100 * i915_driver_register - register the driver with the rest of the system
1101 * @dev_priv: device private
1102 *
1103 * Perform any steps necessary to make the driver available via kernel
1104 * internal or userspace interfaces.
1105 */
1106static void i915_driver_register(struct drm_i915_private *dev_priv)
1107{
Chris Wilson91c8a322016-07-05 10:40:23 +01001108 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001109
1110 i915_gem_shrinker_init(dev_priv);
1111
1112 /*
1113 * Notify a valid surface after modesetting,
1114 * when running inside a VM.
1115 */
1116 if (intel_vgpu_active(dev_priv))
1117 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1118
1119 /* Reveal our presence to userspace */
1120 if (drm_dev_register(dev, 0) == 0) {
1121 i915_debugfs_register(dev_priv);
Akash Goelf8240832016-10-12 21:54:34 +05301122 i915_guc_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001123 i915_setup_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001124 } else
1125 DRM_ERROR("Failed to register driver for userspace access!\n");
1126
1127 if (INTEL_INFO(dev_priv)->num_pipes) {
1128 /* Must be done after probing outputs */
1129 intel_opregion_register(dev_priv);
1130 acpi_video_register();
1131 }
1132
1133 if (IS_GEN5(dev_priv))
1134 intel_gpu_ips_init(dev_priv);
1135
1136 i915_audio_component_init(dev_priv);
1137
1138 /*
1139 * Some ports require correctly set-up hpd registers for detection to
1140 * work properly (leading to ghost connected connector status), e.g. VGA
1141 * on gm45. Hence we can only set up the initial fbdev config after hpd
1142 * irqs are fully enabled. We do it last so that the async config
1143 * cannot run before the connectors are registered.
1144 */
1145 intel_fbdev_initial_config_async(dev);
1146}
1147
1148/**
1149 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1150 * @dev_priv: device private
1151 */
1152static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1153{
1154 i915_audio_component_cleanup(dev_priv);
1155
1156 intel_gpu_ips_teardown();
1157 acpi_video_unregister();
1158 intel_opregion_unregister(dev_priv);
1159
David Weinehall694c2822016-08-22 13:32:43 +03001160 i915_teardown_sysfs(dev_priv);
Akash Goelf8240832016-10-12 21:54:34 +05301161 i915_guc_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001162 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001163 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001164
1165 i915_gem_shrinker_cleanup(dev_priv);
1166}
1167
1168/**
1169 * i915_driver_load - setup chip and create an initial config
1170 * @dev: DRM device
1171 * @flags: startup flags
1172 *
1173 * The driver load routine has to do several things:
1174 * - drive output discovery via intel_modeset_init()
1175 * - initialize the memory manager
1176 * - allocate initial config memory
1177 * - setup the DRM framebuffer with the allocated memory
1178 */
Chris Wilson42f55512016-06-24 14:00:26 +01001179int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001180{
1181 struct drm_i915_private *dev_priv;
1182 int ret;
1183
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001184 if (i915.nuclear_pageflip)
1185 driver.driver_features |= DRIVER_ATOMIC;
1186
Chris Wilson0673ad42016-06-24 14:00:22 +01001187 ret = -ENOMEM;
1188 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1189 if (dev_priv)
1190 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1191 if (ret) {
1192 dev_printk(KERN_ERR, &pdev->dev,
1193 "[" DRM_NAME ":%s] allocation failed\n", __func__);
1194 kfree(dev_priv);
1195 return ret;
1196 }
1197
Chris Wilson0673ad42016-06-24 14:00:22 +01001198 dev_priv->drm.pdev = pdev;
1199 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001200
1201 ret = pci_enable_device(pdev);
1202 if (ret)
1203 goto out_free_priv;
1204
1205 pci_set_drvdata(pdev, &dev_priv->drm);
1206
1207 ret = i915_driver_init_early(dev_priv, ent);
1208 if (ret < 0)
1209 goto out_pci_disable;
1210
1211 intel_runtime_pm_get(dev_priv);
1212
1213 ret = i915_driver_init_mmio(dev_priv);
1214 if (ret < 0)
1215 goto out_runtime_pm_put;
1216
1217 ret = i915_driver_init_hw(dev_priv);
1218 if (ret < 0)
1219 goto out_cleanup_mmio;
1220
1221 /*
1222 * TODO: move the vblank init and parts of modeset init steps into one
1223 * of the i915_driver_init_/i915_driver_register functions according
1224 * to the role/effect of the given init step.
1225 */
1226 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001227 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001228 INTEL_INFO(dev_priv)->num_pipes);
1229 if (ret)
1230 goto out_cleanup_hw;
1231 }
1232
Chris Wilson91c8a322016-07-05 10:40:23 +01001233 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001234 if (ret < 0)
1235 goto out_cleanup_vblank;
1236
1237 i915_driver_register(dev_priv);
1238
1239 intel_runtime_pm_enable(dev_priv);
1240
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001241 /* Everything is in place, we can now relax! */
1242 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1243 driver.name, driver.major, driver.minor, driver.patchlevel,
1244 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001245 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1246 DRM_INFO("DRM_I915_DEBUG enabled\n");
1247 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1248 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001249
Chris Wilson0673ad42016-06-24 14:00:22 +01001250 intel_runtime_pm_put(dev_priv);
1251
1252 return 0;
1253
1254out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001255 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001256out_cleanup_hw:
1257 i915_driver_cleanup_hw(dev_priv);
1258out_cleanup_mmio:
1259 i915_driver_cleanup_mmio(dev_priv);
1260out_runtime_pm_put:
1261 intel_runtime_pm_put(dev_priv);
1262 i915_driver_cleanup_early(dev_priv);
1263out_pci_disable:
1264 pci_disable_device(pdev);
1265out_free_priv:
1266 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1267 drm_dev_unref(&dev_priv->drm);
1268 return ret;
1269}
1270
Chris Wilson42f55512016-06-24 14:00:26 +01001271void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001272{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001273 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001274 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001275
1276 intel_fbdev_fini(dev);
1277
Chris Wilson42f55512016-06-24 14:00:26 +01001278 if (i915_gem_suspend(dev))
1279 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001280
1281 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1282
1283 i915_driver_unregister(dev_priv);
1284
1285 drm_vblank_cleanup(dev);
1286
1287 intel_modeset_cleanup(dev);
1288
1289 /*
1290 * free the memory space allocated for the child device
1291 * config parsed from VBT
1292 */
1293 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1294 kfree(dev_priv->vbt.child_dev);
1295 dev_priv->vbt.child_dev = NULL;
1296 dev_priv->vbt.child_dev_num = 0;
1297 }
1298 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1299 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1300 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1301 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1302
David Weinehall52a05c32016-08-22 13:32:44 +03001303 vga_switcheroo_unregister_client(pdev);
1304 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001305
1306 intel_csr_ucode_fini(dev_priv);
1307
1308 /* Free error state after interrupts are fully disabled. */
1309 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1310 i915_destroy_error_state(dev);
1311
1312 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001313 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001314
1315 intel_guc_fini(dev);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001316 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001317 intel_fbc_cleanup_cfb(dev_priv);
1318
1319 intel_power_domains_fini(dev_priv);
1320
1321 i915_driver_cleanup_hw(dev_priv);
1322 i915_driver_cleanup_mmio(dev_priv);
1323
1324 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1325
1326 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001327}
1328
1329static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1330{
1331 int ret;
1332
1333 ret = i915_gem_open(dev, file);
1334 if (ret)
1335 return ret;
1336
1337 return 0;
1338}
1339
1340/**
1341 * i915_driver_lastclose - clean up after all DRM clients have exited
1342 * @dev: DRM device
1343 *
1344 * Take care of cleaning up after all DRM clients have exited. In the
1345 * mode setting case, we want to restore the kernel's initial mode (just
1346 * in case the last client left us in a bad state).
1347 *
1348 * Additionally, in the non-mode setting case, we'll tear down the GTT
1349 * and DMA structures, since the kernel won't be using them, and clea
1350 * up any GEM state.
1351 */
1352static void i915_driver_lastclose(struct drm_device *dev)
1353{
1354 intel_fbdev_restore_mode(dev);
1355 vga_switcheroo_process_delayed_switch();
1356}
1357
1358static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1359{
1360 mutex_lock(&dev->struct_mutex);
1361 i915_gem_context_close(dev, file);
1362 i915_gem_release(dev, file);
1363 mutex_unlock(&dev->struct_mutex);
1364}
1365
1366static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1367{
1368 struct drm_i915_file_private *file_priv = file->driver_priv;
1369
1370 kfree(file_priv);
1371}
1372
Imre Deak07f9cd02014-08-18 14:42:45 +03001373static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1374{
Chris Wilson91c8a322016-07-05 10:40:23 +01001375 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001376 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001377
1378 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001379 for_each_intel_encoder(dev, encoder)
1380 if (encoder->suspend)
1381 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001382 drm_modeset_unlock_all(dev);
1383}
1384
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001385static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1386 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001387static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301388
Imre Deakbc872292015-11-18 17:32:30 +02001389static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1390{
1391#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1392 if (acpi_target_system_state() < ACPI_STATE_S3)
1393 return true;
1394#endif
1395 return false;
1396}
Sagar Kambleebc32822014-08-13 23:07:05 +05301397
Imre Deak5e365c32014-10-23 19:23:25 +03001398static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001399{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001400 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001401 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001402 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001403 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001404
Zhang Ruib8efb172013-02-05 15:41:53 +08001405 /* ignore lid events during suspend */
1406 mutex_lock(&dev_priv->modeset_restore_lock);
1407 dev_priv->modeset_restore = MODESET_SUSPENDED;
1408 mutex_unlock(&dev_priv->modeset_restore_lock);
1409
Imre Deak1f814da2015-12-16 02:52:19 +02001410 disable_rpm_wakeref_asserts(dev_priv);
1411
Paulo Zanonic67a4702013-08-19 13:18:09 -03001412 /* We do a lot of poking in a lot of registers, make sure they work
1413 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001414 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001415
Dave Airlie5bcf7192010-12-07 09:20:40 +10001416 drm_kms_helper_poll_disable(dev);
1417
David Weinehall52a05c32016-08-22 13:32:44 +03001418 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001419
Daniel Vetterd5818932015-02-23 12:03:26 +01001420 error = i915_gem_suspend(dev);
1421 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001422 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001423 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001424 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001425 }
1426
Alex Daia1c41992015-09-30 09:46:37 -07001427 intel_guc_suspend(dev);
1428
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001429 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001430
1431 intel_dp_mst_suspend(dev);
1432
1433 intel_runtime_pm_disable_interrupts(dev_priv);
1434 intel_hpd_cancel_work(dev_priv);
1435
1436 intel_suspend_encoders(dev_priv);
1437
1438 intel_suspend_hw(dev);
1439
Ben Widawsky828c7902013-10-16 09:21:30 -07001440 i915_gem_suspend_gtt_mappings(dev);
1441
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001442 i915_save_state(dev);
1443
Imre Deakbc872292015-11-18 17:32:30 +02001444 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001445 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001446
Chris Wilsondc979972016-05-10 14:10:04 +01001447 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001448 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001449
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001450 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001451
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001452 dev_priv->suspend_count++;
1453
Imre Deakf74ed082016-04-18 14:48:21 +03001454 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001455
Imre Deak1f814da2015-12-16 02:52:19 +02001456out:
1457 enable_rpm_wakeref_asserts(dev_priv);
1458
1459 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001460}
1461
David Weinehallc49d13e2016-08-22 13:32:42 +03001462static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001463{
David Weinehallc49d13e2016-08-22 13:32:42 +03001464 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001465 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001466 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001467 int ret;
1468
Imre Deak1f814da2015-12-16 02:52:19 +02001469 disable_rpm_wakeref_asserts(dev_priv);
1470
Imre Deak4c494a52016-10-13 14:34:06 +03001471 intel_display_set_init_power(dev_priv, false);
1472
Imre Deaka7c81252016-04-01 16:02:38 +03001473 fw_csr = !IS_BROXTON(dev_priv) &&
1474 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001475 /*
1476 * In case of firmware assisted context save/restore don't manually
1477 * deinit the power domains. This also means the CSR/DMC firmware will
1478 * stay active, it will power down any HW resources as required and
1479 * also enable deeper system power states that would be blocked if the
1480 * firmware was inactive.
1481 */
1482 if (!fw_csr)
1483 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001484
Imre Deak507e1262016-04-20 20:27:54 +03001485 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +03001486 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001487 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001488 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001489 hsw_enable_pc8(dev_priv);
1490 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1491 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001492
1493 if (ret) {
1494 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001495 if (!fw_csr)
1496 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001497
Imre Deak1f814da2015-12-16 02:52:19 +02001498 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001499 }
1500
David Weinehall52a05c32016-08-22 13:32:44 +03001501 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001502 /*
Imre Deak54875572015-06-30 17:06:47 +03001503 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001504 * the device even though it's already in D3 and hang the machine. So
1505 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001506 * power down the device properly. The issue was seen on multiple old
1507 * GENs with different BIOS vendors, so having an explicit blacklist
1508 * is inpractical; apply the workaround on everything pre GEN6. The
1509 * platforms where the issue was seen:
1510 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1511 * Fujitsu FSC S7110
1512 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001513 */
Imre Deak54875572015-06-30 17:06:47 +03001514 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001515 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001516
Imre Deakbc872292015-11-18 17:32:30 +02001517 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1518
Imre Deak1f814da2015-12-16 02:52:19 +02001519out:
1520 enable_rpm_wakeref_asserts(dev_priv);
1521
1522 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001523}
1524
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001525int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001526{
1527 int error;
1528
Chris Wilsonded8b072016-07-05 10:40:22 +01001529 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001530 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001531 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001532 return -ENODEV;
1533 }
1534
Imre Deak0b14cbd2014-09-10 18:16:55 +03001535 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1536 state.event != PM_EVENT_FREEZE))
1537 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001538
1539 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1540 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001541
Imre Deak5e365c32014-10-23 19:23:25 +03001542 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001543 if (error)
1544 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001545
Imre Deakab3be732015-03-02 13:04:41 +02001546 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001547}
1548
Imre Deak5e365c32014-10-23 19:23:25 +03001549static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001550{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001551 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001552 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001553
Imre Deak1f814da2015-12-16 02:52:19 +02001554 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001555 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001556
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001557 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001558 if (ret)
1559 DRM_ERROR("failed to re-enable GGTT\n");
1560
Imre Deakf74ed082016-04-18 14:48:21 +03001561 intel_csr_ucode_resume(dev_priv);
1562
Chris Wilson5ab57c72016-07-15 14:56:20 +01001563 i915_gem_resume(dev);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001564
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001565 i915_restore_state(dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001566 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001567 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001568
Daniel Vetterd5818932015-02-23 12:03:26 +01001569 intel_init_pch_refclk(dev);
1570 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01001571
Peter Antoine364aece2015-05-11 08:50:45 +01001572 /*
1573 * Interrupts have to be enabled before any batches are run. If not the
1574 * GPU will hang. i915_gem_init_hw() will initiate batches to
1575 * update/restore the context.
1576 *
1577 * Modeset enabling in intel_modeset_init_hw() also needs working
1578 * interrupts.
1579 */
1580 intel_runtime_pm_enable_interrupts(dev_priv);
1581
Daniel Vetterd5818932015-02-23 12:03:26 +01001582 mutex_lock(&dev->struct_mutex);
1583 if (i915_gem_init_hw(dev)) {
1584 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001585 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001586 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001587 mutex_unlock(&dev->struct_mutex);
1588
Alex Daia1c41992015-09-30 09:46:37 -07001589 intel_guc_resume(dev);
1590
Daniel Vetterd5818932015-02-23 12:03:26 +01001591 intel_modeset_init_hw(dev);
1592
1593 spin_lock_irq(&dev_priv->irq_lock);
1594 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001595 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001596 spin_unlock_irq(&dev_priv->irq_lock);
1597
Daniel Vetterd5818932015-02-23 12:03:26 +01001598 intel_dp_mst_resume(dev);
1599
Lyudea16b7652016-03-11 10:57:01 -05001600 intel_display_resume(dev);
1601
Daniel Vetterd5818932015-02-23 12:03:26 +01001602 /*
1603 * ... but also need to make sure that hotplug processing
1604 * doesn't cause havoc. Like in the driver load code we don't
1605 * bother with the tiny race here where we might loose hotplug
1606 * notifications.
1607 * */
1608 intel_hpd_init(dev_priv);
1609 /* Config may have changed between suspend and resume */
1610 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001611
Chris Wilson03d92e42016-05-23 15:08:10 +01001612 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001613
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001614 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001615
Zhang Ruib8efb172013-02-05 15:41:53 +08001616 mutex_lock(&dev_priv->modeset_restore_lock);
1617 dev_priv->modeset_restore = MODESET_DONE;
1618 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001619
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001620 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001621
Chris Wilson54b4f682016-07-21 21:16:19 +01001622 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001623 drm_kms_helper_poll_enable(dev);
1624
Imre Deak1f814da2015-12-16 02:52:19 +02001625 enable_rpm_wakeref_asserts(dev_priv);
1626
Chris Wilson074c6ad2014-04-09 09:19:43 +01001627 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001628}
1629
Imre Deak5e365c32014-10-23 19:23:25 +03001630static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001631{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001632 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001633 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001634 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001635
Imre Deak76c4b252014-04-01 19:55:22 +03001636 /*
1637 * We have a resume ordering issue with the snd-hda driver also
1638 * requiring our device to be power up. Due to the lack of a
1639 * parent/child relationship we currently solve this with an early
1640 * resume hook.
1641 *
1642 * FIXME: This should be solved with a special hdmi sink device or
1643 * similar so that power domains can be employed.
1644 */
Imre Deak44410cd2016-04-18 14:45:54 +03001645
1646 /*
1647 * Note that we need to set the power state explicitly, since we
1648 * powered off the device during freeze and the PCI core won't power
1649 * it back up for us during thaw. Powering off the device during
1650 * freeze is not a hard requirement though, and during the
1651 * suspend/resume phases the PCI core makes sure we get here with the
1652 * device powered on. So in case we change our freeze logic and keep
1653 * the device powered we can also remove the following set power state
1654 * call.
1655 */
David Weinehall52a05c32016-08-22 13:32:44 +03001656 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001657 if (ret) {
1658 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1659 goto out;
1660 }
1661
1662 /*
1663 * Note that pci_enable_device() first enables any parent bridge
1664 * device and only then sets the power state for this device. The
1665 * bridge enabling is a nop though, since bridge devices are resumed
1666 * first. The order of enabling power and enabling the device is
1667 * imposed by the PCI core as described above, so here we preserve the
1668 * same order for the freeze/thaw phases.
1669 *
1670 * TODO: eventually we should remove pci_disable_device() /
1671 * pci_enable_enable_device() from suspend/resume. Due to how they
1672 * depend on the device enable refcount we can't anyway depend on them
1673 * disabling/enabling the device.
1674 */
David Weinehall52a05c32016-08-22 13:32:44 +03001675 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001676 ret = -EIO;
1677 goto out;
1678 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001679
David Weinehall52a05c32016-08-22 13:32:44 +03001680 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001681
Imre Deak1f814da2015-12-16 02:52:19 +02001682 disable_rpm_wakeref_asserts(dev_priv);
1683
Wayne Boyer666a4532015-12-09 12:29:35 -08001684 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001685 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001686 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001687 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1688 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001689
Chris Wilsondc979972016-05-10 14:10:04 +01001690 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001691
Chris Wilsondc979972016-05-10 14:10:04 +01001692 if (IS_BROXTON(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001693 if (!dev_priv->suspended_to_idle)
1694 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001695 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001696 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001697 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001698 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001699
Chris Wilsondc979972016-05-10 14:10:04 +01001700 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001701
Imre Deaka7c81252016-04-01 16:02:38 +03001702 if (IS_BROXTON(dev_priv) ||
1703 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001704 intel_power_domains_init_hw(dev_priv, true);
1705
Imre Deak6e35e8a2016-04-18 10:04:19 +03001706 enable_rpm_wakeref_asserts(dev_priv);
1707
Imre Deakbc872292015-11-18 17:32:30 +02001708out:
1709 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001710
1711 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001712}
1713
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001714int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001715{
Imre Deak50a00722014-10-23 19:23:17 +03001716 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001717
Imre Deak097dd832014-10-23 19:23:19 +03001718 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1719 return 0;
1720
Imre Deak5e365c32014-10-23 19:23:25 +03001721 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001722 if (ret)
1723 return ret;
1724
Imre Deak5a175142014-10-23 19:23:18 +03001725 return i915_drm_resume(dev);
1726}
1727
Chris Wilson9e60ab02016-10-04 21:11:28 +01001728static void disable_engines_irq(struct drm_i915_private *dev_priv)
1729{
1730 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301731 enum intel_engine_id id;
Chris Wilson9e60ab02016-10-04 21:11:28 +01001732
1733 /* Ensure irq handler finishes, and not run again. */
1734 disable_irq(dev_priv->drm.irq);
Akash Goel3b3f1652016-10-13 22:44:48 +05301735 for_each_engine(engine, dev_priv, id)
Chris Wilson9e60ab02016-10-04 21:11:28 +01001736 tasklet_kill(&engine->irq_tasklet);
1737}
1738
1739static void enable_engines_irq(struct drm_i915_private *dev_priv)
1740{
1741 enable_irq(dev_priv->drm.irq);
1742}
1743
Ben Gamari11ed50e2009-09-14 17:48:45 -04001744/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001745 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -04001746 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001747 *
Chris Wilson780f2622016-09-09 14:11:52 +01001748 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1749 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001750 *
Chris Wilson221fe792016-09-09 14:11:51 +01001751 * Caller must hold the struct_mutex.
1752 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001753 * Procedure is fairly simple:
1754 * - reset the chip using the reset reg
1755 * - re-init context state
1756 * - re-init hardware status page
1757 * - re-init ring buffer
1758 * - re-init interrupt state
1759 * - re-init display
1760 */
Chris Wilson780f2622016-09-09 14:11:52 +01001761void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001762{
Chris Wilson91c8a322016-07-05 10:40:23 +01001763 struct drm_device *dev = &dev_priv->drm;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001764 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001765 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001766
Chris Wilson221fe792016-09-09 14:11:51 +01001767 lockdep_assert_held(&dev->struct_mutex);
1768
1769 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001770 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001771
Chris Wilsond98c52c2016-04-13 17:35:05 +01001772 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001773 __clear_bit(I915_WEDGED, &error->flags);
1774 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001775
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001776 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson9e60ab02016-10-04 21:11:28 +01001777
1778 disable_engines_irq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001779 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Chris Wilson9e60ab02016-10-04 21:11:28 +01001780 enable_engines_irq(dev_priv);
1781
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001782 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001783 if (ret != -ENODEV)
1784 DRM_ERROR("Failed to reset chip: %i\n", ret);
1785 else
1786 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001787 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001788 }
1789
Chris Wilson821ed7d2016-09-09 14:11:53 +01001790 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001791 intel_overlay_reset(dev_priv);
1792
Ben Gamari11ed50e2009-09-14 17:48:45 -04001793 /* Ok, now get things going again... */
1794
1795 /*
1796 * Everything depends on having the GTT running, so we need to start
1797 * there. Fortunately we don't need to do this unless we reset the
1798 * chip at a PCI level.
1799 *
1800 * Next we need to restore the context, but we don't use those
1801 * yet either...
1802 *
1803 * Ring buffer needs to be re-initialized in the KMS case, or if X
1804 * was running at the time of the reset (i.e. we weren't VT
1805 * switched away).
1806 */
Daniel Vetter33d30a92015-02-23 12:03:27 +01001807 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001808 if (ret) {
1809 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001810 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001811 }
1812
Chris Wilson780f2622016-09-09 14:11:52 +01001813wakeup:
1814 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1815 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001816
1817error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001818 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001819 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001820}
1821
David Weinehallc49d13e2016-08-22 13:32:42 +03001822static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001823{
David Weinehallc49d13e2016-08-22 13:32:42 +03001824 struct pci_dev *pdev = to_pci_dev(kdev);
1825 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001826
David Weinehallc49d13e2016-08-22 13:32:42 +03001827 if (!dev) {
1828 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001829 return -ENODEV;
1830 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001831
David Weinehallc49d13e2016-08-22 13:32:42 +03001832 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001833 return 0;
1834
David Weinehallc49d13e2016-08-22 13:32:42 +03001835 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001836}
1837
David Weinehallc49d13e2016-08-22 13:32:42 +03001838static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001839{
David Weinehallc49d13e2016-08-22 13:32:42 +03001840 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001841
1842 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001843 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001844 * requiring our device to be power up. Due to the lack of a
1845 * parent/child relationship we currently solve this with an late
1846 * suspend hook.
1847 *
1848 * FIXME: This should be solved with a special hdmi sink device or
1849 * similar so that power domains can be employed.
1850 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001851 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001852 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001853
David Weinehallc49d13e2016-08-22 13:32:42 +03001854 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001855}
1856
David Weinehallc49d13e2016-08-22 13:32:42 +03001857static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001858{
David Weinehallc49d13e2016-08-22 13:32:42 +03001859 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001860
David Weinehallc49d13e2016-08-22 13:32:42 +03001861 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001862 return 0;
1863
David Weinehallc49d13e2016-08-22 13:32:42 +03001864 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001865}
1866
David Weinehallc49d13e2016-08-22 13:32:42 +03001867static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001868{
David Weinehallc49d13e2016-08-22 13:32:42 +03001869 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001870
David Weinehallc49d13e2016-08-22 13:32:42 +03001871 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001872 return 0;
1873
David Weinehallc49d13e2016-08-22 13:32:42 +03001874 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001875}
1876
David Weinehallc49d13e2016-08-22 13:32:42 +03001877static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001878{
David Weinehallc49d13e2016-08-22 13:32:42 +03001879 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001880
David Weinehallc49d13e2016-08-22 13:32:42 +03001881 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001882 return 0;
1883
David Weinehallc49d13e2016-08-22 13:32:42 +03001884 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001885}
1886
Chris Wilson1f19ac22016-05-14 07:26:32 +01001887/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001888static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001889{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001890 int ret;
1891
1892 ret = i915_pm_suspend(kdev);
1893 if (ret)
1894 return ret;
1895
1896 ret = i915_gem_freeze(kdev_to_i915(kdev));
1897 if (ret)
1898 return ret;
1899
1900 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001901}
1902
David Weinehallc49d13e2016-08-22 13:32:42 +03001903static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001904{
Chris Wilson461fb992016-05-14 07:26:33 +01001905 int ret;
1906
David Weinehallc49d13e2016-08-22 13:32:42 +03001907 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001908 if (ret)
1909 return ret;
1910
David Weinehallc49d13e2016-08-22 13:32:42 +03001911 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001912 if (ret)
1913 return ret;
1914
1915 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001916}
1917
1918/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001919static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001920{
David Weinehallc49d13e2016-08-22 13:32:42 +03001921 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001922}
1923
David Weinehallc49d13e2016-08-22 13:32:42 +03001924static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001925{
David Weinehallc49d13e2016-08-22 13:32:42 +03001926 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001927}
1928
1929/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001930static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001931{
David Weinehallc49d13e2016-08-22 13:32:42 +03001932 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001933}
1934
David Weinehallc49d13e2016-08-22 13:32:42 +03001935static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001936{
David Weinehallc49d13e2016-08-22 13:32:42 +03001937 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001938}
1939
Imre Deakddeea5b2014-05-05 15:19:56 +03001940/*
1941 * Save all Gunit registers that may be lost after a D3 and a subsequent
1942 * S0i[R123] transition. The list of registers needing a save/restore is
1943 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1944 * registers in the following way:
1945 * - Driver: saved/restored by the driver
1946 * - Punit : saved/restored by the Punit firmware
1947 * - No, w/o marking: no need to save/restore, since the register is R/O or
1948 * used internally by the HW in a way that doesn't depend
1949 * keeping the content across a suspend/resume.
1950 * - Debug : used for debugging
1951 *
1952 * We save/restore all registers marked with 'Driver', with the following
1953 * exceptions:
1954 * - Registers out of use, including also registers marked with 'Debug'.
1955 * These have no effect on the driver's operation, so we don't save/restore
1956 * them to reduce the overhead.
1957 * - Registers that are fully setup by an initialization function called from
1958 * the resume path. For example many clock gating and RPS/RC6 registers.
1959 * - Registers that provide the right functionality with their reset defaults.
1960 *
1961 * TODO: Except for registers that based on the above 3 criteria can be safely
1962 * ignored, we save/restore all others, practically treating the HW context as
1963 * a black-box for the driver. Further investigation is needed to reduce the
1964 * saved/restored registers even further, by following the same 3 criteria.
1965 */
1966static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1967{
1968 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1969 int i;
1970
1971 /* GAM 0x4000-0x4770 */
1972 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1973 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1974 s->arb_mode = I915_READ(ARB_MODE);
1975 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1976 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1977
1978 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001979 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001980
1981 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001982 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001983
1984 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1985 s->ecochk = I915_READ(GAM_ECOCHK);
1986 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1987 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1988
1989 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1990
1991 /* MBC 0x9024-0x91D0, 0x8500 */
1992 s->g3dctl = I915_READ(VLV_G3DCTL);
1993 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1994 s->mbctl = I915_READ(GEN6_MBCTL);
1995
1996 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1997 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1998 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1999 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2000 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2001 s->rstctl = I915_READ(GEN6_RSTCTL);
2002 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2003
2004 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2005 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2006 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2007 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2008 s->ecobus = I915_READ(ECOBUS);
2009 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2010 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2011 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2012 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2013 s->rcedata = I915_READ(VLV_RCEDATA);
2014 s->spare2gh = I915_READ(VLV_SPAREG2H);
2015
2016 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2017 s->gt_imr = I915_READ(GTIMR);
2018 s->gt_ier = I915_READ(GTIER);
2019 s->pm_imr = I915_READ(GEN6_PMIMR);
2020 s->pm_ier = I915_READ(GEN6_PMIER);
2021
2022 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002023 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002024
2025 /* GT SA CZ domain, 0x100000-0x138124 */
2026 s->tilectl = I915_READ(TILECTL);
2027 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2028 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2029 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2030 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2031
2032 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2033 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2034 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002035 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002036 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2037
2038 /*
2039 * Not saving any of:
2040 * DFT, 0x9800-0x9EC0
2041 * SARB, 0xB000-0xB1FC
2042 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2043 * PCI CFG
2044 */
2045}
2046
2047static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2048{
2049 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2050 u32 val;
2051 int i;
2052
2053 /* GAM 0x4000-0x4770 */
2054 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2055 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2056 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2057 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2058 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2059
2060 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002061 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002062
2063 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002064 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002065
2066 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2067 I915_WRITE(GAM_ECOCHK, s->ecochk);
2068 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2069 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2070
2071 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2072
2073 /* MBC 0x9024-0x91D0, 0x8500 */
2074 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2075 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2076 I915_WRITE(GEN6_MBCTL, s->mbctl);
2077
2078 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2079 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2080 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2081 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2082 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2083 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2084 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2085
2086 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2087 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2088 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2089 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2090 I915_WRITE(ECOBUS, s->ecobus);
2091 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2092 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2093 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2094 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2095 I915_WRITE(VLV_RCEDATA, s->rcedata);
2096 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2097
2098 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2099 I915_WRITE(GTIMR, s->gt_imr);
2100 I915_WRITE(GTIER, s->gt_ier);
2101 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2102 I915_WRITE(GEN6_PMIER, s->pm_ier);
2103
2104 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002105 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002106
2107 /* GT SA CZ domain, 0x100000-0x138124 */
2108 I915_WRITE(TILECTL, s->tilectl);
2109 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2110 /*
2111 * Preserve the GT allow wake and GFX force clock bit, they are not
2112 * be restored, as they are used to control the s0ix suspend/resume
2113 * sequence by the caller.
2114 */
2115 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2116 val &= VLV_GTLC_ALLOWWAKEREQ;
2117 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2118 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2119
2120 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2121 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2122 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2123 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2124
2125 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2126
2127 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2128 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2129 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002130 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002131 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2132}
2133
Imre Deak650ad972014-04-18 16:35:02 +03002134int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2135{
2136 u32 val;
2137 int err;
2138
Imre Deak650ad972014-04-18 16:35:02 +03002139 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2140 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2141 if (force_on)
2142 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2143 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2144
2145 if (!force_on)
2146 return 0;
2147
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002148 err = intel_wait_for_register(dev_priv,
2149 VLV_GTLC_SURVIVABILITY_REG,
2150 VLV_GFX_CLK_STATUS_BIT,
2151 VLV_GFX_CLK_STATUS_BIT,
2152 20);
Imre Deak650ad972014-04-18 16:35:02 +03002153 if (err)
2154 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2155 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2156
2157 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002158}
2159
Imre Deakddeea5b2014-05-05 15:19:56 +03002160static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2161{
2162 u32 val;
2163 int err = 0;
2164
2165 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2166 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2167 if (allow)
2168 val |= VLV_GTLC_ALLOWWAKEREQ;
2169 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2170 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2171
Chris Wilsonb2736692016-06-30 15:32:47 +01002172 err = intel_wait_for_register(dev_priv,
2173 VLV_GTLC_PW_STATUS,
2174 VLV_GTLC_ALLOWWAKEACK,
2175 allow,
2176 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002177 if (err)
2178 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002179
Imre Deakddeea5b2014-05-05 15:19:56 +03002180 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002181}
2182
2183static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2184 bool wait_for_on)
2185{
2186 u32 mask;
2187 u32 val;
2188 int err;
2189
2190 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2191 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002192 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002193 return 0;
2194
2195 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002196 onoff(wait_for_on),
2197 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002198
2199 /*
2200 * RC6 transitioning can be delayed up to 2 msec (see
2201 * valleyview_enable_rps), use 3 msec for safety.
2202 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002203 err = intel_wait_for_register(dev_priv,
2204 VLV_GTLC_PW_STATUS, mask, val,
2205 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002206 if (err)
2207 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002208 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002209
2210 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002211}
2212
2213static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2214{
2215 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2216 return;
2217
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002218 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002219 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2220}
2221
Sagar Kambleebc32822014-08-13 23:07:05 +05302222static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002223{
2224 u32 mask;
2225 int err;
2226
2227 /*
2228 * Bspec defines the following GT well on flags as debug only, so
2229 * don't treat them as hard failures.
2230 */
2231 (void)vlv_wait_for_gt_wells(dev_priv, false);
2232
2233 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2234 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2235
2236 vlv_check_no_gt_access(dev_priv);
2237
2238 err = vlv_force_gfx_clock(dev_priv, true);
2239 if (err)
2240 goto err1;
2241
2242 err = vlv_allow_gt_wake(dev_priv, false);
2243 if (err)
2244 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302245
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002246 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302247 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002248
2249 err = vlv_force_gfx_clock(dev_priv, false);
2250 if (err)
2251 goto err2;
2252
2253 return 0;
2254
2255err2:
2256 /* For safety always re-enable waking and disable gfx clock forcing */
2257 vlv_allow_gt_wake(dev_priv, true);
2258err1:
2259 vlv_force_gfx_clock(dev_priv, false);
2260
2261 return err;
2262}
2263
Sagar Kamble016970b2014-08-13 23:07:06 +05302264static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2265 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002266{
Chris Wilson91c8a322016-07-05 10:40:23 +01002267 struct drm_device *dev = &dev_priv->drm;
Imre Deakddeea5b2014-05-05 15:19:56 +03002268 int err;
2269 int ret;
2270
2271 /*
2272 * If any of the steps fail just try to continue, that's the best we
2273 * can do at this point. Return the first error code (which will also
2274 * leave RPM permanently disabled).
2275 */
2276 ret = vlv_force_gfx_clock(dev_priv, true);
2277
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002278 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302279 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002280
2281 err = vlv_allow_gt_wake(dev_priv, true);
2282 if (!ret)
2283 ret = err;
2284
2285 err = vlv_force_gfx_clock(dev_priv, false);
2286 if (!ret)
2287 ret = err;
2288
2289 vlv_check_no_gt_access(dev_priv);
2290
Chris Wilson7c108fd2016-10-24 13:42:18 +01002291 if (rpm_resume)
Sagar Kamble016970b2014-08-13 23:07:06 +05302292 intel_init_clock_gating(dev);
Imre Deakddeea5b2014-05-05 15:19:56 +03002293
2294 return ret;
2295}
2296
David Weinehallc49d13e2016-08-22 13:32:42 +03002297static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002298{
David Weinehallc49d13e2016-08-22 13:32:42 +03002299 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002300 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002301 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002302 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002303
Chris Wilsondc979972016-05-10 14:10:04 +01002304 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002305 return -ENODEV;
2306
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002307 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002308 return -ENODEV;
2309
Paulo Zanoni8a187452013-12-06 20:32:13 -02002310 DRM_DEBUG_KMS("Suspending device\n");
2311
Imre Deak1f814da2015-12-16 02:52:19 +02002312 disable_rpm_wakeref_asserts(dev_priv);
2313
Imre Deakd6102972014-05-07 19:57:49 +03002314 /*
2315 * We are safe here against re-faults, since the fault handler takes
2316 * an RPM reference.
2317 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002318 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002319
Alex Daia1c41992015-09-30 09:46:37 -07002320 intel_guc_suspend(dev);
2321
Imre Deak2eb52522014-11-19 15:30:05 +02002322 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002323
Imre Deak507e1262016-04-20 20:27:54 +03002324 ret = 0;
2325 if (IS_BROXTON(dev_priv)) {
2326 bxt_display_core_uninit(dev_priv);
2327 bxt_enable_dc9(dev_priv);
2328 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2329 hsw_enable_pc8(dev_priv);
2330 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2331 ret = vlv_suspend_complete(dev_priv);
2332 }
2333
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002334 if (ret) {
2335 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002336 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002337
Imre Deak1f814da2015-12-16 02:52:19 +02002338 enable_rpm_wakeref_asserts(dev_priv);
2339
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002340 return ret;
2341 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002342
Chris Wilsondc979972016-05-10 14:10:04 +01002343 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002344
2345 enable_rpm_wakeref_asserts(dev_priv);
2346 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002347
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002348 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002349 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2350
Paulo Zanoni8a187452013-12-06 20:32:13 -02002351 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002352
2353 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002354 * FIXME: We really should find a document that references the arguments
2355 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002356 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002357 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002358 /*
2359 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2360 * being detected, and the call we do at intel_runtime_resume()
2361 * won't be able to restore them. Since PCI_D3hot matches the
2362 * actual specification and appears to be working, use it.
2363 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002364 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002365 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002366 /*
2367 * current versions of firmware which depend on this opregion
2368 * notification have repurposed the D1 definition to mean
2369 * "runtime suspended" vs. what you would normally expect (D3)
2370 * to distinguish it from notifications that might be sent via
2371 * the suspend path.
2372 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002373 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002374 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002375
Mika Kuoppala59bad942015-01-16 11:34:40 +02002376 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002377
Lyude19625e82016-06-21 17:03:44 -04002378 if (!IS_VALLEYVIEW(dev_priv) || !IS_CHERRYVIEW(dev_priv))
2379 intel_hpd_poll_init(dev_priv);
2380
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002381 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002382 return 0;
2383}
2384
David Weinehallc49d13e2016-08-22 13:32:42 +03002385static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002386{
David Weinehallc49d13e2016-08-22 13:32:42 +03002387 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002388 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002389 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002390 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002391
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002392 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002393 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002394
2395 DRM_DEBUG_KMS("Resuming device\n");
2396
Imre Deak1f814da2015-12-16 02:52:19 +02002397 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2398 disable_rpm_wakeref_asserts(dev_priv);
2399
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002400 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002401 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002402 if (intel_uncore_unclaimed_mmio(dev_priv))
2403 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002404
Alex Daia1c41992015-09-30 09:46:37 -07002405 intel_guc_resume(dev);
2406
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002407 if (IS_GEN6(dev_priv))
2408 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05302409
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002410 if (IS_BROXTON(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002411 bxt_disable_dc9(dev_priv);
2412 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002413 if (dev_priv->csr.dmc_payload &&
2414 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2415 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002416 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002417 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002418 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002419 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002420 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002421
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002422 /*
2423 * No point of rolling back things in case of an error, as the best
2424 * we can do is to hope that things will still work (and disable RPM).
2425 */
Imre Deak92b806d2014-04-14 20:24:39 +03002426 i915_gem_init_swizzling(dev);
Imre Deak92b806d2014-04-14 20:24:39 +03002427
Daniel Vetterb9632912014-09-30 10:56:44 +02002428 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002429
2430 /*
2431 * On VLV/CHV display interrupts are part of the display
2432 * power well, so hpd is reinitialized from there. For
2433 * everyone else do it here.
2434 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002435 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002436 intel_hpd_init(dev_priv);
2437
Imre Deak1f814da2015-12-16 02:52:19 +02002438 enable_rpm_wakeref_asserts(dev_priv);
2439
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002440 if (ret)
2441 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2442 else
2443 DRM_DEBUG_KMS("Device resumed\n");
2444
2445 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002446}
2447
Chris Wilson42f55512016-06-24 14:00:26 +01002448const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002449 /*
2450 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2451 * PMSG_RESUME]
2452 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002453 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002454 .suspend_late = i915_pm_suspend_late,
2455 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002456 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002457
2458 /*
2459 * S4 event handlers
2460 * @freeze, @freeze_late : called (1) before creating the
2461 * hibernation image [PMSG_FREEZE] and
2462 * (2) after rebooting, before restoring
2463 * the image [PMSG_QUIESCE]
2464 * @thaw, @thaw_early : called (1) after creating the hibernation
2465 * image, before writing it [PMSG_THAW]
2466 * and (2) after failing to create or
2467 * restore the image [PMSG_RECOVER]
2468 * @poweroff, @poweroff_late: called after writing the hibernation
2469 * image, before rebooting [PMSG_HIBERNATE]
2470 * @restore, @restore_early : called after rebooting and restoring the
2471 * hibernation image [PMSG_RESTORE]
2472 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002473 .freeze = i915_pm_freeze,
2474 .freeze_late = i915_pm_freeze_late,
2475 .thaw_early = i915_pm_thaw_early,
2476 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002477 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002478 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002479 .restore_early = i915_pm_restore_early,
2480 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002481
2482 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002483 .runtime_suspend = intel_runtime_suspend,
2484 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002485};
2486
Laurent Pinchart78b68552012-05-17 13:27:22 +02002487static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002488 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002489 .open = drm_gem_vm_open,
2490 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002491};
2492
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002493static const struct file_operations i915_driver_fops = {
2494 .owner = THIS_MODULE,
2495 .open = drm_open,
2496 .release = drm_release,
2497 .unlocked_ioctl = drm_ioctl,
2498 .mmap = drm_gem_mmap,
2499 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002500 .read = drm_read,
2501#ifdef CONFIG_COMPAT
2502 .compat_ioctl = i915_compat_ioctl,
2503#endif
2504 .llseek = noop_llseek,
2505};
2506
Chris Wilson0673ad42016-06-24 14:00:22 +01002507static int
2508i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file)
2510{
2511 return -ENODEV;
2512}
2513
2514static const struct drm_ioctl_desc i915_ioctls[] = {
2515 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2516 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2517 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2518 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2519 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2520 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2521 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2522 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2523 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2524 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2525 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2526 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2527 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2528 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2529 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2530 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2531 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2532 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2533 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2534 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2535 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2536 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2537 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2538 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2539 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2540 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2541 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2542 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2543 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2544 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2545 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2546 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2547 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2548 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2549 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2550 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
2551 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
2552 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2553 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2554 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2555 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2556 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2557 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2562 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2563 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2565 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2567};
2568
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002570 /* Don't use MTRRs here; the Xserver or userspace app should
2571 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002572 */
Eric Anholt673a3942008-07-30 12:06:12 -07002573 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002574 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002575 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002576 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002577 .lastclose = i915_driver_lastclose,
2578 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002579 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002580 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002581
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002582 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002583 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002584 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002585
2586 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2587 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2588 .gem_prime_export = i915_gem_prime_export,
2589 .gem_prime_import = i915_gem_prime_import,
2590
Dave Airlieff72145b2011-02-07 12:16:14 +10002591 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002592 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002593 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002595 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002596 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002597 .name = DRIVER_NAME,
2598 .desc = DRIVER_DESC,
2599 .date = DRIVER_DATE,
2600 .major = DRIVER_MAJOR,
2601 .minor = DRIVER_MINOR,
2602 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603};