blob: ad35a5d940531792ab918bc052f6b05a30ff49d2 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Rob Clarkc8afe682013-06-26 12:44:06 -04002/*
Abhinav Kumar98659482021-04-16 13:57:20 -07003 * Copyright (c) 2016-2018, 2020-2021 The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04004 * Copyright (C) 2013 Red Hat
5 * Author: Rob Clark <robdclark@gmail.com>
Rob Clarkc8afe682013-06-26 12:44:06 -04006 */
7
Sam Ravnborgfeea39a2019-08-04 08:55:51 +02008#include <linux/dma-mapping.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04009#include <linux/kthread.h>
Rob Clarkd9844572020-10-23 09:51:14 -070010#include <linux/sched/mm.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020011#include <linux/uaccess.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040012#include <uapi/linux/sched/types.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020013
14#include <drm/drm_drv.h>
15#include <drm/drm_file.h>
16#include <drm/drm_ioctl.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020017#include <drm/drm_prime.h>
Russell King97ac0e42016-10-19 11:28:27 +010018#include <drm/drm_of.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020019#include <drm/drm_vblank.h>
Russell King97ac0e42016-10-19 11:28:27 +010020
Abhinav Kumar98659482021-04-16 13:57:20 -070021#include "disp/msm_disp_snapshot.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040022#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040023#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040024#include "msm_fence.h"
Rob Clarkf05c83e2018-11-29 10:27:22 -050025#include "msm_gem.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040026#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050027#include "msm_kms.h"
Jonathan Marekc2052a42018-11-14 17:08:04 -050028#include "adreno/adreno_gpu.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040029
Rob Clarka8d854c2016-06-01 14:02:02 -040030/*
31 * MSM driver version:
32 * - 1.0.0 - initial interface
33 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040034 * - 1.2.0 - adds explicit fence support for submit ioctl
Jordan Crousef7de1542017-10-20 11:06:55 -060035 * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
36 * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
37 * MSM_GEM_INFO ioctl.
Rob Clark1fed8df2018-11-29 10:30:04 -050038 * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
39 * GEM object's debug name
Jordan Crouseb0fb6602019-03-22 14:21:22 -060040 * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010041 * - 1.6.0 - Syncobj support
Rob Clark3ab1c5c2021-03-24 18:23:53 -070042 * - 1.7.0 - Add MSM_PARAM_SUSPENDS to access suspend count
Jonathan Marekd12e3392021-04-23 15:08:20 -040043 * - 1.8.0 - Add MSM_BO_CACHED_COHERENT for supported GPUs (a6xx)
Rob Clarka8d854c2016-06-01 14:02:02 -040044 */
45#define MSM_VERSION_MAJOR 1
Jonathan Marekd12e3392021-04-23 15:08:20 -040046#define MSM_VERSION_MINOR 8
Rob Clarka8d854c2016-06-01 14:02:02 -040047#define MSM_VERSION_PATCHLEVEL 0
48
Rob Clarkc8afe682013-06-26 12:44:06 -040049static const struct drm_mode_config_funcs mode_config_funcs = {
50 .fb_create = msm_framebuffer_create,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +010051 .output_poll_changed = drm_fb_helper_output_poll_changed,
Rob Clark1f920172017-10-25 12:30:51 -040052 .atomic_check = drm_atomic_helper_check,
Sean Pauld14659f2018-02-28 14:19:05 -050053 .atomic_commit = drm_atomic_helper_commit,
54};
55
56static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
57 .atomic_commit_tail = msm_atomic_commit_tail,
Rob Clarkc8afe682013-06-26 12:44:06 -040058};
59
Rob Clarkc8afe682013-06-26 12:44:06 -040060#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
zhaoxiao5369f3c2021-09-06 14:43:15 +080061static bool reglog;
Rob Clarkc8afe682013-06-26 12:44:06 -040062MODULE_PARM_DESC(reglog, "Enable register read/write logging");
63module_param(reglog, bool, 0600);
64#else
65#define reglog 0
66#endif
67
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053068#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050069static bool fbdev = true;
70MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
71module_param(fbdev, bool, 0600);
72#endif
73
Rob Clark3a10ba82014-09-08 14:24:57 -040074static char *vram = "16m";
Rob Clark4313c7442016-02-03 14:02:04 -050075MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050076module_param(vram, charp, 0);
77
zhaoxiao5369f3c2021-09-06 14:43:15 +080078bool dumpstate;
Rob Clark06d9f562016-11-05 11:08:12 -040079MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
80module_param(dumpstate, bool, 0600);
81
Rob Clarkba4dd712017-07-06 16:33:44 -040082static bool modeset = true;
83MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
84module_param(modeset, bool, 0600);
85
Rob Clark060530f2014-03-03 14:19:12 -050086/*
87 * Util/helpers:
88 */
89
Jordan Crouse8e54eea2018-08-06 11:33:21 -060090struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
91 const char *name)
92{
93 int i;
94 char n[32];
95
96 snprintf(n, sizeof(n), "%s_clk", name);
97
98 for (i = 0; bulk && i < count; i++) {
99 if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
100 return bulk[i].clk;
101 }
102
103
104 return NULL;
105}
106
Rob Clark720c3bb2017-01-30 11:30:58 -0500107struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
108{
109 struct clk *clk;
110 char name2[32];
111
112 clk = devm_clk_get(&pdev->dev, name);
113 if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
114 return clk;
115
116 snprintf(name2, sizeof(name2), "%s_clk", name);
117
118 clk = devm_clk_get(&pdev->dev, name2);
119 if (!IS_ERR(clk))
120 dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
121 "\"%s\" instead of \"%s\"\n", name, name2);
122
123 return clk;
124}
125
Lee Jonesea8742c2020-11-23 11:19:17 +0000126static void __iomem *_msm_ioremap(struct platform_device *pdev, const char *name,
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300127 const char *dbgname, bool quiet, phys_addr_t *psize)
Rob Clarkc8afe682013-06-26 12:44:06 -0400128{
129 struct resource *res;
130 unsigned long size;
131 void __iomem *ptr;
132
133 if (name)
134 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
135 else
136 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
137
138 if (!res) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700139 if (!quiet)
140 DRM_DEV_ERROR(&pdev->dev, "failed to get memory resource: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400141 return ERR_PTR(-EINVAL);
142 }
143
144 size = resource_size(res);
145
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100146 ptr = devm_ioremap(&pdev->dev, res->start, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400147 if (!ptr) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700148 if (!quiet)
149 DRM_DEV_ERROR(&pdev->dev, "failed to ioremap: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400150 return ERR_PTR(-ENOMEM);
151 }
152
153 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200154 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400155
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300156 if (psize)
157 *psize = size;
158
Rob Clarkc8afe682013-06-26 12:44:06 -0400159 return ptr;
160}
161
Eric Anholt62a35e82020-06-29 11:19:21 -0700162void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
163 const char *dbgname)
164{
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300165 return _msm_ioremap(pdev, name, dbgname, false, NULL);
Eric Anholt62a35e82020-06-29 11:19:21 -0700166}
167
168void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name,
169 const char *dbgname)
170{
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300171 return _msm_ioremap(pdev, name, dbgname, true, NULL);
Eric Anholt62a35e82020-06-29 11:19:21 -0700172}
173
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300174void __iomem *msm_ioremap_size(struct platform_device *pdev, const char *name,
175 const char *dbgname, phys_addr_t *psize)
Abhinav Kumar98659482021-04-16 13:57:20 -0700176{
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300177 return _msm_ioremap(pdev, name, dbgname, false, psize);
Abhinav Kumar98659482021-04-16 13:57:20 -0700178}
179
Rob Clarkc8afe682013-06-26 12:44:06 -0400180void msm_writel(u32 data, void __iomem *addr)
181{
182 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200183 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400184 writel(data, addr);
185}
186
187u32 msm_readl(const void __iomem *addr)
188{
189 u32 val = readl(addr);
190 if (reglog)
Joe Perches8dfe1622017-02-28 04:55:54 -0800191 pr_err("IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400192 return val;
193}
194
Sharat Masetty40a72b02020-11-25 12:30:14 +0530195void msm_rmw(void __iomem *addr, u32 mask, u32 or)
196{
197 u32 val = msm_readl(addr);
198
199 val &= ~mask;
200 msm_writel(val | or, addr);
201}
202
Rob Clarkddb6e37a2021-09-27 16:04:53 -0700203static enum hrtimer_restart msm_hrtimer_worktimer(struct hrtimer *t)
204{
205 struct msm_hrtimer_work *work = container_of(t,
206 struct msm_hrtimer_work, timer);
207
208 kthread_queue_work(work->worker, &work->work);
209
210 return HRTIMER_NORESTART;
211}
212
213void msm_hrtimer_queue_work(struct msm_hrtimer_work *work,
214 ktime_t wakeup_time,
215 enum hrtimer_mode mode)
216{
217 hrtimer_start(&work->timer, wakeup_time, mode);
218}
219
220void msm_hrtimer_work_init(struct msm_hrtimer_work *work,
221 struct kthread_worker *worker,
222 kthread_work_func_t fn,
223 clockid_t clock_id,
224 enum hrtimer_mode mode)
225{
226 hrtimer_init(&work->timer, clock_id, mode);
227 work->timer.function = msm_hrtimer_worktimer;
228 work->worker = worker;
229 kthread_init_work(&work->work, fn);
230}
231
Thomas Zimmermannf026e432021-08-03 11:06:57 +0200232static irqreturn_t msm_irq(int irq, void *arg)
233{
234 struct drm_device *dev = arg;
235 struct msm_drm_private *priv = dev->dev_private;
236 struct msm_kms *kms = priv->kms;
237
238 BUG_ON(!kms);
239
240 return kms->funcs->irq(kms);
241}
242
243static void msm_irq_preinstall(struct drm_device *dev)
244{
245 struct msm_drm_private *priv = dev->dev_private;
246 struct msm_kms *kms = priv->kms;
247
248 BUG_ON(!kms);
249
250 kms->funcs->irq_preinstall(kms);
251}
252
253static int msm_irq_postinstall(struct drm_device *dev)
254{
255 struct msm_drm_private *priv = dev->dev_private;
256 struct msm_kms *kms = priv->kms;
257
258 BUG_ON(!kms);
259
260 if (kms->funcs->irq_postinstall)
261 return kms->funcs->irq_postinstall(kms);
262
263 return 0;
264}
265
266static int msm_irq_install(struct drm_device *dev, unsigned int irq)
267{
268 int ret;
269
270 if (irq == IRQ_NOTCONNECTED)
271 return -ENOTCONN;
272
273 msm_irq_preinstall(dev);
274
275 ret = request_irq(irq, msm_irq, 0, dev->driver->name, dev);
276 if (ret)
277 return ret;
278
279 ret = msm_irq_postinstall(dev);
280 if (ret) {
281 free_irq(irq, dev);
282 return ret;
283 }
284
285 return 0;
286}
287
288static void msm_irq_uninstall(struct drm_device *dev)
289{
290 struct msm_drm_private *priv = dev->dev_private;
291 struct msm_kms *kms = priv->kms;
292
293 kms->funcs->irq_uninstall(kms);
294 free_irq(kms->irq, dev);
295}
296
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800297struct msm_vblank_work {
298 struct work_struct work;
Hai Li78b1d472015-07-27 13:49:45 -0400299 int crtc_id;
300 bool enable;
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800301 struct msm_drm_private *priv;
Hai Li78b1d472015-07-27 13:49:45 -0400302};
303
Jeykumar Sankaran5aeb6652018-12-14 15:57:52 -0800304static void vblank_ctrl_worker(struct work_struct *work)
Hai Li78b1d472015-07-27 13:49:45 -0400305{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800306 struct msm_vblank_work *vbl_work = container_of(work,
307 struct msm_vblank_work, work);
308 struct msm_drm_private *priv = vbl_work->priv;
Hai Li78b1d472015-07-27 13:49:45 -0400309 struct msm_kms *kms = priv->kms;
Hai Li78b1d472015-07-27 13:49:45 -0400310
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800311 if (vbl_work->enable)
312 kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
313 else
314 kms->funcs->disable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
Hai Li78b1d472015-07-27 13:49:45 -0400315
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800316 kfree(vbl_work);
Hai Li78b1d472015-07-27 13:49:45 -0400317}
318
319static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
320 int crtc_id, bool enable)
321{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800322 struct msm_vblank_work *vbl_work;
Hai Li78b1d472015-07-27 13:49:45 -0400323
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800324 vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
325 if (!vbl_work)
Hai Li78b1d472015-07-27 13:49:45 -0400326 return -ENOMEM;
327
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800328 INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
Hai Li78b1d472015-07-27 13:49:45 -0400329
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800330 vbl_work->crtc_id = crtc_id;
331 vbl_work->enable = enable;
332 vbl_work->priv = priv;
Hai Li78b1d472015-07-27 13:49:45 -0400333
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800334 queue_work(priv->wq, &vbl_work->work);
Hai Li78b1d472015-07-27 13:49:45 -0400335
336 return 0;
337}
338
Archit Taneja2b669872016-05-02 11:05:54 +0530339static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400340{
Archit Taneja2b669872016-05-02 11:05:54 +0530341 struct platform_device *pdev = to_platform_device(dev);
AngeloGioacchino Del Regnoec919e62021-12-01 11:52:09 +0100342 struct msm_drm_private *priv = platform_get_drvdata(pdev);
343 struct drm_device *ddev = priv->dev;
Rob Clarkc8afe682013-06-26 12:44:06 -0400344 struct msm_kms *kms = priv->kms;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400345 int i;
Hai Li78b1d472015-07-27 13:49:45 -0400346
Sean Paul2aa31762019-05-24 16:29:13 -0400347 /*
348 * Shutdown the hw if we're far enough along where things might be on.
349 * If we run this too early, we'll end up panicking in any variety of
350 * places. Since we don't register the drm device until late in
351 * msm_drm_init, drm_dev->registered is used as an indicator that the
352 * shutdown will be successful.
353 */
354 if (ddev->registered) {
355 drm_dev_unregister(ddev);
356 drm_atomic_helper_shutdown(ddev);
357 }
358
Hai Li78b1d472015-07-27 13:49:45 -0400359 /* We must cancel and cleanup any pending vblank enable/disable
Thomas Zimmermannf026e432021-08-03 11:06:57 +0200360 * work before msm_irq_uninstall() to avoid work re-enabling an
Hai Li78b1d472015-07-27 13:49:45 -0400361 * irq after uninstall has disabled it.
362 */
Rob Clarkc8afe682013-06-26 12:44:06 -0400363
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800364 flush_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400365
Jeykumar Sankarand9db30c2018-12-14 15:57:54 -0800366 /* clean up event worker threads */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400367 for (i = 0; i < priv->num_crtcs; i++) {
Bernard1041dee2020-07-21 09:33:03 +0800368 if (priv->event_thread[i].worker)
369 kthread_destroy_worker(priv->event_thread[i].worker);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400370 }
371
Rob Clark68209392016-05-17 16:19:32 -0400372 msm_gem_shrinker_cleanup(ddev);
373
Archit Taneja2b669872016-05-02 11:05:54 +0530374 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530375
Noralf Trønnes85eac472017-03-07 21:49:22 +0100376 msm_perf_debugfs_cleanup(priv);
377 msm_rd_debugfs_cleanup(priv);
378
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530379#ifdef CONFIG_DRM_FBDEV_EMULATION
380 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530381 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530382#endif
Sean Paul2aa31762019-05-24 16:29:13 -0400383
Abhinav Kumar98659482021-04-16 13:57:20 -0700384 msm_disp_snapshot_destroy(ddev);
385
Archit Taneja2b669872016-05-02 11:05:54 +0530386 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400387
Archit Taneja2b669872016-05-02 11:05:54 +0530388 pm_runtime_get_sync(dev);
Thomas Zimmermannf026e432021-08-03 11:06:57 +0200389 msm_irq_uninstall(ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530390 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400391
Archit Taneja16976082016-11-03 17:36:18 +0530392 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400393 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400394
Rob Clark871d8122013-11-16 12:56:06 -0500395 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700396 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500397 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530398 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700399 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500400 }
401
Archit Taneja2b669872016-05-02 11:05:54 +0530402 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500403
Archit Taneja2b669872016-05-02 11:05:54 +0530404 ddev->dev_private = NULL;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200405 drm_dev_put(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400406
Sean Paul2aa31762019-05-24 16:29:13 -0400407 destroy_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400408
409 return 0;
410}
411
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400412#define KMS_MDP4 4
413#define KMS_MDP5 5
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400414#define KMS_DPU 3
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400415
Rob Clark06c0dd92013-11-30 17:51:47 -0500416static int get_mdp_ver(struct platform_device *pdev)
417{
Rob Clark06c0dd92013-11-30 17:51:47 -0500418 struct device *dev = &pdev->dev;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530419
420 return (int) (unsigned long) of_device_get_match_data(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500421}
422
Rob Clark072f1f92015-03-03 15:04:25 -0500423#include <linux/of_address.h>
424
Jonathan Marekc2052a42018-11-14 17:08:04 -0500425bool msm_use_mmu(struct drm_device *dev)
426{
427 struct msm_drm_private *priv = dev->dev_private;
428
429 /* a2xx comes with its own MMU */
430 return priv->is_a2xx || iommu_present(&platform_bus_type);
431}
432
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500433static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400434{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500435 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530436 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500437 unsigned long size = 0;
438 int ret = 0;
439
Rob Clark072f1f92015-03-03 15:04:25 -0500440 /* In the device-tree world, we could have a 'memory-region'
441 * phandle, which gives us a link to our "vram". Allocating
442 * is all nicely abstracted behind the dma api, but we need
443 * to know the entire size to allocate it all in one go. There
444 * are two cases:
445 * 1) device with no IOMMU, in which case we need exclusive
446 * access to a VRAM carveout big enough for all gpu
447 * buffers
448 * 2) device with IOMMU, but where the bootloader puts up
449 * a splash screen. In this case, the VRAM carveout
450 * need only be large enough for fbdev fb. But we need
451 * exclusive access to the buffer to avoid the kernel
452 * using those pages for other purposes (which appears
453 * as corruption on screen before we have a chance to
454 * load and do initial modeset)
455 */
Rob Clark072f1f92015-03-03 15:04:25 -0500456
457 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
458 if (node) {
459 struct resource r;
460 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800461 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500462 if (ret)
463 return ret;
464 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200465 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400466
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530467 /* if we have no IOMMU, then we need to use carveout allocator.
468 * Grab the entire CMA chunk carved out in early startup in
469 * mach-msm:
470 */
Jonathan Marekc2052a42018-11-14 17:08:04 -0500471 } else if (!msm_use_mmu(dev)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500472 DRM_INFO("using %s VRAM carveout\n", vram);
473 size = memparse(vram, NULL);
474 }
475
476 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700477 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500478 void *p;
479
Rob Clark871d8122013-11-16 12:56:06 -0500480 priv->vram.size = size;
481
482 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600483 spin_lock_init(&priv->vram.lock);
Rob Clark871d8122013-11-16 12:56:06 -0500484
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700485 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
486 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500487
488 /* note that for no-kernel-mapping, the vaddr returned
489 * is bogus, but non-null if allocation succeeded:
490 */
491 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700492 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500493 if (!p) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530494 DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
Rob Clark871d8122013-11-16 12:56:06 -0500495 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500496 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500497 }
498
Mamta Shukla6a41da12018-10-20 23:19:26 +0530499 DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
Rob Clark871d8122013-11-16 12:56:06 -0500500 (uint32_t)priv->vram.paddr,
501 (uint32_t)(priv->vram.paddr + size));
502 }
503
Rob Clark072f1f92015-03-03 15:04:25 -0500504 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500505}
506
Daniel Vetter70a59dd2020-11-04 11:04:24 +0100507static int msm_drm_init(struct device *dev, const struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500508{
Archit Taneja2b669872016-05-02 11:05:54 +0530509 struct platform_device *pdev = to_platform_device(dev);
AngeloGioacchino Del Regnoec919e62021-12-01 11:52:09 +0100510 struct msm_drm_private *priv = dev_get_drvdata(dev);
Archit Taneja2b669872016-05-02 11:05:54 +0530511 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500512 struct msm_kms *kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400513 struct msm_mdss *mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400514 int ret, i;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500515
Archit Taneja2b669872016-05-02 11:05:54 +0530516 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200517 if (IS_ERR(ddev)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530518 DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200519 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500520 }
Archit Taneja2b669872016-05-02 11:05:54 +0530521 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400522 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500523
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400524 mdss = priv->mdss;
525
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500526 priv->wq = alloc_ordered_workqueue("msm", 0);
Samuel Iglesias Gonsalvez1d2fa582021-06-07 12:44:41 +0200527 priv->hangcheck_period = DRM_MSM_HANGCHECK_DEFAULT_PERIOD;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500528
Rob Clark6ed08972021-03-31 18:27:20 -0700529 INIT_LIST_HEAD(&priv->objects);
530 mutex_init(&priv->obj_lock);
531
Rob Clark3edfa302020-11-16 09:48:51 -0800532 INIT_LIST_HEAD(&priv->inactive_willneed);
533 INIT_LIST_HEAD(&priv->inactive_dontneed);
Rob Clark64fcbde2021-04-05 10:45:29 -0700534 INIT_LIST_HEAD(&priv->inactive_unpinned);
Rob Clarkd9844572020-10-23 09:51:14 -0700535 mutex_init(&priv->mm_lock);
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -0700536
Rob Clarkd9844572020-10-23 09:51:14 -0700537 /* Teach lockdep about lock ordering wrt. shrinker: */
538 fs_reclaim_acquire(GFP_KERNEL);
539 might_lock(&priv->mm_lock);
540 fs_reclaim_release(GFP_KERNEL);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500541
Archit Taneja2b669872016-05-02 11:05:54 +0530542 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500543
Craig Tatlord863f0c2020-12-30 17:29:42 +0200544 ret = msm_init_vram(ddev);
545 if (ret)
Dmitry Baryshkov2027e5b2021-12-01 23:20:23 +0300546 return ret;
Craig Tatlord863f0c2020-12-30 17:29:42 +0200547
Rob Clark060530f2014-03-03 14:19:12 -0500548 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530549 ret = component_bind_all(dev, ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400550 if (ret)
Dmitry Baryshkov2027e5b2021-12-01 23:20:23 +0300551 return ret;
Rob Clark060530f2014-03-03 14:19:12 -0500552
Robin Murphyd5653a92020-09-03 22:04:03 +0100553 dma_set_max_seg_size(dev, UINT_MAX);
Sean Pauldb735fc2020-01-21 11:18:48 -0800554
Rob Clark68209392016-05-17 16:19:32 -0400555 msm_gem_shrinker_init(ddev);
556
Rob Clark06c0dd92013-11-30 17:51:47 -0500557 switch (get_mdp_ver(pdev)) {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400558 case KMS_MDP4:
Archit Taneja2b669872016-05-02 11:05:54 +0530559 kms = mdp4_kms_init(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530560 priv->kms = kms;
Rob Clark06c0dd92013-11-30 17:51:47 -0500561 break;
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400562 case KMS_MDP5:
Archit Taneja392ae6e2016-06-14 18:24:54 +0530563 kms = mdp5_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500564 break;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400565 case KMS_DPU:
566 kms = dpu_kms_init(ddev);
567 priv->kms = kms;
568 break;
Rob Clark06c0dd92013-11-30 17:51:47 -0500569 default:
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500570 /* valid only for the dummy headless case, where of_node=NULL */
571 WARN_ON(dev->of_node);
572 kms = NULL;
Rob Clark06c0dd92013-11-30 17:51:47 -0500573 break;
574 }
575
Rob Clarkc8afe682013-06-26 12:44:06 -0400576 if (IS_ERR(kms)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530577 DRM_DEV_ERROR(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200578 ret = PTR_ERR(kms);
Jonathan Marekb2ccfdf2018-11-21 20:52:35 -0500579 priv->kms = NULL;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400580 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400581 }
582
Jeykumar Sankaranbb676df2018-06-11 14:13:20 -0700583 /* Enable normalization of plane zpos */
584 ddev->mode_config.normalize_zpos = true;
585
Rob Clarkc8afe682013-06-26 12:44:06 -0400586 if (kms) {
Rob Clark2d99ced2019-08-29 09:45:16 -0700587 kms->dev = ddev;
Rob Clarkc8afe682013-06-26 12:44:06 -0400588 ret = kms->funcs->hw_init(kms);
589 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530590 DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400591 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400592 }
593 }
594
Archit Taneja2b669872016-05-02 11:05:54 +0530595 ddev->mode_config.funcs = &mode_config_funcs;
Sean Pauld14659f2018-02-28 14:19:05 -0500596 ddev->mode_config.helper_private = &mode_config_helper_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400597
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400598 for (i = 0; i < priv->num_crtcs; i++) {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400599 /* initialize event thread */
600 priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400601 priv->event_thread[i].dev = ddev;
Bernard1041dee2020-07-21 09:33:03 +0800602 priv->event_thread[i].worker = kthread_create_worker(0,
603 "crtc_event:%d", priv->event_thread[i].crtc_id);
604 if (IS_ERR(priv->event_thread[i].worker)) {
Zhen Leia1c9b1e2021-05-08 10:28:36 +0800605 ret = PTR_ERR(priv->event_thread[i].worker);
Linus Torvalds4971f092018-12-25 11:48:26 -0800606 DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
Wei Libfddcfe2021-07-05 21:43:02 +0800607 ret = PTR_ERR(priv->event_thread[i].worker);
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700608 goto err_msm_uninit;
609 }
610
Linus Torvalds6d2b84a2020-08-06 11:55:43 -0700611 sched_set_fifo(priv->event_thread[i].worker->task);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400612 }
613
Archit Taneja2b669872016-05-02 11:05:54 +0530614 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400615 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530616 DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400617 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400618 }
619
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530620 if (kms) {
621 pm_runtime_get_sync(dev);
Thomas Zimmermannf026e432021-08-03 11:06:57 +0200622 ret = msm_irq_install(ddev, kms->irq);
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530623 pm_runtime_put_sync(dev);
624 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530625 DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400626 goto err_msm_uninit;
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530627 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400628 }
629
Archit Taneja2b669872016-05-02 11:05:54 +0530630 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400631 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400632 goto err_msm_uninit;
Rob Clarka7d3c952014-05-30 14:47:38 -0400633
Fabio Estevam6a7e0b02021-09-14 14:48:31 -0300634 if (kms) {
635 ret = msm_disp_snapshot_init(ddev);
636 if (ret)
637 DRM_DEV_ERROR(dev, "msm_disp_snapshot_init failed ret = %d\n", ret);
638 }
Archit Taneja2b669872016-05-02 11:05:54 +0530639 drm_mode_config_reset(ddev);
640
641#ifdef CONFIG_DRM_FBDEV_EMULATION
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500642 if (kms && fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530643 priv->fbdev = msm_fbdev_init(ddev);
644#endif
645
646 ret = msm_debugfs_late_init(ddev);
647 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400648 goto err_msm_uninit;
Archit Taneja2b669872016-05-02 11:05:54 +0530649
650 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400651
652 return 0;
653
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400654err_msm_uninit:
Archit Taneja2b669872016-05-02 11:05:54 +0530655 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400656 return ret;
657}
658
Archit Taneja2b669872016-05-02 11:05:54 +0530659/*
660 * DRM operations:
661 */
662
Rob Clark7198e6b2013-07-19 12:59:32 -0400663static void load_gpu(struct drm_device *dev)
664{
Rob Clarka1ad3522014-07-11 11:59:22 -0400665 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400666 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400667
Rob Clarka1ad3522014-07-11 11:59:22 -0400668 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400669
Rob Clarke2550b72014-09-05 13:30:27 -0400670 if (!priv->gpu)
671 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400672
Rob Clarka1ad3522014-07-11 11:59:22 -0400673 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400674}
675
Jordan Crousef97deca2017-10-20 11:06:57 -0600676static int context_init(struct drm_device *dev, struct drm_file *file)
Rob Clark7198e6b2013-07-19 12:59:32 -0400677{
Rob Clark14eb0cb2021-09-30 10:43:20 -0700678 static atomic_t ident = ATOMIC_INIT(0);
Jordan Crouse295b22a2019-05-07 12:02:07 -0600679 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400680 struct msm_file_private *ctx;
681
Rob Clark7198e6b2013-07-19 12:59:32 -0400682 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
683 if (!ctx)
684 return -ENOMEM;
685
Rob Clark654e9c12021-09-26 11:56:58 -0700686 INIT_LIST_HEAD(&ctx->submitqueues);
687 rwlock_init(&ctx->queuelock);
688
Jordan Crousecf655d62020-08-17 15:01:36 -0700689 kref_init(&ctx->ref);
Jordan Crousef97deca2017-10-20 11:06:57 -0600690 msm_submitqueue_init(dev, ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600691
Rob Clark25faf2f2020-08-17 15:01:45 -0700692 ctx->aspace = msm_gpu_create_private_address_space(priv->gpu, current);
Rob Clark7198e6b2013-07-19 12:59:32 -0400693 file->driver_priv = ctx;
694
Rob Clark14eb0cb2021-09-30 10:43:20 -0700695 ctx->seqno = atomic_inc_return(&ident);
696
Rob Clark7198e6b2013-07-19 12:59:32 -0400697 return 0;
698}
699
Jordan Crousef7de1542017-10-20 11:06:55 -0600700static int msm_open(struct drm_device *dev, struct drm_file *file)
701{
702 /* For now, load gpu on open.. to avoid the requirement of having
703 * firmware in the initrd.
704 */
705 load_gpu(dev);
706
Jordan Crousef97deca2017-10-20 11:06:57 -0600707 return context_init(dev, file);
Jordan Crousef7de1542017-10-20 11:06:55 -0600708}
709
710static void context_close(struct msm_file_private *ctx)
711{
712 msm_submitqueue_close(ctx);
Jordan Crousecf655d62020-08-17 15:01:36 -0700713 msm_file_private_put(ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600714}
715
Daniel Vetter94df1452017-03-08 15:12:46 +0100716static void msm_postclose(struct drm_device *dev, struct drm_file *file)
Rob Clarkc8afe682013-06-26 12:44:06 -0400717{
Rob Clark7198e6b2013-07-19 12:59:32 -0400718 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400719
Jordan Crousef7de1542017-10-20 11:06:55 -0600720 context_close(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400721}
722
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100723int msm_crtc_enable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400724{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100725 struct drm_device *dev = crtc->dev;
726 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400727 struct msm_drm_private *priv = dev->dev_private;
728 struct msm_kms *kms = priv->kms;
729 if (!kms)
730 return -ENXIO;
Stephen Boyd721c6e02021-04-30 12:30:59 -0700731 drm_dbg_vbl(dev, "crtc=%u", pipe);
Thierry Reding88e72712015-09-24 18:35:31 +0200732 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400733}
734
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100735void msm_crtc_disable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400736{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100737 struct drm_device *dev = crtc->dev;
738 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400739 struct msm_drm_private *priv = dev->dev_private;
740 struct msm_kms *kms = priv->kms;
741 if (!kms)
742 return;
Stephen Boyd721c6e02021-04-30 12:30:59 -0700743 drm_dbg_vbl(dev, "crtc=%u", pipe);
Thierry Reding88e72712015-09-24 18:35:31 +0200744 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400745}
746
747/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400748 * DRM ioctls:
749 */
750
751static int msm_ioctl_get_param(struct drm_device *dev, void *data,
752 struct drm_file *file)
753{
754 struct msm_drm_private *priv = dev->dev_private;
755 struct drm_msm_param *args = data;
756 struct msm_gpu *gpu;
757
758 /* for now, we just have 3d pipe.. eventually this would need to
759 * be more clever to dispatch to appropriate gpu module:
760 */
761 if (args->pipe != MSM_PIPE_3D0)
762 return -EINVAL;
763
764 gpu = priv->gpu;
765
766 if (!gpu)
767 return -ENXIO;
768
769 return gpu->funcs->get_param(gpu, args->param, &args->value);
770}
771
772static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
773 struct drm_file *file)
774{
775 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500776
777 if (args->flags & ~MSM_BO_FLAGS) {
778 DRM_ERROR("invalid flags: %08x\n", args->flags);
779 return -EINVAL;
780 }
781
Rob Clark7198e6b2013-07-19 12:59:32 -0400782 return msm_gem_new_handle(dev, file, args->size,
Jordan Crouse0815d772018-11-07 15:35:52 -0700783 args->flags, &args->handle, NULL);
Rob Clark7198e6b2013-07-19 12:59:32 -0400784}
785
Rob Clark56c2da82015-05-11 11:50:03 -0400786static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
787{
788 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
789}
Rob Clark7198e6b2013-07-19 12:59:32 -0400790
791static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
792 struct drm_file *file)
793{
794 struct drm_msm_gem_cpu_prep *args = data;
795 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400796 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400797 int ret;
798
Rob Clark93ddb0d2014-03-03 09:42:33 -0500799 if (args->op & ~MSM_PREP_FLAGS) {
800 DRM_ERROR("invalid op: %08x\n", args->op);
801 return -EINVAL;
802 }
803
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100804 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400805 if (!obj)
806 return -ENOENT;
807
Rob Clark56c2da82015-05-11 11:50:03 -0400808 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400809
Emil Velikovf7d33952020-05-15 10:51:04 +0100810 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400811
812 return ret;
813}
814
815static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
816 struct drm_file *file)
817{
818 struct drm_msm_gem_cpu_fini *args = data;
819 struct drm_gem_object *obj;
820 int ret;
821
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100822 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400823 if (!obj)
824 return -ENOENT;
825
826 ret = msm_gem_cpu_fini(obj);
827
Emil Velikovf7d33952020-05-15 10:51:04 +0100828 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400829
830 return ret;
831}
832
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600833static int msm_ioctl_gem_info_iova(struct drm_device *dev,
Jordan Crouse933415e2020-08-17 15:01:40 -0700834 struct drm_file *file, struct drm_gem_object *obj,
835 uint64_t *iova)
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600836{
Iskren Chernev6cefa312021-01-02 22:24:37 +0200837 struct msm_drm_private *priv = dev->dev_private;
Jordan Crouse933415e2020-08-17 15:01:40 -0700838 struct msm_file_private *ctx = file->driver_priv;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600839
Iskren Chernev6cefa312021-01-02 22:24:37 +0200840 if (!priv->gpu)
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600841 return -EINVAL;
842
Jordan Crouse9fe041f2018-11-07 15:35:50 -0700843 /*
844 * Don't pin the memory here - just get an address so that userspace can
845 * be productive
846 */
Jordan Crouse933415e2020-08-17 15:01:40 -0700847 return msm_gem_get_iova(obj, ctx->aspace, iova);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600848}
849
Rob Clark7198e6b2013-07-19 12:59:32 -0400850static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
851 struct drm_file *file)
852{
853 struct drm_msm_gem_info *args = data;
854 struct drm_gem_object *obj;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500855 struct msm_gem_object *msm_obj;
856 int i, ret = 0;
Rob Clark7198e6b2013-07-19 12:59:32 -0400857
Rob Clark789d2e52018-11-29 09:54:42 -0500858 if (args->pad)
Rob Clark7198e6b2013-07-19 12:59:32 -0400859 return -EINVAL;
860
Rob Clark789d2e52018-11-29 09:54:42 -0500861 switch (args->info) {
862 case MSM_INFO_GET_OFFSET:
863 case MSM_INFO_GET_IOVA:
864 /* value returned as immediate, not pointer, so len==0: */
865 if (args->len)
866 return -EINVAL;
867 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500868 case MSM_INFO_SET_NAME:
869 case MSM_INFO_GET_NAME:
870 break;
Rob Clark789d2e52018-11-29 09:54:42 -0500871 default:
872 return -EINVAL;
873 }
874
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100875 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400876 if (!obj)
877 return -ENOENT;
878
Rob Clarkf05c83e2018-11-29 10:27:22 -0500879 msm_obj = to_msm_bo(obj);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600880
Rob Clark789d2e52018-11-29 09:54:42 -0500881 switch (args->info) {
882 case MSM_INFO_GET_OFFSET:
883 args->value = msm_gem_mmap_offset(obj);
884 break;
885 case MSM_INFO_GET_IOVA:
Jordan Crouse933415e2020-08-17 15:01:40 -0700886 ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value);
Rob Clark789d2e52018-11-29 09:54:42 -0500887 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500888 case MSM_INFO_SET_NAME:
889 /* length check should leave room for terminating null: */
890 if (args->len >= sizeof(msm_obj->name)) {
891 ret = -EINVAL;
892 break;
893 }
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300894 if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
Jordan Crouse860433e2019-02-19 11:40:19 -0700895 args->len)) {
896 msm_obj->name[0] = '\0';
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300897 ret = -EFAULT;
Jordan Crouse860433e2019-02-19 11:40:19 -0700898 break;
899 }
Rob Clarkf05c83e2018-11-29 10:27:22 -0500900 msm_obj->name[args->len] = '\0';
901 for (i = 0; i < args->len; i++) {
902 if (!isprint(msm_obj->name[i])) {
903 msm_obj->name[i] = '\0';
904 break;
905 }
906 }
907 break;
908 case MSM_INFO_GET_NAME:
909 if (args->value && (args->len < strlen(msm_obj->name))) {
910 ret = -EINVAL;
911 break;
912 }
913 args->len = strlen(msm_obj->name);
914 if (args->value) {
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300915 if (copy_to_user(u64_to_user_ptr(args->value),
916 msm_obj->name, args->len))
917 ret = -EFAULT;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500918 }
919 break;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600920 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400921
Emil Velikovf7d33952020-05-15 10:51:04 +0100922 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400923
924 return ret;
925}
926
Rob Clarkea0006d2021-11-11 11:24:55 -0800927static int wait_fence(struct msm_gpu_submitqueue *queue, uint32_t fence_id,
928 ktime_t timeout)
Rob Clark7198e6b2013-07-19 12:59:32 -0400929{
Rob Clarka61acbb2021-07-27 18:06:12 -0700930 struct dma_fence *fence;
Jordan Crousef97deca2017-10-20 11:06:57 -0600931 int ret;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500932
Rob Clark5f3aee42021-11-09 10:11:04 -0800933 if (fence_after(fence_id, queue->last_fence)) {
Rob Clark067ecab2021-11-11 11:24:56 -0800934 DRM_ERROR_RATELIMITED("waiting on invalid fence: %u (of %u)\n",
935 fence_id, queue->last_fence);
936 return -EINVAL;
937 }
938
Rob Clarka61acbb2021-07-27 18:06:12 -0700939 /*
940 * Map submitqueue scoped "seqno" (which is actually an idr key)
941 * back to underlying dma-fence
942 *
943 * The fence is removed from the fence_idr when the submit is
944 * retired, so if the fence is not found it means there is nothing
945 * to wait for
946 */
947 ret = mutex_lock_interruptible(&queue->lock);
948 if (ret)
949 return ret;
Rob Clarkea0006d2021-11-11 11:24:55 -0800950 fence = idr_find(&queue->fence_idr, fence_id);
Rob Clarka61acbb2021-07-27 18:06:12 -0700951 if (fence)
952 fence = dma_fence_get_rcu(fence);
953 mutex_unlock(&queue->lock);
Jordan Crousef97deca2017-10-20 11:06:57 -0600954
Rob Clarka61acbb2021-07-27 18:06:12 -0700955 if (!fence)
956 return 0;
957
958 ret = dma_fence_wait_timeout(fence, true, timeout_to_jiffies(&timeout));
959 if (ret == 0) {
960 ret = -ETIMEDOUT;
961 } else if (ret != -ERESTARTSYS) {
962 ret = 0;
963 }
964
965 dma_fence_put(fence);
Rob Clarkea0006d2021-11-11 11:24:55 -0800966
967 return ret;
968}
969
970static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
971 struct drm_file *file)
972{
973 struct msm_drm_private *priv = dev->dev_private;
974 struct drm_msm_wait_fence *args = data;
975 struct msm_gpu_submitqueue *queue;
976 int ret;
977
978 if (args->pad) {
979 DRM_ERROR("invalid pad: %08x\n", args->pad);
980 return -EINVAL;
981 }
982
983 if (!priv->gpu)
984 return 0;
985
986 queue = msm_submitqueue_get(file->driver_priv, args->queueid);
987 if (!queue)
988 return -ENOENT;
989
990 ret = wait_fence(queue, args->fence, to_ktime(args->timeout));
991
Jordan Crousef97deca2017-10-20 11:06:57 -0600992 msm_submitqueue_put(queue);
Rob Clarka61acbb2021-07-27 18:06:12 -0700993
Jordan Crousef97deca2017-10-20 11:06:57 -0600994 return ret;
Rob Clark7198e6b2013-07-19 12:59:32 -0400995}
996
Rob Clark4cd33c42016-05-17 15:44:49 -0400997static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
998 struct drm_file *file)
999{
1000 struct drm_msm_gem_madvise *args = data;
1001 struct drm_gem_object *obj;
1002 int ret;
1003
1004 switch (args->madv) {
1005 case MSM_MADV_DONTNEED:
1006 case MSM_MADV_WILLNEED:
1007 break;
1008 default:
1009 return -EINVAL;
1010 }
1011
Rob Clark4cd33c42016-05-17 15:44:49 -04001012 obj = drm_gem_object_lookup(file, args->handle);
1013 if (!obj) {
Rob Clarkf92f0262020-10-23 09:51:22 -07001014 return -ENOENT;
Rob Clark4cd33c42016-05-17 15:44:49 -04001015 }
1016
1017 ret = msm_gem_madvise(obj, args->madv);
1018 if (ret >= 0) {
1019 args->retained = ret;
1020 ret = 0;
1021 }
1022
Rob Clarkf92f0262020-10-23 09:51:22 -07001023 drm_gem_object_put(obj);
Rob Clark4cd33c42016-05-17 15:44:49 -04001024
Rob Clark4cd33c42016-05-17 15:44:49 -04001025 return ret;
1026}
1027
Jordan Crousef7de1542017-10-20 11:06:55 -06001028
1029static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
1030 struct drm_file *file)
1031{
1032 struct drm_msm_submitqueue *args = data;
1033
1034 if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
1035 return -EINVAL;
1036
Jordan Crousef97deca2017-10-20 11:06:57 -06001037 return msm_submitqueue_create(dev, file->driver_priv, args->prio,
Jordan Crousef7de1542017-10-20 11:06:55 -06001038 args->flags, &args->id);
1039}
1040
Jordan Crouseb0fb6602019-03-22 14:21:22 -06001041static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
1042 struct drm_file *file)
1043{
1044 return msm_submitqueue_query(dev, file->driver_priv, data);
1045}
Jordan Crousef7de1542017-10-20 11:06:55 -06001046
1047static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
1048 struct drm_file *file)
1049{
1050 u32 id = *(u32 *) data;
1051
1052 return msm_submitqueue_remove(file->driver_priv, id);
1053}
1054
Rob Clark7198e6b2013-07-19 12:59:32 -04001055static const struct drm_ioctl_desc msm_ioctls[] = {
Emil Velikov34127c72019-05-27 09:17:35 +01001056 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW),
1057 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW),
1058 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW),
1059 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
1060 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
1061 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW),
1062 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW),
1063 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW),
1064 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW),
1065 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
1066 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -04001067};
1068
Thomas Zimmermann510410b2021-07-06 10:47:53 +02001069DEFINE_DRM_GEM_FOPS(fops);
Rob Clarkc8afe682013-06-26 12:44:06 -04001070
Daniel Vetter70a59dd2020-11-04 11:04:24 +01001071static const struct drm_driver msm_driver = {
Daniel Vetter5b38e742019-01-29 11:42:46 +01001072 .driver_features = DRIVER_GEM |
Rob Clarkb4b15c82013-09-28 12:01:25 -04001073 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -04001074 DRIVER_ATOMIC |
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +01001075 DRIVER_MODESET |
1076 DRIVER_SYNCOBJ,
Rob Clark7198e6b2013-07-19 12:59:32 -04001077 .open = msm_open,
Daniel Vetter94df1452017-03-08 15:12:46 +01001078 .postclose = msm_postclose,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +01001079 .lastclose = drm_fb_helper_lastclose,
Rob Clarkc8afe682013-06-26 12:44:06 -04001080 .dumb_create = msm_gem_dumb_create,
1081 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark05b84912013-09-28 11:28:35 -04001082 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1083 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Rob Clark05b84912013-09-28 11:28:35 -04001084 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
Thomas Zimmermann510410b2021-07-06 10:47:53 +02001085 .gem_prime_mmap = drm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -04001086#ifdef CONFIG_DEBUG_FS
1087 .debugfs_init = msm_debugfs_init,
Rob Clarkc8afe682013-06-26 12:44:06 -04001088#endif
Rob Clark7198e6b2013-07-19 12:59:32 -04001089 .ioctls = msm_ioctls,
Jordan Crouse167b6062017-05-08 14:34:59 -06001090 .num_ioctls = ARRAY_SIZE(msm_ioctls),
Rob Clarkc8afe682013-06-26 12:44:06 -04001091 .fops = &fops,
1092 .name = "msm",
1093 .desc = "MSM Snapdragon DRM",
1094 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -04001095 .major = MSM_VERSION_MAJOR,
1096 .minor = MSM_VERSION_MINOR,
1097 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -04001098};
1099
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301100static int __maybe_unused msm_runtime_suspend(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301101{
AngeloGioacchino Del Regnoec919e62021-12-01 11:52:09 +01001102 struct msm_drm_private *priv = dev_get_drvdata(dev);
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001103 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301104
1105 DBG("");
1106
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001107 if (mdss && mdss->funcs)
1108 return mdss->funcs->disable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301109
1110 return 0;
1111}
1112
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301113static int __maybe_unused msm_runtime_resume(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301114{
AngeloGioacchino Del Regnoec919e62021-12-01 11:52:09 +01001115 struct msm_drm_private *priv = dev_get_drvdata(dev);
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001116 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301117
1118 DBG("");
1119
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001120 if (mdss && mdss->funcs)
1121 return mdss->funcs->enable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301122
1123 return 0;
1124}
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301125
1126static int __maybe_unused msm_pm_suspend(struct device *dev)
1127{
1128
1129 if (pm_runtime_suspended(dev))
1130 return 0;
1131
1132 return msm_runtime_suspend(dev);
1133}
1134
1135static int __maybe_unused msm_pm_resume(struct device *dev)
1136{
1137 if (pm_runtime_suspended(dev))
1138 return 0;
1139
1140 return msm_runtime_resume(dev);
1141}
1142
1143static int __maybe_unused msm_pm_prepare(struct device *dev)
1144{
AngeloGioacchino Del Regnoec919e62021-12-01 11:52:09 +01001145 struct msm_drm_private *priv = dev_get_drvdata(dev);
1146 struct drm_device *ddev = priv ? priv->dev : NULL;
Fabio Estevama9748132021-03-20 08:56:03 -03001147
1148 if (!priv || !priv->kms)
1149 return 0;
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301150
1151 return drm_mode_config_helper_suspend(ddev);
1152}
1153
1154static void __maybe_unused msm_pm_complete(struct device *dev)
1155{
AngeloGioacchino Del Regnoec919e62021-12-01 11:52:09 +01001156 struct msm_drm_private *priv = dev_get_drvdata(dev);
1157 struct drm_device *ddev = priv ? priv->dev : NULL;
Fabio Estevama9748132021-03-20 08:56:03 -03001158
1159 if (!priv || !priv->kms)
1160 return;
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301161
1162 drm_mode_config_helper_resume(ddev);
1163}
Archit Taneja774e39e2017-07-28 16:17:07 +05301164
Rob Clarkc8afe682013-06-26 12:44:06 -04001165static const struct dev_pm_ops msm_pm_ops = {
1166 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
Archit Taneja774e39e2017-07-28 16:17:07 +05301167 SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301168 .prepare = msm_pm_prepare,
1169 .complete = msm_pm_complete,
Rob Clarkc8afe682013-06-26 12:44:06 -04001170};
1171
1172/*
Rob Clark060530f2014-03-03 14:19:12 -05001173 * Componentized driver support:
1174 */
1175
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301176/*
1177 * NOTE: duplication of the same code as exynos or imx (or probably any other).
1178 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -05001179 */
1180static int compare_of(struct device *dev, void *data)
1181{
1182 return dev->of_node == data;
1183}
Rob Clark41e69772013-12-15 16:23:05 -05001184
Archit Taneja812070e2016-05-19 10:38:39 +05301185/*
1186 * Identify what components need to be added by parsing what remote-endpoints
1187 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1188 * is no external component that we need to add since LVDS is within MDP4
1189 * itself.
1190 */
1191static int add_components_mdp(struct device *mdp_dev,
1192 struct component_match **matchptr)
1193{
1194 struct device_node *np = mdp_dev->of_node;
1195 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +05301196 struct device *master_dev;
1197
1198 /*
1199 * on MDP4 based platforms, the MDP platform device is the component
1200 * master that adds other display interface components to itself.
1201 *
1202 * on MDP5 based platforms, the MDSS platform device is the component
1203 * master that adds MDP5 and other display interface components to
1204 * itself.
1205 */
1206 if (of_device_is_compatible(np, "qcom,mdp4"))
1207 master_dev = mdp_dev;
1208 else
1209 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +05301210
1211 for_each_endpoint_of_node(np, ep_node) {
1212 struct device_node *intf;
1213 struct of_endpoint ep;
1214 int ret;
1215
1216 ret = of_graph_parse_endpoint(ep_node, &ep);
1217 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301218 DRM_DEV_ERROR(mdp_dev, "unable to parse port endpoint\n");
Archit Taneja812070e2016-05-19 10:38:39 +05301219 of_node_put(ep_node);
1220 return ret;
1221 }
1222
1223 /*
1224 * The LCDC/LVDS port on MDP4 is a speacial case where the
1225 * remote-endpoint isn't a component that we need to add
1226 */
1227 if (of_device_is_compatible(np, "qcom,mdp4") &&
Archit Tanejad8dd8052016-11-17 12:12:03 +05301228 ep.port == 0)
Archit Taneja812070e2016-05-19 10:38:39 +05301229 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301230
1231 /*
1232 * It's okay if some of the ports don't have a remote endpoint
1233 * specified. It just means that the port isn't connected to
1234 * any external interface.
1235 */
1236 intf = of_graph_get_remote_port_parent(ep_node);
Archit Tanejad8dd8052016-11-17 12:12:03 +05301237 if (!intf)
Archit Taneja812070e2016-05-19 10:38:39 +05301238 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301239
Douglas Andersond1d9d0e2018-12-04 10:04:41 -08001240 if (of_device_is_available(intf))
1241 drm_of_component_match_add(master_dev, matchptr,
1242 compare_of, intf);
1243
Archit Taneja812070e2016-05-19 10:38:39 +05301244 of_node_put(intf);
Archit Taneja812070e2016-05-19 10:38:39 +05301245 }
1246
1247 return 0;
1248}
1249
Krishna Manikandandb4924802021-11-10 16:21:47 +05301250static int find_mdp_node(struct device *dev, void *data)
Archit Taneja54011e22016-06-06 13:45:34 +05301251{
Krishna Manikandandb4924802021-11-10 16:21:47 +05301252 return of_match_node(dpu_dt_match, dev->of_node) ||
1253 of_match_node(mdp5_dt_match, dev->of_node);
Archit Taneja54011e22016-06-06 13:45:34 +05301254}
1255
Bjorn Andersson84240842021-03-16 19:56:34 -07001256static int add_display_components(struct platform_device *pdev,
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301257 struct component_match **matchptr)
1258{
Archit Taneja54011e22016-06-06 13:45:34 +05301259 struct device *mdp_dev;
Bjorn Andersson84240842021-03-16 19:56:34 -07001260 struct device *dev = &pdev->dev;
Archit Taneja54011e22016-06-06 13:45:34 +05301261 int ret;
1262
1263 /*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001264 * MDP5/DPU based devices don't have a flat hierarchy. There is a top
1265 * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
1266 * Populate the children devices, find the MDP5/DPU node, and then add
1267 * the interfaces to our components list.
Archit Taneja54011e22016-06-06 13:45:34 +05301268 */
Bjorn Andersson84240842021-03-16 19:56:34 -07001269 switch (get_mdp_ver(pdev)) {
1270 case KMS_MDP5:
1271 case KMS_DPU:
Archit Taneja54011e22016-06-06 13:45:34 +05301272 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
1273 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301274 DRM_DEV_ERROR(dev, "failed to populate children devices\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301275 return ret;
1276 }
1277
Krishna Manikandandb4924802021-11-10 16:21:47 +05301278 mdp_dev = device_find_child(dev, NULL, find_mdp_node);
Archit Taneja54011e22016-06-06 13:45:34 +05301279 if (!mdp_dev) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301280 DRM_DEV_ERROR(dev, "failed to find MDSS MDP node\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301281 of_platform_depopulate(dev);
1282 return -ENODEV;
1283 }
1284
1285 put_device(mdp_dev);
1286
1287 /* add the MDP component itself */
Russell King97ac0e42016-10-19 11:28:27 +01001288 drm_of_component_match_add(dev, matchptr, compare_of,
1289 mdp_dev->of_node);
Bjorn Andersson84240842021-03-16 19:56:34 -07001290 break;
1291 case KMS_MDP4:
Archit Taneja54011e22016-06-06 13:45:34 +05301292 /* MDP4 */
1293 mdp_dev = dev;
Bjorn Andersson84240842021-03-16 19:56:34 -07001294 break;
Archit Taneja54011e22016-06-06 13:45:34 +05301295 }
1296
1297 ret = add_components_mdp(mdp_dev, matchptr);
1298 if (ret)
1299 of_platform_depopulate(dev);
1300
1301 return ret;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301302}
1303
Archit Tanejadc3ea262016-05-19 13:33:52 +05301304/*
1305 * We don't know what's the best binding to link the gpu with the drm device.
1306 * Fow now, we just hunt for all the possible gpus that we support, and add them
1307 * as components.
1308 */
1309static const struct of_device_id msm_gpu_match[] = {
Rob Clark1db7afa2017-01-30 11:02:27 -05001310 { .compatible = "qcom,adreno" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301311 { .compatible = "qcom,adreno-3xx" },
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001312 { .compatible = "amd,imageon" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301313 { .compatible = "qcom,kgsl-3d0" },
1314 { },
1315};
1316
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301317static int add_gpu_components(struct device *dev,
1318 struct component_match **matchptr)
1319{
Archit Tanejadc3ea262016-05-19 13:33:52 +05301320 struct device_node *np;
1321
1322 np = of_find_matching_node(NULL, msm_gpu_match);
1323 if (!np)
1324 return 0;
1325
Jeffrey Hugo9ca7ad62019-06-26 11:00:15 -07001326 if (of_device_is_available(np))
1327 drm_of_component_match_add(dev, matchptr, compare_of, np);
Archit Tanejadc3ea262016-05-19 13:33:52 +05301328
1329 of_node_put(np);
1330
1331 return 0;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301332}
1333
Russell King84448282014-04-19 11:20:42 +01001334static int msm_drm_bind(struct device *dev)
1335{
Archit Taneja2b669872016-05-02 11:05:54 +05301336 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001337}
1338
1339static void msm_drm_unbind(struct device *dev)
1340{
Archit Taneja2b669872016-05-02 11:05:54 +05301341 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001342}
1343
1344static const struct component_master_ops msm_drm_ops = {
1345 .bind = msm_drm_bind,
1346 .unbind = msm_drm_unbind,
1347};
1348
1349/*
1350 * Platform driver:
1351 */
1352
1353static int msm_pdev_probe(struct platform_device *pdev)
1354{
1355 struct component_match *match = NULL;
AngeloGioacchino Del Regnoec919e62021-12-01 11:52:09 +01001356 struct msm_drm_private *priv;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301357 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301358
AngeloGioacchino Del Regnoec919e62021-12-01 11:52:09 +01001359 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
1360 if (!priv)
1361 return -ENOMEM;
1362
1363 platform_set_drvdata(pdev, priv);
1364
Dmitry Baryshkov2027e5b2021-12-01 23:20:23 +03001365 switch (get_mdp_ver(pdev)) {
1366 case KMS_MDP5:
1367 ret = mdp5_mdss_init(pdev);
1368 break;
1369 case KMS_DPU:
1370 ret = dpu_mdss_init(pdev);
1371 break;
1372 default:
1373 ret = 0;
1374 break;
1375 }
1376 if (ret) {
1377 platform_set_drvdata(pdev, NULL);
1378 return ret;
1379 }
1380
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001381 if (get_mdp_ver(pdev)) {
Bjorn Andersson84240842021-03-16 19:56:34 -07001382 ret = add_display_components(pdev, &match);
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001383 if (ret)
Dmitry Baryshkov2027e5b2021-12-01 23:20:23 +03001384 goto fail;
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001385 }
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301386
1387 ret = add_gpu_components(&pdev->dev, &match);
1388 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001389 goto fail;
Rob Clark060530f2014-03-03 14:19:12 -05001390
Rob Clarkc83ea572016-11-07 13:31:30 -05001391 /* on all devices that I am aware of, iommu's which can map
1392 * any address the cpu can see are used:
1393 */
1394 ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
1395 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001396 goto fail;
Rob Clarkc83ea572016-11-07 13:31:30 -05001397
Sean Paul4368a152019-06-17 16:12:51 -04001398 ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
1399 if (ret)
1400 goto fail;
1401
1402 return 0;
1403
1404fail:
1405 of_platform_depopulate(&pdev->dev);
Dmitry Baryshkov2027e5b2021-12-01 23:20:23 +03001406
1407 if (priv->mdss && priv->mdss->funcs)
1408 priv->mdss->funcs->destroy(priv->mdss);
1409
Sean Paul4368a152019-06-17 16:12:51 -04001410 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -04001411}
1412
1413static int msm_pdev_remove(struct platform_device *pdev)
1414{
Dmitry Baryshkov2027e5b2021-12-01 23:20:23 +03001415 struct msm_drm_private *priv = platform_get_drvdata(pdev);
1416 struct msm_mdss *mdss = priv->mdss;
1417
Rob Clark060530f2014-03-03 14:19:12 -05001418 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301419 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001420
Dmitry Baryshkov2027e5b2021-12-01 23:20:23 +03001421 if (mdss && mdss->funcs)
1422 mdss->funcs->destroy(mdss);
1423
Rob Clarkc8afe682013-06-26 12:44:06 -04001424 return 0;
1425}
1426
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301427static void msm_pdev_shutdown(struct platform_device *pdev)
1428{
AngeloGioacchino Del Regnoec919e62021-12-01 11:52:09 +01001429 struct msm_drm_private *priv = platform_get_drvdata(pdev);
1430 struct drm_device *drm = priv ? priv->dev : NULL;
Dmitry Baryshkov623f2792021-03-20 08:56:02 -03001431
1432 if (!priv || !priv->kms)
1433 return;
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301434
1435 drm_atomic_helper_shutdown(drm);
1436}
1437
Rob Clark06c0dd92013-11-30 17:51:47 -05001438static const struct of_device_id dt_match[] = {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -04001439 { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
1440 { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001441 { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301442 { .compatible = "qcom,sc7180-mdss", .data = (void *)KMS_DPU },
Krishna Manikandan591e34a2021-04-06 10:39:49 +05301443 { .compatible = "qcom,sc7280-mdss", .data = (void *)KMS_DPU },
Jonathan Marek0ba17e72021-03-29 15:00:50 +03001444 { .compatible = "qcom,sm8150-mdss", .data = (void *)KMS_DPU },
1445 { .compatible = "qcom,sm8250-mdss", .data = (void *)KMS_DPU },
Rob Clark06c0dd92013-11-30 17:51:47 -05001446 {}
1447};
1448MODULE_DEVICE_TABLE(of, dt_match);
1449
Rob Clarkc8afe682013-06-26 12:44:06 -04001450static struct platform_driver msm_platform_driver = {
1451 .probe = msm_pdev_probe,
1452 .remove = msm_pdev_remove,
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301453 .shutdown = msm_pdev_shutdown,
Rob Clarkc8afe682013-06-26 12:44:06 -04001454 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001455 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001456 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001457 .pm = &msm_pm_ops,
1458 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001459};
1460
1461static int __init msm_drm_register(void)
1462{
Rob Clarkba4dd712017-07-06 16:33:44 -04001463 if (!modeset)
1464 return -EINVAL;
1465
Rob Clarkc8afe682013-06-26 12:44:06 -04001466 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301467 msm_mdp_register();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001468 msm_dpu_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001469 msm_dsi_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001470 msm_hdmi_register();
Chandan Uddarajuc943b492020-08-27 14:16:55 -07001471 msm_dp_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001472 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001473 return platform_driver_register(&msm_platform_driver);
1474}
1475
1476static void __exit msm_drm_unregister(void)
1477{
1478 DBG("fini");
1479 platform_driver_unregister(&msm_platform_driver);
Chandan Uddarajuc943b492020-08-27 14:16:55 -07001480 msm_dp_unregister();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001481 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001482 adreno_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001483 msm_dsi_unregister();
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301484 msm_mdp_unregister();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001485 msm_dpu_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001486}
1487
1488module_init(msm_drm_register);
1489module_exit(msm_drm_unregister);
1490
1491MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1492MODULE_DESCRIPTION("MSM DRM Driver");
1493MODULE_LICENSE("GPL");