Thomas Gleixner | caab277 | 2019-06-03 07:44:50 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 2 | /* |
Abhinav Kumar | 9865948 | 2021-04-16 13:57:20 -0700 | [diff] [blame] | 3 | * Copyright (c) 2016-2018, 2020-2021 The Linux Foundation. All rights reserved. |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 4 | * Copyright (C) 2013 Red Hat |
| 5 | * Author: Rob Clark <robdclark@gmail.com> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 6 | */ |
| 7 | |
Sam Ravnborg | feea39a | 2019-08-04 08:55:51 +0200 | [diff] [blame] | 8 | #include <linux/dma-mapping.h> |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 9 | #include <linux/kthread.h> |
Rob Clark | d984457 | 2020-10-23 09:51:14 -0700 | [diff] [blame] | 10 | #include <linux/sched/mm.h> |
Sam Ravnborg | feea39a | 2019-08-04 08:55:51 +0200 | [diff] [blame] | 11 | #include <linux/uaccess.h> |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 12 | #include <uapi/linux/sched/types.h> |
Sam Ravnborg | feea39a | 2019-08-04 08:55:51 +0200 | [diff] [blame] | 13 | |
| 14 | #include <drm/drm_drv.h> |
| 15 | #include <drm/drm_file.h> |
| 16 | #include <drm/drm_ioctl.h> |
Sam Ravnborg | feea39a | 2019-08-04 08:55:51 +0200 | [diff] [blame] | 17 | #include <drm/drm_prime.h> |
Russell King | 97ac0e4 | 2016-10-19 11:28:27 +0100 | [diff] [blame] | 18 | #include <drm/drm_of.h> |
Sam Ravnborg | feea39a | 2019-08-04 08:55:51 +0200 | [diff] [blame] | 19 | #include <drm/drm_vblank.h> |
Russell King | 97ac0e4 | 2016-10-19 11:28:27 +0100 | [diff] [blame] | 20 | |
Abhinav Kumar | 9865948 | 2021-04-16 13:57:20 -0700 | [diff] [blame] | 21 | #include "disp/msm_disp_snapshot.h" |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 22 | #include "msm_drv.h" |
Rob Clark | edcd60c | 2016-03-16 12:56:12 -0400 | [diff] [blame] | 23 | #include "msm_debugfs.h" |
Rob Clark | fde5de6 | 2016-03-15 15:35:08 -0400 | [diff] [blame] | 24 | #include "msm_fence.h" |
Rob Clark | f05c83e | 2018-11-29 10:27:22 -0500 | [diff] [blame] | 25 | #include "msm_gem.h" |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 26 | #include "msm_gpu.h" |
Rob Clark | dd2da6e | 2013-11-30 16:12:10 -0500 | [diff] [blame] | 27 | #include "msm_kms.h" |
Jonathan Marek | c2052a4 | 2018-11-14 17:08:04 -0500 | [diff] [blame] | 28 | #include "adreno/adreno_gpu.h" |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 29 | |
Rob Clark | a8d854c | 2016-06-01 14:02:02 -0400 | [diff] [blame] | 30 | /* |
| 31 | * MSM driver version: |
| 32 | * - 1.0.0 - initial interface |
| 33 | * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers |
Rob Clark | 7a3bcc0 | 2016-09-16 18:37:44 -0400 | [diff] [blame] | 34 | * - 1.2.0 - adds explicit fence support for submit ioctl |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 35 | * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW + |
| 36 | * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for |
| 37 | * MSM_GEM_INFO ioctl. |
Rob Clark | 1fed8df | 2018-11-29 10:30:04 -0500 | [diff] [blame] | 38 | * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get |
| 39 | * GEM object's debug name |
Jordan Crouse | b0fb660 | 2019-03-22 14:21:22 -0600 | [diff] [blame] | 40 | * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl |
Bas Nieuwenhuizen | ab723b7 | 2020-01-24 00:57:10 +0100 | [diff] [blame] | 41 | * - 1.6.0 - Syncobj support |
Rob Clark | 3ab1c5c | 2021-03-24 18:23:53 -0700 | [diff] [blame] | 42 | * - 1.7.0 - Add MSM_PARAM_SUSPENDS to access suspend count |
Jonathan Marek | d12e339 | 2021-04-23 15:08:20 -0400 | [diff] [blame] | 43 | * - 1.8.0 - Add MSM_BO_CACHED_COHERENT for supported GPUs (a6xx) |
Rob Clark | a8d854c | 2016-06-01 14:02:02 -0400 | [diff] [blame] | 44 | */ |
| 45 | #define MSM_VERSION_MAJOR 1 |
Jonathan Marek | d12e339 | 2021-04-23 15:08:20 -0400 | [diff] [blame] | 46 | #define MSM_VERSION_MINOR 8 |
Rob Clark | a8d854c | 2016-06-01 14:02:02 -0400 | [diff] [blame] | 47 | #define MSM_VERSION_PATCHLEVEL 0 |
| 48 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 49 | static const struct drm_mode_config_funcs mode_config_funcs = { |
| 50 | .fb_create = msm_framebuffer_create, |
Noralf Trønnes | 4ccbc6e | 2017-12-05 19:24:59 +0100 | [diff] [blame] | 51 | .output_poll_changed = drm_fb_helper_output_poll_changed, |
Rob Clark | 1f92017 | 2017-10-25 12:30:51 -0400 | [diff] [blame] | 52 | .atomic_check = drm_atomic_helper_check, |
Sean Paul | d14659f | 2018-02-28 14:19:05 -0500 | [diff] [blame] | 53 | .atomic_commit = drm_atomic_helper_commit, |
| 54 | }; |
| 55 | |
| 56 | static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = { |
| 57 | .atomic_commit_tail = msm_atomic_commit_tail, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 58 | }; |
| 59 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 60 | #ifdef CONFIG_DRM_MSM_REGISTER_LOGGING |
zhaoxiao | 5369f3c | 2021-09-06 14:43:15 +0800 | [diff] [blame] | 61 | static bool reglog; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 62 | MODULE_PARM_DESC(reglog, "Enable register read/write logging"); |
| 63 | module_param(reglog, bool, 0600); |
| 64 | #else |
| 65 | #define reglog 0 |
| 66 | #endif |
| 67 | |
Archit Taneja | a9ee34b | 2015-07-13 12:12:07 +0530 | [diff] [blame] | 68 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Rob Clark | e90dfec | 2015-01-30 17:05:41 -0500 | [diff] [blame] | 69 | static bool fbdev = true; |
| 70 | MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer"); |
| 71 | module_param(fbdev, bool, 0600); |
| 72 | #endif |
| 73 | |
Rob Clark | 3a10ba8 | 2014-09-08 14:24:57 -0400 | [diff] [blame] | 74 | static char *vram = "16m"; |
Rob Clark | 4313c744 | 2016-02-03 14:02:04 -0500 | [diff] [blame] | 75 | MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)"); |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 76 | module_param(vram, charp, 0); |
| 77 | |
zhaoxiao | 5369f3c | 2021-09-06 14:43:15 +0800 | [diff] [blame] | 78 | bool dumpstate; |
Rob Clark | 06d9f56 | 2016-11-05 11:08:12 -0400 | [diff] [blame] | 79 | MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors"); |
| 80 | module_param(dumpstate, bool, 0600); |
| 81 | |
Rob Clark | ba4dd71 | 2017-07-06 16:33:44 -0400 | [diff] [blame] | 82 | static bool modeset = true; |
| 83 | MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)"); |
| 84 | module_param(modeset, bool, 0600); |
| 85 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 86 | /* |
| 87 | * Util/helpers: |
| 88 | */ |
| 89 | |
Jordan Crouse | 8e54eea | 2018-08-06 11:33:21 -0600 | [diff] [blame] | 90 | struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count, |
| 91 | const char *name) |
| 92 | { |
| 93 | int i; |
| 94 | char n[32]; |
| 95 | |
| 96 | snprintf(n, sizeof(n), "%s_clk", name); |
| 97 | |
| 98 | for (i = 0; bulk && i < count; i++) { |
| 99 | if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n)) |
| 100 | return bulk[i].clk; |
| 101 | } |
| 102 | |
| 103 | |
| 104 | return NULL; |
| 105 | } |
| 106 | |
Rob Clark | 720c3bb | 2017-01-30 11:30:58 -0500 | [diff] [blame] | 107 | struct clk *msm_clk_get(struct platform_device *pdev, const char *name) |
| 108 | { |
| 109 | struct clk *clk; |
| 110 | char name2[32]; |
| 111 | |
| 112 | clk = devm_clk_get(&pdev->dev, name); |
| 113 | if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER) |
| 114 | return clk; |
| 115 | |
| 116 | snprintf(name2, sizeof(name2), "%s_clk", name); |
| 117 | |
| 118 | clk = devm_clk_get(&pdev->dev, name2); |
| 119 | if (!IS_ERR(clk)) |
| 120 | dev_warn(&pdev->dev, "Using legacy clk name binding. Use " |
| 121 | "\"%s\" instead of \"%s\"\n", name, name2); |
| 122 | |
| 123 | return clk; |
| 124 | } |
| 125 | |
Lee Jones | ea8742c | 2020-11-23 11:19:17 +0000 | [diff] [blame] | 126 | static void __iomem *_msm_ioremap(struct platform_device *pdev, const char *name, |
Dmitry Baryshkov | bac2c6a | 2021-04-27 03:18:27 +0300 | [diff] [blame] | 127 | const char *dbgname, bool quiet, phys_addr_t *psize) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 128 | { |
| 129 | struct resource *res; |
| 130 | unsigned long size; |
| 131 | void __iomem *ptr; |
| 132 | |
| 133 | if (name) |
| 134 | res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name); |
| 135 | else |
| 136 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 137 | |
| 138 | if (!res) { |
Eric Anholt | 62a35e8 | 2020-06-29 11:19:21 -0700 | [diff] [blame] | 139 | if (!quiet) |
| 140 | DRM_DEV_ERROR(&pdev->dev, "failed to get memory resource: %s\n", name); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 141 | return ERR_PTR(-EINVAL); |
| 142 | } |
| 143 | |
| 144 | size = resource_size(res); |
| 145 | |
Christoph Hellwig | 4bdc0d6 | 2020-01-06 09:43:50 +0100 | [diff] [blame] | 146 | ptr = devm_ioremap(&pdev->dev, res->start, size); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 147 | if (!ptr) { |
Eric Anholt | 62a35e8 | 2020-06-29 11:19:21 -0700 | [diff] [blame] | 148 | if (!quiet) |
| 149 | DRM_DEV_ERROR(&pdev->dev, "failed to ioremap: %s\n", name); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 150 | return ERR_PTR(-ENOMEM); |
| 151 | } |
| 152 | |
| 153 | if (reglog) |
Thierry Reding | fc99f97 | 2015-04-09 16:39:51 +0200 | [diff] [blame] | 154 | printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 155 | |
Dmitry Baryshkov | bac2c6a | 2021-04-27 03:18:27 +0300 | [diff] [blame] | 156 | if (psize) |
| 157 | *psize = size; |
| 158 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 159 | return ptr; |
| 160 | } |
| 161 | |
Eric Anholt | 62a35e8 | 2020-06-29 11:19:21 -0700 | [diff] [blame] | 162 | void __iomem *msm_ioremap(struct platform_device *pdev, const char *name, |
| 163 | const char *dbgname) |
| 164 | { |
Dmitry Baryshkov | bac2c6a | 2021-04-27 03:18:27 +0300 | [diff] [blame] | 165 | return _msm_ioremap(pdev, name, dbgname, false, NULL); |
Eric Anholt | 62a35e8 | 2020-06-29 11:19:21 -0700 | [diff] [blame] | 166 | } |
| 167 | |
| 168 | void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name, |
| 169 | const char *dbgname) |
| 170 | { |
Dmitry Baryshkov | bac2c6a | 2021-04-27 03:18:27 +0300 | [diff] [blame] | 171 | return _msm_ioremap(pdev, name, dbgname, true, NULL); |
Eric Anholt | 62a35e8 | 2020-06-29 11:19:21 -0700 | [diff] [blame] | 172 | } |
| 173 | |
Dmitry Baryshkov | bac2c6a | 2021-04-27 03:18:27 +0300 | [diff] [blame] | 174 | void __iomem *msm_ioremap_size(struct platform_device *pdev, const char *name, |
| 175 | const char *dbgname, phys_addr_t *psize) |
Abhinav Kumar | 9865948 | 2021-04-16 13:57:20 -0700 | [diff] [blame] | 176 | { |
Dmitry Baryshkov | bac2c6a | 2021-04-27 03:18:27 +0300 | [diff] [blame] | 177 | return _msm_ioremap(pdev, name, dbgname, false, psize); |
Abhinav Kumar | 9865948 | 2021-04-16 13:57:20 -0700 | [diff] [blame] | 178 | } |
| 179 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 180 | void msm_writel(u32 data, void __iomem *addr) |
| 181 | { |
| 182 | if (reglog) |
Thierry Reding | fc99f97 | 2015-04-09 16:39:51 +0200 | [diff] [blame] | 183 | printk(KERN_DEBUG "IO:W %p %08x\n", addr, data); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 184 | writel(data, addr); |
| 185 | } |
| 186 | |
| 187 | u32 msm_readl(const void __iomem *addr) |
| 188 | { |
| 189 | u32 val = readl(addr); |
| 190 | if (reglog) |
Joe Perches | 8dfe162 | 2017-02-28 04:55:54 -0800 | [diff] [blame] | 191 | pr_err("IO:R %p %08x\n", addr, val); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 192 | return val; |
| 193 | } |
| 194 | |
Sharat Masetty | 40a72b0 | 2020-11-25 12:30:14 +0530 | [diff] [blame] | 195 | void msm_rmw(void __iomem *addr, u32 mask, u32 or) |
| 196 | { |
| 197 | u32 val = msm_readl(addr); |
| 198 | |
| 199 | val &= ~mask; |
| 200 | msm_writel(val | or, addr); |
| 201 | } |
| 202 | |
Rob Clark | ddb6e37a | 2021-09-27 16:04:53 -0700 | [diff] [blame] | 203 | static enum hrtimer_restart msm_hrtimer_worktimer(struct hrtimer *t) |
| 204 | { |
| 205 | struct msm_hrtimer_work *work = container_of(t, |
| 206 | struct msm_hrtimer_work, timer); |
| 207 | |
| 208 | kthread_queue_work(work->worker, &work->work); |
| 209 | |
| 210 | return HRTIMER_NORESTART; |
| 211 | } |
| 212 | |
| 213 | void msm_hrtimer_queue_work(struct msm_hrtimer_work *work, |
| 214 | ktime_t wakeup_time, |
| 215 | enum hrtimer_mode mode) |
| 216 | { |
| 217 | hrtimer_start(&work->timer, wakeup_time, mode); |
| 218 | } |
| 219 | |
| 220 | void msm_hrtimer_work_init(struct msm_hrtimer_work *work, |
| 221 | struct kthread_worker *worker, |
| 222 | kthread_work_func_t fn, |
| 223 | clockid_t clock_id, |
| 224 | enum hrtimer_mode mode) |
| 225 | { |
| 226 | hrtimer_init(&work->timer, clock_id, mode); |
| 227 | work->timer.function = msm_hrtimer_worktimer; |
| 228 | work->worker = worker; |
| 229 | kthread_init_work(&work->work, fn); |
| 230 | } |
| 231 | |
Thomas Zimmermann | f026e43 | 2021-08-03 11:06:57 +0200 | [diff] [blame] | 232 | static irqreturn_t msm_irq(int irq, void *arg) |
| 233 | { |
| 234 | struct drm_device *dev = arg; |
| 235 | struct msm_drm_private *priv = dev->dev_private; |
| 236 | struct msm_kms *kms = priv->kms; |
| 237 | |
| 238 | BUG_ON(!kms); |
| 239 | |
| 240 | return kms->funcs->irq(kms); |
| 241 | } |
| 242 | |
| 243 | static void msm_irq_preinstall(struct drm_device *dev) |
| 244 | { |
| 245 | struct msm_drm_private *priv = dev->dev_private; |
| 246 | struct msm_kms *kms = priv->kms; |
| 247 | |
| 248 | BUG_ON(!kms); |
| 249 | |
| 250 | kms->funcs->irq_preinstall(kms); |
| 251 | } |
| 252 | |
| 253 | static int msm_irq_postinstall(struct drm_device *dev) |
| 254 | { |
| 255 | struct msm_drm_private *priv = dev->dev_private; |
| 256 | struct msm_kms *kms = priv->kms; |
| 257 | |
| 258 | BUG_ON(!kms); |
| 259 | |
| 260 | if (kms->funcs->irq_postinstall) |
| 261 | return kms->funcs->irq_postinstall(kms); |
| 262 | |
| 263 | return 0; |
| 264 | } |
| 265 | |
| 266 | static int msm_irq_install(struct drm_device *dev, unsigned int irq) |
| 267 | { |
| 268 | int ret; |
| 269 | |
| 270 | if (irq == IRQ_NOTCONNECTED) |
| 271 | return -ENOTCONN; |
| 272 | |
| 273 | msm_irq_preinstall(dev); |
| 274 | |
| 275 | ret = request_irq(irq, msm_irq, 0, dev->driver->name, dev); |
| 276 | if (ret) |
| 277 | return ret; |
| 278 | |
| 279 | ret = msm_irq_postinstall(dev); |
| 280 | if (ret) { |
| 281 | free_irq(irq, dev); |
| 282 | return ret; |
| 283 | } |
| 284 | |
| 285 | return 0; |
| 286 | } |
| 287 | |
| 288 | static void msm_irq_uninstall(struct drm_device *dev) |
| 289 | { |
| 290 | struct msm_drm_private *priv = dev->dev_private; |
| 291 | struct msm_kms *kms = priv->kms; |
| 292 | |
| 293 | kms->funcs->irq_uninstall(kms); |
| 294 | free_irq(kms->irq, dev); |
| 295 | } |
| 296 | |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 297 | struct msm_vblank_work { |
| 298 | struct work_struct work; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 299 | int crtc_id; |
| 300 | bool enable; |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 301 | struct msm_drm_private *priv; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 302 | }; |
| 303 | |
Jeykumar Sankaran | 5aeb665 | 2018-12-14 15:57:52 -0800 | [diff] [blame] | 304 | static void vblank_ctrl_worker(struct work_struct *work) |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 305 | { |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 306 | struct msm_vblank_work *vbl_work = container_of(work, |
| 307 | struct msm_vblank_work, work); |
| 308 | struct msm_drm_private *priv = vbl_work->priv; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 309 | struct msm_kms *kms = priv->kms; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 310 | |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 311 | if (vbl_work->enable) |
| 312 | kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]); |
| 313 | else |
| 314 | kms->funcs->disable_vblank(kms, priv->crtcs[vbl_work->crtc_id]); |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 315 | |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 316 | kfree(vbl_work); |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 317 | } |
| 318 | |
| 319 | static int vblank_ctrl_queue_work(struct msm_drm_private *priv, |
| 320 | int crtc_id, bool enable) |
| 321 | { |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 322 | struct msm_vblank_work *vbl_work; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 323 | |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 324 | vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC); |
| 325 | if (!vbl_work) |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 326 | return -ENOMEM; |
| 327 | |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 328 | INIT_WORK(&vbl_work->work, vblank_ctrl_worker); |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 329 | |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 330 | vbl_work->crtc_id = crtc_id; |
| 331 | vbl_work->enable = enable; |
| 332 | vbl_work->priv = priv; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 333 | |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 334 | queue_work(priv->wq, &vbl_work->work); |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 335 | |
| 336 | return 0; |
| 337 | } |
| 338 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 339 | static int msm_drm_uninit(struct device *dev) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 340 | { |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 341 | struct platform_device *pdev = to_platform_device(dev); |
AngeloGioacchino Del Regno | ec919e6 | 2021-12-01 11:52:09 +0100 | [diff] [blame] | 342 | struct msm_drm_private *priv = platform_get_drvdata(pdev); |
| 343 | struct drm_device *ddev = priv->dev; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 344 | struct msm_kms *kms = priv->kms; |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 345 | int i; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 346 | |
Sean Paul | 2aa3176 | 2019-05-24 16:29:13 -0400 | [diff] [blame] | 347 | /* |
| 348 | * Shutdown the hw if we're far enough along where things might be on. |
| 349 | * If we run this too early, we'll end up panicking in any variety of |
| 350 | * places. Since we don't register the drm device until late in |
| 351 | * msm_drm_init, drm_dev->registered is used as an indicator that the |
| 352 | * shutdown will be successful. |
| 353 | */ |
| 354 | if (ddev->registered) { |
| 355 | drm_dev_unregister(ddev); |
| 356 | drm_atomic_helper_shutdown(ddev); |
| 357 | } |
| 358 | |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 359 | /* We must cancel and cleanup any pending vblank enable/disable |
Thomas Zimmermann | f026e43 | 2021-08-03 11:06:57 +0200 | [diff] [blame] | 360 | * work before msm_irq_uninstall() to avoid work re-enabling an |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 361 | * irq after uninstall has disabled it. |
| 362 | */ |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 363 | |
Jeykumar Sankaran | 48d1d28 | 2018-12-14 15:57:55 -0800 | [diff] [blame] | 364 | flush_workqueue(priv->wq); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 365 | |
Jeykumar Sankaran | d9db30c | 2018-12-14 15:57:54 -0800 | [diff] [blame] | 366 | /* clean up event worker threads */ |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 367 | for (i = 0; i < priv->num_crtcs; i++) { |
Bernard | 1041dee | 2020-07-21 09:33:03 +0800 | [diff] [blame] | 368 | if (priv->event_thread[i].worker) |
| 369 | kthread_destroy_worker(priv->event_thread[i].worker); |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 370 | } |
| 371 | |
Rob Clark | 6820939 | 2016-05-17 16:19:32 -0400 | [diff] [blame] | 372 | msm_gem_shrinker_cleanup(ddev); |
| 373 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 374 | drm_kms_helper_poll_fini(ddev); |
Archit Taneja | 1aaa57f | 2016-02-25 11:19:45 +0530 | [diff] [blame] | 375 | |
Noralf Trønnes | 85eac47 | 2017-03-07 21:49:22 +0100 | [diff] [blame] | 376 | msm_perf_debugfs_cleanup(priv); |
| 377 | msm_rd_debugfs_cleanup(priv); |
| 378 | |
Archit Taneja | 1aaa57f | 2016-02-25 11:19:45 +0530 | [diff] [blame] | 379 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
| 380 | if (fbdev && priv->fbdev) |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 381 | msm_fbdev_free(ddev); |
Archit Taneja | 1aaa57f | 2016-02-25 11:19:45 +0530 | [diff] [blame] | 382 | #endif |
Sean Paul | 2aa3176 | 2019-05-24 16:29:13 -0400 | [diff] [blame] | 383 | |
Abhinav Kumar | 9865948 | 2021-04-16 13:57:20 -0700 | [diff] [blame] | 384 | msm_disp_snapshot_destroy(ddev); |
| 385 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 386 | drm_mode_config_cleanup(ddev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 387 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 388 | pm_runtime_get_sync(dev); |
Thomas Zimmermann | f026e43 | 2021-08-03 11:06:57 +0200 | [diff] [blame] | 389 | msm_irq_uninstall(ddev); |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 390 | pm_runtime_put_sync(dev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 391 | |
Archit Taneja | 1697608 | 2016-11-03 17:36:18 +0530 | [diff] [blame] | 392 | if (kms && kms->funcs) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 393 | kms->funcs->destroy(kms); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 394 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 395 | if (priv->vram.paddr) { |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 396 | unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 397 | drm_mm_takedown(&priv->vram.mm); |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 398 | dma_free_attrs(dev, priv->vram.size, NULL, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 399 | priv->vram.paddr, attrs); |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 400 | } |
| 401 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 402 | component_unbind_all(dev, ddev); |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 403 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 404 | ddev->dev_private = NULL; |
Thomas Zimmermann | 4d8dc2d | 2018-09-26 13:48:59 +0200 | [diff] [blame] | 405 | drm_dev_put(ddev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 406 | |
Sean Paul | 2aa3176 | 2019-05-24 16:29:13 -0400 | [diff] [blame] | 407 | destroy_workqueue(priv->wq); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 408 | |
| 409 | return 0; |
| 410 | } |
| 411 | |
Jeykumar Sankaran | aaded2e | 2018-06-27 14:26:24 -0400 | [diff] [blame] | 412 | #define KMS_MDP4 4 |
| 413 | #define KMS_MDP5 5 |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 414 | #define KMS_DPU 3 |
Jeykumar Sankaran | aaded2e | 2018-06-27 14:26:24 -0400 | [diff] [blame] | 415 | |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 416 | static int get_mdp_ver(struct platform_device *pdev) |
| 417 | { |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 418 | struct device *dev = &pdev->dev; |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 419 | |
| 420 | return (int) (unsigned long) of_device_get_match_data(dev); |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 421 | } |
| 422 | |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 423 | #include <linux/of_address.h> |
| 424 | |
Jonathan Marek | c2052a4 | 2018-11-14 17:08:04 -0500 | [diff] [blame] | 425 | bool msm_use_mmu(struct drm_device *dev) |
| 426 | { |
| 427 | struct msm_drm_private *priv = dev->dev_private; |
| 428 | |
| 429 | /* a2xx comes with its own MMU */ |
| 430 | return priv->is_a2xx || iommu_present(&platform_bus_type); |
| 431 | } |
| 432 | |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 433 | static int msm_init_vram(struct drm_device *dev) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 434 | { |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 435 | struct msm_drm_private *priv = dev->dev_private; |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 436 | struct device_node *node; |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 437 | unsigned long size = 0; |
| 438 | int ret = 0; |
| 439 | |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 440 | /* In the device-tree world, we could have a 'memory-region' |
| 441 | * phandle, which gives us a link to our "vram". Allocating |
| 442 | * is all nicely abstracted behind the dma api, but we need |
| 443 | * to know the entire size to allocate it all in one go. There |
| 444 | * are two cases: |
| 445 | * 1) device with no IOMMU, in which case we need exclusive |
| 446 | * access to a VRAM carveout big enough for all gpu |
| 447 | * buffers |
| 448 | * 2) device with IOMMU, but where the bootloader puts up |
| 449 | * a splash screen. In this case, the VRAM carveout |
| 450 | * need only be large enough for fbdev fb. But we need |
| 451 | * exclusive access to the buffer to avoid the kernel |
| 452 | * using those pages for other purposes (which appears |
| 453 | * as corruption on screen before we have a chance to |
| 454 | * load and do initial modeset) |
| 455 | */ |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 456 | |
| 457 | node = of_parse_phandle(dev->dev->of_node, "memory-region", 0); |
| 458 | if (node) { |
| 459 | struct resource r; |
| 460 | ret = of_address_to_resource(node, 0, &r); |
Peter Chen | 2ca41c17 | 2016-07-04 16:49:50 +0800 | [diff] [blame] | 461 | of_node_put(node); |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 462 | if (ret) |
| 463 | return ret; |
| 464 | size = r.end - r.start; |
Thierry Reding | fc99f97 | 2015-04-09 16:39:51 +0200 | [diff] [blame] | 465 | DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 466 | |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 467 | /* if we have no IOMMU, then we need to use carveout allocator. |
| 468 | * Grab the entire CMA chunk carved out in early startup in |
| 469 | * mach-msm: |
| 470 | */ |
Jonathan Marek | c2052a4 | 2018-11-14 17:08:04 -0500 | [diff] [blame] | 471 | } else if (!msm_use_mmu(dev)) { |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 472 | DRM_INFO("using %s VRAM carveout\n", vram); |
| 473 | size = memparse(vram, NULL); |
| 474 | } |
| 475 | |
| 476 | if (size) { |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 477 | unsigned long attrs = 0; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 478 | void *p; |
| 479 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 480 | priv->vram.size = size; |
| 481 | |
| 482 | drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1); |
Sushmita Susheelendra | 0e08270 | 2017-06-13 16:52:54 -0600 | [diff] [blame] | 483 | spin_lock_init(&priv->vram.lock); |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 484 | |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 485 | attrs |= DMA_ATTR_NO_KERNEL_MAPPING; |
| 486 | attrs |= DMA_ATTR_WRITE_COMBINE; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 487 | |
| 488 | /* note that for no-kernel-mapping, the vaddr returned |
| 489 | * is bogus, but non-null if allocation succeeded: |
| 490 | */ |
| 491 | p = dma_alloc_attrs(dev->dev, size, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 492 | &priv->vram.paddr, GFP_KERNEL, attrs); |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 493 | if (!p) { |
Mamta Shukla | 6a41da1 | 2018-10-20 23:19:26 +0530 | [diff] [blame] | 494 | DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n"); |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 495 | priv->vram.paddr = 0; |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 496 | return -ENOMEM; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 497 | } |
| 498 | |
Mamta Shukla | 6a41da1 | 2018-10-20 23:19:26 +0530 | [diff] [blame] | 499 | DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n", |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 500 | (uint32_t)priv->vram.paddr, |
| 501 | (uint32_t)(priv->vram.paddr + size)); |
| 502 | } |
| 503 | |
Rob Clark | 072f1f9 | 2015-03-03 15:04:25 -0500 | [diff] [blame] | 504 | return ret; |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 505 | } |
| 506 | |
Daniel Vetter | 70a59dd | 2020-11-04 11:04:24 +0100 | [diff] [blame] | 507 | static int msm_drm_init(struct device *dev, const struct drm_driver *drv) |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 508 | { |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 509 | struct platform_device *pdev = to_platform_device(dev); |
AngeloGioacchino Del Regno | ec919e6 | 2021-12-01 11:52:09 +0100 | [diff] [blame] | 510 | struct msm_drm_private *priv = dev_get_drvdata(dev); |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 511 | struct drm_device *ddev; |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 512 | struct msm_kms *kms; |
Rajesh Yadav | bc3220b | 2018-06-21 16:06:10 -0400 | [diff] [blame] | 513 | struct msm_mdss *mdss; |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 514 | int ret, i; |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 515 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 516 | ddev = drm_dev_alloc(drv, dev); |
Tom Gundersen | 0f28860 | 2016-09-21 16:59:19 +0200 | [diff] [blame] | 517 | if (IS_ERR(ddev)) { |
Mamta Shukla | 6a41da1 | 2018-10-20 23:19:26 +0530 | [diff] [blame] | 518 | DRM_DEV_ERROR(dev, "failed to allocate drm_device\n"); |
Tom Gundersen | 0f28860 | 2016-09-21 16:59:19 +0200 | [diff] [blame] | 519 | return PTR_ERR(ddev); |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 520 | } |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 521 | ddev->dev_private = priv; |
Rob Clark | 6820939 | 2016-05-17 16:19:32 -0400 | [diff] [blame] | 522 | priv->dev = ddev; |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 523 | |
Rajesh Yadav | bc3220b | 2018-06-21 16:06:10 -0400 | [diff] [blame] | 524 | mdss = priv->mdss; |
| 525 | |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 526 | priv->wq = alloc_ordered_workqueue("msm", 0); |
Samuel Iglesias Gonsalvez | 1d2fa58 | 2021-06-07 12:44:41 +0200 | [diff] [blame] | 527 | priv->hangcheck_period = DRM_MSM_HANGCHECK_DEFAULT_PERIOD; |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 528 | |
Rob Clark | 6ed0897 | 2021-03-31 18:27:20 -0700 | [diff] [blame] | 529 | INIT_LIST_HEAD(&priv->objects); |
| 530 | mutex_init(&priv->obj_lock); |
| 531 | |
Rob Clark | 3edfa30 | 2020-11-16 09:48:51 -0800 | [diff] [blame] | 532 | INIT_LIST_HEAD(&priv->inactive_willneed); |
| 533 | INIT_LIST_HEAD(&priv->inactive_dontneed); |
Rob Clark | 64fcbde | 2021-04-05 10:45:29 -0700 | [diff] [blame] | 534 | INIT_LIST_HEAD(&priv->inactive_unpinned); |
Rob Clark | d984457 | 2020-10-23 09:51:14 -0700 | [diff] [blame] | 535 | mutex_init(&priv->mm_lock); |
Kristian H. Kristensen | 48e7f18 | 2019-03-20 10:09:08 -0700 | [diff] [blame] | 536 | |
Rob Clark | d984457 | 2020-10-23 09:51:14 -0700 | [diff] [blame] | 537 | /* Teach lockdep about lock ordering wrt. shrinker: */ |
| 538 | fs_reclaim_acquire(GFP_KERNEL); |
| 539 | might_lock(&priv->mm_lock); |
| 540 | fs_reclaim_release(GFP_KERNEL); |
Rob Clark | 5bf9c0b | 2015-03-03 15:04:24 -0500 | [diff] [blame] | 541 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 542 | drm_mode_config_init(ddev); |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 543 | |
Craig Tatlor | d863f0c | 2020-12-30 17:29:42 +0200 | [diff] [blame] | 544 | ret = msm_init_vram(ddev); |
| 545 | if (ret) |
Dmitry Baryshkov | 2027e5b | 2021-12-01 23:20:23 +0300 | [diff] [blame] | 546 | return ret; |
Craig Tatlor | d863f0c | 2020-12-30 17:29:42 +0200 | [diff] [blame] | 547 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 548 | /* Bind all our sub-components: */ |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 549 | ret = component_bind_all(dev, ddev); |
Jeykumar Sankaran | 77050c3 | 2018-06-27 14:35:28 -0400 | [diff] [blame] | 550 | if (ret) |
Dmitry Baryshkov | 2027e5b | 2021-12-01 23:20:23 +0300 | [diff] [blame] | 551 | return ret; |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 552 | |
Robin Murphy | d5653a9 | 2020-09-03 22:04:03 +0100 | [diff] [blame] | 553 | dma_set_max_seg_size(dev, UINT_MAX); |
Sean Paul | db735fc | 2020-01-21 11:18:48 -0800 | [diff] [blame] | 554 | |
Rob Clark | 6820939 | 2016-05-17 16:19:32 -0400 | [diff] [blame] | 555 | msm_gem_shrinker_init(ddev); |
| 556 | |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 557 | switch (get_mdp_ver(pdev)) { |
Jeykumar Sankaran | aaded2e | 2018-06-27 14:26:24 -0400 | [diff] [blame] | 558 | case KMS_MDP4: |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 559 | kms = mdp4_kms_init(ddev); |
Archit Taneja | 0a6030d | 2016-05-08 21:36:28 +0530 | [diff] [blame] | 560 | priv->kms = kms; |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 561 | break; |
Jeykumar Sankaran | aaded2e | 2018-06-27 14:26:24 -0400 | [diff] [blame] | 562 | case KMS_MDP5: |
Archit Taneja | 392ae6e | 2016-06-14 18:24:54 +0530 | [diff] [blame] | 563 | kms = mdp5_kms_init(ddev); |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 564 | break; |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 565 | case KMS_DPU: |
| 566 | kms = dpu_kms_init(ddev); |
| 567 | priv->kms = kms; |
| 568 | break; |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 569 | default: |
Jonathan Marek | e6f6d63 | 2018-12-04 10:16:58 -0500 | [diff] [blame] | 570 | /* valid only for the dummy headless case, where of_node=NULL */ |
| 571 | WARN_ON(dev->of_node); |
| 572 | kms = NULL; |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 573 | break; |
| 574 | } |
| 575 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 576 | if (IS_ERR(kms)) { |
Mamta Shukla | 6a41da1 | 2018-10-20 23:19:26 +0530 | [diff] [blame] | 577 | DRM_DEV_ERROR(dev, "failed to load kms\n"); |
Thomas Meyer | e4826a9 | 2013-09-16 23:19:54 +0200 | [diff] [blame] | 578 | ret = PTR_ERR(kms); |
Jonathan Marek | b2ccfdf | 2018-11-21 20:52:35 -0500 | [diff] [blame] | 579 | priv->kms = NULL; |
Jeykumar Sankaran | 77050c3 | 2018-06-27 14:35:28 -0400 | [diff] [blame] | 580 | goto err_msm_uninit; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 581 | } |
| 582 | |
Jeykumar Sankaran | bb676df | 2018-06-11 14:13:20 -0700 | [diff] [blame] | 583 | /* Enable normalization of plane zpos */ |
| 584 | ddev->mode_config.normalize_zpos = true; |
| 585 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 586 | if (kms) { |
Rob Clark | 2d99ced | 2019-08-29 09:45:16 -0700 | [diff] [blame] | 587 | kms->dev = ddev; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 588 | ret = kms->funcs->hw_init(kms); |
| 589 | if (ret) { |
Mamta Shukla | 6a41da1 | 2018-10-20 23:19:26 +0530 | [diff] [blame] | 590 | DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret); |
Jeykumar Sankaran | 77050c3 | 2018-06-27 14:35:28 -0400 | [diff] [blame] | 591 | goto err_msm_uninit; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 592 | } |
| 593 | } |
| 594 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 595 | ddev->mode_config.funcs = &mode_config_funcs; |
Sean Paul | d14659f | 2018-02-28 14:19:05 -0500 | [diff] [blame] | 596 | ddev->mode_config.helper_private = &mode_config_helper_funcs; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 597 | |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 598 | for (i = 0; i < priv->num_crtcs; i++) { |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 599 | /* initialize event thread */ |
| 600 | priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id; |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 601 | priv->event_thread[i].dev = ddev; |
Bernard | 1041dee | 2020-07-21 09:33:03 +0800 | [diff] [blame] | 602 | priv->event_thread[i].worker = kthread_create_worker(0, |
| 603 | "crtc_event:%d", priv->event_thread[i].crtc_id); |
| 604 | if (IS_ERR(priv->event_thread[i].worker)) { |
Zhen Lei | a1c9b1e | 2021-05-08 10:28:36 +0800 | [diff] [blame] | 605 | ret = PTR_ERR(priv->event_thread[i].worker); |
Linus Torvalds | 4971f09 | 2018-12-25 11:48:26 -0800 | [diff] [blame] | 606 | DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n"); |
Wei Li | bfddcfe | 2021-07-05 21:43:02 +0800 | [diff] [blame] | 607 | ret = PTR_ERR(priv->event_thread[i].worker); |
Jeykumar Sankaran | 7f9743a | 2018-10-10 14:11:16 -0700 | [diff] [blame] | 608 | goto err_msm_uninit; |
| 609 | } |
| 610 | |
Linus Torvalds | 6d2b84a | 2020-08-06 11:55:43 -0700 | [diff] [blame] | 611 | sched_set_fifo(priv->event_thread[i].worker->task); |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 612 | } |
| 613 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 614 | ret = drm_vblank_init(ddev, priv->num_crtcs); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 615 | if (ret < 0) { |
Mamta Shukla | 6a41da1 | 2018-10-20 23:19:26 +0530 | [diff] [blame] | 616 | DRM_DEV_ERROR(dev, "failed to initialize vblank\n"); |
Jeykumar Sankaran | 77050c3 | 2018-06-27 14:35:28 -0400 | [diff] [blame] | 617 | goto err_msm_uninit; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 618 | } |
| 619 | |
Archit Taneja | a2b3a55 | 2016-05-18 15:06:03 +0530 | [diff] [blame] | 620 | if (kms) { |
| 621 | pm_runtime_get_sync(dev); |
Thomas Zimmermann | f026e43 | 2021-08-03 11:06:57 +0200 | [diff] [blame] | 622 | ret = msm_irq_install(ddev, kms->irq); |
Archit Taneja | a2b3a55 | 2016-05-18 15:06:03 +0530 | [diff] [blame] | 623 | pm_runtime_put_sync(dev); |
| 624 | if (ret < 0) { |
Mamta Shukla | 6a41da1 | 2018-10-20 23:19:26 +0530 | [diff] [blame] | 625 | DRM_DEV_ERROR(dev, "failed to install IRQ handler\n"); |
Jeykumar Sankaran | 77050c3 | 2018-06-27 14:35:28 -0400 | [diff] [blame] | 626 | goto err_msm_uninit; |
Archit Taneja | a2b3a55 | 2016-05-18 15:06:03 +0530 | [diff] [blame] | 627 | } |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 628 | } |
| 629 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 630 | ret = drm_dev_register(ddev, 0); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 631 | if (ret) |
Jeykumar Sankaran | 77050c3 | 2018-06-27 14:35:28 -0400 | [diff] [blame] | 632 | goto err_msm_uninit; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 633 | |
Fabio Estevam | 6a7e0b0 | 2021-09-14 14:48:31 -0300 | [diff] [blame] | 634 | if (kms) { |
| 635 | ret = msm_disp_snapshot_init(ddev); |
| 636 | if (ret) |
| 637 | DRM_DEV_ERROR(dev, "msm_disp_snapshot_init failed ret = %d\n", ret); |
| 638 | } |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 639 | drm_mode_config_reset(ddev); |
| 640 | |
| 641 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Jonathan Marek | e6f6d63 | 2018-12-04 10:16:58 -0500 | [diff] [blame] | 642 | if (kms && fbdev) |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 643 | priv->fbdev = msm_fbdev_init(ddev); |
| 644 | #endif |
| 645 | |
| 646 | ret = msm_debugfs_late_init(ddev); |
| 647 | if (ret) |
Jeykumar Sankaran | 77050c3 | 2018-06-27 14:35:28 -0400 | [diff] [blame] | 648 | goto err_msm_uninit; |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 649 | |
| 650 | drm_kms_helper_poll_init(ddev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 651 | |
| 652 | return 0; |
| 653 | |
Jeykumar Sankaran | 77050c3 | 2018-06-27 14:35:28 -0400 | [diff] [blame] | 654 | err_msm_uninit: |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 655 | msm_drm_uninit(dev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 656 | return ret; |
| 657 | } |
| 658 | |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 659 | /* |
| 660 | * DRM operations: |
| 661 | */ |
| 662 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 663 | static void load_gpu(struct drm_device *dev) |
| 664 | { |
Rob Clark | a1ad352 | 2014-07-11 11:59:22 -0400 | [diff] [blame] | 665 | static DEFINE_MUTEX(init_lock); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 666 | struct msm_drm_private *priv = dev->dev_private; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 667 | |
Rob Clark | a1ad352 | 2014-07-11 11:59:22 -0400 | [diff] [blame] | 668 | mutex_lock(&init_lock); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 669 | |
Rob Clark | e2550b7 | 2014-09-05 13:30:27 -0400 | [diff] [blame] | 670 | if (!priv->gpu) |
| 671 | priv->gpu = adreno_load_gpu(dev); |
Rob Clark | a1ad352 | 2014-07-11 11:59:22 -0400 | [diff] [blame] | 672 | |
Rob Clark | a1ad352 | 2014-07-11 11:59:22 -0400 | [diff] [blame] | 673 | mutex_unlock(&init_lock); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 674 | } |
| 675 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 676 | static int context_init(struct drm_device *dev, struct drm_file *file) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 677 | { |
Rob Clark | 14eb0cb | 2021-09-30 10:43:20 -0700 | [diff] [blame] | 678 | static atomic_t ident = ATOMIC_INIT(0); |
Jordan Crouse | 295b22a | 2019-05-07 12:02:07 -0600 | [diff] [blame] | 679 | struct msm_drm_private *priv = dev->dev_private; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 680 | struct msm_file_private *ctx; |
| 681 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 682 | ctx = kzalloc(sizeof(*ctx), GFP_KERNEL); |
| 683 | if (!ctx) |
| 684 | return -ENOMEM; |
| 685 | |
Rob Clark | 654e9c1 | 2021-09-26 11:56:58 -0700 | [diff] [blame] | 686 | INIT_LIST_HEAD(&ctx->submitqueues); |
| 687 | rwlock_init(&ctx->queuelock); |
| 688 | |
Jordan Crouse | cf655d6 | 2020-08-17 15:01:36 -0700 | [diff] [blame] | 689 | kref_init(&ctx->ref); |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 690 | msm_submitqueue_init(dev, ctx); |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 691 | |
Rob Clark | 25faf2f | 2020-08-17 15:01:45 -0700 | [diff] [blame] | 692 | ctx->aspace = msm_gpu_create_private_address_space(priv->gpu, current); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 693 | file->driver_priv = ctx; |
| 694 | |
Rob Clark | 14eb0cb | 2021-09-30 10:43:20 -0700 | [diff] [blame] | 695 | ctx->seqno = atomic_inc_return(&ident); |
| 696 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 697 | return 0; |
| 698 | } |
| 699 | |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 700 | static int msm_open(struct drm_device *dev, struct drm_file *file) |
| 701 | { |
| 702 | /* For now, load gpu on open.. to avoid the requirement of having |
| 703 | * firmware in the initrd. |
| 704 | */ |
| 705 | load_gpu(dev); |
| 706 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 707 | return context_init(dev, file); |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 708 | } |
| 709 | |
| 710 | static void context_close(struct msm_file_private *ctx) |
| 711 | { |
| 712 | msm_submitqueue_close(ctx); |
Jordan Crouse | cf655d6 | 2020-08-17 15:01:36 -0700 | [diff] [blame] | 713 | msm_file_private_put(ctx); |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 714 | } |
| 715 | |
Daniel Vetter | 94df145 | 2017-03-08 15:12:46 +0100 | [diff] [blame] | 716 | static void msm_postclose(struct drm_device *dev, struct drm_file *file) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 717 | { |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 718 | struct msm_file_private *ctx = file->driver_priv; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 719 | |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 720 | context_close(ctx); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 721 | } |
| 722 | |
Thomas Zimmermann | 76e8cfd | 2020-01-23 14:59:34 +0100 | [diff] [blame] | 723 | int msm_crtc_enable_vblank(struct drm_crtc *crtc) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 724 | { |
Thomas Zimmermann | 76e8cfd | 2020-01-23 14:59:34 +0100 | [diff] [blame] | 725 | struct drm_device *dev = crtc->dev; |
| 726 | unsigned int pipe = crtc->index; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 727 | struct msm_drm_private *priv = dev->dev_private; |
| 728 | struct msm_kms *kms = priv->kms; |
| 729 | if (!kms) |
| 730 | return -ENXIO; |
Stephen Boyd | 721c6e0 | 2021-04-30 12:30:59 -0700 | [diff] [blame] | 731 | drm_dbg_vbl(dev, "crtc=%u", pipe); |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 732 | return vblank_ctrl_queue_work(priv, pipe, true); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 733 | } |
| 734 | |
Thomas Zimmermann | 76e8cfd | 2020-01-23 14:59:34 +0100 | [diff] [blame] | 735 | void msm_crtc_disable_vblank(struct drm_crtc *crtc) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 736 | { |
Thomas Zimmermann | 76e8cfd | 2020-01-23 14:59:34 +0100 | [diff] [blame] | 737 | struct drm_device *dev = crtc->dev; |
| 738 | unsigned int pipe = crtc->index; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 739 | struct msm_drm_private *priv = dev->dev_private; |
| 740 | struct msm_kms *kms = priv->kms; |
| 741 | if (!kms) |
| 742 | return; |
Stephen Boyd | 721c6e0 | 2021-04-30 12:30:59 -0700 | [diff] [blame] | 743 | drm_dbg_vbl(dev, "crtc=%u", pipe); |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 744 | vblank_ctrl_queue_work(priv, pipe, false); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 745 | } |
| 746 | |
| 747 | /* |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 748 | * DRM ioctls: |
| 749 | */ |
| 750 | |
| 751 | static int msm_ioctl_get_param(struct drm_device *dev, void *data, |
| 752 | struct drm_file *file) |
| 753 | { |
| 754 | struct msm_drm_private *priv = dev->dev_private; |
| 755 | struct drm_msm_param *args = data; |
| 756 | struct msm_gpu *gpu; |
| 757 | |
| 758 | /* for now, we just have 3d pipe.. eventually this would need to |
| 759 | * be more clever to dispatch to appropriate gpu module: |
| 760 | */ |
| 761 | if (args->pipe != MSM_PIPE_3D0) |
| 762 | return -EINVAL; |
| 763 | |
| 764 | gpu = priv->gpu; |
| 765 | |
| 766 | if (!gpu) |
| 767 | return -ENXIO; |
| 768 | |
| 769 | return gpu->funcs->get_param(gpu, args->param, &args->value); |
| 770 | } |
| 771 | |
| 772 | static int msm_ioctl_gem_new(struct drm_device *dev, void *data, |
| 773 | struct drm_file *file) |
| 774 | { |
| 775 | struct drm_msm_gem_new *args = data; |
Rob Clark | 93ddb0d | 2014-03-03 09:42:33 -0500 | [diff] [blame] | 776 | |
| 777 | if (args->flags & ~MSM_BO_FLAGS) { |
| 778 | DRM_ERROR("invalid flags: %08x\n", args->flags); |
| 779 | return -EINVAL; |
| 780 | } |
| 781 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 782 | return msm_gem_new_handle(dev, file, args->size, |
Jordan Crouse | 0815d77 | 2018-11-07 15:35:52 -0700 | [diff] [blame] | 783 | args->flags, &args->handle, NULL); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 784 | } |
| 785 | |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 786 | static inline ktime_t to_ktime(struct drm_msm_timespec timeout) |
| 787 | { |
| 788 | return ktime_set(timeout.tv_sec, timeout.tv_nsec); |
| 789 | } |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 790 | |
| 791 | static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data, |
| 792 | struct drm_file *file) |
| 793 | { |
| 794 | struct drm_msm_gem_cpu_prep *args = data; |
| 795 | struct drm_gem_object *obj; |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 796 | ktime_t timeout = to_ktime(args->timeout); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 797 | int ret; |
| 798 | |
Rob Clark | 93ddb0d | 2014-03-03 09:42:33 -0500 | [diff] [blame] | 799 | if (args->op & ~MSM_PREP_FLAGS) { |
| 800 | DRM_ERROR("invalid op: %08x\n", args->op); |
| 801 | return -EINVAL; |
| 802 | } |
| 803 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 804 | obj = drm_gem_object_lookup(file, args->handle); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 805 | if (!obj) |
| 806 | return -ENOENT; |
| 807 | |
Rob Clark | 56c2da8 | 2015-05-11 11:50:03 -0400 | [diff] [blame] | 808 | ret = msm_gem_cpu_prep(obj, args->op, &timeout); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 809 | |
Emil Velikov | f7d3395 | 2020-05-15 10:51:04 +0100 | [diff] [blame] | 810 | drm_gem_object_put(obj); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 811 | |
| 812 | return ret; |
| 813 | } |
| 814 | |
| 815 | static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data, |
| 816 | struct drm_file *file) |
| 817 | { |
| 818 | struct drm_msm_gem_cpu_fini *args = data; |
| 819 | struct drm_gem_object *obj; |
| 820 | int ret; |
| 821 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 822 | obj = drm_gem_object_lookup(file, args->handle); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 823 | if (!obj) |
| 824 | return -ENOENT; |
| 825 | |
| 826 | ret = msm_gem_cpu_fini(obj); |
| 827 | |
Emil Velikov | f7d3395 | 2020-05-15 10:51:04 +0100 | [diff] [blame] | 828 | drm_gem_object_put(obj); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 829 | |
| 830 | return ret; |
| 831 | } |
| 832 | |
Jordan Crouse | 49fd08b | 2017-05-08 14:35:01 -0600 | [diff] [blame] | 833 | static int msm_ioctl_gem_info_iova(struct drm_device *dev, |
Jordan Crouse | 933415e | 2020-08-17 15:01:40 -0700 | [diff] [blame] | 834 | struct drm_file *file, struct drm_gem_object *obj, |
| 835 | uint64_t *iova) |
Jordan Crouse | 49fd08b | 2017-05-08 14:35:01 -0600 | [diff] [blame] | 836 | { |
Iskren Chernev | 6cefa31 | 2021-01-02 22:24:37 +0200 | [diff] [blame] | 837 | struct msm_drm_private *priv = dev->dev_private; |
Jordan Crouse | 933415e | 2020-08-17 15:01:40 -0700 | [diff] [blame] | 838 | struct msm_file_private *ctx = file->driver_priv; |
Jordan Crouse | 49fd08b | 2017-05-08 14:35:01 -0600 | [diff] [blame] | 839 | |
Iskren Chernev | 6cefa31 | 2021-01-02 22:24:37 +0200 | [diff] [blame] | 840 | if (!priv->gpu) |
Jordan Crouse | 49fd08b | 2017-05-08 14:35:01 -0600 | [diff] [blame] | 841 | return -EINVAL; |
| 842 | |
Jordan Crouse | 9fe041f | 2018-11-07 15:35:50 -0700 | [diff] [blame] | 843 | /* |
| 844 | * Don't pin the memory here - just get an address so that userspace can |
| 845 | * be productive |
| 846 | */ |
Jordan Crouse | 933415e | 2020-08-17 15:01:40 -0700 | [diff] [blame] | 847 | return msm_gem_get_iova(obj, ctx->aspace, iova); |
Jordan Crouse | 49fd08b | 2017-05-08 14:35:01 -0600 | [diff] [blame] | 848 | } |
| 849 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 850 | static int msm_ioctl_gem_info(struct drm_device *dev, void *data, |
| 851 | struct drm_file *file) |
| 852 | { |
| 853 | struct drm_msm_gem_info *args = data; |
| 854 | struct drm_gem_object *obj; |
Rob Clark | f05c83e | 2018-11-29 10:27:22 -0500 | [diff] [blame] | 855 | struct msm_gem_object *msm_obj; |
| 856 | int i, ret = 0; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 857 | |
Rob Clark | 789d2e5 | 2018-11-29 09:54:42 -0500 | [diff] [blame] | 858 | if (args->pad) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 859 | return -EINVAL; |
| 860 | |
Rob Clark | 789d2e5 | 2018-11-29 09:54:42 -0500 | [diff] [blame] | 861 | switch (args->info) { |
| 862 | case MSM_INFO_GET_OFFSET: |
| 863 | case MSM_INFO_GET_IOVA: |
| 864 | /* value returned as immediate, not pointer, so len==0: */ |
| 865 | if (args->len) |
| 866 | return -EINVAL; |
| 867 | break; |
Rob Clark | f05c83e | 2018-11-29 10:27:22 -0500 | [diff] [blame] | 868 | case MSM_INFO_SET_NAME: |
| 869 | case MSM_INFO_GET_NAME: |
| 870 | break; |
Rob Clark | 789d2e5 | 2018-11-29 09:54:42 -0500 | [diff] [blame] | 871 | default: |
| 872 | return -EINVAL; |
| 873 | } |
| 874 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 875 | obj = drm_gem_object_lookup(file, args->handle); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 876 | if (!obj) |
| 877 | return -ENOENT; |
| 878 | |
Rob Clark | f05c83e | 2018-11-29 10:27:22 -0500 | [diff] [blame] | 879 | msm_obj = to_msm_bo(obj); |
Jordan Crouse | 49fd08b | 2017-05-08 14:35:01 -0600 | [diff] [blame] | 880 | |
Rob Clark | 789d2e5 | 2018-11-29 09:54:42 -0500 | [diff] [blame] | 881 | switch (args->info) { |
| 882 | case MSM_INFO_GET_OFFSET: |
| 883 | args->value = msm_gem_mmap_offset(obj); |
| 884 | break; |
| 885 | case MSM_INFO_GET_IOVA: |
Jordan Crouse | 933415e | 2020-08-17 15:01:40 -0700 | [diff] [blame] | 886 | ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value); |
Rob Clark | 789d2e5 | 2018-11-29 09:54:42 -0500 | [diff] [blame] | 887 | break; |
Rob Clark | f05c83e | 2018-11-29 10:27:22 -0500 | [diff] [blame] | 888 | case MSM_INFO_SET_NAME: |
| 889 | /* length check should leave room for terminating null: */ |
| 890 | if (args->len >= sizeof(msm_obj->name)) { |
| 891 | ret = -EINVAL; |
| 892 | break; |
| 893 | } |
Dan Carpenter | 7cce8e4 | 2019-02-14 10:19:27 +0300 | [diff] [blame] | 894 | if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value), |
Jordan Crouse | 860433e | 2019-02-19 11:40:19 -0700 | [diff] [blame] | 895 | args->len)) { |
| 896 | msm_obj->name[0] = '\0'; |
Dan Carpenter | 7cce8e4 | 2019-02-14 10:19:27 +0300 | [diff] [blame] | 897 | ret = -EFAULT; |
Jordan Crouse | 860433e | 2019-02-19 11:40:19 -0700 | [diff] [blame] | 898 | break; |
| 899 | } |
Rob Clark | f05c83e | 2018-11-29 10:27:22 -0500 | [diff] [blame] | 900 | msm_obj->name[args->len] = '\0'; |
| 901 | for (i = 0; i < args->len; i++) { |
| 902 | if (!isprint(msm_obj->name[i])) { |
| 903 | msm_obj->name[i] = '\0'; |
| 904 | break; |
| 905 | } |
| 906 | } |
| 907 | break; |
| 908 | case MSM_INFO_GET_NAME: |
| 909 | if (args->value && (args->len < strlen(msm_obj->name))) { |
| 910 | ret = -EINVAL; |
| 911 | break; |
| 912 | } |
| 913 | args->len = strlen(msm_obj->name); |
| 914 | if (args->value) { |
Dan Carpenter | 7cce8e4 | 2019-02-14 10:19:27 +0300 | [diff] [blame] | 915 | if (copy_to_user(u64_to_user_ptr(args->value), |
| 916 | msm_obj->name, args->len)) |
| 917 | ret = -EFAULT; |
Rob Clark | f05c83e | 2018-11-29 10:27:22 -0500 | [diff] [blame] | 918 | } |
| 919 | break; |
Jordan Crouse | 49fd08b | 2017-05-08 14:35:01 -0600 | [diff] [blame] | 920 | } |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 921 | |
Emil Velikov | f7d3395 | 2020-05-15 10:51:04 +0100 | [diff] [blame] | 922 | drm_gem_object_put(obj); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 923 | |
| 924 | return ret; |
| 925 | } |
| 926 | |
Rob Clark | ea0006d | 2021-11-11 11:24:55 -0800 | [diff] [blame] | 927 | static int wait_fence(struct msm_gpu_submitqueue *queue, uint32_t fence_id, |
| 928 | ktime_t timeout) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 929 | { |
Rob Clark | a61acbb | 2021-07-27 18:06:12 -0700 | [diff] [blame] | 930 | struct dma_fence *fence; |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 931 | int ret; |
Rob Clark | 93ddb0d | 2014-03-03 09:42:33 -0500 | [diff] [blame] | 932 | |
Rob Clark | 5f3aee4 | 2021-11-09 10:11:04 -0800 | [diff] [blame] | 933 | if (fence_after(fence_id, queue->last_fence)) { |
Rob Clark | 067ecab | 2021-11-11 11:24:56 -0800 | [diff] [blame] | 934 | DRM_ERROR_RATELIMITED("waiting on invalid fence: %u (of %u)\n", |
| 935 | fence_id, queue->last_fence); |
| 936 | return -EINVAL; |
| 937 | } |
| 938 | |
Rob Clark | a61acbb | 2021-07-27 18:06:12 -0700 | [diff] [blame] | 939 | /* |
| 940 | * Map submitqueue scoped "seqno" (which is actually an idr key) |
| 941 | * back to underlying dma-fence |
| 942 | * |
| 943 | * The fence is removed from the fence_idr when the submit is |
| 944 | * retired, so if the fence is not found it means there is nothing |
| 945 | * to wait for |
| 946 | */ |
| 947 | ret = mutex_lock_interruptible(&queue->lock); |
| 948 | if (ret) |
| 949 | return ret; |
Rob Clark | ea0006d | 2021-11-11 11:24:55 -0800 | [diff] [blame] | 950 | fence = idr_find(&queue->fence_idr, fence_id); |
Rob Clark | a61acbb | 2021-07-27 18:06:12 -0700 | [diff] [blame] | 951 | if (fence) |
| 952 | fence = dma_fence_get_rcu(fence); |
| 953 | mutex_unlock(&queue->lock); |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 954 | |
Rob Clark | a61acbb | 2021-07-27 18:06:12 -0700 | [diff] [blame] | 955 | if (!fence) |
| 956 | return 0; |
| 957 | |
| 958 | ret = dma_fence_wait_timeout(fence, true, timeout_to_jiffies(&timeout)); |
| 959 | if (ret == 0) { |
| 960 | ret = -ETIMEDOUT; |
| 961 | } else if (ret != -ERESTARTSYS) { |
| 962 | ret = 0; |
| 963 | } |
| 964 | |
| 965 | dma_fence_put(fence); |
Rob Clark | ea0006d | 2021-11-11 11:24:55 -0800 | [diff] [blame] | 966 | |
| 967 | return ret; |
| 968 | } |
| 969 | |
| 970 | static int msm_ioctl_wait_fence(struct drm_device *dev, void *data, |
| 971 | struct drm_file *file) |
| 972 | { |
| 973 | struct msm_drm_private *priv = dev->dev_private; |
| 974 | struct drm_msm_wait_fence *args = data; |
| 975 | struct msm_gpu_submitqueue *queue; |
| 976 | int ret; |
| 977 | |
| 978 | if (args->pad) { |
| 979 | DRM_ERROR("invalid pad: %08x\n", args->pad); |
| 980 | return -EINVAL; |
| 981 | } |
| 982 | |
| 983 | if (!priv->gpu) |
| 984 | return 0; |
| 985 | |
| 986 | queue = msm_submitqueue_get(file->driver_priv, args->queueid); |
| 987 | if (!queue) |
| 988 | return -ENOENT; |
| 989 | |
| 990 | ret = wait_fence(queue, args->fence, to_ktime(args->timeout)); |
| 991 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 992 | msm_submitqueue_put(queue); |
Rob Clark | a61acbb | 2021-07-27 18:06:12 -0700 | [diff] [blame] | 993 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 994 | return ret; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 995 | } |
| 996 | |
Rob Clark | 4cd33c4 | 2016-05-17 15:44:49 -0400 | [diff] [blame] | 997 | static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data, |
| 998 | struct drm_file *file) |
| 999 | { |
| 1000 | struct drm_msm_gem_madvise *args = data; |
| 1001 | struct drm_gem_object *obj; |
| 1002 | int ret; |
| 1003 | |
| 1004 | switch (args->madv) { |
| 1005 | case MSM_MADV_DONTNEED: |
| 1006 | case MSM_MADV_WILLNEED: |
| 1007 | break; |
| 1008 | default: |
| 1009 | return -EINVAL; |
| 1010 | } |
| 1011 | |
Rob Clark | 4cd33c4 | 2016-05-17 15:44:49 -0400 | [diff] [blame] | 1012 | obj = drm_gem_object_lookup(file, args->handle); |
| 1013 | if (!obj) { |
Rob Clark | f92f026 | 2020-10-23 09:51:22 -0700 | [diff] [blame] | 1014 | return -ENOENT; |
Rob Clark | 4cd33c4 | 2016-05-17 15:44:49 -0400 | [diff] [blame] | 1015 | } |
| 1016 | |
| 1017 | ret = msm_gem_madvise(obj, args->madv); |
| 1018 | if (ret >= 0) { |
| 1019 | args->retained = ret; |
| 1020 | ret = 0; |
| 1021 | } |
| 1022 | |
Rob Clark | f92f026 | 2020-10-23 09:51:22 -0700 | [diff] [blame] | 1023 | drm_gem_object_put(obj); |
Rob Clark | 4cd33c4 | 2016-05-17 15:44:49 -0400 | [diff] [blame] | 1024 | |
Rob Clark | 4cd33c4 | 2016-05-17 15:44:49 -0400 | [diff] [blame] | 1025 | return ret; |
| 1026 | } |
| 1027 | |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 1028 | |
| 1029 | static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data, |
| 1030 | struct drm_file *file) |
| 1031 | { |
| 1032 | struct drm_msm_submitqueue *args = data; |
| 1033 | |
| 1034 | if (args->flags & ~MSM_SUBMITQUEUE_FLAGS) |
| 1035 | return -EINVAL; |
| 1036 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 1037 | return msm_submitqueue_create(dev, file->driver_priv, args->prio, |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 1038 | args->flags, &args->id); |
| 1039 | } |
| 1040 | |
Jordan Crouse | b0fb660 | 2019-03-22 14:21:22 -0600 | [diff] [blame] | 1041 | static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data, |
| 1042 | struct drm_file *file) |
| 1043 | { |
| 1044 | return msm_submitqueue_query(dev, file->driver_priv, data); |
| 1045 | } |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 1046 | |
| 1047 | static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data, |
| 1048 | struct drm_file *file) |
| 1049 | { |
| 1050 | u32 id = *(u32 *) data; |
| 1051 | |
| 1052 | return msm_submitqueue_remove(file->driver_priv, id); |
| 1053 | } |
| 1054 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 1055 | static const struct drm_ioctl_desc msm_ioctls[] = { |
Emil Velikov | 34127c7 | 2019-05-27 09:17:35 +0100 | [diff] [blame] | 1056 | DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW), |
| 1057 | DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW), |
| 1058 | DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW), |
| 1059 | DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW), |
| 1060 | DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW), |
| 1061 | DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW), |
| 1062 | DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW), |
| 1063 | DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW), |
| 1064 | DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW), |
| 1065 | DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW), |
| 1066 | DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW), |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 1067 | }; |
| 1068 | |
Thomas Zimmermann | 510410b | 2021-07-06 10:47:53 +0200 | [diff] [blame] | 1069 | DEFINE_DRM_GEM_FOPS(fops); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1070 | |
Daniel Vetter | 70a59dd | 2020-11-04 11:04:24 +0100 | [diff] [blame] | 1071 | static const struct drm_driver msm_driver = { |
Daniel Vetter | 5b38e74 | 2019-01-29 11:42:46 +0100 | [diff] [blame] | 1072 | .driver_features = DRIVER_GEM | |
Rob Clark | b4b15c8 | 2013-09-28 12:01:25 -0400 | [diff] [blame] | 1073 | DRIVER_RENDER | |
Rob Clark | a5436e1 | 2015-06-04 10:12:22 -0400 | [diff] [blame] | 1074 | DRIVER_ATOMIC | |
Bas Nieuwenhuizen | ab723b7 | 2020-01-24 00:57:10 +0100 | [diff] [blame] | 1075 | DRIVER_MODESET | |
| 1076 | DRIVER_SYNCOBJ, |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 1077 | .open = msm_open, |
Daniel Vetter | 94df145 | 2017-03-08 15:12:46 +0100 | [diff] [blame] | 1078 | .postclose = msm_postclose, |
Noralf Trønnes | 4ccbc6e | 2017-12-05 19:24:59 +0100 | [diff] [blame] | 1079 | .lastclose = drm_fb_helper_lastclose, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1080 | .dumb_create = msm_gem_dumb_create, |
| 1081 | .dumb_map_offset = msm_gem_dumb_map_offset, |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 1082 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 1083 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 1084 | .gem_prime_import_sg_table = msm_gem_prime_import_sg_table, |
Thomas Zimmermann | 510410b | 2021-07-06 10:47:53 +0200 | [diff] [blame] | 1085 | .gem_prime_mmap = drm_gem_prime_mmap, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1086 | #ifdef CONFIG_DEBUG_FS |
| 1087 | .debugfs_init = msm_debugfs_init, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1088 | #endif |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 1089 | .ioctls = msm_ioctls, |
Jordan Crouse | 167b606 | 2017-05-08 14:34:59 -0600 | [diff] [blame] | 1090 | .num_ioctls = ARRAY_SIZE(msm_ioctls), |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1091 | .fops = &fops, |
| 1092 | .name = "msm", |
| 1093 | .desc = "MSM Snapdragon DRM", |
| 1094 | .date = "20130625", |
Rob Clark | a8d854c | 2016-06-01 14:02:02 -0400 | [diff] [blame] | 1095 | .major = MSM_VERSION_MAJOR, |
| 1096 | .minor = MSM_VERSION_MINOR, |
| 1097 | .patchlevel = MSM_VERSION_PATCHLEVEL, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1098 | }; |
| 1099 | |
Kalyan Thota | ca8199f | 2020-06-18 19:31:24 +0530 | [diff] [blame] | 1100 | static int __maybe_unused msm_runtime_suspend(struct device *dev) |
Archit Taneja | 774e39e | 2017-07-28 16:17:07 +0530 | [diff] [blame] | 1101 | { |
AngeloGioacchino Del Regno | ec919e6 | 2021-12-01 11:52:09 +0100 | [diff] [blame] | 1102 | struct msm_drm_private *priv = dev_get_drvdata(dev); |
Rajesh Yadav | bc3220b | 2018-06-21 16:06:10 -0400 | [diff] [blame] | 1103 | struct msm_mdss *mdss = priv->mdss; |
Archit Taneja | 774e39e | 2017-07-28 16:17:07 +0530 | [diff] [blame] | 1104 | |
| 1105 | DBG(""); |
| 1106 | |
Rajesh Yadav | bc3220b | 2018-06-21 16:06:10 -0400 | [diff] [blame] | 1107 | if (mdss && mdss->funcs) |
| 1108 | return mdss->funcs->disable(mdss); |
Archit Taneja | 774e39e | 2017-07-28 16:17:07 +0530 | [diff] [blame] | 1109 | |
| 1110 | return 0; |
| 1111 | } |
| 1112 | |
Kalyan Thota | ca8199f | 2020-06-18 19:31:24 +0530 | [diff] [blame] | 1113 | static int __maybe_unused msm_runtime_resume(struct device *dev) |
Archit Taneja | 774e39e | 2017-07-28 16:17:07 +0530 | [diff] [blame] | 1114 | { |
AngeloGioacchino Del Regno | ec919e6 | 2021-12-01 11:52:09 +0100 | [diff] [blame] | 1115 | struct msm_drm_private *priv = dev_get_drvdata(dev); |
Rajesh Yadav | bc3220b | 2018-06-21 16:06:10 -0400 | [diff] [blame] | 1116 | struct msm_mdss *mdss = priv->mdss; |
Archit Taneja | 774e39e | 2017-07-28 16:17:07 +0530 | [diff] [blame] | 1117 | |
| 1118 | DBG(""); |
| 1119 | |
Rajesh Yadav | bc3220b | 2018-06-21 16:06:10 -0400 | [diff] [blame] | 1120 | if (mdss && mdss->funcs) |
| 1121 | return mdss->funcs->enable(mdss); |
Archit Taneja | 774e39e | 2017-07-28 16:17:07 +0530 | [diff] [blame] | 1122 | |
| 1123 | return 0; |
| 1124 | } |
Kalyan Thota | ca8199f | 2020-06-18 19:31:24 +0530 | [diff] [blame] | 1125 | |
| 1126 | static int __maybe_unused msm_pm_suspend(struct device *dev) |
| 1127 | { |
| 1128 | |
| 1129 | if (pm_runtime_suspended(dev)) |
| 1130 | return 0; |
| 1131 | |
| 1132 | return msm_runtime_suspend(dev); |
| 1133 | } |
| 1134 | |
| 1135 | static int __maybe_unused msm_pm_resume(struct device *dev) |
| 1136 | { |
| 1137 | if (pm_runtime_suspended(dev)) |
| 1138 | return 0; |
| 1139 | |
| 1140 | return msm_runtime_resume(dev); |
| 1141 | } |
| 1142 | |
| 1143 | static int __maybe_unused msm_pm_prepare(struct device *dev) |
| 1144 | { |
AngeloGioacchino Del Regno | ec919e6 | 2021-12-01 11:52:09 +0100 | [diff] [blame] | 1145 | struct msm_drm_private *priv = dev_get_drvdata(dev); |
| 1146 | struct drm_device *ddev = priv ? priv->dev : NULL; |
Fabio Estevam | a974813 | 2021-03-20 08:56:03 -0300 | [diff] [blame] | 1147 | |
| 1148 | if (!priv || !priv->kms) |
| 1149 | return 0; |
Kalyan Thota | ca8199f | 2020-06-18 19:31:24 +0530 | [diff] [blame] | 1150 | |
| 1151 | return drm_mode_config_helper_suspend(ddev); |
| 1152 | } |
| 1153 | |
| 1154 | static void __maybe_unused msm_pm_complete(struct device *dev) |
| 1155 | { |
AngeloGioacchino Del Regno | ec919e6 | 2021-12-01 11:52:09 +0100 | [diff] [blame] | 1156 | struct msm_drm_private *priv = dev_get_drvdata(dev); |
| 1157 | struct drm_device *ddev = priv ? priv->dev : NULL; |
Fabio Estevam | a974813 | 2021-03-20 08:56:03 -0300 | [diff] [blame] | 1158 | |
| 1159 | if (!priv || !priv->kms) |
| 1160 | return; |
Kalyan Thota | ca8199f | 2020-06-18 19:31:24 +0530 | [diff] [blame] | 1161 | |
| 1162 | drm_mode_config_helper_resume(ddev); |
| 1163 | } |
Archit Taneja | 774e39e | 2017-07-28 16:17:07 +0530 | [diff] [blame] | 1164 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1165 | static const struct dev_pm_ops msm_pm_ops = { |
| 1166 | SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume) |
Archit Taneja | 774e39e | 2017-07-28 16:17:07 +0530 | [diff] [blame] | 1167 | SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL) |
Kalyan Thota | ca8199f | 2020-06-18 19:31:24 +0530 | [diff] [blame] | 1168 | .prepare = msm_pm_prepare, |
| 1169 | .complete = msm_pm_complete, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1170 | }; |
| 1171 | |
| 1172 | /* |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 1173 | * Componentized driver support: |
| 1174 | */ |
| 1175 | |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 1176 | /* |
| 1177 | * NOTE: duplication of the same code as exynos or imx (or probably any other). |
| 1178 | * so probably some room for some helpers |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 1179 | */ |
| 1180 | static int compare_of(struct device *dev, void *data) |
| 1181 | { |
| 1182 | return dev->of_node == data; |
| 1183 | } |
Rob Clark | 41e6977 | 2013-12-15 16:23:05 -0500 | [diff] [blame] | 1184 | |
Archit Taneja | 812070e | 2016-05-19 10:38:39 +0530 | [diff] [blame] | 1185 | /* |
| 1186 | * Identify what components need to be added by parsing what remote-endpoints |
| 1187 | * our MDP output ports are connected to. In the case of LVDS on MDP4, there |
| 1188 | * is no external component that we need to add since LVDS is within MDP4 |
| 1189 | * itself. |
| 1190 | */ |
| 1191 | static int add_components_mdp(struct device *mdp_dev, |
| 1192 | struct component_match **matchptr) |
| 1193 | { |
| 1194 | struct device_node *np = mdp_dev->of_node; |
| 1195 | struct device_node *ep_node; |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1196 | struct device *master_dev; |
| 1197 | |
| 1198 | /* |
| 1199 | * on MDP4 based platforms, the MDP platform device is the component |
| 1200 | * master that adds other display interface components to itself. |
| 1201 | * |
| 1202 | * on MDP5 based platforms, the MDSS platform device is the component |
| 1203 | * master that adds MDP5 and other display interface components to |
| 1204 | * itself. |
| 1205 | */ |
| 1206 | if (of_device_is_compatible(np, "qcom,mdp4")) |
| 1207 | master_dev = mdp_dev; |
| 1208 | else |
| 1209 | master_dev = mdp_dev->parent; |
Archit Taneja | 812070e | 2016-05-19 10:38:39 +0530 | [diff] [blame] | 1210 | |
| 1211 | for_each_endpoint_of_node(np, ep_node) { |
| 1212 | struct device_node *intf; |
| 1213 | struct of_endpoint ep; |
| 1214 | int ret; |
| 1215 | |
| 1216 | ret = of_graph_parse_endpoint(ep_node, &ep); |
| 1217 | if (ret) { |
Mamta Shukla | 6a41da1 | 2018-10-20 23:19:26 +0530 | [diff] [blame] | 1218 | DRM_DEV_ERROR(mdp_dev, "unable to parse port endpoint\n"); |
Archit Taneja | 812070e | 2016-05-19 10:38:39 +0530 | [diff] [blame] | 1219 | of_node_put(ep_node); |
| 1220 | return ret; |
| 1221 | } |
| 1222 | |
| 1223 | /* |
| 1224 | * The LCDC/LVDS port on MDP4 is a speacial case where the |
| 1225 | * remote-endpoint isn't a component that we need to add |
| 1226 | */ |
| 1227 | if (of_device_is_compatible(np, "qcom,mdp4") && |
Archit Taneja | d8dd805 | 2016-11-17 12:12:03 +0530 | [diff] [blame] | 1228 | ep.port == 0) |
Archit Taneja | 812070e | 2016-05-19 10:38:39 +0530 | [diff] [blame] | 1229 | continue; |
Archit Taneja | 812070e | 2016-05-19 10:38:39 +0530 | [diff] [blame] | 1230 | |
| 1231 | /* |
| 1232 | * It's okay if some of the ports don't have a remote endpoint |
| 1233 | * specified. It just means that the port isn't connected to |
| 1234 | * any external interface. |
| 1235 | */ |
| 1236 | intf = of_graph_get_remote_port_parent(ep_node); |
Archit Taneja | d8dd805 | 2016-11-17 12:12:03 +0530 | [diff] [blame] | 1237 | if (!intf) |
Archit Taneja | 812070e | 2016-05-19 10:38:39 +0530 | [diff] [blame] | 1238 | continue; |
Archit Taneja | 812070e | 2016-05-19 10:38:39 +0530 | [diff] [blame] | 1239 | |
Douglas Anderson | d1d9d0e | 2018-12-04 10:04:41 -0800 | [diff] [blame] | 1240 | if (of_device_is_available(intf)) |
| 1241 | drm_of_component_match_add(master_dev, matchptr, |
| 1242 | compare_of, intf); |
| 1243 | |
Archit Taneja | 812070e | 2016-05-19 10:38:39 +0530 | [diff] [blame] | 1244 | of_node_put(intf); |
Archit Taneja | 812070e | 2016-05-19 10:38:39 +0530 | [diff] [blame] | 1245 | } |
| 1246 | |
| 1247 | return 0; |
| 1248 | } |
| 1249 | |
Krishna Manikandan | db492480 | 2021-11-10 16:21:47 +0530 | [diff] [blame] | 1250 | static int find_mdp_node(struct device *dev, void *data) |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1251 | { |
Krishna Manikandan | db492480 | 2021-11-10 16:21:47 +0530 | [diff] [blame] | 1252 | return of_match_node(dpu_dt_match, dev->of_node) || |
| 1253 | of_match_node(mdp5_dt_match, dev->of_node); |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1254 | } |
| 1255 | |
Bjorn Andersson | 8424084 | 2021-03-16 19:56:34 -0700 | [diff] [blame] | 1256 | static int add_display_components(struct platform_device *pdev, |
Archit Taneja | 7d526fcf | 2016-05-19 10:33:57 +0530 | [diff] [blame] | 1257 | struct component_match **matchptr) |
| 1258 | { |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1259 | struct device *mdp_dev; |
Bjorn Andersson | 8424084 | 2021-03-16 19:56:34 -0700 | [diff] [blame] | 1260 | struct device *dev = &pdev->dev; |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1261 | int ret; |
| 1262 | |
| 1263 | /* |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 1264 | * MDP5/DPU based devices don't have a flat hierarchy. There is a top |
| 1265 | * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc. |
| 1266 | * Populate the children devices, find the MDP5/DPU node, and then add |
| 1267 | * the interfaces to our components list. |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1268 | */ |
Bjorn Andersson | 8424084 | 2021-03-16 19:56:34 -0700 | [diff] [blame] | 1269 | switch (get_mdp_ver(pdev)) { |
| 1270 | case KMS_MDP5: |
| 1271 | case KMS_DPU: |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1272 | ret = of_platform_populate(dev->of_node, NULL, NULL, dev); |
| 1273 | if (ret) { |
Mamta Shukla | 6a41da1 | 2018-10-20 23:19:26 +0530 | [diff] [blame] | 1274 | DRM_DEV_ERROR(dev, "failed to populate children devices\n"); |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1275 | return ret; |
| 1276 | } |
| 1277 | |
Krishna Manikandan | db492480 | 2021-11-10 16:21:47 +0530 | [diff] [blame] | 1278 | mdp_dev = device_find_child(dev, NULL, find_mdp_node); |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1279 | if (!mdp_dev) { |
Mamta Shukla | 6a41da1 | 2018-10-20 23:19:26 +0530 | [diff] [blame] | 1280 | DRM_DEV_ERROR(dev, "failed to find MDSS MDP node\n"); |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1281 | of_platform_depopulate(dev); |
| 1282 | return -ENODEV; |
| 1283 | } |
| 1284 | |
| 1285 | put_device(mdp_dev); |
| 1286 | |
| 1287 | /* add the MDP component itself */ |
Russell King | 97ac0e4 | 2016-10-19 11:28:27 +0100 | [diff] [blame] | 1288 | drm_of_component_match_add(dev, matchptr, compare_of, |
| 1289 | mdp_dev->of_node); |
Bjorn Andersson | 8424084 | 2021-03-16 19:56:34 -0700 | [diff] [blame] | 1290 | break; |
| 1291 | case KMS_MDP4: |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1292 | /* MDP4 */ |
| 1293 | mdp_dev = dev; |
Bjorn Andersson | 8424084 | 2021-03-16 19:56:34 -0700 | [diff] [blame] | 1294 | break; |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1295 | } |
| 1296 | |
| 1297 | ret = add_components_mdp(mdp_dev, matchptr); |
| 1298 | if (ret) |
| 1299 | of_platform_depopulate(dev); |
| 1300 | |
| 1301 | return ret; |
Archit Taneja | 7d526fcf | 2016-05-19 10:33:57 +0530 | [diff] [blame] | 1302 | } |
| 1303 | |
Archit Taneja | dc3ea26 | 2016-05-19 13:33:52 +0530 | [diff] [blame] | 1304 | /* |
| 1305 | * We don't know what's the best binding to link the gpu with the drm device. |
| 1306 | * Fow now, we just hunt for all the possible gpus that we support, and add them |
| 1307 | * as components. |
| 1308 | */ |
| 1309 | static const struct of_device_id msm_gpu_match[] = { |
Rob Clark | 1db7afa | 2017-01-30 11:02:27 -0500 | [diff] [blame] | 1310 | { .compatible = "qcom,adreno" }, |
Archit Taneja | dc3ea26 | 2016-05-19 13:33:52 +0530 | [diff] [blame] | 1311 | { .compatible = "qcom,adreno-3xx" }, |
Jonathan Marek | e6f6d63 | 2018-12-04 10:16:58 -0500 | [diff] [blame] | 1312 | { .compatible = "amd,imageon" }, |
Archit Taneja | dc3ea26 | 2016-05-19 13:33:52 +0530 | [diff] [blame] | 1313 | { .compatible = "qcom,kgsl-3d0" }, |
| 1314 | { }, |
| 1315 | }; |
| 1316 | |
Archit Taneja | 7d526fcf | 2016-05-19 10:33:57 +0530 | [diff] [blame] | 1317 | static int add_gpu_components(struct device *dev, |
| 1318 | struct component_match **matchptr) |
| 1319 | { |
Archit Taneja | dc3ea26 | 2016-05-19 13:33:52 +0530 | [diff] [blame] | 1320 | struct device_node *np; |
| 1321 | |
| 1322 | np = of_find_matching_node(NULL, msm_gpu_match); |
| 1323 | if (!np) |
| 1324 | return 0; |
| 1325 | |
Jeffrey Hugo | 9ca7ad6 | 2019-06-26 11:00:15 -0700 | [diff] [blame] | 1326 | if (of_device_is_available(np)) |
| 1327 | drm_of_component_match_add(dev, matchptr, compare_of, np); |
Archit Taneja | dc3ea26 | 2016-05-19 13:33:52 +0530 | [diff] [blame] | 1328 | |
| 1329 | of_node_put(np); |
| 1330 | |
| 1331 | return 0; |
Archit Taneja | 7d526fcf | 2016-05-19 10:33:57 +0530 | [diff] [blame] | 1332 | } |
| 1333 | |
Russell King | 8444828 | 2014-04-19 11:20:42 +0100 | [diff] [blame] | 1334 | static int msm_drm_bind(struct device *dev) |
| 1335 | { |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 1336 | return msm_drm_init(dev, &msm_driver); |
Russell King | 8444828 | 2014-04-19 11:20:42 +0100 | [diff] [blame] | 1337 | } |
| 1338 | |
| 1339 | static void msm_drm_unbind(struct device *dev) |
| 1340 | { |
Archit Taneja | 2b66987 | 2016-05-02 11:05:54 +0530 | [diff] [blame] | 1341 | msm_drm_uninit(dev); |
Russell King | 8444828 | 2014-04-19 11:20:42 +0100 | [diff] [blame] | 1342 | } |
| 1343 | |
| 1344 | static const struct component_master_ops msm_drm_ops = { |
| 1345 | .bind = msm_drm_bind, |
| 1346 | .unbind = msm_drm_unbind, |
| 1347 | }; |
| 1348 | |
| 1349 | /* |
| 1350 | * Platform driver: |
| 1351 | */ |
| 1352 | |
| 1353 | static int msm_pdev_probe(struct platform_device *pdev) |
| 1354 | { |
| 1355 | struct component_match *match = NULL; |
AngeloGioacchino Del Regno | ec919e6 | 2021-12-01 11:52:09 +0100 | [diff] [blame] | 1356 | struct msm_drm_private *priv; |
Archit Taneja | 7d526fcf | 2016-05-19 10:33:57 +0530 | [diff] [blame] | 1357 | int ret; |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 1358 | |
AngeloGioacchino Del Regno | ec919e6 | 2021-12-01 11:52:09 +0100 | [diff] [blame] | 1359 | priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); |
| 1360 | if (!priv) |
| 1361 | return -ENOMEM; |
| 1362 | |
| 1363 | platform_set_drvdata(pdev, priv); |
| 1364 | |
Dmitry Baryshkov | 2027e5b | 2021-12-01 23:20:23 +0300 | [diff] [blame] | 1365 | switch (get_mdp_ver(pdev)) { |
| 1366 | case KMS_MDP5: |
| 1367 | ret = mdp5_mdss_init(pdev); |
| 1368 | break; |
| 1369 | case KMS_DPU: |
| 1370 | ret = dpu_mdss_init(pdev); |
| 1371 | break; |
| 1372 | default: |
| 1373 | ret = 0; |
| 1374 | break; |
| 1375 | } |
| 1376 | if (ret) { |
| 1377 | platform_set_drvdata(pdev, NULL); |
| 1378 | return ret; |
| 1379 | } |
| 1380 | |
Jonathan Marek | e6f6d63 | 2018-12-04 10:16:58 -0500 | [diff] [blame] | 1381 | if (get_mdp_ver(pdev)) { |
Bjorn Andersson | 8424084 | 2021-03-16 19:56:34 -0700 | [diff] [blame] | 1382 | ret = add_display_components(pdev, &match); |
Jonathan Marek | e6f6d63 | 2018-12-04 10:16:58 -0500 | [diff] [blame] | 1383 | if (ret) |
Dmitry Baryshkov | 2027e5b | 2021-12-01 23:20:23 +0300 | [diff] [blame] | 1384 | goto fail; |
Jonathan Marek | e6f6d63 | 2018-12-04 10:16:58 -0500 | [diff] [blame] | 1385 | } |
Archit Taneja | 7d526fcf | 2016-05-19 10:33:57 +0530 | [diff] [blame] | 1386 | |
| 1387 | ret = add_gpu_components(&pdev->dev, &match); |
| 1388 | if (ret) |
Sean Paul | 4368a15 | 2019-06-17 16:12:51 -0400 | [diff] [blame] | 1389 | goto fail; |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 1390 | |
Rob Clark | c83ea57 | 2016-11-07 13:31:30 -0500 | [diff] [blame] | 1391 | /* on all devices that I am aware of, iommu's which can map |
| 1392 | * any address the cpu can see are used: |
| 1393 | */ |
| 1394 | ret = dma_set_mask_and_coherent(&pdev->dev, ~0); |
| 1395 | if (ret) |
Sean Paul | 4368a15 | 2019-06-17 16:12:51 -0400 | [diff] [blame] | 1396 | goto fail; |
Rob Clark | c83ea57 | 2016-11-07 13:31:30 -0500 | [diff] [blame] | 1397 | |
Sean Paul | 4368a15 | 2019-06-17 16:12:51 -0400 | [diff] [blame] | 1398 | ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match); |
| 1399 | if (ret) |
| 1400 | goto fail; |
| 1401 | |
| 1402 | return 0; |
| 1403 | |
| 1404 | fail: |
| 1405 | of_platform_depopulate(&pdev->dev); |
Dmitry Baryshkov | 2027e5b | 2021-12-01 23:20:23 +0300 | [diff] [blame] | 1406 | |
| 1407 | if (priv->mdss && priv->mdss->funcs) |
| 1408 | priv->mdss->funcs->destroy(priv->mdss); |
| 1409 | |
Sean Paul | 4368a15 | 2019-06-17 16:12:51 -0400 | [diff] [blame] | 1410 | return ret; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1411 | } |
| 1412 | |
| 1413 | static int msm_pdev_remove(struct platform_device *pdev) |
| 1414 | { |
Dmitry Baryshkov | 2027e5b | 2021-12-01 23:20:23 +0300 | [diff] [blame] | 1415 | struct msm_drm_private *priv = platform_get_drvdata(pdev); |
| 1416 | struct msm_mdss *mdss = priv->mdss; |
| 1417 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 1418 | component_master_del(&pdev->dev, &msm_drm_ops); |
Archit Taneja | 54011e2 | 2016-06-06 13:45:34 +0530 | [diff] [blame] | 1419 | of_platform_depopulate(&pdev->dev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1420 | |
Dmitry Baryshkov | 2027e5b | 2021-12-01 23:20:23 +0300 | [diff] [blame] | 1421 | if (mdss && mdss->funcs) |
| 1422 | mdss->funcs->destroy(mdss); |
| 1423 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1424 | return 0; |
| 1425 | } |
| 1426 | |
Krishna Manikandan | 9d5cbf5 | 2020-06-01 16:33:22 +0530 | [diff] [blame] | 1427 | static void msm_pdev_shutdown(struct platform_device *pdev) |
| 1428 | { |
AngeloGioacchino Del Regno | ec919e6 | 2021-12-01 11:52:09 +0100 | [diff] [blame] | 1429 | struct msm_drm_private *priv = platform_get_drvdata(pdev); |
| 1430 | struct drm_device *drm = priv ? priv->dev : NULL; |
Dmitry Baryshkov | 623f279 | 2021-03-20 08:56:02 -0300 | [diff] [blame] | 1431 | |
| 1432 | if (!priv || !priv->kms) |
| 1433 | return; |
Krishna Manikandan | 9d5cbf5 | 2020-06-01 16:33:22 +0530 | [diff] [blame] | 1434 | |
| 1435 | drm_atomic_helper_shutdown(drm); |
| 1436 | } |
| 1437 | |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 1438 | static const struct of_device_id dt_match[] = { |
Jeykumar Sankaran | aaded2e | 2018-06-27 14:26:24 -0400 | [diff] [blame] | 1439 | { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 }, |
| 1440 | { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 }, |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 1441 | { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU }, |
Kalyan Thota | 7bdc0c4 | 2019-11-25 17:29:27 +0530 | [diff] [blame] | 1442 | { .compatible = "qcom,sc7180-mdss", .data = (void *)KMS_DPU }, |
Krishna Manikandan | 591e34a | 2021-04-06 10:39:49 +0530 | [diff] [blame] | 1443 | { .compatible = "qcom,sc7280-mdss", .data = (void *)KMS_DPU }, |
Jonathan Marek | 0ba17e7 | 2021-03-29 15:00:50 +0300 | [diff] [blame] | 1444 | { .compatible = "qcom,sm8150-mdss", .data = (void *)KMS_DPU }, |
| 1445 | { .compatible = "qcom,sm8250-mdss", .data = (void *)KMS_DPU }, |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 1446 | {} |
| 1447 | }; |
| 1448 | MODULE_DEVICE_TABLE(of, dt_match); |
| 1449 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1450 | static struct platform_driver msm_platform_driver = { |
| 1451 | .probe = msm_pdev_probe, |
| 1452 | .remove = msm_pdev_remove, |
Krishna Manikandan | 9d5cbf5 | 2020-06-01 16:33:22 +0530 | [diff] [blame] | 1453 | .shutdown = msm_pdev_shutdown, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1454 | .driver = { |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1455 | .name = "msm", |
Rob Clark | 06c0dd9 | 2013-11-30 17:51:47 -0500 | [diff] [blame] | 1456 | .of_match_table = dt_match, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1457 | .pm = &msm_pm_ops, |
| 1458 | }, |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1459 | }; |
| 1460 | |
| 1461 | static int __init msm_drm_register(void) |
| 1462 | { |
Rob Clark | ba4dd71 | 2017-07-06 16:33:44 -0400 | [diff] [blame] | 1463 | if (!modeset) |
| 1464 | return -EINVAL; |
| 1465 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1466 | DBG("init"); |
Archit Taneja | 1dd0a0b | 2016-05-30 16:36:50 +0530 | [diff] [blame] | 1467 | msm_mdp_register(); |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 1468 | msm_dpu_register(); |
Hai Li | d5af49c | 2015-03-26 19:25:17 -0400 | [diff] [blame] | 1469 | msm_dsi_register(); |
Arnd Bergmann | fcda50c | 2016-02-22 22:08:35 +0100 | [diff] [blame] | 1470 | msm_hdmi_register(); |
Chandan Uddaraju | c943b49 | 2020-08-27 14:16:55 -0700 | [diff] [blame] | 1471 | msm_dp_register(); |
Rob Clark | bfd28b1 | 2014-09-05 13:06:37 -0400 | [diff] [blame] | 1472 | adreno_register(); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1473 | return platform_driver_register(&msm_platform_driver); |
| 1474 | } |
| 1475 | |
| 1476 | static void __exit msm_drm_unregister(void) |
| 1477 | { |
| 1478 | DBG("fini"); |
| 1479 | platform_driver_unregister(&msm_platform_driver); |
Chandan Uddaraju | c943b49 | 2020-08-27 14:16:55 -0700 | [diff] [blame] | 1480 | msm_dp_unregister(); |
Arnd Bergmann | fcda50c | 2016-02-22 22:08:35 +0100 | [diff] [blame] | 1481 | msm_hdmi_unregister(); |
Rob Clark | bfd28b1 | 2014-09-05 13:06:37 -0400 | [diff] [blame] | 1482 | adreno_unregister(); |
Hai Li | d5af49c | 2015-03-26 19:25:17 -0400 | [diff] [blame] | 1483 | msm_dsi_unregister(); |
Archit Taneja | 1dd0a0b | 2016-05-30 16:36:50 +0530 | [diff] [blame] | 1484 | msm_mdp_unregister(); |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 1485 | msm_dpu_unregister(); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1486 | } |
| 1487 | |
| 1488 | module_init(msm_drm_register); |
| 1489 | module_exit(msm_drm_unregister); |
| 1490 | |
| 1491 | MODULE_AUTHOR("Rob Clark <robdclark@gmail.com"); |
| 1492 | MODULE_DESCRIPTION("MSM DRM Driver"); |
| 1493 | MODULE_LICENSE("GPL"); |