blob: c80ddd7019b52755b15b11d77cfb077eb04981ef [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Rob Clarkc8afe682013-06-26 12:44:06 -04002/*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04003 * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04004 * Copyright (C) 2013 Red Hat
5 * Author: Rob Clark <robdclark@gmail.com>
Rob Clarkc8afe682013-06-26 12:44:06 -04006 */
7
Sam Ravnborgfeea39a2019-08-04 08:55:51 +02008#include <linux/dma-mapping.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04009#include <linux/kthread.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020010#include <linux/uaccess.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040011#include <uapi/linux/sched/types.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020012
13#include <drm/drm_drv.h>
14#include <drm/drm_file.h>
15#include <drm/drm_ioctl.h>
16#include <drm/drm_irq.h>
17#include <drm/drm_prime.h>
Russell King97ac0e42016-10-19 11:28:27 +010018#include <drm/drm_of.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020019#include <drm/drm_vblank.h>
Russell King97ac0e42016-10-19 11:28:27 +010020
Rob Clarkc8afe682013-06-26 12:44:06 -040021#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040022#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040023#include "msm_fence.h"
Rob Clarkf05c83e2018-11-29 10:27:22 -050024#include "msm_gem.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040025#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050026#include "msm_kms.h"
Jonathan Marekc2052a42018-11-14 17:08:04 -050027#include "adreno/adreno_gpu.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040028
Rob Clarka8d854c2016-06-01 14:02:02 -040029/*
30 * MSM driver version:
31 * - 1.0.0 - initial interface
32 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040033 * - 1.2.0 - adds explicit fence support for submit ioctl
Jordan Crousef7de1542017-10-20 11:06:55 -060034 * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
35 * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
36 * MSM_GEM_INFO ioctl.
Rob Clark1fed8df2018-11-29 10:30:04 -050037 * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
38 * GEM object's debug name
Jordan Crouseb0fb6602019-03-22 14:21:22 -060039 * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
Rob Clarka8d854c2016-06-01 14:02:02 -040040 */
41#define MSM_VERSION_MAJOR 1
Jordan Crouseb0fb6602019-03-22 14:21:22 -060042#define MSM_VERSION_MINOR 5
Rob Clarka8d854c2016-06-01 14:02:02 -040043#define MSM_VERSION_PATCHLEVEL 0
44
Rob Clarkc8afe682013-06-26 12:44:06 -040045static const struct drm_mode_config_funcs mode_config_funcs = {
46 .fb_create = msm_framebuffer_create,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +010047 .output_poll_changed = drm_fb_helper_output_poll_changed,
Rob Clark1f920172017-10-25 12:30:51 -040048 .atomic_check = drm_atomic_helper_check,
Sean Pauld14659f2018-02-28 14:19:05 -050049 .atomic_commit = drm_atomic_helper_commit,
50};
51
52static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
53 .atomic_commit_tail = msm_atomic_commit_tail,
Rob Clarkc8afe682013-06-26 12:44:06 -040054};
55
Rob Clarkc8afe682013-06-26 12:44:06 -040056#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
57static bool reglog = false;
58MODULE_PARM_DESC(reglog, "Enable register read/write logging");
59module_param(reglog, bool, 0600);
60#else
61#define reglog 0
62#endif
63
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053064#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050065static bool fbdev = true;
66MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
67module_param(fbdev, bool, 0600);
68#endif
69
Rob Clark3a10ba82014-09-08 14:24:57 -040070static char *vram = "16m";
Rob Clark4313c7442016-02-03 14:02:04 -050071MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050072module_param(vram, charp, 0);
73
Rob Clark06d9f562016-11-05 11:08:12 -040074bool dumpstate = false;
75MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
76module_param(dumpstate, bool, 0600);
77
Rob Clarkba4dd712017-07-06 16:33:44 -040078static bool modeset = true;
79MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
80module_param(modeset, bool, 0600);
81
Rob Clark060530f2014-03-03 14:19:12 -050082/*
83 * Util/helpers:
84 */
85
Jordan Crouse8e54eea2018-08-06 11:33:21 -060086struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
87 const char *name)
88{
89 int i;
90 char n[32];
91
92 snprintf(n, sizeof(n), "%s_clk", name);
93
94 for (i = 0; bulk && i < count; i++) {
95 if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
96 return bulk[i].clk;
97 }
98
99
100 return NULL;
101}
102
Rob Clark720c3bb2017-01-30 11:30:58 -0500103struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
104{
105 struct clk *clk;
106 char name2[32];
107
108 clk = devm_clk_get(&pdev->dev, name);
109 if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
110 return clk;
111
112 snprintf(name2, sizeof(name2), "%s_clk", name);
113
114 clk = devm_clk_get(&pdev->dev, name2);
115 if (!IS_ERR(clk))
116 dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
117 "\"%s\" instead of \"%s\"\n", name, name2);
118
119 return clk;
120}
121
Rob Clarkc8afe682013-06-26 12:44:06 -0400122void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
123 const char *dbgname)
124{
125 struct resource *res;
126 unsigned long size;
127 void __iomem *ptr;
128
129 if (name)
130 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
131 else
132 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
133
134 if (!res) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530135 DRM_DEV_ERROR(&pdev->dev, "failed to get memory resource: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400136 return ERR_PTR(-EINVAL);
137 }
138
139 size = resource_size(res);
140
141 ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
142 if (!ptr) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530143 DRM_DEV_ERROR(&pdev->dev, "failed to ioremap: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400144 return ERR_PTR(-ENOMEM);
145 }
146
147 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200148 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400149
150 return ptr;
151}
152
153void msm_writel(u32 data, void __iomem *addr)
154{
155 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200156 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400157 writel(data, addr);
158}
159
160u32 msm_readl(const void __iomem *addr)
161{
162 u32 val = readl(addr);
163 if (reglog)
Joe Perches8dfe1622017-02-28 04:55:54 -0800164 pr_err("IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400165 return val;
166}
167
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800168struct msm_vblank_work {
169 struct work_struct work;
Hai Li78b1d472015-07-27 13:49:45 -0400170 int crtc_id;
171 bool enable;
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800172 struct msm_drm_private *priv;
Hai Li78b1d472015-07-27 13:49:45 -0400173};
174
Jeykumar Sankaran5aeb6652018-12-14 15:57:52 -0800175static void vblank_ctrl_worker(struct work_struct *work)
Hai Li78b1d472015-07-27 13:49:45 -0400176{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800177 struct msm_vblank_work *vbl_work = container_of(work,
178 struct msm_vblank_work, work);
179 struct msm_drm_private *priv = vbl_work->priv;
Hai Li78b1d472015-07-27 13:49:45 -0400180 struct msm_kms *kms = priv->kms;
Hai Li78b1d472015-07-27 13:49:45 -0400181
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800182 if (vbl_work->enable)
183 kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
184 else
185 kms->funcs->disable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
Hai Li78b1d472015-07-27 13:49:45 -0400186
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800187 kfree(vbl_work);
Hai Li78b1d472015-07-27 13:49:45 -0400188}
189
190static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
191 int crtc_id, bool enable)
192{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800193 struct msm_vblank_work *vbl_work;
Hai Li78b1d472015-07-27 13:49:45 -0400194
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800195 vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
196 if (!vbl_work)
Hai Li78b1d472015-07-27 13:49:45 -0400197 return -ENOMEM;
198
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800199 INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
Hai Li78b1d472015-07-27 13:49:45 -0400200
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800201 vbl_work->crtc_id = crtc_id;
202 vbl_work->enable = enable;
203 vbl_work->priv = priv;
Hai Li78b1d472015-07-27 13:49:45 -0400204
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800205 queue_work(priv->wq, &vbl_work->work);
Hai Li78b1d472015-07-27 13:49:45 -0400206
207 return 0;
208}
209
Archit Taneja2b669872016-05-02 11:05:54 +0530210static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400211{
Archit Taneja2b669872016-05-02 11:05:54 +0530212 struct platform_device *pdev = to_platform_device(dev);
213 struct drm_device *ddev = platform_get_drvdata(pdev);
214 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400215 struct msm_kms *kms = priv->kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400216 struct msm_mdss *mdss = priv->mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400217 int i;
Hai Li78b1d472015-07-27 13:49:45 -0400218
Sean Paul2aa31762019-05-24 16:29:13 -0400219 /*
220 * Shutdown the hw if we're far enough along where things might be on.
221 * If we run this too early, we'll end up panicking in any variety of
222 * places. Since we don't register the drm device until late in
223 * msm_drm_init, drm_dev->registered is used as an indicator that the
224 * shutdown will be successful.
225 */
226 if (ddev->registered) {
227 drm_dev_unregister(ddev);
228 drm_atomic_helper_shutdown(ddev);
229 }
230
Hai Li78b1d472015-07-27 13:49:45 -0400231 /* We must cancel and cleanup any pending vblank enable/disable
232 * work before drm_irq_uninstall() to avoid work re-enabling an
233 * irq after uninstall has disabled it.
234 */
Rob Clarkc8afe682013-06-26 12:44:06 -0400235
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800236 flush_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400237
Jeykumar Sankarand9db30c2018-12-14 15:57:54 -0800238 /* clean up event worker threads */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400239 for (i = 0; i < priv->num_crtcs; i++) {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400240 if (priv->event_thread[i].thread) {
Jeykumar Sankaran3c125682018-12-14 15:57:51 -0800241 kthread_destroy_worker(&priv->event_thread[i].worker);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400242 priv->event_thread[i].thread = NULL;
243 }
244 }
245
Rob Clark68209392016-05-17 16:19:32 -0400246 msm_gem_shrinker_cleanup(ddev);
247
Archit Taneja2b669872016-05-02 11:05:54 +0530248 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530249
Noralf Trønnes85eac472017-03-07 21:49:22 +0100250 msm_perf_debugfs_cleanup(priv);
251 msm_rd_debugfs_cleanup(priv);
252
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530253#ifdef CONFIG_DRM_FBDEV_EMULATION
254 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530255 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530256#endif
Sean Paul2aa31762019-05-24 16:29:13 -0400257
Archit Taneja2b669872016-05-02 11:05:54 +0530258 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400259
Archit Taneja2b669872016-05-02 11:05:54 +0530260 pm_runtime_get_sync(dev);
261 drm_irq_uninstall(ddev);
262 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400263
Archit Taneja16976082016-11-03 17:36:18 +0530264 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400265 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400266
Rob Clark871d8122013-11-16 12:56:06 -0500267 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700268 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500269 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530270 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700271 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500272 }
273
Archit Taneja2b669872016-05-02 11:05:54 +0530274 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500275
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400276 if (mdss && mdss->funcs)
277 mdss->funcs->destroy(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530278
Archit Taneja2b669872016-05-02 11:05:54 +0530279 ddev->dev_private = NULL;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200280 drm_dev_put(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400281
Sean Paul2aa31762019-05-24 16:29:13 -0400282 destroy_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400283 kfree(priv);
284
285 return 0;
286}
287
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400288#define KMS_MDP4 4
289#define KMS_MDP5 5
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400290#define KMS_DPU 3
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400291
Rob Clark06c0dd92013-11-30 17:51:47 -0500292static int get_mdp_ver(struct platform_device *pdev)
293{
Rob Clark06c0dd92013-11-30 17:51:47 -0500294 struct device *dev = &pdev->dev;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530295
296 return (int) (unsigned long) of_device_get_match_data(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500297}
298
Rob Clark072f1f92015-03-03 15:04:25 -0500299#include <linux/of_address.h>
300
Jonathan Marekc2052a42018-11-14 17:08:04 -0500301bool msm_use_mmu(struct drm_device *dev)
302{
303 struct msm_drm_private *priv = dev->dev_private;
304
305 /* a2xx comes with its own MMU */
306 return priv->is_a2xx || iommu_present(&platform_bus_type);
307}
308
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500309static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400310{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500311 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530312 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500313 unsigned long size = 0;
314 int ret = 0;
315
Rob Clark072f1f92015-03-03 15:04:25 -0500316 /* In the device-tree world, we could have a 'memory-region'
317 * phandle, which gives us a link to our "vram". Allocating
318 * is all nicely abstracted behind the dma api, but we need
319 * to know the entire size to allocate it all in one go. There
320 * are two cases:
321 * 1) device with no IOMMU, in which case we need exclusive
322 * access to a VRAM carveout big enough for all gpu
323 * buffers
324 * 2) device with IOMMU, but where the bootloader puts up
325 * a splash screen. In this case, the VRAM carveout
326 * need only be large enough for fbdev fb. But we need
327 * exclusive access to the buffer to avoid the kernel
328 * using those pages for other purposes (which appears
329 * as corruption on screen before we have a chance to
330 * load and do initial modeset)
331 */
Rob Clark072f1f92015-03-03 15:04:25 -0500332
333 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
334 if (node) {
335 struct resource r;
336 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800337 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500338 if (ret)
339 return ret;
340 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200341 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400342
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530343 /* if we have no IOMMU, then we need to use carveout allocator.
344 * Grab the entire CMA chunk carved out in early startup in
345 * mach-msm:
346 */
Jonathan Marekc2052a42018-11-14 17:08:04 -0500347 } else if (!msm_use_mmu(dev)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500348 DRM_INFO("using %s VRAM carveout\n", vram);
349 size = memparse(vram, NULL);
350 }
351
352 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700353 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500354 void *p;
355
Rob Clark871d8122013-11-16 12:56:06 -0500356 priv->vram.size = size;
357
358 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600359 spin_lock_init(&priv->vram.lock);
Rob Clark871d8122013-11-16 12:56:06 -0500360
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700361 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
362 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500363
364 /* note that for no-kernel-mapping, the vaddr returned
365 * is bogus, but non-null if allocation succeeded:
366 */
367 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700368 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500369 if (!p) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530370 DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
Rob Clark871d8122013-11-16 12:56:06 -0500371 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500372 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500373 }
374
Mamta Shukla6a41da12018-10-20 23:19:26 +0530375 DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
Rob Clark871d8122013-11-16 12:56:06 -0500376 (uint32_t)priv->vram.paddr,
377 (uint32_t)(priv->vram.paddr + size));
378 }
379
Rob Clark072f1f92015-03-03 15:04:25 -0500380 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500381}
382
Archit Taneja2b669872016-05-02 11:05:54 +0530383static int msm_drm_init(struct device *dev, struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500384{
Archit Taneja2b669872016-05-02 11:05:54 +0530385 struct platform_device *pdev = to_platform_device(dev);
386 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500387 struct msm_drm_private *priv;
388 struct msm_kms *kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400389 struct msm_mdss *mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400390 int ret, i;
391 struct sched_param param;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500392
Archit Taneja2b669872016-05-02 11:05:54 +0530393 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200394 if (IS_ERR(ddev)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530395 DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200396 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500397 }
398
Archit Taneja2b669872016-05-02 11:05:54 +0530399 platform_set_drvdata(pdev, ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530400
401 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
402 if (!priv) {
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400403 ret = -ENOMEM;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200404 goto err_put_drm_dev;
Archit Taneja2b669872016-05-02 11:05:54 +0530405 }
406
407 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400408 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500409
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400410 switch (get_mdp_ver(pdev)) {
411 case KMS_MDP5:
412 ret = mdp5_mdss_init(ddev);
413 break;
414 case KMS_DPU:
415 ret = dpu_mdss_init(ddev);
416 break;
417 default:
418 ret = 0;
419 break;
420 }
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400421 if (ret)
422 goto err_free_priv;
Archit Taneja0a6030d2016-05-08 21:36:28 +0530423
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400424 mdss = priv->mdss;
425
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500426 priv->wq = alloc_ordered_workqueue("msm", 0);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500427
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -0700428 INIT_WORK(&priv->free_work, msm_gem_free_work);
429 init_llist_head(&priv->free_list);
430
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500431 INIT_LIST_HEAD(&priv->inactive_list);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500432
Archit Taneja2b669872016-05-02 11:05:54 +0530433 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500434
435 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530436 ret = component_bind_all(dev, ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400437 if (ret)
438 goto err_destroy_mdss;
Rob Clark060530f2014-03-03 14:19:12 -0500439
Archit Taneja2b669872016-05-02 11:05:54 +0530440 ret = msm_init_vram(ddev);
Rob Clark13f15562015-05-07 15:20:13 -0400441 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400442 goto err_msm_uninit;
Rob Clark13f15562015-05-07 15:20:13 -0400443
Sean Pauldb735fc2020-01-21 11:18:48 -0800444 if (!dev->dma_parms) {
445 dev->dma_parms = devm_kzalloc(dev, sizeof(*dev->dma_parms),
446 GFP_KERNEL);
447 if (!dev->dma_parms)
448 return -ENOMEM;
449 }
450 dma_set_max_seg_size(dev, DMA_BIT_MASK(32));
451
Rob Clark68209392016-05-17 16:19:32 -0400452 msm_gem_shrinker_init(ddev);
453
Rob Clark06c0dd92013-11-30 17:51:47 -0500454 switch (get_mdp_ver(pdev)) {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400455 case KMS_MDP4:
Archit Taneja2b669872016-05-02 11:05:54 +0530456 kms = mdp4_kms_init(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530457 priv->kms = kms;
Rob Clark06c0dd92013-11-30 17:51:47 -0500458 break;
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400459 case KMS_MDP5:
Archit Taneja392ae6e2016-06-14 18:24:54 +0530460 kms = mdp5_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500461 break;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400462 case KMS_DPU:
463 kms = dpu_kms_init(ddev);
464 priv->kms = kms;
465 break;
Rob Clark06c0dd92013-11-30 17:51:47 -0500466 default:
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500467 /* valid only for the dummy headless case, where of_node=NULL */
468 WARN_ON(dev->of_node);
469 kms = NULL;
Rob Clark06c0dd92013-11-30 17:51:47 -0500470 break;
471 }
472
Rob Clarkc8afe682013-06-26 12:44:06 -0400473 if (IS_ERR(kms)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530474 DRM_DEV_ERROR(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200475 ret = PTR_ERR(kms);
Jonathan Marekb2ccfdf2018-11-21 20:52:35 -0500476 priv->kms = NULL;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400477 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400478 }
479
Jeykumar Sankaranbb676df2018-06-11 14:13:20 -0700480 /* Enable normalization of plane zpos */
481 ddev->mode_config.normalize_zpos = true;
482
Rob Clarkc8afe682013-06-26 12:44:06 -0400483 if (kms) {
Rob Clark2d99ced2019-08-29 09:45:16 -0700484 kms->dev = ddev;
Rob Clarkc8afe682013-06-26 12:44:06 -0400485 ret = kms->funcs->hw_init(kms);
486 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530487 DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400488 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400489 }
490 }
491
Archit Taneja2b669872016-05-02 11:05:54 +0530492 ddev->mode_config.funcs = &mode_config_funcs;
Sean Pauld14659f2018-02-28 14:19:05 -0500493 ddev->mode_config.helper_private = &mode_config_helper_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400494
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400495 /**
496 * this priority was found during empiric testing to have appropriate
497 * realtime scheduling to process display updates and interact with
498 * other real time and normal priority task
499 */
500 param.sched_priority = 16;
501 for (i = 0; i < priv->num_crtcs; i++) {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400502 /* initialize event thread */
503 priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
504 kthread_init_worker(&priv->event_thread[i].worker);
505 priv->event_thread[i].dev = ddev;
506 priv->event_thread[i].thread =
507 kthread_run(kthread_worker_fn,
508 &priv->event_thread[i].worker,
509 "crtc_event:%d", priv->event_thread[i].crtc_id);
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700510 if (IS_ERR(priv->event_thread[i].thread)) {
Linus Torvalds4971f092018-12-25 11:48:26 -0800511 DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700512 priv->event_thread[i].thread = NULL;
513 goto err_msm_uninit;
514 }
515
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400516 ret = sched_setscheduler(priv->event_thread[i].thread,
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700517 SCHED_FIFO, &param);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400518 if (ret)
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700519 dev_warn(dev, "event_thread set priority failed:%d\n",
520 ret);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400521 }
522
Archit Taneja2b669872016-05-02 11:05:54 +0530523 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400524 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530525 DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400526 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400527 }
528
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530529 if (kms) {
530 pm_runtime_get_sync(dev);
531 ret = drm_irq_install(ddev, kms->irq);
532 pm_runtime_put_sync(dev);
533 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530534 DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400535 goto err_msm_uninit;
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530536 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400537 }
538
Archit Taneja2b669872016-05-02 11:05:54 +0530539 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400540 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400541 goto err_msm_uninit;
Rob Clarka7d3c952014-05-30 14:47:38 -0400542
Archit Taneja2b669872016-05-02 11:05:54 +0530543 drm_mode_config_reset(ddev);
544
545#ifdef CONFIG_DRM_FBDEV_EMULATION
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500546 if (kms && fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530547 priv->fbdev = msm_fbdev_init(ddev);
548#endif
549
550 ret = msm_debugfs_late_init(ddev);
551 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400552 goto err_msm_uninit;
Archit Taneja2b669872016-05-02 11:05:54 +0530553
554 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400555
556 return 0;
557
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400558err_msm_uninit:
Archit Taneja2b669872016-05-02 11:05:54 +0530559 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400560 return ret;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400561err_destroy_mdss:
562 if (mdss && mdss->funcs)
563 mdss->funcs->destroy(ddev);
564err_free_priv:
565 kfree(priv);
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200566err_put_drm_dev:
567 drm_dev_put(ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400568 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -0400569}
570
Archit Taneja2b669872016-05-02 11:05:54 +0530571/*
572 * DRM operations:
573 */
574
Rob Clark7198e6b2013-07-19 12:59:32 -0400575static void load_gpu(struct drm_device *dev)
576{
Rob Clarka1ad3522014-07-11 11:59:22 -0400577 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400578 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400579
Rob Clarka1ad3522014-07-11 11:59:22 -0400580 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400581
Rob Clarke2550b72014-09-05 13:30:27 -0400582 if (!priv->gpu)
583 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400584
Rob Clarka1ad3522014-07-11 11:59:22 -0400585 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400586}
587
Jordan Crousef97deca2017-10-20 11:06:57 -0600588static int context_init(struct drm_device *dev, struct drm_file *file)
Rob Clark7198e6b2013-07-19 12:59:32 -0400589{
Jordan Crouse295b22a2019-05-07 12:02:07 -0600590 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400591 struct msm_file_private *ctx;
592
Rob Clark7198e6b2013-07-19 12:59:32 -0400593 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
594 if (!ctx)
595 return -ENOMEM;
596
Jordan Crousef97deca2017-10-20 11:06:57 -0600597 msm_submitqueue_init(dev, ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600598
Brian Masney7af5cdb2019-06-26 22:05:15 -0400599 ctx->aspace = priv->gpu ? priv->gpu->aspace : NULL;
Rob Clark7198e6b2013-07-19 12:59:32 -0400600 file->driver_priv = ctx;
601
602 return 0;
603}
604
Jordan Crousef7de1542017-10-20 11:06:55 -0600605static int msm_open(struct drm_device *dev, struct drm_file *file)
606{
607 /* For now, load gpu on open.. to avoid the requirement of having
608 * firmware in the initrd.
609 */
610 load_gpu(dev);
611
Jordan Crousef97deca2017-10-20 11:06:57 -0600612 return context_init(dev, file);
Jordan Crousef7de1542017-10-20 11:06:55 -0600613}
614
615static void context_close(struct msm_file_private *ctx)
616{
617 msm_submitqueue_close(ctx);
618 kfree(ctx);
619}
620
Daniel Vetter94df1452017-03-08 15:12:46 +0100621static void msm_postclose(struct drm_device *dev, struct drm_file *file)
Rob Clarkc8afe682013-06-26 12:44:06 -0400622{
623 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400624 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400625
Rob Clark7198e6b2013-07-19 12:59:32 -0400626 mutex_lock(&dev->struct_mutex);
627 if (ctx == priv->lastctx)
628 priv->lastctx = NULL;
629 mutex_unlock(&dev->struct_mutex);
630
Jordan Crousef7de1542017-10-20 11:06:55 -0600631 context_close(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400632}
633
Daniel Vettere9f0d762013-12-11 11:34:42 +0100634static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400635{
636 struct drm_device *dev = arg;
637 struct msm_drm_private *priv = dev->dev_private;
638 struct msm_kms *kms = priv->kms;
639 BUG_ON(!kms);
640 return kms->funcs->irq(kms);
641}
642
643static void msm_irq_preinstall(struct drm_device *dev)
644{
645 struct msm_drm_private *priv = dev->dev_private;
646 struct msm_kms *kms = priv->kms;
647 BUG_ON(!kms);
648 kms->funcs->irq_preinstall(kms);
649}
650
651static int msm_irq_postinstall(struct drm_device *dev)
652{
653 struct msm_drm_private *priv = dev->dev_private;
654 struct msm_kms *kms = priv->kms;
655 BUG_ON(!kms);
Jordan Crouseab07e0c2018-12-03 15:47:19 -0700656
657 if (kms->funcs->irq_postinstall)
658 return kms->funcs->irq_postinstall(kms);
659
660 return 0;
Rob Clarkc8afe682013-06-26 12:44:06 -0400661}
662
663static void msm_irq_uninstall(struct drm_device *dev)
664{
665 struct msm_drm_private *priv = dev->dev_private;
666 struct msm_kms *kms = priv->kms;
667 BUG_ON(!kms);
668 kms->funcs->irq_uninstall(kms);
669}
670
Thierry Reding88e72712015-09-24 18:35:31 +0200671static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -0400672{
673 struct msm_drm_private *priv = dev->dev_private;
674 struct msm_kms *kms = priv->kms;
675 if (!kms)
676 return -ENXIO;
Thierry Reding88e72712015-09-24 18:35:31 +0200677 DBG("dev=%p, crtc=%u", dev, pipe);
678 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400679}
680
Thierry Reding88e72712015-09-24 18:35:31 +0200681static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -0400682{
683 struct msm_drm_private *priv = dev->dev_private;
684 struct msm_kms *kms = priv->kms;
685 if (!kms)
686 return;
Thierry Reding88e72712015-09-24 18:35:31 +0200687 DBG("dev=%p, crtc=%u", dev, pipe);
688 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400689}
690
691/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400692 * DRM ioctls:
693 */
694
695static int msm_ioctl_get_param(struct drm_device *dev, void *data,
696 struct drm_file *file)
697{
698 struct msm_drm_private *priv = dev->dev_private;
699 struct drm_msm_param *args = data;
700 struct msm_gpu *gpu;
701
702 /* for now, we just have 3d pipe.. eventually this would need to
703 * be more clever to dispatch to appropriate gpu module:
704 */
705 if (args->pipe != MSM_PIPE_3D0)
706 return -EINVAL;
707
708 gpu = priv->gpu;
709
710 if (!gpu)
711 return -ENXIO;
712
713 return gpu->funcs->get_param(gpu, args->param, &args->value);
714}
715
716static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
717 struct drm_file *file)
718{
719 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500720
721 if (args->flags & ~MSM_BO_FLAGS) {
722 DRM_ERROR("invalid flags: %08x\n", args->flags);
723 return -EINVAL;
724 }
725
Rob Clark7198e6b2013-07-19 12:59:32 -0400726 return msm_gem_new_handle(dev, file, args->size,
Jordan Crouse0815d772018-11-07 15:35:52 -0700727 args->flags, &args->handle, NULL);
Rob Clark7198e6b2013-07-19 12:59:32 -0400728}
729
Rob Clark56c2da82015-05-11 11:50:03 -0400730static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
731{
732 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
733}
Rob Clark7198e6b2013-07-19 12:59:32 -0400734
735static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
736 struct drm_file *file)
737{
738 struct drm_msm_gem_cpu_prep *args = data;
739 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400740 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400741 int ret;
742
Rob Clark93ddb0d2014-03-03 09:42:33 -0500743 if (args->op & ~MSM_PREP_FLAGS) {
744 DRM_ERROR("invalid op: %08x\n", args->op);
745 return -EINVAL;
746 }
747
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100748 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400749 if (!obj)
750 return -ENOENT;
751
Rob Clark56c2da82015-05-11 11:50:03 -0400752 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400753
Steve Kowalikdc9a9b32018-01-26 14:55:54 +1100754 drm_gem_object_put_unlocked(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400755
756 return ret;
757}
758
759static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
760 struct drm_file *file)
761{
762 struct drm_msm_gem_cpu_fini *args = data;
763 struct drm_gem_object *obj;
764 int ret;
765
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100766 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400767 if (!obj)
768 return -ENOENT;
769
770 ret = msm_gem_cpu_fini(obj);
771
Steve Kowalikdc9a9b32018-01-26 14:55:54 +1100772 drm_gem_object_put_unlocked(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400773
774 return ret;
775}
776
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600777static int msm_ioctl_gem_info_iova(struct drm_device *dev,
778 struct drm_gem_object *obj, uint64_t *iova)
779{
780 struct msm_drm_private *priv = dev->dev_private;
781
782 if (!priv->gpu)
783 return -EINVAL;
784
Jordan Crouse9fe041f2018-11-07 15:35:50 -0700785 /*
786 * Don't pin the memory here - just get an address so that userspace can
787 * be productive
788 */
Rob Clark8bdcd942017-06-13 11:07:08 -0400789 return msm_gem_get_iova(obj, priv->gpu->aspace, iova);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600790}
791
Rob Clark7198e6b2013-07-19 12:59:32 -0400792static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
793 struct drm_file *file)
794{
795 struct drm_msm_gem_info *args = data;
796 struct drm_gem_object *obj;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500797 struct msm_gem_object *msm_obj;
798 int i, ret = 0;
Rob Clark7198e6b2013-07-19 12:59:32 -0400799
Rob Clark789d2e52018-11-29 09:54:42 -0500800 if (args->pad)
Rob Clark7198e6b2013-07-19 12:59:32 -0400801 return -EINVAL;
802
Rob Clark789d2e52018-11-29 09:54:42 -0500803 switch (args->info) {
804 case MSM_INFO_GET_OFFSET:
805 case MSM_INFO_GET_IOVA:
806 /* value returned as immediate, not pointer, so len==0: */
807 if (args->len)
808 return -EINVAL;
809 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500810 case MSM_INFO_SET_NAME:
811 case MSM_INFO_GET_NAME:
812 break;
Rob Clark789d2e52018-11-29 09:54:42 -0500813 default:
814 return -EINVAL;
815 }
816
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100817 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400818 if (!obj)
819 return -ENOENT;
820
Rob Clarkf05c83e2018-11-29 10:27:22 -0500821 msm_obj = to_msm_bo(obj);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600822
Rob Clark789d2e52018-11-29 09:54:42 -0500823 switch (args->info) {
824 case MSM_INFO_GET_OFFSET:
825 args->value = msm_gem_mmap_offset(obj);
826 break;
827 case MSM_INFO_GET_IOVA:
828 ret = msm_ioctl_gem_info_iova(dev, obj, &args->value);
829 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500830 case MSM_INFO_SET_NAME:
831 /* length check should leave room for terminating null: */
832 if (args->len >= sizeof(msm_obj->name)) {
833 ret = -EINVAL;
834 break;
835 }
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300836 if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
Jordan Crouse860433e2019-02-19 11:40:19 -0700837 args->len)) {
838 msm_obj->name[0] = '\0';
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300839 ret = -EFAULT;
Jordan Crouse860433e2019-02-19 11:40:19 -0700840 break;
841 }
Rob Clarkf05c83e2018-11-29 10:27:22 -0500842 msm_obj->name[args->len] = '\0';
843 for (i = 0; i < args->len; i++) {
844 if (!isprint(msm_obj->name[i])) {
845 msm_obj->name[i] = '\0';
846 break;
847 }
848 }
849 break;
850 case MSM_INFO_GET_NAME:
851 if (args->value && (args->len < strlen(msm_obj->name))) {
852 ret = -EINVAL;
853 break;
854 }
855 args->len = strlen(msm_obj->name);
856 if (args->value) {
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300857 if (copy_to_user(u64_to_user_ptr(args->value),
858 msm_obj->name, args->len))
859 ret = -EFAULT;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500860 }
861 break;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600862 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400863
Steve Kowalikdc9a9b32018-01-26 14:55:54 +1100864 drm_gem_object_put_unlocked(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400865
866 return ret;
867}
868
869static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
870 struct drm_file *file)
871{
Rob Clarkca762a82016-03-15 17:22:13 -0400872 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400873 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -0400874 ktime_t timeout = to_ktime(args->timeout);
Jordan Crousef97deca2017-10-20 11:06:57 -0600875 struct msm_gpu_submitqueue *queue;
876 struct msm_gpu *gpu = priv->gpu;
877 int ret;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500878
879 if (args->pad) {
880 DRM_ERROR("invalid pad: %08x\n", args->pad);
881 return -EINVAL;
882 }
883
Jordan Crousef97deca2017-10-20 11:06:57 -0600884 if (!gpu)
Rob Clarkca762a82016-03-15 17:22:13 -0400885 return 0;
886
Jordan Crousef97deca2017-10-20 11:06:57 -0600887 queue = msm_submitqueue_get(file->driver_priv, args->queueid);
888 if (!queue)
889 return -ENOENT;
890
891 ret = msm_wait_fence(gpu->rb[queue->prio]->fctx, args->fence, &timeout,
892 true);
893
894 msm_submitqueue_put(queue);
895 return ret;
Rob Clark7198e6b2013-07-19 12:59:32 -0400896}
897
Rob Clark4cd33c42016-05-17 15:44:49 -0400898static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
899 struct drm_file *file)
900{
901 struct drm_msm_gem_madvise *args = data;
902 struct drm_gem_object *obj;
903 int ret;
904
905 switch (args->madv) {
906 case MSM_MADV_DONTNEED:
907 case MSM_MADV_WILLNEED:
908 break;
909 default:
910 return -EINVAL;
911 }
912
913 ret = mutex_lock_interruptible(&dev->struct_mutex);
914 if (ret)
915 return ret;
916
917 obj = drm_gem_object_lookup(file, args->handle);
918 if (!obj) {
919 ret = -ENOENT;
920 goto unlock;
921 }
922
923 ret = msm_gem_madvise(obj, args->madv);
924 if (ret >= 0) {
925 args->retained = ret;
926 ret = 0;
927 }
928
Steve Kowalikdc9a9b32018-01-26 14:55:54 +1100929 drm_gem_object_put(obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400930
931unlock:
932 mutex_unlock(&dev->struct_mutex);
933 return ret;
934}
935
Jordan Crousef7de1542017-10-20 11:06:55 -0600936
937static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
938 struct drm_file *file)
939{
940 struct drm_msm_submitqueue *args = data;
941
942 if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
943 return -EINVAL;
944
Jordan Crousef97deca2017-10-20 11:06:57 -0600945 return msm_submitqueue_create(dev, file->driver_priv, args->prio,
Jordan Crousef7de1542017-10-20 11:06:55 -0600946 args->flags, &args->id);
947}
948
Jordan Crouseb0fb6602019-03-22 14:21:22 -0600949static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
950 struct drm_file *file)
951{
952 return msm_submitqueue_query(dev, file->driver_priv, data);
953}
Jordan Crousef7de1542017-10-20 11:06:55 -0600954
955static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
956 struct drm_file *file)
957{
958 u32 id = *(u32 *) data;
959
960 return msm_submitqueue_remove(file->driver_priv, id);
961}
962
Rob Clark7198e6b2013-07-19 12:59:32 -0400963static const struct drm_ioctl_desc msm_ioctls[] = {
Emil Velikov34127c72019-05-27 09:17:35 +0100964 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW),
965 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW),
966 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW),
967 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
968 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
969 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW),
970 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW),
971 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW),
972 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW),
973 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
974 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -0400975};
976
Rob Clarkc8afe682013-06-26 12:44:06 -0400977static const struct vm_operations_struct vm_ops = {
978 .fault = msm_gem_fault,
979 .open = drm_gem_vm_open,
980 .close = drm_gem_vm_close,
981};
982
983static const struct file_operations fops = {
984 .owner = THIS_MODULE,
985 .open = drm_open,
986 .release = drm_release,
987 .unlocked_ioctl = drm_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400988 .compat_ioctl = drm_compat_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400989 .poll = drm_poll,
990 .read = drm_read,
991 .llseek = no_llseek,
992 .mmap = msm_gem_mmap,
993};
994
995static struct drm_driver msm_driver = {
Daniel Vetter5b38e742019-01-29 11:42:46 +0100996 .driver_features = DRIVER_GEM |
Rob Clarkb4b15c82013-09-28 12:01:25 -0400997 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -0400998 DRIVER_ATOMIC |
Rob Clark05b84912013-09-28 11:28:35 -0400999 DRIVER_MODESET,
Rob Clark7198e6b2013-07-19 12:59:32 -04001000 .open = msm_open,
Daniel Vetter94df1452017-03-08 15:12:46 +01001001 .postclose = msm_postclose,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +01001002 .lastclose = drm_fb_helper_lastclose,
Rob Clarkc8afe682013-06-26 12:44:06 -04001003 .irq_handler = msm_irq,
1004 .irq_preinstall = msm_irq_preinstall,
1005 .irq_postinstall = msm_irq_postinstall,
1006 .irq_uninstall = msm_irq_uninstall,
Rob Clarkc8afe682013-06-26 12:44:06 -04001007 .enable_vblank = msm_enable_vblank,
1008 .disable_vblank = msm_disable_vblank,
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -07001009 .gem_free_object_unlocked = msm_gem_free_object,
Rob Clarkc8afe682013-06-26 12:44:06 -04001010 .gem_vm_ops = &vm_ops,
1011 .dumb_create = msm_gem_dumb_create,
1012 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark05b84912013-09-28 11:28:35 -04001013 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1014 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Rob Clark05b84912013-09-28 11:28:35 -04001015 .gem_prime_pin = msm_gem_prime_pin,
1016 .gem_prime_unpin = msm_gem_prime_unpin,
1017 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
1018 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
1019 .gem_prime_vmap = msm_gem_prime_vmap,
1020 .gem_prime_vunmap = msm_gem_prime_vunmap,
Daniel Thompson77a147e2014-11-12 11:38:14 +00001021 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -04001022#ifdef CONFIG_DEBUG_FS
1023 .debugfs_init = msm_debugfs_init,
Rob Clarkc8afe682013-06-26 12:44:06 -04001024#endif
Rob Clark7198e6b2013-07-19 12:59:32 -04001025 .ioctls = msm_ioctls,
Jordan Crouse167b6062017-05-08 14:34:59 -06001026 .num_ioctls = ARRAY_SIZE(msm_ioctls),
Rob Clarkc8afe682013-06-26 12:44:06 -04001027 .fops = &fops,
1028 .name = "msm",
1029 .desc = "MSM Snapdragon DRM",
1030 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -04001031 .major = MSM_VERSION_MAJOR,
1032 .minor = MSM_VERSION_MINOR,
1033 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -04001034};
1035
1036#ifdef CONFIG_PM_SLEEP
1037static int msm_pm_suspend(struct device *dev)
1038{
1039 struct drm_device *ddev = dev_get_drvdata(dev);
Daniel Mackec446d02018-05-28 21:53:38 +02001040 struct msm_drm_private *priv = ddev->dev_private;
Jeykumar Sankaran036bfeb2018-06-27 15:24:17 -04001041
Bruce Wang3750e782018-10-05 17:04:01 -04001042 if (WARN_ON(priv->pm_state))
1043 drm_atomic_state_put(priv->pm_state);
Rob Clarkc8afe682013-06-26 12:44:06 -04001044
Daniel Mackec446d02018-05-28 21:53:38 +02001045 priv->pm_state = drm_atomic_helper_suspend(ddev);
1046 if (IS_ERR(priv->pm_state)) {
Bruce Wang3750e782018-10-05 17:04:01 -04001047 int ret = PTR_ERR(priv->pm_state);
1048 DRM_ERROR("Failed to suspend dpu, %d\n", ret);
1049 return ret;
Daniel Mackec446d02018-05-28 21:53:38 +02001050 }
1051
Rob Clarkc8afe682013-06-26 12:44:06 -04001052 return 0;
1053}
1054
1055static int msm_pm_resume(struct device *dev)
1056{
1057 struct drm_device *ddev = dev_get_drvdata(dev);
Daniel Mackec446d02018-05-28 21:53:38 +02001058 struct msm_drm_private *priv = ddev->dev_private;
Bruce Wang3750e782018-10-05 17:04:01 -04001059 int ret;
Jeykumar Sankaran036bfeb2018-06-27 15:24:17 -04001060
Bruce Wang3750e782018-10-05 17:04:01 -04001061 if (WARN_ON(!priv->pm_state))
1062 return -ENOENT;
Rob Clarkc8afe682013-06-26 12:44:06 -04001063
Bruce Wang3750e782018-10-05 17:04:01 -04001064 ret = drm_atomic_helper_resume(ddev, priv->pm_state);
1065 if (!ret)
1066 priv->pm_state = NULL;
Rob Clarkc8afe682013-06-26 12:44:06 -04001067
Bruce Wang3750e782018-10-05 17:04:01 -04001068 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -04001069}
1070#endif
1071
Archit Taneja774e39e2017-07-28 16:17:07 +05301072#ifdef CONFIG_PM
1073static int msm_runtime_suspend(struct device *dev)
1074{
1075 struct drm_device *ddev = dev_get_drvdata(dev);
1076 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001077 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301078
1079 DBG("");
1080
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001081 if (mdss && mdss->funcs)
1082 return mdss->funcs->disable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301083
1084 return 0;
1085}
1086
1087static int msm_runtime_resume(struct device *dev)
1088{
1089 struct drm_device *ddev = dev_get_drvdata(dev);
1090 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001091 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301092
1093 DBG("");
1094
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001095 if (mdss && mdss->funcs)
1096 return mdss->funcs->enable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301097
1098 return 0;
1099}
1100#endif
1101
Rob Clarkc8afe682013-06-26 12:44:06 -04001102static const struct dev_pm_ops msm_pm_ops = {
1103 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
Archit Taneja774e39e2017-07-28 16:17:07 +05301104 SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
Rob Clarkc8afe682013-06-26 12:44:06 -04001105};
1106
1107/*
Rob Clark060530f2014-03-03 14:19:12 -05001108 * Componentized driver support:
1109 */
1110
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301111/*
1112 * NOTE: duplication of the same code as exynos or imx (or probably any other).
1113 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -05001114 */
1115static int compare_of(struct device *dev, void *data)
1116{
1117 return dev->of_node == data;
1118}
Rob Clark41e69772013-12-15 16:23:05 -05001119
Archit Taneja812070e2016-05-19 10:38:39 +05301120/*
1121 * Identify what components need to be added by parsing what remote-endpoints
1122 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1123 * is no external component that we need to add since LVDS is within MDP4
1124 * itself.
1125 */
1126static int add_components_mdp(struct device *mdp_dev,
1127 struct component_match **matchptr)
1128{
1129 struct device_node *np = mdp_dev->of_node;
1130 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +05301131 struct device *master_dev;
1132
1133 /*
1134 * on MDP4 based platforms, the MDP platform device is the component
1135 * master that adds other display interface components to itself.
1136 *
1137 * on MDP5 based platforms, the MDSS platform device is the component
1138 * master that adds MDP5 and other display interface components to
1139 * itself.
1140 */
1141 if (of_device_is_compatible(np, "qcom,mdp4"))
1142 master_dev = mdp_dev;
1143 else
1144 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +05301145
1146 for_each_endpoint_of_node(np, ep_node) {
1147 struct device_node *intf;
1148 struct of_endpoint ep;
1149 int ret;
1150
1151 ret = of_graph_parse_endpoint(ep_node, &ep);
1152 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301153 DRM_DEV_ERROR(mdp_dev, "unable to parse port endpoint\n");
Archit Taneja812070e2016-05-19 10:38:39 +05301154 of_node_put(ep_node);
1155 return ret;
1156 }
1157
1158 /*
1159 * The LCDC/LVDS port on MDP4 is a speacial case where the
1160 * remote-endpoint isn't a component that we need to add
1161 */
1162 if (of_device_is_compatible(np, "qcom,mdp4") &&
Archit Tanejad8dd8052016-11-17 12:12:03 +05301163 ep.port == 0)
Archit Taneja812070e2016-05-19 10:38:39 +05301164 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301165
1166 /*
1167 * It's okay if some of the ports don't have a remote endpoint
1168 * specified. It just means that the port isn't connected to
1169 * any external interface.
1170 */
1171 intf = of_graph_get_remote_port_parent(ep_node);
Archit Tanejad8dd8052016-11-17 12:12:03 +05301172 if (!intf)
Archit Taneja812070e2016-05-19 10:38:39 +05301173 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301174
Douglas Andersond1d9d0e2018-12-04 10:04:41 -08001175 if (of_device_is_available(intf))
1176 drm_of_component_match_add(master_dev, matchptr,
1177 compare_of, intf);
1178
Archit Taneja812070e2016-05-19 10:38:39 +05301179 of_node_put(intf);
Archit Taneja812070e2016-05-19 10:38:39 +05301180 }
1181
1182 return 0;
1183}
1184
Archit Taneja54011e22016-06-06 13:45:34 +05301185static int compare_name_mdp(struct device *dev, void *data)
1186{
1187 return (strstr(dev_name(dev), "mdp") != NULL);
1188}
1189
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301190static int add_display_components(struct device *dev,
1191 struct component_match **matchptr)
1192{
Archit Taneja54011e22016-06-06 13:45:34 +05301193 struct device *mdp_dev;
1194 int ret;
1195
1196 /*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001197 * MDP5/DPU based devices don't have a flat hierarchy. There is a top
1198 * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
1199 * Populate the children devices, find the MDP5/DPU node, and then add
1200 * the interfaces to our components list.
Archit Taneja54011e22016-06-06 13:45:34 +05301201 */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001202 if (of_device_is_compatible(dev->of_node, "qcom,mdss") ||
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301203 of_device_is_compatible(dev->of_node, "qcom,sdm845-mdss") ||
1204 of_device_is_compatible(dev->of_node, "qcom,sc7180-mdss")) {
Archit Taneja54011e22016-06-06 13:45:34 +05301205 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
1206 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301207 DRM_DEV_ERROR(dev, "failed to populate children devices\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301208 return ret;
1209 }
1210
1211 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
1212 if (!mdp_dev) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301213 DRM_DEV_ERROR(dev, "failed to find MDSS MDP node\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301214 of_platform_depopulate(dev);
1215 return -ENODEV;
1216 }
1217
1218 put_device(mdp_dev);
1219
1220 /* add the MDP component itself */
Russell King97ac0e42016-10-19 11:28:27 +01001221 drm_of_component_match_add(dev, matchptr, compare_of,
1222 mdp_dev->of_node);
Archit Taneja54011e22016-06-06 13:45:34 +05301223 } else {
1224 /* MDP4 */
1225 mdp_dev = dev;
1226 }
1227
1228 ret = add_components_mdp(mdp_dev, matchptr);
1229 if (ret)
1230 of_platform_depopulate(dev);
1231
1232 return ret;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301233}
1234
Archit Tanejadc3ea262016-05-19 13:33:52 +05301235/*
1236 * We don't know what's the best binding to link the gpu with the drm device.
1237 * Fow now, we just hunt for all the possible gpus that we support, and add them
1238 * as components.
1239 */
1240static const struct of_device_id msm_gpu_match[] = {
Rob Clark1db7afa2017-01-30 11:02:27 -05001241 { .compatible = "qcom,adreno" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301242 { .compatible = "qcom,adreno-3xx" },
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001243 { .compatible = "amd,imageon" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301244 { .compatible = "qcom,kgsl-3d0" },
1245 { },
1246};
1247
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301248static int add_gpu_components(struct device *dev,
1249 struct component_match **matchptr)
1250{
Archit Tanejadc3ea262016-05-19 13:33:52 +05301251 struct device_node *np;
1252
1253 np = of_find_matching_node(NULL, msm_gpu_match);
1254 if (!np)
1255 return 0;
1256
Jeffrey Hugo9ca7ad62019-06-26 11:00:15 -07001257 if (of_device_is_available(np))
1258 drm_of_component_match_add(dev, matchptr, compare_of, np);
Archit Tanejadc3ea262016-05-19 13:33:52 +05301259
1260 of_node_put(np);
1261
1262 return 0;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301263}
1264
Russell King84448282014-04-19 11:20:42 +01001265static int msm_drm_bind(struct device *dev)
1266{
Archit Taneja2b669872016-05-02 11:05:54 +05301267 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001268}
1269
1270static void msm_drm_unbind(struct device *dev)
1271{
Archit Taneja2b669872016-05-02 11:05:54 +05301272 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001273}
1274
1275static const struct component_master_ops msm_drm_ops = {
1276 .bind = msm_drm_bind,
1277 .unbind = msm_drm_unbind,
1278};
1279
1280/*
1281 * Platform driver:
1282 */
1283
1284static int msm_pdev_probe(struct platform_device *pdev)
1285{
1286 struct component_match *match = NULL;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301287 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301288
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001289 if (get_mdp_ver(pdev)) {
1290 ret = add_display_components(&pdev->dev, &match);
1291 if (ret)
1292 return ret;
1293 }
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301294
1295 ret = add_gpu_components(&pdev->dev, &match);
1296 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001297 goto fail;
Rob Clark060530f2014-03-03 14:19:12 -05001298
Rob Clarkc83ea572016-11-07 13:31:30 -05001299 /* on all devices that I am aware of, iommu's which can map
1300 * any address the cpu can see are used:
1301 */
1302 ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
1303 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001304 goto fail;
Rob Clarkc83ea572016-11-07 13:31:30 -05001305
Sean Paul4368a152019-06-17 16:12:51 -04001306 ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
1307 if (ret)
1308 goto fail;
1309
1310 return 0;
1311
1312fail:
1313 of_platform_depopulate(&pdev->dev);
1314 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -04001315}
1316
1317static int msm_pdev_remove(struct platform_device *pdev)
1318{
Rob Clark060530f2014-03-03 14:19:12 -05001319 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301320 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001321
1322 return 0;
1323}
1324
Rob Clark06c0dd92013-11-30 17:51:47 -05001325static const struct of_device_id dt_match[] = {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -04001326 { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
1327 { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001328 { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301329 { .compatible = "qcom,sc7180-mdss", .data = (void *)KMS_DPU },
Rob Clark06c0dd92013-11-30 17:51:47 -05001330 {}
1331};
1332MODULE_DEVICE_TABLE(of, dt_match);
1333
Rob Clarkc8afe682013-06-26 12:44:06 -04001334static struct platform_driver msm_platform_driver = {
1335 .probe = msm_pdev_probe,
1336 .remove = msm_pdev_remove,
1337 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001338 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001339 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001340 .pm = &msm_pm_ops,
1341 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001342};
1343
1344static int __init msm_drm_register(void)
1345{
Rob Clarkba4dd712017-07-06 16:33:44 -04001346 if (!modeset)
1347 return -EINVAL;
1348
Rob Clarkc8afe682013-06-26 12:44:06 -04001349 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301350 msm_mdp_register();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001351 msm_dpu_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001352 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001353 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001354 msm_hdmi_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001355 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001356 return platform_driver_register(&msm_platform_driver);
1357}
1358
1359static void __exit msm_drm_unregister(void)
1360{
1361 DBG("fini");
1362 platform_driver_unregister(&msm_platform_driver);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001363 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001364 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001365 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001366 msm_dsi_unregister();
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301367 msm_mdp_unregister();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001368 msm_dpu_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001369}
1370
1371module_init(msm_drm_register);
1372module_exit(msm_drm_unregister);
1373
1374MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1375MODULE_DESCRIPTION("MSM DRM Driver");
1376MODULE_LICENSE("GPL");