blob: ce9bb6e929c223957d4b3193379611603cee9af9 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Rob Clarkc8afe682013-06-26 12:44:06 -04002/*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04003 * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04004 * Copyright (C) 2013 Red Hat
5 * Author: Rob Clark <robdclark@gmail.com>
Rob Clarkc8afe682013-06-26 12:44:06 -04006 */
7
Sam Ravnborgfeea39a2019-08-04 08:55:51 +02008#include <linux/dma-mapping.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04009#include <linux/kthread.h>
Rob Clarkd9844572020-10-23 09:51:14 -070010#include <linux/sched/mm.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020011#include <linux/uaccess.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040012#include <uapi/linux/sched/types.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020013
14#include <drm/drm_drv.h>
15#include <drm/drm_file.h>
16#include <drm/drm_ioctl.h>
17#include <drm/drm_irq.h>
18#include <drm/drm_prime.h>
Russell King97ac0e42016-10-19 11:28:27 +010019#include <drm/drm_of.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020020#include <drm/drm_vblank.h>
Russell King97ac0e42016-10-19 11:28:27 +010021
Rob Clarkc8afe682013-06-26 12:44:06 -040022#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040023#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040024#include "msm_fence.h"
Rob Clarkf05c83e2018-11-29 10:27:22 -050025#include "msm_gem.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040026#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050027#include "msm_kms.h"
Jonathan Marekc2052a42018-11-14 17:08:04 -050028#include "adreno/adreno_gpu.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040029
Rob Clarka8d854c2016-06-01 14:02:02 -040030/*
31 * MSM driver version:
32 * - 1.0.0 - initial interface
33 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040034 * - 1.2.0 - adds explicit fence support for submit ioctl
Jordan Crousef7de1542017-10-20 11:06:55 -060035 * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
36 * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
37 * MSM_GEM_INFO ioctl.
Rob Clark1fed8df2018-11-29 10:30:04 -050038 * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
39 * GEM object's debug name
Jordan Crouseb0fb6602019-03-22 14:21:22 -060040 * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010041 * - 1.6.0 - Syncobj support
Rob Clarka8d854c2016-06-01 14:02:02 -040042 */
43#define MSM_VERSION_MAJOR 1
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010044#define MSM_VERSION_MINOR 6
Rob Clarka8d854c2016-06-01 14:02:02 -040045#define MSM_VERSION_PATCHLEVEL 0
46
Rob Clarkc8afe682013-06-26 12:44:06 -040047static const struct drm_mode_config_funcs mode_config_funcs = {
48 .fb_create = msm_framebuffer_create,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +010049 .output_poll_changed = drm_fb_helper_output_poll_changed,
Rob Clark1f920172017-10-25 12:30:51 -040050 .atomic_check = drm_atomic_helper_check,
Sean Pauld14659f2018-02-28 14:19:05 -050051 .atomic_commit = drm_atomic_helper_commit,
52};
53
54static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
55 .atomic_commit_tail = msm_atomic_commit_tail,
Rob Clarkc8afe682013-06-26 12:44:06 -040056};
57
Rob Clarkc8afe682013-06-26 12:44:06 -040058#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
59static bool reglog = false;
60MODULE_PARM_DESC(reglog, "Enable register read/write logging");
61module_param(reglog, bool, 0600);
62#else
63#define reglog 0
64#endif
65
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053066#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050067static bool fbdev = true;
68MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
69module_param(fbdev, bool, 0600);
70#endif
71
Rob Clark3a10ba82014-09-08 14:24:57 -040072static char *vram = "16m";
Rob Clark4313c7442016-02-03 14:02:04 -050073MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050074module_param(vram, charp, 0);
75
Rob Clark06d9f562016-11-05 11:08:12 -040076bool dumpstate = false;
77MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
78module_param(dumpstate, bool, 0600);
79
Rob Clarkba4dd712017-07-06 16:33:44 -040080static bool modeset = true;
81MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
82module_param(modeset, bool, 0600);
83
Rob Clark060530f2014-03-03 14:19:12 -050084/*
85 * Util/helpers:
86 */
87
Jordan Crouse8e54eea2018-08-06 11:33:21 -060088struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
89 const char *name)
90{
91 int i;
92 char n[32];
93
94 snprintf(n, sizeof(n), "%s_clk", name);
95
96 for (i = 0; bulk && i < count; i++) {
97 if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
98 return bulk[i].clk;
99 }
100
101
102 return NULL;
103}
104
Rob Clark720c3bb2017-01-30 11:30:58 -0500105struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
106{
107 struct clk *clk;
108 char name2[32];
109
110 clk = devm_clk_get(&pdev->dev, name);
111 if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
112 return clk;
113
114 snprintf(name2, sizeof(name2), "%s_clk", name);
115
116 clk = devm_clk_get(&pdev->dev, name2);
117 if (!IS_ERR(clk))
118 dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
119 "\"%s\" instead of \"%s\"\n", name, name2);
120
121 return clk;
122}
123
Lee Jonesea8742c2020-11-23 11:19:17 +0000124static void __iomem *_msm_ioremap(struct platform_device *pdev, const char *name,
125 const char *dbgname, bool quiet)
Rob Clarkc8afe682013-06-26 12:44:06 -0400126{
127 struct resource *res;
128 unsigned long size;
129 void __iomem *ptr;
130
131 if (name)
132 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
133 else
134 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
135
136 if (!res) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700137 if (!quiet)
138 DRM_DEV_ERROR(&pdev->dev, "failed to get memory resource: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400139 return ERR_PTR(-EINVAL);
140 }
141
142 size = resource_size(res);
143
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100144 ptr = devm_ioremap(&pdev->dev, res->start, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400145 if (!ptr) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700146 if (!quiet)
147 DRM_DEV_ERROR(&pdev->dev, "failed to ioremap: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400148 return ERR_PTR(-ENOMEM);
149 }
150
151 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200152 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400153
154 return ptr;
155}
156
Eric Anholt62a35e82020-06-29 11:19:21 -0700157void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
158 const char *dbgname)
159{
160 return _msm_ioremap(pdev, name, dbgname, false);
161}
162
163void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name,
164 const char *dbgname)
165{
166 return _msm_ioremap(pdev, name, dbgname, true);
167}
168
Rob Clarkc8afe682013-06-26 12:44:06 -0400169void msm_writel(u32 data, void __iomem *addr)
170{
171 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200172 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400173 writel(data, addr);
174}
175
176u32 msm_readl(const void __iomem *addr)
177{
178 u32 val = readl(addr);
179 if (reglog)
Joe Perches8dfe1622017-02-28 04:55:54 -0800180 pr_err("IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400181 return val;
182}
183
Sharat Masetty40a72b02020-11-25 12:30:14 +0530184void msm_rmw(void __iomem *addr, u32 mask, u32 or)
185{
186 u32 val = msm_readl(addr);
187
188 val &= ~mask;
189 msm_writel(val | or, addr);
190}
191
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800192struct msm_vblank_work {
193 struct work_struct work;
Hai Li78b1d472015-07-27 13:49:45 -0400194 int crtc_id;
195 bool enable;
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800196 struct msm_drm_private *priv;
Hai Li78b1d472015-07-27 13:49:45 -0400197};
198
Jeykumar Sankaran5aeb6652018-12-14 15:57:52 -0800199static void vblank_ctrl_worker(struct work_struct *work)
Hai Li78b1d472015-07-27 13:49:45 -0400200{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800201 struct msm_vblank_work *vbl_work = container_of(work,
202 struct msm_vblank_work, work);
203 struct msm_drm_private *priv = vbl_work->priv;
Hai Li78b1d472015-07-27 13:49:45 -0400204 struct msm_kms *kms = priv->kms;
Hai Li78b1d472015-07-27 13:49:45 -0400205
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800206 if (vbl_work->enable)
207 kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
208 else
209 kms->funcs->disable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
Hai Li78b1d472015-07-27 13:49:45 -0400210
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800211 kfree(vbl_work);
Hai Li78b1d472015-07-27 13:49:45 -0400212}
213
214static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
215 int crtc_id, bool enable)
216{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800217 struct msm_vblank_work *vbl_work;
Hai Li78b1d472015-07-27 13:49:45 -0400218
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800219 vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
220 if (!vbl_work)
Hai Li78b1d472015-07-27 13:49:45 -0400221 return -ENOMEM;
222
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800223 INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
Hai Li78b1d472015-07-27 13:49:45 -0400224
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800225 vbl_work->crtc_id = crtc_id;
226 vbl_work->enable = enable;
227 vbl_work->priv = priv;
Hai Li78b1d472015-07-27 13:49:45 -0400228
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800229 queue_work(priv->wq, &vbl_work->work);
Hai Li78b1d472015-07-27 13:49:45 -0400230
231 return 0;
232}
233
Archit Taneja2b669872016-05-02 11:05:54 +0530234static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400235{
Archit Taneja2b669872016-05-02 11:05:54 +0530236 struct platform_device *pdev = to_platform_device(dev);
237 struct drm_device *ddev = platform_get_drvdata(pdev);
238 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400239 struct msm_kms *kms = priv->kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400240 struct msm_mdss *mdss = priv->mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400241 int i;
Hai Li78b1d472015-07-27 13:49:45 -0400242
Sean Paul2aa31762019-05-24 16:29:13 -0400243 /*
244 * Shutdown the hw if we're far enough along where things might be on.
245 * If we run this too early, we'll end up panicking in any variety of
246 * places. Since we don't register the drm device until late in
247 * msm_drm_init, drm_dev->registered is used as an indicator that the
248 * shutdown will be successful.
249 */
250 if (ddev->registered) {
251 drm_dev_unregister(ddev);
252 drm_atomic_helper_shutdown(ddev);
253 }
254
Hai Li78b1d472015-07-27 13:49:45 -0400255 /* We must cancel and cleanup any pending vblank enable/disable
256 * work before drm_irq_uninstall() to avoid work re-enabling an
257 * irq after uninstall has disabled it.
258 */
Rob Clarkc8afe682013-06-26 12:44:06 -0400259
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800260 flush_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400261
Jeykumar Sankarand9db30c2018-12-14 15:57:54 -0800262 /* clean up event worker threads */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400263 for (i = 0; i < priv->num_crtcs; i++) {
Bernard1041dee2020-07-21 09:33:03 +0800264 if (priv->event_thread[i].worker)
265 kthread_destroy_worker(priv->event_thread[i].worker);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400266 }
267
Rob Clark68209392016-05-17 16:19:32 -0400268 msm_gem_shrinker_cleanup(ddev);
269
Archit Taneja2b669872016-05-02 11:05:54 +0530270 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530271
Noralf Trønnes85eac472017-03-07 21:49:22 +0100272 msm_perf_debugfs_cleanup(priv);
273 msm_rd_debugfs_cleanup(priv);
274
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530275#ifdef CONFIG_DRM_FBDEV_EMULATION
276 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530277 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530278#endif
Sean Paul2aa31762019-05-24 16:29:13 -0400279
Archit Taneja2b669872016-05-02 11:05:54 +0530280 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400281
Archit Taneja2b669872016-05-02 11:05:54 +0530282 pm_runtime_get_sync(dev);
283 drm_irq_uninstall(ddev);
284 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400285
Archit Taneja16976082016-11-03 17:36:18 +0530286 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400287 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400288
Rob Clark871d8122013-11-16 12:56:06 -0500289 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700290 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500291 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530292 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700293 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500294 }
295
Archit Taneja2b669872016-05-02 11:05:54 +0530296 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500297
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400298 if (mdss && mdss->funcs)
299 mdss->funcs->destroy(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530300
Archit Taneja2b669872016-05-02 11:05:54 +0530301 ddev->dev_private = NULL;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200302 drm_dev_put(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400303
Sean Paul2aa31762019-05-24 16:29:13 -0400304 destroy_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400305 kfree(priv);
306
307 return 0;
308}
309
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400310#define KMS_MDP4 4
311#define KMS_MDP5 5
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400312#define KMS_DPU 3
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400313
Rob Clark06c0dd92013-11-30 17:51:47 -0500314static int get_mdp_ver(struct platform_device *pdev)
315{
Rob Clark06c0dd92013-11-30 17:51:47 -0500316 struct device *dev = &pdev->dev;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530317
318 return (int) (unsigned long) of_device_get_match_data(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500319}
320
Rob Clark072f1f92015-03-03 15:04:25 -0500321#include <linux/of_address.h>
322
Jonathan Marekc2052a42018-11-14 17:08:04 -0500323bool msm_use_mmu(struct drm_device *dev)
324{
325 struct msm_drm_private *priv = dev->dev_private;
326
327 /* a2xx comes with its own MMU */
328 return priv->is_a2xx || iommu_present(&platform_bus_type);
329}
330
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500331static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400332{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500333 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530334 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500335 unsigned long size = 0;
336 int ret = 0;
337
Rob Clark072f1f92015-03-03 15:04:25 -0500338 /* In the device-tree world, we could have a 'memory-region'
339 * phandle, which gives us a link to our "vram". Allocating
340 * is all nicely abstracted behind the dma api, but we need
341 * to know the entire size to allocate it all in one go. There
342 * are two cases:
343 * 1) device with no IOMMU, in which case we need exclusive
344 * access to a VRAM carveout big enough for all gpu
345 * buffers
346 * 2) device with IOMMU, but where the bootloader puts up
347 * a splash screen. In this case, the VRAM carveout
348 * need only be large enough for fbdev fb. But we need
349 * exclusive access to the buffer to avoid the kernel
350 * using those pages for other purposes (which appears
351 * as corruption on screen before we have a chance to
352 * load and do initial modeset)
353 */
Rob Clark072f1f92015-03-03 15:04:25 -0500354
355 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
356 if (node) {
357 struct resource r;
358 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800359 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500360 if (ret)
361 return ret;
362 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200363 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400364
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530365 /* if we have no IOMMU, then we need to use carveout allocator.
366 * Grab the entire CMA chunk carved out in early startup in
367 * mach-msm:
368 */
Jonathan Marekc2052a42018-11-14 17:08:04 -0500369 } else if (!msm_use_mmu(dev)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500370 DRM_INFO("using %s VRAM carveout\n", vram);
371 size = memparse(vram, NULL);
372 }
373
374 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700375 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500376 void *p;
377
Rob Clark871d8122013-11-16 12:56:06 -0500378 priv->vram.size = size;
379
380 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600381 spin_lock_init(&priv->vram.lock);
Rob Clark871d8122013-11-16 12:56:06 -0500382
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700383 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
384 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500385
386 /* note that for no-kernel-mapping, the vaddr returned
387 * is bogus, but non-null if allocation succeeded:
388 */
389 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700390 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500391 if (!p) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530392 DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
Rob Clark871d8122013-11-16 12:56:06 -0500393 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500394 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500395 }
396
Mamta Shukla6a41da12018-10-20 23:19:26 +0530397 DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
Rob Clark871d8122013-11-16 12:56:06 -0500398 (uint32_t)priv->vram.paddr,
399 (uint32_t)(priv->vram.paddr + size));
400 }
401
Rob Clark072f1f92015-03-03 15:04:25 -0500402 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500403}
404
Archit Taneja2b669872016-05-02 11:05:54 +0530405static int msm_drm_init(struct device *dev, struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500406{
Archit Taneja2b669872016-05-02 11:05:54 +0530407 struct platform_device *pdev = to_platform_device(dev);
408 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500409 struct msm_drm_private *priv;
410 struct msm_kms *kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400411 struct msm_mdss *mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400412 int ret, i;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500413
Archit Taneja2b669872016-05-02 11:05:54 +0530414 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200415 if (IS_ERR(ddev)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530416 DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200417 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500418 }
419
Archit Taneja2b669872016-05-02 11:05:54 +0530420 platform_set_drvdata(pdev, ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530421
422 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
423 if (!priv) {
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400424 ret = -ENOMEM;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200425 goto err_put_drm_dev;
Archit Taneja2b669872016-05-02 11:05:54 +0530426 }
427
428 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400429 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500430
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400431 switch (get_mdp_ver(pdev)) {
432 case KMS_MDP5:
433 ret = mdp5_mdss_init(ddev);
434 break;
435 case KMS_DPU:
436 ret = dpu_mdss_init(ddev);
437 break;
438 default:
439 ret = 0;
440 break;
441 }
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400442 if (ret)
443 goto err_free_priv;
Archit Taneja0a6030d2016-05-08 21:36:28 +0530444
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400445 mdss = priv->mdss;
446
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500447 priv->wq = alloc_ordered_workqueue("msm", 0);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500448
Rob Clark3edfa302020-11-16 09:48:51 -0800449 INIT_LIST_HEAD(&priv->inactive_willneed);
450 INIT_LIST_HEAD(&priv->inactive_dontneed);
Rob Clarkd9844572020-10-23 09:51:14 -0700451 mutex_init(&priv->mm_lock);
452
453 /* Teach lockdep about lock ordering wrt. shrinker: */
454 fs_reclaim_acquire(GFP_KERNEL);
455 might_lock(&priv->mm_lock);
456 fs_reclaim_release(GFP_KERNEL);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500457
Archit Taneja2b669872016-05-02 11:05:54 +0530458 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500459
460 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530461 ret = component_bind_all(dev, ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400462 if (ret)
463 goto err_destroy_mdss;
Rob Clark060530f2014-03-03 14:19:12 -0500464
Archit Taneja2b669872016-05-02 11:05:54 +0530465 ret = msm_init_vram(ddev);
Rob Clark13f15562015-05-07 15:20:13 -0400466 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400467 goto err_msm_uninit;
Rob Clark13f15562015-05-07 15:20:13 -0400468
Robin Murphyd5653a92020-09-03 22:04:03 +0100469 dma_set_max_seg_size(dev, UINT_MAX);
Sean Pauldb735fc2020-01-21 11:18:48 -0800470
Rob Clark68209392016-05-17 16:19:32 -0400471 msm_gem_shrinker_init(ddev);
472
Rob Clark06c0dd92013-11-30 17:51:47 -0500473 switch (get_mdp_ver(pdev)) {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400474 case KMS_MDP4:
Archit Taneja2b669872016-05-02 11:05:54 +0530475 kms = mdp4_kms_init(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530476 priv->kms = kms;
Rob Clark06c0dd92013-11-30 17:51:47 -0500477 break;
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400478 case KMS_MDP5:
Archit Taneja392ae6e2016-06-14 18:24:54 +0530479 kms = mdp5_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500480 break;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400481 case KMS_DPU:
482 kms = dpu_kms_init(ddev);
483 priv->kms = kms;
484 break;
Rob Clark06c0dd92013-11-30 17:51:47 -0500485 default:
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500486 /* valid only for the dummy headless case, where of_node=NULL */
487 WARN_ON(dev->of_node);
488 kms = NULL;
Rob Clark06c0dd92013-11-30 17:51:47 -0500489 break;
490 }
491
Rob Clarkc8afe682013-06-26 12:44:06 -0400492 if (IS_ERR(kms)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530493 DRM_DEV_ERROR(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200494 ret = PTR_ERR(kms);
Jonathan Marekb2ccfdf2018-11-21 20:52:35 -0500495 priv->kms = NULL;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400496 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400497 }
498
Jeykumar Sankaranbb676df2018-06-11 14:13:20 -0700499 /* Enable normalization of plane zpos */
500 ddev->mode_config.normalize_zpos = true;
501
Rob Clarkc8afe682013-06-26 12:44:06 -0400502 if (kms) {
Rob Clark2d99ced2019-08-29 09:45:16 -0700503 kms->dev = ddev;
Rob Clarkc8afe682013-06-26 12:44:06 -0400504 ret = kms->funcs->hw_init(kms);
505 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530506 DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400507 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400508 }
509 }
510
Archit Taneja2b669872016-05-02 11:05:54 +0530511 ddev->mode_config.funcs = &mode_config_funcs;
Sean Pauld14659f2018-02-28 14:19:05 -0500512 ddev->mode_config.helper_private = &mode_config_helper_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400513
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400514 for (i = 0; i < priv->num_crtcs; i++) {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400515 /* initialize event thread */
516 priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400517 priv->event_thread[i].dev = ddev;
Bernard1041dee2020-07-21 09:33:03 +0800518 priv->event_thread[i].worker = kthread_create_worker(0,
519 "crtc_event:%d", priv->event_thread[i].crtc_id);
520 if (IS_ERR(priv->event_thread[i].worker)) {
Linus Torvalds4971f092018-12-25 11:48:26 -0800521 DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700522 goto err_msm_uninit;
523 }
524
Linus Torvalds6d2b84a2020-08-06 11:55:43 -0700525 sched_set_fifo(priv->event_thread[i].worker->task);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400526 }
527
Archit Taneja2b669872016-05-02 11:05:54 +0530528 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400529 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530530 DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400531 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400532 }
533
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530534 if (kms) {
535 pm_runtime_get_sync(dev);
536 ret = drm_irq_install(ddev, kms->irq);
537 pm_runtime_put_sync(dev);
538 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530539 DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400540 goto err_msm_uninit;
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530541 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400542 }
543
Archit Taneja2b669872016-05-02 11:05:54 +0530544 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400545 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400546 goto err_msm_uninit;
Rob Clarka7d3c952014-05-30 14:47:38 -0400547
Archit Taneja2b669872016-05-02 11:05:54 +0530548 drm_mode_config_reset(ddev);
549
550#ifdef CONFIG_DRM_FBDEV_EMULATION
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500551 if (kms && fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530552 priv->fbdev = msm_fbdev_init(ddev);
553#endif
554
555 ret = msm_debugfs_late_init(ddev);
556 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400557 goto err_msm_uninit;
Archit Taneja2b669872016-05-02 11:05:54 +0530558
559 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400560
561 return 0;
562
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400563err_msm_uninit:
Archit Taneja2b669872016-05-02 11:05:54 +0530564 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400565 return ret;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400566err_destroy_mdss:
567 if (mdss && mdss->funcs)
568 mdss->funcs->destroy(ddev);
569err_free_priv:
570 kfree(priv);
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200571err_put_drm_dev:
572 drm_dev_put(ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400573 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -0400574}
575
Archit Taneja2b669872016-05-02 11:05:54 +0530576/*
577 * DRM operations:
578 */
579
Rob Clark7198e6b2013-07-19 12:59:32 -0400580static void load_gpu(struct drm_device *dev)
581{
Rob Clarka1ad3522014-07-11 11:59:22 -0400582 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400583 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400584
Rob Clarka1ad3522014-07-11 11:59:22 -0400585 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400586
Rob Clarke2550b72014-09-05 13:30:27 -0400587 if (!priv->gpu)
588 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400589
Rob Clarka1ad3522014-07-11 11:59:22 -0400590 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400591}
592
Jordan Crousef97deca2017-10-20 11:06:57 -0600593static int context_init(struct drm_device *dev, struct drm_file *file)
Rob Clark7198e6b2013-07-19 12:59:32 -0400594{
Jordan Crouse295b22a2019-05-07 12:02:07 -0600595 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400596 struct msm_file_private *ctx;
597
Rob Clark7198e6b2013-07-19 12:59:32 -0400598 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
599 if (!ctx)
600 return -ENOMEM;
601
Jordan Crousecf655d62020-08-17 15:01:36 -0700602 kref_init(&ctx->ref);
Jordan Crousef97deca2017-10-20 11:06:57 -0600603 msm_submitqueue_init(dev, ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600604
Rob Clark25faf2f2020-08-17 15:01:45 -0700605 ctx->aspace = msm_gpu_create_private_address_space(priv->gpu, current);
Rob Clark7198e6b2013-07-19 12:59:32 -0400606 file->driver_priv = ctx;
607
608 return 0;
609}
610
Jordan Crousef7de1542017-10-20 11:06:55 -0600611static int msm_open(struct drm_device *dev, struct drm_file *file)
612{
613 /* For now, load gpu on open.. to avoid the requirement of having
614 * firmware in the initrd.
615 */
616 load_gpu(dev);
617
Jordan Crousef97deca2017-10-20 11:06:57 -0600618 return context_init(dev, file);
Jordan Crousef7de1542017-10-20 11:06:55 -0600619}
620
621static void context_close(struct msm_file_private *ctx)
622{
623 msm_submitqueue_close(ctx);
Jordan Crousecf655d62020-08-17 15:01:36 -0700624 msm_file_private_put(ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600625}
626
Daniel Vetter94df1452017-03-08 15:12:46 +0100627static void msm_postclose(struct drm_device *dev, struct drm_file *file)
Rob Clarkc8afe682013-06-26 12:44:06 -0400628{
629 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400630 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400631
Rob Clark7198e6b2013-07-19 12:59:32 -0400632 mutex_lock(&dev->struct_mutex);
633 if (ctx == priv->lastctx)
634 priv->lastctx = NULL;
635 mutex_unlock(&dev->struct_mutex);
636
Jordan Crousef7de1542017-10-20 11:06:55 -0600637 context_close(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400638}
639
Daniel Vettere9f0d762013-12-11 11:34:42 +0100640static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400641{
642 struct drm_device *dev = arg;
643 struct msm_drm_private *priv = dev->dev_private;
644 struct msm_kms *kms = priv->kms;
645 BUG_ON(!kms);
646 return kms->funcs->irq(kms);
647}
648
649static void msm_irq_preinstall(struct drm_device *dev)
650{
651 struct msm_drm_private *priv = dev->dev_private;
652 struct msm_kms *kms = priv->kms;
653 BUG_ON(!kms);
654 kms->funcs->irq_preinstall(kms);
655}
656
657static int msm_irq_postinstall(struct drm_device *dev)
658{
659 struct msm_drm_private *priv = dev->dev_private;
660 struct msm_kms *kms = priv->kms;
661 BUG_ON(!kms);
Jordan Crouseab07e0c2018-12-03 15:47:19 -0700662
663 if (kms->funcs->irq_postinstall)
664 return kms->funcs->irq_postinstall(kms);
665
666 return 0;
Rob Clarkc8afe682013-06-26 12:44:06 -0400667}
668
669static void msm_irq_uninstall(struct drm_device *dev)
670{
671 struct msm_drm_private *priv = dev->dev_private;
672 struct msm_kms *kms = priv->kms;
673 BUG_ON(!kms);
674 kms->funcs->irq_uninstall(kms);
675}
676
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100677int msm_crtc_enable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400678{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100679 struct drm_device *dev = crtc->dev;
680 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400681 struct msm_drm_private *priv = dev->dev_private;
682 struct msm_kms *kms = priv->kms;
683 if (!kms)
684 return -ENXIO;
Thierry Reding88e72712015-09-24 18:35:31 +0200685 DBG("dev=%p, crtc=%u", dev, pipe);
686 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400687}
688
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100689void msm_crtc_disable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400690{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100691 struct drm_device *dev = crtc->dev;
692 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400693 struct msm_drm_private *priv = dev->dev_private;
694 struct msm_kms *kms = priv->kms;
695 if (!kms)
696 return;
Thierry Reding88e72712015-09-24 18:35:31 +0200697 DBG("dev=%p, crtc=%u", dev, pipe);
698 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400699}
700
701/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400702 * DRM ioctls:
703 */
704
705static int msm_ioctl_get_param(struct drm_device *dev, void *data,
706 struct drm_file *file)
707{
708 struct msm_drm_private *priv = dev->dev_private;
709 struct drm_msm_param *args = data;
710 struct msm_gpu *gpu;
711
712 /* for now, we just have 3d pipe.. eventually this would need to
713 * be more clever to dispatch to appropriate gpu module:
714 */
715 if (args->pipe != MSM_PIPE_3D0)
716 return -EINVAL;
717
718 gpu = priv->gpu;
719
720 if (!gpu)
721 return -ENXIO;
722
723 return gpu->funcs->get_param(gpu, args->param, &args->value);
724}
725
726static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
727 struct drm_file *file)
728{
729 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500730
731 if (args->flags & ~MSM_BO_FLAGS) {
732 DRM_ERROR("invalid flags: %08x\n", args->flags);
733 return -EINVAL;
734 }
735
Rob Clark7198e6b2013-07-19 12:59:32 -0400736 return msm_gem_new_handle(dev, file, args->size,
Jordan Crouse0815d772018-11-07 15:35:52 -0700737 args->flags, &args->handle, NULL);
Rob Clark7198e6b2013-07-19 12:59:32 -0400738}
739
Rob Clark56c2da82015-05-11 11:50:03 -0400740static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
741{
742 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
743}
Rob Clark7198e6b2013-07-19 12:59:32 -0400744
745static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
746 struct drm_file *file)
747{
748 struct drm_msm_gem_cpu_prep *args = data;
749 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400750 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400751 int ret;
752
Rob Clark93ddb0d2014-03-03 09:42:33 -0500753 if (args->op & ~MSM_PREP_FLAGS) {
754 DRM_ERROR("invalid op: %08x\n", args->op);
755 return -EINVAL;
756 }
757
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100758 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400759 if (!obj)
760 return -ENOENT;
761
Rob Clark56c2da82015-05-11 11:50:03 -0400762 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400763
Emil Velikovf7d33952020-05-15 10:51:04 +0100764 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400765
766 return ret;
767}
768
769static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
770 struct drm_file *file)
771{
772 struct drm_msm_gem_cpu_fini *args = data;
773 struct drm_gem_object *obj;
774 int ret;
775
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100776 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400777 if (!obj)
778 return -ENOENT;
779
780 ret = msm_gem_cpu_fini(obj);
781
Emil Velikovf7d33952020-05-15 10:51:04 +0100782 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400783
784 return ret;
785}
786
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600787static int msm_ioctl_gem_info_iova(struct drm_device *dev,
Jordan Crouse933415e2020-08-17 15:01:40 -0700788 struct drm_file *file, struct drm_gem_object *obj,
789 uint64_t *iova)
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600790{
Jordan Crouse933415e2020-08-17 15:01:40 -0700791 struct msm_file_private *ctx = file->driver_priv;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600792
Jordan Crouse933415e2020-08-17 15:01:40 -0700793 if (!ctx->aspace)
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600794 return -EINVAL;
795
Jordan Crouse9fe041f2018-11-07 15:35:50 -0700796 /*
797 * Don't pin the memory here - just get an address so that userspace can
798 * be productive
799 */
Jordan Crouse933415e2020-08-17 15:01:40 -0700800 return msm_gem_get_iova(obj, ctx->aspace, iova);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600801}
802
Rob Clark7198e6b2013-07-19 12:59:32 -0400803static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
804 struct drm_file *file)
805{
806 struct drm_msm_gem_info *args = data;
807 struct drm_gem_object *obj;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500808 struct msm_gem_object *msm_obj;
809 int i, ret = 0;
Rob Clark7198e6b2013-07-19 12:59:32 -0400810
Rob Clark789d2e52018-11-29 09:54:42 -0500811 if (args->pad)
Rob Clark7198e6b2013-07-19 12:59:32 -0400812 return -EINVAL;
813
Rob Clark789d2e52018-11-29 09:54:42 -0500814 switch (args->info) {
815 case MSM_INFO_GET_OFFSET:
816 case MSM_INFO_GET_IOVA:
817 /* value returned as immediate, not pointer, so len==0: */
818 if (args->len)
819 return -EINVAL;
820 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500821 case MSM_INFO_SET_NAME:
822 case MSM_INFO_GET_NAME:
823 break;
Rob Clark789d2e52018-11-29 09:54:42 -0500824 default:
825 return -EINVAL;
826 }
827
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100828 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400829 if (!obj)
830 return -ENOENT;
831
Rob Clarkf05c83e2018-11-29 10:27:22 -0500832 msm_obj = to_msm_bo(obj);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600833
Rob Clark789d2e52018-11-29 09:54:42 -0500834 switch (args->info) {
835 case MSM_INFO_GET_OFFSET:
836 args->value = msm_gem_mmap_offset(obj);
837 break;
838 case MSM_INFO_GET_IOVA:
Jordan Crouse933415e2020-08-17 15:01:40 -0700839 ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value);
Rob Clark789d2e52018-11-29 09:54:42 -0500840 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500841 case MSM_INFO_SET_NAME:
842 /* length check should leave room for terminating null: */
843 if (args->len >= sizeof(msm_obj->name)) {
844 ret = -EINVAL;
845 break;
846 }
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300847 if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
Jordan Crouse860433e2019-02-19 11:40:19 -0700848 args->len)) {
849 msm_obj->name[0] = '\0';
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300850 ret = -EFAULT;
Jordan Crouse860433e2019-02-19 11:40:19 -0700851 break;
852 }
Rob Clarkf05c83e2018-11-29 10:27:22 -0500853 msm_obj->name[args->len] = '\0';
854 for (i = 0; i < args->len; i++) {
855 if (!isprint(msm_obj->name[i])) {
856 msm_obj->name[i] = '\0';
857 break;
858 }
859 }
860 break;
861 case MSM_INFO_GET_NAME:
862 if (args->value && (args->len < strlen(msm_obj->name))) {
863 ret = -EINVAL;
864 break;
865 }
866 args->len = strlen(msm_obj->name);
867 if (args->value) {
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300868 if (copy_to_user(u64_to_user_ptr(args->value),
869 msm_obj->name, args->len))
870 ret = -EFAULT;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500871 }
872 break;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600873 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400874
Emil Velikovf7d33952020-05-15 10:51:04 +0100875 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400876
877 return ret;
878}
879
880static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
881 struct drm_file *file)
882{
Rob Clarkca762a82016-03-15 17:22:13 -0400883 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400884 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -0400885 ktime_t timeout = to_ktime(args->timeout);
Jordan Crousef97deca2017-10-20 11:06:57 -0600886 struct msm_gpu_submitqueue *queue;
887 struct msm_gpu *gpu = priv->gpu;
888 int ret;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500889
890 if (args->pad) {
891 DRM_ERROR("invalid pad: %08x\n", args->pad);
892 return -EINVAL;
893 }
894
Jordan Crousef97deca2017-10-20 11:06:57 -0600895 if (!gpu)
Rob Clarkca762a82016-03-15 17:22:13 -0400896 return 0;
897
Jordan Crousef97deca2017-10-20 11:06:57 -0600898 queue = msm_submitqueue_get(file->driver_priv, args->queueid);
899 if (!queue)
900 return -ENOENT;
901
902 ret = msm_wait_fence(gpu->rb[queue->prio]->fctx, args->fence, &timeout,
903 true);
904
905 msm_submitqueue_put(queue);
906 return ret;
Rob Clark7198e6b2013-07-19 12:59:32 -0400907}
908
Rob Clark4cd33c42016-05-17 15:44:49 -0400909static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
910 struct drm_file *file)
911{
912 struct drm_msm_gem_madvise *args = data;
913 struct drm_gem_object *obj;
914 int ret;
915
916 switch (args->madv) {
917 case MSM_MADV_DONTNEED:
918 case MSM_MADV_WILLNEED:
919 break;
920 default:
921 return -EINVAL;
922 }
923
Rob Clark4cd33c42016-05-17 15:44:49 -0400924 obj = drm_gem_object_lookup(file, args->handle);
925 if (!obj) {
Rob Clarkf92f0262020-10-23 09:51:22 -0700926 return -ENOENT;
Rob Clark4cd33c42016-05-17 15:44:49 -0400927 }
928
929 ret = msm_gem_madvise(obj, args->madv);
930 if (ret >= 0) {
931 args->retained = ret;
932 ret = 0;
933 }
934
Rob Clarkf92f0262020-10-23 09:51:22 -0700935 drm_gem_object_put(obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400936
Rob Clark4cd33c42016-05-17 15:44:49 -0400937 return ret;
938}
939
Jordan Crousef7de1542017-10-20 11:06:55 -0600940
941static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
942 struct drm_file *file)
943{
944 struct drm_msm_submitqueue *args = data;
945
946 if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
947 return -EINVAL;
948
Jordan Crousef97deca2017-10-20 11:06:57 -0600949 return msm_submitqueue_create(dev, file->driver_priv, args->prio,
Jordan Crousef7de1542017-10-20 11:06:55 -0600950 args->flags, &args->id);
951}
952
Jordan Crouseb0fb6602019-03-22 14:21:22 -0600953static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
954 struct drm_file *file)
955{
956 return msm_submitqueue_query(dev, file->driver_priv, data);
957}
Jordan Crousef7de1542017-10-20 11:06:55 -0600958
959static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
960 struct drm_file *file)
961{
962 u32 id = *(u32 *) data;
963
964 return msm_submitqueue_remove(file->driver_priv, id);
965}
966
Rob Clark7198e6b2013-07-19 12:59:32 -0400967static const struct drm_ioctl_desc msm_ioctls[] = {
Emil Velikov34127c72019-05-27 09:17:35 +0100968 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW),
969 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW),
970 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW),
971 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
972 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
973 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW),
974 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW),
975 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW),
976 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW),
977 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
978 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -0400979};
980
Rob Clarkc8afe682013-06-26 12:44:06 -0400981static const struct vm_operations_struct vm_ops = {
982 .fault = msm_gem_fault,
983 .open = drm_gem_vm_open,
984 .close = drm_gem_vm_close,
985};
986
987static const struct file_operations fops = {
988 .owner = THIS_MODULE,
989 .open = drm_open,
990 .release = drm_release,
991 .unlocked_ioctl = drm_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400992 .compat_ioctl = drm_compat_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400993 .poll = drm_poll,
994 .read = drm_read,
995 .llseek = no_llseek,
996 .mmap = msm_gem_mmap,
997};
998
999static struct drm_driver msm_driver = {
Daniel Vetter5b38e742019-01-29 11:42:46 +01001000 .driver_features = DRIVER_GEM |
Rob Clarkb4b15c82013-09-28 12:01:25 -04001001 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -04001002 DRIVER_ATOMIC |
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +01001003 DRIVER_MODESET |
1004 DRIVER_SYNCOBJ,
Rob Clark7198e6b2013-07-19 12:59:32 -04001005 .open = msm_open,
Daniel Vetter94df1452017-03-08 15:12:46 +01001006 .postclose = msm_postclose,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +01001007 .lastclose = drm_fb_helper_lastclose,
Rob Clarkc8afe682013-06-26 12:44:06 -04001008 .irq_handler = msm_irq,
1009 .irq_preinstall = msm_irq_preinstall,
1010 .irq_postinstall = msm_irq_postinstall,
1011 .irq_uninstall = msm_irq_uninstall,
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -07001012 .gem_free_object_unlocked = msm_gem_free_object,
Rob Clarkc8afe682013-06-26 12:44:06 -04001013 .gem_vm_ops = &vm_ops,
1014 .dumb_create = msm_gem_dumb_create,
1015 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark05b84912013-09-28 11:28:35 -04001016 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1017 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Rob Clark05b84912013-09-28 11:28:35 -04001018 .gem_prime_pin = msm_gem_prime_pin,
1019 .gem_prime_unpin = msm_gem_prime_unpin,
1020 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
1021 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
1022 .gem_prime_vmap = msm_gem_prime_vmap,
1023 .gem_prime_vunmap = msm_gem_prime_vunmap,
Daniel Thompson77a147e2014-11-12 11:38:14 +00001024 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -04001025#ifdef CONFIG_DEBUG_FS
1026 .debugfs_init = msm_debugfs_init,
Rob Clarkc8afe682013-06-26 12:44:06 -04001027#endif
Rob Clark7198e6b2013-07-19 12:59:32 -04001028 .ioctls = msm_ioctls,
Jordan Crouse167b6062017-05-08 14:34:59 -06001029 .num_ioctls = ARRAY_SIZE(msm_ioctls),
Rob Clarkc8afe682013-06-26 12:44:06 -04001030 .fops = &fops,
1031 .name = "msm",
1032 .desc = "MSM Snapdragon DRM",
1033 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -04001034 .major = MSM_VERSION_MAJOR,
1035 .minor = MSM_VERSION_MINOR,
1036 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -04001037};
1038
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301039static int __maybe_unused msm_runtime_suspend(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301040{
1041 struct drm_device *ddev = dev_get_drvdata(dev);
1042 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001043 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301044
1045 DBG("");
1046
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001047 if (mdss && mdss->funcs)
1048 return mdss->funcs->disable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301049
1050 return 0;
1051}
1052
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301053static int __maybe_unused msm_runtime_resume(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301054{
1055 struct drm_device *ddev = dev_get_drvdata(dev);
1056 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001057 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301058
1059 DBG("");
1060
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001061 if (mdss && mdss->funcs)
1062 return mdss->funcs->enable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301063
1064 return 0;
1065}
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301066
1067static int __maybe_unused msm_pm_suspend(struct device *dev)
1068{
1069
1070 if (pm_runtime_suspended(dev))
1071 return 0;
1072
1073 return msm_runtime_suspend(dev);
1074}
1075
1076static int __maybe_unused msm_pm_resume(struct device *dev)
1077{
1078 if (pm_runtime_suspended(dev))
1079 return 0;
1080
1081 return msm_runtime_resume(dev);
1082}
1083
1084static int __maybe_unused msm_pm_prepare(struct device *dev)
1085{
1086 struct drm_device *ddev = dev_get_drvdata(dev);
1087
1088 return drm_mode_config_helper_suspend(ddev);
1089}
1090
1091static void __maybe_unused msm_pm_complete(struct device *dev)
1092{
1093 struct drm_device *ddev = dev_get_drvdata(dev);
1094
1095 drm_mode_config_helper_resume(ddev);
1096}
Archit Taneja774e39e2017-07-28 16:17:07 +05301097
Rob Clarkc8afe682013-06-26 12:44:06 -04001098static const struct dev_pm_ops msm_pm_ops = {
1099 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
Archit Taneja774e39e2017-07-28 16:17:07 +05301100 SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301101 .prepare = msm_pm_prepare,
1102 .complete = msm_pm_complete,
Rob Clarkc8afe682013-06-26 12:44:06 -04001103};
1104
1105/*
Rob Clark060530f2014-03-03 14:19:12 -05001106 * Componentized driver support:
1107 */
1108
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301109/*
1110 * NOTE: duplication of the same code as exynos or imx (or probably any other).
1111 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -05001112 */
1113static int compare_of(struct device *dev, void *data)
1114{
1115 return dev->of_node == data;
1116}
Rob Clark41e69772013-12-15 16:23:05 -05001117
Archit Taneja812070e2016-05-19 10:38:39 +05301118/*
1119 * Identify what components need to be added by parsing what remote-endpoints
1120 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1121 * is no external component that we need to add since LVDS is within MDP4
1122 * itself.
1123 */
1124static int add_components_mdp(struct device *mdp_dev,
1125 struct component_match **matchptr)
1126{
1127 struct device_node *np = mdp_dev->of_node;
1128 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +05301129 struct device *master_dev;
1130
1131 /*
1132 * on MDP4 based platforms, the MDP platform device is the component
1133 * master that adds other display interface components to itself.
1134 *
1135 * on MDP5 based platforms, the MDSS platform device is the component
1136 * master that adds MDP5 and other display interface components to
1137 * itself.
1138 */
1139 if (of_device_is_compatible(np, "qcom,mdp4"))
1140 master_dev = mdp_dev;
1141 else
1142 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +05301143
1144 for_each_endpoint_of_node(np, ep_node) {
1145 struct device_node *intf;
1146 struct of_endpoint ep;
1147 int ret;
1148
1149 ret = of_graph_parse_endpoint(ep_node, &ep);
1150 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301151 DRM_DEV_ERROR(mdp_dev, "unable to parse port endpoint\n");
Archit Taneja812070e2016-05-19 10:38:39 +05301152 of_node_put(ep_node);
1153 return ret;
1154 }
1155
1156 /*
1157 * The LCDC/LVDS port on MDP4 is a speacial case where the
1158 * remote-endpoint isn't a component that we need to add
1159 */
1160 if (of_device_is_compatible(np, "qcom,mdp4") &&
Archit Tanejad8dd8052016-11-17 12:12:03 +05301161 ep.port == 0)
Archit Taneja812070e2016-05-19 10:38:39 +05301162 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301163
1164 /*
1165 * It's okay if some of the ports don't have a remote endpoint
1166 * specified. It just means that the port isn't connected to
1167 * any external interface.
1168 */
1169 intf = of_graph_get_remote_port_parent(ep_node);
Archit Tanejad8dd8052016-11-17 12:12:03 +05301170 if (!intf)
Archit Taneja812070e2016-05-19 10:38:39 +05301171 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301172
Douglas Andersond1d9d0e2018-12-04 10:04:41 -08001173 if (of_device_is_available(intf))
1174 drm_of_component_match_add(master_dev, matchptr,
1175 compare_of, intf);
1176
Archit Taneja812070e2016-05-19 10:38:39 +05301177 of_node_put(intf);
Archit Taneja812070e2016-05-19 10:38:39 +05301178 }
1179
1180 return 0;
1181}
1182
Archit Taneja54011e22016-06-06 13:45:34 +05301183static int compare_name_mdp(struct device *dev, void *data)
1184{
1185 return (strstr(dev_name(dev), "mdp") != NULL);
1186}
1187
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301188static int add_display_components(struct device *dev,
1189 struct component_match **matchptr)
1190{
Archit Taneja54011e22016-06-06 13:45:34 +05301191 struct device *mdp_dev;
1192 int ret;
1193
1194 /*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001195 * MDP5/DPU based devices don't have a flat hierarchy. There is a top
1196 * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
1197 * Populate the children devices, find the MDP5/DPU node, and then add
1198 * the interfaces to our components list.
Archit Taneja54011e22016-06-06 13:45:34 +05301199 */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001200 if (of_device_is_compatible(dev->of_node, "qcom,mdss") ||
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301201 of_device_is_compatible(dev->of_node, "qcom,sdm845-mdss") ||
1202 of_device_is_compatible(dev->of_node, "qcom,sc7180-mdss")) {
Archit Taneja54011e22016-06-06 13:45:34 +05301203 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
1204 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301205 DRM_DEV_ERROR(dev, "failed to populate children devices\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301206 return ret;
1207 }
1208
1209 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
1210 if (!mdp_dev) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301211 DRM_DEV_ERROR(dev, "failed to find MDSS MDP node\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301212 of_platform_depopulate(dev);
1213 return -ENODEV;
1214 }
1215
1216 put_device(mdp_dev);
1217
1218 /* add the MDP component itself */
Russell King97ac0e42016-10-19 11:28:27 +01001219 drm_of_component_match_add(dev, matchptr, compare_of,
1220 mdp_dev->of_node);
Archit Taneja54011e22016-06-06 13:45:34 +05301221 } else {
1222 /* MDP4 */
1223 mdp_dev = dev;
1224 }
1225
1226 ret = add_components_mdp(mdp_dev, matchptr);
1227 if (ret)
1228 of_platform_depopulate(dev);
1229
1230 return ret;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301231}
1232
Archit Tanejadc3ea262016-05-19 13:33:52 +05301233/*
1234 * We don't know what's the best binding to link the gpu with the drm device.
1235 * Fow now, we just hunt for all the possible gpus that we support, and add them
1236 * as components.
1237 */
1238static const struct of_device_id msm_gpu_match[] = {
Rob Clark1db7afa2017-01-30 11:02:27 -05001239 { .compatible = "qcom,adreno" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301240 { .compatible = "qcom,adreno-3xx" },
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001241 { .compatible = "amd,imageon" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301242 { .compatible = "qcom,kgsl-3d0" },
1243 { },
1244};
1245
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301246static int add_gpu_components(struct device *dev,
1247 struct component_match **matchptr)
1248{
Archit Tanejadc3ea262016-05-19 13:33:52 +05301249 struct device_node *np;
1250
1251 np = of_find_matching_node(NULL, msm_gpu_match);
1252 if (!np)
1253 return 0;
1254
Jeffrey Hugo9ca7ad62019-06-26 11:00:15 -07001255 if (of_device_is_available(np))
1256 drm_of_component_match_add(dev, matchptr, compare_of, np);
Archit Tanejadc3ea262016-05-19 13:33:52 +05301257
1258 of_node_put(np);
1259
1260 return 0;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301261}
1262
Russell King84448282014-04-19 11:20:42 +01001263static int msm_drm_bind(struct device *dev)
1264{
Archit Taneja2b669872016-05-02 11:05:54 +05301265 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001266}
1267
1268static void msm_drm_unbind(struct device *dev)
1269{
Archit Taneja2b669872016-05-02 11:05:54 +05301270 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001271}
1272
1273static const struct component_master_ops msm_drm_ops = {
1274 .bind = msm_drm_bind,
1275 .unbind = msm_drm_unbind,
1276};
1277
1278/*
1279 * Platform driver:
1280 */
1281
1282static int msm_pdev_probe(struct platform_device *pdev)
1283{
1284 struct component_match *match = NULL;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301285 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301286
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001287 if (get_mdp_ver(pdev)) {
1288 ret = add_display_components(&pdev->dev, &match);
1289 if (ret)
1290 return ret;
1291 }
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301292
1293 ret = add_gpu_components(&pdev->dev, &match);
1294 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001295 goto fail;
Rob Clark060530f2014-03-03 14:19:12 -05001296
Rob Clarkc83ea572016-11-07 13:31:30 -05001297 /* on all devices that I am aware of, iommu's which can map
1298 * any address the cpu can see are used:
1299 */
1300 ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
1301 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001302 goto fail;
Rob Clarkc83ea572016-11-07 13:31:30 -05001303
Sean Paul4368a152019-06-17 16:12:51 -04001304 ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
1305 if (ret)
1306 goto fail;
1307
1308 return 0;
1309
1310fail:
1311 of_platform_depopulate(&pdev->dev);
1312 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -04001313}
1314
1315static int msm_pdev_remove(struct platform_device *pdev)
1316{
Rob Clark060530f2014-03-03 14:19:12 -05001317 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301318 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001319
1320 return 0;
1321}
1322
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301323static void msm_pdev_shutdown(struct platform_device *pdev)
1324{
1325 struct drm_device *drm = platform_get_drvdata(pdev);
1326
1327 drm_atomic_helper_shutdown(drm);
1328}
1329
Rob Clark06c0dd92013-11-30 17:51:47 -05001330static const struct of_device_id dt_match[] = {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -04001331 { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
1332 { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001333 { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301334 { .compatible = "qcom,sc7180-mdss", .data = (void *)KMS_DPU },
Rob Clark06c0dd92013-11-30 17:51:47 -05001335 {}
1336};
1337MODULE_DEVICE_TABLE(of, dt_match);
1338
Rob Clarkc8afe682013-06-26 12:44:06 -04001339static struct platform_driver msm_platform_driver = {
1340 .probe = msm_pdev_probe,
1341 .remove = msm_pdev_remove,
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301342 .shutdown = msm_pdev_shutdown,
Rob Clarkc8afe682013-06-26 12:44:06 -04001343 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001344 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001345 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001346 .pm = &msm_pm_ops,
1347 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001348};
1349
1350static int __init msm_drm_register(void)
1351{
Rob Clarkba4dd712017-07-06 16:33:44 -04001352 if (!modeset)
1353 return -EINVAL;
1354
Rob Clarkc8afe682013-06-26 12:44:06 -04001355 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301356 msm_mdp_register();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001357 msm_dpu_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001358 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001359 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001360 msm_hdmi_register();
Chandan Uddarajuc943b492020-08-27 14:16:55 -07001361 msm_dp_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001362 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001363 return platform_driver_register(&msm_platform_driver);
1364}
1365
1366static void __exit msm_drm_unregister(void)
1367{
1368 DBG("fini");
1369 platform_driver_unregister(&msm_platform_driver);
Chandan Uddarajuc943b492020-08-27 14:16:55 -07001370 msm_dp_unregister();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001371 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001372 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001373 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001374 msm_dsi_unregister();
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301375 msm_mdp_unregister();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001376 msm_dpu_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001377}
1378
1379module_init(msm_drm_register);
1380module_exit(msm_drm_unregister);
1381
1382MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1383MODULE_DESCRIPTION("MSM DRM Driver");
1384MODULE_LICENSE("GPL");