blob: 1594ae39d54fe46b9c3b7de542a58eb40ac8560e [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Rob Clarkc8afe682013-06-26 12:44:06 -04002/*
Abhinav Kumar98659482021-04-16 13:57:20 -07003 * Copyright (c) 2016-2018, 2020-2021 The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04004 * Copyright (C) 2013 Red Hat
5 * Author: Rob Clark <robdclark@gmail.com>
Rob Clarkc8afe682013-06-26 12:44:06 -04006 */
7
Sam Ravnborgfeea39a2019-08-04 08:55:51 +02008#include <linux/dma-mapping.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04009#include <linux/kthread.h>
Rob Clarkd9844572020-10-23 09:51:14 -070010#include <linux/sched/mm.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020011#include <linux/uaccess.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040012#include <uapi/linux/sched/types.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020013
14#include <drm/drm_drv.h>
15#include <drm/drm_file.h>
16#include <drm/drm_ioctl.h>
17#include <drm/drm_irq.h>
18#include <drm/drm_prime.h>
Russell King97ac0e42016-10-19 11:28:27 +010019#include <drm/drm_of.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020020#include <drm/drm_vblank.h>
Russell King97ac0e42016-10-19 11:28:27 +010021
Abhinav Kumar98659482021-04-16 13:57:20 -070022#include "disp/msm_disp_snapshot.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040023#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040024#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040025#include "msm_fence.h"
Rob Clarkf05c83e2018-11-29 10:27:22 -050026#include "msm_gem.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040027#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050028#include "msm_kms.h"
Jonathan Marekc2052a42018-11-14 17:08:04 -050029#include "adreno/adreno_gpu.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040030
Rob Clarka8d854c2016-06-01 14:02:02 -040031/*
32 * MSM driver version:
33 * - 1.0.0 - initial interface
34 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040035 * - 1.2.0 - adds explicit fence support for submit ioctl
Jordan Crousef7de1542017-10-20 11:06:55 -060036 * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
37 * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
38 * MSM_GEM_INFO ioctl.
Rob Clark1fed8df2018-11-29 10:30:04 -050039 * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
40 * GEM object's debug name
Jordan Crouseb0fb6602019-03-22 14:21:22 -060041 * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010042 * - 1.6.0 - Syncobj support
Rob Clark3ab1c5c2021-03-24 18:23:53 -070043 * - 1.7.0 - Add MSM_PARAM_SUSPENDS to access suspend count
Jonathan Marekd12e3392021-04-23 15:08:20 -040044 * - 1.8.0 - Add MSM_BO_CACHED_COHERENT for supported GPUs (a6xx)
Rob Clarka8d854c2016-06-01 14:02:02 -040045 */
46#define MSM_VERSION_MAJOR 1
Jonathan Marekd12e3392021-04-23 15:08:20 -040047#define MSM_VERSION_MINOR 8
Rob Clarka8d854c2016-06-01 14:02:02 -040048#define MSM_VERSION_PATCHLEVEL 0
49
Rob Clarkc8afe682013-06-26 12:44:06 -040050static const struct drm_mode_config_funcs mode_config_funcs = {
51 .fb_create = msm_framebuffer_create,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +010052 .output_poll_changed = drm_fb_helper_output_poll_changed,
Rob Clark1f920172017-10-25 12:30:51 -040053 .atomic_check = drm_atomic_helper_check,
Sean Pauld14659f2018-02-28 14:19:05 -050054 .atomic_commit = drm_atomic_helper_commit,
55};
56
57static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
58 .atomic_commit_tail = msm_atomic_commit_tail,
Rob Clarkc8afe682013-06-26 12:44:06 -040059};
60
Rob Clarkc8afe682013-06-26 12:44:06 -040061#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
62static bool reglog = false;
63MODULE_PARM_DESC(reglog, "Enable register read/write logging");
64module_param(reglog, bool, 0600);
65#else
66#define reglog 0
67#endif
68
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053069#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050070static bool fbdev = true;
71MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
72module_param(fbdev, bool, 0600);
73#endif
74
Rob Clark3a10ba82014-09-08 14:24:57 -040075static char *vram = "16m";
Rob Clark4313c7442016-02-03 14:02:04 -050076MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050077module_param(vram, charp, 0);
78
Rob Clark06d9f562016-11-05 11:08:12 -040079bool dumpstate = false;
80MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
81module_param(dumpstate, bool, 0600);
82
Rob Clarkba4dd712017-07-06 16:33:44 -040083static bool modeset = true;
84MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
85module_param(modeset, bool, 0600);
86
Rob Clark060530f2014-03-03 14:19:12 -050087/*
88 * Util/helpers:
89 */
90
Jordan Crouse8e54eea2018-08-06 11:33:21 -060091struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
92 const char *name)
93{
94 int i;
95 char n[32];
96
97 snprintf(n, sizeof(n), "%s_clk", name);
98
99 for (i = 0; bulk && i < count; i++) {
100 if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
101 return bulk[i].clk;
102 }
103
104
105 return NULL;
106}
107
Rob Clark720c3bb2017-01-30 11:30:58 -0500108struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
109{
110 struct clk *clk;
111 char name2[32];
112
113 clk = devm_clk_get(&pdev->dev, name);
114 if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
115 return clk;
116
117 snprintf(name2, sizeof(name2), "%s_clk", name);
118
119 clk = devm_clk_get(&pdev->dev, name2);
120 if (!IS_ERR(clk))
121 dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
122 "\"%s\" instead of \"%s\"\n", name, name2);
123
124 return clk;
125}
126
Lee Jonesea8742c2020-11-23 11:19:17 +0000127static void __iomem *_msm_ioremap(struct platform_device *pdev, const char *name,
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300128 const char *dbgname, bool quiet, phys_addr_t *psize)
Rob Clarkc8afe682013-06-26 12:44:06 -0400129{
130 struct resource *res;
131 unsigned long size;
132 void __iomem *ptr;
133
134 if (name)
135 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
136 else
137 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
138
139 if (!res) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700140 if (!quiet)
141 DRM_DEV_ERROR(&pdev->dev, "failed to get memory resource: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400142 return ERR_PTR(-EINVAL);
143 }
144
145 size = resource_size(res);
146
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100147 ptr = devm_ioremap(&pdev->dev, res->start, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400148 if (!ptr) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700149 if (!quiet)
150 DRM_DEV_ERROR(&pdev->dev, "failed to ioremap: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400151 return ERR_PTR(-ENOMEM);
152 }
153
154 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200155 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400156
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300157 if (psize)
158 *psize = size;
159
Rob Clarkc8afe682013-06-26 12:44:06 -0400160 return ptr;
161}
162
Eric Anholt62a35e82020-06-29 11:19:21 -0700163void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
164 const char *dbgname)
165{
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300166 return _msm_ioremap(pdev, name, dbgname, false, NULL);
Eric Anholt62a35e82020-06-29 11:19:21 -0700167}
168
169void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name,
170 const char *dbgname)
171{
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300172 return _msm_ioremap(pdev, name, dbgname, true, NULL);
Eric Anholt62a35e82020-06-29 11:19:21 -0700173}
174
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300175void __iomem *msm_ioremap_size(struct platform_device *pdev, const char *name,
176 const char *dbgname, phys_addr_t *psize)
Abhinav Kumar98659482021-04-16 13:57:20 -0700177{
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300178 return _msm_ioremap(pdev, name, dbgname, false, psize);
Abhinav Kumar98659482021-04-16 13:57:20 -0700179}
180
Rob Clarkc8afe682013-06-26 12:44:06 -0400181void msm_writel(u32 data, void __iomem *addr)
182{
183 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200184 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400185 writel(data, addr);
186}
187
188u32 msm_readl(const void __iomem *addr)
189{
190 u32 val = readl(addr);
191 if (reglog)
Joe Perches8dfe1622017-02-28 04:55:54 -0800192 pr_err("IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400193 return val;
194}
195
Sharat Masetty40a72b02020-11-25 12:30:14 +0530196void msm_rmw(void __iomem *addr, u32 mask, u32 or)
197{
198 u32 val = msm_readl(addr);
199
200 val &= ~mask;
201 msm_writel(val | or, addr);
202}
203
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800204struct msm_vblank_work {
205 struct work_struct work;
Hai Li78b1d472015-07-27 13:49:45 -0400206 int crtc_id;
207 bool enable;
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800208 struct msm_drm_private *priv;
Hai Li78b1d472015-07-27 13:49:45 -0400209};
210
Jeykumar Sankaran5aeb6652018-12-14 15:57:52 -0800211static void vblank_ctrl_worker(struct work_struct *work)
Hai Li78b1d472015-07-27 13:49:45 -0400212{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800213 struct msm_vblank_work *vbl_work = container_of(work,
214 struct msm_vblank_work, work);
215 struct msm_drm_private *priv = vbl_work->priv;
Hai Li78b1d472015-07-27 13:49:45 -0400216 struct msm_kms *kms = priv->kms;
Hai Li78b1d472015-07-27 13:49:45 -0400217
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800218 if (vbl_work->enable)
219 kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
220 else
221 kms->funcs->disable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
Hai Li78b1d472015-07-27 13:49:45 -0400222
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800223 kfree(vbl_work);
Hai Li78b1d472015-07-27 13:49:45 -0400224}
225
226static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
227 int crtc_id, bool enable)
228{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800229 struct msm_vblank_work *vbl_work;
Hai Li78b1d472015-07-27 13:49:45 -0400230
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800231 vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
232 if (!vbl_work)
Hai Li78b1d472015-07-27 13:49:45 -0400233 return -ENOMEM;
234
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800235 INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
Hai Li78b1d472015-07-27 13:49:45 -0400236
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800237 vbl_work->crtc_id = crtc_id;
238 vbl_work->enable = enable;
239 vbl_work->priv = priv;
Hai Li78b1d472015-07-27 13:49:45 -0400240
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800241 queue_work(priv->wq, &vbl_work->work);
Hai Li78b1d472015-07-27 13:49:45 -0400242
243 return 0;
244}
245
Archit Taneja2b669872016-05-02 11:05:54 +0530246static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400247{
Archit Taneja2b669872016-05-02 11:05:54 +0530248 struct platform_device *pdev = to_platform_device(dev);
249 struct drm_device *ddev = platform_get_drvdata(pdev);
250 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400251 struct msm_kms *kms = priv->kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400252 struct msm_mdss *mdss = priv->mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400253 int i;
Hai Li78b1d472015-07-27 13:49:45 -0400254
Sean Paul2aa31762019-05-24 16:29:13 -0400255 /*
256 * Shutdown the hw if we're far enough along where things might be on.
257 * If we run this too early, we'll end up panicking in any variety of
258 * places. Since we don't register the drm device until late in
259 * msm_drm_init, drm_dev->registered is used as an indicator that the
260 * shutdown will be successful.
261 */
262 if (ddev->registered) {
263 drm_dev_unregister(ddev);
264 drm_atomic_helper_shutdown(ddev);
265 }
266
Hai Li78b1d472015-07-27 13:49:45 -0400267 /* We must cancel and cleanup any pending vblank enable/disable
268 * work before drm_irq_uninstall() to avoid work re-enabling an
269 * irq after uninstall has disabled it.
270 */
Rob Clarkc8afe682013-06-26 12:44:06 -0400271
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800272 flush_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400273
Jeykumar Sankarand9db30c2018-12-14 15:57:54 -0800274 /* clean up event worker threads */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400275 for (i = 0; i < priv->num_crtcs; i++) {
Bernard1041dee2020-07-21 09:33:03 +0800276 if (priv->event_thread[i].worker)
277 kthread_destroy_worker(priv->event_thread[i].worker);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400278 }
279
Rob Clark68209392016-05-17 16:19:32 -0400280 msm_gem_shrinker_cleanup(ddev);
281
Archit Taneja2b669872016-05-02 11:05:54 +0530282 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530283
Noralf Trønnes85eac472017-03-07 21:49:22 +0100284 msm_perf_debugfs_cleanup(priv);
285 msm_rd_debugfs_cleanup(priv);
286
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530287#ifdef CONFIG_DRM_FBDEV_EMULATION
288 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530289 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530290#endif
Sean Paul2aa31762019-05-24 16:29:13 -0400291
Abhinav Kumar98659482021-04-16 13:57:20 -0700292 msm_disp_snapshot_destroy(ddev);
293
Archit Taneja2b669872016-05-02 11:05:54 +0530294 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400295
Archit Taneja2b669872016-05-02 11:05:54 +0530296 pm_runtime_get_sync(dev);
297 drm_irq_uninstall(ddev);
298 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400299
Archit Taneja16976082016-11-03 17:36:18 +0530300 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400301 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400302
Rob Clark871d8122013-11-16 12:56:06 -0500303 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700304 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500305 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530306 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700307 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500308 }
309
Archit Taneja2b669872016-05-02 11:05:54 +0530310 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500311
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400312 if (mdss && mdss->funcs)
313 mdss->funcs->destroy(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530314
Archit Taneja2b669872016-05-02 11:05:54 +0530315 ddev->dev_private = NULL;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200316 drm_dev_put(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400317
Sean Paul2aa31762019-05-24 16:29:13 -0400318 destroy_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400319 kfree(priv);
320
321 return 0;
322}
323
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400324#define KMS_MDP4 4
325#define KMS_MDP5 5
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400326#define KMS_DPU 3
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400327
Rob Clark06c0dd92013-11-30 17:51:47 -0500328static int get_mdp_ver(struct platform_device *pdev)
329{
Rob Clark06c0dd92013-11-30 17:51:47 -0500330 struct device *dev = &pdev->dev;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530331
332 return (int) (unsigned long) of_device_get_match_data(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500333}
334
Rob Clark072f1f92015-03-03 15:04:25 -0500335#include <linux/of_address.h>
336
Jonathan Marekc2052a42018-11-14 17:08:04 -0500337bool msm_use_mmu(struct drm_device *dev)
338{
339 struct msm_drm_private *priv = dev->dev_private;
340
341 /* a2xx comes with its own MMU */
342 return priv->is_a2xx || iommu_present(&platform_bus_type);
343}
344
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500345static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400346{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500347 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530348 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500349 unsigned long size = 0;
350 int ret = 0;
351
Rob Clark072f1f92015-03-03 15:04:25 -0500352 /* In the device-tree world, we could have a 'memory-region'
353 * phandle, which gives us a link to our "vram". Allocating
354 * is all nicely abstracted behind the dma api, but we need
355 * to know the entire size to allocate it all in one go. There
356 * are two cases:
357 * 1) device with no IOMMU, in which case we need exclusive
358 * access to a VRAM carveout big enough for all gpu
359 * buffers
360 * 2) device with IOMMU, but where the bootloader puts up
361 * a splash screen. In this case, the VRAM carveout
362 * need only be large enough for fbdev fb. But we need
363 * exclusive access to the buffer to avoid the kernel
364 * using those pages for other purposes (which appears
365 * as corruption on screen before we have a chance to
366 * load and do initial modeset)
367 */
Rob Clark072f1f92015-03-03 15:04:25 -0500368
369 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
370 if (node) {
371 struct resource r;
372 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800373 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500374 if (ret)
375 return ret;
376 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200377 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400378
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530379 /* if we have no IOMMU, then we need to use carveout allocator.
380 * Grab the entire CMA chunk carved out in early startup in
381 * mach-msm:
382 */
Jonathan Marekc2052a42018-11-14 17:08:04 -0500383 } else if (!msm_use_mmu(dev)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500384 DRM_INFO("using %s VRAM carveout\n", vram);
385 size = memparse(vram, NULL);
386 }
387
388 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700389 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500390 void *p;
391
Rob Clark871d8122013-11-16 12:56:06 -0500392 priv->vram.size = size;
393
394 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600395 spin_lock_init(&priv->vram.lock);
Rob Clark871d8122013-11-16 12:56:06 -0500396
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700397 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
398 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500399
400 /* note that for no-kernel-mapping, the vaddr returned
401 * is bogus, but non-null if allocation succeeded:
402 */
403 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700404 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500405 if (!p) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530406 DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
Rob Clark871d8122013-11-16 12:56:06 -0500407 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500408 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500409 }
410
Mamta Shukla6a41da12018-10-20 23:19:26 +0530411 DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
Rob Clark871d8122013-11-16 12:56:06 -0500412 (uint32_t)priv->vram.paddr,
413 (uint32_t)(priv->vram.paddr + size));
414 }
415
Rob Clark072f1f92015-03-03 15:04:25 -0500416 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500417}
418
Daniel Vetter70a59dd2020-11-04 11:04:24 +0100419static int msm_drm_init(struct device *dev, const struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500420{
Archit Taneja2b669872016-05-02 11:05:54 +0530421 struct platform_device *pdev = to_platform_device(dev);
422 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500423 struct msm_drm_private *priv;
424 struct msm_kms *kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400425 struct msm_mdss *mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400426 int ret, i;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500427
Archit Taneja2b669872016-05-02 11:05:54 +0530428 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200429 if (IS_ERR(ddev)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530430 DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200431 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500432 }
433
Archit Taneja2b669872016-05-02 11:05:54 +0530434 platform_set_drvdata(pdev, ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530435
436 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
437 if (!priv) {
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400438 ret = -ENOMEM;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200439 goto err_put_drm_dev;
Archit Taneja2b669872016-05-02 11:05:54 +0530440 }
441
442 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400443 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500444
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400445 switch (get_mdp_ver(pdev)) {
446 case KMS_MDP5:
447 ret = mdp5_mdss_init(ddev);
448 break;
449 case KMS_DPU:
450 ret = dpu_mdss_init(ddev);
451 break;
452 default:
453 ret = 0;
454 break;
455 }
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400456 if (ret)
457 goto err_free_priv;
Archit Taneja0a6030d2016-05-08 21:36:28 +0530458
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400459 mdss = priv->mdss;
460
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500461 priv->wq = alloc_ordered_workqueue("msm", 0);
Samuel Iglesias Gonsalvez1d2fa582021-06-07 12:44:41 +0200462 priv->hangcheck_period = DRM_MSM_HANGCHECK_DEFAULT_PERIOD;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500463
Rob Clark6ed08972021-03-31 18:27:20 -0700464 INIT_LIST_HEAD(&priv->objects);
465 mutex_init(&priv->obj_lock);
466
Rob Clark3edfa302020-11-16 09:48:51 -0800467 INIT_LIST_HEAD(&priv->inactive_willneed);
468 INIT_LIST_HEAD(&priv->inactive_dontneed);
Rob Clark64fcbde2021-04-05 10:45:29 -0700469 INIT_LIST_HEAD(&priv->inactive_unpinned);
Rob Clarkd9844572020-10-23 09:51:14 -0700470 mutex_init(&priv->mm_lock);
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -0700471
Rob Clarkd9844572020-10-23 09:51:14 -0700472 /* Teach lockdep about lock ordering wrt. shrinker: */
473 fs_reclaim_acquire(GFP_KERNEL);
474 might_lock(&priv->mm_lock);
475 fs_reclaim_release(GFP_KERNEL);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500476
Archit Taneja2b669872016-05-02 11:05:54 +0530477 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500478
Craig Tatlord863f0c2020-12-30 17:29:42 +0200479 ret = msm_init_vram(ddev);
480 if (ret)
481 goto err_destroy_mdss;
482
Rob Clark060530f2014-03-03 14:19:12 -0500483 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530484 ret = component_bind_all(dev, ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400485 if (ret)
486 goto err_destroy_mdss;
Rob Clark060530f2014-03-03 14:19:12 -0500487
Robin Murphyd5653a92020-09-03 22:04:03 +0100488 dma_set_max_seg_size(dev, UINT_MAX);
Sean Pauldb735fc2020-01-21 11:18:48 -0800489
Rob Clark68209392016-05-17 16:19:32 -0400490 msm_gem_shrinker_init(ddev);
491
Rob Clark06c0dd92013-11-30 17:51:47 -0500492 switch (get_mdp_ver(pdev)) {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400493 case KMS_MDP4:
Archit Taneja2b669872016-05-02 11:05:54 +0530494 kms = mdp4_kms_init(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530495 priv->kms = kms;
Rob Clark06c0dd92013-11-30 17:51:47 -0500496 break;
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400497 case KMS_MDP5:
Archit Taneja392ae6e2016-06-14 18:24:54 +0530498 kms = mdp5_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500499 break;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400500 case KMS_DPU:
501 kms = dpu_kms_init(ddev);
502 priv->kms = kms;
503 break;
Rob Clark06c0dd92013-11-30 17:51:47 -0500504 default:
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500505 /* valid only for the dummy headless case, where of_node=NULL */
506 WARN_ON(dev->of_node);
507 kms = NULL;
Rob Clark06c0dd92013-11-30 17:51:47 -0500508 break;
509 }
510
Rob Clarkc8afe682013-06-26 12:44:06 -0400511 if (IS_ERR(kms)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530512 DRM_DEV_ERROR(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200513 ret = PTR_ERR(kms);
Jonathan Marekb2ccfdf2018-11-21 20:52:35 -0500514 priv->kms = NULL;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400515 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400516 }
517
Jeykumar Sankaranbb676df2018-06-11 14:13:20 -0700518 /* Enable normalization of plane zpos */
519 ddev->mode_config.normalize_zpos = true;
520
Rob Clarkc8afe682013-06-26 12:44:06 -0400521 if (kms) {
Rob Clark2d99ced2019-08-29 09:45:16 -0700522 kms->dev = ddev;
Rob Clarkc8afe682013-06-26 12:44:06 -0400523 ret = kms->funcs->hw_init(kms);
524 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530525 DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400526 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400527 }
528 }
529
Archit Taneja2b669872016-05-02 11:05:54 +0530530 ddev->mode_config.funcs = &mode_config_funcs;
Sean Pauld14659f2018-02-28 14:19:05 -0500531 ddev->mode_config.helper_private = &mode_config_helper_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400532
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400533 for (i = 0; i < priv->num_crtcs; i++) {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400534 /* initialize event thread */
535 priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400536 priv->event_thread[i].dev = ddev;
Bernard1041dee2020-07-21 09:33:03 +0800537 priv->event_thread[i].worker = kthread_create_worker(0,
538 "crtc_event:%d", priv->event_thread[i].crtc_id);
539 if (IS_ERR(priv->event_thread[i].worker)) {
Zhen Leia1c9b1e2021-05-08 10:28:36 +0800540 ret = PTR_ERR(priv->event_thread[i].worker);
Linus Torvalds4971f092018-12-25 11:48:26 -0800541 DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700542 goto err_msm_uninit;
543 }
544
Linus Torvalds6d2b84a2020-08-06 11:55:43 -0700545 sched_set_fifo(priv->event_thread[i].worker->task);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400546 }
547
Archit Taneja2b669872016-05-02 11:05:54 +0530548 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400549 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530550 DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400551 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400552 }
553
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530554 if (kms) {
555 pm_runtime_get_sync(dev);
556 ret = drm_irq_install(ddev, kms->irq);
557 pm_runtime_put_sync(dev);
558 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530559 DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400560 goto err_msm_uninit;
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530561 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400562 }
563
Archit Taneja2b669872016-05-02 11:05:54 +0530564 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400565 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400566 goto err_msm_uninit;
Rob Clarka7d3c952014-05-30 14:47:38 -0400567
Abhinav Kumar98659482021-04-16 13:57:20 -0700568 ret = msm_disp_snapshot_init(ddev);
569 if (ret)
570 DRM_DEV_ERROR(dev, "msm_disp_snapshot_init failed ret = %d\n", ret);
571
Archit Taneja2b669872016-05-02 11:05:54 +0530572 drm_mode_config_reset(ddev);
573
574#ifdef CONFIG_DRM_FBDEV_EMULATION
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500575 if (kms && fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530576 priv->fbdev = msm_fbdev_init(ddev);
577#endif
578
579 ret = msm_debugfs_late_init(ddev);
580 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400581 goto err_msm_uninit;
Archit Taneja2b669872016-05-02 11:05:54 +0530582
583 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400584
585 return 0;
586
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400587err_msm_uninit:
Archit Taneja2b669872016-05-02 11:05:54 +0530588 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400589 return ret;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400590err_destroy_mdss:
591 if (mdss && mdss->funcs)
592 mdss->funcs->destroy(ddev);
593err_free_priv:
594 kfree(priv);
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200595err_put_drm_dev:
596 drm_dev_put(ddev);
Stephen Boyd5620b132021-03-25 14:28:22 -0700597 platform_set_drvdata(pdev, NULL);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400598 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -0400599}
600
Archit Taneja2b669872016-05-02 11:05:54 +0530601/*
602 * DRM operations:
603 */
604
Rob Clark7198e6b2013-07-19 12:59:32 -0400605static void load_gpu(struct drm_device *dev)
606{
Rob Clarka1ad3522014-07-11 11:59:22 -0400607 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400608 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400609
Rob Clarka1ad3522014-07-11 11:59:22 -0400610 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400611
Rob Clarke2550b72014-09-05 13:30:27 -0400612 if (!priv->gpu)
613 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400614
Rob Clarka1ad3522014-07-11 11:59:22 -0400615 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400616}
617
Jordan Crousef97deca2017-10-20 11:06:57 -0600618static int context_init(struct drm_device *dev, struct drm_file *file)
Rob Clark7198e6b2013-07-19 12:59:32 -0400619{
Jordan Crouse295b22a2019-05-07 12:02:07 -0600620 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400621 struct msm_file_private *ctx;
622
Rob Clark7198e6b2013-07-19 12:59:32 -0400623 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
624 if (!ctx)
625 return -ENOMEM;
626
Jordan Crousecf655d62020-08-17 15:01:36 -0700627 kref_init(&ctx->ref);
Jordan Crousef97deca2017-10-20 11:06:57 -0600628 msm_submitqueue_init(dev, ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600629
Rob Clark25faf2f2020-08-17 15:01:45 -0700630 ctx->aspace = msm_gpu_create_private_address_space(priv->gpu, current);
Rob Clark7198e6b2013-07-19 12:59:32 -0400631 file->driver_priv = ctx;
632
633 return 0;
634}
635
Jordan Crousef7de1542017-10-20 11:06:55 -0600636static int msm_open(struct drm_device *dev, struct drm_file *file)
637{
638 /* For now, load gpu on open.. to avoid the requirement of having
639 * firmware in the initrd.
640 */
641 load_gpu(dev);
642
Jordan Crousef97deca2017-10-20 11:06:57 -0600643 return context_init(dev, file);
Jordan Crousef7de1542017-10-20 11:06:55 -0600644}
645
646static void context_close(struct msm_file_private *ctx)
647{
648 msm_submitqueue_close(ctx);
Jordan Crousecf655d62020-08-17 15:01:36 -0700649 msm_file_private_put(ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600650}
651
Daniel Vetter94df1452017-03-08 15:12:46 +0100652static void msm_postclose(struct drm_device *dev, struct drm_file *file)
Rob Clarkc8afe682013-06-26 12:44:06 -0400653{
654 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400655 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400656
Rob Clark7198e6b2013-07-19 12:59:32 -0400657 mutex_lock(&dev->struct_mutex);
658 if (ctx == priv->lastctx)
659 priv->lastctx = NULL;
660 mutex_unlock(&dev->struct_mutex);
661
Jordan Crousef7de1542017-10-20 11:06:55 -0600662 context_close(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400663}
664
Daniel Vettere9f0d762013-12-11 11:34:42 +0100665static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400666{
667 struct drm_device *dev = arg;
668 struct msm_drm_private *priv = dev->dev_private;
669 struct msm_kms *kms = priv->kms;
670 BUG_ON(!kms);
671 return kms->funcs->irq(kms);
672}
673
674static void msm_irq_preinstall(struct drm_device *dev)
675{
676 struct msm_drm_private *priv = dev->dev_private;
677 struct msm_kms *kms = priv->kms;
678 BUG_ON(!kms);
679 kms->funcs->irq_preinstall(kms);
680}
681
682static int msm_irq_postinstall(struct drm_device *dev)
683{
684 struct msm_drm_private *priv = dev->dev_private;
685 struct msm_kms *kms = priv->kms;
686 BUG_ON(!kms);
Jordan Crouseab07e0c2018-12-03 15:47:19 -0700687
688 if (kms->funcs->irq_postinstall)
689 return kms->funcs->irq_postinstall(kms);
690
691 return 0;
Rob Clarkc8afe682013-06-26 12:44:06 -0400692}
693
694static void msm_irq_uninstall(struct drm_device *dev)
695{
696 struct msm_drm_private *priv = dev->dev_private;
697 struct msm_kms *kms = priv->kms;
698 BUG_ON(!kms);
699 kms->funcs->irq_uninstall(kms);
700}
701
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100702int msm_crtc_enable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400703{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100704 struct drm_device *dev = crtc->dev;
705 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400706 struct msm_drm_private *priv = dev->dev_private;
707 struct msm_kms *kms = priv->kms;
708 if (!kms)
709 return -ENXIO;
Stephen Boyd721c6e02021-04-30 12:30:59 -0700710 drm_dbg_vbl(dev, "crtc=%u", pipe);
Thierry Reding88e72712015-09-24 18:35:31 +0200711 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400712}
713
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100714void msm_crtc_disable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400715{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100716 struct drm_device *dev = crtc->dev;
717 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400718 struct msm_drm_private *priv = dev->dev_private;
719 struct msm_kms *kms = priv->kms;
720 if (!kms)
721 return;
Stephen Boyd721c6e02021-04-30 12:30:59 -0700722 drm_dbg_vbl(dev, "crtc=%u", pipe);
Thierry Reding88e72712015-09-24 18:35:31 +0200723 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400724}
725
726/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400727 * DRM ioctls:
728 */
729
730static int msm_ioctl_get_param(struct drm_device *dev, void *data,
731 struct drm_file *file)
732{
733 struct msm_drm_private *priv = dev->dev_private;
734 struct drm_msm_param *args = data;
735 struct msm_gpu *gpu;
736
737 /* for now, we just have 3d pipe.. eventually this would need to
738 * be more clever to dispatch to appropriate gpu module:
739 */
740 if (args->pipe != MSM_PIPE_3D0)
741 return -EINVAL;
742
743 gpu = priv->gpu;
744
745 if (!gpu)
746 return -ENXIO;
747
748 return gpu->funcs->get_param(gpu, args->param, &args->value);
749}
750
751static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
752 struct drm_file *file)
753{
754 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500755
756 if (args->flags & ~MSM_BO_FLAGS) {
757 DRM_ERROR("invalid flags: %08x\n", args->flags);
758 return -EINVAL;
759 }
760
Rob Clark7198e6b2013-07-19 12:59:32 -0400761 return msm_gem_new_handle(dev, file, args->size,
Jordan Crouse0815d772018-11-07 15:35:52 -0700762 args->flags, &args->handle, NULL);
Rob Clark7198e6b2013-07-19 12:59:32 -0400763}
764
Rob Clark56c2da82015-05-11 11:50:03 -0400765static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
766{
767 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
768}
Rob Clark7198e6b2013-07-19 12:59:32 -0400769
770static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
771 struct drm_file *file)
772{
773 struct drm_msm_gem_cpu_prep *args = data;
774 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400775 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400776 int ret;
777
Rob Clark93ddb0d2014-03-03 09:42:33 -0500778 if (args->op & ~MSM_PREP_FLAGS) {
779 DRM_ERROR("invalid op: %08x\n", args->op);
780 return -EINVAL;
781 }
782
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100783 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400784 if (!obj)
785 return -ENOENT;
786
Rob Clark56c2da82015-05-11 11:50:03 -0400787 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400788
Emil Velikovf7d33952020-05-15 10:51:04 +0100789 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400790
791 return ret;
792}
793
794static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
795 struct drm_file *file)
796{
797 struct drm_msm_gem_cpu_fini *args = data;
798 struct drm_gem_object *obj;
799 int ret;
800
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100801 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400802 if (!obj)
803 return -ENOENT;
804
805 ret = msm_gem_cpu_fini(obj);
806
Emil Velikovf7d33952020-05-15 10:51:04 +0100807 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400808
809 return ret;
810}
811
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600812static int msm_ioctl_gem_info_iova(struct drm_device *dev,
Jordan Crouse933415e2020-08-17 15:01:40 -0700813 struct drm_file *file, struct drm_gem_object *obj,
814 uint64_t *iova)
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600815{
Iskren Chernev6cefa312021-01-02 22:24:37 +0200816 struct msm_drm_private *priv = dev->dev_private;
Jordan Crouse933415e2020-08-17 15:01:40 -0700817 struct msm_file_private *ctx = file->driver_priv;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600818
Iskren Chernev6cefa312021-01-02 22:24:37 +0200819 if (!priv->gpu)
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600820 return -EINVAL;
821
Jordan Crouse9fe041f2018-11-07 15:35:50 -0700822 /*
823 * Don't pin the memory here - just get an address so that userspace can
824 * be productive
825 */
Jordan Crouse933415e2020-08-17 15:01:40 -0700826 return msm_gem_get_iova(obj, ctx->aspace, iova);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600827}
828
Rob Clark7198e6b2013-07-19 12:59:32 -0400829static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
830 struct drm_file *file)
831{
832 struct drm_msm_gem_info *args = data;
833 struct drm_gem_object *obj;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500834 struct msm_gem_object *msm_obj;
835 int i, ret = 0;
Rob Clark7198e6b2013-07-19 12:59:32 -0400836
Rob Clark789d2e52018-11-29 09:54:42 -0500837 if (args->pad)
Rob Clark7198e6b2013-07-19 12:59:32 -0400838 return -EINVAL;
839
Rob Clark789d2e52018-11-29 09:54:42 -0500840 switch (args->info) {
841 case MSM_INFO_GET_OFFSET:
842 case MSM_INFO_GET_IOVA:
843 /* value returned as immediate, not pointer, so len==0: */
844 if (args->len)
845 return -EINVAL;
846 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500847 case MSM_INFO_SET_NAME:
848 case MSM_INFO_GET_NAME:
849 break;
Rob Clark789d2e52018-11-29 09:54:42 -0500850 default:
851 return -EINVAL;
852 }
853
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100854 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400855 if (!obj)
856 return -ENOENT;
857
Rob Clarkf05c83e2018-11-29 10:27:22 -0500858 msm_obj = to_msm_bo(obj);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600859
Rob Clark789d2e52018-11-29 09:54:42 -0500860 switch (args->info) {
861 case MSM_INFO_GET_OFFSET:
862 args->value = msm_gem_mmap_offset(obj);
863 break;
864 case MSM_INFO_GET_IOVA:
Jordan Crouse933415e2020-08-17 15:01:40 -0700865 ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value);
Rob Clark789d2e52018-11-29 09:54:42 -0500866 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500867 case MSM_INFO_SET_NAME:
868 /* length check should leave room for terminating null: */
869 if (args->len >= sizeof(msm_obj->name)) {
870 ret = -EINVAL;
871 break;
872 }
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300873 if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
Jordan Crouse860433e2019-02-19 11:40:19 -0700874 args->len)) {
875 msm_obj->name[0] = '\0';
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300876 ret = -EFAULT;
Jordan Crouse860433e2019-02-19 11:40:19 -0700877 break;
878 }
Rob Clarkf05c83e2018-11-29 10:27:22 -0500879 msm_obj->name[args->len] = '\0';
880 for (i = 0; i < args->len; i++) {
881 if (!isprint(msm_obj->name[i])) {
882 msm_obj->name[i] = '\0';
883 break;
884 }
885 }
886 break;
887 case MSM_INFO_GET_NAME:
888 if (args->value && (args->len < strlen(msm_obj->name))) {
889 ret = -EINVAL;
890 break;
891 }
892 args->len = strlen(msm_obj->name);
893 if (args->value) {
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300894 if (copy_to_user(u64_to_user_ptr(args->value),
895 msm_obj->name, args->len))
896 ret = -EFAULT;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500897 }
898 break;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600899 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400900
Emil Velikovf7d33952020-05-15 10:51:04 +0100901 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400902
903 return ret;
904}
905
906static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
907 struct drm_file *file)
908{
Rob Clarkca762a82016-03-15 17:22:13 -0400909 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400910 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -0400911 ktime_t timeout = to_ktime(args->timeout);
Jordan Crousef97deca2017-10-20 11:06:57 -0600912 struct msm_gpu_submitqueue *queue;
913 struct msm_gpu *gpu = priv->gpu;
Rob Clarka61acbb2021-07-27 18:06:12 -0700914 struct dma_fence *fence;
Jordan Crousef97deca2017-10-20 11:06:57 -0600915 int ret;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500916
917 if (args->pad) {
918 DRM_ERROR("invalid pad: %08x\n", args->pad);
919 return -EINVAL;
920 }
921
Jordan Crousef97deca2017-10-20 11:06:57 -0600922 if (!gpu)
Rob Clarkca762a82016-03-15 17:22:13 -0400923 return 0;
924
Jordan Crousef97deca2017-10-20 11:06:57 -0600925 queue = msm_submitqueue_get(file->driver_priv, args->queueid);
926 if (!queue)
927 return -ENOENT;
928
Rob Clarka61acbb2021-07-27 18:06:12 -0700929 /*
930 * Map submitqueue scoped "seqno" (which is actually an idr key)
931 * back to underlying dma-fence
932 *
933 * The fence is removed from the fence_idr when the submit is
934 * retired, so if the fence is not found it means there is nothing
935 * to wait for
936 */
937 ret = mutex_lock_interruptible(&queue->lock);
938 if (ret)
939 return ret;
940 fence = idr_find(&queue->fence_idr, args->fence);
941 if (fence)
942 fence = dma_fence_get_rcu(fence);
943 mutex_unlock(&queue->lock);
Jordan Crousef97deca2017-10-20 11:06:57 -0600944
Rob Clarka61acbb2021-07-27 18:06:12 -0700945 if (!fence)
946 return 0;
947
948 ret = dma_fence_wait_timeout(fence, true, timeout_to_jiffies(&timeout));
949 if (ret == 0) {
950 ret = -ETIMEDOUT;
951 } else if (ret != -ERESTARTSYS) {
952 ret = 0;
953 }
954
955 dma_fence_put(fence);
Jordan Crousef97deca2017-10-20 11:06:57 -0600956 msm_submitqueue_put(queue);
Rob Clarka61acbb2021-07-27 18:06:12 -0700957
Jordan Crousef97deca2017-10-20 11:06:57 -0600958 return ret;
Rob Clark7198e6b2013-07-19 12:59:32 -0400959}
960
Rob Clark4cd33c42016-05-17 15:44:49 -0400961static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
962 struct drm_file *file)
963{
964 struct drm_msm_gem_madvise *args = data;
965 struct drm_gem_object *obj;
966 int ret;
967
968 switch (args->madv) {
969 case MSM_MADV_DONTNEED:
970 case MSM_MADV_WILLNEED:
971 break;
972 default:
973 return -EINVAL;
974 }
975
Rob Clark4cd33c42016-05-17 15:44:49 -0400976 obj = drm_gem_object_lookup(file, args->handle);
977 if (!obj) {
Rob Clarkf92f0262020-10-23 09:51:22 -0700978 return -ENOENT;
Rob Clark4cd33c42016-05-17 15:44:49 -0400979 }
980
981 ret = msm_gem_madvise(obj, args->madv);
982 if (ret >= 0) {
983 args->retained = ret;
984 ret = 0;
985 }
986
Rob Clarkf92f0262020-10-23 09:51:22 -0700987 drm_gem_object_put(obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400988
Rob Clark4cd33c42016-05-17 15:44:49 -0400989 return ret;
990}
991
Jordan Crousef7de1542017-10-20 11:06:55 -0600992
993static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
994 struct drm_file *file)
995{
996 struct drm_msm_submitqueue *args = data;
997
998 if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
999 return -EINVAL;
1000
Jordan Crousef97deca2017-10-20 11:06:57 -06001001 return msm_submitqueue_create(dev, file->driver_priv, args->prio,
Jordan Crousef7de1542017-10-20 11:06:55 -06001002 args->flags, &args->id);
1003}
1004
Jordan Crouseb0fb6602019-03-22 14:21:22 -06001005static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
1006 struct drm_file *file)
1007{
1008 return msm_submitqueue_query(dev, file->driver_priv, data);
1009}
Jordan Crousef7de1542017-10-20 11:06:55 -06001010
1011static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
1012 struct drm_file *file)
1013{
1014 u32 id = *(u32 *) data;
1015
1016 return msm_submitqueue_remove(file->driver_priv, id);
1017}
1018
Rob Clark7198e6b2013-07-19 12:59:32 -04001019static const struct drm_ioctl_desc msm_ioctls[] = {
Emil Velikov34127c72019-05-27 09:17:35 +01001020 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW),
1021 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW),
1022 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW),
1023 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
1024 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
1025 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW),
1026 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW),
1027 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW),
1028 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW),
1029 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
1030 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -04001031};
1032
Rob Clarkc8afe682013-06-26 12:44:06 -04001033static const struct file_operations fops = {
1034 .owner = THIS_MODULE,
1035 .open = drm_open,
1036 .release = drm_release,
1037 .unlocked_ioctl = drm_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -04001038 .compat_ioctl = drm_compat_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -04001039 .poll = drm_poll,
1040 .read = drm_read,
1041 .llseek = no_llseek,
1042 .mmap = msm_gem_mmap,
1043};
1044
Daniel Vetter70a59dd2020-11-04 11:04:24 +01001045static const struct drm_driver msm_driver = {
Daniel Vetter5b38e742019-01-29 11:42:46 +01001046 .driver_features = DRIVER_GEM |
Rob Clarkb4b15c82013-09-28 12:01:25 -04001047 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -04001048 DRIVER_ATOMIC |
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +01001049 DRIVER_MODESET |
1050 DRIVER_SYNCOBJ,
Rob Clark7198e6b2013-07-19 12:59:32 -04001051 .open = msm_open,
Daniel Vetter94df1452017-03-08 15:12:46 +01001052 .postclose = msm_postclose,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +01001053 .lastclose = drm_fb_helper_lastclose,
Rob Clarkc8afe682013-06-26 12:44:06 -04001054 .irq_handler = msm_irq,
1055 .irq_preinstall = msm_irq_preinstall,
1056 .irq_postinstall = msm_irq_postinstall,
1057 .irq_uninstall = msm_irq_uninstall,
Rob Clarkc8afe682013-06-26 12:44:06 -04001058 .dumb_create = msm_gem_dumb_create,
1059 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark05b84912013-09-28 11:28:35 -04001060 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1061 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Rob Clark05b84912013-09-28 11:28:35 -04001062 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
Daniel Thompson77a147e2014-11-12 11:38:14 +00001063 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -04001064#ifdef CONFIG_DEBUG_FS
1065 .debugfs_init = msm_debugfs_init,
Rob Clarkc8afe682013-06-26 12:44:06 -04001066#endif
Rob Clark7198e6b2013-07-19 12:59:32 -04001067 .ioctls = msm_ioctls,
Jordan Crouse167b6062017-05-08 14:34:59 -06001068 .num_ioctls = ARRAY_SIZE(msm_ioctls),
Rob Clarkc8afe682013-06-26 12:44:06 -04001069 .fops = &fops,
1070 .name = "msm",
1071 .desc = "MSM Snapdragon DRM",
1072 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -04001073 .major = MSM_VERSION_MAJOR,
1074 .minor = MSM_VERSION_MINOR,
1075 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -04001076};
1077
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301078static int __maybe_unused msm_runtime_suspend(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301079{
1080 struct drm_device *ddev = dev_get_drvdata(dev);
1081 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001082 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301083
1084 DBG("");
1085
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001086 if (mdss && mdss->funcs)
1087 return mdss->funcs->disable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301088
1089 return 0;
1090}
1091
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301092static int __maybe_unused msm_runtime_resume(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301093{
1094 struct drm_device *ddev = dev_get_drvdata(dev);
1095 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001096 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301097
1098 DBG("");
1099
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001100 if (mdss && mdss->funcs)
1101 return mdss->funcs->enable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301102
1103 return 0;
1104}
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301105
1106static int __maybe_unused msm_pm_suspend(struct device *dev)
1107{
1108
1109 if (pm_runtime_suspended(dev))
1110 return 0;
1111
1112 return msm_runtime_suspend(dev);
1113}
1114
1115static int __maybe_unused msm_pm_resume(struct device *dev)
1116{
1117 if (pm_runtime_suspended(dev))
1118 return 0;
1119
1120 return msm_runtime_resume(dev);
1121}
1122
1123static int __maybe_unused msm_pm_prepare(struct device *dev)
1124{
1125 struct drm_device *ddev = dev_get_drvdata(dev);
Fabio Estevama9748132021-03-20 08:56:03 -03001126 struct msm_drm_private *priv = ddev ? ddev->dev_private : NULL;
1127
1128 if (!priv || !priv->kms)
1129 return 0;
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301130
1131 return drm_mode_config_helper_suspend(ddev);
1132}
1133
1134static void __maybe_unused msm_pm_complete(struct device *dev)
1135{
1136 struct drm_device *ddev = dev_get_drvdata(dev);
Fabio Estevama9748132021-03-20 08:56:03 -03001137 struct msm_drm_private *priv = ddev ? ddev->dev_private : NULL;
1138
1139 if (!priv || !priv->kms)
1140 return;
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301141
1142 drm_mode_config_helper_resume(ddev);
1143}
Archit Taneja774e39e2017-07-28 16:17:07 +05301144
Rob Clarkc8afe682013-06-26 12:44:06 -04001145static const struct dev_pm_ops msm_pm_ops = {
1146 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
Archit Taneja774e39e2017-07-28 16:17:07 +05301147 SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301148 .prepare = msm_pm_prepare,
1149 .complete = msm_pm_complete,
Rob Clarkc8afe682013-06-26 12:44:06 -04001150};
1151
1152/*
Rob Clark060530f2014-03-03 14:19:12 -05001153 * Componentized driver support:
1154 */
1155
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301156/*
1157 * NOTE: duplication of the same code as exynos or imx (or probably any other).
1158 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -05001159 */
1160static int compare_of(struct device *dev, void *data)
1161{
1162 return dev->of_node == data;
1163}
Rob Clark41e69772013-12-15 16:23:05 -05001164
Archit Taneja812070e2016-05-19 10:38:39 +05301165/*
1166 * Identify what components need to be added by parsing what remote-endpoints
1167 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1168 * is no external component that we need to add since LVDS is within MDP4
1169 * itself.
1170 */
1171static int add_components_mdp(struct device *mdp_dev,
1172 struct component_match **matchptr)
1173{
1174 struct device_node *np = mdp_dev->of_node;
1175 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +05301176 struct device *master_dev;
1177
1178 /*
1179 * on MDP4 based platforms, the MDP platform device is the component
1180 * master that adds other display interface components to itself.
1181 *
1182 * on MDP5 based platforms, the MDSS platform device is the component
1183 * master that adds MDP5 and other display interface components to
1184 * itself.
1185 */
1186 if (of_device_is_compatible(np, "qcom,mdp4"))
1187 master_dev = mdp_dev;
1188 else
1189 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +05301190
1191 for_each_endpoint_of_node(np, ep_node) {
1192 struct device_node *intf;
1193 struct of_endpoint ep;
1194 int ret;
1195
1196 ret = of_graph_parse_endpoint(ep_node, &ep);
1197 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301198 DRM_DEV_ERROR(mdp_dev, "unable to parse port endpoint\n");
Archit Taneja812070e2016-05-19 10:38:39 +05301199 of_node_put(ep_node);
1200 return ret;
1201 }
1202
1203 /*
1204 * The LCDC/LVDS port on MDP4 is a speacial case where the
1205 * remote-endpoint isn't a component that we need to add
1206 */
1207 if (of_device_is_compatible(np, "qcom,mdp4") &&
Archit Tanejad8dd8052016-11-17 12:12:03 +05301208 ep.port == 0)
Archit Taneja812070e2016-05-19 10:38:39 +05301209 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301210
1211 /*
1212 * It's okay if some of the ports don't have a remote endpoint
1213 * specified. It just means that the port isn't connected to
1214 * any external interface.
1215 */
1216 intf = of_graph_get_remote_port_parent(ep_node);
Archit Tanejad8dd8052016-11-17 12:12:03 +05301217 if (!intf)
Archit Taneja812070e2016-05-19 10:38:39 +05301218 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301219
Douglas Andersond1d9d0e2018-12-04 10:04:41 -08001220 if (of_device_is_available(intf))
1221 drm_of_component_match_add(master_dev, matchptr,
1222 compare_of, intf);
1223
Archit Taneja812070e2016-05-19 10:38:39 +05301224 of_node_put(intf);
Archit Taneja812070e2016-05-19 10:38:39 +05301225 }
1226
1227 return 0;
1228}
1229
Archit Taneja54011e22016-06-06 13:45:34 +05301230static int compare_name_mdp(struct device *dev, void *data)
1231{
1232 return (strstr(dev_name(dev), "mdp") != NULL);
1233}
1234
Bjorn Andersson84240842021-03-16 19:56:34 -07001235static int add_display_components(struct platform_device *pdev,
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301236 struct component_match **matchptr)
1237{
Archit Taneja54011e22016-06-06 13:45:34 +05301238 struct device *mdp_dev;
Bjorn Andersson84240842021-03-16 19:56:34 -07001239 struct device *dev = &pdev->dev;
Archit Taneja54011e22016-06-06 13:45:34 +05301240 int ret;
1241
1242 /*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001243 * MDP5/DPU based devices don't have a flat hierarchy. There is a top
1244 * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
1245 * Populate the children devices, find the MDP5/DPU node, and then add
1246 * the interfaces to our components list.
Archit Taneja54011e22016-06-06 13:45:34 +05301247 */
Bjorn Andersson84240842021-03-16 19:56:34 -07001248 switch (get_mdp_ver(pdev)) {
1249 case KMS_MDP5:
1250 case KMS_DPU:
Archit Taneja54011e22016-06-06 13:45:34 +05301251 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
1252 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301253 DRM_DEV_ERROR(dev, "failed to populate children devices\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301254 return ret;
1255 }
1256
1257 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
1258 if (!mdp_dev) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301259 DRM_DEV_ERROR(dev, "failed to find MDSS MDP node\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301260 of_platform_depopulate(dev);
1261 return -ENODEV;
1262 }
1263
1264 put_device(mdp_dev);
1265
1266 /* add the MDP component itself */
Russell King97ac0e42016-10-19 11:28:27 +01001267 drm_of_component_match_add(dev, matchptr, compare_of,
1268 mdp_dev->of_node);
Bjorn Andersson84240842021-03-16 19:56:34 -07001269 break;
1270 case KMS_MDP4:
Archit Taneja54011e22016-06-06 13:45:34 +05301271 /* MDP4 */
1272 mdp_dev = dev;
Bjorn Andersson84240842021-03-16 19:56:34 -07001273 break;
Archit Taneja54011e22016-06-06 13:45:34 +05301274 }
1275
1276 ret = add_components_mdp(mdp_dev, matchptr);
1277 if (ret)
1278 of_platform_depopulate(dev);
1279
1280 return ret;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301281}
1282
Archit Tanejadc3ea262016-05-19 13:33:52 +05301283/*
1284 * We don't know what's the best binding to link the gpu with the drm device.
1285 * Fow now, we just hunt for all the possible gpus that we support, and add them
1286 * as components.
1287 */
1288static const struct of_device_id msm_gpu_match[] = {
Rob Clark1db7afa2017-01-30 11:02:27 -05001289 { .compatible = "qcom,adreno" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301290 { .compatible = "qcom,adreno-3xx" },
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001291 { .compatible = "amd,imageon" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301292 { .compatible = "qcom,kgsl-3d0" },
1293 { },
1294};
1295
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301296static int add_gpu_components(struct device *dev,
1297 struct component_match **matchptr)
1298{
Archit Tanejadc3ea262016-05-19 13:33:52 +05301299 struct device_node *np;
1300
1301 np = of_find_matching_node(NULL, msm_gpu_match);
1302 if (!np)
1303 return 0;
1304
Jeffrey Hugo9ca7ad62019-06-26 11:00:15 -07001305 if (of_device_is_available(np))
1306 drm_of_component_match_add(dev, matchptr, compare_of, np);
Archit Tanejadc3ea262016-05-19 13:33:52 +05301307
1308 of_node_put(np);
1309
1310 return 0;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301311}
1312
Russell King84448282014-04-19 11:20:42 +01001313static int msm_drm_bind(struct device *dev)
1314{
Archit Taneja2b669872016-05-02 11:05:54 +05301315 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001316}
1317
1318static void msm_drm_unbind(struct device *dev)
1319{
Archit Taneja2b669872016-05-02 11:05:54 +05301320 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001321}
1322
1323static const struct component_master_ops msm_drm_ops = {
1324 .bind = msm_drm_bind,
1325 .unbind = msm_drm_unbind,
1326};
1327
1328/*
1329 * Platform driver:
1330 */
1331
1332static int msm_pdev_probe(struct platform_device *pdev)
1333{
1334 struct component_match *match = NULL;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301335 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301336
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001337 if (get_mdp_ver(pdev)) {
Bjorn Andersson84240842021-03-16 19:56:34 -07001338 ret = add_display_components(pdev, &match);
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001339 if (ret)
1340 return ret;
1341 }
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301342
1343 ret = add_gpu_components(&pdev->dev, &match);
1344 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001345 goto fail;
Rob Clark060530f2014-03-03 14:19:12 -05001346
Rob Clarkc83ea572016-11-07 13:31:30 -05001347 /* on all devices that I am aware of, iommu's which can map
1348 * any address the cpu can see are used:
1349 */
1350 ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
1351 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001352 goto fail;
Rob Clarkc83ea572016-11-07 13:31:30 -05001353
Sean Paul4368a152019-06-17 16:12:51 -04001354 ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
1355 if (ret)
1356 goto fail;
1357
1358 return 0;
1359
1360fail:
1361 of_platform_depopulate(&pdev->dev);
1362 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -04001363}
1364
1365static int msm_pdev_remove(struct platform_device *pdev)
1366{
Rob Clark060530f2014-03-03 14:19:12 -05001367 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301368 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001369
1370 return 0;
1371}
1372
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301373static void msm_pdev_shutdown(struct platform_device *pdev)
1374{
1375 struct drm_device *drm = platform_get_drvdata(pdev);
Dmitry Baryshkov623f2792021-03-20 08:56:02 -03001376 struct msm_drm_private *priv = drm ? drm->dev_private : NULL;
1377
1378 if (!priv || !priv->kms)
1379 return;
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301380
1381 drm_atomic_helper_shutdown(drm);
1382}
1383
Rob Clark06c0dd92013-11-30 17:51:47 -05001384static const struct of_device_id dt_match[] = {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -04001385 { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
1386 { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001387 { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301388 { .compatible = "qcom,sc7180-mdss", .data = (void *)KMS_DPU },
Krishna Manikandan591e34a2021-04-06 10:39:49 +05301389 { .compatible = "qcom,sc7280-mdss", .data = (void *)KMS_DPU },
Jonathan Marek0ba17e72021-03-29 15:00:50 +03001390 { .compatible = "qcom,sm8150-mdss", .data = (void *)KMS_DPU },
1391 { .compatible = "qcom,sm8250-mdss", .data = (void *)KMS_DPU },
Rob Clark06c0dd92013-11-30 17:51:47 -05001392 {}
1393};
1394MODULE_DEVICE_TABLE(of, dt_match);
1395
Rob Clarkc8afe682013-06-26 12:44:06 -04001396static struct platform_driver msm_platform_driver = {
1397 .probe = msm_pdev_probe,
1398 .remove = msm_pdev_remove,
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301399 .shutdown = msm_pdev_shutdown,
Rob Clarkc8afe682013-06-26 12:44:06 -04001400 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001401 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001402 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001403 .pm = &msm_pm_ops,
1404 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001405};
1406
1407static int __init msm_drm_register(void)
1408{
Rob Clarkba4dd712017-07-06 16:33:44 -04001409 if (!modeset)
1410 return -EINVAL;
1411
Rob Clarkc8afe682013-06-26 12:44:06 -04001412 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301413 msm_mdp_register();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001414 msm_dpu_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001415 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001416 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001417 msm_hdmi_register();
Chandan Uddarajuc943b492020-08-27 14:16:55 -07001418 msm_dp_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001419 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001420 return platform_driver_register(&msm_platform_driver);
1421}
1422
1423static void __exit msm_drm_unregister(void)
1424{
1425 DBG("fini");
1426 platform_driver_unregister(&msm_platform_driver);
Chandan Uddarajuc943b492020-08-27 14:16:55 -07001427 msm_dp_unregister();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001428 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001429 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001430 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001431 msm_dsi_unregister();
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301432 msm_mdp_unregister();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001433 msm_dpu_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001434}
1435
1436module_init(msm_drm_register);
1437module_exit(msm_drm_unregister);
1438
1439MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1440MODULE_DESCRIPTION("MSM DRM Driver");
1441MODULE_LICENSE("GPL");