blob: 92e885190fe346b1ceacc1b7d66e86f4f63b82cd [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Rob Clarkc8afe682013-06-26 12:44:06 -04002/*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04003 * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04004 * Copyright (C) 2013 Red Hat
5 * Author: Rob Clark <robdclark@gmail.com>
Rob Clarkc8afe682013-06-26 12:44:06 -04006 */
7
Sam Ravnborgfeea39a2019-08-04 08:55:51 +02008#include <linux/dma-mapping.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04009#include <linux/kthread.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020010#include <linux/uaccess.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040011#include <uapi/linux/sched/types.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020012
13#include <drm/drm_drv.h>
14#include <drm/drm_file.h>
15#include <drm/drm_ioctl.h>
16#include <drm/drm_irq.h>
17#include <drm/drm_prime.h>
Russell King97ac0e42016-10-19 11:28:27 +010018#include <drm/drm_of.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020019#include <drm/drm_vblank.h>
Russell King97ac0e42016-10-19 11:28:27 +010020
Rob Clarkc8afe682013-06-26 12:44:06 -040021#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040022#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040023#include "msm_fence.h"
Rob Clarkf05c83e2018-11-29 10:27:22 -050024#include "msm_gem.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040025#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050026#include "msm_kms.h"
Jonathan Marekc2052a42018-11-14 17:08:04 -050027#include "adreno/adreno_gpu.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040028
Rob Clarka8d854c2016-06-01 14:02:02 -040029/*
30 * MSM driver version:
31 * - 1.0.0 - initial interface
32 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040033 * - 1.2.0 - adds explicit fence support for submit ioctl
Jordan Crousef7de1542017-10-20 11:06:55 -060034 * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
35 * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
36 * MSM_GEM_INFO ioctl.
Rob Clark1fed8df2018-11-29 10:30:04 -050037 * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
38 * GEM object's debug name
Jordan Crouseb0fb6602019-03-22 14:21:22 -060039 * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010040 * - 1.6.0 - Syncobj support
Rob Clarka8d854c2016-06-01 14:02:02 -040041 */
42#define MSM_VERSION_MAJOR 1
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010043#define MSM_VERSION_MINOR 6
Rob Clarka8d854c2016-06-01 14:02:02 -040044#define MSM_VERSION_PATCHLEVEL 0
45
Rob Clarkc8afe682013-06-26 12:44:06 -040046static const struct drm_mode_config_funcs mode_config_funcs = {
47 .fb_create = msm_framebuffer_create,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +010048 .output_poll_changed = drm_fb_helper_output_poll_changed,
Rob Clark1f920172017-10-25 12:30:51 -040049 .atomic_check = drm_atomic_helper_check,
Sean Pauld14659f2018-02-28 14:19:05 -050050 .atomic_commit = drm_atomic_helper_commit,
51};
52
53static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
54 .atomic_commit_tail = msm_atomic_commit_tail,
Rob Clarkc8afe682013-06-26 12:44:06 -040055};
56
Rob Clarkc8afe682013-06-26 12:44:06 -040057#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
58static bool reglog = false;
59MODULE_PARM_DESC(reglog, "Enable register read/write logging");
60module_param(reglog, bool, 0600);
61#else
62#define reglog 0
63#endif
64
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053065#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050066static bool fbdev = true;
67MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
68module_param(fbdev, bool, 0600);
69#endif
70
Rob Clark3a10ba82014-09-08 14:24:57 -040071static char *vram = "16m";
Rob Clark4313c7442016-02-03 14:02:04 -050072MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050073module_param(vram, charp, 0);
74
Rob Clark06d9f562016-11-05 11:08:12 -040075bool dumpstate = false;
76MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
77module_param(dumpstate, bool, 0600);
78
Rob Clarkba4dd712017-07-06 16:33:44 -040079static bool modeset = true;
80MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
81module_param(modeset, bool, 0600);
82
Rob Clark060530f2014-03-03 14:19:12 -050083/*
84 * Util/helpers:
85 */
86
Jordan Crouse8e54eea2018-08-06 11:33:21 -060087struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
88 const char *name)
89{
90 int i;
91 char n[32];
92
93 snprintf(n, sizeof(n), "%s_clk", name);
94
95 for (i = 0; bulk && i < count; i++) {
96 if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
97 return bulk[i].clk;
98 }
99
100
101 return NULL;
102}
103
Rob Clark720c3bb2017-01-30 11:30:58 -0500104struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
105{
106 struct clk *clk;
107 char name2[32];
108
109 clk = devm_clk_get(&pdev->dev, name);
110 if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
111 return clk;
112
113 snprintf(name2, sizeof(name2), "%s_clk", name);
114
115 clk = devm_clk_get(&pdev->dev, name2);
116 if (!IS_ERR(clk))
117 dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
118 "\"%s\" instead of \"%s\"\n", name, name2);
119
120 return clk;
121}
122
Eric Anholt62a35e82020-06-29 11:19:21 -0700123void __iomem *_msm_ioremap(struct platform_device *pdev, const char *name,
124 const char *dbgname, bool quiet)
Rob Clarkc8afe682013-06-26 12:44:06 -0400125{
126 struct resource *res;
127 unsigned long size;
128 void __iomem *ptr;
129
130 if (name)
131 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
132 else
133 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
134
135 if (!res) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700136 if (!quiet)
137 DRM_DEV_ERROR(&pdev->dev, "failed to get memory resource: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400138 return ERR_PTR(-EINVAL);
139 }
140
141 size = resource_size(res);
142
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100143 ptr = devm_ioremap(&pdev->dev, res->start, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400144 if (!ptr) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700145 if (!quiet)
146 DRM_DEV_ERROR(&pdev->dev, "failed to ioremap: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400147 return ERR_PTR(-ENOMEM);
148 }
149
150 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200151 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400152
153 return ptr;
154}
155
Eric Anholt62a35e82020-06-29 11:19:21 -0700156void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
157 const char *dbgname)
158{
159 return _msm_ioremap(pdev, name, dbgname, false);
160}
161
162void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name,
163 const char *dbgname)
164{
165 return _msm_ioremap(pdev, name, dbgname, true);
166}
167
Rob Clarkc8afe682013-06-26 12:44:06 -0400168void msm_writel(u32 data, void __iomem *addr)
169{
170 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200171 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400172 writel(data, addr);
173}
174
175u32 msm_readl(const void __iomem *addr)
176{
177 u32 val = readl(addr);
178 if (reglog)
Joe Perches8dfe1622017-02-28 04:55:54 -0800179 pr_err("IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400180 return val;
181}
182
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800183struct msm_vblank_work {
184 struct work_struct work;
Hai Li78b1d472015-07-27 13:49:45 -0400185 int crtc_id;
186 bool enable;
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800187 struct msm_drm_private *priv;
Hai Li78b1d472015-07-27 13:49:45 -0400188};
189
Jeykumar Sankaran5aeb6652018-12-14 15:57:52 -0800190static void vblank_ctrl_worker(struct work_struct *work)
Hai Li78b1d472015-07-27 13:49:45 -0400191{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800192 struct msm_vblank_work *vbl_work = container_of(work,
193 struct msm_vblank_work, work);
194 struct msm_drm_private *priv = vbl_work->priv;
Hai Li78b1d472015-07-27 13:49:45 -0400195 struct msm_kms *kms = priv->kms;
Hai Li78b1d472015-07-27 13:49:45 -0400196
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800197 if (vbl_work->enable)
198 kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
199 else
200 kms->funcs->disable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
Hai Li78b1d472015-07-27 13:49:45 -0400201
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800202 kfree(vbl_work);
Hai Li78b1d472015-07-27 13:49:45 -0400203}
204
205static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
206 int crtc_id, bool enable)
207{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800208 struct msm_vblank_work *vbl_work;
Hai Li78b1d472015-07-27 13:49:45 -0400209
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800210 vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
211 if (!vbl_work)
Hai Li78b1d472015-07-27 13:49:45 -0400212 return -ENOMEM;
213
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800214 INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
Hai Li78b1d472015-07-27 13:49:45 -0400215
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800216 vbl_work->crtc_id = crtc_id;
217 vbl_work->enable = enable;
218 vbl_work->priv = priv;
Hai Li78b1d472015-07-27 13:49:45 -0400219
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800220 queue_work(priv->wq, &vbl_work->work);
Hai Li78b1d472015-07-27 13:49:45 -0400221
222 return 0;
223}
224
Archit Taneja2b669872016-05-02 11:05:54 +0530225static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400226{
Archit Taneja2b669872016-05-02 11:05:54 +0530227 struct platform_device *pdev = to_platform_device(dev);
228 struct drm_device *ddev = platform_get_drvdata(pdev);
229 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400230 struct msm_kms *kms = priv->kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400231 struct msm_mdss *mdss = priv->mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400232 int i;
Hai Li78b1d472015-07-27 13:49:45 -0400233
Sean Paul2aa31762019-05-24 16:29:13 -0400234 /*
235 * Shutdown the hw if we're far enough along where things might be on.
236 * If we run this too early, we'll end up panicking in any variety of
237 * places. Since we don't register the drm device until late in
238 * msm_drm_init, drm_dev->registered is used as an indicator that the
239 * shutdown will be successful.
240 */
241 if (ddev->registered) {
242 drm_dev_unregister(ddev);
243 drm_atomic_helper_shutdown(ddev);
244 }
245
Hai Li78b1d472015-07-27 13:49:45 -0400246 /* We must cancel and cleanup any pending vblank enable/disable
247 * work before drm_irq_uninstall() to avoid work re-enabling an
248 * irq after uninstall has disabled it.
249 */
Rob Clarkc8afe682013-06-26 12:44:06 -0400250
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800251 flush_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400252
Jeykumar Sankarand9db30c2018-12-14 15:57:54 -0800253 /* clean up event worker threads */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400254 for (i = 0; i < priv->num_crtcs; i++) {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400255 if (priv->event_thread[i].thread) {
Jeykumar Sankaran3c125682018-12-14 15:57:51 -0800256 kthread_destroy_worker(&priv->event_thread[i].worker);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400257 priv->event_thread[i].thread = NULL;
258 }
259 }
260
Rob Clark68209392016-05-17 16:19:32 -0400261 msm_gem_shrinker_cleanup(ddev);
262
Archit Taneja2b669872016-05-02 11:05:54 +0530263 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530264
Noralf Trønnes85eac472017-03-07 21:49:22 +0100265 msm_perf_debugfs_cleanup(priv);
266 msm_rd_debugfs_cleanup(priv);
267
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530268#ifdef CONFIG_DRM_FBDEV_EMULATION
269 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530270 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530271#endif
Sean Paul2aa31762019-05-24 16:29:13 -0400272
Archit Taneja2b669872016-05-02 11:05:54 +0530273 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400274
Archit Taneja2b669872016-05-02 11:05:54 +0530275 pm_runtime_get_sync(dev);
276 drm_irq_uninstall(ddev);
277 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400278
Archit Taneja16976082016-11-03 17:36:18 +0530279 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400280 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400281
Rob Clark871d8122013-11-16 12:56:06 -0500282 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700283 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500284 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530285 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700286 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500287 }
288
Archit Taneja2b669872016-05-02 11:05:54 +0530289 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500290
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400291 if (mdss && mdss->funcs)
292 mdss->funcs->destroy(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530293
Archit Taneja2b669872016-05-02 11:05:54 +0530294 ddev->dev_private = NULL;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200295 drm_dev_put(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400296
Sean Paul2aa31762019-05-24 16:29:13 -0400297 destroy_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400298 kfree(priv);
299
300 return 0;
301}
302
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400303#define KMS_MDP4 4
304#define KMS_MDP5 5
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400305#define KMS_DPU 3
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400306
Rob Clark06c0dd92013-11-30 17:51:47 -0500307static int get_mdp_ver(struct platform_device *pdev)
308{
Rob Clark06c0dd92013-11-30 17:51:47 -0500309 struct device *dev = &pdev->dev;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530310
311 return (int) (unsigned long) of_device_get_match_data(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500312}
313
Rob Clark072f1f92015-03-03 15:04:25 -0500314#include <linux/of_address.h>
315
Jonathan Marekc2052a42018-11-14 17:08:04 -0500316bool msm_use_mmu(struct drm_device *dev)
317{
318 struct msm_drm_private *priv = dev->dev_private;
319
320 /* a2xx comes with its own MMU */
321 return priv->is_a2xx || iommu_present(&platform_bus_type);
322}
323
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500324static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400325{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500326 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530327 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500328 unsigned long size = 0;
329 int ret = 0;
330
Rob Clark072f1f92015-03-03 15:04:25 -0500331 /* In the device-tree world, we could have a 'memory-region'
332 * phandle, which gives us a link to our "vram". Allocating
333 * is all nicely abstracted behind the dma api, but we need
334 * to know the entire size to allocate it all in one go. There
335 * are two cases:
336 * 1) device with no IOMMU, in which case we need exclusive
337 * access to a VRAM carveout big enough for all gpu
338 * buffers
339 * 2) device with IOMMU, but where the bootloader puts up
340 * a splash screen. In this case, the VRAM carveout
341 * need only be large enough for fbdev fb. But we need
342 * exclusive access to the buffer to avoid the kernel
343 * using those pages for other purposes (which appears
344 * as corruption on screen before we have a chance to
345 * load and do initial modeset)
346 */
Rob Clark072f1f92015-03-03 15:04:25 -0500347
348 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
349 if (node) {
350 struct resource r;
351 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800352 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500353 if (ret)
354 return ret;
355 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200356 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400357
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530358 /* if we have no IOMMU, then we need to use carveout allocator.
359 * Grab the entire CMA chunk carved out in early startup in
360 * mach-msm:
361 */
Jonathan Marekc2052a42018-11-14 17:08:04 -0500362 } else if (!msm_use_mmu(dev)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500363 DRM_INFO("using %s VRAM carveout\n", vram);
364 size = memparse(vram, NULL);
365 }
366
367 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700368 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500369 void *p;
370
Rob Clark871d8122013-11-16 12:56:06 -0500371 priv->vram.size = size;
372
373 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600374 spin_lock_init(&priv->vram.lock);
Rob Clark871d8122013-11-16 12:56:06 -0500375
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700376 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
377 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500378
379 /* note that for no-kernel-mapping, the vaddr returned
380 * is bogus, but non-null if allocation succeeded:
381 */
382 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700383 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500384 if (!p) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530385 DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
Rob Clark871d8122013-11-16 12:56:06 -0500386 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500387 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500388 }
389
Mamta Shukla6a41da12018-10-20 23:19:26 +0530390 DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
Rob Clark871d8122013-11-16 12:56:06 -0500391 (uint32_t)priv->vram.paddr,
392 (uint32_t)(priv->vram.paddr + size));
393 }
394
Rob Clark072f1f92015-03-03 15:04:25 -0500395 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500396}
397
Archit Taneja2b669872016-05-02 11:05:54 +0530398static int msm_drm_init(struct device *dev, struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500399{
Archit Taneja2b669872016-05-02 11:05:54 +0530400 struct platform_device *pdev = to_platform_device(dev);
401 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500402 struct msm_drm_private *priv;
403 struct msm_kms *kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400404 struct msm_mdss *mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400405 int ret, i;
406 struct sched_param param;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500407
Archit Taneja2b669872016-05-02 11:05:54 +0530408 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200409 if (IS_ERR(ddev)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530410 DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200411 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500412 }
413
Archit Taneja2b669872016-05-02 11:05:54 +0530414 platform_set_drvdata(pdev, ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530415
416 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
417 if (!priv) {
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400418 ret = -ENOMEM;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200419 goto err_put_drm_dev;
Archit Taneja2b669872016-05-02 11:05:54 +0530420 }
421
422 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400423 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500424
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400425 switch (get_mdp_ver(pdev)) {
426 case KMS_MDP5:
427 ret = mdp5_mdss_init(ddev);
428 break;
429 case KMS_DPU:
430 ret = dpu_mdss_init(ddev);
431 break;
432 default:
433 ret = 0;
434 break;
435 }
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400436 if (ret)
437 goto err_free_priv;
Archit Taneja0a6030d2016-05-08 21:36:28 +0530438
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400439 mdss = priv->mdss;
440
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500441 priv->wq = alloc_ordered_workqueue("msm", 0);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500442
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -0700443 INIT_WORK(&priv->free_work, msm_gem_free_work);
444 init_llist_head(&priv->free_list);
445
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500446 INIT_LIST_HEAD(&priv->inactive_list);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500447
Archit Taneja2b669872016-05-02 11:05:54 +0530448 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500449
450 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530451 ret = component_bind_all(dev, ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400452 if (ret)
453 goto err_destroy_mdss;
Rob Clark060530f2014-03-03 14:19:12 -0500454
Archit Taneja2b669872016-05-02 11:05:54 +0530455 ret = msm_init_vram(ddev);
Rob Clark13f15562015-05-07 15:20:13 -0400456 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400457 goto err_msm_uninit;
Rob Clark13f15562015-05-07 15:20:13 -0400458
Sean Pauldb735fc2020-01-21 11:18:48 -0800459 if (!dev->dma_parms) {
460 dev->dma_parms = devm_kzalloc(dev, sizeof(*dev->dma_parms),
461 GFP_KERNEL);
Pavel Machek66be3402020-03-09 11:14:10 +0100462 if (!dev->dma_parms) {
463 ret = -ENOMEM;
464 goto err_msm_uninit;
465 }
Sean Pauldb735fc2020-01-21 11:18:48 -0800466 }
467 dma_set_max_seg_size(dev, DMA_BIT_MASK(32));
468
Rob Clark68209392016-05-17 16:19:32 -0400469 msm_gem_shrinker_init(ddev);
470
Rob Clark06c0dd92013-11-30 17:51:47 -0500471 switch (get_mdp_ver(pdev)) {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400472 case KMS_MDP4:
Archit Taneja2b669872016-05-02 11:05:54 +0530473 kms = mdp4_kms_init(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530474 priv->kms = kms;
Rob Clark06c0dd92013-11-30 17:51:47 -0500475 break;
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400476 case KMS_MDP5:
Archit Taneja392ae6e2016-06-14 18:24:54 +0530477 kms = mdp5_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500478 break;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400479 case KMS_DPU:
480 kms = dpu_kms_init(ddev);
481 priv->kms = kms;
482 break;
Rob Clark06c0dd92013-11-30 17:51:47 -0500483 default:
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500484 /* valid only for the dummy headless case, where of_node=NULL */
485 WARN_ON(dev->of_node);
486 kms = NULL;
Rob Clark06c0dd92013-11-30 17:51:47 -0500487 break;
488 }
489
Rob Clarkc8afe682013-06-26 12:44:06 -0400490 if (IS_ERR(kms)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530491 DRM_DEV_ERROR(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200492 ret = PTR_ERR(kms);
Jonathan Marekb2ccfdf2018-11-21 20:52:35 -0500493 priv->kms = NULL;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400494 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400495 }
496
Jeykumar Sankaranbb676df2018-06-11 14:13:20 -0700497 /* Enable normalization of plane zpos */
498 ddev->mode_config.normalize_zpos = true;
499
Rob Clarkc8afe682013-06-26 12:44:06 -0400500 if (kms) {
Rob Clark2d99ced2019-08-29 09:45:16 -0700501 kms->dev = ddev;
Rob Clarkc8afe682013-06-26 12:44:06 -0400502 ret = kms->funcs->hw_init(kms);
503 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530504 DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400505 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400506 }
507 }
508
Archit Taneja2b669872016-05-02 11:05:54 +0530509 ddev->mode_config.funcs = &mode_config_funcs;
Sean Pauld14659f2018-02-28 14:19:05 -0500510 ddev->mode_config.helper_private = &mode_config_helper_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400511
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400512 /**
513 * this priority was found during empiric testing to have appropriate
514 * realtime scheduling to process display updates and interact with
515 * other real time and normal priority task
516 */
517 param.sched_priority = 16;
518 for (i = 0; i < priv->num_crtcs; i++) {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400519 /* initialize event thread */
520 priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
521 kthread_init_worker(&priv->event_thread[i].worker);
522 priv->event_thread[i].dev = ddev;
523 priv->event_thread[i].thread =
524 kthread_run(kthread_worker_fn,
525 &priv->event_thread[i].worker,
526 "crtc_event:%d", priv->event_thread[i].crtc_id);
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700527 if (IS_ERR(priv->event_thread[i].thread)) {
Linus Torvalds4971f092018-12-25 11:48:26 -0800528 DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700529 priv->event_thread[i].thread = NULL;
530 goto err_msm_uninit;
531 }
532
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400533 ret = sched_setscheduler(priv->event_thread[i].thread,
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700534 SCHED_FIFO, &param);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400535 if (ret)
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700536 dev_warn(dev, "event_thread set priority failed:%d\n",
537 ret);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400538 }
539
Archit Taneja2b669872016-05-02 11:05:54 +0530540 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400541 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530542 DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400543 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400544 }
545
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530546 if (kms) {
547 pm_runtime_get_sync(dev);
548 ret = drm_irq_install(ddev, kms->irq);
549 pm_runtime_put_sync(dev);
550 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530551 DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400552 goto err_msm_uninit;
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530553 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400554 }
555
Archit Taneja2b669872016-05-02 11:05:54 +0530556 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400557 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400558 goto err_msm_uninit;
Rob Clarka7d3c952014-05-30 14:47:38 -0400559
Archit Taneja2b669872016-05-02 11:05:54 +0530560 drm_mode_config_reset(ddev);
561
562#ifdef CONFIG_DRM_FBDEV_EMULATION
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500563 if (kms && fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530564 priv->fbdev = msm_fbdev_init(ddev);
565#endif
566
567 ret = msm_debugfs_late_init(ddev);
568 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400569 goto err_msm_uninit;
Archit Taneja2b669872016-05-02 11:05:54 +0530570
571 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400572
573 return 0;
574
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400575err_msm_uninit:
Archit Taneja2b669872016-05-02 11:05:54 +0530576 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400577 return ret;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400578err_destroy_mdss:
579 if (mdss && mdss->funcs)
580 mdss->funcs->destroy(ddev);
581err_free_priv:
582 kfree(priv);
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200583err_put_drm_dev:
584 drm_dev_put(ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400585 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -0400586}
587
Archit Taneja2b669872016-05-02 11:05:54 +0530588/*
589 * DRM operations:
590 */
591
Rob Clark7198e6b2013-07-19 12:59:32 -0400592static void load_gpu(struct drm_device *dev)
593{
Rob Clarka1ad3522014-07-11 11:59:22 -0400594 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400595 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400596
Rob Clarka1ad3522014-07-11 11:59:22 -0400597 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400598
Rob Clarke2550b72014-09-05 13:30:27 -0400599 if (!priv->gpu)
600 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400601
Rob Clarka1ad3522014-07-11 11:59:22 -0400602 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400603}
604
Jordan Crousef97deca2017-10-20 11:06:57 -0600605static int context_init(struct drm_device *dev, struct drm_file *file)
Rob Clark7198e6b2013-07-19 12:59:32 -0400606{
Jordan Crouse295b22a2019-05-07 12:02:07 -0600607 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400608 struct msm_file_private *ctx;
609
Rob Clark7198e6b2013-07-19 12:59:32 -0400610 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
611 if (!ctx)
612 return -ENOMEM;
613
Jordan Crousef97deca2017-10-20 11:06:57 -0600614 msm_submitqueue_init(dev, ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600615
Brian Masney7af5cdb2019-06-26 22:05:15 -0400616 ctx->aspace = priv->gpu ? priv->gpu->aspace : NULL;
Rob Clark7198e6b2013-07-19 12:59:32 -0400617 file->driver_priv = ctx;
618
619 return 0;
620}
621
Jordan Crousef7de1542017-10-20 11:06:55 -0600622static int msm_open(struct drm_device *dev, struct drm_file *file)
623{
624 /* For now, load gpu on open.. to avoid the requirement of having
625 * firmware in the initrd.
626 */
627 load_gpu(dev);
628
Jordan Crousef97deca2017-10-20 11:06:57 -0600629 return context_init(dev, file);
Jordan Crousef7de1542017-10-20 11:06:55 -0600630}
631
632static void context_close(struct msm_file_private *ctx)
633{
634 msm_submitqueue_close(ctx);
635 kfree(ctx);
636}
637
Daniel Vetter94df1452017-03-08 15:12:46 +0100638static void msm_postclose(struct drm_device *dev, struct drm_file *file)
Rob Clarkc8afe682013-06-26 12:44:06 -0400639{
640 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400641 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400642
Rob Clark7198e6b2013-07-19 12:59:32 -0400643 mutex_lock(&dev->struct_mutex);
644 if (ctx == priv->lastctx)
645 priv->lastctx = NULL;
646 mutex_unlock(&dev->struct_mutex);
647
Jordan Crousef7de1542017-10-20 11:06:55 -0600648 context_close(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400649}
650
Daniel Vettere9f0d762013-12-11 11:34:42 +0100651static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400652{
653 struct drm_device *dev = arg;
654 struct msm_drm_private *priv = dev->dev_private;
655 struct msm_kms *kms = priv->kms;
656 BUG_ON(!kms);
657 return kms->funcs->irq(kms);
658}
659
660static void msm_irq_preinstall(struct drm_device *dev)
661{
662 struct msm_drm_private *priv = dev->dev_private;
663 struct msm_kms *kms = priv->kms;
664 BUG_ON(!kms);
665 kms->funcs->irq_preinstall(kms);
666}
667
668static int msm_irq_postinstall(struct drm_device *dev)
669{
670 struct msm_drm_private *priv = dev->dev_private;
671 struct msm_kms *kms = priv->kms;
672 BUG_ON(!kms);
Jordan Crouseab07e0c2018-12-03 15:47:19 -0700673
674 if (kms->funcs->irq_postinstall)
675 return kms->funcs->irq_postinstall(kms);
676
677 return 0;
Rob Clarkc8afe682013-06-26 12:44:06 -0400678}
679
680static void msm_irq_uninstall(struct drm_device *dev)
681{
682 struct msm_drm_private *priv = dev->dev_private;
683 struct msm_kms *kms = priv->kms;
684 BUG_ON(!kms);
685 kms->funcs->irq_uninstall(kms);
686}
687
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100688int msm_crtc_enable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400689{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100690 struct drm_device *dev = crtc->dev;
691 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400692 struct msm_drm_private *priv = dev->dev_private;
693 struct msm_kms *kms = priv->kms;
694 if (!kms)
695 return -ENXIO;
Thierry Reding88e72712015-09-24 18:35:31 +0200696 DBG("dev=%p, crtc=%u", dev, pipe);
697 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400698}
699
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100700void msm_crtc_disable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400701{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100702 struct drm_device *dev = crtc->dev;
703 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400704 struct msm_drm_private *priv = dev->dev_private;
705 struct msm_kms *kms = priv->kms;
706 if (!kms)
707 return;
Thierry Reding88e72712015-09-24 18:35:31 +0200708 DBG("dev=%p, crtc=%u", dev, pipe);
709 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400710}
711
712/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400713 * DRM ioctls:
714 */
715
716static int msm_ioctl_get_param(struct drm_device *dev, void *data,
717 struct drm_file *file)
718{
719 struct msm_drm_private *priv = dev->dev_private;
720 struct drm_msm_param *args = data;
721 struct msm_gpu *gpu;
722
723 /* for now, we just have 3d pipe.. eventually this would need to
724 * be more clever to dispatch to appropriate gpu module:
725 */
726 if (args->pipe != MSM_PIPE_3D0)
727 return -EINVAL;
728
729 gpu = priv->gpu;
730
731 if (!gpu)
732 return -ENXIO;
733
734 return gpu->funcs->get_param(gpu, args->param, &args->value);
735}
736
737static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
738 struct drm_file *file)
739{
740 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500741
742 if (args->flags & ~MSM_BO_FLAGS) {
743 DRM_ERROR("invalid flags: %08x\n", args->flags);
744 return -EINVAL;
745 }
746
Rob Clark7198e6b2013-07-19 12:59:32 -0400747 return msm_gem_new_handle(dev, file, args->size,
Jordan Crouse0815d772018-11-07 15:35:52 -0700748 args->flags, &args->handle, NULL);
Rob Clark7198e6b2013-07-19 12:59:32 -0400749}
750
Rob Clark56c2da82015-05-11 11:50:03 -0400751static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
752{
753 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
754}
Rob Clark7198e6b2013-07-19 12:59:32 -0400755
756static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
757 struct drm_file *file)
758{
759 struct drm_msm_gem_cpu_prep *args = data;
760 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400761 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400762 int ret;
763
Rob Clark93ddb0d2014-03-03 09:42:33 -0500764 if (args->op & ~MSM_PREP_FLAGS) {
765 DRM_ERROR("invalid op: %08x\n", args->op);
766 return -EINVAL;
767 }
768
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100769 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400770 if (!obj)
771 return -ENOENT;
772
Rob Clark56c2da82015-05-11 11:50:03 -0400773 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400774
Emil Velikovf7d33952020-05-15 10:51:04 +0100775 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400776
777 return ret;
778}
779
780static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
781 struct drm_file *file)
782{
783 struct drm_msm_gem_cpu_fini *args = data;
784 struct drm_gem_object *obj;
785 int ret;
786
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100787 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400788 if (!obj)
789 return -ENOENT;
790
791 ret = msm_gem_cpu_fini(obj);
792
Emil Velikovf7d33952020-05-15 10:51:04 +0100793 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400794
795 return ret;
796}
797
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600798static int msm_ioctl_gem_info_iova(struct drm_device *dev,
799 struct drm_gem_object *obj, uint64_t *iova)
800{
801 struct msm_drm_private *priv = dev->dev_private;
802
803 if (!priv->gpu)
804 return -EINVAL;
805
Jordan Crouse9fe041f2018-11-07 15:35:50 -0700806 /*
807 * Don't pin the memory here - just get an address so that userspace can
808 * be productive
809 */
Rob Clark8bdcd942017-06-13 11:07:08 -0400810 return msm_gem_get_iova(obj, priv->gpu->aspace, iova);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600811}
812
Rob Clark7198e6b2013-07-19 12:59:32 -0400813static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
814 struct drm_file *file)
815{
816 struct drm_msm_gem_info *args = data;
817 struct drm_gem_object *obj;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500818 struct msm_gem_object *msm_obj;
819 int i, ret = 0;
Rob Clark7198e6b2013-07-19 12:59:32 -0400820
Rob Clark789d2e52018-11-29 09:54:42 -0500821 if (args->pad)
Rob Clark7198e6b2013-07-19 12:59:32 -0400822 return -EINVAL;
823
Rob Clark789d2e52018-11-29 09:54:42 -0500824 switch (args->info) {
825 case MSM_INFO_GET_OFFSET:
826 case MSM_INFO_GET_IOVA:
827 /* value returned as immediate, not pointer, so len==0: */
828 if (args->len)
829 return -EINVAL;
830 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500831 case MSM_INFO_SET_NAME:
832 case MSM_INFO_GET_NAME:
833 break;
Rob Clark789d2e52018-11-29 09:54:42 -0500834 default:
835 return -EINVAL;
836 }
837
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100838 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400839 if (!obj)
840 return -ENOENT;
841
Rob Clarkf05c83e2018-11-29 10:27:22 -0500842 msm_obj = to_msm_bo(obj);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600843
Rob Clark789d2e52018-11-29 09:54:42 -0500844 switch (args->info) {
845 case MSM_INFO_GET_OFFSET:
846 args->value = msm_gem_mmap_offset(obj);
847 break;
848 case MSM_INFO_GET_IOVA:
849 ret = msm_ioctl_gem_info_iova(dev, obj, &args->value);
850 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500851 case MSM_INFO_SET_NAME:
852 /* length check should leave room for terminating null: */
853 if (args->len >= sizeof(msm_obj->name)) {
854 ret = -EINVAL;
855 break;
856 }
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300857 if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
Jordan Crouse860433e2019-02-19 11:40:19 -0700858 args->len)) {
859 msm_obj->name[0] = '\0';
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300860 ret = -EFAULT;
Jordan Crouse860433e2019-02-19 11:40:19 -0700861 break;
862 }
Rob Clarkf05c83e2018-11-29 10:27:22 -0500863 msm_obj->name[args->len] = '\0';
864 for (i = 0; i < args->len; i++) {
865 if (!isprint(msm_obj->name[i])) {
866 msm_obj->name[i] = '\0';
867 break;
868 }
869 }
870 break;
871 case MSM_INFO_GET_NAME:
872 if (args->value && (args->len < strlen(msm_obj->name))) {
873 ret = -EINVAL;
874 break;
875 }
876 args->len = strlen(msm_obj->name);
877 if (args->value) {
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300878 if (copy_to_user(u64_to_user_ptr(args->value),
879 msm_obj->name, args->len))
880 ret = -EFAULT;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500881 }
882 break;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600883 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400884
Emil Velikovf7d33952020-05-15 10:51:04 +0100885 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400886
887 return ret;
888}
889
890static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
891 struct drm_file *file)
892{
Rob Clarkca762a82016-03-15 17:22:13 -0400893 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400894 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -0400895 ktime_t timeout = to_ktime(args->timeout);
Jordan Crousef97deca2017-10-20 11:06:57 -0600896 struct msm_gpu_submitqueue *queue;
897 struct msm_gpu *gpu = priv->gpu;
898 int ret;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500899
900 if (args->pad) {
901 DRM_ERROR("invalid pad: %08x\n", args->pad);
902 return -EINVAL;
903 }
904
Jordan Crousef97deca2017-10-20 11:06:57 -0600905 if (!gpu)
Rob Clarkca762a82016-03-15 17:22:13 -0400906 return 0;
907
Jordan Crousef97deca2017-10-20 11:06:57 -0600908 queue = msm_submitqueue_get(file->driver_priv, args->queueid);
909 if (!queue)
910 return -ENOENT;
911
912 ret = msm_wait_fence(gpu->rb[queue->prio]->fctx, args->fence, &timeout,
913 true);
914
915 msm_submitqueue_put(queue);
916 return ret;
Rob Clark7198e6b2013-07-19 12:59:32 -0400917}
918
Rob Clark4cd33c42016-05-17 15:44:49 -0400919static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
920 struct drm_file *file)
921{
922 struct drm_msm_gem_madvise *args = data;
923 struct drm_gem_object *obj;
924 int ret;
925
926 switch (args->madv) {
927 case MSM_MADV_DONTNEED:
928 case MSM_MADV_WILLNEED:
929 break;
930 default:
931 return -EINVAL;
932 }
933
934 ret = mutex_lock_interruptible(&dev->struct_mutex);
935 if (ret)
936 return ret;
937
938 obj = drm_gem_object_lookup(file, args->handle);
939 if (!obj) {
940 ret = -ENOENT;
941 goto unlock;
942 }
943
944 ret = msm_gem_madvise(obj, args->madv);
945 if (ret >= 0) {
946 args->retained = ret;
947 ret = 0;
948 }
949
Emil Velikoveecd7fd2020-05-15 10:50:51 +0100950 drm_gem_object_put_locked(obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400951
952unlock:
953 mutex_unlock(&dev->struct_mutex);
954 return ret;
955}
956
Jordan Crousef7de1542017-10-20 11:06:55 -0600957
958static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
959 struct drm_file *file)
960{
961 struct drm_msm_submitqueue *args = data;
962
963 if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
964 return -EINVAL;
965
Jordan Crousef97deca2017-10-20 11:06:57 -0600966 return msm_submitqueue_create(dev, file->driver_priv, args->prio,
Jordan Crousef7de1542017-10-20 11:06:55 -0600967 args->flags, &args->id);
968}
969
Jordan Crouseb0fb6602019-03-22 14:21:22 -0600970static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
971 struct drm_file *file)
972{
973 return msm_submitqueue_query(dev, file->driver_priv, data);
974}
Jordan Crousef7de1542017-10-20 11:06:55 -0600975
976static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
977 struct drm_file *file)
978{
979 u32 id = *(u32 *) data;
980
981 return msm_submitqueue_remove(file->driver_priv, id);
982}
983
Rob Clark7198e6b2013-07-19 12:59:32 -0400984static const struct drm_ioctl_desc msm_ioctls[] = {
Emil Velikov34127c72019-05-27 09:17:35 +0100985 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW),
986 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW),
987 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW),
988 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
989 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
990 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW),
991 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW),
992 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW),
993 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW),
994 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
995 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -0400996};
997
Rob Clarkc8afe682013-06-26 12:44:06 -0400998static const struct vm_operations_struct vm_ops = {
999 .fault = msm_gem_fault,
1000 .open = drm_gem_vm_open,
1001 .close = drm_gem_vm_close,
1002};
1003
1004static const struct file_operations fops = {
1005 .owner = THIS_MODULE,
1006 .open = drm_open,
1007 .release = drm_release,
1008 .unlocked_ioctl = drm_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -04001009 .compat_ioctl = drm_compat_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -04001010 .poll = drm_poll,
1011 .read = drm_read,
1012 .llseek = no_llseek,
1013 .mmap = msm_gem_mmap,
1014};
1015
1016static struct drm_driver msm_driver = {
Daniel Vetter5b38e742019-01-29 11:42:46 +01001017 .driver_features = DRIVER_GEM |
Rob Clarkb4b15c82013-09-28 12:01:25 -04001018 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -04001019 DRIVER_ATOMIC |
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +01001020 DRIVER_MODESET |
1021 DRIVER_SYNCOBJ,
Rob Clark7198e6b2013-07-19 12:59:32 -04001022 .open = msm_open,
Daniel Vetter94df1452017-03-08 15:12:46 +01001023 .postclose = msm_postclose,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +01001024 .lastclose = drm_fb_helper_lastclose,
Rob Clarkc8afe682013-06-26 12:44:06 -04001025 .irq_handler = msm_irq,
1026 .irq_preinstall = msm_irq_preinstall,
1027 .irq_postinstall = msm_irq_postinstall,
1028 .irq_uninstall = msm_irq_uninstall,
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -07001029 .gem_free_object_unlocked = msm_gem_free_object,
Rob Clarkc8afe682013-06-26 12:44:06 -04001030 .gem_vm_ops = &vm_ops,
1031 .dumb_create = msm_gem_dumb_create,
1032 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark05b84912013-09-28 11:28:35 -04001033 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1034 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Rob Clark05b84912013-09-28 11:28:35 -04001035 .gem_prime_pin = msm_gem_prime_pin,
1036 .gem_prime_unpin = msm_gem_prime_unpin,
1037 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
1038 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
1039 .gem_prime_vmap = msm_gem_prime_vmap,
1040 .gem_prime_vunmap = msm_gem_prime_vunmap,
Daniel Thompson77a147e2014-11-12 11:38:14 +00001041 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -04001042#ifdef CONFIG_DEBUG_FS
1043 .debugfs_init = msm_debugfs_init,
Rob Clarkc8afe682013-06-26 12:44:06 -04001044#endif
Rob Clark7198e6b2013-07-19 12:59:32 -04001045 .ioctls = msm_ioctls,
Jordan Crouse167b6062017-05-08 14:34:59 -06001046 .num_ioctls = ARRAY_SIZE(msm_ioctls),
Rob Clarkc8afe682013-06-26 12:44:06 -04001047 .fops = &fops,
1048 .name = "msm",
1049 .desc = "MSM Snapdragon DRM",
1050 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -04001051 .major = MSM_VERSION_MAJOR,
1052 .minor = MSM_VERSION_MINOR,
1053 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -04001054};
1055
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301056static int __maybe_unused msm_runtime_suspend(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301057{
1058 struct drm_device *ddev = dev_get_drvdata(dev);
1059 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001060 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301061
1062 DBG("");
1063
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001064 if (mdss && mdss->funcs)
1065 return mdss->funcs->disable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301066
1067 return 0;
1068}
1069
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301070static int __maybe_unused msm_runtime_resume(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301071{
1072 struct drm_device *ddev = dev_get_drvdata(dev);
1073 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001074 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301075
1076 DBG("");
1077
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001078 if (mdss && mdss->funcs)
1079 return mdss->funcs->enable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301080
1081 return 0;
1082}
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301083
1084static int __maybe_unused msm_pm_suspend(struct device *dev)
1085{
1086
1087 if (pm_runtime_suspended(dev))
1088 return 0;
1089
1090 return msm_runtime_suspend(dev);
1091}
1092
1093static int __maybe_unused msm_pm_resume(struct device *dev)
1094{
1095 if (pm_runtime_suspended(dev))
1096 return 0;
1097
1098 return msm_runtime_resume(dev);
1099}
1100
1101static int __maybe_unused msm_pm_prepare(struct device *dev)
1102{
1103 struct drm_device *ddev = dev_get_drvdata(dev);
1104
1105 return drm_mode_config_helper_suspend(ddev);
1106}
1107
1108static void __maybe_unused msm_pm_complete(struct device *dev)
1109{
1110 struct drm_device *ddev = dev_get_drvdata(dev);
1111
1112 drm_mode_config_helper_resume(ddev);
1113}
Archit Taneja774e39e2017-07-28 16:17:07 +05301114
Rob Clarkc8afe682013-06-26 12:44:06 -04001115static const struct dev_pm_ops msm_pm_ops = {
1116 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
Archit Taneja774e39e2017-07-28 16:17:07 +05301117 SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301118 .prepare = msm_pm_prepare,
1119 .complete = msm_pm_complete,
Rob Clarkc8afe682013-06-26 12:44:06 -04001120};
1121
1122/*
Rob Clark060530f2014-03-03 14:19:12 -05001123 * Componentized driver support:
1124 */
1125
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301126/*
1127 * NOTE: duplication of the same code as exynos or imx (or probably any other).
1128 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -05001129 */
1130static int compare_of(struct device *dev, void *data)
1131{
1132 return dev->of_node == data;
1133}
Rob Clark41e69772013-12-15 16:23:05 -05001134
Archit Taneja812070e2016-05-19 10:38:39 +05301135/*
1136 * Identify what components need to be added by parsing what remote-endpoints
1137 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1138 * is no external component that we need to add since LVDS is within MDP4
1139 * itself.
1140 */
1141static int add_components_mdp(struct device *mdp_dev,
1142 struct component_match **matchptr)
1143{
1144 struct device_node *np = mdp_dev->of_node;
1145 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +05301146 struct device *master_dev;
1147
1148 /*
1149 * on MDP4 based platforms, the MDP platform device is the component
1150 * master that adds other display interface components to itself.
1151 *
1152 * on MDP5 based platforms, the MDSS platform device is the component
1153 * master that adds MDP5 and other display interface components to
1154 * itself.
1155 */
1156 if (of_device_is_compatible(np, "qcom,mdp4"))
1157 master_dev = mdp_dev;
1158 else
1159 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +05301160
1161 for_each_endpoint_of_node(np, ep_node) {
1162 struct device_node *intf;
1163 struct of_endpoint ep;
1164 int ret;
1165
1166 ret = of_graph_parse_endpoint(ep_node, &ep);
1167 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301168 DRM_DEV_ERROR(mdp_dev, "unable to parse port endpoint\n");
Archit Taneja812070e2016-05-19 10:38:39 +05301169 of_node_put(ep_node);
1170 return ret;
1171 }
1172
1173 /*
1174 * The LCDC/LVDS port on MDP4 is a speacial case where the
1175 * remote-endpoint isn't a component that we need to add
1176 */
1177 if (of_device_is_compatible(np, "qcom,mdp4") &&
Archit Tanejad8dd8052016-11-17 12:12:03 +05301178 ep.port == 0)
Archit Taneja812070e2016-05-19 10:38:39 +05301179 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301180
1181 /*
1182 * It's okay if some of the ports don't have a remote endpoint
1183 * specified. It just means that the port isn't connected to
1184 * any external interface.
1185 */
1186 intf = of_graph_get_remote_port_parent(ep_node);
Archit Tanejad8dd8052016-11-17 12:12:03 +05301187 if (!intf)
Archit Taneja812070e2016-05-19 10:38:39 +05301188 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301189
Douglas Andersond1d9d0e2018-12-04 10:04:41 -08001190 if (of_device_is_available(intf))
1191 drm_of_component_match_add(master_dev, matchptr,
1192 compare_of, intf);
1193
Archit Taneja812070e2016-05-19 10:38:39 +05301194 of_node_put(intf);
Archit Taneja812070e2016-05-19 10:38:39 +05301195 }
1196
1197 return 0;
1198}
1199
Archit Taneja54011e22016-06-06 13:45:34 +05301200static int compare_name_mdp(struct device *dev, void *data)
1201{
1202 return (strstr(dev_name(dev), "mdp") != NULL);
1203}
1204
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301205static int add_display_components(struct device *dev,
1206 struct component_match **matchptr)
1207{
Archit Taneja54011e22016-06-06 13:45:34 +05301208 struct device *mdp_dev;
1209 int ret;
1210
1211 /*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001212 * MDP5/DPU based devices don't have a flat hierarchy. There is a top
1213 * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
1214 * Populate the children devices, find the MDP5/DPU node, and then add
1215 * the interfaces to our components list.
Archit Taneja54011e22016-06-06 13:45:34 +05301216 */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001217 if (of_device_is_compatible(dev->of_node, "qcom,mdss") ||
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301218 of_device_is_compatible(dev->of_node, "qcom,sdm845-mdss") ||
1219 of_device_is_compatible(dev->of_node, "qcom,sc7180-mdss")) {
Archit Taneja54011e22016-06-06 13:45:34 +05301220 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
1221 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301222 DRM_DEV_ERROR(dev, "failed to populate children devices\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301223 return ret;
1224 }
1225
1226 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
1227 if (!mdp_dev) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301228 DRM_DEV_ERROR(dev, "failed to find MDSS MDP node\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301229 of_platform_depopulate(dev);
1230 return -ENODEV;
1231 }
1232
1233 put_device(mdp_dev);
1234
1235 /* add the MDP component itself */
Russell King97ac0e42016-10-19 11:28:27 +01001236 drm_of_component_match_add(dev, matchptr, compare_of,
1237 mdp_dev->of_node);
Archit Taneja54011e22016-06-06 13:45:34 +05301238 } else {
1239 /* MDP4 */
1240 mdp_dev = dev;
1241 }
1242
1243 ret = add_components_mdp(mdp_dev, matchptr);
1244 if (ret)
1245 of_platform_depopulate(dev);
1246
1247 return ret;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301248}
1249
Archit Tanejadc3ea262016-05-19 13:33:52 +05301250/*
1251 * We don't know what's the best binding to link the gpu with the drm device.
1252 * Fow now, we just hunt for all the possible gpus that we support, and add them
1253 * as components.
1254 */
1255static const struct of_device_id msm_gpu_match[] = {
Rob Clark1db7afa2017-01-30 11:02:27 -05001256 { .compatible = "qcom,adreno" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301257 { .compatible = "qcom,adreno-3xx" },
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001258 { .compatible = "amd,imageon" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301259 { .compatible = "qcom,kgsl-3d0" },
1260 { },
1261};
1262
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301263static int add_gpu_components(struct device *dev,
1264 struct component_match **matchptr)
1265{
Archit Tanejadc3ea262016-05-19 13:33:52 +05301266 struct device_node *np;
1267
1268 np = of_find_matching_node(NULL, msm_gpu_match);
1269 if (!np)
1270 return 0;
1271
Jeffrey Hugo9ca7ad62019-06-26 11:00:15 -07001272 if (of_device_is_available(np))
1273 drm_of_component_match_add(dev, matchptr, compare_of, np);
Archit Tanejadc3ea262016-05-19 13:33:52 +05301274
1275 of_node_put(np);
1276
1277 return 0;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301278}
1279
Russell King84448282014-04-19 11:20:42 +01001280static int msm_drm_bind(struct device *dev)
1281{
Archit Taneja2b669872016-05-02 11:05:54 +05301282 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001283}
1284
1285static void msm_drm_unbind(struct device *dev)
1286{
Archit Taneja2b669872016-05-02 11:05:54 +05301287 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001288}
1289
1290static const struct component_master_ops msm_drm_ops = {
1291 .bind = msm_drm_bind,
1292 .unbind = msm_drm_unbind,
1293};
1294
1295/*
1296 * Platform driver:
1297 */
1298
1299static int msm_pdev_probe(struct platform_device *pdev)
1300{
1301 struct component_match *match = NULL;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301302 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301303
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001304 if (get_mdp_ver(pdev)) {
1305 ret = add_display_components(&pdev->dev, &match);
1306 if (ret)
1307 return ret;
1308 }
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301309
1310 ret = add_gpu_components(&pdev->dev, &match);
1311 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001312 goto fail;
Rob Clark060530f2014-03-03 14:19:12 -05001313
Rob Clarkc83ea572016-11-07 13:31:30 -05001314 /* on all devices that I am aware of, iommu's which can map
1315 * any address the cpu can see are used:
1316 */
1317 ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
1318 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001319 goto fail;
Rob Clarkc83ea572016-11-07 13:31:30 -05001320
Sean Paul4368a152019-06-17 16:12:51 -04001321 ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
1322 if (ret)
1323 goto fail;
1324
1325 return 0;
1326
1327fail:
1328 of_platform_depopulate(&pdev->dev);
1329 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -04001330}
1331
1332static int msm_pdev_remove(struct platform_device *pdev)
1333{
Rob Clark060530f2014-03-03 14:19:12 -05001334 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301335 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001336
1337 return 0;
1338}
1339
Rob Clark06c0dd92013-11-30 17:51:47 -05001340static const struct of_device_id dt_match[] = {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -04001341 { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
1342 { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001343 { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301344 { .compatible = "qcom,sc7180-mdss", .data = (void *)KMS_DPU },
Rob Clark06c0dd92013-11-30 17:51:47 -05001345 {}
1346};
1347MODULE_DEVICE_TABLE(of, dt_match);
1348
Rob Clarkc8afe682013-06-26 12:44:06 -04001349static struct platform_driver msm_platform_driver = {
1350 .probe = msm_pdev_probe,
1351 .remove = msm_pdev_remove,
1352 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001353 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001354 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001355 .pm = &msm_pm_ops,
1356 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001357};
1358
1359static int __init msm_drm_register(void)
1360{
Rob Clarkba4dd712017-07-06 16:33:44 -04001361 if (!modeset)
1362 return -EINVAL;
1363
Rob Clarkc8afe682013-06-26 12:44:06 -04001364 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301365 msm_mdp_register();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001366 msm_dpu_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001367 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001368 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001369 msm_hdmi_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001370 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001371 return platform_driver_register(&msm_platform_driver);
1372}
1373
1374static void __exit msm_drm_unregister(void)
1375{
1376 DBG("fini");
1377 platform_driver_unregister(&msm_platform_driver);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001378 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001379 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001380 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001381 msm_dsi_unregister();
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301382 msm_mdp_unregister();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001383 msm_dpu_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001384}
1385
1386module_init(msm_drm_register);
1387module_exit(msm_drm_unregister);
1388
1389MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1390MODULE_DESCRIPTION("MSM DRM Driver");
1391MODULE_LICENSE("GPL");