blob: b8ec009e088fdb72fd5943ba2076a6215b140ae1 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Rob Clarkc8afe682013-06-26 12:44:06 -04002/*
Abhinav Kumar98659482021-04-16 13:57:20 -07003 * Copyright (c) 2016-2018, 2020-2021 The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04004 * Copyright (C) 2013 Red Hat
5 * Author: Rob Clark <robdclark@gmail.com>
Rob Clarkc8afe682013-06-26 12:44:06 -04006 */
7
Sam Ravnborgfeea39a2019-08-04 08:55:51 +02008#include <linux/dma-mapping.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04009#include <linux/kthread.h>
Rob Clarkd9844572020-10-23 09:51:14 -070010#include <linux/sched/mm.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020011#include <linux/uaccess.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040012#include <uapi/linux/sched/types.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020013
14#include <drm/drm_drv.h>
15#include <drm/drm_file.h>
16#include <drm/drm_ioctl.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020017#include <drm/drm_prime.h>
Russell King97ac0e42016-10-19 11:28:27 +010018#include <drm/drm_of.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020019#include <drm/drm_vblank.h>
Russell King97ac0e42016-10-19 11:28:27 +010020
Abhinav Kumar98659482021-04-16 13:57:20 -070021#include "disp/msm_disp_snapshot.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040022#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040023#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040024#include "msm_fence.h"
Rob Clarkf05c83e2018-11-29 10:27:22 -050025#include "msm_gem.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040026#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050027#include "msm_kms.h"
Jonathan Marekc2052a42018-11-14 17:08:04 -050028#include "adreno/adreno_gpu.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040029
Rob Clarka8d854c2016-06-01 14:02:02 -040030/*
31 * MSM driver version:
32 * - 1.0.0 - initial interface
33 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040034 * - 1.2.0 - adds explicit fence support for submit ioctl
Jordan Crousef7de1542017-10-20 11:06:55 -060035 * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
36 * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
37 * MSM_GEM_INFO ioctl.
Rob Clark1fed8df2018-11-29 10:30:04 -050038 * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
39 * GEM object's debug name
Jordan Crouseb0fb6602019-03-22 14:21:22 -060040 * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010041 * - 1.6.0 - Syncobj support
Rob Clark3ab1c5c2021-03-24 18:23:53 -070042 * - 1.7.0 - Add MSM_PARAM_SUSPENDS to access suspend count
Jonathan Marekd12e3392021-04-23 15:08:20 -040043 * - 1.8.0 - Add MSM_BO_CACHED_COHERENT for supported GPUs (a6xx)
Rob Clarka8d854c2016-06-01 14:02:02 -040044 */
45#define MSM_VERSION_MAJOR 1
Jonathan Marekd12e3392021-04-23 15:08:20 -040046#define MSM_VERSION_MINOR 8
Rob Clarka8d854c2016-06-01 14:02:02 -040047#define MSM_VERSION_PATCHLEVEL 0
48
Rob Clarkc8afe682013-06-26 12:44:06 -040049static const struct drm_mode_config_funcs mode_config_funcs = {
50 .fb_create = msm_framebuffer_create,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +010051 .output_poll_changed = drm_fb_helper_output_poll_changed,
Rob Clark1f920172017-10-25 12:30:51 -040052 .atomic_check = drm_atomic_helper_check,
Sean Pauld14659f2018-02-28 14:19:05 -050053 .atomic_commit = drm_atomic_helper_commit,
54};
55
56static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
57 .atomic_commit_tail = msm_atomic_commit_tail,
Rob Clarkc8afe682013-06-26 12:44:06 -040058};
59
Rob Clarkc8afe682013-06-26 12:44:06 -040060#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
zhaoxiao5369f3c2021-09-06 14:43:15 +080061static bool reglog;
Rob Clarkc8afe682013-06-26 12:44:06 -040062MODULE_PARM_DESC(reglog, "Enable register read/write logging");
63module_param(reglog, bool, 0600);
64#else
65#define reglog 0
66#endif
67
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053068#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050069static bool fbdev = true;
70MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
71module_param(fbdev, bool, 0600);
72#endif
73
Rob Clark3a10ba82014-09-08 14:24:57 -040074static char *vram = "16m";
Rob Clark4313c7442016-02-03 14:02:04 -050075MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050076module_param(vram, charp, 0);
77
zhaoxiao5369f3c2021-09-06 14:43:15 +080078bool dumpstate;
Rob Clark06d9f562016-11-05 11:08:12 -040079MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
80module_param(dumpstate, bool, 0600);
81
Rob Clarkba4dd712017-07-06 16:33:44 -040082static bool modeset = true;
83MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
84module_param(modeset, bool, 0600);
85
Rob Clark060530f2014-03-03 14:19:12 -050086/*
87 * Util/helpers:
88 */
89
Jordan Crouse8e54eea2018-08-06 11:33:21 -060090struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
91 const char *name)
92{
93 int i;
94 char n[32];
95
96 snprintf(n, sizeof(n), "%s_clk", name);
97
98 for (i = 0; bulk && i < count; i++) {
99 if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
100 return bulk[i].clk;
101 }
102
103
104 return NULL;
105}
106
Rob Clark720c3bb2017-01-30 11:30:58 -0500107struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
108{
109 struct clk *clk;
110 char name2[32];
111
112 clk = devm_clk_get(&pdev->dev, name);
113 if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
114 return clk;
115
116 snprintf(name2, sizeof(name2), "%s_clk", name);
117
118 clk = devm_clk_get(&pdev->dev, name2);
119 if (!IS_ERR(clk))
120 dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
121 "\"%s\" instead of \"%s\"\n", name, name2);
122
123 return clk;
124}
125
Lee Jonesea8742c2020-11-23 11:19:17 +0000126static void __iomem *_msm_ioremap(struct platform_device *pdev, const char *name,
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300127 const char *dbgname, bool quiet, phys_addr_t *psize)
Rob Clarkc8afe682013-06-26 12:44:06 -0400128{
129 struct resource *res;
130 unsigned long size;
131 void __iomem *ptr;
132
133 if (name)
134 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
135 else
136 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
137
138 if (!res) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700139 if (!quiet)
140 DRM_DEV_ERROR(&pdev->dev, "failed to get memory resource: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400141 return ERR_PTR(-EINVAL);
142 }
143
144 size = resource_size(res);
145
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100146 ptr = devm_ioremap(&pdev->dev, res->start, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400147 if (!ptr) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700148 if (!quiet)
149 DRM_DEV_ERROR(&pdev->dev, "failed to ioremap: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400150 return ERR_PTR(-ENOMEM);
151 }
152
153 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200154 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400155
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300156 if (psize)
157 *psize = size;
158
Rob Clarkc8afe682013-06-26 12:44:06 -0400159 return ptr;
160}
161
Eric Anholt62a35e82020-06-29 11:19:21 -0700162void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
163 const char *dbgname)
164{
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300165 return _msm_ioremap(pdev, name, dbgname, false, NULL);
Eric Anholt62a35e82020-06-29 11:19:21 -0700166}
167
168void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name,
169 const char *dbgname)
170{
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300171 return _msm_ioremap(pdev, name, dbgname, true, NULL);
Eric Anholt62a35e82020-06-29 11:19:21 -0700172}
173
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300174void __iomem *msm_ioremap_size(struct platform_device *pdev, const char *name,
175 const char *dbgname, phys_addr_t *psize)
Abhinav Kumar98659482021-04-16 13:57:20 -0700176{
Dmitry Baryshkovbac2c6a2021-04-27 03:18:27 +0300177 return _msm_ioremap(pdev, name, dbgname, false, psize);
Abhinav Kumar98659482021-04-16 13:57:20 -0700178}
179
Rob Clarkc8afe682013-06-26 12:44:06 -0400180void msm_writel(u32 data, void __iomem *addr)
181{
182 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200183 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400184 writel(data, addr);
185}
186
187u32 msm_readl(const void __iomem *addr)
188{
189 u32 val = readl(addr);
190 if (reglog)
Joe Perches8dfe1622017-02-28 04:55:54 -0800191 pr_err("IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400192 return val;
193}
194
Sharat Masetty40a72b02020-11-25 12:30:14 +0530195void msm_rmw(void __iomem *addr, u32 mask, u32 or)
196{
197 u32 val = msm_readl(addr);
198
199 val &= ~mask;
200 msm_writel(val | or, addr);
201}
202
Rob Clarkddb6e37a2021-09-27 16:04:53 -0700203static enum hrtimer_restart msm_hrtimer_worktimer(struct hrtimer *t)
204{
205 struct msm_hrtimer_work *work = container_of(t,
206 struct msm_hrtimer_work, timer);
207
208 kthread_queue_work(work->worker, &work->work);
209
210 return HRTIMER_NORESTART;
211}
212
213void msm_hrtimer_queue_work(struct msm_hrtimer_work *work,
214 ktime_t wakeup_time,
215 enum hrtimer_mode mode)
216{
217 hrtimer_start(&work->timer, wakeup_time, mode);
218}
219
220void msm_hrtimer_work_init(struct msm_hrtimer_work *work,
221 struct kthread_worker *worker,
222 kthread_work_func_t fn,
223 clockid_t clock_id,
224 enum hrtimer_mode mode)
225{
226 hrtimer_init(&work->timer, clock_id, mode);
227 work->timer.function = msm_hrtimer_worktimer;
228 work->worker = worker;
229 kthread_init_work(&work->work, fn);
230}
231
Thomas Zimmermannf026e432021-08-03 11:06:57 +0200232static irqreturn_t msm_irq(int irq, void *arg)
233{
234 struct drm_device *dev = arg;
235 struct msm_drm_private *priv = dev->dev_private;
236 struct msm_kms *kms = priv->kms;
237
238 BUG_ON(!kms);
239
240 return kms->funcs->irq(kms);
241}
242
243static void msm_irq_preinstall(struct drm_device *dev)
244{
245 struct msm_drm_private *priv = dev->dev_private;
246 struct msm_kms *kms = priv->kms;
247
248 BUG_ON(!kms);
249
250 kms->funcs->irq_preinstall(kms);
251}
252
253static int msm_irq_postinstall(struct drm_device *dev)
254{
255 struct msm_drm_private *priv = dev->dev_private;
256 struct msm_kms *kms = priv->kms;
257
258 BUG_ON(!kms);
259
260 if (kms->funcs->irq_postinstall)
261 return kms->funcs->irq_postinstall(kms);
262
263 return 0;
264}
265
266static int msm_irq_install(struct drm_device *dev, unsigned int irq)
267{
268 int ret;
269
270 if (irq == IRQ_NOTCONNECTED)
271 return -ENOTCONN;
272
273 msm_irq_preinstall(dev);
274
275 ret = request_irq(irq, msm_irq, 0, dev->driver->name, dev);
276 if (ret)
277 return ret;
278
279 ret = msm_irq_postinstall(dev);
280 if (ret) {
281 free_irq(irq, dev);
282 return ret;
283 }
284
285 return 0;
286}
287
288static void msm_irq_uninstall(struct drm_device *dev)
289{
290 struct msm_drm_private *priv = dev->dev_private;
291 struct msm_kms *kms = priv->kms;
292
293 kms->funcs->irq_uninstall(kms);
294 free_irq(kms->irq, dev);
295}
296
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800297struct msm_vblank_work {
298 struct work_struct work;
Hai Li78b1d472015-07-27 13:49:45 -0400299 int crtc_id;
300 bool enable;
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800301 struct msm_drm_private *priv;
Hai Li78b1d472015-07-27 13:49:45 -0400302};
303
Jeykumar Sankaran5aeb6652018-12-14 15:57:52 -0800304static void vblank_ctrl_worker(struct work_struct *work)
Hai Li78b1d472015-07-27 13:49:45 -0400305{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800306 struct msm_vblank_work *vbl_work = container_of(work,
307 struct msm_vblank_work, work);
308 struct msm_drm_private *priv = vbl_work->priv;
Hai Li78b1d472015-07-27 13:49:45 -0400309 struct msm_kms *kms = priv->kms;
Hai Li78b1d472015-07-27 13:49:45 -0400310
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800311 if (vbl_work->enable)
312 kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
313 else
314 kms->funcs->disable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
Hai Li78b1d472015-07-27 13:49:45 -0400315
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800316 kfree(vbl_work);
Hai Li78b1d472015-07-27 13:49:45 -0400317}
318
319static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
320 int crtc_id, bool enable)
321{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800322 struct msm_vblank_work *vbl_work;
Hai Li78b1d472015-07-27 13:49:45 -0400323
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800324 vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
325 if (!vbl_work)
Hai Li78b1d472015-07-27 13:49:45 -0400326 return -ENOMEM;
327
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800328 INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
Hai Li78b1d472015-07-27 13:49:45 -0400329
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800330 vbl_work->crtc_id = crtc_id;
331 vbl_work->enable = enable;
332 vbl_work->priv = priv;
Hai Li78b1d472015-07-27 13:49:45 -0400333
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800334 queue_work(priv->wq, &vbl_work->work);
Hai Li78b1d472015-07-27 13:49:45 -0400335
336 return 0;
337}
338
Archit Taneja2b669872016-05-02 11:05:54 +0530339static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400340{
Archit Taneja2b669872016-05-02 11:05:54 +0530341 struct platform_device *pdev = to_platform_device(dev);
342 struct drm_device *ddev = platform_get_drvdata(pdev);
343 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400344 struct msm_kms *kms = priv->kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400345 struct msm_mdss *mdss = priv->mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400346 int i;
Hai Li78b1d472015-07-27 13:49:45 -0400347
Sean Paul2aa31762019-05-24 16:29:13 -0400348 /*
349 * Shutdown the hw if we're far enough along where things might be on.
350 * If we run this too early, we'll end up panicking in any variety of
351 * places. Since we don't register the drm device until late in
352 * msm_drm_init, drm_dev->registered is used as an indicator that the
353 * shutdown will be successful.
354 */
355 if (ddev->registered) {
356 drm_dev_unregister(ddev);
357 drm_atomic_helper_shutdown(ddev);
358 }
359
Hai Li78b1d472015-07-27 13:49:45 -0400360 /* We must cancel and cleanup any pending vblank enable/disable
Thomas Zimmermannf026e432021-08-03 11:06:57 +0200361 * work before msm_irq_uninstall() to avoid work re-enabling an
Hai Li78b1d472015-07-27 13:49:45 -0400362 * irq after uninstall has disabled it.
363 */
Rob Clarkc8afe682013-06-26 12:44:06 -0400364
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800365 flush_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400366
Jeykumar Sankarand9db30c2018-12-14 15:57:54 -0800367 /* clean up event worker threads */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400368 for (i = 0; i < priv->num_crtcs; i++) {
Bernard1041dee2020-07-21 09:33:03 +0800369 if (priv->event_thread[i].worker)
370 kthread_destroy_worker(priv->event_thread[i].worker);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400371 }
372
Rob Clark68209392016-05-17 16:19:32 -0400373 msm_gem_shrinker_cleanup(ddev);
374
Archit Taneja2b669872016-05-02 11:05:54 +0530375 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530376
Noralf Trønnes85eac472017-03-07 21:49:22 +0100377 msm_perf_debugfs_cleanup(priv);
378 msm_rd_debugfs_cleanup(priv);
379
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530380#ifdef CONFIG_DRM_FBDEV_EMULATION
381 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530382 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530383#endif
Sean Paul2aa31762019-05-24 16:29:13 -0400384
Abhinav Kumar98659482021-04-16 13:57:20 -0700385 msm_disp_snapshot_destroy(ddev);
386
Archit Taneja2b669872016-05-02 11:05:54 +0530387 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400388
Archit Taneja2b669872016-05-02 11:05:54 +0530389 pm_runtime_get_sync(dev);
Thomas Zimmermannf026e432021-08-03 11:06:57 +0200390 msm_irq_uninstall(ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530391 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400392
Archit Taneja16976082016-11-03 17:36:18 +0530393 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400394 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400395
Rob Clark871d8122013-11-16 12:56:06 -0500396 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700397 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500398 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530399 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700400 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500401 }
402
Archit Taneja2b669872016-05-02 11:05:54 +0530403 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500404
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400405 if (mdss && mdss->funcs)
406 mdss->funcs->destroy(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530407
Archit Taneja2b669872016-05-02 11:05:54 +0530408 ddev->dev_private = NULL;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200409 drm_dev_put(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400410
Sean Paul2aa31762019-05-24 16:29:13 -0400411 destroy_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400412 kfree(priv);
413
414 return 0;
415}
416
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400417#define KMS_MDP4 4
418#define KMS_MDP5 5
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400419#define KMS_DPU 3
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400420
Rob Clark06c0dd92013-11-30 17:51:47 -0500421static int get_mdp_ver(struct platform_device *pdev)
422{
Rob Clark06c0dd92013-11-30 17:51:47 -0500423 struct device *dev = &pdev->dev;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530424
425 return (int) (unsigned long) of_device_get_match_data(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500426}
427
Rob Clark072f1f92015-03-03 15:04:25 -0500428#include <linux/of_address.h>
429
Jonathan Marekc2052a42018-11-14 17:08:04 -0500430bool msm_use_mmu(struct drm_device *dev)
431{
432 struct msm_drm_private *priv = dev->dev_private;
433
434 /* a2xx comes with its own MMU */
435 return priv->is_a2xx || iommu_present(&platform_bus_type);
436}
437
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500438static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400439{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500440 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530441 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500442 unsigned long size = 0;
443 int ret = 0;
444
Rob Clark072f1f92015-03-03 15:04:25 -0500445 /* In the device-tree world, we could have a 'memory-region'
446 * phandle, which gives us a link to our "vram". Allocating
447 * is all nicely abstracted behind the dma api, but we need
448 * to know the entire size to allocate it all in one go. There
449 * are two cases:
450 * 1) device with no IOMMU, in which case we need exclusive
451 * access to a VRAM carveout big enough for all gpu
452 * buffers
453 * 2) device with IOMMU, but where the bootloader puts up
454 * a splash screen. In this case, the VRAM carveout
455 * need only be large enough for fbdev fb. But we need
456 * exclusive access to the buffer to avoid the kernel
457 * using those pages for other purposes (which appears
458 * as corruption on screen before we have a chance to
459 * load and do initial modeset)
460 */
Rob Clark072f1f92015-03-03 15:04:25 -0500461
462 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
463 if (node) {
464 struct resource r;
465 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800466 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500467 if (ret)
468 return ret;
469 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200470 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400471
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530472 /* if we have no IOMMU, then we need to use carveout allocator.
473 * Grab the entire CMA chunk carved out in early startup in
474 * mach-msm:
475 */
Jonathan Marekc2052a42018-11-14 17:08:04 -0500476 } else if (!msm_use_mmu(dev)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500477 DRM_INFO("using %s VRAM carveout\n", vram);
478 size = memparse(vram, NULL);
479 }
480
481 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700482 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500483 void *p;
484
Rob Clark871d8122013-11-16 12:56:06 -0500485 priv->vram.size = size;
486
487 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600488 spin_lock_init(&priv->vram.lock);
Rob Clark871d8122013-11-16 12:56:06 -0500489
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700490 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
491 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500492
493 /* note that for no-kernel-mapping, the vaddr returned
494 * is bogus, but non-null if allocation succeeded:
495 */
496 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700497 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500498 if (!p) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530499 DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
Rob Clark871d8122013-11-16 12:56:06 -0500500 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500501 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500502 }
503
Mamta Shukla6a41da12018-10-20 23:19:26 +0530504 DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
Rob Clark871d8122013-11-16 12:56:06 -0500505 (uint32_t)priv->vram.paddr,
506 (uint32_t)(priv->vram.paddr + size));
507 }
508
Rob Clark072f1f92015-03-03 15:04:25 -0500509 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500510}
511
Daniel Vetter70a59dd2020-11-04 11:04:24 +0100512static int msm_drm_init(struct device *dev, const struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500513{
Archit Taneja2b669872016-05-02 11:05:54 +0530514 struct platform_device *pdev = to_platform_device(dev);
515 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500516 struct msm_drm_private *priv;
517 struct msm_kms *kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400518 struct msm_mdss *mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400519 int ret, i;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500520
Archit Taneja2b669872016-05-02 11:05:54 +0530521 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200522 if (IS_ERR(ddev)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530523 DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200524 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500525 }
526
Archit Taneja2b669872016-05-02 11:05:54 +0530527 platform_set_drvdata(pdev, ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530528
529 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
530 if (!priv) {
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400531 ret = -ENOMEM;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200532 goto err_put_drm_dev;
Archit Taneja2b669872016-05-02 11:05:54 +0530533 }
534
535 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400536 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500537
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400538 switch (get_mdp_ver(pdev)) {
539 case KMS_MDP5:
540 ret = mdp5_mdss_init(ddev);
541 break;
542 case KMS_DPU:
543 ret = dpu_mdss_init(ddev);
544 break;
545 default:
546 ret = 0;
547 break;
548 }
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400549 if (ret)
550 goto err_free_priv;
Archit Taneja0a6030d2016-05-08 21:36:28 +0530551
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400552 mdss = priv->mdss;
553
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500554 priv->wq = alloc_ordered_workqueue("msm", 0);
Samuel Iglesias Gonsalvez1d2fa582021-06-07 12:44:41 +0200555 priv->hangcheck_period = DRM_MSM_HANGCHECK_DEFAULT_PERIOD;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500556
Rob Clark6ed08972021-03-31 18:27:20 -0700557 INIT_LIST_HEAD(&priv->objects);
558 mutex_init(&priv->obj_lock);
559
Rob Clark3edfa302020-11-16 09:48:51 -0800560 INIT_LIST_HEAD(&priv->inactive_willneed);
561 INIT_LIST_HEAD(&priv->inactive_dontneed);
Rob Clark64fcbde2021-04-05 10:45:29 -0700562 INIT_LIST_HEAD(&priv->inactive_unpinned);
Rob Clarkd9844572020-10-23 09:51:14 -0700563 mutex_init(&priv->mm_lock);
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -0700564
Rob Clarkd9844572020-10-23 09:51:14 -0700565 /* Teach lockdep about lock ordering wrt. shrinker: */
566 fs_reclaim_acquire(GFP_KERNEL);
567 might_lock(&priv->mm_lock);
568 fs_reclaim_release(GFP_KERNEL);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500569
Archit Taneja2b669872016-05-02 11:05:54 +0530570 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500571
Craig Tatlord863f0c2020-12-30 17:29:42 +0200572 ret = msm_init_vram(ddev);
573 if (ret)
574 goto err_destroy_mdss;
575
Rob Clark060530f2014-03-03 14:19:12 -0500576 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530577 ret = component_bind_all(dev, ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400578 if (ret)
579 goto err_destroy_mdss;
Rob Clark060530f2014-03-03 14:19:12 -0500580
Robin Murphyd5653a92020-09-03 22:04:03 +0100581 dma_set_max_seg_size(dev, UINT_MAX);
Sean Pauldb735fc2020-01-21 11:18:48 -0800582
Rob Clark68209392016-05-17 16:19:32 -0400583 msm_gem_shrinker_init(ddev);
584
Rob Clark06c0dd92013-11-30 17:51:47 -0500585 switch (get_mdp_ver(pdev)) {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400586 case KMS_MDP4:
Archit Taneja2b669872016-05-02 11:05:54 +0530587 kms = mdp4_kms_init(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530588 priv->kms = kms;
Rob Clark06c0dd92013-11-30 17:51:47 -0500589 break;
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400590 case KMS_MDP5:
Archit Taneja392ae6e2016-06-14 18:24:54 +0530591 kms = mdp5_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500592 break;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400593 case KMS_DPU:
594 kms = dpu_kms_init(ddev);
595 priv->kms = kms;
596 break;
Rob Clark06c0dd92013-11-30 17:51:47 -0500597 default:
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500598 /* valid only for the dummy headless case, where of_node=NULL */
599 WARN_ON(dev->of_node);
600 kms = NULL;
Rob Clark06c0dd92013-11-30 17:51:47 -0500601 break;
602 }
603
Rob Clarkc8afe682013-06-26 12:44:06 -0400604 if (IS_ERR(kms)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530605 DRM_DEV_ERROR(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200606 ret = PTR_ERR(kms);
Jonathan Marekb2ccfdf2018-11-21 20:52:35 -0500607 priv->kms = NULL;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400608 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400609 }
610
Jeykumar Sankaranbb676df2018-06-11 14:13:20 -0700611 /* Enable normalization of plane zpos */
612 ddev->mode_config.normalize_zpos = true;
613
Rob Clarkc8afe682013-06-26 12:44:06 -0400614 if (kms) {
Rob Clark2d99ced2019-08-29 09:45:16 -0700615 kms->dev = ddev;
Rob Clarkc8afe682013-06-26 12:44:06 -0400616 ret = kms->funcs->hw_init(kms);
617 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530618 DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400619 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400620 }
621 }
622
Archit Taneja2b669872016-05-02 11:05:54 +0530623 ddev->mode_config.funcs = &mode_config_funcs;
Sean Pauld14659f2018-02-28 14:19:05 -0500624 ddev->mode_config.helper_private = &mode_config_helper_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400625
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400626 for (i = 0; i < priv->num_crtcs; i++) {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400627 /* initialize event thread */
628 priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400629 priv->event_thread[i].dev = ddev;
Bernard1041dee2020-07-21 09:33:03 +0800630 priv->event_thread[i].worker = kthread_create_worker(0,
631 "crtc_event:%d", priv->event_thread[i].crtc_id);
632 if (IS_ERR(priv->event_thread[i].worker)) {
Zhen Leia1c9b1e2021-05-08 10:28:36 +0800633 ret = PTR_ERR(priv->event_thread[i].worker);
Linus Torvalds4971f092018-12-25 11:48:26 -0800634 DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
Wei Libfddcfe2021-07-05 21:43:02 +0800635 ret = PTR_ERR(priv->event_thread[i].worker);
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700636 goto err_msm_uninit;
637 }
638
Linus Torvalds6d2b84a2020-08-06 11:55:43 -0700639 sched_set_fifo(priv->event_thread[i].worker->task);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400640 }
641
Archit Taneja2b669872016-05-02 11:05:54 +0530642 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400643 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530644 DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400645 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400646 }
647
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530648 if (kms) {
649 pm_runtime_get_sync(dev);
Thomas Zimmermannf026e432021-08-03 11:06:57 +0200650 ret = msm_irq_install(ddev, kms->irq);
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530651 pm_runtime_put_sync(dev);
652 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530653 DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400654 goto err_msm_uninit;
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530655 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400656 }
657
Archit Taneja2b669872016-05-02 11:05:54 +0530658 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400659 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400660 goto err_msm_uninit;
Rob Clarka7d3c952014-05-30 14:47:38 -0400661
Fabio Estevam6a7e0b02021-09-14 14:48:31 -0300662 if (kms) {
663 ret = msm_disp_snapshot_init(ddev);
664 if (ret)
665 DRM_DEV_ERROR(dev, "msm_disp_snapshot_init failed ret = %d\n", ret);
666 }
Archit Taneja2b669872016-05-02 11:05:54 +0530667 drm_mode_config_reset(ddev);
668
669#ifdef CONFIG_DRM_FBDEV_EMULATION
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500670 if (kms && fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530671 priv->fbdev = msm_fbdev_init(ddev);
672#endif
673
674 ret = msm_debugfs_late_init(ddev);
675 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400676 goto err_msm_uninit;
Archit Taneja2b669872016-05-02 11:05:54 +0530677
678 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400679
680 return 0;
681
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400682err_msm_uninit:
Archit Taneja2b669872016-05-02 11:05:54 +0530683 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400684 return ret;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400685err_destroy_mdss:
686 if (mdss && mdss->funcs)
687 mdss->funcs->destroy(ddev);
688err_free_priv:
689 kfree(priv);
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200690err_put_drm_dev:
691 drm_dev_put(ddev);
Stephen Boyd5620b132021-03-25 14:28:22 -0700692 platform_set_drvdata(pdev, NULL);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400693 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -0400694}
695
Archit Taneja2b669872016-05-02 11:05:54 +0530696/*
697 * DRM operations:
698 */
699
Rob Clark7198e6b2013-07-19 12:59:32 -0400700static void load_gpu(struct drm_device *dev)
701{
Rob Clarka1ad3522014-07-11 11:59:22 -0400702 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400703 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400704
Rob Clarka1ad3522014-07-11 11:59:22 -0400705 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400706
Rob Clarke2550b72014-09-05 13:30:27 -0400707 if (!priv->gpu)
708 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400709
Rob Clarka1ad3522014-07-11 11:59:22 -0400710 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400711}
712
Jordan Crousef97deca2017-10-20 11:06:57 -0600713static int context_init(struct drm_device *dev, struct drm_file *file)
Rob Clark7198e6b2013-07-19 12:59:32 -0400714{
Rob Clark14eb0cb2021-09-30 10:43:20 -0700715 static atomic_t ident = ATOMIC_INIT(0);
Jordan Crouse295b22a2019-05-07 12:02:07 -0600716 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400717 struct msm_file_private *ctx;
718
Rob Clark7198e6b2013-07-19 12:59:32 -0400719 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
720 if (!ctx)
721 return -ENOMEM;
722
Rob Clark654e9c12021-09-26 11:56:58 -0700723 INIT_LIST_HEAD(&ctx->submitqueues);
724 rwlock_init(&ctx->queuelock);
725
Jordan Crousecf655d62020-08-17 15:01:36 -0700726 kref_init(&ctx->ref);
Jordan Crousef97deca2017-10-20 11:06:57 -0600727 msm_submitqueue_init(dev, ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600728
Rob Clark25faf2f2020-08-17 15:01:45 -0700729 ctx->aspace = msm_gpu_create_private_address_space(priv->gpu, current);
Rob Clark7198e6b2013-07-19 12:59:32 -0400730 file->driver_priv = ctx;
731
Rob Clark14eb0cb2021-09-30 10:43:20 -0700732 ctx->seqno = atomic_inc_return(&ident);
733
Rob Clark7198e6b2013-07-19 12:59:32 -0400734 return 0;
735}
736
Jordan Crousef7de1542017-10-20 11:06:55 -0600737static int msm_open(struct drm_device *dev, struct drm_file *file)
738{
739 /* For now, load gpu on open.. to avoid the requirement of having
740 * firmware in the initrd.
741 */
742 load_gpu(dev);
743
Jordan Crousef97deca2017-10-20 11:06:57 -0600744 return context_init(dev, file);
Jordan Crousef7de1542017-10-20 11:06:55 -0600745}
746
747static void context_close(struct msm_file_private *ctx)
748{
749 msm_submitqueue_close(ctx);
Jordan Crousecf655d62020-08-17 15:01:36 -0700750 msm_file_private_put(ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600751}
752
Daniel Vetter94df1452017-03-08 15:12:46 +0100753static void msm_postclose(struct drm_device *dev, struct drm_file *file)
Rob Clarkc8afe682013-06-26 12:44:06 -0400754{
755 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400756 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400757
Rob Clark7198e6b2013-07-19 12:59:32 -0400758 mutex_lock(&dev->struct_mutex);
759 if (ctx == priv->lastctx)
760 priv->lastctx = NULL;
761 mutex_unlock(&dev->struct_mutex);
762
Jordan Crousef7de1542017-10-20 11:06:55 -0600763 context_close(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400764}
765
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100766int msm_crtc_enable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400767{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100768 struct drm_device *dev = crtc->dev;
769 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400770 struct msm_drm_private *priv = dev->dev_private;
771 struct msm_kms *kms = priv->kms;
772 if (!kms)
773 return -ENXIO;
Stephen Boyd721c6e02021-04-30 12:30:59 -0700774 drm_dbg_vbl(dev, "crtc=%u", pipe);
Thierry Reding88e72712015-09-24 18:35:31 +0200775 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400776}
777
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100778void msm_crtc_disable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400779{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100780 struct drm_device *dev = crtc->dev;
781 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400782 struct msm_drm_private *priv = dev->dev_private;
783 struct msm_kms *kms = priv->kms;
784 if (!kms)
785 return;
Stephen Boyd721c6e02021-04-30 12:30:59 -0700786 drm_dbg_vbl(dev, "crtc=%u", pipe);
Thierry Reding88e72712015-09-24 18:35:31 +0200787 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400788}
789
790/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400791 * DRM ioctls:
792 */
793
794static int msm_ioctl_get_param(struct drm_device *dev, void *data,
795 struct drm_file *file)
796{
797 struct msm_drm_private *priv = dev->dev_private;
798 struct drm_msm_param *args = data;
799 struct msm_gpu *gpu;
800
801 /* for now, we just have 3d pipe.. eventually this would need to
802 * be more clever to dispatch to appropriate gpu module:
803 */
804 if (args->pipe != MSM_PIPE_3D0)
805 return -EINVAL;
806
807 gpu = priv->gpu;
808
809 if (!gpu)
810 return -ENXIO;
811
812 return gpu->funcs->get_param(gpu, args->param, &args->value);
813}
814
815static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
816 struct drm_file *file)
817{
818 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500819
820 if (args->flags & ~MSM_BO_FLAGS) {
821 DRM_ERROR("invalid flags: %08x\n", args->flags);
822 return -EINVAL;
823 }
824
Rob Clark7198e6b2013-07-19 12:59:32 -0400825 return msm_gem_new_handle(dev, file, args->size,
Jordan Crouse0815d772018-11-07 15:35:52 -0700826 args->flags, &args->handle, NULL);
Rob Clark7198e6b2013-07-19 12:59:32 -0400827}
828
Rob Clark56c2da82015-05-11 11:50:03 -0400829static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
830{
831 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
832}
Rob Clark7198e6b2013-07-19 12:59:32 -0400833
834static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
835 struct drm_file *file)
836{
837 struct drm_msm_gem_cpu_prep *args = data;
838 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400839 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400840 int ret;
841
Rob Clark93ddb0d2014-03-03 09:42:33 -0500842 if (args->op & ~MSM_PREP_FLAGS) {
843 DRM_ERROR("invalid op: %08x\n", args->op);
844 return -EINVAL;
845 }
846
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100847 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400848 if (!obj)
849 return -ENOENT;
850
Rob Clark56c2da82015-05-11 11:50:03 -0400851 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400852
Emil Velikovf7d33952020-05-15 10:51:04 +0100853 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400854
855 return ret;
856}
857
858static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
859 struct drm_file *file)
860{
861 struct drm_msm_gem_cpu_fini *args = data;
862 struct drm_gem_object *obj;
863 int ret;
864
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100865 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400866 if (!obj)
867 return -ENOENT;
868
869 ret = msm_gem_cpu_fini(obj);
870
Emil Velikovf7d33952020-05-15 10:51:04 +0100871 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400872
873 return ret;
874}
875
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600876static int msm_ioctl_gem_info_iova(struct drm_device *dev,
Jordan Crouse933415e2020-08-17 15:01:40 -0700877 struct drm_file *file, struct drm_gem_object *obj,
878 uint64_t *iova)
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600879{
Iskren Chernev6cefa312021-01-02 22:24:37 +0200880 struct msm_drm_private *priv = dev->dev_private;
Jordan Crouse933415e2020-08-17 15:01:40 -0700881 struct msm_file_private *ctx = file->driver_priv;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600882
Iskren Chernev6cefa312021-01-02 22:24:37 +0200883 if (!priv->gpu)
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600884 return -EINVAL;
885
Jordan Crouse9fe041f2018-11-07 15:35:50 -0700886 /*
887 * Don't pin the memory here - just get an address so that userspace can
888 * be productive
889 */
Jordan Crouse933415e2020-08-17 15:01:40 -0700890 return msm_gem_get_iova(obj, ctx->aspace, iova);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600891}
892
Rob Clark7198e6b2013-07-19 12:59:32 -0400893static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
894 struct drm_file *file)
895{
896 struct drm_msm_gem_info *args = data;
897 struct drm_gem_object *obj;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500898 struct msm_gem_object *msm_obj;
899 int i, ret = 0;
Rob Clark7198e6b2013-07-19 12:59:32 -0400900
Rob Clark789d2e52018-11-29 09:54:42 -0500901 if (args->pad)
Rob Clark7198e6b2013-07-19 12:59:32 -0400902 return -EINVAL;
903
Rob Clark789d2e52018-11-29 09:54:42 -0500904 switch (args->info) {
905 case MSM_INFO_GET_OFFSET:
906 case MSM_INFO_GET_IOVA:
907 /* value returned as immediate, not pointer, so len==0: */
908 if (args->len)
909 return -EINVAL;
910 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500911 case MSM_INFO_SET_NAME:
912 case MSM_INFO_GET_NAME:
913 break;
Rob Clark789d2e52018-11-29 09:54:42 -0500914 default:
915 return -EINVAL;
916 }
917
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100918 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400919 if (!obj)
920 return -ENOENT;
921
Rob Clarkf05c83e2018-11-29 10:27:22 -0500922 msm_obj = to_msm_bo(obj);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600923
Rob Clark789d2e52018-11-29 09:54:42 -0500924 switch (args->info) {
925 case MSM_INFO_GET_OFFSET:
926 args->value = msm_gem_mmap_offset(obj);
927 break;
928 case MSM_INFO_GET_IOVA:
Jordan Crouse933415e2020-08-17 15:01:40 -0700929 ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value);
Rob Clark789d2e52018-11-29 09:54:42 -0500930 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500931 case MSM_INFO_SET_NAME:
932 /* length check should leave room for terminating null: */
933 if (args->len >= sizeof(msm_obj->name)) {
934 ret = -EINVAL;
935 break;
936 }
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300937 if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
Jordan Crouse860433e2019-02-19 11:40:19 -0700938 args->len)) {
939 msm_obj->name[0] = '\0';
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300940 ret = -EFAULT;
Jordan Crouse860433e2019-02-19 11:40:19 -0700941 break;
942 }
Rob Clarkf05c83e2018-11-29 10:27:22 -0500943 msm_obj->name[args->len] = '\0';
944 for (i = 0; i < args->len; i++) {
945 if (!isprint(msm_obj->name[i])) {
946 msm_obj->name[i] = '\0';
947 break;
948 }
949 }
950 break;
951 case MSM_INFO_GET_NAME:
952 if (args->value && (args->len < strlen(msm_obj->name))) {
953 ret = -EINVAL;
954 break;
955 }
956 args->len = strlen(msm_obj->name);
957 if (args->value) {
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300958 if (copy_to_user(u64_to_user_ptr(args->value),
959 msm_obj->name, args->len))
960 ret = -EFAULT;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500961 }
962 break;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600963 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400964
Emil Velikovf7d33952020-05-15 10:51:04 +0100965 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400966
967 return ret;
968}
969
Rob Clarkea0006d2021-11-11 11:24:55 -0800970static int wait_fence(struct msm_gpu_submitqueue *queue, uint32_t fence_id,
971 ktime_t timeout)
Rob Clark7198e6b2013-07-19 12:59:32 -0400972{
Rob Clarka61acbb2021-07-27 18:06:12 -0700973 struct dma_fence *fence;
Jordan Crousef97deca2017-10-20 11:06:57 -0600974 int ret;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500975
Rob Clarka61acbb2021-07-27 18:06:12 -0700976 /*
977 * Map submitqueue scoped "seqno" (which is actually an idr key)
978 * back to underlying dma-fence
979 *
980 * The fence is removed from the fence_idr when the submit is
981 * retired, so if the fence is not found it means there is nothing
982 * to wait for
983 */
984 ret = mutex_lock_interruptible(&queue->lock);
985 if (ret)
986 return ret;
Rob Clarkea0006d2021-11-11 11:24:55 -0800987 fence = idr_find(&queue->fence_idr, fence_id);
Rob Clarka61acbb2021-07-27 18:06:12 -0700988 if (fence)
989 fence = dma_fence_get_rcu(fence);
990 mutex_unlock(&queue->lock);
Jordan Crousef97deca2017-10-20 11:06:57 -0600991
Rob Clarka61acbb2021-07-27 18:06:12 -0700992 if (!fence)
993 return 0;
994
995 ret = dma_fence_wait_timeout(fence, true, timeout_to_jiffies(&timeout));
996 if (ret == 0) {
997 ret = -ETIMEDOUT;
998 } else if (ret != -ERESTARTSYS) {
999 ret = 0;
1000 }
1001
1002 dma_fence_put(fence);
Rob Clarkea0006d2021-11-11 11:24:55 -08001003
1004 return ret;
1005}
1006
1007static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
1008 struct drm_file *file)
1009{
1010 struct msm_drm_private *priv = dev->dev_private;
1011 struct drm_msm_wait_fence *args = data;
1012 struct msm_gpu_submitqueue *queue;
1013 int ret;
1014
1015 if (args->pad) {
1016 DRM_ERROR("invalid pad: %08x\n", args->pad);
1017 return -EINVAL;
1018 }
1019
1020 if (!priv->gpu)
1021 return 0;
1022
1023 queue = msm_submitqueue_get(file->driver_priv, args->queueid);
1024 if (!queue)
1025 return -ENOENT;
1026
1027 ret = wait_fence(queue, args->fence, to_ktime(args->timeout));
1028
Jordan Crousef97deca2017-10-20 11:06:57 -06001029 msm_submitqueue_put(queue);
Rob Clarka61acbb2021-07-27 18:06:12 -07001030
Jordan Crousef97deca2017-10-20 11:06:57 -06001031 return ret;
Rob Clark7198e6b2013-07-19 12:59:32 -04001032}
1033
Rob Clark4cd33c42016-05-17 15:44:49 -04001034static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
1035 struct drm_file *file)
1036{
1037 struct drm_msm_gem_madvise *args = data;
1038 struct drm_gem_object *obj;
1039 int ret;
1040
1041 switch (args->madv) {
1042 case MSM_MADV_DONTNEED:
1043 case MSM_MADV_WILLNEED:
1044 break;
1045 default:
1046 return -EINVAL;
1047 }
1048
Rob Clark4cd33c42016-05-17 15:44:49 -04001049 obj = drm_gem_object_lookup(file, args->handle);
1050 if (!obj) {
Rob Clarkf92f0262020-10-23 09:51:22 -07001051 return -ENOENT;
Rob Clark4cd33c42016-05-17 15:44:49 -04001052 }
1053
1054 ret = msm_gem_madvise(obj, args->madv);
1055 if (ret >= 0) {
1056 args->retained = ret;
1057 ret = 0;
1058 }
1059
Rob Clarkf92f0262020-10-23 09:51:22 -07001060 drm_gem_object_put(obj);
Rob Clark4cd33c42016-05-17 15:44:49 -04001061
Rob Clark4cd33c42016-05-17 15:44:49 -04001062 return ret;
1063}
1064
Jordan Crousef7de1542017-10-20 11:06:55 -06001065
1066static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
1067 struct drm_file *file)
1068{
1069 struct drm_msm_submitqueue *args = data;
1070
1071 if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
1072 return -EINVAL;
1073
Jordan Crousef97deca2017-10-20 11:06:57 -06001074 return msm_submitqueue_create(dev, file->driver_priv, args->prio,
Jordan Crousef7de1542017-10-20 11:06:55 -06001075 args->flags, &args->id);
1076}
1077
Jordan Crouseb0fb6602019-03-22 14:21:22 -06001078static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
1079 struct drm_file *file)
1080{
1081 return msm_submitqueue_query(dev, file->driver_priv, data);
1082}
Jordan Crousef7de1542017-10-20 11:06:55 -06001083
1084static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
1085 struct drm_file *file)
1086{
1087 u32 id = *(u32 *) data;
1088
1089 return msm_submitqueue_remove(file->driver_priv, id);
1090}
1091
Rob Clark7198e6b2013-07-19 12:59:32 -04001092static const struct drm_ioctl_desc msm_ioctls[] = {
Emil Velikov34127c72019-05-27 09:17:35 +01001093 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW),
1094 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW),
1095 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW),
1096 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
1097 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
1098 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW),
1099 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW),
1100 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW),
1101 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW),
1102 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
1103 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -04001104};
1105
Thomas Zimmermann510410b2021-07-06 10:47:53 +02001106DEFINE_DRM_GEM_FOPS(fops);
Rob Clarkc8afe682013-06-26 12:44:06 -04001107
Daniel Vetter70a59dd2020-11-04 11:04:24 +01001108static const struct drm_driver msm_driver = {
Daniel Vetter5b38e742019-01-29 11:42:46 +01001109 .driver_features = DRIVER_GEM |
Rob Clarkb4b15c82013-09-28 12:01:25 -04001110 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -04001111 DRIVER_ATOMIC |
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +01001112 DRIVER_MODESET |
1113 DRIVER_SYNCOBJ,
Rob Clark7198e6b2013-07-19 12:59:32 -04001114 .open = msm_open,
Daniel Vetter94df1452017-03-08 15:12:46 +01001115 .postclose = msm_postclose,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +01001116 .lastclose = drm_fb_helper_lastclose,
Rob Clarkc8afe682013-06-26 12:44:06 -04001117 .dumb_create = msm_gem_dumb_create,
1118 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark05b84912013-09-28 11:28:35 -04001119 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1120 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Rob Clark05b84912013-09-28 11:28:35 -04001121 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
Thomas Zimmermann510410b2021-07-06 10:47:53 +02001122 .gem_prime_mmap = drm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -04001123#ifdef CONFIG_DEBUG_FS
1124 .debugfs_init = msm_debugfs_init,
Rob Clarkc8afe682013-06-26 12:44:06 -04001125#endif
Rob Clark7198e6b2013-07-19 12:59:32 -04001126 .ioctls = msm_ioctls,
Jordan Crouse167b6062017-05-08 14:34:59 -06001127 .num_ioctls = ARRAY_SIZE(msm_ioctls),
Rob Clarkc8afe682013-06-26 12:44:06 -04001128 .fops = &fops,
1129 .name = "msm",
1130 .desc = "MSM Snapdragon DRM",
1131 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -04001132 .major = MSM_VERSION_MAJOR,
1133 .minor = MSM_VERSION_MINOR,
1134 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -04001135};
1136
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301137static int __maybe_unused msm_runtime_suspend(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301138{
1139 struct drm_device *ddev = dev_get_drvdata(dev);
1140 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001141 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301142
1143 DBG("");
1144
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001145 if (mdss && mdss->funcs)
1146 return mdss->funcs->disable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301147
1148 return 0;
1149}
1150
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301151static int __maybe_unused msm_runtime_resume(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301152{
1153 struct drm_device *ddev = dev_get_drvdata(dev);
1154 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001155 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301156
1157 DBG("");
1158
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001159 if (mdss && mdss->funcs)
1160 return mdss->funcs->enable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301161
1162 return 0;
1163}
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301164
1165static int __maybe_unused msm_pm_suspend(struct device *dev)
1166{
1167
1168 if (pm_runtime_suspended(dev))
1169 return 0;
1170
1171 return msm_runtime_suspend(dev);
1172}
1173
1174static int __maybe_unused msm_pm_resume(struct device *dev)
1175{
1176 if (pm_runtime_suspended(dev))
1177 return 0;
1178
1179 return msm_runtime_resume(dev);
1180}
1181
1182static int __maybe_unused msm_pm_prepare(struct device *dev)
1183{
1184 struct drm_device *ddev = dev_get_drvdata(dev);
Fabio Estevama9748132021-03-20 08:56:03 -03001185 struct msm_drm_private *priv = ddev ? ddev->dev_private : NULL;
1186
1187 if (!priv || !priv->kms)
1188 return 0;
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301189
1190 return drm_mode_config_helper_suspend(ddev);
1191}
1192
1193static void __maybe_unused msm_pm_complete(struct device *dev)
1194{
1195 struct drm_device *ddev = dev_get_drvdata(dev);
Fabio Estevama9748132021-03-20 08:56:03 -03001196 struct msm_drm_private *priv = ddev ? ddev->dev_private : NULL;
1197
1198 if (!priv || !priv->kms)
1199 return;
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301200
1201 drm_mode_config_helper_resume(ddev);
1202}
Archit Taneja774e39e2017-07-28 16:17:07 +05301203
Rob Clarkc8afe682013-06-26 12:44:06 -04001204static const struct dev_pm_ops msm_pm_ops = {
1205 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
Archit Taneja774e39e2017-07-28 16:17:07 +05301206 SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301207 .prepare = msm_pm_prepare,
1208 .complete = msm_pm_complete,
Rob Clarkc8afe682013-06-26 12:44:06 -04001209};
1210
1211/*
Rob Clark060530f2014-03-03 14:19:12 -05001212 * Componentized driver support:
1213 */
1214
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301215/*
1216 * NOTE: duplication of the same code as exynos or imx (or probably any other).
1217 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -05001218 */
1219static int compare_of(struct device *dev, void *data)
1220{
1221 return dev->of_node == data;
1222}
Rob Clark41e69772013-12-15 16:23:05 -05001223
Archit Taneja812070e2016-05-19 10:38:39 +05301224/*
1225 * Identify what components need to be added by parsing what remote-endpoints
1226 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1227 * is no external component that we need to add since LVDS is within MDP4
1228 * itself.
1229 */
1230static int add_components_mdp(struct device *mdp_dev,
1231 struct component_match **matchptr)
1232{
1233 struct device_node *np = mdp_dev->of_node;
1234 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +05301235 struct device *master_dev;
1236
1237 /*
1238 * on MDP4 based platforms, the MDP platform device is the component
1239 * master that adds other display interface components to itself.
1240 *
1241 * on MDP5 based platforms, the MDSS platform device is the component
1242 * master that adds MDP5 and other display interface components to
1243 * itself.
1244 */
1245 if (of_device_is_compatible(np, "qcom,mdp4"))
1246 master_dev = mdp_dev;
1247 else
1248 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +05301249
1250 for_each_endpoint_of_node(np, ep_node) {
1251 struct device_node *intf;
1252 struct of_endpoint ep;
1253 int ret;
1254
1255 ret = of_graph_parse_endpoint(ep_node, &ep);
1256 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301257 DRM_DEV_ERROR(mdp_dev, "unable to parse port endpoint\n");
Archit Taneja812070e2016-05-19 10:38:39 +05301258 of_node_put(ep_node);
1259 return ret;
1260 }
1261
1262 /*
1263 * The LCDC/LVDS port on MDP4 is a speacial case where the
1264 * remote-endpoint isn't a component that we need to add
1265 */
1266 if (of_device_is_compatible(np, "qcom,mdp4") &&
Archit Tanejad8dd8052016-11-17 12:12:03 +05301267 ep.port == 0)
Archit Taneja812070e2016-05-19 10:38:39 +05301268 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301269
1270 /*
1271 * It's okay if some of the ports don't have a remote endpoint
1272 * specified. It just means that the port isn't connected to
1273 * any external interface.
1274 */
1275 intf = of_graph_get_remote_port_parent(ep_node);
Archit Tanejad8dd8052016-11-17 12:12:03 +05301276 if (!intf)
Archit Taneja812070e2016-05-19 10:38:39 +05301277 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301278
Douglas Andersond1d9d0e2018-12-04 10:04:41 -08001279 if (of_device_is_available(intf))
1280 drm_of_component_match_add(master_dev, matchptr,
1281 compare_of, intf);
1282
Archit Taneja812070e2016-05-19 10:38:39 +05301283 of_node_put(intf);
Archit Taneja812070e2016-05-19 10:38:39 +05301284 }
1285
1286 return 0;
1287}
1288
Archit Taneja54011e22016-06-06 13:45:34 +05301289static int compare_name_mdp(struct device *dev, void *data)
1290{
1291 return (strstr(dev_name(dev), "mdp") != NULL);
1292}
1293
Bjorn Andersson84240842021-03-16 19:56:34 -07001294static int add_display_components(struct platform_device *pdev,
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301295 struct component_match **matchptr)
1296{
Archit Taneja54011e22016-06-06 13:45:34 +05301297 struct device *mdp_dev;
Bjorn Andersson84240842021-03-16 19:56:34 -07001298 struct device *dev = &pdev->dev;
Archit Taneja54011e22016-06-06 13:45:34 +05301299 int ret;
1300
1301 /*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001302 * MDP5/DPU based devices don't have a flat hierarchy. There is a top
1303 * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
1304 * Populate the children devices, find the MDP5/DPU node, and then add
1305 * the interfaces to our components list.
Archit Taneja54011e22016-06-06 13:45:34 +05301306 */
Bjorn Andersson84240842021-03-16 19:56:34 -07001307 switch (get_mdp_ver(pdev)) {
1308 case KMS_MDP5:
1309 case KMS_DPU:
Archit Taneja54011e22016-06-06 13:45:34 +05301310 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
1311 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301312 DRM_DEV_ERROR(dev, "failed to populate children devices\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301313 return ret;
1314 }
1315
1316 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
1317 if (!mdp_dev) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301318 DRM_DEV_ERROR(dev, "failed to find MDSS MDP node\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301319 of_platform_depopulate(dev);
1320 return -ENODEV;
1321 }
1322
1323 put_device(mdp_dev);
1324
1325 /* add the MDP component itself */
Russell King97ac0e42016-10-19 11:28:27 +01001326 drm_of_component_match_add(dev, matchptr, compare_of,
1327 mdp_dev->of_node);
Bjorn Andersson84240842021-03-16 19:56:34 -07001328 break;
1329 case KMS_MDP4:
Archit Taneja54011e22016-06-06 13:45:34 +05301330 /* MDP4 */
1331 mdp_dev = dev;
Bjorn Andersson84240842021-03-16 19:56:34 -07001332 break;
Archit Taneja54011e22016-06-06 13:45:34 +05301333 }
1334
1335 ret = add_components_mdp(mdp_dev, matchptr);
1336 if (ret)
1337 of_platform_depopulate(dev);
1338
1339 return ret;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301340}
1341
Archit Tanejadc3ea262016-05-19 13:33:52 +05301342/*
1343 * We don't know what's the best binding to link the gpu with the drm device.
1344 * Fow now, we just hunt for all the possible gpus that we support, and add them
1345 * as components.
1346 */
1347static const struct of_device_id msm_gpu_match[] = {
Rob Clark1db7afa2017-01-30 11:02:27 -05001348 { .compatible = "qcom,adreno" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301349 { .compatible = "qcom,adreno-3xx" },
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001350 { .compatible = "amd,imageon" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301351 { .compatible = "qcom,kgsl-3d0" },
1352 { },
1353};
1354
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301355static int add_gpu_components(struct device *dev,
1356 struct component_match **matchptr)
1357{
Archit Tanejadc3ea262016-05-19 13:33:52 +05301358 struct device_node *np;
1359
1360 np = of_find_matching_node(NULL, msm_gpu_match);
1361 if (!np)
1362 return 0;
1363
Jeffrey Hugo9ca7ad62019-06-26 11:00:15 -07001364 if (of_device_is_available(np))
1365 drm_of_component_match_add(dev, matchptr, compare_of, np);
Archit Tanejadc3ea262016-05-19 13:33:52 +05301366
1367 of_node_put(np);
1368
1369 return 0;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301370}
1371
Russell King84448282014-04-19 11:20:42 +01001372static int msm_drm_bind(struct device *dev)
1373{
Archit Taneja2b669872016-05-02 11:05:54 +05301374 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001375}
1376
1377static void msm_drm_unbind(struct device *dev)
1378{
Archit Taneja2b669872016-05-02 11:05:54 +05301379 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001380}
1381
1382static const struct component_master_ops msm_drm_ops = {
1383 .bind = msm_drm_bind,
1384 .unbind = msm_drm_unbind,
1385};
1386
1387/*
1388 * Platform driver:
1389 */
1390
1391static int msm_pdev_probe(struct platform_device *pdev)
1392{
1393 struct component_match *match = NULL;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301394 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301395
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001396 if (get_mdp_ver(pdev)) {
Bjorn Andersson84240842021-03-16 19:56:34 -07001397 ret = add_display_components(pdev, &match);
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001398 if (ret)
1399 return ret;
1400 }
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301401
1402 ret = add_gpu_components(&pdev->dev, &match);
1403 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001404 goto fail;
Rob Clark060530f2014-03-03 14:19:12 -05001405
Rob Clarkc83ea572016-11-07 13:31:30 -05001406 /* on all devices that I am aware of, iommu's which can map
1407 * any address the cpu can see are used:
1408 */
1409 ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
1410 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001411 goto fail;
Rob Clarkc83ea572016-11-07 13:31:30 -05001412
Sean Paul4368a152019-06-17 16:12:51 -04001413 ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
1414 if (ret)
1415 goto fail;
1416
1417 return 0;
1418
1419fail:
1420 of_platform_depopulate(&pdev->dev);
1421 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -04001422}
1423
1424static int msm_pdev_remove(struct platform_device *pdev)
1425{
Rob Clark060530f2014-03-03 14:19:12 -05001426 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301427 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001428
1429 return 0;
1430}
1431
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301432static void msm_pdev_shutdown(struct platform_device *pdev)
1433{
1434 struct drm_device *drm = platform_get_drvdata(pdev);
Dmitry Baryshkov623f2792021-03-20 08:56:02 -03001435 struct msm_drm_private *priv = drm ? drm->dev_private : NULL;
1436
1437 if (!priv || !priv->kms)
1438 return;
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301439
1440 drm_atomic_helper_shutdown(drm);
1441}
1442
Rob Clark06c0dd92013-11-30 17:51:47 -05001443static const struct of_device_id dt_match[] = {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -04001444 { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
1445 { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001446 { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301447 { .compatible = "qcom,sc7180-mdss", .data = (void *)KMS_DPU },
Krishna Manikandan591e34a2021-04-06 10:39:49 +05301448 { .compatible = "qcom,sc7280-mdss", .data = (void *)KMS_DPU },
Jonathan Marek0ba17e72021-03-29 15:00:50 +03001449 { .compatible = "qcom,sm8150-mdss", .data = (void *)KMS_DPU },
1450 { .compatible = "qcom,sm8250-mdss", .data = (void *)KMS_DPU },
Rob Clark06c0dd92013-11-30 17:51:47 -05001451 {}
1452};
1453MODULE_DEVICE_TABLE(of, dt_match);
1454
Rob Clarkc8afe682013-06-26 12:44:06 -04001455static struct platform_driver msm_platform_driver = {
1456 .probe = msm_pdev_probe,
1457 .remove = msm_pdev_remove,
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301458 .shutdown = msm_pdev_shutdown,
Rob Clarkc8afe682013-06-26 12:44:06 -04001459 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001460 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001461 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001462 .pm = &msm_pm_ops,
1463 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001464};
1465
1466static int __init msm_drm_register(void)
1467{
Rob Clarkba4dd712017-07-06 16:33:44 -04001468 if (!modeset)
1469 return -EINVAL;
1470
Rob Clarkc8afe682013-06-26 12:44:06 -04001471 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301472 msm_mdp_register();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001473 msm_dpu_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001474 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001475 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001476 msm_hdmi_register();
Chandan Uddarajuc943b492020-08-27 14:16:55 -07001477 msm_dp_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001478 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001479 return platform_driver_register(&msm_platform_driver);
1480}
1481
1482static void __exit msm_drm_unregister(void)
1483{
1484 DBG("fini");
1485 platform_driver_unregister(&msm_platform_driver);
Chandan Uddarajuc943b492020-08-27 14:16:55 -07001486 msm_dp_unregister();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001487 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001488 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001489 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001490 msm_dsi_unregister();
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301491 msm_mdp_unregister();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001492 msm_dpu_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001493}
1494
1495module_init(msm_drm_register);
1496module_exit(msm_drm_unregister);
1497
1498MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1499MODULE_DESCRIPTION("MSM DRM Driver");
1500MODULE_LICENSE("GPL");