blob: 464eea0f7136c5eae00e2d86cff8353d4e4fef20 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300116static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300117static void vlv_steal_power_sequencer(struct drm_device *dev,
118 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119
Dave Airlie0e32b392014-05-02 14:02:48 +1000120int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700123 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700124 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700125
126 switch (max_link_bw) {
127 case DP_LINK_BW_1_62:
128 case DP_LINK_BW_2_7:
129 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300130 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300131 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
132 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700133 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
134 max_link_bw = DP_LINK_BW_5_4;
135 else
136 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Daniel Vetter36008362013-03-27 00:44:59 +0100212 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
230static uint32_t
Ville Syrjälä5ca476f2014-10-01 16:56:56 +0300231pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700232{
233 int i;
234 uint32_t v = 0;
235
236 if (src_bytes > 4)
237 src_bytes = 4;
238 for (i = 0; i < src_bytes; i++)
239 v |= ((uint32_t) src[i]) << ((3-i) * 8);
240 return v;
241}
242
243static void
244unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700253/* hrawclock is 1/4 the FSB frequency */
254static int
255intel_hrawclk(struct drm_device *dev)
256{
257 struct drm_i915_private *dev_priv = dev->dev_private;
258 uint32_t clkcfg;
259
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530260 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
261 if (IS_VALLEYVIEW(dev))
262 return 200;
263
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700264 clkcfg = I915_READ(CLKCFG);
265 switch (clkcfg & CLKCFG_FSB_MASK) {
266 case CLKCFG_FSB_400:
267 return 100;
268 case CLKCFG_FSB_533:
269 return 133;
270 case CLKCFG_FSB_667:
271 return 166;
272 case CLKCFG_FSB_800:
273 return 200;
274 case CLKCFG_FSB_1067:
275 return 266;
276 case CLKCFG_FSB_1333:
277 return 333;
278 /* these two are just a guess; one of them might be right */
279 case CLKCFG_FSB_1600:
280 case CLKCFG_FSB_1600_ALT:
281 return 400;
282 default:
283 return 133;
284 }
285}
286
Jani Nikulabf13e812013-09-06 07:40:05 +0300287static void
288intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300289 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300290static void
291intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300292 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300293
Ville Syrjälä773538e82014-09-04 14:54:56 +0300294static void pps_lock(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct intel_encoder *encoder = &intel_dig_port->base;
298 struct drm_device *dev = encoder->base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum intel_display_power_domain power_domain;
301
302 /*
303 * See vlv_power_sequencer_reset() why we need
304 * a power domain reference here.
305 */
306 power_domain = intel_display_port_power_domain(encoder);
307 intel_display_power_get(dev_priv, power_domain);
308
309 mutex_lock(&dev_priv->pps_mutex);
310}
311
312static void pps_unlock(struct intel_dp *intel_dp)
313{
314 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
315 struct intel_encoder *encoder = &intel_dig_port->base;
316 struct drm_device *dev = encoder->base.dev;
317 struct drm_i915_private *dev_priv = dev->dev_private;
318 enum intel_display_power_domain power_domain;
319
320 mutex_unlock(&dev_priv->pps_mutex);
321
322 power_domain = intel_display_port_power_domain(encoder);
323 intel_display_power_put(dev_priv, power_domain);
324}
325
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300326static void
327vlv_power_sequencer_kick(struct intel_dp *intel_dp)
328{
329 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
330 struct drm_device *dev = intel_dig_port->base.base.dev;
331 struct drm_i915_private *dev_priv = dev->dev_private;
332 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200333 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300334 uint32_t DP;
335
336 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
337 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
338 pipe_name(pipe), port_name(intel_dig_port->port)))
339 return;
340
341 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
342 pipe_name(pipe), port_name(intel_dig_port->port));
343
344 /* Preserve the BIOS-computed detected bit. This is
345 * supposed to be read-only.
346 */
347 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
348 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
349 DP |= DP_PORT_WIDTH(1);
350 DP |= DP_LINK_TRAIN_PAT_1;
351
352 if (IS_CHERRYVIEW(dev))
353 DP |= DP_PIPE_SELECT_CHV(pipe);
354 else if (pipe == PIPE_B)
355 DP |= DP_PIPEB_SELECT;
356
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
358
359 /*
360 * The DPLL for the pipe must be enabled for this to work.
361 * So enable temporarily it if it's not already enabled.
362 */
363 if (!pll_enabled)
364 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
365 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
366
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300367 /*
368 * Similar magic as in intel_dp_enable_port().
369 * We _must_ do this port enable + disable trick
370 * to make this power seqeuencer lock onto the port.
371 * Otherwise even VDD force bit won't work.
372 */
373 I915_WRITE(intel_dp->output_reg, DP);
374 POSTING_READ(intel_dp->output_reg);
375
376 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
377 POSTING_READ(intel_dp->output_reg);
378
379 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
380 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200381
382 if (!pll_enabled)
383 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300384}
385
Jani Nikulabf13e812013-09-06 07:40:05 +0300386static enum pipe
387vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
388{
389 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300390 struct drm_device *dev = intel_dig_port->base.base.dev;
391 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300392 struct intel_encoder *encoder;
393 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300394 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300395
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300396 lockdep_assert_held(&dev_priv->pps_mutex);
397
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300398 /* We should never land here with regular DP ports */
399 WARN_ON(!is_edp(intel_dp));
400
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300401 if (intel_dp->pps_pipe != INVALID_PIPE)
402 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300403
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300404 /*
405 * We don't have power sequencer currently.
406 * Pick one that's not used by other ports.
407 */
408 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
409 base.head) {
410 struct intel_dp *tmp;
411
412 if (encoder->type != INTEL_OUTPUT_EDP)
413 continue;
414
415 tmp = enc_to_intel_dp(&encoder->base);
416
417 if (tmp->pps_pipe != INVALID_PIPE)
418 pipes &= ~(1 << tmp->pps_pipe);
419 }
420
421 /*
422 * Didn't find one. This should not happen since there
423 * are two power sequencers and up to two eDP ports.
424 */
425 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300426 pipe = PIPE_A;
427 else
428 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300429
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300430 vlv_steal_power_sequencer(dev, pipe);
431 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300432
433 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
434 pipe_name(intel_dp->pps_pipe),
435 port_name(intel_dig_port->port));
436
437 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300438 intel_dp_init_panel_power_sequencer(dev, intel_dp);
439 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300440
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300441 /*
442 * Even vdd force doesn't work until we've made
443 * the power sequencer lock in on the port.
444 */
445 vlv_power_sequencer_kick(intel_dp);
446
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300447 return intel_dp->pps_pipe;
448}
449
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300450typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
451 enum pipe pipe);
452
453static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
454 enum pipe pipe)
455{
456 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
457}
458
459static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
463}
464
465static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return true;
469}
470
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300471static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300472vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
473 enum port port,
474 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475{
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 enum pipe pipe;
477
Jani Nikulabf13e812013-09-06 07:40:05 +0300478 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
479 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
480 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481
482 if (port_sel != PANEL_PORT_SELECT_VLV(port))
483 continue;
484
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300485 if (!pipe_check(dev_priv, pipe))
486 continue;
487
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300488 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300489 }
490
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300491 return INVALID_PIPE;
492}
493
494static void
495vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
496{
497 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
498 struct drm_device *dev = intel_dig_port->base.base.dev;
499 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500 enum port port = intel_dig_port->port;
501
502 lockdep_assert_held(&dev_priv->pps_mutex);
503
504 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300505 /* first pick one where the panel is on */
506 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
507 vlv_pipe_has_pp_on);
508 /* didn't find one? pick one where vdd is on */
509 if (intel_dp->pps_pipe == INVALID_PIPE)
510 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
511 vlv_pipe_has_vdd_on);
512 /* didn't find one? pick one with just the correct port */
513 if (intel_dp->pps_pipe == INVALID_PIPE)
514 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
515 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300516
517 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
518 if (intel_dp->pps_pipe == INVALID_PIPE) {
519 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
520 port_name(port));
521 return;
522 }
523
524 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
525 port_name(port), pipe_name(intel_dp->pps_pipe));
526
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300527 intel_dp_init_panel_power_sequencer(dev, intel_dp);
528 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300529}
530
Ville Syrjälä773538e82014-09-04 14:54:56 +0300531void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
532{
533 struct drm_device *dev = dev_priv->dev;
534 struct intel_encoder *encoder;
535
536 if (WARN_ON(!IS_VALLEYVIEW(dev)))
537 return;
538
539 /*
540 * We can't grab pps_mutex here due to deadlock with power_domain
541 * mutex when power_domain functions are called while holding pps_mutex.
542 * That also means that in order to use pps_pipe the code needs to
543 * hold both a power domain reference and pps_mutex, and the power domain
544 * reference get/put must be done while _not_ holding pps_mutex.
545 * pps_{lock,unlock}() do these steps in the correct order, so one
546 * should use them always.
547 */
548
549 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
550 struct intel_dp *intel_dp;
551
552 if (encoder->type != INTEL_OUTPUT_EDP)
553 continue;
554
555 intel_dp = enc_to_intel_dp(&encoder->base);
556 intel_dp->pps_pipe = INVALID_PIPE;
557 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300558}
559
560static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
561{
562 struct drm_device *dev = intel_dp_to_dev(intel_dp);
563
564 if (HAS_PCH_SPLIT(dev))
565 return PCH_PP_CONTROL;
566 else
567 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
568}
569
570static u32 _pp_stat_reg(struct intel_dp *intel_dp)
571{
572 struct drm_device *dev = intel_dp_to_dev(intel_dp);
573
574 if (HAS_PCH_SPLIT(dev))
575 return PCH_PP_STATUS;
576 else
577 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
578}
579
Clint Taylor01527b32014-07-07 13:01:46 -0700580/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
581 This function only applicable when panel PM state is not to be tracked */
582static int edp_notify_handler(struct notifier_block *this, unsigned long code,
583 void *unused)
584{
585 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
586 edp_notifier);
587 struct drm_device *dev = intel_dp_to_dev(intel_dp);
588 struct drm_i915_private *dev_priv = dev->dev_private;
589 u32 pp_div;
590 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700591
592 if (!is_edp(intel_dp) || code != SYS_RESTART)
593 return 0;
594
Ville Syrjälä773538e82014-09-04 14:54:56 +0300595 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596
Clint Taylor01527b32014-07-07 13:01:46 -0700597 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300598 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
599
Clint Taylor01527b32014-07-07 13:01:46 -0700600 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
601 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
602 pp_div = I915_READ(pp_div_reg);
603 pp_div &= PP_REFERENCE_DIVIDER_MASK;
604
605 /* 0x1F write to PP_DIV_REG sets max cycle delay */
606 I915_WRITE(pp_div_reg, pp_div | 0x1F);
607 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
608 msleep(intel_dp->panel_power_cycle_delay);
609 }
610
Ville Syrjälä773538e82014-09-04 14:54:56 +0300611 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300612
Clint Taylor01527b32014-07-07 13:01:46 -0700613 return 0;
614}
615
Daniel Vetter4be73782014-01-17 14:39:48 +0100616static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700617{
Paulo Zanoni30add222012-10-26 19:05:45 -0200618 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700619 struct drm_i915_private *dev_priv = dev->dev_private;
620
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300621 lockdep_assert_held(&dev_priv->pps_mutex);
622
Ville Syrjälä9a423562014-10-16 21:29:48 +0300623 if (IS_VALLEYVIEW(dev) &&
624 intel_dp->pps_pipe == INVALID_PIPE)
625 return false;
626
Jani Nikulabf13e812013-09-06 07:40:05 +0300627 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700628}
629
Daniel Vetter4be73782014-01-17 14:39:48 +0100630static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700631{
Paulo Zanoni30add222012-10-26 19:05:45 -0200632 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700633 struct drm_i915_private *dev_priv = dev->dev_private;
634
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300635 lockdep_assert_held(&dev_priv->pps_mutex);
636
Ville Syrjälä9a423562014-10-16 21:29:48 +0300637 if (IS_VALLEYVIEW(dev) &&
638 intel_dp->pps_pipe == INVALID_PIPE)
639 return false;
640
Ville Syrjälä773538e82014-09-04 14:54:56 +0300641 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700642}
643
Keith Packard9b984da2011-09-19 13:54:47 -0700644static void
645intel_dp_check_edp(struct intel_dp *intel_dp)
646{
Paulo Zanoni30add222012-10-26 19:05:45 -0200647 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700648 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700649
Keith Packard9b984da2011-09-19 13:54:47 -0700650 if (!is_edp(intel_dp))
651 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700652
Daniel Vetter4be73782014-01-17 14:39:48 +0100653 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700654 WARN(1, "eDP powered off while attempting aux channel communication.\n");
655 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300656 I915_READ(_pp_stat_reg(intel_dp)),
657 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700658 }
659}
660
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100661static uint32_t
662intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
663{
664 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
665 struct drm_device *dev = intel_dig_port->base.base.dev;
666 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300667 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100668 uint32_t status;
669 bool done;
670
Daniel Vetteref04f002012-12-01 21:03:59 +0100671#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100672 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300673 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300674 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100675 else
676 done = wait_for_atomic(C, 10) == 0;
677 if (!done)
678 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
679 has_aux_irq);
680#undef C
681
682 return status;
683}
684
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000685static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
689
690 /*
691 * The clock divider is based off the hrawclk, and would like to run at
692 * 2MHz. So, take the hrawclk value and divide by 2 and use that
693 */
694 return index ? 0 : intel_hrawclk(dev) / 2;
695}
696
697static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
698{
699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
700 struct drm_device *dev = intel_dig_port->base.base.dev;
701
702 if (index)
703 return 0;
704
705 if (intel_dig_port->port == PORT_A) {
706 if (IS_GEN6(dev) || IS_GEN7(dev))
707 return 200; /* SNB & IVB eDP input clock at 400Mhz */
708 else
709 return 225; /* eDP input clock at 450Mhz */
710 } else {
711 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
712 }
713}
714
715static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300716{
717 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
718 struct drm_device *dev = intel_dig_port->base.base.dev;
719 struct drm_i915_private *dev_priv = dev->dev_private;
720
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000721 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100722 if (index)
723 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000724 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300725 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
726 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100727 switch (index) {
728 case 0: return 63;
729 case 1: return 72;
730 default: return 0;
731 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000732 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100733 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300734 }
735}
736
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000737static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
738{
739 return index ? 0 : 100;
740}
741
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000742static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
743{
744 /*
745 * SKL doesn't need us to program the AUX clock divider (Hardware will
746 * derive the clock from CDCLK automatically). We still implement the
747 * get_aux_clock_divider vfunc to plug-in into the existing code.
748 */
749 return index ? 0 : 1;
750}
751
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000752static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
753 bool has_aux_irq,
754 int send_bytes,
755 uint32_t aux_clock_divider)
756{
757 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
758 struct drm_device *dev = intel_dig_port->base.base.dev;
759 uint32_t precharge, timeout;
760
761 if (IS_GEN6(dev))
762 precharge = 3;
763 else
764 precharge = 5;
765
766 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
767 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
768 else
769 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
770
771 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000776 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000777 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
778 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000779 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000780}
781
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000782static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
783 bool has_aux_irq,
784 int send_bytes,
785 uint32_t unused)
786{
787 return DP_AUX_CH_CTL_SEND_BUSY |
788 DP_AUX_CH_CTL_DONE |
789 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
790 DP_AUX_CH_CTL_TIME_OUT_ERROR |
791 DP_AUX_CH_CTL_TIME_OUT_1600us |
792 DP_AUX_CH_CTL_RECEIVE_ERROR |
793 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
794 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
795}
796
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100798intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200799 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800 uint8_t *recv, int recv_size)
801{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200802 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
803 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300805 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100807 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100808 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000810 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100811 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200812 bool vdd;
813
Ville Syrjälä773538e82014-09-04 14:54:56 +0300814 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300815
Ville Syrjälä72c35002014-08-18 22:16:00 +0300816 /*
817 * We will be called with VDD already enabled for dpcd/edid/oui reads.
818 * In such cases we want to leave VDD enabled and it's up to upper layers
819 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
820 * ourselves.
821 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300822 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100823
824 /* dp aux is extremely sensitive to irq latency, hence request the
825 * lowest possible wakeup latency and so prevent the cpu from going into
826 * deep sleep states.
827 */
828 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700829
Keith Packard9b984da2011-09-19 13:54:47 -0700830 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800831
Paulo Zanonic67a4702013-08-19 13:18:09 -0300832 intel_aux_display_runtime_get(dev_priv);
833
Jesse Barnes11bee432011-08-01 15:02:20 -0700834 /* Try to wait for any previous AUX channel activity */
835 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100836 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700837 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
838 break;
839 msleep(1);
840 }
841
842 if (try == 3) {
843 WARN(1, "dp_aux_ch not started status 0x%08x\n",
844 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100845 ret = -EBUSY;
846 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100847 }
848
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300849 /* Only 5 data registers! */
850 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
851 ret = -E2BIG;
852 goto out;
853 }
854
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000855 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000856 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
857 has_aux_irq,
858 send_bytes,
859 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000860
Chris Wilsonbc866252013-07-21 16:00:03 +0100861 /* Must try at least 3 times according to DP spec */
862 for (try = 0; try < 5; try++) {
863 /* Load the send data into the aux channel data registers */
864 for (i = 0; i < send_bytes; i += 4)
865 I915_WRITE(ch_data + i,
866 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400867
Chris Wilsonbc866252013-07-21 16:00:03 +0100868 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000869 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100870
Chris Wilsonbc866252013-07-21 16:00:03 +0100871 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400872
Chris Wilsonbc866252013-07-21 16:00:03 +0100873 /* Clear done status and any errors */
874 I915_WRITE(ch_ctl,
875 status |
876 DP_AUX_CH_CTL_DONE |
877 DP_AUX_CH_CTL_TIME_OUT_ERROR |
878 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400879
Chris Wilsonbc866252013-07-21 16:00:03 +0100880 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
881 DP_AUX_CH_CTL_RECEIVE_ERROR))
882 continue;
883 if (status & DP_AUX_CH_CTL_DONE)
884 break;
885 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100886 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 break;
888 }
889
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700891 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100892 ret = -EBUSY;
893 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894 }
895
896 /* Check for timeout or receive error.
897 * Timeouts occur when the sink is not connected
898 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700899 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700900 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100901 ret = -EIO;
902 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700903 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700904
905 /* Timeouts occur when the device isn't connected, so they're
906 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700907 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800908 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100909 ret = -ETIMEDOUT;
910 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911 }
912
913 /* Unload any bytes sent back from the other side */
914 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
915 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700916 if (recv_bytes > recv_size)
917 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400918
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100919 for (i = 0; i < recv_bytes; i += 4)
920 unpack_aux(I915_READ(ch_data + i),
921 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100923 ret = recv_bytes;
924out:
925 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300926 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100927
Jani Nikula884f19e2014-03-14 16:51:14 +0200928 if (vdd)
929 edp_panel_vdd_off(intel_dp, false);
930
Ville Syrjälä773538e82014-09-04 14:54:56 +0300931 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300932
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100933 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934}
935
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300936#define BARE_ADDRESS_SIZE 3
937#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200938static ssize_t
939intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200941 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
942 uint8_t txbuf[20], rxbuf[20];
943 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700945
Jani Nikula9d1a1032014-03-14 16:51:15 +0200946 txbuf[0] = msg->request << 4;
947 txbuf[1] = msg->address >> 8;
948 txbuf[2] = msg->address & 0xff;
949 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300950
Jani Nikula9d1a1032014-03-14 16:51:15 +0200951 switch (msg->request & ~DP_AUX_I2C_MOT) {
952 case DP_AUX_NATIVE_WRITE:
953 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300954 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200956
Jani Nikula9d1a1032014-03-14 16:51:15 +0200957 if (WARN_ON(txsize > 20))
958 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
963 if (ret > 0) {
964 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Jani Nikula9d1a1032014-03-14 16:51:15 +0200966 /* Return payload size. */
967 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200969 break;
970
971 case DP_AUX_NATIVE_READ:
972 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300973 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200974 rxsize = msg->size + 1;
975
976 if (WARN_ON(rxsize > 20))
977 return -E2BIG;
978
979 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
980 if (ret > 0) {
981 msg->reply = rxbuf[0] >> 4;
982 /*
983 * Assume happy day, and copy the data. The caller is
984 * expected to check msg->reply before touching it.
985 *
986 * Return payload size.
987 */
988 ret--;
989 memcpy(msg->buffer, rxbuf + 1, ret);
990 }
991 break;
992
993 default:
994 ret = -EINVAL;
995 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700996 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200997
Jani Nikula9d1a1032014-03-14 16:51:15 +0200998 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999}
1000
Jani Nikula9d1a1032014-03-14 16:51:15 +02001001static void
1002intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001003{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001004 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001005 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1006 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001007 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001008 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009
Jani Nikula33ad6622014-03-14 16:51:16 +02001010 switch (port) {
1011 case PORT_A:
1012 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001013 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001014 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001015 case PORT_B:
1016 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001017 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001018 break;
1019 case PORT_C:
1020 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001021 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001022 break;
1023 case PORT_D:
1024 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001025 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001026 break;
1027 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001028 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001029 }
1030
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001031 /*
1032 * The AUX_CTL register is usually DP_CTL + 0x10.
1033 *
1034 * On Haswell and Broadwell though:
1035 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1036 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1037 *
1038 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1039 */
1040 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001041 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001042
Jani Nikula0b998362014-03-14 16:51:17 +02001043 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001044 intel_dp->aux.dev = dev->dev;
1045 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001046
Jani Nikula0b998362014-03-14 16:51:17 +02001047 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1048 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001049
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001050 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001051 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001052 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001053 name, ret);
1054 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001055 }
David Flynn8316f332010-12-08 16:10:21 +00001056
Jani Nikula0b998362014-03-14 16:51:17 +02001057 ret = sysfs_create_link(&connector->base.kdev->kobj,
1058 &intel_dp->aux.ddc.dev.kobj,
1059 intel_dp->aux.ddc.dev.kobj.name);
1060 if (ret < 0) {
1061 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001062 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001063 }
1064}
1065
Imre Deak80f65de2014-02-11 17:12:49 +02001066static void
1067intel_dp_connector_unregister(struct intel_connector *intel_connector)
1068{
1069 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1070
Dave Airlie0e32b392014-05-02 14:02:48 +10001071 if (!intel_connector->mst_port)
1072 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1073 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001074 intel_connector_unregister(intel_connector);
1075}
1076
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001077static void
Daniel Vetter0e503382014-07-04 11:26:04 -03001078hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
1079{
1080 switch (link_bw) {
1081 case DP_LINK_BW_1_62:
1082 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1083 break;
1084 case DP_LINK_BW_2_7:
1085 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1086 break;
1087 case DP_LINK_BW_5_4:
1088 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1089 break;
1090 }
1091}
1092
1093static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001094intel_dp_set_clock(struct intel_encoder *encoder,
1095 struct intel_crtc_config *pipe_config, int link_bw)
1096{
1097 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001098 const struct dp_link_dpll *divisor = NULL;
1099 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001100
1101 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001102 divisor = gen4_dpll;
1103 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001104 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001105 divisor = pch_dpll;
1106 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001107 } else if (IS_CHERRYVIEW(dev)) {
1108 divisor = chv_dpll;
1109 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001110 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001111 divisor = vlv_dpll;
1112 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001113 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001114
1115 if (divisor && count) {
1116 for (i = 0; i < count; i++) {
1117 if (link_bw == divisor[i].link_bw) {
1118 pipe_config->dpll = divisor[i].dpll;
1119 pipe_config->clock_set = true;
1120 break;
1121 }
1122 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001123 }
1124}
1125
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001126bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001127intel_dp_compute_config(struct intel_encoder *encoder,
1128 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001129{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001130 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001131 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001132 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001133 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001134 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001135 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001136 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001137 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001138 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001139 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001140 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001141 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001142 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001143 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001144 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001145 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001146
Imre Deakbc7d38a2013-05-16 14:40:36 +03001147 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001148 pipe_config->has_pch_encoder = true;
1149
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001150 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001151 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001152 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001153
Jani Nikuladd06f902012-10-19 14:51:50 +03001154 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1155 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1156 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001157 if (!HAS_PCH_SPLIT(dev))
1158 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1159 intel_connector->panel.fitting_mode);
1160 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001161 intel_pch_panel_fitting(intel_crtc, pipe_config,
1162 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001163 }
1164
Daniel Vettercb1793c2012-06-04 18:39:21 +02001165 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001166 return false;
1167
Daniel Vetter083f9562012-04-20 20:23:49 +02001168 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1169 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001170 max_lane_count, bws[max_clock],
1171 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001172
Daniel Vetter36008362013-03-27 00:44:59 +01001173 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1174 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001175 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001176 if (is_edp(intel_dp)) {
1177 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1178 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1179 dev_priv->vbt.edp_bpp);
1180 bpp = dev_priv->vbt.edp_bpp;
1181 }
1182
Jani Nikula344c5bb2014-09-09 11:25:13 +03001183 /*
1184 * Use the maximum clock and number of lanes the eDP panel
1185 * advertizes being capable of. The panels are generally
1186 * designed to support only a single clock and lane
1187 * configuration, and typically these values correspond to the
1188 * native resolution of the panel.
1189 */
1190 min_lane_count = max_lane_count;
1191 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001192 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001193
Daniel Vetter36008362013-03-27 00:44:59 +01001194 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001195 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1196 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001197
Dave Airliec6930992014-07-14 11:04:39 +10001198 for (clock = min_clock; clock <= max_clock; clock++) {
1199 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001200 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1201 link_avail = intel_dp_max_data_rate(link_clock,
1202 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001203
Daniel Vetter36008362013-03-27 00:44:59 +01001204 if (mode_rate <= link_avail) {
1205 goto found;
1206 }
1207 }
1208 }
1209 }
1210
1211 return false;
1212
1213found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001214 if (intel_dp->color_range_auto) {
1215 /*
1216 * See:
1217 * CEA-861-E - 5.1 Default Encoding Parameters
1218 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1219 */
Thierry Reding18316c82012-12-20 15:41:44 +01001220 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001221 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1222 else
1223 intel_dp->color_range = 0;
1224 }
1225
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001226 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001227 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001228
Daniel Vetter36008362013-03-27 00:44:59 +01001229 intel_dp->link_bw = bws[clock];
1230 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001231 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001232 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001233
Daniel Vetter36008362013-03-27 00:44:59 +01001234 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1235 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001236 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001237 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1238 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001239
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001240 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001241 adjusted_mode->crtc_clock,
1242 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001243 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001244
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301245 if (intel_connector->panel.downclock_mode != NULL &&
1246 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001247 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301248 intel_link_compute_m_n(bpp, lane_count,
1249 intel_connector->panel.downclock_mode->clock,
1250 pipe_config->port_clock,
1251 &pipe_config->dp_m2_n2);
1252 }
1253
Damien Lespiauea155f32014-07-29 18:06:20 +01001254 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001255 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1256 else
1257 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001258
Daniel Vetter36008362013-03-27 00:44:59 +01001259 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001260}
1261
Daniel Vetter7c62a162013-06-01 17:16:20 +02001262static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001263{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001264 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1265 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1266 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001267 struct drm_i915_private *dev_priv = dev->dev_private;
1268 u32 dpa_ctl;
1269
Daniel Vetterff9a6752013-06-01 17:16:21 +02001270 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001271 dpa_ctl = I915_READ(DP_A);
1272 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1273
Daniel Vetterff9a6752013-06-01 17:16:21 +02001274 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001275 /* For a long time we've carried around a ILK-DevA w/a for the
1276 * 160MHz clock. If we're really unlucky, it's still required.
1277 */
1278 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001279 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001280 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001281 } else {
1282 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001283 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001284 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001285
Daniel Vetterea9b6002012-11-29 15:59:31 +01001286 I915_WRITE(DP_A, dpa_ctl);
1287
1288 POSTING_READ(DP_A);
1289 udelay(500);
1290}
1291
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001292static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001293{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001294 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001295 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001296 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001297 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001298 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1299 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001300
Keith Packard417e8222011-11-01 19:54:11 -07001301 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001302 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001303 *
1304 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001305 * SNB CPU
1306 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001307 * CPT PCH
1308 *
1309 * IBX PCH and CPU are the same for almost everything,
1310 * except that the CPU DP PLL is configured in this
1311 * register
1312 *
1313 * CPT PCH is quite different, having many bits moved
1314 * to the TRANS_DP_CTL register instead. That
1315 * configuration happens (oddly) in ironlake_pch_enable
1316 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001317
Keith Packard417e8222011-11-01 19:54:11 -07001318 /* Preserve the BIOS-computed detected bit. This is
1319 * supposed to be read-only.
1320 */
1321 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001322
Keith Packard417e8222011-11-01 19:54:11 -07001323 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001324 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001325 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001326
Jani Nikulac1dec792014-10-27 16:26:56 +02001327 if (crtc->config.has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001328 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001329
Keith Packard417e8222011-11-01 19:54:11 -07001330 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001331
Imre Deakbc7d38a2013-05-16 14:40:36 +03001332 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001333 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1334 intel_dp->DP |= DP_SYNC_HS_HIGH;
1335 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1336 intel_dp->DP |= DP_SYNC_VS_HIGH;
1337 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1338
Jani Nikula6aba5b62013-10-04 15:08:10 +03001339 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001340 intel_dp->DP |= DP_ENHANCED_FRAMING;
1341
Daniel Vetter7c62a162013-06-01 17:16:20 +02001342 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001343 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001344 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001345 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001346
1347 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1348 intel_dp->DP |= DP_SYNC_HS_HIGH;
1349 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1350 intel_dp->DP |= DP_SYNC_VS_HIGH;
1351 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1352
Jani Nikula6aba5b62013-10-04 15:08:10 +03001353 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001354 intel_dp->DP |= DP_ENHANCED_FRAMING;
1355
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001356 if (!IS_CHERRYVIEW(dev)) {
1357 if (crtc->pipe == 1)
1358 intel_dp->DP |= DP_PIPEB_SELECT;
1359 } else {
1360 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1361 }
Keith Packard417e8222011-11-01 19:54:11 -07001362 } else {
1363 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001364 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001365}
1366
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001367#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1368#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001369
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001370#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1371#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001372
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001373#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1374#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001375
Daniel Vetter4be73782014-01-17 14:39:48 +01001376static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001377 u32 mask,
1378 u32 value)
1379{
Paulo Zanoni30add222012-10-26 19:05:45 -02001380 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001381 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001382 u32 pp_stat_reg, pp_ctrl_reg;
1383
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001384 lockdep_assert_held(&dev_priv->pps_mutex);
1385
Jani Nikulabf13e812013-09-06 07:40:05 +03001386 pp_stat_reg = _pp_stat_reg(intel_dp);
1387 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001388
1389 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001390 mask, value,
1391 I915_READ(pp_stat_reg),
1392 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001393
Jesse Barnes453c5422013-03-28 09:55:41 -07001394 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001395 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001396 I915_READ(pp_stat_reg),
1397 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001398 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001399
1400 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001401}
1402
Daniel Vetter4be73782014-01-17 14:39:48 +01001403static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001404{
1405 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001406 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001407}
1408
Daniel Vetter4be73782014-01-17 14:39:48 +01001409static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001410{
Keith Packardbd943152011-09-18 23:09:52 -07001411 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001412 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001413}
Keith Packardbd943152011-09-18 23:09:52 -07001414
Daniel Vetter4be73782014-01-17 14:39:48 +01001415static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001416{
1417 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001418
1419 /* When we disable the VDD override bit last we have to do the manual
1420 * wait. */
1421 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1422 intel_dp->panel_power_cycle_delay);
1423
Daniel Vetter4be73782014-01-17 14:39:48 +01001424 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001425}
Keith Packardbd943152011-09-18 23:09:52 -07001426
Daniel Vetter4be73782014-01-17 14:39:48 +01001427static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001428{
1429 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1430 intel_dp->backlight_on_delay);
1431}
1432
Daniel Vetter4be73782014-01-17 14:39:48 +01001433static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001434{
1435 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1436 intel_dp->backlight_off_delay);
1437}
Keith Packard99ea7122011-11-01 19:57:50 -07001438
Keith Packard832dd3c2011-11-01 19:34:06 -07001439/* Read the current pp_control value, unlocking the register if it
1440 * is locked
1441 */
1442
Jesse Barnes453c5422013-03-28 09:55:41 -07001443static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001444{
Jesse Barnes453c5422013-03-28 09:55:41 -07001445 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1446 struct drm_i915_private *dev_priv = dev->dev_private;
1447 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001448
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001449 lockdep_assert_held(&dev_priv->pps_mutex);
1450
Jani Nikulabf13e812013-09-06 07:40:05 +03001451 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001452 control &= ~PANEL_UNLOCK_MASK;
1453 control |= PANEL_UNLOCK_REGS;
1454 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001455}
1456
Ville Syrjälä951468f2014-09-04 14:55:31 +03001457/*
1458 * Must be paired with edp_panel_vdd_off().
1459 * Must hold pps_mutex around the whole on/off sequence.
1460 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1461 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001462static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001463{
Paulo Zanoni30add222012-10-26 19:05:45 -02001464 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001465 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1466 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001467 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001468 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001469 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001470 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001471 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001472
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001473 lockdep_assert_held(&dev_priv->pps_mutex);
1474
Keith Packard97af61f572011-09-28 16:23:51 -07001475 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001476 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001477
1478 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001479
Daniel Vetter4be73782014-01-17 14:39:48 +01001480 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001481 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001482
Imre Deak4e6e1a52014-03-27 17:45:11 +02001483 power_domain = intel_display_port_power_domain(intel_encoder);
1484 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001485
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001486 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1487 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001488
Daniel Vetter4be73782014-01-17 14:39:48 +01001489 if (!edp_have_panel_power(intel_dp))
1490 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001491
Jesse Barnes453c5422013-03-28 09:55:41 -07001492 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001493 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001494
Jani Nikulabf13e812013-09-06 07:40:05 +03001495 pp_stat_reg = _pp_stat_reg(intel_dp);
1496 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001497
1498 I915_WRITE(pp_ctrl_reg, pp);
1499 POSTING_READ(pp_ctrl_reg);
1500 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1501 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001502 /*
1503 * If the panel wasn't on, delay before accessing aux channel
1504 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001505 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001506 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1507 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001508 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001509 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001510
1511 return need_to_disable;
1512}
1513
Ville Syrjälä951468f2014-09-04 14:55:31 +03001514/*
1515 * Must be paired with intel_edp_panel_vdd_off() or
1516 * intel_edp_panel_off().
1517 * Nested calls to these functions are not allowed since
1518 * we drop the lock. Caller must use some higher level
1519 * locking to prevent nested calls from other threads.
1520 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001521void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001522{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001523 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001524
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001525 if (!is_edp(intel_dp))
1526 return;
1527
Ville Syrjälä773538e82014-09-04 14:54:56 +03001528 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001529 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001530 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001531
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001532 WARN(!vdd, "eDP port %c VDD already requested on\n",
1533 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001534}
1535
Daniel Vetter4be73782014-01-17 14:39:48 +01001536static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001537{
Paulo Zanoni30add222012-10-26 19:05:45 -02001538 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001539 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001540 struct intel_digital_port *intel_dig_port =
1541 dp_to_dig_port(intel_dp);
1542 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1543 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001544 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001545 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001546
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001547 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001548
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001549 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001550
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001551 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001552 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001553
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001554 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1555 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001556
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001557 pp = ironlake_get_pp_control(intel_dp);
1558 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001559
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001560 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1561 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001562
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001563 I915_WRITE(pp_ctrl_reg, pp);
1564 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001565
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001566 /* Make sure sequencer is idle before allowing subsequent activity */
1567 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1568 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001569
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001570 if ((pp & POWER_TARGET_ON) == 0)
1571 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001572
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001573 power_domain = intel_display_port_power_domain(intel_encoder);
1574 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001575}
1576
Daniel Vetter4be73782014-01-17 14:39:48 +01001577static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001578{
1579 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1580 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001581
Ville Syrjälä773538e82014-09-04 14:54:56 +03001582 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001583 if (!intel_dp->want_panel_vdd)
1584 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001585 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001586}
1587
Imre Deakaba86892014-07-30 15:57:31 +03001588static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1589{
1590 unsigned long delay;
1591
1592 /*
1593 * Queue the timer to fire a long time from now (relative to the power
1594 * down delay) to keep the panel power up across a sequence of
1595 * operations.
1596 */
1597 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1598 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1599}
1600
Ville Syrjälä951468f2014-09-04 14:55:31 +03001601/*
1602 * Must be paired with edp_panel_vdd_on().
1603 * Must hold pps_mutex around the whole on/off sequence.
1604 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1605 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001606static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001607{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001608 struct drm_i915_private *dev_priv =
1609 intel_dp_to_dev(intel_dp)->dev_private;
1610
1611 lockdep_assert_held(&dev_priv->pps_mutex);
1612
Keith Packard97af61f572011-09-28 16:23:51 -07001613 if (!is_edp(intel_dp))
1614 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001615
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001616 WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
1617 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001618
Keith Packardbd943152011-09-18 23:09:52 -07001619 intel_dp->want_panel_vdd = false;
1620
Imre Deakaba86892014-07-30 15:57:31 +03001621 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001622 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001623 else
1624 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001625}
1626
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001627static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001628{
Paulo Zanoni30add222012-10-26 19:05:45 -02001629 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001630 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001631 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001632 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001633
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001634 lockdep_assert_held(&dev_priv->pps_mutex);
1635
Keith Packard97af61f572011-09-28 16:23:51 -07001636 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001637 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001638
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001639 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1640 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001641
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001642 if (WARN(edp_have_panel_power(intel_dp),
1643 "eDP port %c panel power already on\n",
1644 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001645 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001646
Daniel Vetter4be73782014-01-17 14:39:48 +01001647 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001648
Jani Nikulabf13e812013-09-06 07:40:05 +03001649 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001650 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001651 if (IS_GEN5(dev)) {
1652 /* ILK workaround: disable reset around power sequence */
1653 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001654 I915_WRITE(pp_ctrl_reg, pp);
1655 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001656 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001657
Keith Packard1c0ae802011-09-19 13:59:29 -07001658 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001659 if (!IS_GEN5(dev))
1660 pp |= PANEL_POWER_RESET;
1661
Jesse Barnes453c5422013-03-28 09:55:41 -07001662 I915_WRITE(pp_ctrl_reg, pp);
1663 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001664
Daniel Vetter4be73782014-01-17 14:39:48 +01001665 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001666 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001667
Keith Packard05ce1a42011-09-29 16:33:01 -07001668 if (IS_GEN5(dev)) {
1669 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001670 I915_WRITE(pp_ctrl_reg, pp);
1671 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001672 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001673}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001674
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001675void intel_edp_panel_on(struct intel_dp *intel_dp)
1676{
1677 if (!is_edp(intel_dp))
1678 return;
1679
1680 pps_lock(intel_dp);
1681 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001682 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001683}
1684
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001685
1686static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001687{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1689 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001690 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001691 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001692 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001693 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001694 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001695
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001696 lockdep_assert_held(&dev_priv->pps_mutex);
1697
Keith Packard97af61f572011-09-28 16:23:51 -07001698 if (!is_edp(intel_dp))
1699 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001700
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001701 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1702 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001703
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001704 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1705 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001706
Jesse Barnes453c5422013-03-28 09:55:41 -07001707 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001708 /* We need to switch off panel power _and_ force vdd, for otherwise some
1709 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001710 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1711 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001712
Jani Nikulabf13e812013-09-06 07:40:05 +03001713 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001714
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001715 intel_dp->want_panel_vdd = false;
1716
Jesse Barnes453c5422013-03-28 09:55:41 -07001717 I915_WRITE(pp_ctrl_reg, pp);
1718 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001719
Paulo Zanonidce56b32013-12-19 14:29:40 -02001720 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001721 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001722
1723 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001724 power_domain = intel_display_port_power_domain(intel_encoder);
1725 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001726}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001727
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001728void intel_edp_panel_off(struct intel_dp *intel_dp)
1729{
1730 if (!is_edp(intel_dp))
1731 return;
1732
1733 pps_lock(intel_dp);
1734 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001735 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001736}
1737
Jani Nikula1250d102014-08-12 17:11:39 +03001738/* Enable backlight in the panel power control. */
1739static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001740{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1742 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001743 struct drm_i915_private *dev_priv = dev->dev_private;
1744 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001745 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001746
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001747 /*
1748 * If we enable the backlight right away following a panel power
1749 * on, we may see slight flicker as the panel syncs with the eDP
1750 * link. So delay a bit to make sure the image is solid before
1751 * allowing it to appear.
1752 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001753 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001754
Ville Syrjälä773538e82014-09-04 14:54:56 +03001755 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001756
Jesse Barnes453c5422013-03-28 09:55:41 -07001757 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001758 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001759
Jani Nikulabf13e812013-09-06 07:40:05 +03001760 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001761
1762 I915_WRITE(pp_ctrl_reg, pp);
1763 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001764
Ville Syrjälä773538e82014-09-04 14:54:56 +03001765 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001766}
1767
Jani Nikula1250d102014-08-12 17:11:39 +03001768/* Enable backlight PWM and backlight PP control. */
1769void intel_edp_backlight_on(struct intel_dp *intel_dp)
1770{
1771 if (!is_edp(intel_dp))
1772 return;
1773
1774 DRM_DEBUG_KMS("\n");
1775
1776 intel_panel_enable_backlight(intel_dp->attached_connector);
1777 _intel_edp_backlight_on(intel_dp);
1778}
1779
1780/* Disable backlight in the panel power control. */
1781static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001782{
Paulo Zanoni30add222012-10-26 19:05:45 -02001783 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001784 struct drm_i915_private *dev_priv = dev->dev_private;
1785 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001786 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001787
Keith Packardf01eca22011-09-28 16:48:10 -07001788 if (!is_edp(intel_dp))
1789 return;
1790
Ville Syrjälä773538e82014-09-04 14:54:56 +03001791 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001792
Jesse Barnes453c5422013-03-28 09:55:41 -07001793 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001794 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001795
Jani Nikulabf13e812013-09-06 07:40:05 +03001796 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001797
1798 I915_WRITE(pp_ctrl_reg, pp);
1799 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001800
Ville Syrjälä773538e82014-09-04 14:54:56 +03001801 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001802
Paulo Zanonidce56b32013-12-19 14:29:40 -02001803 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001804 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001805}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001806
Jani Nikula1250d102014-08-12 17:11:39 +03001807/* Disable backlight PP control and backlight PWM. */
1808void intel_edp_backlight_off(struct intel_dp *intel_dp)
1809{
1810 if (!is_edp(intel_dp))
1811 return;
1812
1813 DRM_DEBUG_KMS("\n");
1814
1815 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001816 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001817}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001818
Jani Nikula73580fb72014-08-12 17:11:41 +03001819/*
1820 * Hook for controlling the panel power control backlight through the bl_power
1821 * sysfs attribute. Take care to handle multiple calls.
1822 */
1823static void intel_edp_backlight_power(struct intel_connector *connector,
1824 bool enable)
1825{
1826 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001827 bool is_enabled;
1828
Ville Syrjälä773538e82014-09-04 14:54:56 +03001829 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001830 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001831 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001832
1833 if (is_enabled == enable)
1834 return;
1835
Jani Nikula23ba9372014-08-27 14:08:43 +03001836 DRM_DEBUG_KMS("panel power control backlight %s\n",
1837 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001838
1839 if (enable)
1840 _intel_edp_backlight_on(intel_dp);
1841 else
1842 _intel_edp_backlight_off(intel_dp);
1843}
1844
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001845static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001846{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001847 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1848 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1849 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001850 struct drm_i915_private *dev_priv = dev->dev_private;
1851 u32 dpa_ctl;
1852
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001853 assert_pipe_disabled(dev_priv,
1854 to_intel_crtc(crtc)->pipe);
1855
Jesse Barnesd240f202010-08-13 15:43:26 -07001856 DRM_DEBUG_KMS("\n");
1857 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001858 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1859 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1860
1861 /* We don't adjust intel_dp->DP while tearing down the link, to
1862 * facilitate link retraining (e.g. after hotplug). Hence clear all
1863 * enable bits here to ensure that we don't enable too much. */
1864 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1865 intel_dp->DP |= DP_PLL_ENABLE;
1866 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001867 POSTING_READ(DP_A);
1868 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001869}
1870
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001871static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001872{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001873 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1874 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1875 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001876 struct drm_i915_private *dev_priv = dev->dev_private;
1877 u32 dpa_ctl;
1878
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001879 assert_pipe_disabled(dev_priv,
1880 to_intel_crtc(crtc)->pipe);
1881
Jesse Barnesd240f202010-08-13 15:43:26 -07001882 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001883 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1884 "dp pll off, should be on\n");
1885 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1886
1887 /* We can't rely on the value tracked for the DP register in
1888 * intel_dp->DP because link_down must not change that (otherwise link
1889 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001890 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001891 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001892 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001893 udelay(200);
1894}
1895
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001896/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001897void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001898{
1899 int ret, i;
1900
1901 /* Should have a valid DPCD by this point */
1902 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1903 return;
1904
1905 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001906 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1907 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001908 } else {
1909 /*
1910 * When turning on, we need to retry for 1ms to give the sink
1911 * time to wake up.
1912 */
1913 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001914 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1915 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001916 if (ret == 1)
1917 break;
1918 msleep(1);
1919 }
1920 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001921
1922 if (ret != 1)
1923 DRM_DEBUG_KMS("failed to %s sink power state\n",
1924 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001925}
1926
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001927static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1928 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001929{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001930 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001931 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001932 struct drm_device *dev = encoder->base.dev;
1933 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001934 enum intel_display_power_domain power_domain;
1935 u32 tmp;
1936
1937 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001938 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001939 return false;
1940
1941 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001942
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001943 if (!(tmp & DP_PORT_EN))
1944 return false;
1945
Imre Deakbc7d38a2013-05-16 14:40:36 +03001946 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001947 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001948 } else if (IS_CHERRYVIEW(dev)) {
1949 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001950 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001951 *pipe = PORT_TO_PIPE(tmp);
1952 } else {
1953 u32 trans_sel;
1954 u32 trans_dp;
1955 int i;
1956
1957 switch (intel_dp->output_reg) {
1958 case PCH_DP_B:
1959 trans_sel = TRANS_DP_PORT_SEL_B;
1960 break;
1961 case PCH_DP_C:
1962 trans_sel = TRANS_DP_PORT_SEL_C;
1963 break;
1964 case PCH_DP_D:
1965 trans_sel = TRANS_DP_PORT_SEL_D;
1966 break;
1967 default:
1968 return true;
1969 }
1970
Damien Lespiau055e3932014-08-18 13:49:10 +01001971 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001972 trans_dp = I915_READ(TRANS_DP_CTL(i));
1973 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1974 *pipe = i;
1975 return true;
1976 }
1977 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001978
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001979 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1980 intel_dp->output_reg);
1981 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001982
1983 return true;
1984}
1985
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001986static void intel_dp_get_config(struct intel_encoder *encoder,
1987 struct intel_crtc_config *pipe_config)
1988{
1989 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001990 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001991 struct drm_device *dev = encoder->base.dev;
1992 struct drm_i915_private *dev_priv = dev->dev_private;
1993 enum port port = dp_to_dig_port(intel_dp)->port;
1994 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001995 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001996
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001997 tmp = I915_READ(intel_dp->output_reg);
1998 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1999 pipe_config->has_audio = true;
2000
Xiong Zhang63000ef2013-06-28 12:59:06 +08002001 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002002 if (tmp & DP_SYNC_HS_HIGH)
2003 flags |= DRM_MODE_FLAG_PHSYNC;
2004 else
2005 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002006
Xiong Zhang63000ef2013-06-28 12:59:06 +08002007 if (tmp & DP_SYNC_VS_HIGH)
2008 flags |= DRM_MODE_FLAG_PVSYNC;
2009 else
2010 flags |= DRM_MODE_FLAG_NVSYNC;
2011 } else {
2012 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2013 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2014 flags |= DRM_MODE_FLAG_PHSYNC;
2015 else
2016 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002017
Xiong Zhang63000ef2013-06-28 12:59:06 +08002018 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2019 flags |= DRM_MODE_FLAG_PVSYNC;
2020 else
2021 flags |= DRM_MODE_FLAG_NVSYNC;
2022 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002023
2024 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002025
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002026 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2027 tmp & DP_COLOR_RANGE_16_235)
2028 pipe_config->limited_color_range = true;
2029
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002030 pipe_config->has_dp_encoder = true;
2031
2032 intel_dp_get_m_n(crtc, pipe_config);
2033
Ville Syrjälä18442d02013-09-13 16:00:08 +03002034 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002035 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2036 pipe_config->port_clock = 162000;
2037 else
2038 pipe_config->port_clock = 270000;
2039 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002040
2041 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2042 &pipe_config->dp_m_n);
2043
2044 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2045 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2046
Damien Lespiau241bfc32013-09-25 16:45:37 +01002047 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002048
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002049 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2050 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2051 /*
2052 * This is a big fat ugly hack.
2053 *
2054 * Some machines in UEFI boot mode provide us a VBT that has 18
2055 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2056 * unknown we fail to light up. Yet the same BIOS boots up with
2057 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2058 * max, not what it tells us to use.
2059 *
2060 * Note: This will still be broken if the eDP panel is not lit
2061 * up by the BIOS, and thus we can't get the mode at module
2062 * load.
2063 */
2064 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2065 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2066 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2067 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002068}
2069
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002070static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002071{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002072 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002073}
2074
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002075static bool intel_edp_is_psr_enabled(struct drm_device *dev)
2076{
2077 struct drm_i915_private *dev_priv = dev->dev_private;
2078
Ben Widawsky18b59922013-09-20 09:35:30 -07002079 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002080 return false;
2081
Ben Widawsky18b59922013-09-20 09:35:30 -07002082 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002083}
2084
2085static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
2086 struct edp_vsc_psr *vsc_psr)
2087{
2088 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2089 struct drm_device *dev = dig_port->base.base.dev;
2090 struct drm_i915_private *dev_priv = dev->dev_private;
2091 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
2092 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
2093 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
2094 uint32_t *data = (uint32_t *) vsc_psr;
2095 unsigned int i;
2096
2097 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
2098 the video DIP being updated before program video DIP data buffer
2099 registers for DIP being updated. */
2100 I915_WRITE(ctl_reg, 0);
2101 POSTING_READ(ctl_reg);
2102
2103 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
2104 if (i < sizeof(struct edp_vsc_psr))
2105 I915_WRITE(data_reg + i, *data++);
2106 else
2107 I915_WRITE(data_reg + i, 0);
2108 }
2109
2110 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
2111 POSTING_READ(ctl_reg);
2112}
2113
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002114static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002115{
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002116 struct edp_vsc_psr psr_vsc;
2117
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002118 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2119 memset(&psr_vsc, 0, sizeof(psr_vsc));
2120 psr_vsc.sdp_header.HB0 = 0;
2121 psr_vsc.sdp_header.HB1 = 0x7;
2122 psr_vsc.sdp_header.HB2 = 0x2;
2123 psr_vsc.sdp_header.HB3 = 0x8;
2124 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002125}
2126
2127static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2128{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002129 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2130 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002131 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002132 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002133 int precharge = 0x3;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002134 bool only_standby = false;
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002135 static const uint8_t aux_msg[] = {
2136 [0] = DP_AUX_NATIVE_WRITE << 4,
2137 [1] = DP_SET_POWER >> 8,
2138 [2] = DP_SET_POWER & 0xff,
2139 [3] = 1 - 1,
2140 [4] = DP_SET_POWER_D0,
2141 };
2142 int i;
2143
2144 BUILD_BUG_ON(sizeof(aux_msg) > 20);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002145
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002146 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2147
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002148 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2149 only_standby = true;
2150
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002151 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002152 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02002153 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2154 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002155 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02002156 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2157 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002158
2159 /* Setup AUX registers */
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002160 for (i = 0; i < sizeof(aux_msg); i += 4)
2161 I915_WRITE(EDP_PSR_AUX_DATA1(dev) + i,
2162 pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
2163
Ben Widawsky18b59922013-09-20 09:35:30 -07002164 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002165 DP_AUX_CH_CTL_TIME_OUT_400us |
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002166 (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002167 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2168 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2169}
2170
2171static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2172{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002173 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2174 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002175 struct drm_i915_private *dev_priv = dev->dev_private;
2176 uint32_t max_sleep_time = 0x1f;
2177 uint32_t idle_frames = 1;
2178 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08002179 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002180 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002181
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002182 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2183 only_standby = true;
2184
2185 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002186 val |= EDP_PSR_LINK_STANDBY;
2187 val |= EDP_PSR_TP2_TP3_TIME_0us;
2188 val |= EDP_PSR_TP1_TIME_0us;
2189 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002190 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002191 } else
2192 val |= EDP_PSR_LINK_DISABLE;
2193
Ben Widawsky18b59922013-09-20 09:35:30 -07002194 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08002195 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002196 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2197 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2198 EDP_PSR_ENABLE);
2199}
2200
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002201static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2202{
2203 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2204 struct drm_device *dev = dig_port->base.base.dev;
2205 struct drm_i915_private *dev_priv = dev->dev_private;
2206 struct drm_crtc *crtc = dig_port->base.base.crtc;
2207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002208
Daniel Vetterf0355c42014-07-11 10:30:15 -07002209 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002210 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2211 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2212
Rodrigo Vivia031d702013-10-03 16:15:06 -03002213 dev_priv->psr.source_ok = false;
2214
Daniel Vetter9ca15302014-07-11 10:30:16 -07002215 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002216 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002217 return false;
2218 }
2219
Jani Nikulad330a952014-01-21 11:24:25 +02002220 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002221 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002222 return false;
2223 }
2224
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002225 /* Below limitations aren't valid for Broadwell */
2226 if (IS_BROADWELL(dev))
2227 goto out;
2228
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002229 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2230 S3D_ENABLE) {
2231 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002232 return false;
2233 }
2234
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03002235 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002236 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002237 return false;
2238 }
2239
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002240 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03002241 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002242 return true;
2243}
2244
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002245static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002246{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002247 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2248 struct drm_device *dev = intel_dig_port->base.base.dev;
2249 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002250
Daniel Vetter36383792014-07-11 10:30:13 -07002251 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2252 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002253 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002254
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002255 /* Enable/Re-enable PSR on the host */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002256 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002257
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002258 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002259}
2260
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002261void intel_edp_psr_enable(struct intel_dp *intel_dp)
2262{
2263 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002264 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002265
Rodrigo Vivi4704c572014-06-12 10:16:38 -07002266 if (!HAS_PSR(dev)) {
2267 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2268 return;
2269 }
2270
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002271 if (!is_edp_psr(intel_dp)) {
2272 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2273 return;
2274 }
2275
Daniel Vetterf0355c42014-07-11 10:30:15 -07002276 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002277 if (dev_priv->psr.enabled) {
2278 DRM_DEBUG_KMS("PSR already in use\n");
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002279 goto unlock;
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002280 }
2281
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002282 if (!intel_edp_psr_match_conditions(intel_dp))
2283 goto unlock;
2284
Daniel Vetter9ca15302014-07-11 10:30:16 -07002285 dev_priv->psr.busy_frontbuffer_bits = 0;
2286
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002287 intel_edp_psr_setup_vsc(intel_dp);
Rodrigo Vivi16487252014-06-12 10:16:39 -07002288
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002289 /* Avoid continuous PSR exit by masking memup and hpd */
2290 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
2291 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002292
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002293 /* Enable PSR on the panel */
2294 intel_edp_psr_enable_sink(intel_dp);
2295
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002296 dev_priv->psr.enabled = intel_dp;
2297unlock:
Daniel Vetterf0355c42014-07-11 10:30:15 -07002298 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002299}
2300
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002301void intel_edp_psr_disable(struct intel_dp *intel_dp)
2302{
2303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2304 struct drm_i915_private *dev_priv = dev->dev_private;
2305
Daniel Vetterf0355c42014-07-11 10:30:15 -07002306 mutex_lock(&dev_priv->psr.lock);
2307 if (!dev_priv->psr.enabled) {
2308 mutex_unlock(&dev_priv->psr.lock);
2309 return;
2310 }
2311
Daniel Vetter36383792014-07-11 10:30:13 -07002312 if (dev_priv->psr.active) {
2313 I915_WRITE(EDP_PSR_CTL(dev),
2314 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002315
Daniel Vetter36383792014-07-11 10:30:13 -07002316 /* Wait till PSR is idle */
2317 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2318 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2319 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2320
2321 dev_priv->psr.active = false;
2322 } else {
2323 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2324 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002325
Daniel Vetter2807cf62014-07-11 10:30:11 -07002326 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002327 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07002328
2329 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002330}
2331
Daniel Vetterf02a3262014-06-16 19:51:21 +02002332static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002333{
2334 struct drm_i915_private *dev_priv =
2335 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002336 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002337
Rodrigo Vivi8d7f4fe2014-09-24 18:16:58 -04002338 /* We have to make sure PSR is ready for re-enable
2339 * otherwise it keeps disabled until next full enable/disable cycle.
2340 * PSR might take some time to get fully disabled
2341 * and be ready for re-enable.
2342 */
2343 if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
2344 EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
2345 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
2346 return;
2347 }
2348
Daniel Vetterf0355c42014-07-11 10:30:15 -07002349 mutex_lock(&dev_priv->psr.lock);
2350 intel_dp = dev_priv->psr.enabled;
2351
Daniel Vetter2807cf62014-07-11 10:30:11 -07002352 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07002353 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002354
Daniel Vetter9ca15302014-07-11 10:30:16 -07002355 /*
2356 * The delayed work can race with an invalidate hence we need to
2357 * recheck. Since psr_flush first clears this and then reschedules we
2358 * won't ever miss a flush when bailing out here.
2359 */
2360 if (dev_priv->psr.busy_frontbuffer_bits)
2361 goto unlock;
2362
2363 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002364unlock:
2365 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002366}
2367
Daniel Vetter9ca15302014-07-11 10:30:16 -07002368static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002369{
2370 struct drm_i915_private *dev_priv = dev->dev_private;
2371
Daniel Vetter36383792014-07-11 10:30:13 -07002372 if (dev_priv->psr.active) {
2373 u32 val = I915_READ(EDP_PSR_CTL(dev));
2374
2375 WARN_ON(!(val & EDP_PSR_ENABLE));
2376
2377 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2378
2379 dev_priv->psr.active = false;
2380 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002381
Daniel Vetter9ca15302014-07-11 10:30:16 -07002382}
2383
2384void intel_edp_psr_invalidate(struct drm_device *dev,
2385 unsigned frontbuffer_bits)
2386{
2387 struct drm_i915_private *dev_priv = dev->dev_private;
2388 struct drm_crtc *crtc;
2389 enum pipe pipe;
2390
Daniel Vetter9ca15302014-07-11 10:30:16 -07002391 mutex_lock(&dev_priv->psr.lock);
2392 if (!dev_priv->psr.enabled) {
2393 mutex_unlock(&dev_priv->psr.lock);
2394 return;
2395 }
2396
2397 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2398 pipe = to_intel_crtc(crtc)->pipe;
2399
2400 intel_edp_psr_do_exit(dev);
2401
2402 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2403
2404 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2405 mutex_unlock(&dev_priv->psr.lock);
2406}
2407
2408void intel_edp_psr_flush(struct drm_device *dev,
2409 unsigned frontbuffer_bits)
2410{
2411 struct drm_i915_private *dev_priv = dev->dev_private;
2412 struct drm_crtc *crtc;
2413 enum pipe pipe;
2414
Daniel Vetter9ca15302014-07-11 10:30:16 -07002415 mutex_lock(&dev_priv->psr.lock);
2416 if (!dev_priv->psr.enabled) {
2417 mutex_unlock(&dev_priv->psr.lock);
2418 return;
2419 }
2420
2421 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2422 pipe = to_intel_crtc(crtc)->pipe;
2423 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2424
2425 /*
2426 * On Haswell sprite plane updates don't result in a psr invalidating
2427 * signal in the hardware. Which means we need to manually fake this in
2428 * software for all flushes, not just when we've seen a preceding
2429 * invalidation through frontbuffer rendering.
2430 */
2431 if (IS_HASWELL(dev) &&
2432 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2433 intel_edp_psr_do_exit(dev);
2434
2435 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2436 schedule_delayed_work(&dev_priv->psr.work,
2437 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002438 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002439}
2440
2441void intel_edp_psr_init(struct drm_device *dev)
2442{
2443 struct drm_i915_private *dev_priv = dev->dev_private;
2444
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002445 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002446 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002447}
2448
Daniel Vettere8cb4552012-07-01 13:05:48 +02002449static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002450{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002451 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002452 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002453 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2454
2455 if (crtc->config.has_audio)
2456 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002457
2458 /* Make sure the panel is off before trying to change the mode. But also
2459 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002460 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002461 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002462 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002463 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002464
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002465 /* disable the port before the pipe on g4x */
2466 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002467 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002468}
2469
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002470static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002471{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002472 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002473 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002474
Ville Syrjälä49277c32014-03-31 18:21:26 +03002475 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002476 if (port == PORT_A)
2477 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002478}
2479
2480static void vlv_post_disable_dp(struct intel_encoder *encoder)
2481{
2482 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2483
2484 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002485}
2486
Ville Syrjälä580d3812014-04-09 13:29:00 +03002487static void chv_post_disable_dp(struct intel_encoder *encoder)
2488{
2489 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2490 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2491 struct drm_device *dev = encoder->base.dev;
2492 struct drm_i915_private *dev_priv = dev->dev_private;
2493 struct intel_crtc *intel_crtc =
2494 to_intel_crtc(encoder->base.crtc);
2495 enum dpio_channel ch = vlv_dport_to_channel(dport);
2496 enum pipe pipe = intel_crtc->pipe;
2497 u32 val;
2498
2499 intel_dp_link_down(intel_dp);
2500
2501 mutex_lock(&dev_priv->dpio_lock);
2502
2503 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002504 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002505 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002506 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002507
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002508 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2509 val |= CHV_PCS_REQ_SOFTRESET_EN;
2510 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2511
2512 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002513 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002514 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2515
2516 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2517 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2518 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002519
2520 mutex_unlock(&dev_priv->dpio_lock);
2521}
2522
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002523static void
2524_intel_dp_set_link_train(struct intel_dp *intel_dp,
2525 uint32_t *DP,
2526 uint8_t dp_train_pat)
2527{
2528 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2529 struct drm_device *dev = intel_dig_port->base.base.dev;
2530 struct drm_i915_private *dev_priv = dev->dev_private;
2531 enum port port = intel_dig_port->port;
2532
2533 if (HAS_DDI(dev)) {
2534 uint32_t temp = I915_READ(DP_TP_CTL(port));
2535
2536 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2537 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2538 else
2539 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2540
2541 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2542 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2543 case DP_TRAINING_PATTERN_DISABLE:
2544 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2545
2546 break;
2547 case DP_TRAINING_PATTERN_1:
2548 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2549 break;
2550 case DP_TRAINING_PATTERN_2:
2551 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2552 break;
2553 case DP_TRAINING_PATTERN_3:
2554 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2555 break;
2556 }
2557 I915_WRITE(DP_TP_CTL(port), temp);
2558
2559 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2560 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2561
2562 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2563 case DP_TRAINING_PATTERN_DISABLE:
2564 *DP |= DP_LINK_TRAIN_OFF_CPT;
2565 break;
2566 case DP_TRAINING_PATTERN_1:
2567 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2568 break;
2569 case DP_TRAINING_PATTERN_2:
2570 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2571 break;
2572 case DP_TRAINING_PATTERN_3:
2573 DRM_ERROR("DP training pattern 3 not supported\n");
2574 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2575 break;
2576 }
2577
2578 } else {
2579 if (IS_CHERRYVIEW(dev))
2580 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2581 else
2582 *DP &= ~DP_LINK_TRAIN_MASK;
2583
2584 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2585 case DP_TRAINING_PATTERN_DISABLE:
2586 *DP |= DP_LINK_TRAIN_OFF;
2587 break;
2588 case DP_TRAINING_PATTERN_1:
2589 *DP |= DP_LINK_TRAIN_PAT_1;
2590 break;
2591 case DP_TRAINING_PATTERN_2:
2592 *DP |= DP_LINK_TRAIN_PAT_2;
2593 break;
2594 case DP_TRAINING_PATTERN_3:
2595 if (IS_CHERRYVIEW(dev)) {
2596 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2597 } else {
2598 DRM_ERROR("DP training pattern 3 not supported\n");
2599 *DP |= DP_LINK_TRAIN_PAT_2;
2600 }
2601 break;
2602 }
2603 }
2604}
2605
2606static void intel_dp_enable_port(struct intel_dp *intel_dp)
2607{
2608 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002611 /* enable with pattern 1 (as per spec) */
2612 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2613 DP_TRAINING_PATTERN_1);
2614
2615 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2616 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002617
2618 /*
2619 * Magic for VLV/CHV. We _must_ first set up the register
2620 * without actually enabling the port, and then do another
2621 * write to enable the port. Otherwise link training will
2622 * fail when the power sequencer is freshly used for this port.
2623 */
2624 intel_dp->DP |= DP_PORT_EN;
2625
2626 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2627 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002628}
2629
Daniel Vettere8cb4552012-07-01 13:05:48 +02002630static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002631{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002632 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2633 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002634 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002635 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002636 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002637
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002638 if (WARN_ON(dp_reg & DP_PORT_EN))
2639 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002640
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002641 pps_lock(intel_dp);
2642
2643 if (IS_VALLEYVIEW(dev))
2644 vlv_init_panel_power_sequencer(intel_dp);
2645
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002646 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002647
2648 edp_panel_vdd_on(intel_dp);
2649 edp_panel_on(intel_dp);
2650 edp_panel_vdd_off(intel_dp, true);
2651
2652 pps_unlock(intel_dp);
2653
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002654 if (IS_VALLEYVIEW(dev))
2655 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2656
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002657 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2658 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002659 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002660 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002661
2662 if (crtc->config.has_audio) {
2663 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2664 pipe_name(crtc->pipe));
2665 intel_audio_codec_enable(encoder);
2666 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002667}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002668
Jani Nikulaecff4f32013-09-06 07:38:29 +03002669static void g4x_enable_dp(struct intel_encoder *encoder)
2670{
Jani Nikula828f5c62013-09-05 16:44:45 +03002671 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2672
Jani Nikulaecff4f32013-09-06 07:38:29 +03002673 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002674 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002675}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002676
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002677static void vlv_enable_dp(struct intel_encoder *encoder)
2678{
Jani Nikula828f5c62013-09-05 16:44:45 +03002679 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2680
Daniel Vetter4be73782014-01-17 14:39:48 +01002681 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002682}
2683
Jani Nikulaecff4f32013-09-06 07:38:29 +03002684static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002685{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002686 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002687 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002688
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002689 intel_dp_prepare(encoder);
2690
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002691 /* Only ilk+ has port A */
2692 if (dport->port == PORT_A) {
2693 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002694 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002695 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002696}
2697
Ville Syrjälä83b84592014-10-16 21:29:51 +03002698static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2699{
2700 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2701 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2702 enum pipe pipe = intel_dp->pps_pipe;
2703 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2704
2705 edp_panel_vdd_off_sync(intel_dp);
2706
2707 /*
2708 * VLV seems to get confused when multiple power seqeuencers
2709 * have the same port selected (even if only one has power/vdd
2710 * enabled). The failure manifests as vlv_wait_port_ready() failing
2711 * CHV on the other hand doesn't seem to mind having the same port
2712 * selected in multiple power seqeuencers, but let's clear the
2713 * port select always when logically disconnecting a power sequencer
2714 * from a port.
2715 */
2716 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2717 pipe_name(pipe), port_name(intel_dig_port->port));
2718 I915_WRITE(pp_on_reg, 0);
2719 POSTING_READ(pp_on_reg);
2720
2721 intel_dp->pps_pipe = INVALID_PIPE;
2722}
2723
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002724static void vlv_steal_power_sequencer(struct drm_device *dev,
2725 enum pipe pipe)
2726{
2727 struct drm_i915_private *dev_priv = dev->dev_private;
2728 struct intel_encoder *encoder;
2729
2730 lockdep_assert_held(&dev_priv->pps_mutex);
2731
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002732 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2733 return;
2734
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002735 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2736 base.head) {
2737 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002738 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002739
2740 if (encoder->type != INTEL_OUTPUT_EDP)
2741 continue;
2742
2743 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002744 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002745
2746 if (intel_dp->pps_pipe != pipe)
2747 continue;
2748
2749 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002750 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002751
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002752 WARN(encoder->connectors_active,
2753 "stealing pipe %c power sequencer from active eDP port %c\n",
2754 pipe_name(pipe), port_name(port));
2755
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002756 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002757 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002758 }
2759}
2760
2761static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2762{
2763 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2764 struct intel_encoder *encoder = &intel_dig_port->base;
2765 struct drm_device *dev = encoder->base.dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002768
2769 lockdep_assert_held(&dev_priv->pps_mutex);
2770
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002771 if (!is_edp(intel_dp))
2772 return;
2773
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002774 if (intel_dp->pps_pipe == crtc->pipe)
2775 return;
2776
2777 /*
2778 * If another power sequencer was being used on this
2779 * port previously make sure to turn off vdd there while
2780 * we still have control of it.
2781 */
2782 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002783 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002784
2785 /*
2786 * We may be stealing the power
2787 * sequencer from another port.
2788 */
2789 vlv_steal_power_sequencer(dev, crtc->pipe);
2790
2791 /* now it's all ours */
2792 intel_dp->pps_pipe = crtc->pipe;
2793
2794 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2795 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2796
2797 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002798 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2799 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002800}
2801
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002802static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2803{
2804 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2805 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002806 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002807 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002808 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002809 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002810 int pipe = intel_crtc->pipe;
2811 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002812
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002813 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002814
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002815 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002816 val = 0;
2817 if (pipe)
2818 val |= (1<<21);
2819 else
2820 val &= ~(1<<21);
2821 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002822 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2823 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2824 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002825
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002826 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002827
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002828 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002829}
2830
Jani Nikulaecff4f32013-09-06 07:38:29 +03002831static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002832{
2833 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2834 struct drm_device *dev = encoder->base.dev;
2835 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002836 struct intel_crtc *intel_crtc =
2837 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002838 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002839 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002840
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002841 intel_dp_prepare(encoder);
2842
Jesse Barnes89b667f2013-04-18 14:51:36 -07002843 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002844 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002845 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002846 DPIO_PCS_TX_LANE2_RESET |
2847 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002848 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002849 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2850 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2851 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2852 DPIO_PCS_CLK_SOFT_RESET);
2853
2854 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002855 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2856 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2857 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002858 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002859}
2860
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002861static void chv_pre_enable_dp(struct intel_encoder *encoder)
2862{
2863 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2864 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2865 struct drm_device *dev = encoder->base.dev;
2866 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002867 struct intel_crtc *intel_crtc =
2868 to_intel_crtc(encoder->base.crtc);
2869 enum dpio_channel ch = vlv_dport_to_channel(dport);
2870 int pipe = intel_crtc->pipe;
2871 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002872 u32 val;
2873
2874 mutex_lock(&dev_priv->dpio_lock);
2875
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002876 /* allow hardware to manage TX FIFO reset source */
2877 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2878 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2879 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2880
2881 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2882 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2883 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2884
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002885 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002886 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002887 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002888 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002889
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002890 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2891 val |= CHV_PCS_REQ_SOFTRESET_EN;
2892 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2893
2894 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002895 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002896 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2897
2898 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2899 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2900 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002901
2902 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002903 for (i = 0; i < 4; i++) {
2904 /* Set the latency optimal bit */
2905 data = (i == 1) ? 0x0 : 0x6;
2906 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2907 data << DPIO_FRC_LATENCY_SHFIT);
2908
2909 /* Set the upar bit */
2910 data = (i == 1) ? 0x0 : 0x1;
2911 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2912 data << DPIO_UPAR_SHIFT);
2913 }
2914
2915 /* Data lane stagger programming */
2916 /* FIXME: Fix up value only after power analysis */
2917
2918 mutex_unlock(&dev_priv->dpio_lock);
2919
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002920 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002921}
2922
Ville Syrjälä9197c882014-04-09 13:29:05 +03002923static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2924{
2925 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2926 struct drm_device *dev = encoder->base.dev;
2927 struct drm_i915_private *dev_priv = dev->dev_private;
2928 struct intel_crtc *intel_crtc =
2929 to_intel_crtc(encoder->base.crtc);
2930 enum dpio_channel ch = vlv_dport_to_channel(dport);
2931 enum pipe pipe = intel_crtc->pipe;
2932 u32 val;
2933
Ville Syrjälä625695f2014-06-28 02:04:02 +03002934 intel_dp_prepare(encoder);
2935
Ville Syrjälä9197c882014-04-09 13:29:05 +03002936 mutex_lock(&dev_priv->dpio_lock);
2937
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002938 /* program left/right clock distribution */
2939 if (pipe != PIPE_B) {
2940 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2941 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2942 if (ch == DPIO_CH0)
2943 val |= CHV_BUFLEFTENA1_FORCE;
2944 if (ch == DPIO_CH1)
2945 val |= CHV_BUFRIGHTENA1_FORCE;
2946 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2947 } else {
2948 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2949 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2950 if (ch == DPIO_CH0)
2951 val |= CHV_BUFLEFTENA2_FORCE;
2952 if (ch == DPIO_CH1)
2953 val |= CHV_BUFRIGHTENA2_FORCE;
2954 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2955 }
2956
Ville Syrjälä9197c882014-04-09 13:29:05 +03002957 /* program clock channel usage */
2958 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2959 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2960 if (pipe != PIPE_B)
2961 val &= ~CHV_PCS_USEDCLKCHANNEL;
2962 else
2963 val |= CHV_PCS_USEDCLKCHANNEL;
2964 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2965
2966 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2967 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2968 if (pipe != PIPE_B)
2969 val &= ~CHV_PCS_USEDCLKCHANNEL;
2970 else
2971 val |= CHV_PCS_USEDCLKCHANNEL;
2972 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2973
2974 /*
2975 * This a a bit weird since generally CL
2976 * matches the pipe, but here we need to
2977 * pick the CL based on the port.
2978 */
2979 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2980 if (pipe != PIPE_B)
2981 val &= ~CHV_CMN_USEDCLKCHANNEL;
2982 else
2983 val |= CHV_CMN_USEDCLKCHANNEL;
2984 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2985
2986 mutex_unlock(&dev_priv->dpio_lock);
2987}
2988
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002989/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002990 * Native read with retry for link status and receiver capability reads for
2991 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002992 *
2993 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2994 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002995 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002996static ssize_t
2997intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2998 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002999{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003000 ssize_t ret;
3001 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003002
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003003 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003004 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3005 if (ret == size)
3006 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003007 msleep(1);
3008 }
3009
Jani Nikula9d1a1032014-03-14 16:51:15 +02003010 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003011}
3012
3013/*
3014 * Fetch AUX CH registers 0x202 - 0x207 which contain
3015 * link status information
3016 */
3017static bool
Keith Packard93f62da2011-11-01 19:45:03 -07003018intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003019{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003020 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3021 DP_LANE0_1_STATUS,
3022 link_status,
3023 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003024}
3025
Paulo Zanoni11002442014-06-13 18:45:41 -03003026/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003027static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003028intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003029{
Paulo Zanoni30add222012-10-26 19:05:45 -02003030 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003031 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003032
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003033 if (INTEL_INFO(dev)->gen >= 9)
3034 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3035 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303036 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003037 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303038 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003039 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303040 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003041 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303042 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003043}
3044
3045static uint8_t
3046intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3047{
Paulo Zanoni30add222012-10-26 19:05:45 -02003048 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003049 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003050
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003051 if (INTEL_INFO(dev)->gen >= 9) {
3052 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3053 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3054 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3056 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3058 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3059 default:
3060 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3061 }
3062 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003063 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303064 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3065 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3066 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3067 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3068 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3069 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3070 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003071 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303072 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003073 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003074 } else if (IS_VALLEYVIEW(dev)) {
3075 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303076 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3077 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3078 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3079 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3080 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3081 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3082 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003083 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303084 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003085 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003086 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003087 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3089 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3090 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3092 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003093 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303094 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003095 }
3096 } else {
3097 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303098 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3099 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3100 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3101 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3102 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3103 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3104 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003105 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303106 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003107 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003108 }
3109}
3110
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003111static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
3112{
3113 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3114 struct drm_i915_private *dev_priv = dev->dev_private;
3115 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003116 struct intel_crtc *intel_crtc =
3117 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003118 unsigned long demph_reg_value, preemph_reg_value,
3119 uniqtranscale_reg_value;
3120 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003121 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003122 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003123
3124 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303125 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003126 preemph_reg_value = 0x0004000;
3127 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003129 demph_reg_value = 0x2B405555;
3130 uniqtranscale_reg_value = 0x552AB83A;
3131 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003133 demph_reg_value = 0x2B404040;
3134 uniqtranscale_reg_value = 0x5548B83A;
3135 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303136 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003137 demph_reg_value = 0x2B245555;
3138 uniqtranscale_reg_value = 0x5560B83A;
3139 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303140 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003141 demph_reg_value = 0x2B405555;
3142 uniqtranscale_reg_value = 0x5598DA3A;
3143 break;
3144 default:
3145 return 0;
3146 }
3147 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303148 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003149 preemph_reg_value = 0x0002000;
3150 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303151 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003152 demph_reg_value = 0x2B404040;
3153 uniqtranscale_reg_value = 0x5552B83A;
3154 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303155 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003156 demph_reg_value = 0x2B404848;
3157 uniqtranscale_reg_value = 0x5580B83A;
3158 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303159 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003160 demph_reg_value = 0x2B404040;
3161 uniqtranscale_reg_value = 0x55ADDA3A;
3162 break;
3163 default:
3164 return 0;
3165 }
3166 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303167 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003168 preemph_reg_value = 0x0000000;
3169 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003171 demph_reg_value = 0x2B305555;
3172 uniqtranscale_reg_value = 0x5570B83A;
3173 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303174 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003175 demph_reg_value = 0x2B2B4040;
3176 uniqtranscale_reg_value = 0x55ADDA3A;
3177 break;
3178 default:
3179 return 0;
3180 }
3181 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003183 preemph_reg_value = 0x0006000;
3184 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003186 demph_reg_value = 0x1B405555;
3187 uniqtranscale_reg_value = 0x55ADDA3A;
3188 break;
3189 default:
3190 return 0;
3191 }
3192 break;
3193 default:
3194 return 0;
3195 }
3196
Chris Wilson0980a602013-07-26 19:57:35 +01003197 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003198 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3199 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3200 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003201 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003202 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3203 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3204 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3205 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003206 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003207
3208 return 0;
3209}
3210
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003211static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3212{
3213 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3214 struct drm_i915_private *dev_priv = dev->dev_private;
3215 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3216 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003217 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003218 uint8_t train_set = intel_dp->train_set[0];
3219 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003220 enum pipe pipe = intel_crtc->pipe;
3221 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003222
3223 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303224 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003225 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303226 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003227 deemph_reg_value = 128;
3228 margin_reg_value = 52;
3229 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303230 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003231 deemph_reg_value = 128;
3232 margin_reg_value = 77;
3233 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303234 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003235 deemph_reg_value = 128;
3236 margin_reg_value = 102;
3237 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303238 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003239 deemph_reg_value = 128;
3240 margin_reg_value = 154;
3241 /* FIXME extra to set for 1200 */
3242 break;
3243 default:
3244 return 0;
3245 }
3246 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003248 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303249 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003250 deemph_reg_value = 85;
3251 margin_reg_value = 78;
3252 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303253 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003254 deemph_reg_value = 85;
3255 margin_reg_value = 116;
3256 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303257 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003258 deemph_reg_value = 85;
3259 margin_reg_value = 154;
3260 break;
3261 default:
3262 return 0;
3263 }
3264 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303265 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003266 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303267 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003268 deemph_reg_value = 64;
3269 margin_reg_value = 104;
3270 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003272 deemph_reg_value = 64;
3273 margin_reg_value = 154;
3274 break;
3275 default:
3276 return 0;
3277 }
3278 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303279 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003280 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003282 deemph_reg_value = 43;
3283 margin_reg_value = 154;
3284 break;
3285 default:
3286 return 0;
3287 }
3288 break;
3289 default:
3290 return 0;
3291 }
3292
3293 mutex_lock(&dev_priv->dpio_lock);
3294
3295 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003296 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3297 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003298 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3299 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003300 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3301
3302 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3303 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003304 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3305 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003306 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003307
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003308 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3309 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3310 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3311 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3312
3313 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3314 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3315 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3316 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3317
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003318 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003319 for (i = 0; i < 4; i++) {
3320 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3321 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3322 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3323 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3324 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003325
3326 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003327 for (i = 0; i < 4; i++) {
3328 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003329 val &= ~DPIO_SWING_MARGIN000_MASK;
3330 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003331 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3332 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003333
3334 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003335 for (i = 0; i < 4; i++) {
3336 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3337 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3338 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3339 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003340
3341 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303342 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003343 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003345
3346 /*
3347 * The document said it needs to set bit 27 for ch0 and bit 26
3348 * for ch1. Might be a typo in the doc.
3349 * For now, for this unique transition scale selection, set bit
3350 * 27 for ch0 and ch1.
3351 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003352 for (i = 0; i < 4; i++) {
3353 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3354 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3355 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3356 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003357
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003358 for (i = 0; i < 4; i++) {
3359 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3360 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3361 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3362 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3363 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003364 }
3365
3366 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003367 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3368 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3369 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3370
3371 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3372 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3373 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003374
3375 /* LRC Bypass */
3376 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3377 val |= DPIO_LRC_BYPASS;
3378 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3379
3380 mutex_unlock(&dev_priv->dpio_lock);
3381
3382 return 0;
3383}
3384
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003385static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003386intel_get_adjust_train(struct intel_dp *intel_dp,
3387 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003388{
3389 uint8_t v = 0;
3390 uint8_t p = 0;
3391 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003392 uint8_t voltage_max;
3393 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003394
Jesse Barnes33a34e42010-09-08 12:42:02 -07003395 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003396 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3397 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003398
3399 if (this_v > v)
3400 v = this_v;
3401 if (this_p > p)
3402 p = this_p;
3403 }
3404
Keith Packard1a2eb462011-11-16 16:26:07 -08003405 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003406 if (v >= voltage_max)
3407 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003408
Keith Packard1a2eb462011-11-16 16:26:07 -08003409 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3410 if (p >= preemph_max)
3411 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003412
3413 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003414 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003415}
3416
3417static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003418intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003419{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003420 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003421
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003422 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303423 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003424 default:
3425 signal_levels |= DP_VOLTAGE_0_4;
3426 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303427 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003428 signal_levels |= DP_VOLTAGE_0_6;
3429 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303430 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003431 signal_levels |= DP_VOLTAGE_0_8;
3432 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003434 signal_levels |= DP_VOLTAGE_1_2;
3435 break;
3436 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003437 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303438 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003439 default:
3440 signal_levels |= DP_PRE_EMPHASIS_0;
3441 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303442 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003443 signal_levels |= DP_PRE_EMPHASIS_3_5;
3444 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303445 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003446 signal_levels |= DP_PRE_EMPHASIS_6;
3447 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303448 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003449 signal_levels |= DP_PRE_EMPHASIS_9_5;
3450 break;
3451 }
3452 return signal_levels;
3453}
3454
Zhenyu Wange3421a12010-04-08 09:43:27 +08003455/* Gen6's DP voltage swing and pre-emphasis control */
3456static uint32_t
3457intel_gen6_edp_signal_levels(uint8_t train_set)
3458{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003459 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3460 DP_TRAIN_PRE_EMPHASIS_MASK);
3461 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303462 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3463 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003464 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303465 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003466 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303467 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3468 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003469 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303470 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3471 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003472 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303473 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3474 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003475 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003476 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003477 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3478 "0x%x\n", signal_levels);
3479 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003480 }
3481}
3482
Keith Packard1a2eb462011-11-16 16:26:07 -08003483/* Gen7's DP voltage swing and pre-emphasis control */
3484static uint32_t
3485intel_gen7_edp_signal_levels(uint8_t train_set)
3486{
3487 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3488 DP_TRAIN_PRE_EMPHASIS_MASK);
3489 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003491 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303492 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003493 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303494 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003495 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3496
Sonika Jindalbd600182014-08-08 16:23:41 +05303497 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003498 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303499 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003500 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3501
Sonika Jindalbd600182014-08-08 16:23:41 +05303502 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003503 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303504 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003505 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3506
3507 default:
3508 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3509 "0x%x\n", signal_levels);
3510 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3511 }
3512}
3513
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003514/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3515static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003516intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003517{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003518 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3519 DP_TRAIN_PRE_EMPHASIS_MASK);
3520 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303521 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303522 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303523 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303524 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303525 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303526 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303527 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303528 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003529
Sonika Jindalbd600182014-08-08 16:23:41 +05303530 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303531 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303532 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303533 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303534 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303535 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003536
Sonika Jindalbd600182014-08-08 16:23:41 +05303537 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303538 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303539 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303540 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003541 default:
3542 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3543 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303544 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003545 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003546}
3547
Paulo Zanonif0a34242012-12-06 16:51:50 -02003548/* Properly updates "DP" with the correct signal levels. */
3549static void
3550intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3551{
3552 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003553 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003554 struct drm_device *dev = intel_dig_port->base.base.dev;
3555 uint32_t signal_levels, mask;
3556 uint8_t train_set = intel_dp->train_set[0];
3557
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003558 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003559 signal_levels = intel_hsw_signal_levels(train_set);
3560 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003561 } else if (IS_CHERRYVIEW(dev)) {
3562 signal_levels = intel_chv_signal_levels(intel_dp);
3563 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003564 } else if (IS_VALLEYVIEW(dev)) {
3565 signal_levels = intel_vlv_signal_levels(intel_dp);
3566 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003567 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003568 signal_levels = intel_gen7_edp_signal_levels(train_set);
3569 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003570 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003571 signal_levels = intel_gen6_edp_signal_levels(train_set);
3572 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3573 } else {
3574 signal_levels = intel_gen4_signal_levels(train_set);
3575 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3576 }
3577
3578 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3579
3580 *DP = (*DP & ~mask) | signal_levels;
3581}
3582
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003583static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003584intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003585 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003586 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003587{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003588 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3589 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003590 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003591 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3592 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003593
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003594 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003595
Jani Nikula70aff662013-09-27 15:10:44 +03003596 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003597 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003598
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003599 buf[0] = dp_train_pat;
3600 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003601 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003602 /* don't write DP_TRAINING_LANEx_SET on disable */
3603 len = 1;
3604 } else {
3605 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3606 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3607 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003608 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003609
Jani Nikula9d1a1032014-03-14 16:51:15 +02003610 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3611 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003612
3613 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003614}
3615
Jani Nikula70aff662013-09-27 15:10:44 +03003616static bool
3617intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3618 uint8_t dp_train_pat)
3619{
Jani Nikula953d22e2013-10-04 15:08:47 +03003620 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003621 intel_dp_set_signal_levels(intel_dp, DP);
3622 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3623}
3624
3625static bool
3626intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003627 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003628{
3629 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3630 struct drm_device *dev = intel_dig_port->base.base.dev;
3631 struct drm_i915_private *dev_priv = dev->dev_private;
3632 int ret;
3633
3634 intel_get_adjust_train(intel_dp, link_status);
3635 intel_dp_set_signal_levels(intel_dp, DP);
3636
3637 I915_WRITE(intel_dp->output_reg, *DP);
3638 POSTING_READ(intel_dp->output_reg);
3639
Jani Nikula9d1a1032014-03-14 16:51:15 +02003640 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3641 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003642
3643 return ret == intel_dp->lane_count;
3644}
3645
Imre Deak3ab9c632013-05-03 12:57:41 +03003646static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3647{
3648 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3649 struct drm_device *dev = intel_dig_port->base.base.dev;
3650 struct drm_i915_private *dev_priv = dev->dev_private;
3651 enum port port = intel_dig_port->port;
3652 uint32_t val;
3653
3654 if (!HAS_DDI(dev))
3655 return;
3656
3657 val = I915_READ(DP_TP_CTL(port));
3658 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3659 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3660 I915_WRITE(DP_TP_CTL(port), val);
3661
3662 /*
3663 * On PORT_A we can have only eDP in SST mode. There the only reason
3664 * we need to set idle transmission mode is to work around a HW issue
3665 * where we enable the pipe while not in idle link-training mode.
3666 * In this case there is requirement to wait for a minimum number of
3667 * idle patterns to be sent.
3668 */
3669 if (port == PORT_A)
3670 return;
3671
3672 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3673 1))
3674 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3675}
3676
Jesse Barnes33a34e42010-09-08 12:42:02 -07003677/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003678void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003679intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003680{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003681 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003682 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003683 int i;
3684 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003685 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003686 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003687 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003688
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003689 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003690 intel_ddi_prepare_link_retrain(encoder);
3691
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003692 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003693 link_config[0] = intel_dp->link_bw;
3694 link_config[1] = intel_dp->lane_count;
3695 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3696 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003697 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003698
3699 link_config[0] = 0;
3700 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003701 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003702
3703 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003704
Jani Nikula70aff662013-09-27 15:10:44 +03003705 /* clock recovery */
3706 if (!intel_dp_reset_link_train(intel_dp, &DP,
3707 DP_TRAINING_PATTERN_1 |
3708 DP_LINK_SCRAMBLING_DISABLE)) {
3709 DRM_ERROR("failed to enable link training\n");
3710 return;
3711 }
3712
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003713 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003714 voltage_tries = 0;
3715 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003716 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003717 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003718
Daniel Vettera7c96552012-10-18 10:15:30 +02003719 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003720 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3721 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003722 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003723 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003724
Daniel Vetter01916272012-10-18 10:15:25 +02003725 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003726 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003727 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003728 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003729
3730 /* Check to see if we've tried the max voltage */
3731 for (i = 0; i < intel_dp->lane_count; i++)
3732 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3733 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003734 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003735 ++loop_tries;
3736 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003737 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003738 break;
3739 }
Jani Nikula70aff662013-09-27 15:10:44 +03003740 intel_dp_reset_link_train(intel_dp, &DP,
3741 DP_TRAINING_PATTERN_1 |
3742 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003743 voltage_tries = 0;
3744 continue;
3745 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003746
3747 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003748 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003749 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003750 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003751 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003752 break;
3753 }
3754 } else
3755 voltage_tries = 0;
3756 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003757
Jani Nikula70aff662013-09-27 15:10:44 +03003758 /* Update training set as requested by target */
3759 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3760 DRM_ERROR("failed to update link training\n");
3761 break;
3762 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003763 }
3764
Jesse Barnes33a34e42010-09-08 12:42:02 -07003765 intel_dp->DP = DP;
3766}
3767
Paulo Zanonic19b0662012-10-15 15:51:41 -03003768void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003769intel_dp_complete_link_train(struct intel_dp *intel_dp)
3770{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003771 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003772 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003773 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003774 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3775
3776 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3777 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3778 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003779
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003780 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003781 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003782 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003783 DP_LINK_SCRAMBLING_DISABLE)) {
3784 DRM_ERROR("failed to start channel equalization\n");
3785 return;
3786 }
3787
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003788 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003789 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003790 channel_eq = false;
3791 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003792 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003793
Jesse Barnes37f80972011-01-05 14:45:24 -08003794 if (cr_tries > 5) {
3795 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003796 break;
3797 }
3798
Daniel Vettera7c96552012-10-18 10:15:30 +02003799 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003800 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3801 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003802 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003803 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003804
Jesse Barnes37f80972011-01-05 14:45:24 -08003805 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003806 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003807 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003808 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003809 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003810 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003811 cr_tries++;
3812 continue;
3813 }
3814
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003815 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003816 channel_eq = true;
3817 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003818 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003819
Jesse Barnes37f80972011-01-05 14:45:24 -08003820 /* Try 5 times, then try clock recovery if that fails */
3821 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003822 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003823 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003824 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003825 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003826 tries = 0;
3827 cr_tries++;
3828 continue;
3829 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003830
Jani Nikula70aff662013-09-27 15:10:44 +03003831 /* Update training set as requested by target */
3832 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3833 DRM_ERROR("failed to update link training\n");
3834 break;
3835 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003836 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003837 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003838
Imre Deak3ab9c632013-05-03 12:57:41 +03003839 intel_dp_set_idle_link_train(intel_dp);
3840
3841 intel_dp->DP = DP;
3842
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003843 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003844 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003845
Imre Deak3ab9c632013-05-03 12:57:41 +03003846}
3847
3848void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3849{
Jani Nikula70aff662013-09-27 15:10:44 +03003850 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003851 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003852}
3853
3854static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003855intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003856{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003857 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003858 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003859 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003860 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003861 struct intel_crtc *intel_crtc =
3862 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003863 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003864
Daniel Vetterbc76e322014-05-20 22:46:50 +02003865 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003866 return;
3867
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003868 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003869 return;
3870
Zhao Yakui28c97732009-10-09 11:39:41 +08003871 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003872
Imre Deakbc7d38a2013-05-16 14:40:36 +03003873 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003874 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003875 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003876 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003877 if (IS_CHERRYVIEW(dev))
3878 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3879 else
3880 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003881 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003882 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003883 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003884
Daniel Vetter493a7082012-05-30 12:31:56 +02003885 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003886 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003887 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003888
Eric Anholt5bddd172010-11-18 09:32:59 +08003889 /* Hardware workaround: leaving our transcoder select
3890 * set to transcoder B while it's off will prevent the
3891 * corresponding HDMI output on transcoder A.
3892 *
3893 * Combine this with another hardware workaround:
3894 * transcoder select bit can only be cleared while the
3895 * port is enabled.
3896 */
3897 DP &= ~DP_PIPEB_SELECT;
3898 I915_WRITE(intel_dp->output_reg, DP);
3899
3900 /* Changes to enable or select take place the vblank
3901 * after being written.
3902 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003903 if (WARN_ON(crtc == NULL)) {
3904 /* We should never try to disable a port without a crtc
3905 * attached. For paranoia keep the code around for a
3906 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003907 POSTING_READ(intel_dp->output_reg);
3908 msleep(50);
3909 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003910 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003911 }
3912
Wu Fengguang832afda2011-12-09 20:42:21 +08003913 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003914 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3915 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003916 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003917}
3918
Keith Packard26d61aa2011-07-25 20:01:09 -07003919static bool
3920intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003921{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003922 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3923 struct drm_device *dev = dig_port->base.base.dev;
3924 struct drm_i915_private *dev_priv = dev->dev_private;
3925
Jani Nikula9d1a1032014-03-14 16:51:15 +02003926 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3927 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003928 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003929
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003930 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003931
Adam Jacksonedb39242012-09-18 10:58:49 -04003932 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3933 return false; /* DPCD not present */
3934
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003935 /* Check if the panel supports PSR */
3936 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003937 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003938 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3939 intel_dp->psr_dpcd,
3940 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003941 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3942 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003943 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003944 }
Jani Nikula50003932013-09-20 16:42:17 +03003945 }
3946
Todd Previte06ea66b2014-01-20 10:19:39 -07003947 /* Training Pattern 3 support */
3948 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3949 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3950 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003951 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003952 } else
3953 intel_dp->use_tps3 = false;
3954
Adam Jacksonedb39242012-09-18 10:58:49 -04003955 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3956 DP_DWN_STRM_PORT_PRESENT))
3957 return true; /* native DP sink */
3958
3959 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3960 return true; /* no per-port downstream info */
3961
Jani Nikula9d1a1032014-03-14 16:51:15 +02003962 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3963 intel_dp->downstream_ports,
3964 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003965 return false; /* downstream port status fetch failed */
3966
3967 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003968}
3969
Adam Jackson0d198322012-05-14 16:05:47 -04003970static void
3971intel_dp_probe_oui(struct intel_dp *intel_dp)
3972{
3973 u8 buf[3];
3974
3975 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3976 return;
3977
Jani Nikula9d1a1032014-03-14 16:51:15 +02003978 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003979 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3980 buf[0], buf[1], buf[2]);
3981
Jani Nikula9d1a1032014-03-14 16:51:15 +02003982 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003983 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3984 buf[0], buf[1], buf[2]);
3985}
3986
Dave Airlie0e32b392014-05-02 14:02:48 +10003987static bool
3988intel_dp_probe_mst(struct intel_dp *intel_dp)
3989{
3990 u8 buf[1];
3991
3992 if (!intel_dp->can_mst)
3993 return false;
3994
3995 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3996 return false;
3997
Dave Airlie0e32b392014-05-02 14:02:48 +10003998 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3999 if (buf[0] & DP_MST_CAP) {
4000 DRM_DEBUG_KMS("Sink is MST capable\n");
4001 intel_dp->is_mst = true;
4002 } else {
4003 DRM_DEBUG_KMS("Sink is not MST capable\n");
4004 intel_dp->is_mst = false;
4005 }
4006 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004007
4008 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4009 return intel_dp->is_mst;
4010}
4011
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004012int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4013{
4014 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4015 struct drm_device *dev = intel_dig_port->base.base.dev;
4016 struct intel_crtc *intel_crtc =
4017 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004018 u8 buf;
4019 int test_crc_count;
4020 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004021
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004022 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004023 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004024
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004025 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004026 return -ENOTTY;
4027
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004028 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004029 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004030
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004031 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004032 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004033 return -EIO;
4034
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004035 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4036 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004037 test_crc_count = buf & DP_TEST_COUNT_MASK;
4038
4039 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004040 if (drm_dp_dpcd_readb(&intel_dp->aux,
4041 DP_TEST_SINK_MISC, &buf) < 0)
4042 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004043 intel_wait_for_vblank(dev, intel_crtc->pipe);
4044 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4045
4046 if (attempts == 0) {
4047 DRM_ERROR("Panel is unable to calculate CRC after 6 vblanks\n");
4048 return -EIO;
4049 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004050
Jani Nikula9d1a1032014-03-14 16:51:15 +02004051 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004052 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004053
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004054 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4055 return -EIO;
4056 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4057 buf & ~DP_TEST_SINK_START) < 0)
4058 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004059
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004060 return 0;
4061}
4062
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004063static bool
4064intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4065{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004066 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4067 DP_DEVICE_SERVICE_IRQ_VECTOR,
4068 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004069}
4070
Dave Airlie0e32b392014-05-02 14:02:48 +10004071static bool
4072intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4073{
4074 int ret;
4075
4076 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4077 DP_SINK_COUNT_ESI,
4078 sink_irq_vector, 14);
4079 if (ret != 14)
4080 return false;
4081
4082 return true;
4083}
4084
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004085static void
4086intel_dp_handle_test_request(struct intel_dp *intel_dp)
4087{
4088 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004089 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004090}
4091
Dave Airlie0e32b392014-05-02 14:02:48 +10004092static int
4093intel_dp_check_mst_status(struct intel_dp *intel_dp)
4094{
4095 bool bret;
4096
4097 if (intel_dp->is_mst) {
4098 u8 esi[16] = { 0 };
4099 int ret = 0;
4100 int retry;
4101 bool handled;
4102 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4103go_again:
4104 if (bret == true) {
4105
4106 /* check link status - esi[10] = 0x200c */
4107 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4108 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4109 intel_dp_start_link_train(intel_dp);
4110 intel_dp_complete_link_train(intel_dp);
4111 intel_dp_stop_link_train(intel_dp);
4112 }
4113
4114 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4115 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4116
4117 if (handled) {
4118 for (retry = 0; retry < 3; retry++) {
4119 int wret;
4120 wret = drm_dp_dpcd_write(&intel_dp->aux,
4121 DP_SINK_COUNT_ESI+1,
4122 &esi[1], 3);
4123 if (wret == 3) {
4124 break;
4125 }
4126 }
4127
4128 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4129 if (bret == true) {
4130 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4131 goto go_again;
4132 }
4133 } else
4134 ret = 0;
4135
4136 return ret;
4137 } else {
4138 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4139 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4140 intel_dp->is_mst = false;
4141 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4142 /* send a hotplug event */
4143 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4144 }
4145 }
4146 return -EINVAL;
4147}
4148
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004149/*
4150 * According to DP spec
4151 * 5.1.2:
4152 * 1. Read DPCD
4153 * 2. Configure link according to Receiver Capabilities
4154 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4155 * 4. Check link status on receipt of hot-plug interrupt
4156 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004157void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004158intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004159{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004160 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004161 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004162 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004163 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004164
Dave Airlie5b215bc2014-08-05 10:40:20 +10004165 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4166
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004167 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004168 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004169
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004170 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004171 return;
4172
Imre Deak1a125d82014-08-18 14:42:46 +03004173 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4174 return;
4175
Keith Packard92fd8fd2011-07-25 19:50:10 -07004176 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004177 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004178 return;
4179 }
4180
Keith Packard92fd8fd2011-07-25 19:50:10 -07004181 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004182 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004183 return;
4184 }
4185
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004186 /* Try to read the source of the interrupt */
4187 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4188 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4189 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004190 drm_dp_dpcd_writeb(&intel_dp->aux,
4191 DP_DEVICE_SERVICE_IRQ_VECTOR,
4192 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004193
4194 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4195 intel_dp_handle_test_request(intel_dp);
4196 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4197 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4198 }
4199
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004200 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004201 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004202 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004203 intel_dp_start_link_train(intel_dp);
4204 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004205 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004206 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004207}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004208
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004209/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004210static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004211intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004212{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004213 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004214 uint8_t type;
4215
4216 if (!intel_dp_get_dpcd(intel_dp))
4217 return connector_status_disconnected;
4218
4219 /* if there's no downstream port, we're done */
4220 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004221 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004222
4223 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004224 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4225 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004226 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004227
4228 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4229 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004230 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004231
Adam Jackson23235172012-09-20 16:42:45 -04004232 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4233 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004234 }
4235
4236 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004237 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004238 return connector_status_connected;
4239
4240 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004241 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4242 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4243 if (type == DP_DS_PORT_TYPE_VGA ||
4244 type == DP_DS_PORT_TYPE_NON_EDID)
4245 return connector_status_unknown;
4246 } else {
4247 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4248 DP_DWN_STRM_PORT_TYPE_MASK;
4249 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4250 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4251 return connector_status_unknown;
4252 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004253
4254 /* Anything else is out of spec, warn and ignore */
4255 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004256 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004257}
4258
4259static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004260edp_detect(struct intel_dp *intel_dp)
4261{
4262 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4263 enum drm_connector_status status;
4264
4265 status = intel_panel_detect(dev);
4266 if (status == connector_status_unknown)
4267 status = connector_status_connected;
4268
4269 return status;
4270}
4271
4272static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004273ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004274{
Paulo Zanoni30add222012-10-26 19:05:45 -02004275 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004276 struct drm_i915_private *dev_priv = dev->dev_private;
4277 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004278
Damien Lespiau1b469632012-12-13 16:09:01 +00004279 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4280 return connector_status_disconnected;
4281
Keith Packard26d61aa2011-07-25 20:01:09 -07004282 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004283}
4284
Dave Airlie2a592be2014-09-01 16:58:12 +10004285static int g4x_digital_port_connected(struct drm_device *dev,
4286 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004287{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004288 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004289 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004290
Todd Previte232a6ee2014-01-23 00:13:41 -07004291 if (IS_VALLEYVIEW(dev)) {
4292 switch (intel_dig_port->port) {
4293 case PORT_B:
4294 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4295 break;
4296 case PORT_C:
4297 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4298 break;
4299 case PORT_D:
4300 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4301 break;
4302 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004303 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004304 }
4305 } else {
4306 switch (intel_dig_port->port) {
4307 case PORT_B:
4308 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4309 break;
4310 case PORT_C:
4311 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4312 break;
4313 case PORT_D:
4314 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4315 break;
4316 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004317 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004318 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004319 }
4320
Chris Wilson10f76a32012-05-11 18:01:32 +01004321 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004322 return 0;
4323 return 1;
4324}
4325
4326static enum drm_connector_status
4327g4x_dp_detect(struct intel_dp *intel_dp)
4328{
4329 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4330 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4331 int ret;
4332
4333 /* Can't disconnect eDP, but you can close the lid... */
4334 if (is_edp(intel_dp)) {
4335 enum drm_connector_status status;
4336
4337 status = intel_panel_detect(dev);
4338 if (status == connector_status_unknown)
4339 status = connector_status_connected;
4340 return status;
4341 }
4342
4343 ret = g4x_digital_port_connected(dev, intel_dig_port);
4344 if (ret == -EINVAL)
4345 return connector_status_unknown;
4346 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004347 return connector_status_disconnected;
4348
Keith Packard26d61aa2011-07-25 20:01:09 -07004349 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004350}
4351
Keith Packard8c241fe2011-09-28 16:38:44 -07004352static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004353intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004354{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004355 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004356
Jani Nikula9cd300e2012-10-19 14:51:52 +03004357 /* use cached edid if we have one */
4358 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004359 /* invalid edid */
4360 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004361 return NULL;
4362
Jani Nikula55e9ede2013-10-01 10:38:54 +03004363 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004364 } else
4365 return drm_get_edid(&intel_connector->base,
4366 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004367}
4368
Chris Wilsonbeb60602014-09-02 20:04:00 +01004369static void
4370intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004371{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004372 struct intel_connector *intel_connector = intel_dp->attached_connector;
4373 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004374
Chris Wilsonbeb60602014-09-02 20:04:00 +01004375 edid = intel_dp_get_edid(intel_dp);
4376 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004377
Chris Wilsonbeb60602014-09-02 20:04:00 +01004378 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4379 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4380 else
4381 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4382}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004383
Chris Wilsonbeb60602014-09-02 20:04:00 +01004384static void
4385intel_dp_unset_edid(struct intel_dp *intel_dp)
4386{
4387 struct intel_connector *intel_connector = intel_dp->attached_connector;
4388
4389 kfree(intel_connector->detect_edid);
4390 intel_connector->detect_edid = NULL;
4391
4392 intel_dp->has_audio = false;
4393}
4394
4395static enum intel_display_power_domain
4396intel_dp_power_get(struct intel_dp *dp)
4397{
4398 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4399 enum intel_display_power_domain power_domain;
4400
4401 power_domain = intel_display_port_power_domain(encoder);
4402 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4403
4404 return power_domain;
4405}
4406
4407static void
4408intel_dp_power_put(struct intel_dp *dp,
4409 enum intel_display_power_domain power_domain)
4410{
4411 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4412 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004413}
4414
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004415static enum drm_connector_status
4416intel_dp_detect(struct drm_connector *connector, bool force)
4417{
4418 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004419 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4420 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004421 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004422 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004423 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004424 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004425
Chris Wilson164c8592013-07-20 20:27:08 +01004426 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004427 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004428 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004429
Dave Airlie0e32b392014-05-02 14:02:48 +10004430 if (intel_dp->is_mst) {
4431 /* MST devices are disconnected from a monitor POV */
4432 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4433 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004434 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004435 }
4436
Chris Wilsonbeb60602014-09-02 20:04:00 +01004437 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004438
Chris Wilsond410b562014-09-02 20:03:59 +01004439 /* Can't disconnect eDP, but you can close the lid... */
4440 if (is_edp(intel_dp))
4441 status = edp_detect(intel_dp);
4442 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004443 status = ironlake_dp_detect(intel_dp);
4444 else
4445 status = g4x_dp_detect(intel_dp);
4446 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004447 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004448
Adam Jackson0d198322012-05-14 16:05:47 -04004449 intel_dp_probe_oui(intel_dp);
4450
Dave Airlie0e32b392014-05-02 14:02:48 +10004451 ret = intel_dp_probe_mst(intel_dp);
4452 if (ret) {
4453 /* if we are in MST mode then this connector
4454 won't appear connected or have anything with EDID on it */
4455 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4456 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4457 status = connector_status_disconnected;
4458 goto out;
4459 }
4460
Chris Wilsonbeb60602014-09-02 20:04:00 +01004461 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004462
Paulo Zanonid63885d2012-10-26 19:05:49 -02004463 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4464 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004465 status = connector_status_connected;
4466
4467out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004468 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004469 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004470}
4471
Chris Wilsonbeb60602014-09-02 20:04:00 +01004472static void
4473intel_dp_force(struct drm_connector *connector)
4474{
4475 struct intel_dp *intel_dp = intel_attached_dp(connector);
4476 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4477 enum intel_display_power_domain power_domain;
4478
4479 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4480 connector->base.id, connector->name);
4481 intel_dp_unset_edid(intel_dp);
4482
4483 if (connector->status != connector_status_connected)
4484 return;
4485
4486 power_domain = intel_dp_power_get(intel_dp);
4487
4488 intel_dp_set_edid(intel_dp);
4489
4490 intel_dp_power_put(intel_dp, power_domain);
4491
4492 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4493 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4494}
4495
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004496static int intel_dp_get_modes(struct drm_connector *connector)
4497{
Jani Nikuladd06f902012-10-19 14:51:50 +03004498 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004499 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004500
Chris Wilsonbeb60602014-09-02 20:04:00 +01004501 edid = intel_connector->detect_edid;
4502 if (edid) {
4503 int ret = intel_connector_update_modes(connector, edid);
4504 if (ret)
4505 return ret;
4506 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004507
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004508 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004509 if (is_edp(intel_attached_dp(connector)) &&
4510 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004511 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004512
4513 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004514 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004515 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004516 drm_mode_probed_add(connector, mode);
4517 return 1;
4518 }
4519 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004520
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004521 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004522}
4523
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004524static bool
4525intel_dp_detect_audio(struct drm_connector *connector)
4526{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004527 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004528 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004529
Chris Wilsonbeb60602014-09-02 20:04:00 +01004530 edid = to_intel_connector(connector)->detect_edid;
4531 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004532 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004533
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004534 return has_audio;
4535}
4536
Chris Wilsonf6849602010-09-19 09:29:33 +01004537static int
4538intel_dp_set_property(struct drm_connector *connector,
4539 struct drm_property *property,
4540 uint64_t val)
4541{
Chris Wilsone953fd72011-02-21 22:23:52 +00004542 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004543 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004544 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4545 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004546 int ret;
4547
Rob Clark662595d2012-10-11 20:36:04 -05004548 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004549 if (ret)
4550 return ret;
4551
Chris Wilson3f43c482011-05-12 22:17:24 +01004552 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004553 int i = val;
4554 bool has_audio;
4555
4556 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004557 return 0;
4558
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004559 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004560
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004561 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004562 has_audio = intel_dp_detect_audio(connector);
4563 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004564 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004565
4566 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004567 return 0;
4568
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004569 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004570 goto done;
4571 }
4572
Chris Wilsone953fd72011-02-21 22:23:52 +00004573 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004574 bool old_auto = intel_dp->color_range_auto;
4575 uint32_t old_range = intel_dp->color_range;
4576
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004577 switch (val) {
4578 case INTEL_BROADCAST_RGB_AUTO:
4579 intel_dp->color_range_auto = true;
4580 break;
4581 case INTEL_BROADCAST_RGB_FULL:
4582 intel_dp->color_range_auto = false;
4583 intel_dp->color_range = 0;
4584 break;
4585 case INTEL_BROADCAST_RGB_LIMITED:
4586 intel_dp->color_range_auto = false;
4587 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4588 break;
4589 default:
4590 return -EINVAL;
4591 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004592
4593 if (old_auto == intel_dp->color_range_auto &&
4594 old_range == intel_dp->color_range)
4595 return 0;
4596
Chris Wilsone953fd72011-02-21 22:23:52 +00004597 goto done;
4598 }
4599
Yuly Novikov53b41832012-10-26 12:04:00 +03004600 if (is_edp(intel_dp) &&
4601 property == connector->dev->mode_config.scaling_mode_property) {
4602 if (val == DRM_MODE_SCALE_NONE) {
4603 DRM_DEBUG_KMS("no scaling not supported\n");
4604 return -EINVAL;
4605 }
4606
4607 if (intel_connector->panel.fitting_mode == val) {
4608 /* the eDP scaling property is not changed */
4609 return 0;
4610 }
4611 intel_connector->panel.fitting_mode = val;
4612
4613 goto done;
4614 }
4615
Chris Wilsonf6849602010-09-19 09:29:33 +01004616 return -EINVAL;
4617
4618done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004619 if (intel_encoder->base.crtc)
4620 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004621
4622 return 0;
4623}
4624
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004625static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004626intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004627{
Jani Nikula1d508702012-10-19 14:51:49 +03004628 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004629
Chris Wilson10e972d2014-09-04 21:43:45 +01004630 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004631
Jani Nikula9cd300e2012-10-19 14:51:52 +03004632 if (!IS_ERR_OR_NULL(intel_connector->edid))
4633 kfree(intel_connector->edid);
4634
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004635 /* Can't call is_edp() since the encoder may have been destroyed
4636 * already. */
4637 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004638 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004639
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004640 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004641 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004642}
4643
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004644void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004645{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004646 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4647 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004648
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004649 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004650 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004651 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004652 if (is_edp(intel_dp)) {
4653 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004654 /*
4655 * vdd might still be enabled do to the delayed vdd off.
4656 * Make sure vdd is actually turned off here.
4657 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004658 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004659 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004660 pps_unlock(intel_dp);
4661
Clint Taylor01527b32014-07-07 13:01:46 -07004662 if (intel_dp->edp_notifier.notifier_call) {
4663 unregister_reboot_notifier(&intel_dp->edp_notifier);
4664 intel_dp->edp_notifier.notifier_call = NULL;
4665 }
Keith Packardbd943152011-09-18 23:09:52 -07004666 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004667 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004668}
4669
Imre Deak07f9cd02014-08-18 14:42:45 +03004670static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4671{
4672 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4673
4674 if (!is_edp(intel_dp))
4675 return;
4676
Ville Syrjälä951468f2014-09-04 14:55:31 +03004677 /*
4678 * vdd might still be enabled do to the delayed vdd off.
4679 * Make sure vdd is actually turned off here.
4680 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004681 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004682 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004683 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004684}
4685
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004686static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4687{
4688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4689 struct drm_device *dev = intel_dig_port->base.base.dev;
4690 struct drm_i915_private *dev_priv = dev->dev_private;
4691 enum intel_display_power_domain power_domain;
4692
4693 lockdep_assert_held(&dev_priv->pps_mutex);
4694
4695 if (!edp_have_panel_vdd(intel_dp))
4696 return;
4697
4698 /*
4699 * The VDD bit needs a power domain reference, so if the bit is
4700 * already enabled when we boot or resume, grab this reference and
4701 * schedule a vdd off, so we don't hold on to the reference
4702 * indefinitely.
4703 */
4704 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4705 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4706 intel_display_power_get(dev_priv, power_domain);
4707
4708 edp_panel_vdd_schedule_off(intel_dp);
4709}
4710
Imre Deak6d93c0c2014-07-31 14:03:36 +03004711static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4712{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004713 struct intel_dp *intel_dp;
4714
4715 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4716 return;
4717
4718 intel_dp = enc_to_intel_dp(encoder);
4719
4720 pps_lock(intel_dp);
4721
4722 /*
4723 * Read out the current power sequencer assignment,
4724 * in case the BIOS did something with it.
4725 */
4726 if (IS_VALLEYVIEW(encoder->dev))
4727 vlv_initial_power_sequencer_setup(intel_dp);
4728
4729 intel_edp_panel_vdd_sanitize(intel_dp);
4730
4731 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004732}
4733
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004734static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004735 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004736 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004737 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004738 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004739 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004740 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004741};
4742
4743static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4744 .get_modes = intel_dp_get_modes,
4745 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004746 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004747};
4748
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004749static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004750 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004751 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004752};
4753
Dave Airlie0e32b392014-05-02 14:02:48 +10004754void
Eric Anholt21d40d32010-03-25 11:11:14 -07004755intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004756{
Dave Airlie0e32b392014-05-02 14:02:48 +10004757 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004758}
4759
Dave Airlie13cf5502014-06-18 11:29:35 +10004760bool
4761intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4762{
4763 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004764 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004765 struct drm_device *dev = intel_dig_port->base.base.dev;
4766 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004767 enum intel_display_power_domain power_domain;
4768 bool ret = true;
4769
Dave Airlie0e32b392014-05-02 14:02:48 +10004770 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4771 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004772
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004773 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4774 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004775 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004776
Imre Deak1c767b32014-08-18 14:42:42 +03004777 power_domain = intel_display_port_power_domain(intel_encoder);
4778 intel_display_power_get(dev_priv, power_domain);
4779
Dave Airlie0e32b392014-05-02 14:02:48 +10004780 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004781
4782 if (HAS_PCH_SPLIT(dev)) {
4783 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4784 goto mst_fail;
4785 } else {
4786 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4787 goto mst_fail;
4788 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004789
4790 if (!intel_dp_get_dpcd(intel_dp)) {
4791 goto mst_fail;
4792 }
4793
4794 intel_dp_probe_oui(intel_dp);
4795
4796 if (!intel_dp_probe_mst(intel_dp))
4797 goto mst_fail;
4798
4799 } else {
4800 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004801 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004802 goto mst_fail;
4803 }
4804
4805 if (!intel_dp->is_mst) {
4806 /*
4807 * we'll check the link status via the normal hot plug path later -
4808 * but for short hpds we should check it now
4809 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004810 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004811 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004812 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004813 }
4814 }
Imre Deak1c767b32014-08-18 14:42:42 +03004815 ret = false;
4816 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004817mst_fail:
4818 /* if we were in MST mode, and device is not there get out of MST mode */
4819 if (intel_dp->is_mst) {
4820 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4821 intel_dp->is_mst = false;
4822 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4823 }
Imre Deak1c767b32014-08-18 14:42:42 +03004824put_power:
4825 intel_display_power_put(dev_priv, power_domain);
4826
4827 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004828}
4829
Zhenyu Wange3421a12010-04-08 09:43:27 +08004830/* Return which DP Port should be selected for Transcoder DP control */
4831int
Akshay Joshi0206e352011-08-16 15:34:10 -04004832intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004833{
4834 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004835 struct intel_encoder *intel_encoder;
4836 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004837
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004838 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4839 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004840
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004841 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4842 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004843 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004844 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004845
Zhenyu Wange3421a12010-04-08 09:43:27 +08004846 return -1;
4847}
4848
Zhao Yakui36e83a12010-06-12 14:32:21 +08004849/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004850bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004851{
4852 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004853 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004854 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004855 static const short port_mapping[] = {
4856 [PORT_B] = PORT_IDPB,
4857 [PORT_C] = PORT_IDPC,
4858 [PORT_D] = PORT_IDPD,
4859 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004860
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004861 if (port == PORT_A)
4862 return true;
4863
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004864 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004865 return false;
4866
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004867 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4868 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004869
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004870 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004871 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4872 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004873 return true;
4874 }
4875 return false;
4876}
4877
Dave Airlie0e32b392014-05-02 14:02:48 +10004878void
Chris Wilsonf6849602010-09-19 09:29:33 +01004879intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4880{
Yuly Novikov53b41832012-10-26 12:04:00 +03004881 struct intel_connector *intel_connector = to_intel_connector(connector);
4882
Chris Wilson3f43c482011-05-12 22:17:24 +01004883 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004884 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004885 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004886
4887 if (is_edp(intel_dp)) {
4888 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004889 drm_object_attach_property(
4890 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004891 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004892 DRM_MODE_SCALE_ASPECT);
4893 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004894 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004895}
4896
Imre Deakdada1a92014-01-29 13:25:41 +02004897static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4898{
4899 intel_dp->last_power_cycle = jiffies;
4900 intel_dp->last_power_on = jiffies;
4901 intel_dp->last_backlight_off = jiffies;
4902}
4903
Daniel Vetter67a54562012-10-20 20:57:45 +02004904static void
4905intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004906 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004907{
4908 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004909 struct edp_power_seq cur, vbt, spec,
4910 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004911 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004912 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004913
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004914 lockdep_assert_held(&dev_priv->pps_mutex);
4915
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004916 /* already initialized? */
4917 if (final->t11_t12 != 0)
4918 return;
4919
Jesse Barnes453c5422013-03-28 09:55:41 -07004920 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004921 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004922 pp_on_reg = PCH_PP_ON_DELAYS;
4923 pp_off_reg = PCH_PP_OFF_DELAYS;
4924 pp_div_reg = PCH_PP_DIVISOR;
4925 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004926 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4927
4928 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4929 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4930 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4931 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004932 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004933
4934 /* Workaround: Need to write PP_CONTROL with the unlock key as
4935 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004936 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004937 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004938
Jesse Barnes453c5422013-03-28 09:55:41 -07004939 pp_on = I915_READ(pp_on_reg);
4940 pp_off = I915_READ(pp_off_reg);
4941 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004942
4943 /* Pull timing values out of registers */
4944 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4945 PANEL_POWER_UP_DELAY_SHIFT;
4946
4947 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4948 PANEL_LIGHT_ON_DELAY_SHIFT;
4949
4950 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4951 PANEL_LIGHT_OFF_DELAY_SHIFT;
4952
4953 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4954 PANEL_POWER_DOWN_DELAY_SHIFT;
4955
4956 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4957 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4958
4959 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4960 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4961
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004962 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004963
4964 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4965 * our hw here, which are all in 100usec. */
4966 spec.t1_t3 = 210 * 10;
4967 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4968 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4969 spec.t10 = 500 * 10;
4970 /* This one is special and actually in units of 100ms, but zero
4971 * based in the hw (so we need to add 100 ms). But the sw vbt
4972 * table multiplies it with 1000 to make it in units of 100usec,
4973 * too. */
4974 spec.t11_t12 = (510 + 100) * 10;
4975
4976 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4977 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4978
4979 /* Use the max of the register settings and vbt. If both are
4980 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004981#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004982 spec.field : \
4983 max(cur.field, vbt.field))
4984 assign_final(t1_t3);
4985 assign_final(t8);
4986 assign_final(t9);
4987 assign_final(t10);
4988 assign_final(t11_t12);
4989#undef assign_final
4990
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004991#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004992 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4993 intel_dp->backlight_on_delay = get_delay(t8);
4994 intel_dp->backlight_off_delay = get_delay(t9);
4995 intel_dp->panel_power_down_delay = get_delay(t10);
4996 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4997#undef get_delay
4998
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004999 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5000 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5001 intel_dp->panel_power_cycle_delay);
5002
5003 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5004 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005005}
5006
5007static void
5008intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005009 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005010{
5011 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005012 u32 pp_on, pp_off, pp_div, port_sel = 0;
5013 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5014 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005015 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005016 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005017
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005018 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005019
5020 if (HAS_PCH_SPLIT(dev)) {
5021 pp_on_reg = PCH_PP_ON_DELAYS;
5022 pp_off_reg = PCH_PP_OFF_DELAYS;
5023 pp_div_reg = PCH_PP_DIVISOR;
5024 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005025 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5026
5027 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5028 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5029 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005030 }
5031
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005032 /*
5033 * And finally store the new values in the power sequencer. The
5034 * backlight delays are set to 1 because we do manual waits on them. For
5035 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5036 * we'll end up waiting for the backlight off delay twice: once when we
5037 * do the manual sleep, and once when we disable the panel and wait for
5038 * the PP_STATUS bit to become zero.
5039 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005040 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005041 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5042 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005043 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005044 /* Compute the divisor for the pp clock, simply match the Bspec
5045 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005046 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005047 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005048 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5049
5050 /* Haswell doesn't have any port selection bits for the panel
5051 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005052 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005053 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005054 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005055 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005056 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005057 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005058 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005059 }
5060
Jesse Barnes453c5422013-03-28 09:55:41 -07005061 pp_on |= port_sel;
5062
5063 I915_WRITE(pp_on_reg, pp_on);
5064 I915_WRITE(pp_off_reg, pp_off);
5065 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005066
Daniel Vetter67a54562012-10-20 20:57:45 +02005067 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005068 I915_READ(pp_on_reg),
5069 I915_READ(pp_off_reg),
5070 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005071}
5072
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305073void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5074{
5075 struct drm_i915_private *dev_priv = dev->dev_private;
5076 struct intel_encoder *encoder;
5077 struct intel_dp *intel_dp = NULL;
5078 struct intel_crtc_config *config = NULL;
5079 struct intel_crtc *intel_crtc = NULL;
5080 struct intel_connector *intel_connector = dev_priv->drrs.connector;
5081 u32 reg, val;
5082 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
5083
5084 if (refresh_rate <= 0) {
5085 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5086 return;
5087 }
5088
5089 if (intel_connector == NULL) {
5090 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
5091 return;
5092 }
5093
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005094 /*
5095 * FIXME: This needs proper synchronization with psr state. But really
5096 * hard to tell without seeing the user of this function of this code.
5097 * Check locking and ordering once that lands.
5098 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305099 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
5100 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
5101 return;
5102 }
5103
5104 encoder = intel_attached_encoder(&intel_connector->base);
5105 intel_dp = enc_to_intel_dp(&encoder->base);
5106 intel_crtc = encoder->new_crtc;
5107
5108 if (!intel_crtc) {
5109 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5110 return;
5111 }
5112
5113 config = &intel_crtc->config;
5114
5115 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
5116 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5117 return;
5118 }
5119
5120 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
5121 index = DRRS_LOW_RR;
5122
5123 if (index == intel_dp->drrs_state.refresh_rate_type) {
5124 DRM_DEBUG_KMS(
5125 "DRRS requested for previously set RR...ignoring\n");
5126 return;
5127 }
5128
5129 if (!intel_crtc->active) {
5130 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5131 return;
5132 }
5133
5134 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
5135 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
5136 val = I915_READ(reg);
5137 if (index > DRRS_HIGH_RR) {
5138 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07005139 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305140 } else {
5141 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5142 }
5143 I915_WRITE(reg, val);
5144 }
5145
5146 /*
5147 * mutex taken to ensure that there is no race between differnt
5148 * drrs calls trying to update refresh rate. This scenario may occur
5149 * in future when idleness detection based DRRS in kernel and
5150 * possible calls from user space to set differnt RR are made.
5151 */
5152
5153 mutex_lock(&intel_dp->drrs_state.mutex);
5154
5155 intel_dp->drrs_state.refresh_rate_type = index;
5156
5157 mutex_unlock(&intel_dp->drrs_state.mutex);
5158
5159 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5160}
5161
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305162static struct drm_display_mode *
5163intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
5164 struct intel_connector *intel_connector,
5165 struct drm_display_mode *fixed_mode)
5166{
5167 struct drm_connector *connector = &intel_connector->base;
5168 struct intel_dp *intel_dp = &intel_dig_port->dp;
5169 struct drm_device *dev = intel_dig_port->base.base.dev;
5170 struct drm_i915_private *dev_priv = dev->dev_private;
5171 struct drm_display_mode *downclock_mode = NULL;
5172
5173 if (INTEL_INFO(dev)->gen <= 6) {
5174 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5175 return NULL;
5176 }
5177
5178 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005179 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305180 return NULL;
5181 }
5182
5183 downclock_mode = intel_find_panel_downclock
5184 (dev, fixed_mode, connector);
5185
5186 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005187 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305188 return NULL;
5189 }
5190
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305191 dev_priv->drrs.connector = intel_connector;
5192
5193 mutex_init(&intel_dp->drrs_state.mutex);
5194
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305195 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
5196
5197 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005198 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305199 return downclock_mode;
5200}
5201
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005202static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005203 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005204{
5205 struct drm_connector *connector = &intel_connector->base;
5206 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005207 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5208 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005209 struct drm_i915_private *dev_priv = dev->dev_private;
5210 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305211 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005212 bool has_dpcd;
5213 struct drm_display_mode *scan;
5214 struct edid *edid;
5215
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305216 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
5217
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005218 if (!is_edp(intel_dp))
5219 return true;
5220
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005221 pps_lock(intel_dp);
5222 intel_edp_panel_vdd_sanitize(intel_dp);
5223 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005224
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005225 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005226 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005227
5228 if (has_dpcd) {
5229 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5230 dev_priv->no_aux_handshake =
5231 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5232 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5233 } else {
5234 /* if this fails, presume the device is a ghost */
5235 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005236 return false;
5237 }
5238
5239 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005240 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005241 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005242 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005243
Daniel Vetter060c8772014-03-21 23:22:35 +01005244 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005245 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005246 if (edid) {
5247 if (drm_add_edid_modes(connector, edid)) {
5248 drm_mode_connector_update_edid_property(connector,
5249 edid);
5250 drm_edid_to_eld(connector, edid);
5251 } else {
5252 kfree(edid);
5253 edid = ERR_PTR(-EINVAL);
5254 }
5255 } else {
5256 edid = ERR_PTR(-ENOENT);
5257 }
5258 intel_connector->edid = edid;
5259
5260 /* prefer fixed mode from EDID if available */
5261 list_for_each_entry(scan, &connector->probed_modes, head) {
5262 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5263 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305264 downclock_mode = intel_dp_drrs_init(
5265 intel_dig_port,
5266 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005267 break;
5268 }
5269 }
5270
5271 /* fallback to VBT if available for eDP */
5272 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5273 fixed_mode = drm_mode_duplicate(dev,
5274 dev_priv->vbt.lfp_lvds_vbt_mode);
5275 if (fixed_mode)
5276 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5277 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005278 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005279
Clint Taylor01527b32014-07-07 13:01:46 -07005280 if (IS_VALLEYVIEW(dev)) {
5281 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5282 register_reboot_notifier(&intel_dp->edp_notifier);
5283 }
5284
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305285 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005286 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005287 intel_panel_setup_backlight(connector);
5288
5289 return true;
5290}
5291
Paulo Zanoni16c25532013-06-12 17:27:25 -03005292bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005293intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5294 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005295{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005296 struct drm_connector *connector = &intel_connector->base;
5297 struct intel_dp *intel_dp = &intel_dig_port->dp;
5298 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5299 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005300 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005301 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005302 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005303
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005304 intel_dp->pps_pipe = INVALID_PIPE;
5305
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005306 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005307 if (INTEL_INFO(dev)->gen >= 9)
5308 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5309 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005310 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5311 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5312 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5313 else if (HAS_PCH_SPLIT(dev))
5314 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5315 else
5316 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5317
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005318 if (INTEL_INFO(dev)->gen >= 9)
5319 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5320 else
5321 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005322
Daniel Vetter07679352012-09-06 22:15:42 +02005323 /* Preserve the current hw state. */
5324 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005325 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005326
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005327 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305328 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005329 else
5330 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005331
Imre Deakf7d24902013-05-08 13:14:05 +03005332 /*
5333 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5334 * for DP the encoder type can be set by the caller to
5335 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5336 */
5337 if (type == DRM_MODE_CONNECTOR_eDP)
5338 intel_encoder->type = INTEL_OUTPUT_EDP;
5339
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005340 /* eDP only on port B and/or C on vlv/chv */
5341 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5342 port != PORT_B && port != PORT_C))
5343 return false;
5344
Imre Deake7281ea2013-05-08 13:14:08 +03005345 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5346 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5347 port_name(port));
5348
Adam Jacksonb3295302010-07-16 14:46:28 -04005349 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005350 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5351
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005352 connector->interlace_allowed = true;
5353 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005354
Daniel Vetter66a92782012-07-12 20:08:18 +02005355 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005356 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005357
Chris Wilsondf0e9242010-09-09 16:20:55 +01005358 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005359 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005360
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005361 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005362 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5363 else
5364 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005365 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005366
Jani Nikula0b998362014-03-14 16:51:17 +02005367 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005368 switch (port) {
5369 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005370 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005371 break;
5372 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005373 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005374 break;
5375 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005376 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005377 break;
5378 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005379 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005380 break;
5381 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005382 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005383 }
5384
Imre Deakdada1a92014-01-29 13:25:41 +02005385 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005386 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005387 intel_dp_init_panel_power_timestamps(intel_dp);
5388 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005389 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005390 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005391 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005392 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005393 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005394
Jani Nikula9d1a1032014-03-14 16:51:15 +02005395 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005396
Dave Airlie0e32b392014-05-02 14:02:48 +10005397 /* init MST on ports that can support it */
5398 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5399 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005400 intel_dp_mst_encoder_init(intel_dig_port,
5401 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005402 }
5403 }
5404
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005405 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005406 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005407 if (is_edp(intel_dp)) {
5408 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005409 /*
5410 * vdd might still be enabled do to the delayed vdd off.
5411 * Make sure vdd is actually turned off here.
5412 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005413 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005414 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005415 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005416 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005417 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005418 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005419 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005420 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005421
Chris Wilsonf6849602010-09-19 09:29:33 +01005422 intel_dp_add_properties(intel_dp, connector);
5423
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005424 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5425 * 0xd. Failure to do so will result in spurious interrupts being
5426 * generated on the port when a cable is not attached.
5427 */
5428 if (IS_G4X(dev) && !IS_GM45(dev)) {
5429 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5430 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5431 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005432
5433 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005434}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005435
5436void
5437intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5438{
Dave Airlie13cf5502014-06-18 11:29:35 +10005439 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005440 struct intel_digital_port *intel_dig_port;
5441 struct intel_encoder *intel_encoder;
5442 struct drm_encoder *encoder;
5443 struct intel_connector *intel_connector;
5444
Daniel Vetterb14c5672013-09-19 12:18:32 +02005445 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005446 if (!intel_dig_port)
5447 return;
5448
Daniel Vetterb14c5672013-09-19 12:18:32 +02005449 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005450 if (!intel_connector) {
5451 kfree(intel_dig_port);
5452 return;
5453 }
5454
5455 intel_encoder = &intel_dig_port->base;
5456 encoder = &intel_encoder->base;
5457
5458 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5459 DRM_MODE_ENCODER_TMDS);
5460
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005461 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005462 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005463 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005464 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005465 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005466 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005467 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005468 intel_encoder->pre_enable = chv_pre_enable_dp;
5469 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005470 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005471 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005472 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005473 intel_encoder->pre_enable = vlv_pre_enable_dp;
5474 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005475 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005476 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005477 intel_encoder->pre_enable = g4x_pre_enable_dp;
5478 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005479 if (INTEL_INFO(dev)->gen >= 5)
5480 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005481 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005482
Paulo Zanoni174edf12012-10-26 19:05:50 -02005483 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005484 intel_dig_port->dp.output_reg = output_reg;
5485
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005486 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005487 if (IS_CHERRYVIEW(dev)) {
5488 if (port == PORT_D)
5489 intel_encoder->crtc_mask = 1 << 2;
5490 else
5491 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5492 } else {
5493 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5494 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005495 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005496 intel_encoder->hot_plug = intel_dp_hot_plug;
5497
Dave Airlie13cf5502014-06-18 11:29:35 +10005498 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5499 dev_priv->hpd_irq_port[port] = intel_dig_port;
5500
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005501 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5502 drm_encoder_cleanup(encoder);
5503 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005504 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005505 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005506}
Dave Airlie0e32b392014-05-02 14:02:48 +10005507
5508void intel_dp_mst_suspend(struct drm_device *dev)
5509{
5510 struct drm_i915_private *dev_priv = dev->dev_private;
5511 int i;
5512
5513 /* disable MST */
5514 for (i = 0; i < I915_MAX_PORTS; i++) {
5515 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5516 if (!intel_dig_port)
5517 continue;
5518
5519 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5520 if (!intel_dig_port->dp.can_mst)
5521 continue;
5522 if (intel_dig_port->dp.is_mst)
5523 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5524 }
5525 }
5526}
5527
5528void intel_dp_mst_resume(struct drm_device *dev)
5529{
5530 struct drm_i915_private *dev_priv = dev->dev_private;
5531 int i;
5532
5533 for (i = 0; i < I915_MAX_PORTS; i++) {
5534 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5535 if (!intel_dig_port)
5536 continue;
5537 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5538 int ret;
5539
5540 if (!intel_dig_port->dp.can_mst)
5541 continue;
5542
5543 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5544 if (ret != 0) {
5545 intel_dp_check_mst_status(&intel_dig_port->dp);
5546 }
5547 }
5548 }
5549}