blob: 28cb713d728ceef9eb7f37caa746a546617e1dbb [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
Bjorn Helgaas932a6522019-02-08 16:06:00 -060022#define dev_fmt(fmt) pr_fmt(fmt)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020023
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/init.h>
25#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080026#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040027#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070028#include <linux/slab.h>
29#include <linux/irq.h>
30#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070031#include <linux/spinlock.h>
32#include <linux/pci.h>
33#include <linux/dmar.h>
34#include <linux/dma-mapping.h>
35#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080036#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030037#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080038#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040039#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030040#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010041#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030042#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010043#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070044#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100045#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020046#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080047#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070048#include <linux/dma-contiguous.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010049#include <linux/dma-direct.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020050#include <linux/crash_dump.h>
Anshuman Khandual98fa15f2019-03-05 15:42:58 -080051#include <linux/numa.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070052#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070053#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090054#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055
Joerg Roedel078e1ee2012-09-26 12:44:43 +020056#include "irq_remapping.h"
Lu Baolu56283172018-07-14 15:46:54 +080057#include "intel-pasid.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020058
Fenghua Yu5b6985c2008-10-16 18:02:32 -070059#define ROOT_SIZE VTD_PAGE_SIZE
60#define CONTEXT_SIZE VTD_PAGE_SIZE
61
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000063#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070064#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070065#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070066
67#define IOAPIC_RANGE_START (0xfee00000)
68#define IOAPIC_RANGE_END (0xfeefffff)
69#define IOVA_START_ADDR (0x1000)
70
Sohil Mehta5e3b4a12017-12-20 11:59:24 -080071#define DEFAULT_DOMAIN_ADDRESS_WIDTH 57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070072
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070073#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080074#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070075
David Woodhouse2ebe3152009-09-19 07:34:04 -070076#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
77#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
78
79/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
80 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
81#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
82 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
83#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070084
Robin Murphy1b722502015-01-12 17:51:15 +000085/* IO virtual address start page frame number */
86#define IOVA_START_PFN (1)
87
Mark McLoughlinf27be032008-11-20 15:49:43 +000088#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
mark gross5e0d2a62008-03-04 15:22:08 -080089
Andrew Mortondf08cdc2010-09-22 13:05:11 -070090/* page table handling */
91#define LEVEL_STRIDE (9)
92#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
93
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020094/*
95 * This bitmap is used to advertise the page sizes our hardware support
96 * to the IOMMU core, which will then use this information to split
97 * physically contiguous memory regions it is mapping into page sizes
98 * that we support.
99 *
100 * Traditionally the IOMMU core just handed us the mappings directly,
101 * after making sure the size is an order of a 4KiB page and that the
102 * mapping has natural alignment.
103 *
104 * To retain this behavior, we currently advertise that we support
105 * all page sizes that are an order of 4KiB.
106 *
107 * If at some point we'd like to utilize the IOMMU core's new behavior,
108 * we could change this to advertise the real page sizes we support.
109 */
110#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
111
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700112static inline int agaw_to_level(int agaw)
113{
114 return agaw + 2;
115}
116
117static inline int agaw_to_width(int agaw)
118{
Jiang Liu5c645b32014-01-06 14:18:12 +0800119 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700120}
121
122static inline int width_to_agaw(int width)
123{
Jiang Liu5c645b32014-01-06 14:18:12 +0800124 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700125}
126
127static inline unsigned int level_to_offset_bits(int level)
128{
129 return (level - 1) * LEVEL_STRIDE;
130}
131
132static inline int pfn_level_offset(unsigned long pfn, int level)
133{
134 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
135}
136
137static inline unsigned long level_mask(int level)
138{
139 return -1UL << level_to_offset_bits(level);
140}
141
142static inline unsigned long level_size(int level)
143{
144 return 1UL << level_to_offset_bits(level);
145}
146
147static inline unsigned long align_to_level(unsigned long pfn, int level)
148{
149 return (pfn + level_size(level) - 1) & level_mask(level);
150}
David Woodhousefd18de52009-05-10 23:57:41 +0100151
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100152static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
153{
Jiang Liu5c645b32014-01-06 14:18:12 +0800154 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100155}
156
David Woodhousedd4e8312009-06-27 16:21:20 +0100157/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
158 are never going to work. */
159static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
160{
161 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
162}
163
164static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
165{
166 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
167}
168static inline unsigned long page_to_dma_pfn(struct page *pg)
169{
170 return mm_to_dma_pfn(page_to_pfn(pg));
171}
172static inline unsigned long virt_to_dma_pfn(void *p)
173{
174 return page_to_dma_pfn(virt_to_page(p));
175}
176
Weidong Hand9630fe2008-12-08 11:06:32 +0800177/* global iommu list, set NULL for ignored DMAR units */
178static struct intel_iommu **g_iommus;
179
David Woodhousee0fc7e02009-09-30 09:12:17 -0700180static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000181static int rwbf_quirk;
182
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000183/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700184 * set to 1 to panic kernel if can't successfully enable VT-d
185 * (used when kernel is launched w/ TXT)
186 */
187static int force_on = 0;
Shaohua Libfd20f12017-04-26 09:18:35 -0700188int intel_iommu_tboot_noforce;
Lu Baolu89a60792018-10-23 15:45:01 +0800189static int no_platform_optin;
Joseph Cihulab7792602011-05-03 00:08:37 -0700190
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000191#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000192
Joerg Roedel091d42e2015-06-12 11:56:10 +0200193/*
194 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
195 * if marked present.
196 */
197static phys_addr_t root_entry_lctp(struct root_entry *re)
198{
199 if (!(re->lo & 1))
200 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000201
Joerg Roedel091d42e2015-06-12 11:56:10 +0200202 return re->lo & VTD_PAGE_MASK;
203}
204
205/*
206 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
207 * if marked present.
208 */
209static phys_addr_t root_entry_uctp(struct root_entry *re)
210{
211 if (!(re->hi & 1))
212 return 0;
213
214 return re->hi & VTD_PAGE_MASK;
215}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000216
Joerg Roedelcf484d02015-06-12 12:21:46 +0200217static inline void context_clear_pasid_enable(struct context_entry *context)
218{
219 context->lo &= ~(1ULL << 11);
220}
221
222static inline bool context_pasid_enabled(struct context_entry *context)
223{
224 return !!(context->lo & (1ULL << 11));
225}
226
227static inline void context_set_copied(struct context_entry *context)
228{
229 context->hi |= (1ull << 3);
230}
231
232static inline bool context_copied(struct context_entry *context)
233{
234 return !!(context->hi & (1ULL << 3));
235}
236
237static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000238{
239 return (context->lo & 1);
240}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200241
Sohil Mehta26b86092018-09-11 17:11:36 -0700242bool context_present(struct context_entry *context)
Joerg Roedelcf484d02015-06-12 12:21:46 +0200243{
244 return context_pasid_enabled(context) ?
245 __context_present(context) :
246 __context_present(context) && !context_copied(context);
247}
248
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000249static inline void context_set_present(struct context_entry *context)
250{
251 context->lo |= 1;
252}
253
254static inline void context_set_fault_enable(struct context_entry *context)
255{
256 context->lo &= (((u64)-1) << 2) | 1;
257}
258
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000259static inline void context_set_translation_type(struct context_entry *context,
260 unsigned long value)
261{
262 context->lo &= (((u64)-1) << 4) | 3;
263 context->lo |= (value & 3) << 2;
264}
265
266static inline void context_set_address_root(struct context_entry *context,
267 unsigned long value)
268{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800269 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000270 context->lo |= value & VTD_PAGE_MASK;
271}
272
273static inline void context_set_address_width(struct context_entry *context,
274 unsigned long value)
275{
276 context->hi |= value & 7;
277}
278
279static inline void context_set_domain_id(struct context_entry *context,
280 unsigned long value)
281{
282 context->hi |= (value & ((1 << 16) - 1)) << 8;
283}
284
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200285static inline int context_domain_id(struct context_entry *c)
286{
287 return((c->hi >> 8) & 0xffff);
288}
289
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000290static inline void context_clear_entry(struct context_entry *context)
291{
292 context->lo = 0;
293 context->hi = 0;
294}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000295
Mark McLoughlin622ba122008-11-20 15:49:46 +0000296/*
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700297 * This domain is a statically identity mapping domain.
298 * 1. This domain creats a static 1:1 mapping to all usable memory.
299 * 2. It maps to each iommu if successful.
300 * 3. Each iommu mapps to this domain if successful.
301 */
David Woodhouse19943b02009-08-04 16:19:20 +0100302static struct dmar_domain *si_domain;
303static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700304
Joerg Roedel28ccce02015-07-21 14:45:31 +0200305/*
306 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800307 * across iommus may be owned in one domain, e.g. kvm guest.
308 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800309#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800310
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700311/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800312#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700313
Joerg Roedel29a27712015-07-21 17:17:12 +0200314#define for_each_domain_iommu(idx, domain) \
315 for (idx = 0; idx < g_num_of_iommus; idx++) \
316 if (domain->iommu_refcnt[idx])
317
Jiang Liub94e4112014-02-19 14:07:25 +0800318struct dmar_rmrr_unit {
319 struct list_head list; /* list of rmrr units */
320 struct acpi_dmar_header *hdr; /* ACPI header */
321 u64 base_address; /* reserved base address*/
322 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000323 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800324 int devices_cnt; /* target device count */
Eric Auger0659b8d2017-01-19 20:57:53 +0000325 struct iommu_resv_region *resv; /* reserved region handle */
Jiang Liub94e4112014-02-19 14:07:25 +0800326};
327
328struct dmar_atsr_unit {
329 struct list_head list; /* list of ATSR units */
330 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000331 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800332 int devices_cnt; /* target device count */
333 u8 include_all:1; /* include all ports */
334};
335
336static LIST_HEAD(dmar_atsr_units);
337static LIST_HEAD(dmar_rmrr_units);
338
339#define for_each_rmrr_units(rmrr) \
340 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
341
mark gross5e0d2a62008-03-04 15:22:08 -0800342/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800343static int g_num_of_iommus;
344
Jiang Liu92d03cc2014-02-19 14:07:28 +0800345static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700346static void domain_remove_dev_info(struct dmar_domain *domain);
Bjorn Helgaas71753232019-02-08 16:06:15 -0600347static void dmar_remove_one_dev_info(struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200348static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200349static void domain_context_clear(struct intel_iommu *iommu,
350 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800351static int domain_detach_iommu(struct dmar_domain *domain,
352 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700353
Suresh Siddhad3f13812011-08-23 17:05:25 -0700354#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800355int dmar_disabled = 0;
356#else
357int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700358#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800359
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200360int intel_iommu_enabled = 0;
361EXPORT_SYMBOL_GPL(intel_iommu_enabled);
362
David Woodhouse2d9e6672010-06-15 10:57:57 +0100363static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700364static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800365static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100366static int intel_iommu_superpage = 1;
Lu Baolu8950dcd2019-01-24 10:31:32 +0800367static int intel_iommu_sm;
David Woodhouseae853dd2015-09-09 11:58:59 +0100368static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100369
David Woodhouseae853dd2015-09-09 11:58:59 +0100370#define IDENTMAP_ALL 1
371#define IDENTMAP_GFX 2
372#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100373
Lu Baolu765b6a92018-12-10 09:58:55 +0800374#define sm_supported(iommu) (intel_iommu_sm && ecap_smts((iommu)->ecap))
375#define pasid_supported(iommu) (sm_supported(iommu) && \
376 ecap_pasid((iommu)->ecap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700377
David Woodhousec0771df2011-10-14 20:59:46 +0100378int intel_iommu_gfx_mapped;
379EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
380
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700381#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
382static DEFINE_SPINLOCK(device_domain_lock);
383static LIST_HEAD(device_domain_list);
384
Lu Baolu85319dc2018-07-14 15:46:58 +0800385/*
386 * Iterate over elements in device_domain_list and call the specified
Lu Baolu0bbeb012018-12-10 09:58:56 +0800387 * callback @fn against each element.
Lu Baolu85319dc2018-07-14 15:46:58 +0800388 */
389int for_each_device_domain(int (*fn)(struct device_domain_info *info,
390 void *data), void *data)
391{
392 int ret = 0;
Lu Baolu0bbeb012018-12-10 09:58:56 +0800393 unsigned long flags;
Lu Baolu85319dc2018-07-14 15:46:58 +0800394 struct device_domain_info *info;
395
Lu Baolu0bbeb012018-12-10 09:58:56 +0800396 spin_lock_irqsave(&device_domain_lock, flags);
Lu Baolu85319dc2018-07-14 15:46:58 +0800397 list_for_each_entry(info, &device_domain_list, global) {
398 ret = fn(info, data);
Lu Baolu0bbeb012018-12-10 09:58:56 +0800399 if (ret) {
400 spin_unlock_irqrestore(&device_domain_lock, flags);
Lu Baolu85319dc2018-07-14 15:46:58 +0800401 return ret;
Lu Baolu0bbeb012018-12-10 09:58:56 +0800402 }
Lu Baolu85319dc2018-07-14 15:46:58 +0800403 }
Lu Baolu0bbeb012018-12-10 09:58:56 +0800404 spin_unlock_irqrestore(&device_domain_lock, flags);
Lu Baolu85319dc2018-07-14 15:46:58 +0800405
406 return 0;
407}
408
Joerg Roedelb0119e82017-02-01 13:23:08 +0100409const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100410
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200411static bool translation_pre_enabled(struct intel_iommu *iommu)
412{
413 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
414}
415
Joerg Roedel091d42e2015-06-12 11:56:10 +0200416static void clear_translation_pre_enabled(struct intel_iommu *iommu)
417{
418 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
419}
420
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200421static void init_translation_status(struct intel_iommu *iommu)
422{
423 u32 gsts;
424
425 gsts = readl(iommu->reg + DMAR_GSTS_REG);
426 if (gsts & DMA_GSTS_TES)
427 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
428}
429
Joerg Roedel00a77de2015-03-26 13:43:08 +0100430/* Convert generic 'struct iommu_domain to private struct dmar_domain */
431static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
432{
433 return container_of(dom, struct dmar_domain, domain);
434}
435
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700436static int __init intel_iommu_setup(char *str)
437{
438 if (!str)
439 return -EINVAL;
440 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800441 if (!strncmp(str, "on", 2)) {
442 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200443 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800444 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700445 dmar_disabled = 1;
Lu Baolu89a60792018-10-23 15:45:01 +0800446 no_platform_optin = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200447 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700448 } else if (!strncmp(str, "igfx_off", 8)) {
449 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200450 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700451 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200452 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700453 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800454 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200455 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800456 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100457 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200458 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100459 intel_iommu_superpage = 0;
Lu Baolu8950dcd2019-01-24 10:31:32 +0800460 } else if (!strncmp(str, "sm_on", 5)) {
461 pr_info("Intel-IOMMU: scalable mode supported\n");
462 intel_iommu_sm = 1;
Shaohua Libfd20f12017-04-26 09:18:35 -0700463 } else if (!strncmp(str, "tboot_noforce", 13)) {
464 printk(KERN_INFO
465 "Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
466 intel_iommu_tboot_noforce = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700467 }
468
469 str += strcspn(str, ",");
470 while (*str == ',')
471 str++;
472 }
473 return 0;
474}
475__setup("intel_iommu=", intel_iommu_setup);
476
477static struct kmem_cache *iommu_domain_cache;
478static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700479
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200480static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
481{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200482 struct dmar_domain **domains;
483 int idx = did >> 8;
484
485 domains = iommu->domains[idx];
486 if (!domains)
487 return NULL;
488
489 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200490}
491
492static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
493 struct dmar_domain *domain)
494{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200495 struct dmar_domain **domains;
496 int idx = did >> 8;
497
498 if (!iommu->domains[idx]) {
499 size_t size = 256 * sizeof(struct dmar_domain *);
500 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
501 }
502
503 domains = iommu->domains[idx];
504 if (WARN_ON(!domains))
505 return;
506 else
507 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200508}
509
Lu Baolu9ddbfb42018-07-14 15:46:57 +0800510void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700511{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700512 struct page *page;
513 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700514
Suresh Siddha4c923d42009-10-02 11:01:24 -0700515 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
516 if (page)
517 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700518 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700519}
520
Lu Baolu9ddbfb42018-07-14 15:46:57 +0800521void free_pgtable_page(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700522{
523 free_page((unsigned long)vaddr);
524}
525
526static inline void *alloc_domain_mem(void)
527{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900528 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700529}
530
Kay, Allen M38717942008-09-09 18:37:29 +0300531static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700532{
533 kmem_cache_free(iommu_domain_cache, vaddr);
534}
535
536static inline void * alloc_devinfo_mem(void)
537{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900538 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700539}
540
541static inline void free_devinfo_mem(void *vaddr)
542{
543 kmem_cache_free(iommu_devinfo_cache, vaddr);
544}
545
Jiang Liuab8dfe22014-07-11 14:19:27 +0800546static inline int domain_type_is_vm(struct dmar_domain *domain)
547{
548 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
549}
550
Joerg Roedel28ccce02015-07-21 14:45:31 +0200551static inline int domain_type_is_si(struct dmar_domain *domain)
552{
553 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
554}
555
Jiang Liuab8dfe22014-07-11 14:19:27 +0800556static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
557{
558 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
559 DOMAIN_FLAG_STATIC_IDENTITY);
560}
Weidong Han1b573682008-12-08 15:34:06 +0800561
Jiang Liu162d1b12014-07-11 14:19:35 +0800562static inline int domain_pfn_supported(struct dmar_domain *domain,
563 unsigned long pfn)
564{
565 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
566
567 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
568}
569
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700570static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800571{
572 unsigned long sagaw;
573 int agaw = -1;
574
575 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700576 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800577 agaw >= 0; agaw--) {
578 if (test_bit(agaw, &sagaw))
579 break;
580 }
581
582 return agaw;
583}
584
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700585/*
586 * Calculate max SAGAW for each iommu.
587 */
588int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
589{
590 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
591}
592
593/*
594 * calculate agaw for each iommu.
595 * "SAGAW" may be different across iommus, use a default agaw, and
596 * get a supported less agaw for iommus that don't support the default agaw.
597 */
598int iommu_calculate_agaw(struct intel_iommu *iommu)
599{
600 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
601}
602
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700603/* This functionin only returns single iommu in a domain */
Lu Baolu9ddbfb42018-07-14 15:46:57 +0800604struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
Weidong Han8c11e792008-12-08 15:29:22 +0800605{
606 int iommu_id;
607
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700608 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800609 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200610 for_each_domain_iommu(iommu_id, domain)
611 break;
612
Weidong Han8c11e792008-12-08 15:29:22 +0800613 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
614 return NULL;
615
616 return g_iommus[iommu_id];
617}
618
Weidong Han8e6040972008-12-08 15:49:06 +0800619static void domain_update_iommu_coherency(struct dmar_domain *domain)
620{
David Woodhoused0501962014-03-11 17:10:29 -0700621 struct dmar_drhd_unit *drhd;
622 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100623 bool found = false;
624 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800625
David Woodhoused0501962014-03-11 17:10:29 -0700626 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800627
Joerg Roedel29a27712015-07-21 17:17:12 +0200628 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100629 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800630 if (!ecap_coherent(g_iommus[i]->ecap)) {
631 domain->iommu_coherency = 0;
632 break;
633 }
Weidong Han8e6040972008-12-08 15:49:06 +0800634 }
David Woodhoused0501962014-03-11 17:10:29 -0700635 if (found)
636 return;
637
638 /* No hardware attached; use lowest common denominator */
639 rcu_read_lock();
640 for_each_active_iommu(iommu, drhd) {
641 if (!ecap_coherent(iommu->ecap)) {
642 domain->iommu_coherency = 0;
643 break;
644 }
645 }
646 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800647}
648
Jiang Liu161f6932014-07-11 14:19:37 +0800649static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100650{
Allen Kay8140a952011-10-14 12:32:17 -0700651 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800652 struct intel_iommu *iommu;
653 int ret = 1;
654
655 rcu_read_lock();
656 for_each_active_iommu(iommu, drhd) {
657 if (iommu != skip) {
658 if (!ecap_sc_support(iommu->ecap)) {
659 ret = 0;
660 break;
661 }
662 }
663 }
664 rcu_read_unlock();
665
666 return ret;
667}
668
669static int domain_update_iommu_superpage(struct intel_iommu *skip)
670{
671 struct dmar_drhd_unit *drhd;
672 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700673 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100674
675 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800676 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100677 }
678
Allen Kay8140a952011-10-14 12:32:17 -0700679 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800680 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700681 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800682 if (iommu != skip) {
683 mask &= cap_super_page_val(iommu->cap);
684 if (!mask)
685 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100686 }
687 }
Jiang Liu0e242612014-02-19 14:07:34 +0800688 rcu_read_unlock();
689
Jiang Liu161f6932014-07-11 14:19:37 +0800690 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100691}
692
Sheng Yang58c610b2009-03-18 15:33:05 +0800693/* Some capabilities may be different across iommus */
694static void domain_update_iommu_cap(struct dmar_domain *domain)
695{
696 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800697 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
698 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800699}
700
Sohil Mehta26b86092018-09-11 17:11:36 -0700701struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus,
702 u8 devfn, int alloc)
David Woodhouse03ecc322015-02-13 14:35:21 +0000703{
704 struct root_entry *root = &iommu->root_entry[bus];
705 struct context_entry *context;
706 u64 *entry;
707
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200708 entry = &root->lo;
Lu Baolu765b6a92018-12-10 09:58:55 +0800709 if (sm_supported(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000710 if (devfn >= 0x80) {
711 devfn -= 0x80;
712 entry = &root->hi;
713 }
714 devfn *= 2;
715 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000716 if (*entry & 1)
717 context = phys_to_virt(*entry & VTD_PAGE_MASK);
718 else {
719 unsigned long phy_addr;
720 if (!alloc)
721 return NULL;
722
723 context = alloc_pgtable_page(iommu->node);
724 if (!context)
725 return NULL;
726
727 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
728 phy_addr = virt_to_phys((void *)context);
729 *entry = phy_addr | 1;
730 __iommu_flush_cache(iommu, entry, sizeof(*entry));
731 }
732 return &context[devfn];
733}
734
David Woodhouse4ed6a542015-05-11 14:59:20 +0100735static int iommu_dummy(struct device *dev)
736{
737 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
738}
739
David Woodhouse156baca2014-03-09 14:00:57 -0700740static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800741{
742 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800743 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700744 struct device *tmp;
745 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800746 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800747 int i;
748
David Woodhouse4ed6a542015-05-11 14:59:20 +0100749 if (iommu_dummy(dev))
750 return NULL;
751
David Woodhouse156baca2014-03-09 14:00:57 -0700752 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700753 struct pci_dev *pf_pdev;
754
David Woodhouse156baca2014-03-09 14:00:57 -0700755 pdev = to_pci_dev(dev);
Jon Derrick5823e332017-08-30 15:05:59 -0600756
757#ifdef CONFIG_X86
758 /* VMD child devices currently cannot be handled individually */
759 if (is_vmd(pdev->bus))
760 return NULL;
761#endif
762
Ashok Raj1c387182016-10-21 15:32:05 -0700763 /* VFs aren't listed in scope tables; we need to look up
764 * the PF instead to find the IOMMU. */
765 pf_pdev = pci_physfn(pdev);
766 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700767 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100768 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700769 dev = &ACPI_COMPANION(dev)->dev;
770
Jiang Liu0e242612014-02-19 14:07:34 +0800771 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800772 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700773 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100774 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800775
Jiang Liub683b232014-02-19 14:07:32 +0800776 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700777 drhd->devices_cnt, i, tmp) {
778 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700779 /* For a VF use its original BDF# not that of the PF
780 * which we used for the IOMMU lookup. Strictly speaking
781 * we could do this for all PCI devices; we only need to
782 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen5003ae12017-03-01 21:02:50 +0100783 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700784 goto got_pdev;
785
David Woodhouse156baca2014-03-09 14:00:57 -0700786 *bus = drhd->devices[i].bus;
787 *devfn = drhd->devices[i].devfn;
788 goto out;
789 }
790
791 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000792 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700793
794 ptmp = to_pci_dev(tmp);
795 if (ptmp->subordinate &&
796 ptmp->subordinate->number <= pdev->bus->number &&
797 ptmp->subordinate->busn_res.end >= pdev->bus->number)
798 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100799 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800800
David Woodhouse156baca2014-03-09 14:00:57 -0700801 if (pdev && drhd->include_all) {
802 got_pdev:
803 *bus = pdev->bus->number;
804 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800805 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700806 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800807 }
Jiang Liub683b232014-02-19 14:07:32 +0800808 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700809 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800810 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800811
Jiang Liub683b232014-02-19 14:07:32 +0800812 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800813}
814
Weidong Han5331fe62008-12-08 23:00:00 +0800815static void domain_flush_cache(struct dmar_domain *domain,
816 void *addr, int size)
817{
818 if (!domain->iommu_coherency)
819 clflush_cache_range(addr, size);
820}
821
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700822static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
823{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700824 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000825 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700826 unsigned long flags;
827
828 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000829 context = iommu_context_addr(iommu, bus, devfn, 0);
830 if (context)
831 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700832 spin_unlock_irqrestore(&iommu->lock, flags);
833 return ret;
834}
835
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700836static void free_context_table(struct intel_iommu *iommu)
837{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700838 int i;
839 unsigned long flags;
840 struct context_entry *context;
841
842 spin_lock_irqsave(&iommu->lock, flags);
843 if (!iommu->root_entry) {
844 goto out;
845 }
846 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000847 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700848 if (context)
849 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000850
Lu Baolu765b6a92018-12-10 09:58:55 +0800851 if (!sm_supported(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +0000852 continue;
853
854 context = iommu_context_addr(iommu, i, 0x80, 0);
855 if (context)
856 free_pgtable_page(context);
857
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700858 }
859 free_pgtable_page(iommu->root_entry);
860 iommu->root_entry = NULL;
861out:
862 spin_unlock_irqrestore(&iommu->lock, flags);
863}
864
David Woodhouseb026fd22009-06-28 10:37:25 +0100865static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000866 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700867{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -0600868 struct dma_pte *parent, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700869 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700870 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700871
872 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200873
Jiang Liu162d1b12014-07-11 14:19:35 +0800874 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +0200875 /* Address beyond IOMMU's addressing capabilities. */
876 return NULL;
877
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700878 parent = domain->pgd;
879
David Woodhouse5cf0a762014-03-19 16:07:49 +0000880 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700881 void *tmp_page;
882
David Woodhouseb026fd22009-06-28 10:37:25 +0100883 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700884 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000885 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100886 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000887 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700888 break;
889
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000890 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100891 uint64_t pteval;
892
Suresh Siddha4c923d42009-10-02 11:01:24 -0700893 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700894
David Woodhouse206a73c2009-07-01 19:30:28 +0100895 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700896 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100897
David Woodhousec85994e2009-07-01 19:21:24 +0100898 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400899 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +0800900 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +0100901 /* Someone else set it while we were thinking; use theirs. */
902 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +0800903 else
David Woodhousec85994e2009-07-01 19:21:24 +0100904 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700905 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000906 if (level == 1)
907 break;
908
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000909 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700910 level--;
911 }
912
David Woodhouse5cf0a762014-03-19 16:07:49 +0000913 if (!*target_level)
914 *target_level = level;
915
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700916 return pte;
917}
918
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100919
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700920/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100921static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
922 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100923 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700924{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -0600925 struct dma_pte *parent, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700926 int total = agaw_to_level(domain->agaw);
927 int offset;
928
929 parent = domain->pgd;
930 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100931 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700932 pte = &parent[offset];
933 if (level == total)
934 return pte;
935
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100936 if (!dma_pte_present(pte)) {
937 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700938 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100939 }
940
Yijing Wange16922a2014-05-20 20:37:51 +0800941 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100942 *large_page = total;
943 return pte;
944 }
945
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000946 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700947 total--;
948 }
949 return NULL;
950}
951
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700952/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000953static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf52009-06-27 22:09:11 +0100954 unsigned long start_pfn,
955 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700956{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -0600957 unsigned int large_page;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100958 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700959
Jiang Liu162d1b12014-07-11 14:19:35 +0800960 BUG_ON(!domain_pfn_supported(domain, start_pfn));
961 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -0700962 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100963
David Woodhouse04b18e62009-06-27 19:15:01 +0100964 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700965 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100966 large_page = 1;
967 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100968 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100969 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100970 continue;
971 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100972 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100973 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100974 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100975 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100976 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
977
David Woodhouse310a5ab2009-06-28 18:52:20 +0100978 domain_flush_cache(domain, first_pte,
979 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700980
981 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700982}
983
Alex Williamson3269ee02013-06-15 10:27:19 -0600984static void dma_pte_free_level(struct dmar_domain *domain, int level,
David Dillowbc24c572017-06-28 19:42:23 -0700985 int retain_level, struct dma_pte *pte,
986 unsigned long pfn, unsigned long start_pfn,
987 unsigned long last_pfn)
Alex Williamson3269ee02013-06-15 10:27:19 -0600988{
989 pfn = max(start_pfn, pfn);
990 pte = &pte[pfn_level_offset(pfn, level)];
991
992 do {
993 unsigned long level_pfn;
994 struct dma_pte *level_pte;
995
996 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
997 goto next;
998
David Dillowf7116e12017-01-30 19:11:11 -0800999 level_pfn = pfn & level_mask(level);
Alex Williamson3269ee02013-06-15 10:27:19 -06001000 level_pte = phys_to_virt(dma_pte_addr(pte));
1001
David Dillowbc24c572017-06-28 19:42:23 -07001002 if (level > 2) {
1003 dma_pte_free_level(domain, level - 1, retain_level,
1004 level_pte, level_pfn, start_pfn,
1005 last_pfn);
1006 }
Alex Williamson3269ee02013-06-15 10:27:19 -06001007
David Dillowbc24c572017-06-28 19:42:23 -07001008 /*
1009 * Free the page table if we're below the level we want to
1010 * retain and the range covers the entire table.
1011 */
1012 if (level < retain_level && !(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001013 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001014 dma_clear_pte(pte);
1015 domain_flush_cache(domain, pte, sizeof(*pte));
1016 free_pgtable_page(level_pte);
1017 }
1018next:
1019 pfn += level_size(level);
1020 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1021}
1022
David Dillowbc24c572017-06-28 19:42:23 -07001023/*
1024 * clear last level (leaf) ptes and free page table pages below the
1025 * level we wish to keep intact.
1026 */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001027static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001028 unsigned long start_pfn,
David Dillowbc24c572017-06-28 19:42:23 -07001029 unsigned long last_pfn,
1030 int retain_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001031{
Jiang Liu162d1b12014-07-11 14:19:35 +08001032 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1033 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001034 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001035
Jiang Liud41a4ad2014-07-11 14:19:34 +08001036 dma_pte_clear_range(domain, start_pfn, last_pfn);
1037
David Woodhousef3a0a522009-06-30 03:40:07 +01001038 /* We don't need lock here; nobody else touches the iova range */
David Dillowbc24c572017-06-28 19:42:23 -07001039 dma_pte_free_level(domain, agaw_to_level(domain->agaw), retain_level,
Alex Williamson3269ee02013-06-15 10:27:19 -06001040 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001041
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001042 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001043 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001044 free_pgtable_page(domain->pgd);
1045 domain->pgd = NULL;
1046 }
1047}
1048
David Woodhouseea8ea462014-03-05 17:09:32 +00001049/* When a page at a given level is being unlinked from its parent, we don't
1050 need to *modify* it at all. All we need to do is make a list of all the
1051 pages which can be freed just as soon as we've flushed the IOTLB and we
1052 know the hardware page-walk will no longer touch them.
1053 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1054 be freed. */
1055static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1056 int level, struct dma_pte *pte,
1057 struct page *freelist)
1058{
1059 struct page *pg;
1060
1061 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1062 pg->freelist = freelist;
1063 freelist = pg;
1064
1065 if (level == 1)
1066 return freelist;
1067
Jiang Liuadeb2592014-04-09 10:20:39 +08001068 pte = page_address(pg);
1069 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001070 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1071 freelist = dma_pte_list_pagetables(domain, level - 1,
1072 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001073 pte++;
1074 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001075
1076 return freelist;
1077}
1078
1079static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1080 struct dma_pte *pte, unsigned long pfn,
1081 unsigned long start_pfn,
1082 unsigned long last_pfn,
1083 struct page *freelist)
1084{
1085 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1086
1087 pfn = max(start_pfn, pfn);
1088 pte = &pte[pfn_level_offset(pfn, level)];
1089
1090 do {
1091 unsigned long level_pfn;
1092
1093 if (!dma_pte_present(pte))
1094 goto next;
1095
1096 level_pfn = pfn & level_mask(level);
1097
1098 /* If range covers entire pagetable, free it */
1099 if (start_pfn <= level_pfn &&
1100 last_pfn >= level_pfn + level_size(level) - 1) {
1101 /* These suborbinate page tables are going away entirely. Don't
1102 bother to clear them; we're just going to *free* them. */
1103 if (level > 1 && !dma_pte_superpage(pte))
1104 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1105
1106 dma_clear_pte(pte);
1107 if (!first_pte)
1108 first_pte = pte;
1109 last_pte = pte;
1110 } else if (level > 1) {
1111 /* Recurse down into a level that isn't *entirely* obsolete */
1112 freelist = dma_pte_clear_level(domain, level - 1,
1113 phys_to_virt(dma_pte_addr(pte)),
1114 level_pfn, start_pfn, last_pfn,
1115 freelist);
1116 }
1117next:
1118 pfn += level_size(level);
1119 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1120
1121 if (first_pte)
1122 domain_flush_cache(domain, first_pte,
1123 (void *)++last_pte - (void *)first_pte);
1124
1125 return freelist;
1126}
1127
1128/* We can't just free the pages because the IOMMU may still be walking
1129 the page tables, and may have cached the intermediate levels. The
1130 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001131static struct page *domain_unmap(struct dmar_domain *domain,
1132 unsigned long start_pfn,
1133 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001134{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06001135 struct page *freelist;
David Woodhouseea8ea462014-03-05 17:09:32 +00001136
Jiang Liu162d1b12014-07-11 14:19:35 +08001137 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1138 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001139 BUG_ON(start_pfn > last_pfn);
1140
1141 /* we don't need lock here; nobody else touches the iova range */
1142 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1143 domain->pgd, 0, start_pfn, last_pfn, NULL);
1144
1145 /* free pgd */
1146 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1147 struct page *pgd_page = virt_to_page(domain->pgd);
1148 pgd_page->freelist = freelist;
1149 freelist = pgd_page;
1150
1151 domain->pgd = NULL;
1152 }
1153
1154 return freelist;
1155}
1156
Joerg Roedelb6904202015-08-13 11:32:18 +02001157static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001158{
1159 struct page *pg;
1160
1161 while ((pg = freelist)) {
1162 freelist = pg->freelist;
1163 free_pgtable_page(page_address(pg));
1164 }
1165}
1166
Joerg Roedel13cf0172017-08-11 11:40:10 +02001167static void iova_entry_free(unsigned long data)
1168{
1169 struct page *freelist = (struct page *)data;
1170
1171 dma_free_pagelist(freelist);
1172}
1173
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001174/* iommu handling */
1175static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1176{
1177 struct root_entry *root;
1178 unsigned long flags;
1179
Suresh Siddha4c923d42009-10-02 11:01:24 -07001180 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001181 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001182 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001183 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001184 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001185 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001186
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001187 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001188
1189 spin_lock_irqsave(&iommu->lock, flags);
1190 iommu->root_entry = root;
1191 spin_unlock_irqrestore(&iommu->lock, flags);
1192
1193 return 0;
1194}
1195
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001196static void iommu_set_root_entry(struct intel_iommu *iommu)
1197{
David Woodhouse03ecc322015-02-13 14:35:21 +00001198 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001199 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001200 unsigned long flag;
1201
David Woodhouse03ecc322015-02-13 14:35:21 +00001202 addr = virt_to_phys(iommu->root_entry);
Lu Baolu7373a8c2018-12-10 09:59:03 +08001203 if (sm_supported(iommu))
1204 addr |= DMA_RTADDR_SMT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001205
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001206 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001207 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001208
David Woodhousec416daa2009-05-10 20:30:58 +01001209 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001210
1211 /* Make sure hardware complete it */
1212 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001213 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001214
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001215 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001216}
1217
Lu Baolu6f7db752018-12-10 09:59:00 +08001218void iommu_flush_write_buffer(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001219{
1220 u32 val;
1221 unsigned long flag;
1222
David Woodhouse9af88142009-02-13 23:18:03 +00001223 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001224 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001225
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001226 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001227 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001228
1229 /* Make sure hardware complete it */
1230 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001231 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001232
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001233 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001234}
1235
1236/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001237static void __iommu_flush_context(struct intel_iommu *iommu,
1238 u16 did, u16 source_id, u8 function_mask,
1239 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001240{
1241 u64 val = 0;
1242 unsigned long flag;
1243
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001244 switch (type) {
1245 case DMA_CCMD_GLOBAL_INVL:
1246 val = DMA_CCMD_GLOBAL_INVL;
1247 break;
1248 case DMA_CCMD_DOMAIN_INVL:
1249 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1250 break;
1251 case DMA_CCMD_DEVICE_INVL:
1252 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1253 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1254 break;
1255 default:
1256 BUG();
1257 }
1258 val |= DMA_CCMD_ICC;
1259
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001260 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001261 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1262
1263 /* Make sure hardware complete it */
1264 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1265 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1266
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001267 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001268}
1269
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001270/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001271static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1272 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001273{
1274 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1275 u64 val = 0, val_iva = 0;
1276 unsigned long flag;
1277
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001278 switch (type) {
1279 case DMA_TLB_GLOBAL_FLUSH:
1280 /* global flush doesn't need set IVA_REG */
1281 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1282 break;
1283 case DMA_TLB_DSI_FLUSH:
1284 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1285 break;
1286 case DMA_TLB_PSI_FLUSH:
1287 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001288 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001289 val_iva = size_order | addr;
1290 break;
1291 default:
1292 BUG();
1293 }
1294 /* Note: set drain read/write */
1295#if 0
1296 /*
1297 * This is probably to be super secure.. Looks like we can
1298 * ignore it without any impact.
1299 */
1300 if (cap_read_drain(iommu->cap))
1301 val |= DMA_TLB_READ_DRAIN;
1302#endif
1303 if (cap_write_drain(iommu->cap))
1304 val |= DMA_TLB_WRITE_DRAIN;
1305
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001306 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001307 /* Note: Only uses first TLB reg currently */
1308 if (val_iva)
1309 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1310 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1311
1312 /* Make sure hardware complete it */
1313 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1314 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1315
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001316 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001317
1318 /* check IOTLB invalidation granularity */
1319 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001320 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001321 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001322 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001323 (unsigned long long)DMA_TLB_IIRG(type),
1324 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001325}
1326
David Woodhouse64ae8922014-03-09 12:52:30 -07001327static struct device_domain_info *
1328iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1329 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001330{
Yu Zhao93a23a72009-05-18 13:51:37 +08001331 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001332
Joerg Roedel55d94042015-07-22 16:50:40 +02001333 assert_spin_locked(&device_domain_lock);
1334
Yu Zhao93a23a72009-05-18 13:51:37 +08001335 if (!iommu->qi)
1336 return NULL;
1337
Yu Zhao93a23a72009-05-18 13:51:37 +08001338 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001339 if (info->iommu == iommu && info->bus == bus &&
1340 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001341 if (info->ats_supported && info->dev)
1342 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001343 break;
1344 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001345
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001346 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001347}
1348
Omer Peleg0824c592016-04-20 19:03:35 +03001349static void domain_update_iotlb(struct dmar_domain *domain)
1350{
1351 struct device_domain_info *info;
1352 bool has_iotlb_device = false;
1353
1354 assert_spin_locked(&device_domain_lock);
1355
1356 list_for_each_entry(info, &domain->devices, link) {
1357 struct pci_dev *pdev;
1358
1359 if (!info->dev || !dev_is_pci(info->dev))
1360 continue;
1361
1362 pdev = to_pci_dev(info->dev);
1363 if (pdev->ats_enabled) {
1364 has_iotlb_device = true;
1365 break;
1366 }
1367 }
1368
1369 domain->has_iotlb_device = has_iotlb_device;
1370}
1371
Yu Zhao93a23a72009-05-18 13:51:37 +08001372static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1373{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001374 struct pci_dev *pdev;
1375
Omer Peleg0824c592016-04-20 19:03:35 +03001376 assert_spin_locked(&device_domain_lock);
1377
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001378 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001379 return;
1380
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001381 pdev = to_pci_dev(info->dev);
Jacob Pan1c48db42018-06-07 09:57:00 -07001382 /* For IOMMU that supports device IOTLB throttling (DIT), we assign
1383 * PFSID to the invalidation desc of a VF such that IOMMU HW can gauge
1384 * queue depth at PF level. If DIT is not set, PFSID will be treated as
1385 * reserved, which should be set to 0.
1386 */
1387 if (!ecap_dit(info->iommu->ecap))
1388 info->pfsid = 0;
1389 else {
1390 struct pci_dev *pf_pdev;
1391
1392 /* pdev will be returned if device is not a vf */
1393 pf_pdev = pci_physfn(pdev);
1394 info->pfsid = PCI_DEVID(pf_pdev->bus->number, pf_pdev->devfn);
1395 }
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001396
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001397#ifdef CONFIG_INTEL_IOMMU_SVM
1398 /* The PCIe spec, in its wisdom, declares that the behaviour of
1399 the device if you enable PASID support after ATS support is
1400 undefined. So always enable PASID support on devices which
1401 have it, even if we can't yet know if we're ever going to
1402 use it. */
1403 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1404 info->pasid_enabled = 1;
1405
Kuppuswamy Sathyanarayanan1b84778a2019-02-19 11:04:52 -08001406 if (info->pri_supported &&
1407 (info->pasid_enabled ? pci_prg_resp_pasid_required(pdev) : 1) &&
1408 !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001409 info->pri_enabled = 1;
1410#endif
Mika Westerbergfb58fdc2018-10-29 13:47:08 +03001411 if (!pdev->untrusted && info->ats_supported &&
Kuppuswamy Sathyanarayanan61363c12019-02-19 11:06:10 -08001412 pci_ats_page_aligned(pdev) &&
Mika Westerbergfb58fdc2018-10-29 13:47:08 +03001413 !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001414 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001415 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001416 info->ats_qdep = pci_ats_queue_depth(pdev);
1417 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001418}
1419
1420static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1421{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001422 struct pci_dev *pdev;
1423
Omer Peleg0824c592016-04-20 19:03:35 +03001424 assert_spin_locked(&device_domain_lock);
1425
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001426 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001427 return;
1428
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001429 pdev = to_pci_dev(info->dev);
1430
1431 if (info->ats_enabled) {
1432 pci_disable_ats(pdev);
1433 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001434 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001435 }
1436#ifdef CONFIG_INTEL_IOMMU_SVM
1437 if (info->pri_enabled) {
1438 pci_disable_pri(pdev);
1439 info->pri_enabled = 0;
1440 }
1441 if (info->pasid_enabled) {
1442 pci_disable_pasid(pdev);
1443 info->pasid_enabled = 0;
1444 }
1445#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001446}
1447
1448static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1449 u64 addr, unsigned mask)
1450{
1451 u16 sid, qdep;
1452 unsigned long flags;
1453 struct device_domain_info *info;
1454
Omer Peleg0824c592016-04-20 19:03:35 +03001455 if (!domain->has_iotlb_device)
1456 return;
1457
Yu Zhao93a23a72009-05-18 13:51:37 +08001458 spin_lock_irqsave(&device_domain_lock, flags);
1459 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001460 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001461 continue;
1462
1463 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001464 qdep = info->ats_qdep;
Jacob Pan1c48db42018-06-07 09:57:00 -07001465 qi_flush_dev_iotlb(info->iommu, sid, info->pfsid,
1466 qdep, addr, mask);
Yu Zhao93a23a72009-05-18 13:51:37 +08001467 }
1468 spin_unlock_irqrestore(&device_domain_lock, flags);
1469}
1470
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001471static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1472 struct dmar_domain *domain,
1473 unsigned long pfn, unsigned int pages,
1474 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001475{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001476 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001477 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001478 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001479
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001480 BUG_ON(pages == 0);
1481
David Woodhouseea8ea462014-03-05 17:09:32 +00001482 if (ih)
1483 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001484 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001485 * Fallback to domain selective flush if no PSI support or the size is
1486 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001487 * PSI requires page size to be 2 ^ x, and the base address is naturally
1488 * aligned to the size
1489 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001490 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1491 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001492 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001493 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001494 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001495 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001496
1497 /*
Nadav Amit82653632010-04-01 13:24:40 +03001498 * In caching mode, changes of pages from non-present to present require
1499 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001500 */
Nadav Amit82653632010-04-01 13:24:40 +03001501 if (!cap_caching_mode(iommu->cap) || !map)
Peter Xu9d2e6502018-01-10 13:51:37 +08001502 iommu_flush_dev_iotlb(domain, addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001503}
1504
Peter Xueed91a02018-05-04 10:34:52 +08001505/* Notification for newly created mappings */
1506static inline void __mapping_notify_one(struct intel_iommu *iommu,
1507 struct dmar_domain *domain,
1508 unsigned long pfn, unsigned int pages)
1509{
1510 /* It's a non-present to present mapping. Only flush if caching mode */
1511 if (cap_caching_mode(iommu->cap))
1512 iommu_flush_iotlb_psi(iommu, domain, pfn, pages, 0, 1);
1513 else
1514 iommu_flush_write_buffer(iommu);
1515}
1516
Joerg Roedel13cf0172017-08-11 11:40:10 +02001517static void iommu_flush_iova(struct iova_domain *iovad)
1518{
1519 struct dmar_domain *domain;
1520 int idx;
1521
1522 domain = container_of(iovad, struct dmar_domain, iovad);
1523
1524 for_each_domain_iommu(idx, domain) {
1525 struct intel_iommu *iommu = g_iommus[idx];
1526 u16 did = domain->iommu_did[iommu->seq_id];
1527
1528 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
1529
1530 if (!cap_caching_mode(iommu->cap))
1531 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1532 0, MAX_AGAW_PFN_WIDTH);
1533 }
1534}
1535
mark grossf8bab732008-02-08 04:18:38 -08001536static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1537{
1538 u32 pmen;
1539 unsigned long flags;
1540
Lu Baolu5bb71fc72019-03-20 09:58:33 +08001541 if (!cap_plmr(iommu->cap) && !cap_phmr(iommu->cap))
1542 return;
1543
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001544 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001545 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1546 pmen &= ~DMA_PMEN_EPM;
1547 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1548
1549 /* wait for the protected region status bit to clear */
1550 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1551 readl, !(pmen & DMA_PMEN_PRS), pmen);
1552
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001553 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001554}
1555
Jiang Liu2a41cce2014-07-11 14:19:33 +08001556static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001557{
1558 u32 sts;
1559 unsigned long flags;
1560
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001561 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001562 iommu->gcmd |= DMA_GCMD_TE;
1563 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001564
1565 /* Make sure hardware complete it */
1566 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001567 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001568
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001569 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001570}
1571
Jiang Liu2a41cce2014-07-11 14:19:33 +08001572static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001573{
1574 u32 sts;
1575 unsigned long flag;
1576
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001577 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001578 iommu->gcmd &= ~DMA_GCMD_TE;
1579 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1580
1581 /* Make sure hardware complete it */
1582 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001583 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001584
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001585 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001586}
1587
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001588
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001589static int iommu_init_domains(struct intel_iommu *iommu)
1590{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001591 u32 ndomains, nlongs;
1592 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001593
1594 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001595 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001596 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001597 nlongs = BITS_TO_LONGS(ndomains);
1598
Donald Dutile94a91b502009-08-20 16:51:34 -04001599 spin_lock_init(&iommu->lock);
1600
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001601 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1602 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001603 pr_err("%s: Allocating domain id array failed\n",
1604 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001605 return -ENOMEM;
1606 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001607
Wei Yang86f004c2016-05-21 02:41:51 +00001608 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001609 iommu->domains = kzalloc(size, GFP_KERNEL);
1610
1611 if (iommu->domains) {
1612 size = 256 * sizeof(struct dmar_domain *);
1613 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1614 }
1615
1616 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001617 pr_err("%s: Allocating domain array failed\n",
1618 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001619 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001620 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001621 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001622 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001623 return -ENOMEM;
1624 }
1625
Joerg Roedel8bf47812015-07-21 10:41:21 +02001626
1627
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001628 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001629 * If Caching mode is set, then invalid translations are tagged
1630 * with domain-id 0, hence we need to pre-allocate it. We also
1631 * use domain-id 0 as a marker for non-allocated domain-id, so
1632 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001633 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001634 set_bit(0, iommu->domain_ids);
1635
Lu Baolu3b33d4a2018-12-10 09:58:59 +08001636 /*
1637 * Vt-d spec rev3.0 (section 6.2.3.1) requires that each pasid
1638 * entry for first-level or pass-through translation modes should
1639 * be programmed with a domain id different from those used for
1640 * second-level or nested translation. We reserve a domain id for
1641 * this purpose.
1642 */
1643 if (sm_supported(iommu))
1644 set_bit(FLPT_DEFAULT_DID, iommu->domain_ids);
1645
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001646 return 0;
1647}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001648
Jiang Liuffebeb42014-11-09 22:48:02 +08001649static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001650{
Joerg Roedel29a27712015-07-21 17:17:12 +02001651 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001652 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653
Joerg Roedel29a27712015-07-21 17:17:12 +02001654 if (!iommu->domains || !iommu->domain_ids)
1655 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001656
Joerg Roedelbea64032016-11-08 15:08:26 +01001657again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001658 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001659 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1660 struct dmar_domain *domain;
1661
1662 if (info->iommu != iommu)
1663 continue;
1664
1665 if (!info->dev || !info->domain)
1666 continue;
1667
1668 domain = info->domain;
1669
Joerg Roedelbea64032016-11-08 15:08:26 +01001670 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001671
Joerg Roedelbea64032016-11-08 15:08:26 +01001672 if (!domain_type_is_vm_or_si(domain)) {
1673 /*
1674 * The domain_exit() function can't be called under
1675 * device_domain_lock, as it takes this lock itself.
1676 * So release the lock here and re-run the loop
1677 * afterwards.
1678 */
1679 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001680 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001681 goto again;
1682 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001683 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001684 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685
1686 if (iommu->gcmd & DMA_GCMD_TE)
1687 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001688}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001689
Jiang Liuffebeb42014-11-09 22:48:02 +08001690static void free_dmar_iommu(struct intel_iommu *iommu)
1691{
1692 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001693 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001694 int i;
1695
1696 for (i = 0; i < elems; i++)
1697 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001698 kfree(iommu->domains);
1699 kfree(iommu->domain_ids);
1700 iommu->domains = NULL;
1701 iommu->domain_ids = NULL;
1702 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001703
Weidong Hand9630fe2008-12-08 11:06:32 +08001704 g_iommus[iommu->seq_id] = NULL;
1705
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001706 /* free context mapping */
1707 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001708
1709#ifdef CONFIG_INTEL_IOMMU_SVM
Lu Baolu765b6a92018-12-10 09:58:55 +08001710 if (pasid_supported(iommu)) {
David Woodhousea222a7f2015-10-07 23:35:18 +01001711 if (ecap_prs(iommu->ecap))
1712 intel_svm_finish_prq(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001713 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001714#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001715}
1716
Jiang Liuab8dfe22014-07-11 14:19:27 +08001717static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001718{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001719 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001720
1721 domain = alloc_domain_mem();
1722 if (!domain)
1723 return NULL;
1724
Jiang Liuab8dfe22014-07-11 14:19:27 +08001725 memset(domain, 0, sizeof(*domain));
Anshuman Khandual98fa15f2019-03-05 15:42:58 -08001726 domain->nid = NUMA_NO_NODE;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001727 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001728 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001729 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001730
1731 return domain;
1732}
1733
Joerg Roedeld160aca2015-07-22 11:52:53 +02001734/* Must be called with iommu->lock */
1735static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001736 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001737{
Jiang Liu44bde612014-07-11 14:19:29 +08001738 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001739 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001740
Joerg Roedel55d94042015-07-22 16:50:40 +02001741 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001742 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001743
Joerg Roedel29a27712015-07-21 17:17:12 +02001744 domain->iommu_refcnt[iommu->seq_id] += 1;
1745 domain->iommu_count += 1;
1746 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001747 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001748 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1749
1750 if (num >= ndomains) {
1751 pr_err("%s: No free domain ids\n", iommu->name);
1752 domain->iommu_refcnt[iommu->seq_id] -= 1;
1753 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001754 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001755 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001756
Joerg Roedeld160aca2015-07-22 11:52:53 +02001757 set_bit(num, iommu->domain_ids);
1758 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001759
Joerg Roedeld160aca2015-07-22 11:52:53 +02001760 domain->iommu_did[iommu->seq_id] = num;
1761 domain->nid = iommu->node;
1762
Jiang Liufb170fb2014-07-11 14:19:28 +08001763 domain_update_iommu_cap(domain);
1764 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001765
Joerg Roedel55d94042015-07-22 16:50:40 +02001766 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001767}
1768
1769static int domain_detach_iommu(struct dmar_domain *domain,
1770 struct intel_iommu *iommu)
1771{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06001772 int num, count;
Jiang Liufb170fb2014-07-11 14:19:28 +08001773
Joerg Roedel55d94042015-07-22 16:50:40 +02001774 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001775 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001776
Joerg Roedel29a27712015-07-21 17:17:12 +02001777 domain->iommu_refcnt[iommu->seq_id] -= 1;
1778 count = --domain->iommu_count;
1779 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001780 num = domain->iommu_did[iommu->seq_id];
1781 clear_bit(num, iommu->domain_ids);
1782 set_iommu_domain(iommu, num, NULL);
1783
Jiang Liufb170fb2014-07-11 14:19:28 +08001784 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001785 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001786 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001787
1788 return count;
1789}
1790
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001791static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001792static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001793
Joseph Cihula51a63e62011-03-21 11:04:24 -07001794static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001795{
1796 struct pci_dev *pdev = NULL;
1797 struct iova *iova;
1798 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001799
Zhen Leiaa3ac942017-09-21 16:52:45 +01001800 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001801
Mark Gross8a443df2008-03-04 14:59:31 -08001802 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1803 &reserved_rbtree_key);
1804
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001805 /* IOAPIC ranges shouldn't be accessed by DMA */
1806 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1807 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001808 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001809 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001810 return -ENODEV;
1811 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001812
1813 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1814 for_each_pci_dev(pdev) {
1815 struct resource *r;
1816
1817 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1818 r = &pdev->resource[i];
1819 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1820 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001821 iova = reserve_iova(&reserved_iova_list,
1822 IOVA_PFN(r->start),
1823 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001824 if (!iova) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06001825 pci_err(pdev, "Reserve iova for %pR failed\n", r);
Joseph Cihula51a63e62011-03-21 11:04:24 -07001826 return -ENODEV;
1827 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001828 }
1829 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001830 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001831}
1832
1833static void domain_reserve_special_ranges(struct dmar_domain *domain)
1834{
1835 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1836}
1837
1838static inline int guestwidth_to_adjustwidth(int gaw)
1839{
1840 int agaw;
1841 int r = (gaw - 12) % 9;
1842
1843 if (r == 0)
1844 agaw = gaw;
1845 else
1846 agaw = gaw + 9 - r;
1847 if (agaw > 64)
1848 agaw = 64;
1849 return agaw;
1850}
1851
Joerg Roedeldc534b22015-07-22 12:44:02 +02001852static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1853 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001854{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001855 int adjust_width, agaw;
1856 unsigned long sagaw;
Joerg Roedel13cf0172017-08-11 11:40:10 +02001857 int err;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001858
Zhen Leiaa3ac942017-09-21 16:52:45 +01001859 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel13cf0172017-08-11 11:40:10 +02001860
1861 err = init_iova_flush_queue(&domain->iovad,
1862 iommu_flush_iova, iova_entry_free);
1863 if (err)
1864 return err;
1865
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001866 domain_reserve_special_ranges(domain);
1867
1868 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001869 if (guest_width > cap_mgaw(iommu->cap))
1870 guest_width = cap_mgaw(iommu->cap);
1871 domain->gaw = guest_width;
1872 adjust_width = guestwidth_to_adjustwidth(guest_width);
1873 agaw = width_to_agaw(adjust_width);
1874 sagaw = cap_sagaw(iommu->cap);
1875 if (!test_bit(agaw, &sagaw)) {
1876 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001877 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001878 agaw = find_next_bit(&sagaw, 5, agaw);
1879 if (agaw >= 5)
1880 return -ENODEV;
1881 }
1882 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001883
Weidong Han8e6040972008-12-08 15:49:06 +08001884 if (ecap_coherent(iommu->ecap))
1885 domain->iommu_coherency = 1;
1886 else
1887 domain->iommu_coherency = 0;
1888
Sheng Yang58c610b2009-03-18 15:33:05 +08001889 if (ecap_sc_support(iommu->ecap))
1890 domain->iommu_snooping = 1;
1891 else
1892 domain->iommu_snooping = 0;
1893
David Woodhouse214e39a2014-03-19 10:38:49 +00001894 if (intel_iommu_superpage)
1895 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1896 else
1897 domain->iommu_superpage = 0;
1898
Suresh Siddha4c923d42009-10-02 11:01:24 -07001899 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001900
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001901 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001902 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903 if (!domain->pgd)
1904 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001905 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001906 return 0;
1907}
1908
1909static void domain_exit(struct dmar_domain *domain)
1910{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06001911 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001912
Joerg Roedeld160aca2015-07-22 11:52:53 +02001913 /* Remove associated devices and clear attached or cached domains */
1914 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001915 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001916 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08001917
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001918 /* destroy iovas */
1919 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001920
David Woodhouseea8ea462014-03-05 17:09:32 +00001921 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001922
David Woodhouseea8ea462014-03-05 17:09:32 +00001923 dma_free_pagelist(freelist);
1924
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001925 free_domain_mem(domain);
1926}
1927
Lu Baolu7373a8c2018-12-10 09:59:03 +08001928/*
1929 * Get the PASID directory size for scalable mode context entry.
1930 * Value of X in the PDTS field of a scalable mode context entry
1931 * indicates PASID directory with 2^(X + 7) entries.
1932 */
1933static inline unsigned long context_get_sm_pds(struct pasid_table *table)
1934{
1935 int pds, max_pde;
1936
1937 max_pde = table->max_pasid >> PASID_PDE_SHIFT;
1938 pds = find_first_bit((unsigned long *)&max_pde, MAX_NR_PASID_BITS);
1939 if (pds < 7)
1940 return 0;
1941
1942 return pds - 7;
1943}
1944
1945/*
1946 * Set the RID_PASID field of a scalable mode context entry. The
1947 * IOMMU hardware will use the PASID value set in this field for
1948 * DMA translations of DMA requests without PASID.
1949 */
1950static inline void
1951context_set_sm_rid2pasid(struct context_entry *context, unsigned long pasid)
1952{
1953 context->hi |= pasid & ((1 << 20) - 1);
1954 context->hi |= (1 << 20);
1955}
1956
1957/*
1958 * Set the DTE(Device-TLB Enable) field of a scalable mode context
1959 * entry.
1960 */
1961static inline void context_set_sm_dte(struct context_entry *context)
1962{
1963 context->lo |= (1 << 2);
1964}
1965
1966/*
1967 * Set the PRE(Page Request Enable) field of a scalable mode context
1968 * entry.
1969 */
1970static inline void context_set_sm_pre(struct context_entry *context)
1971{
1972 context->lo |= (1 << 4);
1973}
1974
1975/* Convert value to context PASID directory size field coding. */
1976#define context_pdts(pds) (((pds) & 0x7) << 9)
1977
David Woodhouse64ae8922014-03-09 12:52:30 -07001978static int domain_context_mapping_one(struct dmar_domain *domain,
1979 struct intel_iommu *iommu,
Lu Baoluca6e3222018-12-10 09:59:02 +08001980 struct pasid_table *table,
Joerg Roedel28ccce02015-07-21 14:45:31 +02001981 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001982{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001983 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02001984 int translation = CONTEXT_TT_MULTI_LEVEL;
1985 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001986 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001987 unsigned long flags;
Lu Baolu7373a8c2018-12-10 09:59:03 +08001988 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02001989
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001990 WARN_ON(did == 0);
1991
Joerg Roedel28ccce02015-07-21 14:45:31 +02001992 if (hw_pass_through && domain_type_is_si(domain))
1993 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001994
1995 pr_debug("Set context mapping for %02x:%02x.%d\n",
1996 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001997
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001998 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08001999
Joerg Roedel55d94042015-07-22 16:50:40 +02002000 spin_lock_irqsave(&device_domain_lock, flags);
2001 spin_lock(&iommu->lock);
2002
2003 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002004 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002005 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002006 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002007
Joerg Roedel55d94042015-07-22 16:50:40 +02002008 ret = 0;
2009 if (context_present(context))
2010 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002011
Xunlei Pangaec0e862016-12-05 20:09:07 +08002012 /*
2013 * For kdump cases, old valid entries may be cached due to the
2014 * in-flight DMA and copied pgtable, but there is no unmapping
2015 * behaviour for them, thus we need an explicit cache flush for
2016 * the newly-mapped device. For kdump, at this point, the device
2017 * is supposed to finish reset at its driver probe stage, so no
2018 * in-flight DMA will exist, and we don't need to worry anymore
2019 * hereafter.
2020 */
2021 if (context_copied(context)) {
2022 u16 did_old = context_domain_id(context);
2023
Christos Gkekasb117e032017-10-08 23:33:31 +01002024 if (did_old < cap_ndoms(iommu->cap)) {
Xunlei Pangaec0e862016-12-05 20:09:07 +08002025 iommu->flush.flush_context(iommu, did_old,
2026 (((u16)bus) << 8) | devfn,
2027 DMA_CCMD_MASK_NOBIT,
2028 DMA_CCMD_DEVICE_INVL);
KarimAllah Ahmedf73a7ee2017-05-05 11:39:59 -07002029 iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
2030 DMA_TLB_DSI_FLUSH);
2031 }
Xunlei Pangaec0e862016-12-05 20:09:07 +08002032 }
2033
Joerg Roedelde24e552015-07-21 14:53:04 +02002034 context_clear_entry(context);
Weidong Hanea6606b2008-12-08 23:08:15 +08002035
Lu Baolu7373a8c2018-12-10 09:59:03 +08002036 if (sm_supported(iommu)) {
2037 unsigned long pds;
Joerg Roedelde24e552015-07-21 14:53:04 +02002038
Lu Baolu7373a8c2018-12-10 09:59:03 +08002039 WARN_ON(!table);
2040
2041 /* Setup the PASID DIR pointer: */
2042 pds = context_get_sm_pds(table);
2043 context->lo = (u64)virt_to_phys(table->table) |
2044 context_pdts(pds);
2045
2046 /* Setup the RID_PASID field: */
2047 context_set_sm_rid2pasid(context, PASID_RID2PASID);
2048
2049 /*
2050 * Setup the Device-TLB enable bit and Page request
2051 * Enable bit:
2052 */
David Woodhouse64ae8922014-03-09 12:52:30 -07002053 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002054 if (info && info->ats_supported)
Lu Baolu7373a8c2018-12-10 09:59:03 +08002055 context_set_sm_dte(context);
2056 if (info && info->pri_supported)
2057 context_set_sm_pre(context);
Joerg Roedelde24e552015-07-21 14:53:04 +02002058 } else {
Lu Baolu7373a8c2018-12-10 09:59:03 +08002059 struct dma_pte *pgd = domain->pgd;
2060 int agaw;
2061
2062 context_set_domain_id(context, did);
Lu Baolu7373a8c2018-12-10 09:59:03 +08002063
2064 if (translation != CONTEXT_TT_PASS_THROUGH) {
2065 /*
2066 * Skip top levels of page tables for iommu which has
2067 * less agaw than default. Unnecessary for PT mode.
2068 */
2069 for (agaw = domain->agaw; agaw > iommu->agaw; agaw--) {
2070 ret = -ENOMEM;
2071 pgd = phys_to_virt(dma_pte_addr(pgd));
2072 if (!dma_pte_present(pgd))
2073 goto out_unlock;
2074 }
2075
2076 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
2077 if (info && info->ats_supported)
2078 translation = CONTEXT_TT_DEV_IOTLB;
2079 else
2080 translation = CONTEXT_TT_MULTI_LEVEL;
2081
2082 context_set_address_root(context, virt_to_phys(pgd));
2083 context_set_address_width(context, agaw);
2084 } else {
2085 /*
2086 * In pass through mode, AW must be programmed to
2087 * indicate the largest AGAW value supported by
2088 * hardware. And ASR is ignored by hardware.
2089 */
2090 context_set_address_width(context, iommu->msagaw);
2091 }
Lu Baolu41b80db2019-03-01 11:23:11 +08002092
2093 context_set_translation_type(context, translation);
Yu Zhao93a23a72009-05-18 13:51:37 +08002094 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002095
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002096 context_set_fault_enable(context);
2097 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002098 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002099
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002100 /*
2101 * It's a non-present to present mapping. If hardware doesn't cache
2102 * non-present entry we only need to flush the write-buffer. If the
2103 * _does_ cache non-present entries, then it does so in the special
2104 * domain #0, which we have to flush:
2105 */
2106 if (cap_caching_mode(iommu->cap)) {
2107 iommu->flush.flush_context(iommu, 0,
2108 (((u16)bus) << 8) | devfn,
2109 DMA_CCMD_MASK_NOBIT,
2110 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002111 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002112 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002113 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002114 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002115 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002116
Joerg Roedel55d94042015-07-22 16:50:40 +02002117 ret = 0;
2118
2119out_unlock:
2120 spin_unlock(&iommu->lock);
2121 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002122
Wei Yang5c365d12016-07-13 13:53:21 +00002123 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002124}
2125
Alex Williamson579305f2014-07-03 09:51:43 -06002126struct domain_context_mapping_data {
2127 struct dmar_domain *domain;
2128 struct intel_iommu *iommu;
Lu Baoluca6e3222018-12-10 09:59:02 +08002129 struct pasid_table *table;
Alex Williamson579305f2014-07-03 09:51:43 -06002130};
2131
2132static int domain_context_mapping_cb(struct pci_dev *pdev,
2133 u16 alias, void *opaque)
2134{
2135 struct domain_context_mapping_data *data = opaque;
2136
2137 return domain_context_mapping_one(data->domain, data->iommu,
Lu Baoluca6e3222018-12-10 09:59:02 +08002138 data->table, PCI_BUS_NUM(alias),
2139 alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002140}
2141
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002142static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002143domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002144{
Lu Baoluca6e3222018-12-10 09:59:02 +08002145 struct domain_context_mapping_data data;
2146 struct pasid_table *table;
David Woodhouse64ae8922014-03-09 12:52:30 -07002147 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002148 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002149
David Woodhousee1f167f2014-03-09 15:24:46 -07002150 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002151 if (!iommu)
2152 return -ENODEV;
2153
Lu Baoluca6e3222018-12-10 09:59:02 +08002154 table = intel_pasid_get_table(dev);
2155
Alex Williamson579305f2014-07-03 09:51:43 -06002156 if (!dev_is_pci(dev))
Lu Baoluca6e3222018-12-10 09:59:02 +08002157 return domain_context_mapping_one(domain, iommu, table,
2158 bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002159
2160 data.domain = domain;
2161 data.iommu = iommu;
Lu Baoluca6e3222018-12-10 09:59:02 +08002162 data.table = table;
Alex Williamson579305f2014-07-03 09:51:43 -06002163
2164 return pci_for_each_dma_alias(to_pci_dev(dev),
2165 &domain_context_mapping_cb, &data);
2166}
2167
2168static int domain_context_mapped_cb(struct pci_dev *pdev,
2169 u16 alias, void *opaque)
2170{
2171 struct intel_iommu *iommu = opaque;
2172
2173 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002174}
2175
David Woodhousee1f167f2014-03-09 15:24:46 -07002176static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002177{
Weidong Han5331fe62008-12-08 23:00:00 +08002178 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002179 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002180
David Woodhousee1f167f2014-03-09 15:24:46 -07002181 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002182 if (!iommu)
2183 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002184
Alex Williamson579305f2014-07-03 09:51:43 -06002185 if (!dev_is_pci(dev))
2186 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002187
Alex Williamson579305f2014-07-03 09:51:43 -06002188 return !pci_for_each_dma_alias(to_pci_dev(dev),
2189 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002190}
2191
Fenghua Yuf5329592009-08-04 15:09:37 -07002192/* Returns a number of VTD pages, but aligned to MM page size */
2193static inline unsigned long aligned_nrpages(unsigned long host_addr,
2194 size_t size)
2195{
2196 host_addr &= ~PAGE_MASK;
2197 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2198}
2199
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002200/* Return largest possible superpage level for a given mapping */
2201static inline int hardware_largepage_caps(struct dmar_domain *domain,
2202 unsigned long iov_pfn,
2203 unsigned long phy_pfn,
2204 unsigned long pages)
2205{
2206 int support, level = 1;
2207 unsigned long pfnmerge;
2208
2209 support = domain->iommu_superpage;
2210
2211 /* To use a large page, the virtual *and* physical addresses
2212 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2213 of them will mean we have to use smaller pages. So just
2214 merge them and check both at once. */
2215 pfnmerge = iov_pfn | phy_pfn;
2216
2217 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2218 pages >>= VTD_STRIDE_SHIFT;
2219 if (!pages)
2220 break;
2221 pfnmerge >>= VTD_STRIDE_SHIFT;
2222 level++;
2223 support--;
2224 }
2225 return level;
2226}
2227
David Woodhouse9051aa02009-06-29 12:30:54 +01002228static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2229 struct scatterlist *sg, unsigned long phys_pfn,
2230 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002231{
2232 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002233 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002234 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002235 unsigned int largepage_lvl = 0;
2236 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002237
Jiang Liu162d1b12014-07-11 14:19:35 +08002238 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002239
2240 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2241 return -EINVAL;
2242
2243 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2244
Jiang Liucc4f14a2014-11-26 09:42:10 +08002245 if (!sg) {
2246 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002247 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2248 }
2249
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002250 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002251 uint64_t tmp;
2252
David Woodhousee1605492009-06-29 11:17:38 +01002253 if (!sg_res) {
Robin Murphy29a90b72017-09-28 15:14:01 +01002254 unsigned int pgoff = sg->offset & ~PAGE_MASK;
2255
Fenghua Yuf5329592009-08-04 15:09:37 -07002256 sg_res = aligned_nrpages(sg->offset, sg->length);
Robin Murphy29a90b72017-09-28 15:14:01 +01002257 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + pgoff;
David Woodhousee1605492009-06-29 11:17:38 +01002258 sg->dma_length = sg->length;
Robin Murphy29a90b72017-09-28 15:14:01 +01002259 pteval = (sg_phys(sg) - pgoff) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002260 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002261 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002262
David Woodhousee1605492009-06-29 11:17:38 +01002263 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002264 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2265
David Woodhouse5cf0a762014-03-19 16:07:49 +00002266 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002267 if (!pte)
2268 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002269 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002270 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002271 unsigned long nr_superpages, end_pfn;
2272
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002273 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002274 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002275
2276 nr_superpages = sg_res / lvl_pages;
2277 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2278
Jiang Liud41a4ad2014-07-11 14:19:34 +08002279 /*
2280 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002281 * removed to make room for superpage(s).
David Dillowbc24c572017-06-28 19:42:23 -07002282 * We're adding new large pages, so make sure
2283 * we don't remove their parent tables.
Jiang Liud41a4ad2014-07-11 14:19:34 +08002284 */
David Dillowbc24c572017-06-28 19:42:23 -07002285 dma_pte_free_pagetable(domain, iov_pfn, end_pfn,
2286 largepage_lvl + 1);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002287 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002288 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002289 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002290
David Woodhousee1605492009-06-29 11:17:38 +01002291 }
2292 /* We don't need lock here, nobody else
2293 * touches the iova range
2294 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002295 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002296 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002297 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002298 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2299 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002300 if (dumps) {
2301 dumps--;
2302 debug_dma_dump_mappings(NULL);
2303 }
2304 WARN_ON(1);
2305 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002306
2307 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2308
2309 BUG_ON(nr_pages < lvl_pages);
2310 BUG_ON(sg_res < lvl_pages);
2311
2312 nr_pages -= lvl_pages;
2313 iov_pfn += lvl_pages;
2314 phys_pfn += lvl_pages;
2315 pteval += lvl_pages * VTD_PAGE_SIZE;
2316 sg_res -= lvl_pages;
2317
2318 /* If the next PTE would be the first in a new page, then we
2319 need to flush the cache on the entries we've just written.
2320 And then we'll need to recalculate 'pte', so clear it and
2321 let it get set again in the if (!pte) block above.
2322
2323 If we're done (!nr_pages) we need to flush the cache too.
2324
2325 Also if we've been setting superpages, we may need to
2326 recalculate 'pte' and switch back to smaller pages for the
2327 end of the mapping, if the trailing size is not enough to
2328 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002329 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002330 if (!nr_pages || first_pte_in_page(pte) ||
2331 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002332 domain_flush_cache(domain, first_pte,
2333 (void *)pte - (void *)first_pte);
2334 pte = NULL;
2335 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002336
2337 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002338 sg = sg_next(sg);
2339 }
2340 return 0;
2341}
2342
Peter Xu87684fd2018-05-04 10:34:53 +08002343static int domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2344 struct scatterlist *sg, unsigned long phys_pfn,
2345 unsigned long nr_pages, int prot)
2346{
2347 int ret;
2348 struct intel_iommu *iommu;
2349
2350 /* Do the real mapping first */
2351 ret = __domain_mapping(domain, iov_pfn, sg, phys_pfn, nr_pages, prot);
2352 if (ret)
2353 return ret;
2354
2355 /* Notify about the new mapping */
2356 if (domain_type_is_vm(domain)) {
2357 /* VM typed domains can have more than one IOMMUs */
2358 int iommu_id;
2359 for_each_domain_iommu(iommu_id, domain) {
2360 iommu = g_iommus[iommu_id];
2361 __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
2362 }
2363 } else {
2364 /* General domains only have one IOMMU */
2365 iommu = domain_get_iommu(domain);
2366 __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
2367 }
2368
2369 return 0;
2370}
2371
David Woodhouse9051aa02009-06-29 12:30:54 +01002372static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2373 struct scatterlist *sg, unsigned long nr_pages,
2374 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002375{
Peter Xu87684fd2018-05-04 10:34:53 +08002376 return domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
David Woodhouse9051aa02009-06-29 12:30:54 +01002377}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002378
David Woodhouse9051aa02009-06-29 12:30:54 +01002379static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2380 unsigned long phys_pfn, unsigned long nr_pages,
2381 int prot)
2382{
Peter Xu87684fd2018-05-04 10:34:53 +08002383 return domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002384}
2385
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002386static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002387{
Filippo Sironi50822192017-08-31 10:58:11 +02002388 unsigned long flags;
2389 struct context_entry *context;
2390 u16 did_old;
2391
Weidong Hanc7151a82008-12-08 22:51:37 +08002392 if (!iommu)
2393 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002394
Filippo Sironi50822192017-08-31 10:58:11 +02002395 spin_lock_irqsave(&iommu->lock, flags);
2396 context = iommu_context_addr(iommu, bus, devfn, 0);
2397 if (!context) {
2398 spin_unlock_irqrestore(&iommu->lock, flags);
2399 return;
2400 }
2401 did_old = context_domain_id(context);
2402 context_clear_entry(context);
2403 __iommu_flush_cache(iommu, context, sizeof(*context));
2404 spin_unlock_irqrestore(&iommu->lock, flags);
2405 iommu->flush.flush_context(iommu,
2406 did_old,
2407 (((u16)bus) << 8) | devfn,
2408 DMA_CCMD_MASK_NOBIT,
2409 DMA_CCMD_DEVICE_INVL);
2410 iommu->flush.flush_iotlb(iommu,
2411 did_old,
2412 0,
2413 0,
2414 DMA_TLB_DSI_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002415}
2416
David Woodhouse109b9b02012-05-25 17:43:02 +01002417static inline void unlink_domain_info(struct device_domain_info *info)
2418{
2419 assert_spin_locked(&device_domain_lock);
2420 list_del(&info->link);
2421 list_del(&info->global);
2422 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002423 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002424}
2425
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002426static void domain_remove_dev_info(struct dmar_domain *domain)
2427{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002428 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002429 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002430
2431 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002432 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002433 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002434 spin_unlock_irqrestore(&device_domain_lock, flags);
2435}
2436
2437/*
2438 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002439 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002440 */
David Woodhouse1525a292014-03-06 16:19:30 +00002441static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002442{
2443 struct device_domain_info *info;
2444
2445 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002446 info = dev->archdata.iommu;
Peter Xub316d022017-05-22 18:28:51 +08002447 if (likely(info))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002448 return info->domain;
2449 return NULL;
2450}
2451
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002452static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002453dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2454{
2455 struct device_domain_info *info;
2456
2457 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002458 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002459 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002460 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002461
2462 return NULL;
2463}
2464
Joerg Roedel5db31562015-07-22 12:40:43 +02002465static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2466 int bus, int devfn,
2467 struct device *dev,
2468 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002469{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002470 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002471 struct device_domain_info *info;
2472 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002473 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002474
2475 info = alloc_devinfo_mem();
2476 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002477 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002478
Jiang Liu745f2582014-02-19 14:07:26 +08002479 info->bus = bus;
2480 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002481 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2482 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2483 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002484 info->dev = dev;
2485 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002486 info->iommu = iommu;
Lu Baolucc580e42018-07-14 15:46:59 +08002487 info->pasid_table = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002488
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002489 if (dev && dev_is_pci(dev)) {
2490 struct pci_dev *pdev = to_pci_dev(info->dev);
2491
Lu Baolud8b85912019-03-01 11:23:10 +08002492 if (!pdev->untrusted &&
2493 !pci_ats_disabled() &&
Gil Kupfercef74402018-05-10 17:56:02 -05002494 ecap_dev_iotlb_support(iommu->ecap) &&
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002495 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2496 dmar_find_matched_atsr_unit(pdev))
2497 info->ats_supported = 1;
2498
Lu Baolu765b6a92018-12-10 09:58:55 +08002499 if (sm_supported(iommu)) {
2500 if (pasid_supported(iommu)) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002501 int features = pci_pasid_features(pdev);
2502 if (features >= 0)
2503 info->pasid_supported = features | 1;
2504 }
2505
2506 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2507 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2508 info->pri_supported = 1;
2509 }
2510 }
2511
Jiang Liu745f2582014-02-19 14:07:26 +08002512 spin_lock_irqsave(&device_domain_lock, flags);
2513 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002514 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002515
2516 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002517 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002518 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002519 if (info2) {
2520 found = info2->domain;
2521 info2->dev = dev;
2522 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002523 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002524
Jiang Liu745f2582014-02-19 14:07:26 +08002525 if (found) {
2526 spin_unlock_irqrestore(&device_domain_lock, flags);
2527 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002528 /* Caller must free the original domain */
2529 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002530 }
2531
Joerg Roedeld160aca2015-07-22 11:52:53 +02002532 spin_lock(&iommu->lock);
2533 ret = domain_attach_iommu(domain, iommu);
2534 spin_unlock(&iommu->lock);
2535
2536 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002537 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302538 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002539 return NULL;
2540 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002541
David Woodhouseb718cd32014-03-09 13:11:33 -07002542 list_add(&info->link, &domain->devices);
2543 list_add(&info->global, &device_domain_list);
2544 if (dev)
2545 dev->archdata.iommu = info;
Lu Baolu0bbeb012018-12-10 09:58:56 +08002546 spin_unlock_irqrestore(&device_domain_lock, flags);
Lu Baolua7fc93f2018-07-14 15:47:00 +08002547
Lu Baolu0bbeb012018-12-10 09:58:56 +08002548 /* PASID table is mandatory for a PCI device in scalable mode. */
2549 if (dev && dev_is_pci(dev) && sm_supported(iommu)) {
Lu Baolua7fc93f2018-07-14 15:47:00 +08002550 ret = intel_pasid_alloc_table(dev);
2551 if (ret) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06002552 dev_err(dev, "PASID table allocation failed\n");
Bjorn Helgaas71753232019-02-08 16:06:15 -06002553 dmar_remove_one_dev_info(dev);
Lu Baolu0bbeb012018-12-10 09:58:56 +08002554 return NULL;
Lu Baolua7fc93f2018-07-14 15:47:00 +08002555 }
Lu Baoluef848b72018-12-10 09:59:01 +08002556
2557 /* Setup the PASID entry for requests without PASID: */
2558 spin_lock(&iommu->lock);
2559 if (hw_pass_through && domain_type_is_si(domain))
2560 ret = intel_pasid_setup_pass_through(iommu, domain,
2561 dev, PASID_RID2PASID);
2562 else
2563 ret = intel_pasid_setup_second_level(iommu, domain,
2564 dev, PASID_RID2PASID);
2565 spin_unlock(&iommu->lock);
2566 if (ret) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06002567 dev_err(dev, "Setup RID2PASID failed\n");
Bjorn Helgaas71753232019-02-08 16:06:15 -06002568 dmar_remove_one_dev_info(dev);
Lu Baoluef848b72018-12-10 09:59:01 +08002569 return NULL;
Lu Baolua7fc93f2018-07-14 15:47:00 +08002570 }
2571 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002572
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002573 if (dev && domain_context_mapping(domain, dev)) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06002574 dev_err(dev, "Domain context map failed\n");
Bjorn Helgaas71753232019-02-08 16:06:15 -06002575 dmar_remove_one_dev_info(dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002576 return NULL;
2577 }
2578
David Woodhouseb718cd32014-03-09 13:11:33 -07002579 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002580}
2581
Alex Williamson579305f2014-07-03 09:51:43 -06002582static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2583{
2584 *(u16 *)opaque = alias;
2585 return 0;
2586}
2587
Joerg Roedel76208352016-08-25 14:25:12 +02002588static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002589{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06002590 struct device_domain_info *info;
Joerg Roedel76208352016-08-25 14:25:12 +02002591 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002592 struct intel_iommu *iommu;
Lu Baolufcc35c62018-05-04 13:08:17 +08002593 u16 dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002594 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002595 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002596
David Woodhouse146922e2014-03-09 15:44:17 -07002597 iommu = device_to_iommu(dev, &bus, &devfn);
2598 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002599 return NULL;
2600
2601 if (dev_is_pci(dev)) {
2602 struct pci_dev *pdev = to_pci_dev(dev);
2603
2604 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2605
2606 spin_lock_irqsave(&device_domain_lock, flags);
2607 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2608 PCI_BUS_NUM(dma_alias),
2609 dma_alias & 0xff);
2610 if (info) {
2611 iommu = info->iommu;
2612 domain = info->domain;
2613 }
2614 spin_unlock_irqrestore(&device_domain_lock, flags);
2615
Joerg Roedel76208352016-08-25 14:25:12 +02002616 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002617 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002618 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002619 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002620
David Woodhouse146922e2014-03-09 15:44:17 -07002621 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002622 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002623 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002624 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002625 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002626 domain_exit(domain);
2627 return NULL;
2628 }
2629
Joerg Roedel76208352016-08-25 14:25:12 +02002630out:
Alex Williamson579305f2014-07-03 09:51:43 -06002631
Joerg Roedel76208352016-08-25 14:25:12 +02002632 return domain;
2633}
2634
2635static struct dmar_domain *set_domain_for_dev(struct device *dev,
2636 struct dmar_domain *domain)
2637{
2638 struct intel_iommu *iommu;
2639 struct dmar_domain *tmp;
2640 u16 req_id, dma_alias;
2641 u8 bus, devfn;
2642
2643 iommu = device_to_iommu(dev, &bus, &devfn);
2644 if (!iommu)
2645 return NULL;
2646
2647 req_id = ((u16)bus << 8) | devfn;
2648
2649 if (dev_is_pci(dev)) {
2650 struct pci_dev *pdev = to_pci_dev(dev);
2651
2652 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2653
2654 /* register PCI DMA alias device */
2655 if (req_id != dma_alias) {
2656 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2657 dma_alias & 0xff, NULL, domain);
2658
2659 if (!tmp || tmp != domain)
2660 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002661 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002662 }
2663
Joerg Roedel5db31562015-07-22 12:40:43 +02002664 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002665 if (!tmp || tmp != domain)
2666 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002667
Joerg Roedel76208352016-08-25 14:25:12 +02002668 return domain;
2669}
2670
2671static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2672{
2673 struct dmar_domain *domain, *tmp;
2674
2675 domain = find_domain(dev);
2676 if (domain)
2677 goto out;
2678
2679 domain = find_or_alloc_domain(dev, gaw);
2680 if (!domain)
2681 goto out;
2682
2683 tmp = set_domain_for_dev(dev, domain);
2684 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002685 domain_exit(domain);
2686 domain = tmp;
2687 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002688
Joerg Roedel76208352016-08-25 14:25:12 +02002689out:
2690
David Woodhouseb718cd32014-03-09 13:11:33 -07002691 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002692}
2693
David Woodhouseb2132032009-06-26 18:50:28 +01002694static int iommu_domain_identity_map(struct dmar_domain *domain,
2695 unsigned long long start,
2696 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002697{
David Woodhousec5395d52009-06-28 16:35:56 +01002698 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2699 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002700
David Woodhousec5395d52009-06-28 16:35:56 +01002701 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2702 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002703 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002704 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002705 }
2706
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002707 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002708 /*
2709 * RMRR range might have overlap with physical memory range,
2710 * clear it first
2711 */
David Woodhousec5395d52009-06-28 16:35:56 +01002712 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002713
Peter Xu87684fd2018-05-04 10:34:53 +08002714 return __domain_mapping(domain, first_vpfn, NULL,
2715 first_vpfn, last_vpfn - first_vpfn + 1,
2716 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002717}
2718
Joerg Roedeld66ce542015-09-23 19:00:10 +02002719static int domain_prepare_identity_map(struct device *dev,
2720 struct dmar_domain *domain,
2721 unsigned long long start,
2722 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002723{
David Woodhouse19943b02009-08-04 16:19:20 +01002724 /* For _hardware_ passthrough, don't bother. But for software
2725 passthrough, we do it anyway -- it may indicate a memory
2726 range which is reserved in E820, so which didn't get set
2727 up to start with in si_domain */
2728 if (domain == si_domain && hw_pass_through) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06002729 dev_warn(dev, "Ignoring identity map for HW passthrough [0x%Lx - 0x%Lx]\n",
2730 start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002731 return 0;
2732 }
2733
Bjorn Helgaas932a6522019-02-08 16:06:00 -06002734 dev_info(dev, "Setting identity map [0x%Lx - 0x%Lx]\n", start, end);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002735
David Woodhouse5595b522009-12-02 09:21:55 +00002736 if (end < start) {
2737 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2738 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2739 dmi_get_system_info(DMI_BIOS_VENDOR),
2740 dmi_get_system_info(DMI_BIOS_VERSION),
2741 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002742 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002743 }
2744
David Woodhouse2ff729f2009-08-26 14:25:41 +01002745 if (end >> agaw_to_width(domain->agaw)) {
2746 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2747 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2748 agaw_to_width(domain->agaw),
2749 dmi_get_system_info(DMI_BIOS_VENDOR),
2750 dmi_get_system_info(DMI_BIOS_VERSION),
2751 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002752 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002753 }
David Woodhouse19943b02009-08-04 16:19:20 +01002754
Joerg Roedeld66ce542015-09-23 19:00:10 +02002755 return iommu_domain_identity_map(domain, start, end);
2756}
2757
2758static int iommu_prepare_identity_map(struct device *dev,
2759 unsigned long long start,
2760 unsigned long long end)
2761{
2762 struct dmar_domain *domain;
2763 int ret;
2764
2765 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2766 if (!domain)
2767 return -ENOMEM;
2768
2769 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002770 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002771 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002772
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002773 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002774}
2775
2776static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002777 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002778{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002779 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002780 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002781 return iommu_prepare_identity_map(dev, rmrr->base_address,
2782 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002783}
2784
Suresh Siddhad3f13812011-08-23 17:05:25 -07002785#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002786static inline void iommu_prepare_isa(void)
2787{
2788 struct pci_dev *pdev;
2789 int ret;
2790
2791 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2792 if (!pdev)
2793 return;
2794
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002795 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002796 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002797
2798 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002799 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002800
Yijing Wang9b27e822014-05-20 20:37:52 +08002801 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002802}
2803#else
2804static inline void iommu_prepare_isa(void)
2805{
2806 return;
2807}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002808#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002809
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002810static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002811
Matt Kraai071e1372009-08-23 22:30:22 -07002812static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002813{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06002814 int nid, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002815
Jiang Liuab8dfe22014-07-11 14:19:27 +08002816 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002817 if (!si_domain)
2818 return -EFAULT;
2819
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002820 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2821 domain_exit(si_domain);
2822 return -EFAULT;
2823 }
2824
Joerg Roedel0dc79712015-07-21 15:40:06 +02002825 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002826
David Woodhouse19943b02009-08-04 16:19:20 +01002827 if (hw)
2828 return 0;
2829
David Woodhousec7ab48d2009-06-26 19:10:36 +01002830 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002831 unsigned long start_pfn, end_pfn;
2832 int i;
2833
2834 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2835 ret = iommu_domain_identity_map(si_domain,
2836 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2837 if (ret)
2838 return ret;
2839 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002840 }
2841
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002842 return 0;
2843}
2844
David Woodhouse9b226622014-03-09 14:03:28 -07002845static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002846{
2847 struct device_domain_info *info;
2848
2849 if (likely(!iommu_identity_mapping))
2850 return 0;
2851
David Woodhouse9b226622014-03-09 14:03:28 -07002852 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002853 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2854 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002855
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002856 return 0;
2857}
2858
Joerg Roedel28ccce02015-07-21 14:45:31 +02002859static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002860{
David Woodhouse0ac72662014-03-09 13:19:22 -07002861 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002862 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002863 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002864
David Woodhouse5913c9b2014-03-09 16:27:31 -07002865 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002866 if (!iommu)
2867 return -ENODEV;
2868
Joerg Roedel5db31562015-07-22 12:40:43 +02002869 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002870 if (ndomain != domain)
2871 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002872
2873 return 0;
2874}
2875
David Woodhouse0b9d9752014-03-09 15:48:15 -07002876static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002877{
2878 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002879 struct device *tmp;
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002880 int i;
2881
Jiang Liu0e242612014-02-19 14:07:34 +08002882 rcu_read_lock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002883 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002884 /*
2885 * Return TRUE if this RMRR contains the device that
2886 * is passed in.
2887 */
2888 for_each_active_dev_scope(rmrr->devices,
2889 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002890 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002891 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002892 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002893 }
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002894 }
Jiang Liu0e242612014-02-19 14:07:34 +08002895 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002896 return false;
2897}
2898
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002899/*
2900 * There are a couple cases where we need to restrict the functionality of
2901 * devices associated with RMRRs. The first is when evaluating a device for
2902 * identity mapping because problems exist when devices are moved in and out
2903 * of domains and their respective RMRR information is lost. This means that
2904 * a device with associated RMRRs will never be in a "passthrough" domain.
2905 * The second is use of the device through the IOMMU API. This interface
2906 * expects to have full control of the IOVA space for the device. We cannot
2907 * satisfy both the requirement that RMRR access is maintained and have an
2908 * unencumbered IOVA space. We also have no ability to quiesce the device's
2909 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2910 * We therefore prevent devices associated with an RMRR from participating in
2911 * the IOMMU API, which eliminates them from device assignment.
2912 *
2913 * In both cases we assume that PCI USB devices with RMRRs have them largely
2914 * for historical reasons and that the RMRR space is not actively used post
2915 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002916 *
2917 * The same exception is made for graphics devices, with the requirement that
2918 * any use of the RMRR regions will be torn down before assigning the device
2919 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002920 */
2921static bool device_is_rmrr_locked(struct device *dev)
2922{
2923 if (!device_has_rmrr(dev))
2924 return false;
2925
2926 if (dev_is_pci(dev)) {
2927 struct pci_dev *pdev = to_pci_dev(dev);
2928
David Woodhouse18436af2015-03-25 15:05:47 +00002929 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002930 return false;
2931 }
2932
2933 return true;
2934}
2935
David Woodhouse3bdb2592014-03-09 16:03:08 -07002936static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002937{
David Woodhouse3bdb2592014-03-09 16:03:08 -07002938 if (dev_is_pci(dev)) {
2939 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002940
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002941 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002942 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002943
Lu Baolu89a60792018-10-23 15:45:01 +08002944 /*
2945 * Prevent any device marked as untrusted from getting
2946 * placed into the statically identity mapping domain.
2947 */
2948 if (pdev->untrusted)
2949 return 0;
2950
David Woodhouse3bdb2592014-03-09 16:03:08 -07002951 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2952 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002953
David Woodhouse3bdb2592014-03-09 16:03:08 -07002954 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2955 return 1;
2956
2957 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2958 return 0;
2959
2960 /*
2961 * We want to start off with all devices in the 1:1 domain, and
2962 * take them out later if we find they can't access all of memory.
2963 *
2964 * However, we can't do this for PCI devices behind bridges,
2965 * because all PCI devices behind the same bridge will end up
2966 * with the same source-id on their transactions.
2967 *
2968 * Practically speaking, we can't change things around for these
2969 * devices at run-time, because we can't be sure there'll be no
2970 * DMA transactions in flight for any of their siblings.
2971 *
2972 * So PCI devices (unless they're on the root bus) as well as
2973 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2974 * the 1:1 domain, just in _case_ one of their siblings turns out
2975 * not to be able to map all of memory.
2976 */
2977 if (!pci_is_pcie(pdev)) {
2978 if (!pci_is_root_bus(pdev->bus))
2979 return 0;
2980 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2981 return 0;
2982 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2983 return 0;
2984 } else {
2985 if (device_has_rmrr(dev))
2986 return 0;
2987 }
David Woodhouse6941af22009-07-04 18:24:27 +01002988
David Woodhouse3dfc8132009-07-04 19:11:08 +01002989 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002990 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002991 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002992 * take them out of the 1:1 domain later.
2993 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002994 if (!startup) {
2995 /*
2996 * If the device's dma_mask is less than the system's memory
2997 * size then this is not a candidate for identity mapping.
2998 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002999 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05003000
David Woodhouse3bdb2592014-03-09 16:03:08 -07003001 if (dev->coherent_dma_mask &&
3002 dev->coherent_dma_mask < dma_mask)
3003 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05003004
David Woodhouse3bdb2592014-03-09 16:03:08 -07003005 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05003006 }
David Woodhouse6941af22009-07-04 18:24:27 +01003007
3008 return 1;
3009}
3010
David Woodhousecf04eee2014-03-21 16:49:04 +00003011static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
3012{
3013 int ret;
3014
3015 if (!iommu_should_identity_map(dev, 1))
3016 return 0;
3017
Joerg Roedel28ccce02015-07-21 14:45:31 +02003018 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00003019 if (!ret)
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003020 dev_info(dev, "%s identity mapping\n",
3021 hw ? "Hardware" : "Software");
David Woodhousecf04eee2014-03-21 16:49:04 +00003022 else if (ret == -ENODEV)
3023 /* device not associated with an iommu */
3024 ret = 0;
3025
3026 return ret;
3027}
3028
3029
Matt Kraai071e1372009-08-23 22:30:22 -07003030static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003031{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003032 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00003033 struct dmar_drhd_unit *drhd;
3034 struct intel_iommu *iommu;
3035 struct device *dev;
3036 int i;
3037 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003038
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003039 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00003040 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
3041 if (ret)
3042 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003043 }
3044
David Woodhousecf04eee2014-03-21 16:49:04 +00003045 for_each_active_iommu(iommu, drhd)
3046 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
3047 struct acpi_device_physical_node *pn;
3048 struct acpi_device *adev;
3049
3050 if (dev->bus != &acpi_bus_type)
3051 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02003052
David Woodhousecf04eee2014-03-21 16:49:04 +00003053 adev= to_acpi_device(dev);
3054 mutex_lock(&adev->physical_node_lock);
3055 list_for_each_entry(pn, &adev->physical_node_list, node) {
3056 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
3057 if (ret)
3058 break;
3059 }
3060 mutex_unlock(&adev->physical_node_lock);
3061 if (ret)
3062 return ret;
3063 }
3064
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003065 return 0;
3066}
3067
Jiang Liuffebeb42014-11-09 22:48:02 +08003068static void intel_iommu_init_qi(struct intel_iommu *iommu)
3069{
3070 /*
3071 * Start from the sane iommu hardware state.
3072 * If the queued invalidation is already initialized by us
3073 * (for example, while enabling interrupt-remapping) then
3074 * we got the things already rolling from a sane state.
3075 */
3076 if (!iommu->qi) {
3077 /*
3078 * Clear any previous faults.
3079 */
3080 dmar_fault(-1, iommu);
3081 /*
3082 * Disable queued invalidation if supported and already enabled
3083 * before OS handover.
3084 */
3085 dmar_disable_qi(iommu);
3086 }
3087
3088 if (dmar_enable_qi(iommu)) {
3089 /*
3090 * Queued Invalidate not enabled, use Register Based Invalidate
3091 */
3092 iommu->flush.flush_context = __iommu_flush_context;
3093 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003094 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003095 iommu->name);
3096 } else {
3097 iommu->flush.flush_context = qi_flush_context;
3098 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003099 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003100 }
3101}
3102
Joerg Roedel091d42e2015-06-12 11:56:10 +02003103static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04003104 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003105 struct context_entry **tbl,
3106 int bus, bool ext)
3107{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003108 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003109 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04003110 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003111 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003112 phys_addr_t old_ce_phys;
3113
3114 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04003115 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003116
3117 for (devfn = 0; devfn < 256; devfn++) {
3118 /* First calculate the correct index */
3119 idx = (ext ? devfn * 2 : devfn) % 256;
3120
3121 if (idx == 0) {
3122 /* First save what we may have and clean up */
3123 if (new_ce) {
3124 tbl[tbl_idx] = new_ce;
3125 __iommu_flush_cache(iommu, new_ce,
3126 VTD_PAGE_SIZE);
3127 pos = 1;
3128 }
3129
3130 if (old_ce)
Pan Bian829383e2018-11-21 17:53:47 +08003131 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003132
3133 ret = 0;
3134 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003135 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003136 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003137 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003138
3139 if (!old_ce_phys) {
3140 if (ext && devfn == 0) {
3141 /* No LCTP, try UCTP */
3142 devfn = 0x7f;
3143 continue;
3144 } else {
3145 goto out;
3146 }
3147 }
3148
3149 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003150 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3151 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003152 if (!old_ce)
3153 goto out;
3154
3155 new_ce = alloc_pgtable_page(iommu->node);
3156 if (!new_ce)
3157 goto out_unmap;
3158
3159 ret = 0;
3160 }
3161
3162 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003163 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003164
Joerg Roedelcf484d02015-06-12 12:21:46 +02003165 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003166 continue;
3167
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003168 did = context_domain_id(&ce);
3169 if (did >= 0 && did < cap_ndoms(iommu->cap))
3170 set_bit(did, iommu->domain_ids);
3171
Joerg Roedelcf484d02015-06-12 12:21:46 +02003172 /*
3173 * We need a marker for copied context entries. This
3174 * marker needs to work for the old format as well as
3175 * for extended context entries.
3176 *
3177 * Bit 67 of the context entry is used. In the old
3178 * format this bit is available to software, in the
3179 * extended format it is the PGE bit, but PGE is ignored
3180 * by HW if PASIDs are disabled (and thus still
3181 * available).
3182 *
3183 * So disable PASIDs first and then mark the entry
3184 * copied. This means that we don't copy PASID
3185 * translations from the old kernel, but this is fine as
3186 * faults there are not fatal.
3187 */
3188 context_clear_pasid_enable(&ce);
3189 context_set_copied(&ce);
3190
Joerg Roedel091d42e2015-06-12 11:56:10 +02003191 new_ce[idx] = ce;
3192 }
3193
3194 tbl[tbl_idx + pos] = new_ce;
3195
3196 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3197
3198out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003199 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003200
3201out:
3202 return ret;
3203}
3204
3205static int copy_translation_tables(struct intel_iommu *iommu)
3206{
3207 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003208 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003209 phys_addr_t old_rt_phys;
3210 int ctxt_table_entries;
3211 unsigned long flags;
3212 u64 rtaddr_reg;
3213 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003214 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003215
3216 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3217 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003218 new_ext = !!ecap_ecs(iommu->ecap);
3219
3220 /*
3221 * The RTT bit can only be changed when translation is disabled,
3222 * but disabling translation means to open a window for data
3223 * corruption. So bail out and don't copy anything if we would
3224 * have to change the bit.
3225 */
3226 if (new_ext != ext)
3227 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003228
3229 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3230 if (!old_rt_phys)
3231 return -EINVAL;
3232
Dan Williamsdfddb962015-10-09 18:16:46 -04003233 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003234 if (!old_rt)
3235 return -ENOMEM;
3236
3237 /* This is too big for the stack - allocate it from slab */
3238 ctxt_table_entries = ext ? 512 : 256;
3239 ret = -ENOMEM;
Kees Cook6396bb22018-06-12 14:03:40 -07003240 ctxt_tbls = kcalloc(ctxt_table_entries, sizeof(void *), GFP_KERNEL);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003241 if (!ctxt_tbls)
3242 goto out_unmap;
3243
3244 for (bus = 0; bus < 256; bus++) {
3245 ret = copy_context_table(iommu, &old_rt[bus],
3246 ctxt_tbls, bus, ext);
3247 if (ret) {
3248 pr_err("%s: Failed to copy context table for bus %d\n",
3249 iommu->name, bus);
3250 continue;
3251 }
3252 }
3253
3254 spin_lock_irqsave(&iommu->lock, flags);
3255
3256 /* Context tables are copied, now write them to the root_entry table */
3257 for (bus = 0; bus < 256; bus++) {
3258 int idx = ext ? bus * 2 : bus;
3259 u64 val;
3260
3261 if (ctxt_tbls[idx]) {
3262 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3263 iommu->root_entry[bus].lo = val;
3264 }
3265
3266 if (!ext || !ctxt_tbls[idx + 1])
3267 continue;
3268
3269 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3270 iommu->root_entry[bus].hi = val;
3271 }
3272
3273 spin_unlock_irqrestore(&iommu->lock, flags);
3274
3275 kfree(ctxt_tbls);
3276
3277 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3278
3279 ret = 0;
3280
3281out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003282 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003283
3284 return ret;
3285}
3286
Joseph Cihulab7792602011-05-03 00:08:37 -07003287static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003288{
3289 struct dmar_drhd_unit *drhd;
3290 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003291 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003292 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003293 struct intel_iommu *iommu;
Joerg Roedel13cf0172017-08-11 11:40:10 +02003294 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003295
3296 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003297 * for each drhd
3298 * allocate root
3299 * initialize and program root entry to not present
3300 * endfor
3301 */
3302 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003303 /*
3304 * lock not needed as this is only incremented in the single
3305 * threaded kernel __init code path all other access are read
3306 * only
3307 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003308 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003309 g_num_of_iommus++;
3310 continue;
3311 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003312 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003313 }
3314
Jiang Liuffebeb42014-11-09 22:48:02 +08003315 /* Preallocate enough resources for IOMMU hot-addition */
3316 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3317 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3318
Weidong Hand9630fe2008-12-08 11:06:32 +08003319 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3320 GFP_KERNEL);
3321 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003322 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003323 ret = -ENOMEM;
3324 goto error;
3325 }
3326
Jiang Liu7c919772014-01-06 14:18:18 +08003327 for_each_active_iommu(iommu, drhd) {
Lu Baolu56283172018-07-14 15:46:54 +08003328 /*
3329 * Find the max pasid size of all IOMMU's in the system.
3330 * We need to ensure the system pasid table is no bigger
3331 * than the smallest supported.
3332 */
Lu Baolu765b6a92018-12-10 09:58:55 +08003333 if (pasid_supported(iommu)) {
Lu Baolu56283172018-07-14 15:46:54 +08003334 u32 temp = 2 << ecap_pss(iommu->ecap);
3335
3336 intel_pasid_max_id = min_t(u32, temp,
3337 intel_pasid_max_id);
3338 }
3339
Weidong Hand9630fe2008-12-08 11:06:32 +08003340 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003341
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003342 intel_iommu_init_qi(iommu);
3343
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003344 ret = iommu_init_domains(iommu);
3345 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003346 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003347
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003348 init_translation_status(iommu);
3349
Joerg Roedel091d42e2015-06-12 11:56:10 +02003350 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3351 iommu_disable_translation(iommu);
3352 clear_translation_pre_enabled(iommu);
3353 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3354 iommu->name);
3355 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003356
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003357 /*
3358 * TBD:
3359 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003360 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003361 */
3362 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003363 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003364 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003365
Joerg Roedel091d42e2015-06-12 11:56:10 +02003366 if (translation_pre_enabled(iommu)) {
3367 pr_info("Translation already enabled - trying to copy translation structures\n");
3368
3369 ret = copy_translation_tables(iommu);
3370 if (ret) {
3371 /*
3372 * We found the IOMMU with translation
3373 * enabled - but failed to copy over the
3374 * old root-entry table. Try to proceed
3375 * by disabling translation now and
3376 * allocating a clean root-entry table.
3377 * This might cause DMAR faults, but
3378 * probably the dump will still succeed.
3379 */
3380 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3381 iommu->name);
3382 iommu_disable_translation(iommu);
3383 clear_translation_pre_enabled(iommu);
3384 } else {
3385 pr_info("Copied translation tables from previous kernel for %s\n",
3386 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003387 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003388 }
3389 }
3390
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003391 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003392 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003393#ifdef CONFIG_INTEL_IOMMU_SVM
Lu Baolu765b6a92018-12-10 09:58:55 +08003394 if (pasid_supported(iommu))
Lu Baolud9737952018-07-14 15:47:02 +08003395 intel_svm_init(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00003396#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003397 }
3398
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003399 /*
3400 * Now that qi is enabled on all iommus, set the root entry and flush
3401 * caches. This is required on some Intel X58 chipsets, otherwise the
3402 * flush_context function will loop forever and the boot hangs.
3403 */
3404 for_each_active_iommu(iommu, drhd) {
3405 iommu_flush_write_buffer(iommu);
3406 iommu_set_root_entry(iommu);
3407 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3408 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3409 }
3410
David Woodhouse19943b02009-08-04 16:19:20 +01003411 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003412 iommu_identity_mapping |= IDENTMAP_ALL;
3413
Suresh Siddhad3f13812011-08-23 17:05:25 -07003414#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003415 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003416#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003417
Ashok Raj21e722c2017-01-30 09:39:53 -08003418 check_tylersburg_isoch();
3419
Joerg Roedel86080cc2015-06-12 12:27:16 +02003420 if (iommu_identity_mapping) {
3421 ret = si_domain_init(hw_pass_through);
3422 if (ret)
3423 goto free_iommu;
3424 }
3425
David Woodhousee0fc7e02009-09-30 09:12:17 -07003426
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003427 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003428 * If we copied translations from a previous kernel in the kdump
3429 * case, we can not assign the devices to domains now, as that
3430 * would eliminate the old mappings. So skip this part and defer
3431 * the assignment to device driver initialization time.
3432 */
3433 if (copied_tables)
3434 goto domains_done;
3435
3436 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003437 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003438 * identity mappings for rmrr, gfx, and isa and may fall back to static
3439 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003440 */
David Woodhouse19943b02009-08-04 16:19:20 +01003441 if (iommu_identity_mapping) {
3442 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3443 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003444 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003445 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003446 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003447 }
David Woodhouse19943b02009-08-04 16:19:20 +01003448 /*
3449 * For each rmrr
3450 * for each dev attached to rmrr
3451 * do
3452 * locate drhd for dev, alloc domain for dev
3453 * allocate free domain
3454 * allocate page table entries for rmrr
3455 * if context not allocated for bus
3456 * allocate and init context
3457 * set present in root table for this bus
3458 * init context with domain, translation etc
3459 * endfor
3460 * endfor
3461 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003462 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003463 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003464 /* some BIOS lists non-exist devices in DMAR table. */
3465 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003466 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003467 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003468 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003469 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003470 }
3471 }
3472
3473 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003474
Joerg Roedela87f4912015-06-12 12:32:54 +02003475domains_done:
3476
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003477 /*
3478 * for each drhd
3479 * enable fault log
3480 * global invalidate context cache
3481 * global invalidate iotlb
3482 * enable translation
3483 */
Jiang Liu7c919772014-01-06 14:18:18 +08003484 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003485 if (drhd->ignored) {
3486 /*
3487 * we always have to disable PMRs or DMA may fail on
3488 * this device
3489 */
3490 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003491 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003492 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003493 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003494
3495 iommu_flush_write_buffer(iommu);
3496
David Woodhousea222a7f2015-10-07 23:35:18 +01003497#ifdef CONFIG_INTEL_IOMMU_SVM
Lu Baolu765b6a92018-12-10 09:58:55 +08003498 if (pasid_supported(iommu) && ecap_prs(iommu->ecap)) {
David Woodhousea222a7f2015-10-07 23:35:18 +01003499 ret = intel_svm_enable_prq(iommu);
3500 if (ret)
3501 goto free_iommu;
3502 }
3503#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003504 ret = dmar_set_interrupt(iommu);
3505 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003506 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003507
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003508 if (!translation_pre_enabled(iommu))
3509 iommu_enable_translation(iommu);
3510
David Woodhouseb94996c2009-09-19 15:28:12 -07003511 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003512 }
3513
3514 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003515
3516free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003517 for_each_active_iommu(iommu, drhd) {
3518 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003519 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003520 }
Joerg Roedel13cf0172017-08-11 11:40:10 +02003521
Weidong Hand9630fe2008-12-08 11:06:32 +08003522 kfree(g_iommus);
Joerg Roedel13cf0172017-08-11 11:40:10 +02003523
Jiang Liu989d51f2014-02-19 14:07:21 +08003524error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003525 return ret;
3526}
3527
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003528/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003529static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003530 struct dmar_domain *domain,
3531 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003532{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06003533 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003534
David Woodhouse875764d2009-06-28 21:20:51 +01003535 /* Restrict dma_mask to the width that the iommu can handle */
3536 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003537 /* Ensure we reserve the whole size-aligned region */
3538 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003539
3540 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003541 /*
3542 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003543 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003544 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003545 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003546 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02003547 IOVA_PFN(DMA_BIT_MASK(32)), false);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003548 if (iova_pfn)
3549 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003550 }
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02003551 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3552 IOVA_PFN(dma_mask), true);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003553 if (unlikely(!iova_pfn)) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003554 dev_err(dev, "Allocating %ld-page iova failed", nrpages);
Omer Peleg2aac6302016-04-20 11:33:57 +03003555 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003556 }
3557
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003558 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003559}
3560
Lu Baolu9ddbfb42018-07-14 15:46:57 +08003561struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003562{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003563 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003564 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003565 struct device *i_dev;
3566 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003567
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003568 domain = find_domain(dev);
3569 if (domain)
3570 goto out;
3571
3572 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3573 if (!domain)
3574 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003575
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003576 /* We have a new domain - setup possible RMRRs for the device */
3577 rcu_read_lock();
3578 for_each_rmrr_units(rmrr) {
3579 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3580 i, i_dev) {
3581 if (i_dev != dev)
3582 continue;
3583
3584 ret = domain_prepare_identity_map(dev, domain,
3585 rmrr->base_address,
3586 rmrr->end_address);
3587 if (ret)
3588 dev_err(dev, "Mapping reserved region failed\n");
3589 }
3590 }
3591 rcu_read_unlock();
3592
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003593 tmp = set_domain_for_dev(dev, domain);
3594 if (!tmp || domain != tmp) {
3595 domain_exit(domain);
3596 domain = tmp;
3597 }
3598
3599out:
3600
3601 if (!domain)
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003602 dev_err(dev, "Allocating domain failed\n");
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003603
3604
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003605 return domain;
3606}
3607
David Woodhouseecb509e2014-03-09 16:29:55 -07003608/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003609static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003610{
3611 int found;
3612
David Woodhouse3d891942014-03-06 15:59:26 +00003613 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003614 return 1;
3615
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003616 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003617 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003618
David Woodhouse9b226622014-03-09 14:03:28 -07003619 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003620 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003621 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003622 return 1;
3623 else {
3624 /*
3625 * 32 bit DMA is removed from si_domain and fall back
3626 * to non-identity mapping.
3627 */
Bjorn Helgaas71753232019-02-08 16:06:15 -06003628 dmar_remove_one_dev_info(dev);
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003629 dev_info(dev, "32bit DMA uses non-identity mapping\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003630 return 0;
3631 }
3632 } else {
3633 /*
3634 * In case of a detached 64 bit DMA device from vm, the device
3635 * is put into si_domain for identity mapping.
3636 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003637 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003638 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003639 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003640 if (!ret) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003641 dev_info(dev, "64bit DMA uses identity mapping\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003642 return 1;
3643 }
3644 }
3645 }
3646
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003647 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003648}
3649
Logan Gunthorpe21d5d272019-01-22 14:30:45 -07003650static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3651 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003652{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003653 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003654 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003655 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003656 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003657 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003658 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003659 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003660
3661 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003662
David Woodhouse5040a912014-03-09 16:14:00 -07003663 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003664 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003665
David Woodhouse5040a912014-03-09 16:14:00 -07003666 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003667 if (!domain)
Christoph Hellwig524a6692018-11-21 19:34:10 +01003668 return DMA_MAPPING_ERROR;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003669
Weidong Han8c11e792008-12-08 15:29:22 +08003670 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003671 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003672
Omer Peleg2aac6302016-04-20 11:33:57 +03003673 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3674 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003675 goto error;
3676
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003677 /*
3678 * Check if DMAR supports zero-length reads on write only
3679 * mappings..
3680 */
3681 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003682 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003683 prot |= DMA_PTE_READ;
3684 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3685 prot |= DMA_PTE_WRITE;
3686 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003687 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003688 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003689 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003690 * is not a big problem
3691 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003692 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003693 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003694 if (ret)
3695 goto error;
3696
Omer Peleg2aac6302016-04-20 11:33:57 +03003697 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003698 start_paddr += paddr & ~PAGE_MASK;
3699 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003700
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003701error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003702 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003703 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003704 dev_err(dev, "Device request: %zx@%llx dir %d --- failed\n",
3705 size, (unsigned long long)paddr, dir);
Christoph Hellwig524a6692018-11-21 19:34:10 +01003706 return DMA_MAPPING_ERROR;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003707}
3708
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003709static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3710 unsigned long offset, size_t size,
3711 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003712 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003713{
Logan Gunthorpe21d5d272019-01-22 14:30:45 -07003714 return __intel_map_single(dev, page_to_phys(page) + offset, size,
3715 dir, *dev->dma_mask);
3716}
3717
3718static dma_addr_t intel_map_resource(struct device *dev, phys_addr_t phys_addr,
3719 size_t size, enum dma_data_direction dir,
3720 unsigned long attrs)
3721{
3722 return __intel_map_single(dev, phys_addr, size, dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003723}
3724
Omer Peleg769530e2016-04-20 11:33:25 +03003725static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003726{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003727 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003728 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003729 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003730 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003731 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003732 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003733
David Woodhouse73676832009-07-04 14:08:36 +01003734 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003735 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003736
David Woodhouse1525a292014-03-06 16:19:30 +00003737 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003738 BUG_ON(!domain);
3739
Weidong Han8c11e792008-12-08 15:29:22 +08003740 iommu = domain_get_iommu(domain);
3741
Omer Peleg2aac6302016-04-20 11:33:57 +03003742 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003743
Omer Peleg769530e2016-04-20 11:33:25 +03003744 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003745 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003746 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003747
Bjorn Helgaas932a6522019-02-08 16:06:00 -06003748 dev_dbg(dev, "Device unmapping: pfn %lx-%lx\n", start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003749
David Woodhouseea8ea462014-03-05 17:09:32 +00003750 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003751
mark gross5e0d2a62008-03-04 15:22:08 -08003752 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003753 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003754 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003755 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003756 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003757 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003758 } else {
Joerg Roedel13cf0172017-08-11 11:40:10 +02003759 queue_iova(&domain->iovad, iova_pfn, nrpages,
3760 (unsigned long)freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003761 /*
3762 * queue up the release of the unmap to save the 1/6th of the
3763 * cpu used up by the iotlb flush operation...
3764 */
mark gross5e0d2a62008-03-04 15:22:08 -08003765 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003766}
3767
Jiang Liud41a4ad2014-07-11 14:19:34 +08003768static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3769 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003770 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003771{
Omer Peleg769530e2016-04-20 11:33:25 +03003772 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003773}
3774
David Woodhouse5040a912014-03-09 16:14:00 -07003775static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003776 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003777 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003778{
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003779 struct page *page = NULL;
3780 int order;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003781
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003782 size = PAGE_ALIGN(size);
3783 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003784
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003785 if (!iommu_no_mapping(dev))
3786 flags &= ~(GFP_DMA | GFP_DMA32);
3787 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3788 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3789 flags |= GFP_DMA;
3790 else
3791 flags |= GFP_DMA32;
3792 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003793
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003794 if (gfpflags_allow_blocking(flags)) {
3795 unsigned int count = size >> PAGE_SHIFT;
3796
Marek Szyprowskid834c5a2018-08-17 15:49:00 -07003797 page = dma_alloc_from_contiguous(dev, count, order,
3798 flags & __GFP_NOWARN);
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003799 if (page && iommu_no_mapping(dev) &&
3800 page_to_phys(page) + size > dev->coherent_dma_mask) {
3801 dma_release_from_contiguous(dev, page, count);
3802 page = NULL;
3803 }
3804 }
3805
3806 if (!page)
3807 page = alloc_pages(flags, order);
3808 if (!page)
3809 return NULL;
3810 memset(page_address(page), 0, size);
3811
Logan Gunthorpe21d5d272019-01-22 14:30:45 -07003812 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3813 DMA_BIDIRECTIONAL,
3814 dev->coherent_dma_mask);
Christoph Hellwig524a6692018-11-21 19:34:10 +01003815 if (*dma_handle != DMA_MAPPING_ERROR)
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003816 return page_address(page);
3817 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3818 __free_pages(page, order);
3819
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003820 return NULL;
3821}
3822
David Woodhouse5040a912014-03-09 16:14:00 -07003823static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003824 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003825{
Christoph Hellwig7ec916f2018-07-05 13:29:55 -06003826 int order;
3827 struct page *page = virt_to_page(vaddr);
3828
3829 size = PAGE_ALIGN(size);
3830 order = get_order(size);
3831
3832 intel_unmap(dev, dma_handle, size);
3833 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3834 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003835}
3836
David Woodhouse5040a912014-03-09 16:14:00 -07003837static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003838 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003839 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003840{
Omer Peleg769530e2016-04-20 11:33:25 +03003841 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3842 unsigned long nrpages = 0;
3843 struct scatterlist *sg;
3844 int i;
3845
3846 for_each_sg(sglist, sg, nelems, i) {
3847 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3848 }
3849
3850 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003851}
3852
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003853static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003854 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003855{
3856 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003857 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003858
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003859 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003860 BUG_ON(!sg_page(sg));
Robin Murphy29a90b72017-09-28 15:14:01 +01003861 sg->dma_address = sg_phys(sg);
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003862 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003863 }
3864 return nelems;
3865}
3866
David Woodhouse5040a912014-03-09 16:14:00 -07003867static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003868 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003869{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003870 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003871 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003872 size_t size = 0;
3873 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003874 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003875 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003876 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003877 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003878 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003879
3880 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003881 if (iommu_no_mapping(dev))
3882 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003883
David Woodhouse5040a912014-03-09 16:14:00 -07003884 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003885 if (!domain)
3886 return 0;
3887
Weidong Han8c11e792008-12-08 15:29:22 +08003888 iommu = domain_get_iommu(domain);
3889
David Woodhouseb536d242009-06-28 14:49:31 +01003890 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003891 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003892
Omer Peleg2aac6302016-04-20 11:33:57 +03003893 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003894 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003895 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003896 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003897 return 0;
3898 }
3899
3900 /*
3901 * Check if DMAR supports zero-length reads on write only
3902 * mappings..
3903 */
3904 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003905 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003906 prot |= DMA_PTE_READ;
3907 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3908 prot |= DMA_PTE_WRITE;
3909
Omer Peleg2aac6302016-04-20 11:33:57 +03003910 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003911
Fenghua Yuf5329592009-08-04 15:09:37 -07003912 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003913 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003914 dma_pte_free_pagetable(domain, start_vpfn,
David Dillowbc24c572017-06-28 19:42:23 -07003915 start_vpfn + size - 1,
3916 agaw_to_level(domain->agaw) + 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003917 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003918 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003919 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003920
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003921 return nelems;
3922}
3923
Christoph Hellwig02b4da52018-09-17 19:10:31 +02003924static const struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003925 .alloc = intel_alloc_coherent,
3926 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003927 .map_sg = intel_map_sg,
3928 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003929 .map_page = intel_map_page,
3930 .unmap_page = intel_unmap_page,
Logan Gunthorpe21d5d272019-01-22 14:30:45 -07003931 .map_resource = intel_map_resource,
3932 .unmap_resource = intel_unmap_page,
Christoph Hellwigfec777c2018-03-19 11:38:15 +01003933 .dma_supported = dma_direct_supported,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003934};
3935
3936static inline int iommu_domain_cache_init(void)
3937{
3938 int ret = 0;
3939
3940 iommu_domain_cache = kmem_cache_create("iommu_domain",
3941 sizeof(struct dmar_domain),
3942 0,
3943 SLAB_HWCACHE_ALIGN,
3944
3945 NULL);
3946 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003947 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003948 ret = -ENOMEM;
3949 }
3950
3951 return ret;
3952}
3953
3954static inline int iommu_devinfo_cache_init(void)
3955{
3956 int ret = 0;
3957
3958 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3959 sizeof(struct device_domain_info),
3960 0,
3961 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003962 NULL);
3963 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003964 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003965 ret = -ENOMEM;
3966 }
3967
3968 return ret;
3969}
3970
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003971static int __init iommu_init_mempool(void)
3972{
3973 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003974 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003975 if (ret)
3976 return ret;
3977
3978 ret = iommu_domain_cache_init();
3979 if (ret)
3980 goto domain_error;
3981
3982 ret = iommu_devinfo_cache_init();
3983 if (!ret)
3984 return ret;
3985
3986 kmem_cache_destroy(iommu_domain_cache);
3987domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003988 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003989
3990 return -ENOMEM;
3991}
3992
3993static void __init iommu_exit_mempool(void)
3994{
3995 kmem_cache_destroy(iommu_devinfo_cache);
3996 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003997 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003998}
3999
Dan Williams556ab452010-07-23 15:47:56 -07004000static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
4001{
4002 struct dmar_drhd_unit *drhd;
4003 u32 vtbar;
4004 int rc;
4005
4006 /* We know that this device on this chipset has its own IOMMU.
4007 * If we find it under a different IOMMU, then the BIOS is lying
4008 * to us. Hope that the IOMMU for this device is actually
4009 * disabled, and it needs no translation...
4010 */
4011 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4012 if (rc) {
4013 /* "can't" happen */
4014 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4015 return;
4016 }
4017 vtbar &= 0xffff0000;
4018
4019 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4020 drhd = dmar_find_matched_drhd_unit(pdev);
4021 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4022 TAINT_FIRMWARE_WORKAROUND,
4023 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4024 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4025}
4026DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4027
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004028static void __init init_no_remapping_devices(void)
4029{
4030 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004031 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004032 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004033
4034 for_each_drhd_unit(drhd) {
4035 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004036 for_each_active_dev_scope(drhd->devices,
4037 drhd->devices_cnt, i, dev)
4038 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004039 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004040 if (i == drhd->devices_cnt)
4041 drhd->ignored = 1;
4042 }
4043 }
4044
Jiang Liu7c919772014-01-06 14:18:18 +08004045 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004046 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004047 continue;
4048
Jiang Liub683b232014-02-19 14:07:32 +08004049 for_each_active_dev_scope(drhd->devices,
4050 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004051 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004052 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004053 if (i < drhd->devices_cnt)
4054 continue;
4055
David Woodhousec0771df2011-10-14 20:59:46 +01004056 /* This IOMMU has *only* gfx devices. Either bypass it or
4057 set the gfx_mapped flag, as appropriate */
4058 if (dmar_map_gfx) {
4059 intel_iommu_gfx_mapped = 1;
4060 } else {
4061 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004062 for_each_active_dev_scope(drhd->devices,
4063 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004064 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004065 }
4066 }
4067}
4068
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004069#ifdef CONFIG_SUSPEND
4070static int init_iommu_hw(void)
4071{
4072 struct dmar_drhd_unit *drhd;
4073 struct intel_iommu *iommu = NULL;
4074
4075 for_each_active_iommu(iommu, drhd)
4076 if (iommu->qi)
4077 dmar_reenable_qi(iommu);
4078
Joseph Cihulab7792602011-05-03 00:08:37 -07004079 for_each_iommu(iommu, drhd) {
4080 if (drhd->ignored) {
4081 /*
4082 * we always have to disable PMRs or DMA may fail on
4083 * this device
4084 */
4085 if (force_on)
4086 iommu_disable_protect_mem_regions(iommu);
4087 continue;
4088 }
4089
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004090 iommu_flush_write_buffer(iommu);
4091
4092 iommu_set_root_entry(iommu);
4093
4094 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004095 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004096 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4097 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004098 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004099 }
4100
4101 return 0;
4102}
4103
4104static void iommu_flush_all(void)
4105{
4106 struct dmar_drhd_unit *drhd;
4107 struct intel_iommu *iommu;
4108
4109 for_each_active_iommu(iommu, drhd) {
4110 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004111 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004112 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004113 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004114 }
4115}
4116
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004117static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004118{
4119 struct dmar_drhd_unit *drhd;
4120 struct intel_iommu *iommu = NULL;
4121 unsigned long flag;
4122
4123 for_each_active_iommu(iommu, drhd) {
Kees Cook6396bb22018-06-12 14:03:40 -07004124 iommu->iommu_state = kcalloc(MAX_SR_DMAR_REGS, sizeof(u32),
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004125 GFP_ATOMIC);
4126 if (!iommu->iommu_state)
4127 goto nomem;
4128 }
4129
4130 iommu_flush_all();
4131
4132 for_each_active_iommu(iommu, drhd) {
4133 iommu_disable_translation(iommu);
4134
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004135 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004136
4137 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4138 readl(iommu->reg + DMAR_FECTL_REG);
4139 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4140 readl(iommu->reg + DMAR_FEDATA_REG);
4141 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4142 readl(iommu->reg + DMAR_FEADDR_REG);
4143 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4144 readl(iommu->reg + DMAR_FEUADDR_REG);
4145
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004146 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004147 }
4148 return 0;
4149
4150nomem:
4151 for_each_active_iommu(iommu, drhd)
4152 kfree(iommu->iommu_state);
4153
4154 return -ENOMEM;
4155}
4156
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004157static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004158{
4159 struct dmar_drhd_unit *drhd;
4160 struct intel_iommu *iommu = NULL;
4161 unsigned long flag;
4162
4163 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004164 if (force_on)
4165 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4166 else
4167 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004168 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004169 }
4170
4171 for_each_active_iommu(iommu, drhd) {
4172
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004173 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004174
4175 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4176 iommu->reg + DMAR_FECTL_REG);
4177 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4178 iommu->reg + DMAR_FEDATA_REG);
4179 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4180 iommu->reg + DMAR_FEADDR_REG);
4181 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4182 iommu->reg + DMAR_FEUADDR_REG);
4183
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004184 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004185 }
4186
4187 for_each_active_iommu(iommu, drhd)
4188 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004189}
4190
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004191static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004192 .resume = iommu_resume,
4193 .suspend = iommu_suspend,
4194};
4195
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004196static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004197{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004198 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004199}
4200
4201#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004202static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004203#endif /* CONFIG_PM */
4204
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004205
Jiang Liuc2a0b532014-11-09 22:47:56 +08004206int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004207{
4208 struct acpi_dmar_reserved_memory *rmrr;
Eric Auger0659b8d2017-01-19 20:57:53 +00004209 int prot = DMA_PTE_READ|DMA_PTE_WRITE;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004210 struct dmar_rmrr_unit *rmrru;
Eric Auger0659b8d2017-01-19 20:57:53 +00004211 size_t length;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004212
4213 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4214 if (!rmrru)
Eric Auger0659b8d2017-01-19 20:57:53 +00004215 goto out;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004216
4217 rmrru->hdr = header;
4218 rmrr = (struct acpi_dmar_reserved_memory *)header;
4219 rmrru->base_address = rmrr->base_address;
4220 rmrru->end_address = rmrr->end_address;
Eric Auger0659b8d2017-01-19 20:57:53 +00004221
4222 length = rmrr->end_address - rmrr->base_address + 1;
4223 rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
4224 IOMMU_RESV_DIRECT);
4225 if (!rmrru->resv)
4226 goto free_rmrru;
4227
Jiang Liu2e455282014-02-19 14:07:36 +08004228 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4229 ((void *)rmrr) + rmrr->header.length,
4230 &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004231 if (rmrru->devices_cnt && rmrru->devices == NULL)
4232 goto free_all;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004233
Jiang Liu2e455282014-02-19 14:07:36 +08004234 list_add(&rmrru->list, &dmar_rmrr_units);
4235
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004236 return 0;
Eric Auger0659b8d2017-01-19 20:57:53 +00004237free_all:
4238 kfree(rmrru->resv);
4239free_rmrru:
4240 kfree(rmrru);
4241out:
4242 return -ENOMEM;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004243}
4244
Jiang Liu6b197242014-11-09 22:47:58 +08004245static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4246{
4247 struct dmar_atsr_unit *atsru;
4248 struct acpi_dmar_atsr *tmp;
4249
4250 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4251 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4252 if (atsr->segment != tmp->segment)
4253 continue;
4254 if (atsr->header.length != tmp->header.length)
4255 continue;
4256 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4257 return atsru;
4258 }
4259
4260 return NULL;
4261}
4262
4263int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004264{
4265 struct acpi_dmar_atsr *atsr;
4266 struct dmar_atsr_unit *atsru;
4267
Thomas Gleixnerb608fe32017-05-16 20:42:41 +02004268 if (system_state >= SYSTEM_RUNNING && !intel_iommu_enabled)
Jiang Liu6b197242014-11-09 22:47:58 +08004269 return 0;
4270
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004271 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004272 atsru = dmar_find_atsr(atsr);
4273 if (atsru)
4274 return 0;
4275
4276 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004277 if (!atsru)
4278 return -ENOMEM;
4279
Jiang Liu6b197242014-11-09 22:47:58 +08004280 /*
4281 * If memory is allocated from slab by ACPI _DSM method, we need to
4282 * copy the memory content because the memory buffer will be freed
4283 * on return.
4284 */
4285 atsru->hdr = (void *)(atsru + 1);
4286 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004287 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004288 if (!atsru->include_all) {
4289 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4290 (void *)atsr + atsr->header.length,
4291 &atsru->devices_cnt);
4292 if (atsru->devices_cnt && atsru->devices == NULL) {
4293 kfree(atsru);
4294 return -ENOMEM;
4295 }
4296 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004297
Jiang Liu0e242612014-02-19 14:07:34 +08004298 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004299
4300 return 0;
4301}
4302
Jiang Liu9bdc5312014-01-06 14:18:27 +08004303static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4304{
4305 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4306 kfree(atsru);
4307}
4308
Jiang Liu6b197242014-11-09 22:47:58 +08004309int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4310{
4311 struct acpi_dmar_atsr *atsr;
4312 struct dmar_atsr_unit *atsru;
4313
4314 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4315 atsru = dmar_find_atsr(atsr);
4316 if (atsru) {
4317 list_del_rcu(&atsru->list);
4318 synchronize_rcu();
4319 intel_iommu_free_atsr(atsru);
4320 }
4321
4322 return 0;
4323}
4324
4325int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4326{
4327 int i;
4328 struct device *dev;
4329 struct acpi_dmar_atsr *atsr;
4330 struct dmar_atsr_unit *atsru;
4331
4332 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4333 atsru = dmar_find_atsr(atsr);
4334 if (!atsru)
4335 return 0;
4336
Linus Torvalds194dc872016-07-27 20:03:31 -07004337 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004338 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4339 i, dev)
4340 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004341 }
Jiang Liu6b197242014-11-09 22:47:58 +08004342
4343 return 0;
4344}
4345
Jiang Liuffebeb42014-11-09 22:48:02 +08004346static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4347{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06004348 int sp, ret;
Jiang Liuffebeb42014-11-09 22:48:02 +08004349 struct intel_iommu *iommu = dmaru->iommu;
4350
4351 if (g_iommus[iommu->seq_id])
4352 return 0;
4353
4354 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004355 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004356 iommu->name);
4357 return -ENXIO;
4358 }
4359 if (!ecap_sc_support(iommu->ecap) &&
4360 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004361 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004362 iommu->name);
4363 return -ENXIO;
4364 }
4365 sp = domain_update_iommu_superpage(iommu) - 1;
4366 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004367 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004368 iommu->name);
4369 return -ENXIO;
4370 }
4371
4372 /*
4373 * Disable translation if already enabled prior to OS handover.
4374 */
4375 if (iommu->gcmd & DMA_GCMD_TE)
4376 iommu_disable_translation(iommu);
4377
4378 g_iommus[iommu->seq_id] = iommu;
4379 ret = iommu_init_domains(iommu);
4380 if (ret == 0)
4381 ret = iommu_alloc_root_entry(iommu);
4382 if (ret)
4383 goto out;
4384
David Woodhouse8a94ade2015-03-24 14:54:56 +00004385#ifdef CONFIG_INTEL_IOMMU_SVM
Lu Baolu765b6a92018-12-10 09:58:55 +08004386 if (pasid_supported(iommu))
Lu Baolud9737952018-07-14 15:47:02 +08004387 intel_svm_init(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00004388#endif
4389
Jiang Liuffebeb42014-11-09 22:48:02 +08004390 if (dmaru->ignored) {
4391 /*
4392 * we always have to disable PMRs or DMA may fail on this device
4393 */
4394 if (force_on)
4395 iommu_disable_protect_mem_regions(iommu);
4396 return 0;
4397 }
4398
4399 intel_iommu_init_qi(iommu);
4400 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004401
4402#ifdef CONFIG_INTEL_IOMMU_SVM
Lu Baolu765b6a92018-12-10 09:58:55 +08004403 if (pasid_supported(iommu) && ecap_prs(iommu->ecap)) {
David Woodhousea222a7f2015-10-07 23:35:18 +01004404 ret = intel_svm_enable_prq(iommu);
4405 if (ret)
4406 goto disable_iommu;
4407 }
4408#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004409 ret = dmar_set_interrupt(iommu);
4410 if (ret)
4411 goto disable_iommu;
4412
4413 iommu_set_root_entry(iommu);
4414 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4415 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4416 iommu_enable_translation(iommu);
4417
Jiang Liuffebeb42014-11-09 22:48:02 +08004418 iommu_disable_protect_mem_regions(iommu);
4419 return 0;
4420
4421disable_iommu:
4422 disable_dmar_iommu(iommu);
4423out:
4424 free_dmar_iommu(iommu);
4425 return ret;
4426}
4427
Jiang Liu6b197242014-11-09 22:47:58 +08004428int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4429{
Jiang Liuffebeb42014-11-09 22:48:02 +08004430 int ret = 0;
4431 struct intel_iommu *iommu = dmaru->iommu;
4432
4433 if (!intel_iommu_enabled)
4434 return 0;
4435 if (iommu == NULL)
4436 return -EINVAL;
4437
4438 if (insert) {
4439 ret = intel_iommu_add(dmaru);
4440 } else {
4441 disable_dmar_iommu(iommu);
4442 free_dmar_iommu(iommu);
4443 }
4444
4445 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004446}
4447
Jiang Liu9bdc5312014-01-06 14:18:27 +08004448static void intel_iommu_free_dmars(void)
4449{
4450 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4451 struct dmar_atsr_unit *atsru, *atsr_n;
4452
4453 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4454 list_del(&rmrru->list);
4455 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004456 kfree(rmrru->resv);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004457 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004458 }
4459
Jiang Liu9bdc5312014-01-06 14:18:27 +08004460 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4461 list_del(&atsru->list);
4462 intel_iommu_free_atsr(atsru);
4463 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004464}
4465
4466int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4467{
Jiang Liub683b232014-02-19 14:07:32 +08004468 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004469 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004470 struct pci_dev *bridge = NULL;
4471 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004472 struct acpi_dmar_atsr *atsr;
4473 struct dmar_atsr_unit *atsru;
4474
4475 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004476 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004477 bridge = bus->self;
David Woodhoused14053b32015-10-15 09:28:06 +01004478 /* If it's an integrated device, allow ATS */
4479 if (!bridge)
4480 return 1;
4481 /* Connected via non-PCIe: no ATS */
4482 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004483 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004484 return 0;
David Woodhoused14053b32015-10-15 09:28:06 +01004485 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004486 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004487 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004488 }
4489
Jiang Liu0e242612014-02-19 14:07:34 +08004490 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004491 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4492 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4493 if (atsr->segment != pci_domain_nr(dev->bus))
4494 continue;
4495
Jiang Liub683b232014-02-19 14:07:32 +08004496 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004497 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004498 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004499
4500 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004501 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004502 }
Jiang Liub683b232014-02-19 14:07:32 +08004503 ret = 0;
4504out:
Jiang Liu0e242612014-02-19 14:07:34 +08004505 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004506
Jiang Liub683b232014-02-19 14:07:32 +08004507 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004508}
4509
Jiang Liu59ce0512014-02-19 14:07:35 +08004510int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4511{
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06004512 int ret;
Jiang Liu59ce0512014-02-19 14:07:35 +08004513 struct dmar_rmrr_unit *rmrru;
4514 struct dmar_atsr_unit *atsru;
4515 struct acpi_dmar_atsr *atsr;
4516 struct acpi_dmar_reserved_memory *rmrr;
4517
Thomas Gleixnerb608fe32017-05-16 20:42:41 +02004518 if (!intel_iommu_enabled && system_state >= SYSTEM_RUNNING)
Jiang Liu59ce0512014-02-19 14:07:35 +08004519 return 0;
4520
4521 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4522 rmrr = container_of(rmrru->hdr,
4523 struct acpi_dmar_reserved_memory, header);
4524 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4525 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4526 ((void *)rmrr) + rmrr->header.length,
4527 rmrr->segment, rmrru->devices,
4528 rmrru->devices_cnt);
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06004529 if (ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004530 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004531 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004532 dmar_remove_dev_scope(info, rmrr->segment,
4533 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004534 }
4535 }
4536
4537 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4538 if (atsru->include_all)
4539 continue;
4540
4541 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4542 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4543 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4544 (void *)atsr + atsr->header.length,
4545 atsr->segment, atsru->devices,
4546 atsru->devices_cnt);
4547 if (ret > 0)
4548 break;
Bjorn Helgaase083ea5b2019-02-08 16:06:08 -06004549 else if (ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004550 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004551 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004552 if (dmar_remove_dev_scope(info, atsr->segment,
4553 atsru->devices, atsru->devices_cnt))
4554 break;
4555 }
4556 }
4557
4558 return 0;
4559}
4560
Fenghua Yu99dcade2009-11-11 07:23:06 -08004561/*
4562 * Here we only respond to action of unbound device from driver.
4563 *
4564 * Added device is not attached to its DMAR domain here yet. That will happen
4565 * when mapping the device to iova.
4566 */
4567static int device_notifier(struct notifier_block *nb,
4568 unsigned long action, void *data)
4569{
4570 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004571 struct dmar_domain *domain;
4572
David Woodhouse3d891942014-03-06 15:59:26 +00004573 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004574 return 0;
4575
Lu Baolu117266f2019-02-25 10:46:36 +08004576 if (action == BUS_NOTIFY_REMOVED_DEVICE) {
4577 domain = find_domain(dev);
4578 if (!domain)
4579 return 0;
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004580
Lu Baolu117266f2019-02-25 10:46:36 +08004581 dmar_remove_one_dev_info(dev);
4582 if (!domain_type_is_vm_or_si(domain) &&
4583 list_empty(&domain->devices))
4584 domain_exit(domain);
4585 } else if (action == BUS_NOTIFY_ADD_DEVICE) {
4586 if (iommu_should_identity_map(dev, 1))
4587 domain_add_dev_info(si_domain, dev);
4588 }
Alex Williamsona97590e2011-03-04 14:52:16 -07004589
Fenghua Yu99dcade2009-11-11 07:23:06 -08004590 return 0;
4591}
4592
4593static struct notifier_block device_nb = {
4594 .notifier_call = device_notifier,
4595};
4596
Jiang Liu75f05562014-02-19 14:07:37 +08004597static int intel_iommu_memory_notifier(struct notifier_block *nb,
4598 unsigned long val, void *v)
4599{
4600 struct memory_notify *mhp = v;
4601 unsigned long long start, end;
4602 unsigned long start_vpfn, last_vpfn;
4603
4604 switch (val) {
4605 case MEM_GOING_ONLINE:
4606 start = mhp->start_pfn << PAGE_SHIFT;
4607 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4608 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004609 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004610 start, end);
4611 return NOTIFY_BAD;
4612 }
4613 break;
4614
4615 case MEM_OFFLINE:
4616 case MEM_CANCEL_ONLINE:
4617 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4618 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4619 while (start_vpfn <= last_vpfn) {
4620 struct iova *iova;
4621 struct dmar_drhd_unit *drhd;
4622 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004623 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004624
4625 iova = find_iova(&si_domain->iovad, start_vpfn);
4626 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004627 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004628 start_vpfn);
4629 break;
4630 }
4631
4632 iova = split_and_remove_iova(&si_domain->iovad, iova,
4633 start_vpfn, last_vpfn);
4634 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004635 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004636 start_vpfn, last_vpfn);
4637 return NOTIFY_BAD;
4638 }
4639
David Woodhouseea8ea462014-03-05 17:09:32 +00004640 freelist = domain_unmap(si_domain, iova->pfn_lo,
4641 iova->pfn_hi);
4642
Jiang Liu75f05562014-02-19 14:07:37 +08004643 rcu_read_lock();
4644 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004645 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004646 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004647 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004648 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004649 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004650
4651 start_vpfn = iova->pfn_hi + 1;
4652 free_iova_mem(iova);
4653 }
4654 break;
4655 }
4656
4657 return NOTIFY_OK;
4658}
4659
4660static struct notifier_block intel_iommu_memory_nb = {
4661 .notifier_call = intel_iommu_memory_notifier,
4662 .priority = 0
4663};
4664
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004665static void free_all_cpu_cached_iovas(unsigned int cpu)
4666{
4667 int i;
4668
4669 for (i = 0; i < g_num_of_iommus; i++) {
4670 struct intel_iommu *iommu = g_iommus[i];
4671 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004672 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004673
4674 if (!iommu)
4675 continue;
4676
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004677 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004678 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004679
4680 if (!domain)
4681 continue;
4682 free_cpu_cached_iovas(cpu, &domain->iovad);
4683 }
4684 }
4685}
4686
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004687static int intel_iommu_cpu_dead(unsigned int cpu)
Omer Pelegaa473242016-04-20 11:33:02 +03004688{
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004689 free_all_cpu_cached_iovas(cpu);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004690 return 0;
Omer Pelegaa473242016-04-20 11:33:02 +03004691}
4692
Joerg Roedel161b28a2017-03-28 17:04:52 +02004693static void intel_disable_iommus(void)
4694{
4695 struct intel_iommu *iommu = NULL;
4696 struct dmar_drhd_unit *drhd;
4697
4698 for_each_iommu(iommu, drhd)
4699 iommu_disable_translation(iommu);
4700}
4701
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004702static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
4703{
Joerg Roedel2926a2aa2017-08-14 17:19:26 +02004704 struct iommu_device *iommu_dev = dev_to_iommu_device(dev);
4705
4706 return container_of(iommu_dev, struct intel_iommu, iommu);
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004707}
4708
Alex Williamsona5459cf2014-06-12 16:12:31 -06004709static ssize_t intel_iommu_show_version(struct device *dev,
4710 struct device_attribute *attr,
4711 char *buf)
4712{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004713 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004714 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4715 return sprintf(buf, "%d:%d\n",
4716 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4717}
4718static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4719
4720static ssize_t intel_iommu_show_address(struct device *dev,
4721 struct device_attribute *attr,
4722 char *buf)
4723{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004724 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004725 return sprintf(buf, "%llx\n", iommu->reg_phys);
4726}
4727static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4728
4729static ssize_t intel_iommu_show_cap(struct device *dev,
4730 struct device_attribute *attr,
4731 char *buf)
4732{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004733 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004734 return sprintf(buf, "%llx\n", iommu->cap);
4735}
4736static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4737
4738static ssize_t intel_iommu_show_ecap(struct device *dev,
4739 struct device_attribute *attr,
4740 char *buf)
4741{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004742 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004743 return sprintf(buf, "%llx\n", iommu->ecap);
4744}
4745static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4746
Alex Williamson2238c082015-07-14 15:24:53 -06004747static ssize_t intel_iommu_show_ndoms(struct device *dev,
4748 struct device_attribute *attr,
4749 char *buf)
4750{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004751 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004752 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4753}
4754static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4755
4756static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4757 struct device_attribute *attr,
4758 char *buf)
4759{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004760 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004761 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4762 cap_ndoms(iommu->cap)));
4763}
4764static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4765
Alex Williamsona5459cf2014-06-12 16:12:31 -06004766static struct attribute *intel_iommu_attrs[] = {
4767 &dev_attr_version.attr,
4768 &dev_attr_address.attr,
4769 &dev_attr_cap.attr,
4770 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004771 &dev_attr_domains_supported.attr,
4772 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004773 NULL,
4774};
4775
4776static struct attribute_group intel_iommu_group = {
4777 .name = "intel-iommu",
4778 .attrs = intel_iommu_attrs,
4779};
4780
4781const struct attribute_group *intel_iommu_groups[] = {
4782 &intel_iommu_group,
4783 NULL,
4784};
4785
Lu Baolu89a60792018-10-23 15:45:01 +08004786static int __init platform_optin_force_iommu(void)
4787{
4788 struct pci_dev *pdev = NULL;
4789 bool has_untrusted_dev = false;
4790
4791 if (!dmar_platform_optin() || no_platform_optin)
4792 return 0;
4793
4794 for_each_pci_dev(pdev) {
4795 if (pdev->untrusted) {
4796 has_untrusted_dev = true;
4797 break;
4798 }
4799 }
4800
4801 if (!has_untrusted_dev)
4802 return 0;
4803
4804 if (no_iommu || dmar_disabled)
4805 pr_info("Intel-IOMMU force enabled due to platform opt in\n");
4806
4807 /*
4808 * If Intel-IOMMU is disabled by default, we will apply identity
4809 * map for all devices except those marked as being untrusted.
4810 */
4811 if (dmar_disabled)
4812 iommu_identity_mapping |= IDENTMAP_ALL;
4813
4814 dmar_disabled = 0;
4815#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
4816 swiotlb = 0;
4817#endif
4818 no_iommu = 0;
4819
4820 return 1;
4821}
4822
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004823int __init intel_iommu_init(void)
4824{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004825 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004826 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004827 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004828
Lu Baolu89a60792018-10-23 15:45:01 +08004829 /*
4830 * Intel IOMMU is required for a TXT/tboot launch or platform
4831 * opt in, so enforce that.
4832 */
4833 force_on = tboot_force_iommu() || platform_optin_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004834
Jiang Liu3a5670e2014-02-19 14:07:33 +08004835 if (iommu_init_mempool()) {
4836 if (force_on)
4837 panic("tboot: Failed to initialize iommu memory\n");
4838 return -ENOMEM;
4839 }
4840
4841 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004842 if (dmar_table_init()) {
4843 if (force_on)
4844 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004845 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004846 }
4847
Suresh Siddhac2c72862011-08-23 17:05:19 -07004848 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004849 if (force_on)
4850 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004851 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004852 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004853
Joerg Roedelec154bf2017-10-06 15:00:53 +02004854 up_write(&dmar_global_lock);
4855
4856 /*
4857 * The bus notifier takes the dmar_global_lock, so lockdep will
4858 * complain later when we register it under the lock.
4859 */
4860 dmar_register_bus_notifier();
4861
4862 down_write(&dmar_global_lock);
4863
Joerg Roedel161b28a2017-03-28 17:04:52 +02004864 if (no_iommu || dmar_disabled) {
4865 /*
Shaohua Libfd20f12017-04-26 09:18:35 -07004866 * We exit the function here to ensure IOMMU's remapping and
4867 * mempool aren't setup, which means that the IOMMU's PMRs
4868 * won't be disabled via the call to init_dmars(). So disable
4869 * it explicitly here. The PMRs were setup by tboot prior to
4870 * calling SENTER, but the kernel is expected to reset/tear
4871 * down the PMRs.
4872 */
4873 if (intel_iommu_tboot_noforce) {
4874 for_each_iommu(iommu, drhd)
4875 iommu_disable_protect_mem_regions(iommu);
4876 }
4877
4878 /*
Joerg Roedel161b28a2017-03-28 17:04:52 +02004879 * Make sure the IOMMUs are switched off, even when we
4880 * boot into a kexec kernel and the previous kernel left
4881 * them enabled
4882 */
4883 intel_disable_iommus();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004884 goto out_free_dmar;
Joerg Roedel161b28a2017-03-28 17:04:52 +02004885 }
Suresh Siddha2ae21012008-07-10 11:16:43 -07004886
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004887 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004888 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004889
4890 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004891 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004892
Joseph Cihula51a63e62011-03-21 11:04:24 -07004893 if (dmar_init_reserved_ranges()) {
4894 if (force_on)
4895 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004896 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004897 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004898
4899 init_no_remapping_devices();
4900
Joseph Cihulab7792602011-05-03 00:08:37 -07004901 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004902 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004903 if (force_on)
4904 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004905 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004906 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004907 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004908 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004909 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004910
Christoph Hellwig4fac8072017-12-24 13:57:08 +01004911#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004912 swiotlb = 0;
4913#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004914 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004915
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004916 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004917
Joerg Roedel39ab9552017-02-01 16:56:46 +01004918 for_each_active_iommu(iommu, drhd) {
4919 iommu_device_sysfs_add(&iommu->iommu, NULL,
4920 intel_iommu_groups,
4921 "%s", iommu->name);
4922 iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
4923 iommu_device_register(&iommu->iommu);
4924 }
Alex Williamsona5459cf2014-06-12 16:12:31 -06004925
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004926 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004927 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004928 if (si_domain && !hw_pass_through)
4929 register_memory_notifier(&intel_iommu_memory_nb);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004930 cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
4931 intel_iommu_cpu_dead);
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004932 intel_iommu_enabled = 1;
Sohil Mehtaee2636b2018-09-11 17:11:38 -07004933 intel_iommu_debugfs_init();
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004934
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004935 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004936
4937out_free_reserved_range:
4938 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004939out_free_dmar:
4940 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004941 up_write(&dmar_global_lock);
4942 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004943 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004944}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004945
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004946static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004947{
4948 struct intel_iommu *iommu = opaque;
4949
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004950 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004951 return 0;
4952}
4953
4954/*
4955 * NB - intel-iommu lacks any sort of reference counting for the users of
4956 * dependent devices. If multiple endpoints have intersecting dependent
4957 * devices, unbinding the driver from any one of them will possibly leave
4958 * the others unable to operate.
4959 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004960static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004961{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004962 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004963 return;
4964
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004965 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004966}
4967
Joerg Roedel127c7612015-07-23 17:44:46 +02004968static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004969{
Weidong Hanc7151a82008-12-08 22:51:37 +08004970 struct intel_iommu *iommu;
4971 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004972
Joerg Roedel55d94042015-07-22 16:50:40 +02004973 assert_spin_locked(&device_domain_lock);
4974
Joerg Roedelb608ac32015-07-21 18:19:08 +02004975 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004976 return;
4977
Joerg Roedel127c7612015-07-23 17:44:46 +02004978 iommu = info->iommu;
4979
4980 if (info->dev) {
Lu Baoluef848b72018-12-10 09:59:01 +08004981 if (dev_is_pci(info->dev) && sm_supported(iommu))
4982 intel_pasid_tear_down_entry(iommu, info->dev,
4983 PASID_RID2PASID);
4984
Joerg Roedel127c7612015-07-23 17:44:46 +02004985 iommu_disable_dev_iotlb(info);
4986 domain_context_clear(iommu, info->dev);
Lu Baolua7fc93f2018-07-14 15:47:00 +08004987 intel_pasid_free_table(info->dev);
Joerg Roedel127c7612015-07-23 17:44:46 +02004988 }
4989
Joerg Roedelb608ac32015-07-21 18:19:08 +02004990 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004991
Joerg Roedeld160aca2015-07-22 11:52:53 +02004992 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004993 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004994 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004995
4996 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004997}
4998
Bjorn Helgaas71753232019-02-08 16:06:15 -06004999static void dmar_remove_one_dev_info(struct device *dev)
Joerg Roedel55d94042015-07-22 16:50:40 +02005000{
Joerg Roedel127c7612015-07-23 17:44:46 +02005001 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02005002 unsigned long flags;
5003
Weidong Hanc7151a82008-12-08 22:51:37 +08005004 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02005005 info = dev->archdata.iommu;
5006 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005007 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005008}
5009
5010static int md_domain_init(struct dmar_domain *domain, int guest_width)
5011{
5012 int adjust_width;
5013
Zhen Leiaa3ac942017-09-21 16:52:45 +01005014 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005015 domain_reserve_special_ranges(domain);
5016
5017 /* calculate AGAW */
5018 domain->gaw = guest_width;
5019 adjust_width = guestwidth_to_adjustwidth(guest_width);
5020 domain->agaw = width_to_agaw(adjust_width);
5021
Weidong Han5e98c4b2008-12-08 23:03:27 +08005022 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08005023 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01005024 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005025 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08005026
5027 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07005028 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005029 if (!domain->pgd)
5030 return -ENOMEM;
5031 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
5032 return 0;
5033}
5034
Joerg Roedel00a77de2015-03-26 13:43:08 +01005035static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03005036{
Joerg Roedel5d450802008-12-03 14:52:32 +01005037 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01005038 struct iommu_domain *domain;
5039
5040 if (type != IOMMU_DOMAIN_UNMANAGED)
5041 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005042
Jiang Liuab8dfe22014-07-11 14:19:27 +08005043 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01005044 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005045 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01005046 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005047 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07005048 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005049 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08005050 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01005051 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005052 }
Allen Kay8140a952011-10-14 12:32:17 -07005053 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005054
Joerg Roedel00a77de2015-03-26 13:43:08 +01005055 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01005056 domain->geometry.aperture_start = 0;
5057 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
5058 domain->geometry.force_aperture = true;
5059
Joerg Roedel00a77de2015-03-26 13:43:08 +01005060 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03005061}
Kay, Allen M38717942008-09-09 18:37:29 +03005062
Joerg Roedel00a77de2015-03-26 13:43:08 +01005063static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03005064{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005065 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03005066}
Kay, Allen M38717942008-09-09 18:37:29 +03005067
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005068static int intel_iommu_attach_device(struct iommu_domain *domain,
5069 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005070{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005071 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005072 struct intel_iommu *iommu;
5073 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07005074 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03005075
Alex Williamsonc875d2c2014-07-03 09:57:02 -06005076 if (device_is_rmrr_locked(dev)) {
5077 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5078 return -EPERM;
5079 }
5080
David Woodhouse7207d8f2014-03-09 16:31:06 -07005081 /* normally dev is not mapped */
5082 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005083 struct dmar_domain *old_domain;
5084
David Woodhouse1525a292014-03-06 16:19:30 +00005085 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005086 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005087 rcu_read_lock();
Bjorn Helgaas71753232019-02-08 16:06:15 -06005088 dmar_remove_one_dev_info(dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005089 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005090
5091 if (!domain_type_is_vm_or_si(old_domain) &&
5092 list_empty(&old_domain->devices))
5093 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005094 }
5095 }
5096
David Woodhouse156baca2014-03-09 14:00:57 -07005097 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005098 if (!iommu)
5099 return -ENODEV;
5100
5101 /* check if this iommu agaw is sufficient for max mapped address */
5102 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005103 if (addr_width > cap_mgaw(iommu->cap))
5104 addr_width = cap_mgaw(iommu->cap);
5105
5106 if (dmar_domain->max_addr > (1LL << addr_width)) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06005107 dev_err(dev, "%s: iommu width (%d) is not "
5108 "sufficient for the mapped address (%llx)\n",
5109 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005110 return -EFAULT;
5111 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005112 dmar_domain->gaw = addr_width;
5113
5114 /*
5115 * Knock out extra levels of page tables if necessary
5116 */
5117 while (iommu->agaw < dmar_domain->agaw) {
5118 struct dma_pte *pte;
5119
5120 pte = dmar_domain->pgd;
5121 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005122 dmar_domain->pgd = (struct dma_pte *)
5123 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005124 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005125 }
5126 dmar_domain->agaw--;
5127 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005128
Joerg Roedel28ccce02015-07-21 14:45:31 +02005129 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005130}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005131
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005132static void intel_iommu_detach_device(struct iommu_domain *domain,
5133 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005134{
Bjorn Helgaas71753232019-02-08 16:06:15 -06005135 dmar_remove_one_dev_info(dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005136}
Kay, Allen M38717942008-09-09 18:37:29 +03005137
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005138static int intel_iommu_map(struct iommu_domain *domain,
5139 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005140 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005141{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005142 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005143 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005144 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005145 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005146
Joerg Roedeldde57a22008-12-03 15:04:09 +01005147 if (iommu_prot & IOMMU_READ)
5148 prot |= DMA_PTE_READ;
5149 if (iommu_prot & IOMMU_WRITE)
5150 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08005151 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5152 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005153
David Woodhouse163cc522009-06-28 00:51:17 +01005154 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005155 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005156 u64 end;
5157
5158 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005159 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005160 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005161 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005162 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005163 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005164 return -EFAULT;
5165 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005166 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005167 }
David Woodhousead051222009-06-28 14:22:28 +01005168 /* Round up size to next multiple of PAGE_SIZE, if it and
5169 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005170 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005171 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5172 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005173 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005174}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005175
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005176static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005177 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005178{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005179 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005180 struct page *freelist = NULL;
David Woodhouseea8ea462014-03-05 17:09:32 +00005181 unsigned long start_pfn, last_pfn;
5182 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005183 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005184
David Woodhouse5cf0a762014-03-19 16:07:49 +00005185 /* Cope with horrid API which requires us to unmap more than the
5186 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005187 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005188
5189 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5190 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5191
David Woodhouseea8ea462014-03-05 17:09:32 +00005192 start_pfn = iova >> VTD_PAGE_SHIFT;
5193 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5194
5195 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5196
5197 npages = last_pfn - start_pfn + 1;
5198
Shaokun Zhangf746a022018-03-22 18:18:06 +08005199 for_each_domain_iommu(iommu_id, dmar_domain)
Joerg Roedel42e8c182015-07-21 15:50:02 +02005200 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5201 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005202
5203 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005204
David Woodhouse163cc522009-06-28 00:51:17 +01005205 if (dmar_domain->max_addr == iova + size)
5206 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005207
David Woodhouse5cf0a762014-03-19 16:07:49 +00005208 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005209}
Kay, Allen M38717942008-09-09 18:37:29 +03005210
Joerg Roedeld14d6572008-12-03 15:06:57 +01005211static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05305212 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005213{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005214 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005215 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005216 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005217 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005218
David Woodhouse5cf0a762014-03-19 16:07:49 +00005219 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005220 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005221 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005222
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005223 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005224}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005225
Joerg Roedel5d587b82014-09-05 10:50:45 +02005226static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005227{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005228 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005229 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005230 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005231 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005232
Joerg Roedel5d587b82014-09-05 10:50:45 +02005233 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005234}
5235
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005236static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005237{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005238 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005239 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005240 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005241
Alex Williamsona5459cf2014-06-12 16:12:31 -06005242 iommu = device_to_iommu(dev, &bus, &devfn);
5243 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005244 return -ENODEV;
5245
Joerg Roedele3d10af2017-02-01 17:23:22 +01005246 iommu_device_link(&iommu->iommu, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005247
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005248 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005249
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005250 if (IS_ERR(group))
5251 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005252
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005253 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005254 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005255}
5256
5257static void intel_iommu_remove_device(struct device *dev)
5258{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005259 struct intel_iommu *iommu;
5260 u8 bus, devfn;
5261
5262 iommu = device_to_iommu(dev, &bus, &devfn);
5263 if (!iommu)
5264 return;
5265
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005266 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005267
Joerg Roedele3d10af2017-02-01 17:23:22 +01005268 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005269}
5270
Eric Auger0659b8d2017-01-19 20:57:53 +00005271static void intel_iommu_get_resv_regions(struct device *device,
5272 struct list_head *head)
5273{
5274 struct iommu_resv_region *reg;
5275 struct dmar_rmrr_unit *rmrr;
5276 struct device *i_dev;
5277 int i;
5278
5279 rcu_read_lock();
5280 for_each_rmrr_units(rmrr) {
5281 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
5282 i, i_dev) {
5283 if (i_dev != device)
5284 continue;
5285
5286 list_add_tail(&rmrr->resv->list, head);
5287 }
5288 }
5289 rcu_read_unlock();
5290
5291 reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
5292 IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00005293 0, IOMMU_RESV_MSI);
Eric Auger0659b8d2017-01-19 20:57:53 +00005294 if (!reg)
5295 return;
5296 list_add_tail(&reg->list, head);
5297}
5298
5299static void intel_iommu_put_resv_regions(struct device *dev,
5300 struct list_head *head)
5301{
5302 struct iommu_resv_region *entry, *next;
5303
5304 list_for_each_entry_safe(entry, next, head, list) {
Gerald Schaefer198bc322019-01-16 20:11:44 +01005305 if (entry->type == IOMMU_RESV_MSI)
Eric Auger0659b8d2017-01-19 20:57:53 +00005306 kfree(entry);
5307 }
Kay, Allen M38717942008-09-09 18:37:29 +03005308}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005309
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005310#ifdef CONFIG_INTEL_IOMMU_SVM
5311int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5312{
5313 struct device_domain_info *info;
5314 struct context_entry *context;
5315 struct dmar_domain *domain;
5316 unsigned long flags;
5317 u64 ctx_lo;
5318 int ret;
5319
5320 domain = get_valid_domain_for_dev(sdev->dev);
5321 if (!domain)
5322 return -EINVAL;
5323
5324 spin_lock_irqsave(&device_domain_lock, flags);
5325 spin_lock(&iommu->lock);
5326
5327 ret = -EINVAL;
5328 info = sdev->dev->archdata.iommu;
5329 if (!info || !info->pasid_supported)
5330 goto out;
5331
5332 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5333 if (WARN_ON(!context))
5334 goto out;
5335
5336 ctx_lo = context[0].lo;
5337
Lu Baolu84c11e42019-03-20 09:58:34 +08005338 sdev->did = FLPT_DEFAULT_DID;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005339 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5340
5341 if (!(ctx_lo & CONTEXT_PASIDE)) {
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005342 ctx_lo |= CONTEXT_PASIDE;
5343 context[0].lo = ctx_lo;
5344 wmb();
5345 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5346 DMA_CCMD_MASK_NOBIT,
5347 DMA_CCMD_DEVICE_INVL);
5348 }
5349
5350 /* Enable PASID support in the device, if it wasn't already */
5351 if (!info->pasid_enabled)
5352 iommu_enable_dev_iotlb(info);
5353
5354 if (info->ats_enabled) {
5355 sdev->dev_iotlb = 1;
5356 sdev->qdep = info->ats_qdep;
5357 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5358 sdev->qdep = 0;
5359 }
5360 ret = 0;
5361
5362 out:
5363 spin_unlock(&iommu->lock);
5364 spin_unlock_irqrestore(&device_domain_lock, flags);
5365
5366 return ret;
5367}
5368
5369struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5370{
5371 struct intel_iommu *iommu;
5372 u8 bus, devfn;
5373
5374 if (iommu_dummy(dev)) {
5375 dev_warn(dev,
5376 "No IOMMU translation for device; cannot enable SVM\n");
5377 return NULL;
5378 }
5379
5380 iommu = device_to_iommu(dev, &bus, &devfn);
5381 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005382 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005383 return NULL;
5384 }
5385
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005386 return iommu;
5387}
5388#endif /* CONFIG_INTEL_IOMMU_SVM */
5389
Joerg Roedelb0119e82017-02-01 13:23:08 +01005390const struct iommu_ops intel_iommu_ops = {
Eric Auger0659b8d2017-01-19 20:57:53 +00005391 .capable = intel_iommu_capable,
5392 .domain_alloc = intel_iommu_domain_alloc,
5393 .domain_free = intel_iommu_domain_free,
5394 .attach_dev = intel_iommu_attach_device,
5395 .detach_dev = intel_iommu_detach_device,
5396 .map = intel_iommu_map,
5397 .unmap = intel_iommu_unmap,
Eric Auger0659b8d2017-01-19 20:57:53 +00005398 .iova_to_phys = intel_iommu_iova_to_phys,
5399 .add_device = intel_iommu_add_device,
5400 .remove_device = intel_iommu_remove_device,
5401 .get_resv_regions = intel_iommu_get_resv_regions,
5402 .put_resv_regions = intel_iommu_put_resv_regions,
5403 .device_group = pci_device_group,
5404 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005405};
David Woodhouse9af88142009-02-13 23:18:03 +00005406
Daniel Vetter94526182013-01-20 23:50:13 +01005407static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5408{
5409 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Bjorn Helgaas932a6522019-02-08 16:06:00 -06005410 pci_info(dev, "Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005411 dmar_map_gfx = 0;
5412}
5413
5414DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5415DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5416DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5417DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5418DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5419DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5420DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5421
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005422static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005423{
5424 /*
5425 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005426 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005427 */
Bjorn Helgaas932a6522019-02-08 16:06:00 -06005428 pci_info(dev, "Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005429 rwbf_quirk = 1;
5430}
5431
5432DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005433DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5434DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5435DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5436DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5437DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005439
Adam Jacksoneecfd572010-08-25 21:17:34 +01005440#define GGC 0x52
5441#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5442#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5443#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5444#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5445#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5446#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5447#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5448#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5449
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005450static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005451{
5452 unsigned short ggc;
5453
Adam Jacksoneecfd572010-08-25 21:17:34 +01005454 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005455 return;
5456
Adam Jacksoneecfd572010-08-25 21:17:34 +01005457 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Bjorn Helgaas932a6522019-02-08 16:06:00 -06005458 pci_info(dev, "BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005459 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005460 } else if (dmar_map_gfx) {
5461 /* we have to ensure the gfx device is idle before we flush */
Bjorn Helgaas932a6522019-02-08 16:06:00 -06005462 pci_info(dev, "Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005463 intel_iommu_strict = 1;
5464 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005465}
5466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5468DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5470
David Woodhousee0fc7e02009-09-30 09:12:17 -07005471/* On Tylersburg chipsets, some BIOSes have been known to enable the
5472 ISOCH DMAR unit for the Azalia sound device, but not give it any
5473 TLB entries, which causes it to deadlock. Check for that. We do
5474 this in a function called from init_dmars(), instead of in a PCI
5475 quirk, because we don't want to print the obnoxious "BIOS broken"
5476 message if VT-d is actually disabled.
5477*/
5478static void __init check_tylersburg_isoch(void)
5479{
5480 struct pci_dev *pdev;
5481 uint32_t vtisochctrl;
5482
5483 /* If there's no Azalia in the system anyway, forget it. */
5484 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5485 if (!pdev)
5486 return;
5487 pci_dev_put(pdev);
5488
5489 /* System Management Registers. Might be hidden, in which case
5490 we can't do the sanity check. But that's OK, because the
5491 known-broken BIOSes _don't_ actually hide it, so far. */
5492 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5493 if (!pdev)
5494 return;
5495
5496 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5497 pci_dev_put(pdev);
5498 return;
5499 }
5500
5501 pci_dev_put(pdev);
5502
5503 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5504 if (vtisochctrl & 1)
5505 return;
5506
5507 /* Drop all bits other than the number of TLB entries */
5508 vtisochctrl &= 0x1c;
5509
5510 /* If we have the recommended number of TLB entries (16), fine. */
5511 if (vtisochctrl == 0x10)
5512 return;
5513
5514 /* Zero TLB entries? You get to ride the short bus to school. */
5515 if (!vtisochctrl) {
5516 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5517 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5518 dmi_get_system_info(DMI_BIOS_VENDOR),
5519 dmi_get_system_info(DMI_BIOS_VERSION),
5520 dmi_get_system_info(DMI_PRODUCT_VERSION));
5521 iommu_identity_mapping |= IDENTMAP_AZALIA;
5522 return;
5523 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005524
5525 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005526 vtisochctrl);
5527}