blob: d100583e15e37599f21745e15bcfbf3eac522a38 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020048#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070049#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090051#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052
Joerg Roedel078e1ee2012-09-26 12:44:43 +020053#include "irq_remapping.h"
54
Fenghua Yu5b6985c2008-10-16 18:02:32 -070055#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000059#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070061#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080070#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071
David Woodhouse2ebe3152009-09-19 07:34:04 -070072#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070080
Robin Murphy1b722502015-01-12 17:51:15 +000081/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
Mark McLoughlinf27be032008-11-20 15:49:43 +000084#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070085#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070086#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
186
187/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000188 * 0: Present
189 * 1-11: Reserved
190 * 12-63: Context Ptr (12 - (haw-1))
191 * 64-127: Reserved
192 */
193struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000194 u64 lo;
195 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196};
197#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000198
Joerg Roedel091d42e2015-06-12 11:56:10 +0200199/*
200 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
201 * if marked present.
202 */
203static phys_addr_t root_entry_lctp(struct root_entry *re)
204{
205 if (!(re->lo & 1))
206 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000207
Joerg Roedel091d42e2015-06-12 11:56:10 +0200208 return re->lo & VTD_PAGE_MASK;
209}
210
211/*
212 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
213 * if marked present.
214 */
215static phys_addr_t root_entry_uctp(struct root_entry *re)
216{
217 if (!(re->hi & 1))
218 return 0;
219
220 return re->hi & VTD_PAGE_MASK;
221}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000222/*
223 * low 64 bits:
224 * 0: present
225 * 1: fault processing disable
226 * 2-3: translation type
227 * 12-63: address space root
228 * high 64 bits:
229 * 0-2: address width
230 * 3-6: aval
231 * 8-23: domain id
232 */
233struct context_entry {
234 u64 lo;
235 u64 hi;
236};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000237
Joerg Roedelcf484d02015-06-12 12:21:46 +0200238static inline void context_clear_pasid_enable(struct context_entry *context)
239{
240 context->lo &= ~(1ULL << 11);
241}
242
243static inline bool context_pasid_enabled(struct context_entry *context)
244{
245 return !!(context->lo & (1ULL << 11));
246}
247
248static inline void context_set_copied(struct context_entry *context)
249{
250 context->hi |= (1ull << 3);
251}
252
253static inline bool context_copied(struct context_entry *context)
254{
255 return !!(context->hi & (1ULL << 3));
256}
257
258static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000259{
260 return (context->lo & 1);
261}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200262
263static inline bool context_present(struct context_entry *context)
264{
265 return context_pasid_enabled(context) ?
266 __context_present(context) :
267 __context_present(context) && !context_copied(context);
268}
269
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000270static inline void context_set_present(struct context_entry *context)
271{
272 context->lo |= 1;
273}
274
275static inline void context_set_fault_enable(struct context_entry *context)
276{
277 context->lo &= (((u64)-1) << 2) | 1;
278}
279
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000280static inline void context_set_translation_type(struct context_entry *context,
281 unsigned long value)
282{
283 context->lo &= (((u64)-1) << 4) | 3;
284 context->lo |= (value & 3) << 2;
285}
286
287static inline void context_set_address_root(struct context_entry *context,
288 unsigned long value)
289{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800290 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000291 context->lo |= value & VTD_PAGE_MASK;
292}
293
294static inline void context_set_address_width(struct context_entry *context,
295 unsigned long value)
296{
297 context->hi |= value & 7;
298}
299
300static inline void context_set_domain_id(struct context_entry *context,
301 unsigned long value)
302{
303 context->hi |= (value & ((1 << 16) - 1)) << 8;
304}
305
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200306static inline int context_domain_id(struct context_entry *c)
307{
308 return((c->hi >> 8) & 0xffff);
309}
310
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000311static inline void context_clear_entry(struct context_entry *context)
312{
313 context->lo = 0;
314 context->hi = 0;
315}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000316
Mark McLoughlin622ba122008-11-20 15:49:46 +0000317/*
318 * 0: readable
319 * 1: writable
320 * 2-6: reserved
321 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800322 * 8-10: available
323 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000324 * 12-63: Host physcial address
325 */
326struct dma_pte {
327 u64 val;
328};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000329
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000330static inline void dma_clear_pte(struct dma_pte *pte)
331{
332 pte->val = 0;
333}
334
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000335static inline u64 dma_pte_addr(struct dma_pte *pte)
336{
David Woodhousec85994e2009-07-01 19:21:24 +0100337#ifdef CONFIG_64BIT
338 return pte->val & VTD_PAGE_MASK;
339#else
340 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100341 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100342#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343}
344
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000345static inline bool dma_pte_present(struct dma_pte *pte)
346{
347 return (pte->val & 3) != 0;
348}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000349
Allen Kay4399c8b2011-10-14 12:32:46 -0700350static inline bool dma_pte_superpage(struct dma_pte *pte)
351{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200352 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700353}
354
David Woodhouse75e6bf92009-07-02 11:21:16 +0100355static inline int first_pte_in_page(struct dma_pte *pte)
356{
357 return !((unsigned long)pte & ~VTD_PAGE_MASK);
358}
359
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700360/*
361 * This domain is a statically identity mapping domain.
362 * 1. This domain creats a static 1:1 mapping to all usable memory.
363 * 2. It maps to each iommu if successful.
364 * 3. Each iommu mapps to this domain if successful.
365 */
David Woodhouse19943b02009-08-04 16:19:20 +0100366static struct dmar_domain *si_domain;
367static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700368
Joerg Roedel28ccce02015-07-21 14:45:31 +0200369/*
370 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800371 * across iommus may be owned in one domain, e.g. kvm guest.
372 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800373#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800374
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800376#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700377
Joerg Roedel29a27712015-07-21 17:17:12 +0200378#define for_each_domain_iommu(idx, domain) \
379 for (idx = 0; idx < g_num_of_iommus; idx++) \
380 if (domain->iommu_refcnt[idx])
381
Mark McLoughlin99126f72008-11-20 15:49:47 +0000382struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700383 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200384
385 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
386 /* Refcount of devices per iommu */
387
Mark McLoughlin99126f72008-11-20 15:49:47 +0000388
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200389 u16 iommu_did[DMAR_UNITS_SUPPORTED];
390 /* Domain ids per IOMMU. Use u16 since
391 * domain ids are 16 bit wide according
392 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393
Omer Peleg0824c592016-04-20 19:03:35 +0300394 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100395 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 struct iova_domain iovad; /* iova's that belong to this domain */
397
398 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000399 int gaw; /* max guest address width */
400
401 /* adjusted guest address width, 0 is level 2 30-bit */
402 int agaw;
403
Weidong Han3b5410e2008-12-08 09:17:15 +0800404 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800405
406 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800407 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800408 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100409 int iommu_superpage;/* Level of superpages supported:
410 0 == 4KiB (no superpages), 1 == 2MiB,
411 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800412 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100413
414 struct iommu_domain domain; /* generic domain data structure for
415 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000416};
417
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000418/* PCI domain-device relationship */
419struct device_domain_info {
420 struct list_head link; /* link to domain siblings */
421 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100422 u8 bus; /* PCI bus number */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000423 u8 devfn; /* PCI devfn number */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100424 u8 pasid_supported:3;
425 u8 pasid_enabled:1;
426 u8 pri_supported:1;
427 u8 pri_enabled:1;
428 u8 ats_supported:1;
429 u8 ats_enabled:1;
430 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000431 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800432 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000433 struct dmar_domain *domain; /* pointer to domain */
434};
435
Jiang Liub94e4112014-02-19 14:07:25 +0800436struct dmar_rmrr_unit {
437 struct list_head list; /* list of rmrr units */
438 struct acpi_dmar_header *hdr; /* ACPI header */
439 u64 base_address; /* reserved base address*/
440 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000441 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800442 int devices_cnt; /* target device count */
443};
444
445struct dmar_atsr_unit {
446 struct list_head list; /* list of ATSR units */
447 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000448 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800449 int devices_cnt; /* target device count */
450 u8 include_all:1; /* include all ports */
451};
452
453static LIST_HEAD(dmar_atsr_units);
454static LIST_HEAD(dmar_rmrr_units);
455
456#define for_each_rmrr_units(rmrr) \
457 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
458
mark gross5e0d2a62008-03-04 15:22:08 -0800459static void flush_unmaps_timeout(unsigned long data);
460
Omer Peleg314f1dc2016-04-20 11:32:45 +0300461struct deferred_flush_entry {
462 struct iova *iova;
Omer Peleg769530e2016-04-20 11:33:25 +0300463 unsigned long nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +0300464 struct dmar_domain *domain;
465 struct page *freelist;
mark gross80b20dd2008-04-18 13:53:58 -0700466};
467
Omer Peleg314f1dc2016-04-20 11:32:45 +0300468#define HIGH_WATER_MARK 250
469struct deferred_flush_table {
470 int next;
471 struct deferred_flush_entry entries[HIGH_WATER_MARK];
472};
473
Omer Pelegaa473242016-04-20 11:33:02 +0300474struct deferred_flush_data {
475 spinlock_t lock;
476 int timer_on;
477 struct timer_list timer;
478 long size;
479 struct deferred_flush_table *tables;
480};
481
482DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
mark gross80b20dd2008-04-18 13:53:58 -0700483
mark gross5e0d2a62008-03-04 15:22:08 -0800484/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800485static int g_num_of_iommus;
486
Jiang Liu92d03cc2014-02-19 14:07:28 +0800487static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700488static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200489static void dmar_remove_one_dev_info(struct dmar_domain *domain,
490 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200491static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200492static void domain_context_clear(struct intel_iommu *iommu,
493 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800494static int domain_detach_iommu(struct dmar_domain *domain,
495 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700496
Suresh Siddhad3f13812011-08-23 17:05:25 -0700497#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800498int dmar_disabled = 0;
499#else
500int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700501#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800502
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200503int intel_iommu_enabled = 0;
504EXPORT_SYMBOL_GPL(intel_iommu_enabled);
505
David Woodhouse2d9e6672010-06-15 10:57:57 +0100506static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700507static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800508static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100509static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100510static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100511static int intel_iommu_pasid28;
512static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100513
David Woodhouseae853dd2015-09-09 11:58:59 +0100514#define IDENTMAP_ALL 1
515#define IDENTMAP_GFX 2
516#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100517
David Woodhoused42fde72015-10-24 21:33:01 +0200518/* Broadwell and Skylake have broken ECS support — normal so-called "second
519 * level" translation of DMA requests-without-PASID doesn't actually happen
520 * unless you also set the NESTE bit in an extended context-entry. Which of
521 * course means that SVM doesn't work because it's trying to do nested
522 * translation of the physical addresses it finds in the process page tables,
523 * through the IOVA->phys mapping found in the "second level" page tables.
524 *
525 * The VT-d specification was retroactively changed to change the definition
526 * of the capability bits and pretend that Broadwell/Skylake never happened...
527 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
528 * for some reason it was the PASID capability bit which was redefined (from
529 * bit 28 on BDW/SKL to bit 40 in future).
530 *
531 * So our test for ECS needs to eschew those implementations which set the old
532 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
533 * Unless we are working around the 'pasid28' limitations, that is, by putting
534 * the device into passthrough mode for normal DMA and thus masking the bug.
535 */
David Woodhousec83b2f22015-06-12 10:15:49 +0100536#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
David Woodhoused42fde72015-10-24 21:33:01 +0200537 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
538/* PASID support is thus enabled if ECS is enabled and *either* of the old
539 * or new capability bits are set. */
540#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
541 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700542
David Woodhousec0771df2011-10-14 20:59:46 +0100543int intel_iommu_gfx_mapped;
544EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
545
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700546#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
547static DEFINE_SPINLOCK(device_domain_lock);
548static LIST_HEAD(device_domain_list);
549
Thierry Redingb22f6432014-06-27 09:03:12 +0200550static const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100551
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200552static bool translation_pre_enabled(struct intel_iommu *iommu)
553{
554 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
555}
556
Joerg Roedel091d42e2015-06-12 11:56:10 +0200557static void clear_translation_pre_enabled(struct intel_iommu *iommu)
558{
559 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
560}
561
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200562static void init_translation_status(struct intel_iommu *iommu)
563{
564 u32 gsts;
565
566 gsts = readl(iommu->reg + DMAR_GSTS_REG);
567 if (gsts & DMA_GSTS_TES)
568 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
569}
570
Joerg Roedel00a77de2015-03-26 13:43:08 +0100571/* Convert generic 'struct iommu_domain to private struct dmar_domain */
572static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
573{
574 return container_of(dom, struct dmar_domain, domain);
575}
576
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700577static int __init intel_iommu_setup(char *str)
578{
579 if (!str)
580 return -EINVAL;
581 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800582 if (!strncmp(str, "on", 2)) {
583 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200584 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800585 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700586 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200587 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700588 } else if (!strncmp(str, "igfx_off", 8)) {
589 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200590 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700591 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200592 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700593 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800594 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200595 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800596 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100597 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200598 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100599 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100600 } else if (!strncmp(str, "ecs_off", 7)) {
601 printk(KERN_INFO
602 "Intel-IOMMU: disable extended context table support\n");
603 intel_iommu_ecs = 0;
David Woodhouseae853dd2015-09-09 11:58:59 +0100604 } else if (!strncmp(str, "pasid28", 7)) {
605 printk(KERN_INFO
606 "Intel-IOMMU: enable pre-production PASID support\n");
607 intel_iommu_pasid28 = 1;
608 iommu_identity_mapping |= IDENTMAP_GFX;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700609 }
610
611 str += strcspn(str, ",");
612 while (*str == ',')
613 str++;
614 }
615 return 0;
616}
617__setup("intel_iommu=", intel_iommu_setup);
618
619static struct kmem_cache *iommu_domain_cache;
620static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700621
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200622static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
623{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200624 struct dmar_domain **domains;
625 int idx = did >> 8;
626
627 domains = iommu->domains[idx];
628 if (!domains)
629 return NULL;
630
631 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200632}
633
634static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
635 struct dmar_domain *domain)
636{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200637 struct dmar_domain **domains;
638 int idx = did >> 8;
639
640 if (!iommu->domains[idx]) {
641 size_t size = 256 * sizeof(struct dmar_domain *);
642 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
643 }
644
645 domains = iommu->domains[idx];
646 if (WARN_ON(!domains))
647 return;
648 else
649 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200650}
651
Suresh Siddha4c923d42009-10-02 11:01:24 -0700652static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700653{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700654 struct page *page;
655 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700656
Suresh Siddha4c923d42009-10-02 11:01:24 -0700657 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
658 if (page)
659 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700660 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700661}
662
663static inline void free_pgtable_page(void *vaddr)
664{
665 free_page((unsigned long)vaddr);
666}
667
668static inline void *alloc_domain_mem(void)
669{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900670 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700671}
672
Kay, Allen M38717942008-09-09 18:37:29 +0300673static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700674{
675 kmem_cache_free(iommu_domain_cache, vaddr);
676}
677
678static inline void * alloc_devinfo_mem(void)
679{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900680 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700681}
682
683static inline void free_devinfo_mem(void *vaddr)
684{
685 kmem_cache_free(iommu_devinfo_cache, vaddr);
686}
687
Jiang Liuab8dfe22014-07-11 14:19:27 +0800688static inline int domain_type_is_vm(struct dmar_domain *domain)
689{
690 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
691}
692
Joerg Roedel28ccce02015-07-21 14:45:31 +0200693static inline int domain_type_is_si(struct dmar_domain *domain)
694{
695 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
696}
697
Jiang Liuab8dfe22014-07-11 14:19:27 +0800698static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
699{
700 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
701 DOMAIN_FLAG_STATIC_IDENTITY);
702}
Weidong Han1b573682008-12-08 15:34:06 +0800703
Jiang Liu162d1b12014-07-11 14:19:35 +0800704static inline int domain_pfn_supported(struct dmar_domain *domain,
705 unsigned long pfn)
706{
707 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
708
709 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
710}
711
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700712static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800713{
714 unsigned long sagaw;
715 int agaw = -1;
716
717 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700718 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800719 agaw >= 0; agaw--) {
720 if (test_bit(agaw, &sagaw))
721 break;
722 }
723
724 return agaw;
725}
726
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700727/*
728 * Calculate max SAGAW for each iommu.
729 */
730int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
731{
732 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
733}
734
735/*
736 * calculate agaw for each iommu.
737 * "SAGAW" may be different across iommus, use a default agaw, and
738 * get a supported less agaw for iommus that don't support the default agaw.
739 */
740int iommu_calculate_agaw(struct intel_iommu *iommu)
741{
742 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
743}
744
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700745/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800746static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
747{
748 int iommu_id;
749
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700750 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800751 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200752 for_each_domain_iommu(iommu_id, domain)
753 break;
754
Weidong Han8c11e792008-12-08 15:29:22 +0800755 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
756 return NULL;
757
758 return g_iommus[iommu_id];
759}
760
Weidong Han8e6040972008-12-08 15:49:06 +0800761static void domain_update_iommu_coherency(struct dmar_domain *domain)
762{
David Woodhoused0501962014-03-11 17:10:29 -0700763 struct dmar_drhd_unit *drhd;
764 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100765 bool found = false;
766 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800767
David Woodhoused0501962014-03-11 17:10:29 -0700768 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800769
Joerg Roedel29a27712015-07-21 17:17:12 +0200770 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100771 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800772 if (!ecap_coherent(g_iommus[i]->ecap)) {
773 domain->iommu_coherency = 0;
774 break;
775 }
Weidong Han8e6040972008-12-08 15:49:06 +0800776 }
David Woodhoused0501962014-03-11 17:10:29 -0700777 if (found)
778 return;
779
780 /* No hardware attached; use lowest common denominator */
781 rcu_read_lock();
782 for_each_active_iommu(iommu, drhd) {
783 if (!ecap_coherent(iommu->ecap)) {
784 domain->iommu_coherency = 0;
785 break;
786 }
787 }
788 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800789}
790
Jiang Liu161f6932014-07-11 14:19:37 +0800791static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100792{
Allen Kay8140a952011-10-14 12:32:17 -0700793 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800794 struct intel_iommu *iommu;
795 int ret = 1;
796
797 rcu_read_lock();
798 for_each_active_iommu(iommu, drhd) {
799 if (iommu != skip) {
800 if (!ecap_sc_support(iommu->ecap)) {
801 ret = 0;
802 break;
803 }
804 }
805 }
806 rcu_read_unlock();
807
808 return ret;
809}
810
811static int domain_update_iommu_superpage(struct intel_iommu *skip)
812{
813 struct dmar_drhd_unit *drhd;
814 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700815 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100816
817 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800818 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100819 }
820
Allen Kay8140a952011-10-14 12:32:17 -0700821 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800822 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700823 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800824 if (iommu != skip) {
825 mask &= cap_super_page_val(iommu->cap);
826 if (!mask)
827 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100828 }
829 }
Jiang Liu0e242612014-02-19 14:07:34 +0800830 rcu_read_unlock();
831
Jiang Liu161f6932014-07-11 14:19:37 +0800832 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100833}
834
Sheng Yang58c610b2009-03-18 15:33:05 +0800835/* Some capabilities may be different across iommus */
836static void domain_update_iommu_cap(struct dmar_domain *domain)
837{
838 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800839 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
840 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800841}
842
David Woodhouse03ecc322015-02-13 14:35:21 +0000843static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
844 u8 bus, u8 devfn, int alloc)
845{
846 struct root_entry *root = &iommu->root_entry[bus];
847 struct context_entry *context;
848 u64 *entry;
849
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200850 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100851 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000852 if (devfn >= 0x80) {
853 devfn -= 0x80;
854 entry = &root->hi;
855 }
856 devfn *= 2;
857 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000858 if (*entry & 1)
859 context = phys_to_virt(*entry & VTD_PAGE_MASK);
860 else {
861 unsigned long phy_addr;
862 if (!alloc)
863 return NULL;
864
865 context = alloc_pgtable_page(iommu->node);
866 if (!context)
867 return NULL;
868
869 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
870 phy_addr = virt_to_phys((void *)context);
871 *entry = phy_addr | 1;
872 __iommu_flush_cache(iommu, entry, sizeof(*entry));
873 }
874 return &context[devfn];
875}
876
David Woodhouse4ed6a542015-05-11 14:59:20 +0100877static int iommu_dummy(struct device *dev)
878{
879 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
880}
881
David Woodhouse156baca2014-03-09 14:00:57 -0700882static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800883{
884 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800885 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700886 struct device *tmp;
887 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800888 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800889 int i;
890
David Woodhouse4ed6a542015-05-11 14:59:20 +0100891 if (iommu_dummy(dev))
892 return NULL;
893
David Woodhouse156baca2014-03-09 14:00:57 -0700894 if (dev_is_pci(dev)) {
895 pdev = to_pci_dev(dev);
896 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100897 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700898 dev = &ACPI_COMPANION(dev)->dev;
899
Jiang Liu0e242612014-02-19 14:07:34 +0800900 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800901 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700902 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100903 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800904
Jiang Liub683b232014-02-19 14:07:32 +0800905 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700906 drhd->devices_cnt, i, tmp) {
907 if (tmp == dev) {
908 *bus = drhd->devices[i].bus;
909 *devfn = drhd->devices[i].devfn;
910 goto out;
911 }
912
913 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000914 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700915
916 ptmp = to_pci_dev(tmp);
917 if (ptmp->subordinate &&
918 ptmp->subordinate->number <= pdev->bus->number &&
919 ptmp->subordinate->busn_res.end >= pdev->bus->number)
920 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100921 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800922
David Woodhouse156baca2014-03-09 14:00:57 -0700923 if (pdev && drhd->include_all) {
924 got_pdev:
925 *bus = pdev->bus->number;
926 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800927 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700928 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800929 }
Jiang Liub683b232014-02-19 14:07:32 +0800930 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700931 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800932 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800933
Jiang Liub683b232014-02-19 14:07:32 +0800934 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800935}
936
Weidong Han5331fe62008-12-08 23:00:00 +0800937static void domain_flush_cache(struct dmar_domain *domain,
938 void *addr, int size)
939{
940 if (!domain->iommu_coherency)
941 clflush_cache_range(addr, size);
942}
943
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700944static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
945{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700946 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000947 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700948 unsigned long flags;
949
950 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000951 context = iommu_context_addr(iommu, bus, devfn, 0);
952 if (context)
953 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700954 spin_unlock_irqrestore(&iommu->lock, flags);
955 return ret;
956}
957
958static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
959{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960 struct context_entry *context;
961 unsigned long flags;
962
963 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000964 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700965 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000966 context_clear_entry(context);
967 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700968 }
969 spin_unlock_irqrestore(&iommu->lock, flags);
970}
971
972static void free_context_table(struct intel_iommu *iommu)
973{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700974 int i;
975 unsigned long flags;
976 struct context_entry *context;
977
978 spin_lock_irqsave(&iommu->lock, flags);
979 if (!iommu->root_entry) {
980 goto out;
981 }
982 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000983 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700984 if (context)
985 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000986
David Woodhousec83b2f22015-06-12 10:15:49 +0100987 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +0000988 continue;
989
990 context = iommu_context_addr(iommu, i, 0x80, 0);
991 if (context)
992 free_pgtable_page(context);
993
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700994 }
995 free_pgtable_page(iommu->root_entry);
996 iommu->root_entry = NULL;
997out:
998 spin_unlock_irqrestore(&iommu->lock, flags);
999}
1000
David Woodhouseb026fd22009-06-28 10:37:25 +01001001static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +00001002 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001003{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001004 struct dma_pte *parent, *pte = NULL;
1005 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -07001006 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001007
1008 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +02001009
Jiang Liu162d1b12014-07-11 14:19:35 +08001010 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +02001011 /* Address beyond IOMMU's addressing capabilities. */
1012 return NULL;
1013
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001014 parent = domain->pgd;
1015
David Woodhouse5cf0a762014-03-19 16:07:49 +00001016 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001017 void *tmp_page;
1018
David Woodhouseb026fd22009-06-28 10:37:25 +01001019 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001020 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001021 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001022 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001023 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001024 break;
1025
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001026 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001027 uint64_t pteval;
1028
Suresh Siddha4c923d42009-10-02 11:01:24 -07001029 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001030
David Woodhouse206a73c2009-07-01 19:30:28 +01001031 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001032 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +01001033
David Woodhousec85994e2009-07-01 19:21:24 +01001034 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001035 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001036 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001037 /* Someone else set it while we were thinking; use theirs. */
1038 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001039 else
David Woodhousec85994e2009-07-01 19:21:24 +01001040 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001041 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001042 if (level == 1)
1043 break;
1044
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001045 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001046 level--;
1047 }
1048
David Woodhouse5cf0a762014-03-19 16:07:49 +00001049 if (!*target_level)
1050 *target_level = level;
1051
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001052 return pte;
1053}
1054
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001055
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001056/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001057static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1058 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001059 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001060{
1061 struct dma_pte *parent, *pte = NULL;
1062 int total = agaw_to_level(domain->agaw);
1063 int offset;
1064
1065 parent = domain->pgd;
1066 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001067 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001068 pte = &parent[offset];
1069 if (level == total)
1070 return pte;
1071
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001072 if (!dma_pte_present(pte)) {
1073 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001074 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001075 }
1076
Yijing Wange16922a2014-05-20 20:37:51 +08001077 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001078 *large_page = total;
1079 return pte;
1080 }
1081
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001082 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001083 total--;
1084 }
1085 return NULL;
1086}
1087
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001088/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001089static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf52009-06-27 22:09:11 +01001090 unsigned long start_pfn,
1091 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001092{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001093 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001094 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001095
Jiang Liu162d1b12014-07-11 14:19:35 +08001096 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1097 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001098 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001099
David Woodhouse04b18e62009-06-27 19:15:01 +01001100 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001101 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001102 large_page = 1;
1103 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001104 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001105 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001106 continue;
1107 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001108 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001109 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001110 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001111 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001112 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1113
David Woodhouse310a5ab2009-06-28 18:52:20 +01001114 domain_flush_cache(domain, first_pte,
1115 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001116
1117 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001118}
1119
Alex Williamson3269ee02013-06-15 10:27:19 -06001120static void dma_pte_free_level(struct dmar_domain *domain, int level,
1121 struct dma_pte *pte, unsigned long pfn,
1122 unsigned long start_pfn, unsigned long last_pfn)
1123{
1124 pfn = max(start_pfn, pfn);
1125 pte = &pte[pfn_level_offset(pfn, level)];
1126
1127 do {
1128 unsigned long level_pfn;
1129 struct dma_pte *level_pte;
1130
1131 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1132 goto next;
1133
1134 level_pfn = pfn & level_mask(level - 1);
1135 level_pte = phys_to_virt(dma_pte_addr(pte));
1136
1137 if (level > 2)
1138 dma_pte_free_level(domain, level - 1, level_pte,
1139 level_pfn, start_pfn, last_pfn);
1140
1141 /* If range covers entire pagetable, free it */
1142 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001143 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001144 dma_clear_pte(pte);
1145 domain_flush_cache(domain, pte, sizeof(*pte));
1146 free_pgtable_page(level_pte);
1147 }
1148next:
1149 pfn += level_size(level);
1150 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1151}
1152
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001153/* free page table pages. last level pte should already be cleared */
1154static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001155 unsigned long start_pfn,
1156 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001157{
Jiang Liu162d1b12014-07-11 14:19:35 +08001158 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1159 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001160 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001161
Jiang Liud41a4ad2014-07-11 14:19:34 +08001162 dma_pte_clear_range(domain, start_pfn, last_pfn);
1163
David Woodhousef3a0a522009-06-30 03:40:07 +01001164 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001165 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1166 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001167
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001168 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001169 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001170 free_pgtable_page(domain->pgd);
1171 domain->pgd = NULL;
1172 }
1173}
1174
David Woodhouseea8ea462014-03-05 17:09:32 +00001175/* When a page at a given level is being unlinked from its parent, we don't
1176 need to *modify* it at all. All we need to do is make a list of all the
1177 pages which can be freed just as soon as we've flushed the IOTLB and we
1178 know the hardware page-walk will no longer touch them.
1179 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1180 be freed. */
1181static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1182 int level, struct dma_pte *pte,
1183 struct page *freelist)
1184{
1185 struct page *pg;
1186
1187 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1188 pg->freelist = freelist;
1189 freelist = pg;
1190
1191 if (level == 1)
1192 return freelist;
1193
Jiang Liuadeb2592014-04-09 10:20:39 +08001194 pte = page_address(pg);
1195 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001196 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1197 freelist = dma_pte_list_pagetables(domain, level - 1,
1198 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001199 pte++;
1200 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001201
1202 return freelist;
1203}
1204
1205static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1206 struct dma_pte *pte, unsigned long pfn,
1207 unsigned long start_pfn,
1208 unsigned long last_pfn,
1209 struct page *freelist)
1210{
1211 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1212
1213 pfn = max(start_pfn, pfn);
1214 pte = &pte[pfn_level_offset(pfn, level)];
1215
1216 do {
1217 unsigned long level_pfn;
1218
1219 if (!dma_pte_present(pte))
1220 goto next;
1221
1222 level_pfn = pfn & level_mask(level);
1223
1224 /* If range covers entire pagetable, free it */
1225 if (start_pfn <= level_pfn &&
1226 last_pfn >= level_pfn + level_size(level) - 1) {
1227 /* These suborbinate page tables are going away entirely. Don't
1228 bother to clear them; we're just going to *free* them. */
1229 if (level > 1 && !dma_pte_superpage(pte))
1230 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1231
1232 dma_clear_pte(pte);
1233 if (!first_pte)
1234 first_pte = pte;
1235 last_pte = pte;
1236 } else if (level > 1) {
1237 /* Recurse down into a level that isn't *entirely* obsolete */
1238 freelist = dma_pte_clear_level(domain, level - 1,
1239 phys_to_virt(dma_pte_addr(pte)),
1240 level_pfn, start_pfn, last_pfn,
1241 freelist);
1242 }
1243next:
1244 pfn += level_size(level);
1245 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1246
1247 if (first_pte)
1248 domain_flush_cache(domain, first_pte,
1249 (void *)++last_pte - (void *)first_pte);
1250
1251 return freelist;
1252}
1253
1254/* We can't just free the pages because the IOMMU may still be walking
1255 the page tables, and may have cached the intermediate levels. The
1256 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001257static struct page *domain_unmap(struct dmar_domain *domain,
1258 unsigned long start_pfn,
1259 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001260{
David Woodhouseea8ea462014-03-05 17:09:32 +00001261 struct page *freelist = NULL;
1262
Jiang Liu162d1b12014-07-11 14:19:35 +08001263 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1264 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001265 BUG_ON(start_pfn > last_pfn);
1266
1267 /* we don't need lock here; nobody else touches the iova range */
1268 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1269 domain->pgd, 0, start_pfn, last_pfn, NULL);
1270
1271 /* free pgd */
1272 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1273 struct page *pgd_page = virt_to_page(domain->pgd);
1274 pgd_page->freelist = freelist;
1275 freelist = pgd_page;
1276
1277 domain->pgd = NULL;
1278 }
1279
1280 return freelist;
1281}
1282
Joerg Roedelb6904202015-08-13 11:32:18 +02001283static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001284{
1285 struct page *pg;
1286
1287 while ((pg = freelist)) {
1288 freelist = pg->freelist;
1289 free_pgtable_page(page_address(pg));
1290 }
1291}
1292
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001293/* iommu handling */
1294static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1295{
1296 struct root_entry *root;
1297 unsigned long flags;
1298
Suresh Siddha4c923d42009-10-02 11:01:24 -07001299 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001300 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001301 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001302 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001303 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001304 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001305
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001306 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001307
1308 spin_lock_irqsave(&iommu->lock, flags);
1309 iommu->root_entry = root;
1310 spin_unlock_irqrestore(&iommu->lock, flags);
1311
1312 return 0;
1313}
1314
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001315static void iommu_set_root_entry(struct intel_iommu *iommu)
1316{
David Woodhouse03ecc322015-02-13 14:35:21 +00001317 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001318 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001319 unsigned long flag;
1320
David Woodhouse03ecc322015-02-13 14:35:21 +00001321 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001322 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001323 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001324
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001325 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001326 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001327
David Woodhousec416daa2009-05-10 20:30:58 +01001328 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001329
1330 /* Make sure hardware complete it */
1331 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001332 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001333
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001334 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001335}
1336
1337static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1338{
1339 u32 val;
1340 unsigned long flag;
1341
David Woodhouse9af88142009-02-13 23:18:03 +00001342 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001343 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001344
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001345 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001346 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001347
1348 /* Make sure hardware complete it */
1349 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001350 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001351
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001352 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001353}
1354
1355/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001356static void __iommu_flush_context(struct intel_iommu *iommu,
1357 u16 did, u16 source_id, u8 function_mask,
1358 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001359{
1360 u64 val = 0;
1361 unsigned long flag;
1362
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001363 switch (type) {
1364 case DMA_CCMD_GLOBAL_INVL:
1365 val = DMA_CCMD_GLOBAL_INVL;
1366 break;
1367 case DMA_CCMD_DOMAIN_INVL:
1368 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1369 break;
1370 case DMA_CCMD_DEVICE_INVL:
1371 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1372 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1373 break;
1374 default:
1375 BUG();
1376 }
1377 val |= DMA_CCMD_ICC;
1378
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001379 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001380 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1381
1382 /* Make sure hardware complete it */
1383 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1384 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1385
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001386 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001387}
1388
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001389/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001390static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1391 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392{
1393 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1394 u64 val = 0, val_iva = 0;
1395 unsigned long flag;
1396
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001397 switch (type) {
1398 case DMA_TLB_GLOBAL_FLUSH:
1399 /* global flush doesn't need set IVA_REG */
1400 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1401 break;
1402 case DMA_TLB_DSI_FLUSH:
1403 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1404 break;
1405 case DMA_TLB_PSI_FLUSH:
1406 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001407 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001408 val_iva = size_order | addr;
1409 break;
1410 default:
1411 BUG();
1412 }
1413 /* Note: set drain read/write */
1414#if 0
1415 /*
1416 * This is probably to be super secure.. Looks like we can
1417 * ignore it without any impact.
1418 */
1419 if (cap_read_drain(iommu->cap))
1420 val |= DMA_TLB_READ_DRAIN;
1421#endif
1422 if (cap_write_drain(iommu->cap))
1423 val |= DMA_TLB_WRITE_DRAIN;
1424
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001425 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001426 /* Note: Only uses first TLB reg currently */
1427 if (val_iva)
1428 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1429 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1430
1431 /* Make sure hardware complete it */
1432 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1433 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1434
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001435 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001436
1437 /* check IOTLB invalidation granularity */
1438 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001439 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001440 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001441 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001442 (unsigned long long)DMA_TLB_IIRG(type),
1443 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001444}
1445
David Woodhouse64ae8922014-03-09 12:52:30 -07001446static struct device_domain_info *
1447iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1448 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449{
Yu Zhao93a23a72009-05-18 13:51:37 +08001450 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001451
Joerg Roedel55d94042015-07-22 16:50:40 +02001452 assert_spin_locked(&device_domain_lock);
1453
Yu Zhao93a23a72009-05-18 13:51:37 +08001454 if (!iommu->qi)
1455 return NULL;
1456
Yu Zhao93a23a72009-05-18 13:51:37 +08001457 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001458 if (info->iommu == iommu && info->bus == bus &&
1459 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001460 if (info->ats_supported && info->dev)
1461 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001462 break;
1463 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001464
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001465 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001466}
1467
Omer Peleg0824c592016-04-20 19:03:35 +03001468static void domain_update_iotlb(struct dmar_domain *domain)
1469{
1470 struct device_domain_info *info;
1471 bool has_iotlb_device = false;
1472
1473 assert_spin_locked(&device_domain_lock);
1474
1475 list_for_each_entry(info, &domain->devices, link) {
1476 struct pci_dev *pdev;
1477
1478 if (!info->dev || !dev_is_pci(info->dev))
1479 continue;
1480
1481 pdev = to_pci_dev(info->dev);
1482 if (pdev->ats_enabled) {
1483 has_iotlb_device = true;
1484 break;
1485 }
1486 }
1487
1488 domain->has_iotlb_device = has_iotlb_device;
1489}
1490
Yu Zhao93a23a72009-05-18 13:51:37 +08001491static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1492{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001493 struct pci_dev *pdev;
1494
Omer Peleg0824c592016-04-20 19:03:35 +03001495 assert_spin_locked(&device_domain_lock);
1496
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001497 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001498 return;
1499
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001500 pdev = to_pci_dev(info->dev);
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001501
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001502#ifdef CONFIG_INTEL_IOMMU_SVM
1503 /* The PCIe spec, in its wisdom, declares that the behaviour of
1504 the device if you enable PASID support after ATS support is
1505 undefined. So always enable PASID support on devices which
1506 have it, even if we can't yet know if we're ever going to
1507 use it. */
1508 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1509 info->pasid_enabled = 1;
1510
1511 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1512 info->pri_enabled = 1;
1513#endif
1514 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1515 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001516 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001517 info->ats_qdep = pci_ats_queue_depth(pdev);
1518 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001519}
1520
1521static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1522{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001523 struct pci_dev *pdev;
1524
Omer Peleg0824c592016-04-20 19:03:35 +03001525 assert_spin_locked(&device_domain_lock);
1526
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001527 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001528 return;
1529
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001530 pdev = to_pci_dev(info->dev);
1531
1532 if (info->ats_enabled) {
1533 pci_disable_ats(pdev);
1534 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001535 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001536 }
1537#ifdef CONFIG_INTEL_IOMMU_SVM
1538 if (info->pri_enabled) {
1539 pci_disable_pri(pdev);
1540 info->pri_enabled = 0;
1541 }
1542 if (info->pasid_enabled) {
1543 pci_disable_pasid(pdev);
1544 info->pasid_enabled = 0;
1545 }
1546#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001547}
1548
1549static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1550 u64 addr, unsigned mask)
1551{
1552 u16 sid, qdep;
1553 unsigned long flags;
1554 struct device_domain_info *info;
1555
Omer Peleg0824c592016-04-20 19:03:35 +03001556 if (!domain->has_iotlb_device)
1557 return;
1558
Yu Zhao93a23a72009-05-18 13:51:37 +08001559 spin_lock_irqsave(&device_domain_lock, flags);
1560 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001561 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001562 continue;
1563
1564 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001565 qdep = info->ats_qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001566 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1567 }
1568 spin_unlock_irqrestore(&device_domain_lock, flags);
1569}
1570
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001571static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1572 struct dmar_domain *domain,
1573 unsigned long pfn, unsigned int pages,
1574 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001575{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001576 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001577 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001578 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001579
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001580 BUG_ON(pages == 0);
1581
David Woodhouseea8ea462014-03-05 17:09:32 +00001582 if (ih)
1583 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001584 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001585 * Fallback to domain selective flush if no PSI support or the size is
1586 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001587 * PSI requires page size to be 2 ^ x, and the base address is naturally
1588 * aligned to the size
1589 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001590 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1591 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001592 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001593 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001594 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001595 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001596
1597 /*
Nadav Amit82653632010-04-01 13:24:40 +03001598 * In caching mode, changes of pages from non-present to present require
1599 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001600 */
Nadav Amit82653632010-04-01 13:24:40 +03001601 if (!cap_caching_mode(iommu->cap) || !map)
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001602 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1603 addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001604}
1605
mark grossf8bab732008-02-08 04:18:38 -08001606static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1607{
1608 u32 pmen;
1609 unsigned long flags;
1610
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001611 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001612 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1613 pmen &= ~DMA_PMEN_EPM;
1614 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1615
1616 /* wait for the protected region status bit to clear */
1617 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1618 readl, !(pmen & DMA_PMEN_PRS), pmen);
1619
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001620 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001621}
1622
Jiang Liu2a41cce2014-07-11 14:19:33 +08001623static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001624{
1625 u32 sts;
1626 unsigned long flags;
1627
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001628 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001629 iommu->gcmd |= DMA_GCMD_TE;
1630 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001631
1632 /* Make sure hardware complete it */
1633 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001634 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001635
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001636 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001637}
1638
Jiang Liu2a41cce2014-07-11 14:19:33 +08001639static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001640{
1641 u32 sts;
1642 unsigned long flag;
1643
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001644 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001645 iommu->gcmd &= ~DMA_GCMD_TE;
1646 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1647
1648 /* Make sure hardware complete it */
1649 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001650 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001651
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001652 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653}
1654
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001655
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001656static int iommu_init_domains(struct intel_iommu *iommu)
1657{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001658 u32 ndomains, nlongs;
1659 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001660
1661 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001662 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001663 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001664 nlongs = BITS_TO_LONGS(ndomains);
1665
Donald Dutile94a91b502009-08-20 16:51:34 -04001666 spin_lock_init(&iommu->lock);
1667
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001668 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1669 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001670 pr_err("%s: Allocating domain id array failed\n",
1671 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001672 return -ENOMEM;
1673 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001674
1675 size = ((ndomains >> 8) + 1) * sizeof(struct dmar_domain **);
1676 iommu->domains = kzalloc(size, GFP_KERNEL);
1677
1678 if (iommu->domains) {
1679 size = 256 * sizeof(struct dmar_domain *);
1680 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1681 }
1682
1683 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001684 pr_err("%s: Allocating domain array failed\n",
1685 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001686 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001687 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001688 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001689 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001690 return -ENOMEM;
1691 }
1692
Joerg Roedel8bf47812015-07-21 10:41:21 +02001693
1694
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001695 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001696 * If Caching mode is set, then invalid translations are tagged
1697 * with domain-id 0, hence we need to pre-allocate it. We also
1698 * use domain-id 0 as a marker for non-allocated domain-id, so
1699 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001700 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001701 set_bit(0, iommu->domain_ids);
1702
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001703 return 0;
1704}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001705
Jiang Liuffebeb42014-11-09 22:48:02 +08001706static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001707{
Joerg Roedel29a27712015-07-21 17:17:12 +02001708 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001709 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001710
Joerg Roedel29a27712015-07-21 17:17:12 +02001711 if (!iommu->domains || !iommu->domain_ids)
1712 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001713
Joerg Roedel55d94042015-07-22 16:50:40 +02001714 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001715 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1716 struct dmar_domain *domain;
1717
1718 if (info->iommu != iommu)
1719 continue;
1720
1721 if (!info->dev || !info->domain)
1722 continue;
1723
1724 domain = info->domain;
1725
Joerg Roedele6de0f82015-07-22 16:30:36 +02001726 dmar_remove_one_dev_info(domain, info->dev);
Joerg Roedel29a27712015-07-21 17:17:12 +02001727
1728 if (!domain_type_is_vm_or_si(domain))
1729 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001730 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001731 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001732
1733 if (iommu->gcmd & DMA_GCMD_TE)
1734 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001735}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001736
Jiang Liuffebeb42014-11-09 22:48:02 +08001737static void free_dmar_iommu(struct intel_iommu *iommu)
1738{
1739 if ((iommu->domains) && (iommu->domain_ids)) {
Joerg Roedel8bf47812015-07-21 10:41:21 +02001740 int elems = (cap_ndoms(iommu->cap) >> 8) + 1;
1741 int i;
1742
1743 for (i = 0; i < elems; i++)
1744 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001745 kfree(iommu->domains);
1746 kfree(iommu->domain_ids);
1747 iommu->domains = NULL;
1748 iommu->domain_ids = NULL;
1749 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001750
Weidong Hand9630fe2008-12-08 11:06:32 +08001751 g_iommus[iommu->seq_id] = NULL;
1752
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001753 /* free context mapping */
1754 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001755
1756#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001757 if (pasid_enabled(iommu)) {
1758 if (ecap_prs(iommu->ecap))
1759 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001760 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001761 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001762#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001763}
1764
Jiang Liuab8dfe22014-07-11 14:19:27 +08001765static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001766{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001767 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001768
1769 domain = alloc_domain_mem();
1770 if (!domain)
1771 return NULL;
1772
Jiang Liuab8dfe22014-07-11 14:19:27 +08001773 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001774 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001775 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001776 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001777 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001778
1779 return domain;
1780}
1781
Joerg Roedeld160aca2015-07-22 11:52:53 +02001782/* Must be called with iommu->lock */
1783static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001784 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001785{
Jiang Liu44bde612014-07-11 14:19:29 +08001786 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001787 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001788
Joerg Roedel55d94042015-07-22 16:50:40 +02001789 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001790 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001791
Joerg Roedel29a27712015-07-21 17:17:12 +02001792 domain->iommu_refcnt[iommu->seq_id] += 1;
1793 domain->iommu_count += 1;
1794 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001795 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001796 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1797
1798 if (num >= ndomains) {
1799 pr_err("%s: No free domain ids\n", iommu->name);
1800 domain->iommu_refcnt[iommu->seq_id] -= 1;
1801 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001802 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001803 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001804
Joerg Roedeld160aca2015-07-22 11:52:53 +02001805 set_bit(num, iommu->domain_ids);
1806 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001807
Joerg Roedeld160aca2015-07-22 11:52:53 +02001808 domain->iommu_did[iommu->seq_id] = num;
1809 domain->nid = iommu->node;
1810
Jiang Liufb170fb2014-07-11 14:19:28 +08001811 domain_update_iommu_cap(domain);
1812 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001813
Joerg Roedel55d94042015-07-22 16:50:40 +02001814 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001815}
1816
1817static int domain_detach_iommu(struct dmar_domain *domain,
1818 struct intel_iommu *iommu)
1819{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001820 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001821
Joerg Roedel55d94042015-07-22 16:50:40 +02001822 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001823 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001824
Joerg Roedel29a27712015-07-21 17:17:12 +02001825 domain->iommu_refcnt[iommu->seq_id] -= 1;
1826 count = --domain->iommu_count;
1827 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001828 num = domain->iommu_did[iommu->seq_id];
1829 clear_bit(num, iommu->domain_ids);
1830 set_iommu_domain(iommu, num, NULL);
1831
Jiang Liufb170fb2014-07-11 14:19:28 +08001832 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001833 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001834 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001835
1836 return count;
1837}
1838
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001839static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001840static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001841
Joseph Cihula51a63e62011-03-21 11:04:24 -07001842static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001843{
1844 struct pci_dev *pdev = NULL;
1845 struct iova *iova;
1846 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001847
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001848 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1849 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001850
Mark Gross8a443df2008-03-04 14:59:31 -08001851 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1852 &reserved_rbtree_key);
1853
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001854 /* IOAPIC ranges shouldn't be accessed by DMA */
1855 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1856 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001857 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001858 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001859 return -ENODEV;
1860 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001861
1862 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1863 for_each_pci_dev(pdev) {
1864 struct resource *r;
1865
1866 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1867 r = &pdev->resource[i];
1868 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1869 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001870 iova = reserve_iova(&reserved_iova_list,
1871 IOVA_PFN(r->start),
1872 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001873 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001874 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001875 return -ENODEV;
1876 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001877 }
1878 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001879 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001880}
1881
1882static void domain_reserve_special_ranges(struct dmar_domain *domain)
1883{
1884 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1885}
1886
1887static inline int guestwidth_to_adjustwidth(int gaw)
1888{
1889 int agaw;
1890 int r = (gaw - 12) % 9;
1891
1892 if (r == 0)
1893 agaw = gaw;
1894 else
1895 agaw = gaw + 9 - r;
1896 if (agaw > 64)
1897 agaw = 64;
1898 return agaw;
1899}
1900
Joerg Roedeldc534b22015-07-22 12:44:02 +02001901static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1902 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001904 int adjust_width, agaw;
1905 unsigned long sagaw;
1906
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001907 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1908 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001909 domain_reserve_special_ranges(domain);
1910
1911 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001912 if (guest_width > cap_mgaw(iommu->cap))
1913 guest_width = cap_mgaw(iommu->cap);
1914 domain->gaw = guest_width;
1915 adjust_width = guestwidth_to_adjustwidth(guest_width);
1916 agaw = width_to_agaw(adjust_width);
1917 sagaw = cap_sagaw(iommu->cap);
1918 if (!test_bit(agaw, &sagaw)) {
1919 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001920 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001921 agaw = find_next_bit(&sagaw, 5, agaw);
1922 if (agaw >= 5)
1923 return -ENODEV;
1924 }
1925 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001926
Weidong Han8e6040972008-12-08 15:49:06 +08001927 if (ecap_coherent(iommu->ecap))
1928 domain->iommu_coherency = 1;
1929 else
1930 domain->iommu_coherency = 0;
1931
Sheng Yang58c610b2009-03-18 15:33:05 +08001932 if (ecap_sc_support(iommu->ecap))
1933 domain->iommu_snooping = 1;
1934 else
1935 domain->iommu_snooping = 0;
1936
David Woodhouse214e39a2014-03-19 10:38:49 +00001937 if (intel_iommu_superpage)
1938 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1939 else
1940 domain->iommu_superpage = 0;
1941
Suresh Siddha4c923d42009-10-02 11:01:24 -07001942 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001943
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001944 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001945 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001946 if (!domain->pgd)
1947 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001948 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001949 return 0;
1950}
1951
1952static void domain_exit(struct dmar_domain *domain)
1953{
David Woodhouseea8ea462014-03-05 17:09:32 +00001954 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001955
1956 /* Domain 0 is reserved, so dont process it */
1957 if (!domain)
1958 return;
1959
Alex Williamson7b668352011-05-24 12:02:41 +01001960 /* Flush any lazy unmaps that may reference this domain */
Omer Pelegaa473242016-04-20 11:33:02 +03001961 if (!intel_iommu_strict) {
1962 int cpu;
1963
1964 for_each_possible_cpu(cpu)
1965 flush_unmaps_timeout(cpu);
1966 }
Alex Williamson7b668352011-05-24 12:02:41 +01001967
Joerg Roedeld160aca2015-07-22 11:52:53 +02001968 /* Remove associated devices and clear attached or cached domains */
1969 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001970 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001971 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08001972
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001973 /* destroy iovas */
1974 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001975
David Woodhouseea8ea462014-03-05 17:09:32 +00001976 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001977
David Woodhouseea8ea462014-03-05 17:09:32 +00001978 dma_free_pagelist(freelist);
1979
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001980 free_domain_mem(domain);
1981}
1982
David Woodhouse64ae8922014-03-09 12:52:30 -07001983static int domain_context_mapping_one(struct dmar_domain *domain,
1984 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02001985 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001986{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001987 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02001988 int translation = CONTEXT_TT_MULTI_LEVEL;
1989 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001990 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001991 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08001992 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02001993 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02001994
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001995 WARN_ON(did == 0);
1996
Joerg Roedel28ccce02015-07-21 14:45:31 +02001997 if (hw_pass_through && domain_type_is_si(domain))
1998 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001999
2000 pr_debug("Set context mapping for %02x:%02x.%d\n",
2001 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002002
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002003 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002004
Joerg Roedel55d94042015-07-22 16:50:40 +02002005 spin_lock_irqsave(&device_domain_lock, flags);
2006 spin_lock(&iommu->lock);
2007
2008 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002009 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002010 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002011 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002012
Joerg Roedel55d94042015-07-22 16:50:40 +02002013 ret = 0;
2014 if (context_present(context))
2015 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002016
Weidong Hanea6606b2008-12-08 23:08:15 +08002017 pgd = domain->pgd;
2018
Joerg Roedelde24e552015-07-21 14:53:04 +02002019 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002020 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002021
Joerg Roedelde24e552015-07-21 14:53:04 +02002022 /*
2023 * Skip top levels of page tables for iommu which has less agaw
2024 * than default. Unnecessary for PT mode.
2025 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002026 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002027 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002028 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002029 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002030 if (!dma_pte_present(pgd))
2031 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002032 }
2033
David Woodhouse64ae8922014-03-09 12:52:30 -07002034 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002035 if (info && info->ats_supported)
2036 translation = CONTEXT_TT_DEV_IOTLB;
2037 else
2038 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002039
Yu Zhao93a23a72009-05-18 13:51:37 +08002040 context_set_address_root(context, virt_to_phys(pgd));
2041 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002042 } else {
2043 /*
2044 * In pass through mode, AW must be programmed to
2045 * indicate the largest AGAW value supported by
2046 * hardware. And ASR is ignored by hardware.
2047 */
2048 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002049 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002050
2051 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002052 context_set_fault_enable(context);
2053 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002054 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002055
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002056 /*
2057 * It's a non-present to present mapping. If hardware doesn't cache
2058 * non-present entry we only need to flush the write-buffer. If the
2059 * _does_ cache non-present entries, then it does so in the special
2060 * domain #0, which we have to flush:
2061 */
2062 if (cap_caching_mode(iommu->cap)) {
2063 iommu->flush.flush_context(iommu, 0,
2064 (((u16)bus) << 8) | devfn,
2065 DMA_CCMD_MASK_NOBIT,
2066 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002067 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002068 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002069 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002070 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002071 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002072
Joerg Roedel55d94042015-07-22 16:50:40 +02002073 ret = 0;
2074
2075out_unlock:
2076 spin_unlock(&iommu->lock);
2077 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002078
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002079 return 0;
2080}
2081
Alex Williamson579305f2014-07-03 09:51:43 -06002082struct domain_context_mapping_data {
2083 struct dmar_domain *domain;
2084 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002085};
2086
2087static int domain_context_mapping_cb(struct pci_dev *pdev,
2088 u16 alias, void *opaque)
2089{
2090 struct domain_context_mapping_data *data = opaque;
2091
2092 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002093 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002094}
2095
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002096static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002097domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002098{
David Woodhouse64ae8922014-03-09 12:52:30 -07002099 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002100 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002101 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002102
David Woodhousee1f167f2014-03-09 15:24:46 -07002103 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002104 if (!iommu)
2105 return -ENODEV;
2106
Alex Williamson579305f2014-07-03 09:51:43 -06002107 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002108 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002109
2110 data.domain = domain;
2111 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002112
2113 return pci_for_each_dma_alias(to_pci_dev(dev),
2114 &domain_context_mapping_cb, &data);
2115}
2116
2117static int domain_context_mapped_cb(struct pci_dev *pdev,
2118 u16 alias, void *opaque)
2119{
2120 struct intel_iommu *iommu = opaque;
2121
2122 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002123}
2124
David Woodhousee1f167f2014-03-09 15:24:46 -07002125static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002126{
Weidong Han5331fe62008-12-08 23:00:00 +08002127 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002128 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002129
David Woodhousee1f167f2014-03-09 15:24:46 -07002130 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002131 if (!iommu)
2132 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002133
Alex Williamson579305f2014-07-03 09:51:43 -06002134 if (!dev_is_pci(dev))
2135 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002136
Alex Williamson579305f2014-07-03 09:51:43 -06002137 return !pci_for_each_dma_alias(to_pci_dev(dev),
2138 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002139}
2140
Fenghua Yuf5329592009-08-04 15:09:37 -07002141/* Returns a number of VTD pages, but aligned to MM page size */
2142static inline unsigned long aligned_nrpages(unsigned long host_addr,
2143 size_t size)
2144{
2145 host_addr &= ~PAGE_MASK;
2146 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2147}
2148
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002149/* Return largest possible superpage level for a given mapping */
2150static inline int hardware_largepage_caps(struct dmar_domain *domain,
2151 unsigned long iov_pfn,
2152 unsigned long phy_pfn,
2153 unsigned long pages)
2154{
2155 int support, level = 1;
2156 unsigned long pfnmerge;
2157
2158 support = domain->iommu_superpage;
2159
2160 /* To use a large page, the virtual *and* physical addresses
2161 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2162 of them will mean we have to use smaller pages. So just
2163 merge them and check both at once. */
2164 pfnmerge = iov_pfn | phy_pfn;
2165
2166 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2167 pages >>= VTD_STRIDE_SHIFT;
2168 if (!pages)
2169 break;
2170 pfnmerge >>= VTD_STRIDE_SHIFT;
2171 level++;
2172 support--;
2173 }
2174 return level;
2175}
2176
David Woodhouse9051aa02009-06-29 12:30:54 +01002177static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2178 struct scatterlist *sg, unsigned long phys_pfn,
2179 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002180{
2181 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002182 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002183 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002184 unsigned int largepage_lvl = 0;
2185 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002186
Jiang Liu162d1b12014-07-11 14:19:35 +08002187 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002188
2189 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2190 return -EINVAL;
2191
2192 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2193
Jiang Liucc4f14a2014-11-26 09:42:10 +08002194 if (!sg) {
2195 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002196 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2197 }
2198
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002199 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002200 uint64_t tmp;
2201
David Woodhousee1605492009-06-29 11:17:38 +01002202 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07002203 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01002204 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2205 sg->dma_length = sg->length;
Dan Williams3e6110f2015-12-15 12:54:06 -08002206 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002207 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002208 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002209
David Woodhousee1605492009-06-29 11:17:38 +01002210 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002211 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2212
David Woodhouse5cf0a762014-03-19 16:07:49 +00002213 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002214 if (!pte)
2215 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002216 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002217 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002218 unsigned long nr_superpages, end_pfn;
2219
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002220 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002221 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002222
2223 nr_superpages = sg_res / lvl_pages;
2224 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2225
Jiang Liud41a4ad2014-07-11 14:19:34 +08002226 /*
2227 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002228 * removed to make room for superpage(s).
Jiang Liud41a4ad2014-07-11 14:19:34 +08002229 */
Christian Zanderba2374f2015-06-10 09:41:45 -07002230 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002231 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002232 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002233 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002234
David Woodhousee1605492009-06-29 11:17:38 +01002235 }
2236 /* We don't need lock here, nobody else
2237 * touches the iova range
2238 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002239 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002240 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002241 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002242 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2243 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002244 if (dumps) {
2245 dumps--;
2246 debug_dma_dump_mappings(NULL);
2247 }
2248 WARN_ON(1);
2249 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002250
2251 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2252
2253 BUG_ON(nr_pages < lvl_pages);
2254 BUG_ON(sg_res < lvl_pages);
2255
2256 nr_pages -= lvl_pages;
2257 iov_pfn += lvl_pages;
2258 phys_pfn += lvl_pages;
2259 pteval += lvl_pages * VTD_PAGE_SIZE;
2260 sg_res -= lvl_pages;
2261
2262 /* If the next PTE would be the first in a new page, then we
2263 need to flush the cache on the entries we've just written.
2264 And then we'll need to recalculate 'pte', so clear it and
2265 let it get set again in the if (!pte) block above.
2266
2267 If we're done (!nr_pages) we need to flush the cache too.
2268
2269 Also if we've been setting superpages, we may need to
2270 recalculate 'pte' and switch back to smaller pages for the
2271 end of the mapping, if the trailing size is not enough to
2272 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002273 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002274 if (!nr_pages || first_pte_in_page(pte) ||
2275 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002276 domain_flush_cache(domain, first_pte,
2277 (void *)pte - (void *)first_pte);
2278 pte = NULL;
2279 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002280
2281 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002282 sg = sg_next(sg);
2283 }
2284 return 0;
2285}
2286
David Woodhouse9051aa02009-06-29 12:30:54 +01002287static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2288 struct scatterlist *sg, unsigned long nr_pages,
2289 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002290{
David Woodhouse9051aa02009-06-29 12:30:54 +01002291 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2292}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002293
David Woodhouse9051aa02009-06-29 12:30:54 +01002294static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2295 unsigned long phys_pfn, unsigned long nr_pages,
2296 int prot)
2297{
2298 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002299}
2300
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002301static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002302{
Weidong Hanc7151a82008-12-08 22:51:37 +08002303 if (!iommu)
2304 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002305
2306 clear_context_table(iommu, bus, devfn);
2307 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002308 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002309 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002310}
2311
David Woodhouse109b9b02012-05-25 17:43:02 +01002312static inline void unlink_domain_info(struct device_domain_info *info)
2313{
2314 assert_spin_locked(&device_domain_lock);
2315 list_del(&info->link);
2316 list_del(&info->global);
2317 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002318 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002319}
2320
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002321static void domain_remove_dev_info(struct dmar_domain *domain)
2322{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002323 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002324 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002325
2326 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002327 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002328 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002329 spin_unlock_irqrestore(&device_domain_lock, flags);
2330}
2331
2332/*
2333 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002334 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002335 */
David Woodhouse1525a292014-03-06 16:19:30 +00002336static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002337{
2338 struct device_domain_info *info;
2339
2340 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002341 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002342 if (info)
2343 return info->domain;
2344 return NULL;
2345}
2346
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002347static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002348dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2349{
2350 struct device_domain_info *info;
2351
2352 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002353 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002354 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002355 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002356
2357 return NULL;
2358}
2359
Joerg Roedel5db31562015-07-22 12:40:43 +02002360static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2361 int bus, int devfn,
2362 struct device *dev,
2363 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002364{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002365 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002366 struct device_domain_info *info;
2367 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002368 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002369
2370 info = alloc_devinfo_mem();
2371 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002372 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002373
Jiang Liu745f2582014-02-19 14:07:26 +08002374 info->bus = bus;
2375 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002376 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2377 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2378 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002379 info->dev = dev;
2380 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002381 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002382
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002383 if (dev && dev_is_pci(dev)) {
2384 struct pci_dev *pdev = to_pci_dev(info->dev);
2385
2386 if (ecap_dev_iotlb_support(iommu->ecap) &&
2387 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2388 dmar_find_matched_atsr_unit(pdev))
2389 info->ats_supported = 1;
2390
2391 if (ecs_enabled(iommu)) {
2392 if (pasid_enabled(iommu)) {
2393 int features = pci_pasid_features(pdev);
2394 if (features >= 0)
2395 info->pasid_supported = features | 1;
2396 }
2397
2398 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2399 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2400 info->pri_supported = 1;
2401 }
2402 }
2403
Jiang Liu745f2582014-02-19 14:07:26 +08002404 spin_lock_irqsave(&device_domain_lock, flags);
2405 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002406 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002407
2408 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002409 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002410 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002411 if (info2) {
2412 found = info2->domain;
2413 info2->dev = dev;
2414 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002415 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002416
Jiang Liu745f2582014-02-19 14:07:26 +08002417 if (found) {
2418 spin_unlock_irqrestore(&device_domain_lock, flags);
2419 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002420 /* Caller must free the original domain */
2421 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002422 }
2423
Joerg Roedeld160aca2015-07-22 11:52:53 +02002424 spin_lock(&iommu->lock);
2425 ret = domain_attach_iommu(domain, iommu);
2426 spin_unlock(&iommu->lock);
2427
2428 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002429 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302430 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002431 return NULL;
2432 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002433
David Woodhouseb718cd32014-03-09 13:11:33 -07002434 list_add(&info->link, &domain->devices);
2435 list_add(&info->global, &device_domain_list);
2436 if (dev)
2437 dev->archdata.iommu = info;
2438 spin_unlock_irqrestore(&device_domain_lock, flags);
2439
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002440 if (dev && domain_context_mapping(domain, dev)) {
2441 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002442 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002443 return NULL;
2444 }
2445
David Woodhouseb718cd32014-03-09 13:11:33 -07002446 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002447}
2448
Alex Williamson579305f2014-07-03 09:51:43 -06002449static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2450{
2451 *(u16 *)opaque = alias;
2452 return 0;
2453}
2454
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002455/* domain is initialized */
David Woodhouse146922e2014-03-09 15:44:17 -07002456static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002457{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002458 struct device_domain_info *info = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002459 struct dmar_domain *domain, *tmp;
2460 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002461 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002462 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002463 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002464
David Woodhouse146922e2014-03-09 15:44:17 -07002465 domain = find_domain(dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002466 if (domain)
2467 return domain;
2468
David Woodhouse146922e2014-03-09 15:44:17 -07002469 iommu = device_to_iommu(dev, &bus, &devfn);
2470 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002471 return NULL;
2472
Joerg Roedel08a7f452015-07-23 18:09:11 +02002473 req_id = ((u16)bus << 8) | devfn;
2474
Alex Williamson579305f2014-07-03 09:51:43 -06002475 if (dev_is_pci(dev)) {
2476 struct pci_dev *pdev = to_pci_dev(dev);
2477
2478 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2479
2480 spin_lock_irqsave(&device_domain_lock, flags);
2481 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2482 PCI_BUS_NUM(dma_alias),
2483 dma_alias & 0xff);
2484 if (info) {
2485 iommu = info->iommu;
2486 domain = info->domain;
2487 }
2488 spin_unlock_irqrestore(&device_domain_lock, flags);
2489
2490 /* DMA alias already has a domain, uses it */
2491 if (info)
2492 goto found_domain;
2493 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002494
David Woodhouse146922e2014-03-09 15:44:17 -07002495 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002496 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002497 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002498 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002499 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002500 domain_exit(domain);
2501 return NULL;
2502 }
2503
2504 /* register PCI DMA alias device */
Dan Carpenter0b74ecd2016-04-06 21:38:56 +03002505 if (dev_is_pci(dev) && req_id != dma_alias) {
Joerg Roedel5db31562015-07-22 12:40:43 +02002506 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2507 dma_alias & 0xff, NULL, domain);
Alex Williamson579305f2014-07-03 09:51:43 -06002508
2509 if (!tmp || tmp != domain) {
2510 domain_exit(domain);
2511 domain = tmp;
2512 }
2513
David Woodhouseb718cd32014-03-09 13:11:33 -07002514 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002515 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002516 }
2517
2518found_domain:
Joerg Roedel5db31562015-07-22 12:40:43 +02002519 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Alex Williamson579305f2014-07-03 09:51:43 -06002520
2521 if (!tmp || tmp != domain) {
2522 domain_exit(domain);
2523 domain = tmp;
2524 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002525
2526 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002527}
2528
David Woodhouseb2132032009-06-26 18:50:28 +01002529static int iommu_domain_identity_map(struct dmar_domain *domain,
2530 unsigned long long start,
2531 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002532{
David Woodhousec5395d52009-06-28 16:35:56 +01002533 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2534 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002535
David Woodhousec5395d52009-06-28 16:35:56 +01002536 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2537 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002538 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002539 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002540 }
2541
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002542 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002543 /*
2544 * RMRR range might have overlap with physical memory range,
2545 * clear it first
2546 */
David Woodhousec5395d52009-06-28 16:35:56 +01002547 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002548
David Woodhousec5395d52009-06-28 16:35:56 +01002549 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2550 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002551 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002552}
2553
Joerg Roedeld66ce542015-09-23 19:00:10 +02002554static int domain_prepare_identity_map(struct device *dev,
2555 struct dmar_domain *domain,
2556 unsigned long long start,
2557 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002558{
David Woodhouse19943b02009-08-04 16:19:20 +01002559 /* For _hardware_ passthrough, don't bother. But for software
2560 passthrough, we do it anyway -- it may indicate a memory
2561 range which is reserved in E820, so which didn't get set
2562 up to start with in si_domain */
2563 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002564 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2565 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002566 return 0;
2567 }
2568
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002569 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2570 dev_name(dev), start, end);
2571
David Woodhouse5595b522009-12-02 09:21:55 +00002572 if (end < start) {
2573 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2574 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2575 dmi_get_system_info(DMI_BIOS_VENDOR),
2576 dmi_get_system_info(DMI_BIOS_VERSION),
2577 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002578 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002579 }
2580
David Woodhouse2ff729f2009-08-26 14:25:41 +01002581 if (end >> agaw_to_width(domain->agaw)) {
2582 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2583 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2584 agaw_to_width(domain->agaw),
2585 dmi_get_system_info(DMI_BIOS_VENDOR),
2586 dmi_get_system_info(DMI_BIOS_VERSION),
2587 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002588 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002589 }
David Woodhouse19943b02009-08-04 16:19:20 +01002590
Joerg Roedeld66ce542015-09-23 19:00:10 +02002591 return iommu_domain_identity_map(domain, start, end);
2592}
2593
2594static int iommu_prepare_identity_map(struct device *dev,
2595 unsigned long long start,
2596 unsigned long long end)
2597{
2598 struct dmar_domain *domain;
2599 int ret;
2600
2601 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2602 if (!domain)
2603 return -ENOMEM;
2604
2605 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002606 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002607 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002608
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002609 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002610}
2611
2612static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002613 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002614{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002615 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002616 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002617 return iommu_prepare_identity_map(dev, rmrr->base_address,
2618 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002619}
2620
Suresh Siddhad3f13812011-08-23 17:05:25 -07002621#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002622static inline void iommu_prepare_isa(void)
2623{
2624 struct pci_dev *pdev;
2625 int ret;
2626
2627 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2628 if (!pdev)
2629 return;
2630
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002631 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002632 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002633
2634 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002635 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002636
Yijing Wang9b27e822014-05-20 20:37:52 +08002637 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002638}
2639#else
2640static inline void iommu_prepare_isa(void)
2641{
2642 return;
2643}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002644#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002645
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002646static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002647
Matt Kraai071e1372009-08-23 22:30:22 -07002648static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002649{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002650 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002651
Jiang Liuab8dfe22014-07-11 14:19:27 +08002652 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002653 if (!si_domain)
2654 return -EFAULT;
2655
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002656 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2657 domain_exit(si_domain);
2658 return -EFAULT;
2659 }
2660
Joerg Roedel0dc79712015-07-21 15:40:06 +02002661 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002662
David Woodhouse19943b02009-08-04 16:19:20 +01002663 if (hw)
2664 return 0;
2665
David Woodhousec7ab48d2009-06-26 19:10:36 +01002666 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002667 unsigned long start_pfn, end_pfn;
2668 int i;
2669
2670 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2671 ret = iommu_domain_identity_map(si_domain,
2672 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2673 if (ret)
2674 return ret;
2675 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002676 }
2677
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002678 return 0;
2679}
2680
David Woodhouse9b226622014-03-09 14:03:28 -07002681static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002682{
2683 struct device_domain_info *info;
2684
2685 if (likely(!iommu_identity_mapping))
2686 return 0;
2687
David Woodhouse9b226622014-03-09 14:03:28 -07002688 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002689 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2690 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002691
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002692 return 0;
2693}
2694
Joerg Roedel28ccce02015-07-21 14:45:31 +02002695static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002696{
David Woodhouse0ac72662014-03-09 13:19:22 -07002697 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002698 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002699 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002700
David Woodhouse5913c9b2014-03-09 16:27:31 -07002701 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002702 if (!iommu)
2703 return -ENODEV;
2704
Joerg Roedel5db31562015-07-22 12:40:43 +02002705 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002706 if (ndomain != domain)
2707 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002708
2709 return 0;
2710}
2711
David Woodhouse0b9d9752014-03-09 15:48:15 -07002712static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002713{
2714 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002715 struct device *tmp;
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002716 int i;
2717
Jiang Liu0e242612014-02-19 14:07:34 +08002718 rcu_read_lock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002719 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002720 /*
2721 * Return TRUE if this RMRR contains the device that
2722 * is passed in.
2723 */
2724 for_each_active_dev_scope(rmrr->devices,
2725 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002726 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002727 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002728 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002729 }
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002730 }
Jiang Liu0e242612014-02-19 14:07:34 +08002731 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002732 return false;
2733}
2734
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002735/*
2736 * There are a couple cases where we need to restrict the functionality of
2737 * devices associated with RMRRs. The first is when evaluating a device for
2738 * identity mapping because problems exist when devices are moved in and out
2739 * of domains and their respective RMRR information is lost. This means that
2740 * a device with associated RMRRs will never be in a "passthrough" domain.
2741 * The second is use of the device through the IOMMU API. This interface
2742 * expects to have full control of the IOVA space for the device. We cannot
2743 * satisfy both the requirement that RMRR access is maintained and have an
2744 * unencumbered IOVA space. We also have no ability to quiesce the device's
2745 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2746 * We therefore prevent devices associated with an RMRR from participating in
2747 * the IOMMU API, which eliminates them from device assignment.
2748 *
2749 * In both cases we assume that PCI USB devices with RMRRs have them largely
2750 * for historical reasons and that the RMRR space is not actively used post
2751 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002752 *
2753 * The same exception is made for graphics devices, with the requirement that
2754 * any use of the RMRR regions will be torn down before assigning the device
2755 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002756 */
2757static bool device_is_rmrr_locked(struct device *dev)
2758{
2759 if (!device_has_rmrr(dev))
2760 return false;
2761
2762 if (dev_is_pci(dev)) {
2763 struct pci_dev *pdev = to_pci_dev(dev);
2764
David Woodhouse18436af2015-03-25 15:05:47 +00002765 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002766 return false;
2767 }
2768
2769 return true;
2770}
2771
David Woodhouse3bdb2592014-03-09 16:03:08 -07002772static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002773{
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002774
David Woodhouse3bdb2592014-03-09 16:03:08 -07002775 if (dev_is_pci(dev)) {
2776 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002777
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002778 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002779 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002780
David Woodhouse3bdb2592014-03-09 16:03:08 -07002781 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2782 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002783
David Woodhouse3bdb2592014-03-09 16:03:08 -07002784 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2785 return 1;
2786
2787 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2788 return 0;
2789
2790 /*
2791 * We want to start off with all devices in the 1:1 domain, and
2792 * take them out later if we find they can't access all of memory.
2793 *
2794 * However, we can't do this for PCI devices behind bridges,
2795 * because all PCI devices behind the same bridge will end up
2796 * with the same source-id on their transactions.
2797 *
2798 * Practically speaking, we can't change things around for these
2799 * devices at run-time, because we can't be sure there'll be no
2800 * DMA transactions in flight for any of their siblings.
2801 *
2802 * So PCI devices (unless they're on the root bus) as well as
2803 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2804 * the 1:1 domain, just in _case_ one of their siblings turns out
2805 * not to be able to map all of memory.
2806 */
2807 if (!pci_is_pcie(pdev)) {
2808 if (!pci_is_root_bus(pdev->bus))
2809 return 0;
2810 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2811 return 0;
2812 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2813 return 0;
2814 } else {
2815 if (device_has_rmrr(dev))
2816 return 0;
2817 }
David Woodhouse6941af22009-07-04 18:24:27 +01002818
David Woodhouse3dfc8132009-07-04 19:11:08 +01002819 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002820 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002821 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002822 * take them out of the 1:1 domain later.
2823 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002824 if (!startup) {
2825 /*
2826 * If the device's dma_mask is less than the system's memory
2827 * size then this is not a candidate for identity mapping.
2828 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002829 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002830
David Woodhouse3bdb2592014-03-09 16:03:08 -07002831 if (dev->coherent_dma_mask &&
2832 dev->coherent_dma_mask < dma_mask)
2833 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002834
David Woodhouse3bdb2592014-03-09 16:03:08 -07002835 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002836 }
David Woodhouse6941af22009-07-04 18:24:27 +01002837
2838 return 1;
2839}
2840
David Woodhousecf04eee2014-03-21 16:49:04 +00002841static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2842{
2843 int ret;
2844
2845 if (!iommu_should_identity_map(dev, 1))
2846 return 0;
2847
Joerg Roedel28ccce02015-07-21 14:45:31 +02002848 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002849 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002850 pr_info("%s identity mapping for device %s\n",
2851 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002852 else if (ret == -ENODEV)
2853 /* device not associated with an iommu */
2854 ret = 0;
2855
2856 return ret;
2857}
2858
2859
Matt Kraai071e1372009-08-23 22:30:22 -07002860static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002861{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002862 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002863 struct dmar_drhd_unit *drhd;
2864 struct intel_iommu *iommu;
2865 struct device *dev;
2866 int i;
2867 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002868
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002869 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002870 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2871 if (ret)
2872 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002873 }
2874
David Woodhousecf04eee2014-03-21 16:49:04 +00002875 for_each_active_iommu(iommu, drhd)
2876 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2877 struct acpi_device_physical_node *pn;
2878 struct acpi_device *adev;
2879
2880 if (dev->bus != &acpi_bus_type)
2881 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002882
David Woodhousecf04eee2014-03-21 16:49:04 +00002883 adev= to_acpi_device(dev);
2884 mutex_lock(&adev->physical_node_lock);
2885 list_for_each_entry(pn, &adev->physical_node_list, node) {
2886 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2887 if (ret)
2888 break;
2889 }
2890 mutex_unlock(&adev->physical_node_lock);
2891 if (ret)
2892 return ret;
2893 }
2894
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002895 return 0;
2896}
2897
Jiang Liuffebeb42014-11-09 22:48:02 +08002898static void intel_iommu_init_qi(struct intel_iommu *iommu)
2899{
2900 /*
2901 * Start from the sane iommu hardware state.
2902 * If the queued invalidation is already initialized by us
2903 * (for example, while enabling interrupt-remapping) then
2904 * we got the things already rolling from a sane state.
2905 */
2906 if (!iommu->qi) {
2907 /*
2908 * Clear any previous faults.
2909 */
2910 dmar_fault(-1, iommu);
2911 /*
2912 * Disable queued invalidation if supported and already enabled
2913 * before OS handover.
2914 */
2915 dmar_disable_qi(iommu);
2916 }
2917
2918 if (dmar_enable_qi(iommu)) {
2919 /*
2920 * Queued Invalidate not enabled, use Register Based Invalidate
2921 */
2922 iommu->flush.flush_context = __iommu_flush_context;
2923 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002924 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08002925 iommu->name);
2926 } else {
2927 iommu->flush.flush_context = qi_flush_context;
2928 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002929 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08002930 }
2931}
2932
Joerg Roedel091d42e2015-06-12 11:56:10 +02002933static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04002934 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02002935 struct context_entry **tbl,
2936 int bus, bool ext)
2937{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02002938 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002939 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04002940 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002941 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002942 phys_addr_t old_ce_phys;
2943
2944 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04002945 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02002946
2947 for (devfn = 0; devfn < 256; devfn++) {
2948 /* First calculate the correct index */
2949 idx = (ext ? devfn * 2 : devfn) % 256;
2950
2951 if (idx == 0) {
2952 /* First save what we may have and clean up */
2953 if (new_ce) {
2954 tbl[tbl_idx] = new_ce;
2955 __iommu_flush_cache(iommu, new_ce,
2956 VTD_PAGE_SIZE);
2957 pos = 1;
2958 }
2959
2960 if (old_ce)
2961 iounmap(old_ce);
2962
2963 ret = 0;
2964 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002965 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02002966 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002967 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02002968
2969 if (!old_ce_phys) {
2970 if (ext && devfn == 0) {
2971 /* No LCTP, try UCTP */
2972 devfn = 0x7f;
2973 continue;
2974 } else {
2975 goto out;
2976 }
2977 }
2978
2979 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04002980 old_ce = memremap(old_ce_phys, PAGE_SIZE,
2981 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02002982 if (!old_ce)
2983 goto out;
2984
2985 new_ce = alloc_pgtable_page(iommu->node);
2986 if (!new_ce)
2987 goto out_unmap;
2988
2989 ret = 0;
2990 }
2991
2992 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04002993 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02002994
Joerg Roedelcf484d02015-06-12 12:21:46 +02002995 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02002996 continue;
2997
Joerg Roedeldbcd8612015-06-12 12:02:09 +02002998 did = context_domain_id(&ce);
2999 if (did >= 0 && did < cap_ndoms(iommu->cap))
3000 set_bit(did, iommu->domain_ids);
3001
Joerg Roedelcf484d02015-06-12 12:21:46 +02003002 /*
3003 * We need a marker for copied context entries. This
3004 * marker needs to work for the old format as well as
3005 * for extended context entries.
3006 *
3007 * Bit 67 of the context entry is used. In the old
3008 * format this bit is available to software, in the
3009 * extended format it is the PGE bit, but PGE is ignored
3010 * by HW if PASIDs are disabled (and thus still
3011 * available).
3012 *
3013 * So disable PASIDs first and then mark the entry
3014 * copied. This means that we don't copy PASID
3015 * translations from the old kernel, but this is fine as
3016 * faults there are not fatal.
3017 */
3018 context_clear_pasid_enable(&ce);
3019 context_set_copied(&ce);
3020
Joerg Roedel091d42e2015-06-12 11:56:10 +02003021 new_ce[idx] = ce;
3022 }
3023
3024 tbl[tbl_idx + pos] = new_ce;
3025
3026 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3027
3028out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003029 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003030
3031out:
3032 return ret;
3033}
3034
3035static int copy_translation_tables(struct intel_iommu *iommu)
3036{
3037 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003038 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003039 phys_addr_t old_rt_phys;
3040 int ctxt_table_entries;
3041 unsigned long flags;
3042 u64 rtaddr_reg;
3043 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003044 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003045
3046 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3047 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003048 new_ext = !!ecap_ecs(iommu->ecap);
3049
3050 /*
3051 * The RTT bit can only be changed when translation is disabled,
3052 * but disabling translation means to open a window for data
3053 * corruption. So bail out and don't copy anything if we would
3054 * have to change the bit.
3055 */
3056 if (new_ext != ext)
3057 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003058
3059 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3060 if (!old_rt_phys)
3061 return -EINVAL;
3062
Dan Williamsdfddb962015-10-09 18:16:46 -04003063 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003064 if (!old_rt)
3065 return -ENOMEM;
3066
3067 /* This is too big for the stack - allocate it from slab */
3068 ctxt_table_entries = ext ? 512 : 256;
3069 ret = -ENOMEM;
3070 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3071 if (!ctxt_tbls)
3072 goto out_unmap;
3073
3074 for (bus = 0; bus < 256; bus++) {
3075 ret = copy_context_table(iommu, &old_rt[bus],
3076 ctxt_tbls, bus, ext);
3077 if (ret) {
3078 pr_err("%s: Failed to copy context table for bus %d\n",
3079 iommu->name, bus);
3080 continue;
3081 }
3082 }
3083
3084 spin_lock_irqsave(&iommu->lock, flags);
3085
3086 /* Context tables are copied, now write them to the root_entry table */
3087 for (bus = 0; bus < 256; bus++) {
3088 int idx = ext ? bus * 2 : bus;
3089 u64 val;
3090
3091 if (ctxt_tbls[idx]) {
3092 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3093 iommu->root_entry[bus].lo = val;
3094 }
3095
3096 if (!ext || !ctxt_tbls[idx + 1])
3097 continue;
3098
3099 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3100 iommu->root_entry[bus].hi = val;
3101 }
3102
3103 spin_unlock_irqrestore(&iommu->lock, flags);
3104
3105 kfree(ctxt_tbls);
3106
3107 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3108
3109 ret = 0;
3110
3111out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003112 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003113
3114 return ret;
3115}
3116
Joseph Cihulab7792602011-05-03 00:08:37 -07003117static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003118{
3119 struct dmar_drhd_unit *drhd;
3120 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003121 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003122 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003123 struct intel_iommu *iommu;
Omer Pelegaa473242016-04-20 11:33:02 +03003124 int i, ret, cpu;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003125
3126 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003127 * for each drhd
3128 * allocate root
3129 * initialize and program root entry to not present
3130 * endfor
3131 */
3132 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003133 /*
3134 * lock not needed as this is only incremented in the single
3135 * threaded kernel __init code path all other access are read
3136 * only
3137 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003138 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003139 g_num_of_iommus++;
3140 continue;
3141 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003142 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003143 }
3144
Jiang Liuffebeb42014-11-09 22:48:02 +08003145 /* Preallocate enough resources for IOMMU hot-addition */
3146 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3147 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3148
Weidong Hand9630fe2008-12-08 11:06:32 +08003149 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3150 GFP_KERNEL);
3151 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003152 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003153 ret = -ENOMEM;
3154 goto error;
3155 }
3156
Omer Pelegaa473242016-04-20 11:33:02 +03003157 for_each_possible_cpu(cpu) {
3158 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3159 cpu);
3160
3161 dfd->tables = kzalloc(g_num_of_iommus *
3162 sizeof(struct deferred_flush_table),
3163 GFP_KERNEL);
3164 if (!dfd->tables) {
3165 ret = -ENOMEM;
3166 goto free_g_iommus;
3167 }
3168
3169 spin_lock_init(&dfd->lock);
3170 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
mark gross5e0d2a62008-03-04 15:22:08 -08003171 }
3172
Jiang Liu7c919772014-01-06 14:18:18 +08003173 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003174 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003175
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003176 intel_iommu_init_qi(iommu);
3177
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003178 ret = iommu_init_domains(iommu);
3179 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003180 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003181
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003182 init_translation_status(iommu);
3183
Joerg Roedel091d42e2015-06-12 11:56:10 +02003184 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3185 iommu_disable_translation(iommu);
3186 clear_translation_pre_enabled(iommu);
3187 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3188 iommu->name);
3189 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003190
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003191 /*
3192 * TBD:
3193 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003194 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003195 */
3196 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003197 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003198 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003199
Joerg Roedel091d42e2015-06-12 11:56:10 +02003200 if (translation_pre_enabled(iommu)) {
3201 pr_info("Translation already enabled - trying to copy translation structures\n");
3202
3203 ret = copy_translation_tables(iommu);
3204 if (ret) {
3205 /*
3206 * We found the IOMMU with translation
3207 * enabled - but failed to copy over the
3208 * old root-entry table. Try to proceed
3209 * by disabling translation now and
3210 * allocating a clean root-entry table.
3211 * This might cause DMAR faults, but
3212 * probably the dump will still succeed.
3213 */
3214 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3215 iommu->name);
3216 iommu_disable_translation(iommu);
3217 clear_translation_pre_enabled(iommu);
3218 } else {
3219 pr_info("Copied translation tables from previous kernel for %s\n",
3220 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003221 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003222 }
3223 }
3224
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003225 iommu_flush_write_buffer(iommu);
3226 iommu_set_root_entry(iommu);
3227 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3228 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3229
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003230 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003231 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003232#ifdef CONFIG_INTEL_IOMMU_SVM
3233 if (pasid_enabled(iommu))
3234 intel_svm_alloc_pasid_tables(iommu);
3235#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003236 }
3237
David Woodhouse19943b02009-08-04 16:19:20 +01003238 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003239 iommu_identity_mapping |= IDENTMAP_ALL;
3240
Suresh Siddhad3f13812011-08-23 17:05:25 -07003241#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003242 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003243#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003244
Joerg Roedel86080cc2015-06-12 12:27:16 +02003245 if (iommu_identity_mapping) {
3246 ret = si_domain_init(hw_pass_through);
3247 if (ret)
3248 goto free_iommu;
3249 }
3250
David Woodhousee0fc7e02009-09-30 09:12:17 -07003251 check_tylersburg_isoch();
3252
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003253 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003254 * If we copied translations from a previous kernel in the kdump
3255 * case, we can not assign the devices to domains now, as that
3256 * would eliminate the old mappings. So skip this part and defer
3257 * the assignment to device driver initialization time.
3258 */
3259 if (copied_tables)
3260 goto domains_done;
3261
3262 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003263 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003264 * identity mappings for rmrr, gfx, and isa and may fall back to static
3265 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003266 */
David Woodhouse19943b02009-08-04 16:19:20 +01003267 if (iommu_identity_mapping) {
3268 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3269 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003270 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003271 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003272 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003273 }
David Woodhouse19943b02009-08-04 16:19:20 +01003274 /*
3275 * For each rmrr
3276 * for each dev attached to rmrr
3277 * do
3278 * locate drhd for dev, alloc domain for dev
3279 * allocate free domain
3280 * allocate page table entries for rmrr
3281 * if context not allocated for bus
3282 * allocate and init context
3283 * set present in root table for this bus
3284 * init context with domain, translation etc
3285 * endfor
3286 * endfor
3287 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003288 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003289 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003290 /* some BIOS lists non-exist devices in DMAR table. */
3291 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003292 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003293 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003294 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003295 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003296 }
3297 }
3298
3299 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003300
Joerg Roedela87f4912015-06-12 12:32:54 +02003301domains_done:
3302
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003303 /*
3304 * for each drhd
3305 * enable fault log
3306 * global invalidate context cache
3307 * global invalidate iotlb
3308 * enable translation
3309 */
Jiang Liu7c919772014-01-06 14:18:18 +08003310 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003311 if (drhd->ignored) {
3312 /*
3313 * we always have to disable PMRs or DMA may fail on
3314 * this device
3315 */
3316 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003317 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003318 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003319 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003320
3321 iommu_flush_write_buffer(iommu);
3322
David Woodhousea222a7f2015-10-07 23:35:18 +01003323#ifdef CONFIG_INTEL_IOMMU_SVM
3324 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3325 ret = intel_svm_enable_prq(iommu);
3326 if (ret)
3327 goto free_iommu;
3328 }
3329#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003330 ret = dmar_set_interrupt(iommu);
3331 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003332 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003333
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003334 if (!translation_pre_enabled(iommu))
3335 iommu_enable_translation(iommu);
3336
David Woodhouseb94996c2009-09-19 15:28:12 -07003337 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003338 }
3339
3340 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003341
3342free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003343 for_each_active_iommu(iommu, drhd) {
3344 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003345 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003346 }
Jiang Liu989d51f2014-02-19 14:07:21 +08003347free_g_iommus:
Omer Pelegaa473242016-04-20 11:33:02 +03003348 for_each_possible_cpu(cpu)
3349 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
Weidong Hand9630fe2008-12-08 11:06:32 +08003350 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003351error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003352 return ret;
3353}
3354
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003355/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01003356static struct iova *intel_alloc_iova(struct device *dev,
3357 struct dmar_domain *domain,
3358 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003359{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003360 struct iova *iova = NULL;
3361
David Woodhouse875764d2009-06-28 21:20:51 +01003362 /* Restrict dma_mask to the width that the iommu can handle */
3363 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003364 /* Ensure we reserve the whole size-aligned region */
3365 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003366
3367 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003368 /*
3369 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003370 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003371 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003372 */
David Woodhouse875764d2009-06-28 21:20:51 +01003373 iova = alloc_iova(&domain->iovad, nrpages,
3374 IOVA_PFN(DMA_BIT_MASK(32)), 1);
3375 if (iova)
3376 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003377 }
David Woodhouse875764d2009-06-28 21:20:51 +01003378 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
3379 if (unlikely(!iova)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003380 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003381 nrpages, dev_name(dev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003382 return NULL;
3383 }
3384
3385 return iova;
3386}
3387
David Woodhoused4b709f2014-03-09 16:07:40 -07003388static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003389{
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003390 struct dmar_rmrr_unit *rmrr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003391 struct dmar_domain *domain;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003392 struct device *i_dev;
3393 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003394
David Woodhoused4b709f2014-03-09 16:07:40 -07003395 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003396 if (!domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003397 pr_err("Allocating domain for %s failed\n",
David Woodhoused4b709f2014-03-09 16:07:40 -07003398 dev_name(dev));
Al Viro4fe05bb2007-10-29 04:51:16 +00003399 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003400 }
3401
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003402 /* We have a new domain - setup possible RMRRs for the device */
3403 rcu_read_lock();
3404 for_each_rmrr_units(rmrr) {
3405 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3406 i, i_dev) {
3407 if (i_dev != dev)
3408 continue;
3409
3410 ret = domain_prepare_identity_map(dev, domain,
3411 rmrr->base_address,
3412 rmrr->end_address);
3413 if (ret)
3414 dev_err(dev, "Mapping reserved region failed\n");
3415 }
3416 }
3417 rcu_read_unlock();
3418
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003419 return domain;
3420}
3421
David Woodhoused4b709f2014-03-09 16:07:40 -07003422static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003423{
3424 struct device_domain_info *info;
3425
3426 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003427 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003428 if (likely(info))
3429 return info->domain;
3430
3431 return __get_valid_domain_for_dev(dev);
3432}
3433
David Woodhouseecb509e2014-03-09 16:29:55 -07003434/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003435static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003436{
3437 int found;
3438
David Woodhouse3d891942014-03-06 15:59:26 +00003439 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003440 return 1;
3441
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003442 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003443 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003444
David Woodhouse9b226622014-03-09 14:03:28 -07003445 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003446 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003447 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003448 return 1;
3449 else {
3450 /*
3451 * 32 bit DMA is removed from si_domain and fall back
3452 * to non-identity mapping.
3453 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003454 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003455 pr_info("32bit %s uses non-identity mapping\n",
3456 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003457 return 0;
3458 }
3459 } else {
3460 /*
3461 * In case of a detached 64 bit DMA device from vm, the device
3462 * is put into si_domain for identity mapping.
3463 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003464 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003465 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003466 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003467 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003468 pr_info("64bit %s uses identity mapping\n",
3469 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003470 return 1;
3471 }
3472 }
3473 }
3474
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003475 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003476}
3477
David Woodhouse5040a912014-03-09 16:14:00 -07003478static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003479 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003480{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003481 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003482 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003483 struct iova *iova;
3484 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003485 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003486 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003487 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003488
3489 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003490
David Woodhouse5040a912014-03-09 16:14:00 -07003491 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003492 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003493
David Woodhouse5040a912014-03-09 16:14:00 -07003494 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003495 if (!domain)
3496 return 0;
3497
Weidong Han8c11e792008-12-08 15:29:22 +08003498 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003499 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003500
David Woodhouse5040a912014-03-09 16:14:00 -07003501 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003502 if (!iova)
3503 goto error;
3504
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003505 /*
3506 * Check if DMAR supports zero-length reads on write only
3507 * mappings..
3508 */
3509 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003510 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003511 prot |= DMA_PTE_READ;
3512 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3513 prot |= DMA_PTE_WRITE;
3514 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003515 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003516 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003517 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003518 * is not a big problem
3519 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01003520 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003521 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003522 if (ret)
3523 goto error;
3524
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003525 /* it's a non-present to present mapping. Only flush if caching mode */
3526 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003527 iommu_flush_iotlb_psi(iommu, domain,
3528 mm_to_dma_pfn(iova->pfn_lo),
3529 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003530 else
Weidong Han8c11e792008-12-08 15:29:22 +08003531 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003532
David Woodhouse03d6a242009-06-28 15:33:46 +01003533 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
3534 start_paddr += paddr & ~PAGE_MASK;
3535 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003536
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003537error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003538 if (iova)
3539 __free_iova(&domain->iovad, iova);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003540 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003541 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003542 return 0;
3543}
3544
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003545static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3546 unsigned long offset, size_t size,
3547 enum dma_data_direction dir,
3548 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003549{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003550 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003551 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003552}
3553
Omer Pelegaa473242016-04-20 11:33:02 +03003554static void flush_unmaps(struct deferred_flush_data *flush_data)
mark gross5e0d2a62008-03-04 15:22:08 -08003555{
mark gross80b20dd2008-04-18 13:53:58 -07003556 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003557
Omer Pelegaa473242016-04-20 11:33:02 +03003558 flush_data->timer_on = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003559
3560 /* just flush them all */
3561 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003562 struct intel_iommu *iommu = g_iommus[i];
Omer Pelegaa473242016-04-20 11:33:02 +03003563 struct deferred_flush_table *flush_table =
3564 &flush_data->tables[i];
Weidong Hana2bb8452008-12-08 11:24:12 +08003565 if (!iommu)
3566 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003567
Omer Pelegaa473242016-04-20 11:33:02 +03003568 if (!flush_table->next)
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003569 continue;
3570
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003571 /* In caching mode, global flushes turn emulation expensive */
3572 if (!cap_caching_mode(iommu->cap))
3573 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003574 DMA_TLB_GLOBAL_FLUSH);
Omer Pelegaa473242016-04-20 11:33:02 +03003575 for (j = 0; j < flush_table->next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003576 unsigned long mask;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003577 struct deferred_flush_entry *entry =
Omer Pelegaa473242016-04-20 11:33:02 +03003578 &flush_table->entries[j];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003579 struct iova *iova = entry->iova;
Omer Peleg769530e2016-04-20 11:33:25 +03003580 unsigned long nrpages = entry->nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003581 struct dmar_domain *domain = entry->domain;
3582 struct page *freelist = entry->freelist;
Yu Zhao93a23a72009-05-18 13:51:37 +08003583
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003584 /* On real hardware multiple invalidations are expensive */
3585 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003586 iommu_flush_iotlb_psi(iommu, domain,
Omer Pelegf5c0c082016-04-20 11:33:11 +03003587 mm_to_dma_pfn(iova->pfn_lo),
Omer Peleg769530e2016-04-20 11:33:25 +03003588 nrpages, !freelist, 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003589 else {
Omer Peleg769530e2016-04-20 11:33:25 +03003590 mask = ilog2(nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003591 iommu_flush_dev_iotlb(domain,
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003592 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3593 }
Omer Peleg314f1dc2016-04-20 11:32:45 +03003594 __free_iova(&domain->iovad, iova);
3595 if (freelist)
3596 dma_free_pagelist(freelist);
mark gross80b20dd2008-04-18 13:53:58 -07003597 }
Omer Pelegaa473242016-04-20 11:33:02 +03003598 flush_table->next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003599 }
3600
Omer Pelegaa473242016-04-20 11:33:02 +03003601 flush_data->size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003602}
3603
Omer Pelegaa473242016-04-20 11:33:02 +03003604static void flush_unmaps_timeout(unsigned long cpuid)
mark gross5e0d2a62008-03-04 15:22:08 -08003605{
Omer Pelegaa473242016-04-20 11:33:02 +03003606 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
mark gross80b20dd2008-04-18 13:53:58 -07003607 unsigned long flags;
3608
Omer Pelegaa473242016-04-20 11:33:02 +03003609 spin_lock_irqsave(&flush_data->lock, flags);
3610 flush_unmaps(flush_data);
3611 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003612}
3613
Omer Peleg769530e2016-04-20 11:33:25 +03003614static void add_unmap(struct dmar_domain *dom, struct iova *iova,
3615 unsigned long nrpages, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003616{
3617 unsigned long flags;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003618 int entry_id, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003619 struct intel_iommu *iommu;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003620 struct deferred_flush_entry *entry;
Omer Pelegaa473242016-04-20 11:33:02 +03003621 struct deferred_flush_data *flush_data;
3622 unsigned int cpuid;
mark gross5e0d2a62008-03-04 15:22:08 -08003623
Omer Pelegaa473242016-04-20 11:33:02 +03003624 cpuid = get_cpu();
3625 flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3626
3627 /* Flush all CPUs' entries to avoid deferring too much. If
3628 * this becomes a bottleneck, can just flush us, and rely on
3629 * flush timer for the rest.
3630 */
3631 if (flush_data->size == HIGH_WATER_MARK) {
3632 int cpu;
3633
3634 for_each_online_cpu(cpu)
3635 flush_unmaps_timeout(cpu);
3636 }
3637
3638 spin_lock_irqsave(&flush_data->lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003639
Weidong Han8c11e792008-12-08 15:29:22 +08003640 iommu = domain_get_iommu(dom);
3641 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003642
Omer Pelegaa473242016-04-20 11:33:02 +03003643 entry_id = flush_data->tables[iommu_id].next;
3644 ++(flush_data->tables[iommu_id].next);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003645
Omer Pelegaa473242016-04-20 11:33:02 +03003646 entry = &flush_data->tables[iommu_id].entries[entry_id];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003647 entry->domain = dom;
3648 entry->iova = iova;
Omer Peleg769530e2016-04-20 11:33:25 +03003649 entry->nrpages = nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003650 entry->freelist = freelist;
mark gross5e0d2a62008-03-04 15:22:08 -08003651
Omer Pelegaa473242016-04-20 11:33:02 +03003652 if (!flush_data->timer_on) {
3653 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3654 flush_data->timer_on = 1;
mark gross5e0d2a62008-03-04 15:22:08 -08003655 }
Omer Pelegaa473242016-04-20 11:33:02 +03003656 flush_data->size++;
3657 spin_unlock_irqrestore(&flush_data->lock, flags);
3658
3659 put_cpu();
mark gross5e0d2a62008-03-04 15:22:08 -08003660}
3661
Omer Peleg769530e2016-04-20 11:33:25 +03003662static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003663{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003664 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003665 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003666 unsigned long nrpages;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003667 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003668 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003669 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003670
David Woodhouse73676832009-07-04 14:08:36 +01003671 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003672 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003673
David Woodhouse1525a292014-03-06 16:19:30 +00003674 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003675 BUG_ON(!domain);
3676
Weidong Han8c11e792008-12-08 15:29:22 +08003677 iommu = domain_get_iommu(domain);
3678
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003679 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003680 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3681 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003682 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003683
Omer Peleg769530e2016-04-20 11:33:25 +03003684 nrpages = aligned_nrpages(dev_addr, size);
David Woodhoused794dc92009-06-28 00:27:49 +01003685 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
Omer Peleg769530e2016-04-20 11:33:25 +03003686 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003687
David Woodhoused794dc92009-06-28 00:27:49 +01003688 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003689 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003690
David Woodhouseea8ea462014-03-05 17:09:32 +00003691 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003692
mark gross5e0d2a62008-03-04 15:22:08 -08003693 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003694 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003695 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003696 /* free iova */
3697 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003698 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003699 } else {
Omer Peleg769530e2016-04-20 11:33:25 +03003700 add_unmap(domain, iova, nrpages, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003701 /*
3702 * queue up the release of the unmap to save the 1/6th of the
3703 * cpu used up by the iotlb flush operation...
3704 */
mark gross5e0d2a62008-03-04 15:22:08 -08003705 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003706}
3707
Jiang Liud41a4ad2014-07-11 14:19:34 +08003708static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3709 size_t size, enum dma_data_direction dir,
3710 struct dma_attrs *attrs)
3711{
Omer Peleg769530e2016-04-20 11:33:25 +03003712 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003713}
3714
David Woodhouse5040a912014-03-09 16:14:00 -07003715static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003716 dma_addr_t *dma_handle, gfp_t flags,
3717 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003718{
Akinobu Mita36746432014-06-04 16:06:51 -07003719 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003720 int order;
3721
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003722 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003723 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003724
David Woodhouse5040a912014-03-09 16:14:00 -07003725 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003726 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003727 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3728 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003729 flags |= GFP_DMA;
3730 else
3731 flags |= GFP_DMA32;
3732 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003733
Mel Gormand0164ad2015-11-06 16:28:21 -08003734 if (gfpflags_allow_blocking(flags)) {
Akinobu Mita36746432014-06-04 16:06:51 -07003735 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003736
Akinobu Mita36746432014-06-04 16:06:51 -07003737 page = dma_alloc_from_contiguous(dev, count, order);
3738 if (page && iommu_no_mapping(dev) &&
3739 page_to_phys(page) + size > dev->coherent_dma_mask) {
3740 dma_release_from_contiguous(dev, page, count);
3741 page = NULL;
3742 }
3743 }
3744
3745 if (!page)
3746 page = alloc_pages(flags, order);
3747 if (!page)
3748 return NULL;
3749 memset(page_address(page), 0, size);
3750
3751 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003752 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003753 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003754 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003755 return page_address(page);
3756 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3757 __free_pages(page, order);
3758
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003759 return NULL;
3760}
3761
David Woodhouse5040a912014-03-09 16:14:00 -07003762static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003763 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003764{
3765 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003766 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003767
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003768 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003769 order = get_order(size);
3770
Omer Peleg769530e2016-04-20 11:33:25 +03003771 intel_unmap(dev, dma_handle, size);
Akinobu Mita36746432014-06-04 16:06:51 -07003772 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3773 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003774}
3775
David Woodhouse5040a912014-03-09 16:14:00 -07003776static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003777 int nelems, enum dma_data_direction dir,
3778 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003779{
Omer Peleg769530e2016-04-20 11:33:25 +03003780 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3781 unsigned long nrpages = 0;
3782 struct scatterlist *sg;
3783 int i;
3784
3785 for_each_sg(sglist, sg, nelems, i) {
3786 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3787 }
3788
3789 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003790}
3791
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003792static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003793 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003794{
3795 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003796 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003797
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003798 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003799 BUG_ON(!sg_page(sg));
Dan Williams3e6110f2015-12-15 12:54:06 -08003800 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003801 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003802 }
3803 return nelems;
3804}
3805
David Woodhouse5040a912014-03-09 16:14:00 -07003806static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003807 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003808{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003809 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003810 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003811 size_t size = 0;
3812 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003813 struct iova *iova = NULL;
3814 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003815 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003816 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003817 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003818
3819 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003820 if (iommu_no_mapping(dev))
3821 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003822
David Woodhouse5040a912014-03-09 16:14:00 -07003823 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003824 if (!domain)
3825 return 0;
3826
Weidong Han8c11e792008-12-08 15:29:22 +08003827 iommu = domain_get_iommu(domain);
3828
David Woodhouseb536d242009-06-28 14:49:31 +01003829 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003830 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003831
David Woodhouse5040a912014-03-09 16:14:00 -07003832 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3833 *dev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003834 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003835 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003836 return 0;
3837 }
3838
3839 /*
3840 * Check if DMAR supports zero-length reads on write only
3841 * mappings..
3842 */
3843 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003844 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003845 prot |= DMA_PTE_READ;
3846 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3847 prot |= DMA_PTE_WRITE;
3848
David Woodhouseb536d242009-06-28 14:49:31 +01003849 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003850
Fenghua Yuf5329592009-08-04 15:09:37 -07003851 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003852 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003853 dma_pte_free_pagetable(domain, start_vpfn,
3854 start_vpfn + size - 1);
David Woodhousee1605492009-06-29 11:17:38 +01003855 __free_iova(&domain->iovad, iova);
3856 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003857 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003858
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003859 /* it's a non-present to present mapping. Only flush if caching mode */
3860 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003861 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003862 else
Weidong Han8c11e792008-12-08 15:29:22 +08003863 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003864
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003865 return nelems;
3866}
3867
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003868static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3869{
3870 return !dma_addr;
3871}
3872
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003873struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003874 .alloc = intel_alloc_coherent,
3875 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003876 .map_sg = intel_map_sg,
3877 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003878 .map_page = intel_map_page,
3879 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003880 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003881};
3882
3883static inline int iommu_domain_cache_init(void)
3884{
3885 int ret = 0;
3886
3887 iommu_domain_cache = kmem_cache_create("iommu_domain",
3888 sizeof(struct dmar_domain),
3889 0,
3890 SLAB_HWCACHE_ALIGN,
3891
3892 NULL);
3893 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003894 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003895 ret = -ENOMEM;
3896 }
3897
3898 return ret;
3899}
3900
3901static inline int iommu_devinfo_cache_init(void)
3902{
3903 int ret = 0;
3904
3905 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3906 sizeof(struct device_domain_info),
3907 0,
3908 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003909 NULL);
3910 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003911 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003912 ret = -ENOMEM;
3913 }
3914
3915 return ret;
3916}
3917
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003918static int __init iommu_init_mempool(void)
3919{
3920 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003921 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003922 if (ret)
3923 return ret;
3924
3925 ret = iommu_domain_cache_init();
3926 if (ret)
3927 goto domain_error;
3928
3929 ret = iommu_devinfo_cache_init();
3930 if (!ret)
3931 return ret;
3932
3933 kmem_cache_destroy(iommu_domain_cache);
3934domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003935 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003936
3937 return -ENOMEM;
3938}
3939
3940static void __init iommu_exit_mempool(void)
3941{
3942 kmem_cache_destroy(iommu_devinfo_cache);
3943 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003944 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003945}
3946
Dan Williams556ab452010-07-23 15:47:56 -07003947static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3948{
3949 struct dmar_drhd_unit *drhd;
3950 u32 vtbar;
3951 int rc;
3952
3953 /* We know that this device on this chipset has its own IOMMU.
3954 * If we find it under a different IOMMU, then the BIOS is lying
3955 * to us. Hope that the IOMMU for this device is actually
3956 * disabled, and it needs no translation...
3957 */
3958 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3959 if (rc) {
3960 /* "can't" happen */
3961 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3962 return;
3963 }
3964 vtbar &= 0xffff0000;
3965
3966 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3967 drhd = dmar_find_matched_drhd_unit(pdev);
3968 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3969 TAINT_FIRMWARE_WORKAROUND,
3970 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3971 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3972}
3973DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3974
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003975static void __init init_no_remapping_devices(void)
3976{
3977 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003978 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003979 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003980
3981 for_each_drhd_unit(drhd) {
3982 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003983 for_each_active_dev_scope(drhd->devices,
3984 drhd->devices_cnt, i, dev)
3985 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003986 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003987 if (i == drhd->devices_cnt)
3988 drhd->ignored = 1;
3989 }
3990 }
3991
Jiang Liu7c919772014-01-06 14:18:18 +08003992 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003993 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003994 continue;
3995
Jiang Liub683b232014-02-19 14:07:32 +08003996 for_each_active_dev_scope(drhd->devices,
3997 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003998 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003999 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004000 if (i < drhd->devices_cnt)
4001 continue;
4002
David Woodhousec0771df2011-10-14 20:59:46 +01004003 /* This IOMMU has *only* gfx devices. Either bypass it or
4004 set the gfx_mapped flag, as appropriate */
4005 if (dmar_map_gfx) {
4006 intel_iommu_gfx_mapped = 1;
4007 } else {
4008 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004009 for_each_active_dev_scope(drhd->devices,
4010 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004011 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004012 }
4013 }
4014}
4015
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004016#ifdef CONFIG_SUSPEND
4017static int init_iommu_hw(void)
4018{
4019 struct dmar_drhd_unit *drhd;
4020 struct intel_iommu *iommu = NULL;
4021
4022 for_each_active_iommu(iommu, drhd)
4023 if (iommu->qi)
4024 dmar_reenable_qi(iommu);
4025
Joseph Cihulab7792602011-05-03 00:08:37 -07004026 for_each_iommu(iommu, drhd) {
4027 if (drhd->ignored) {
4028 /*
4029 * we always have to disable PMRs or DMA may fail on
4030 * this device
4031 */
4032 if (force_on)
4033 iommu_disable_protect_mem_regions(iommu);
4034 continue;
4035 }
4036
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004037 iommu_flush_write_buffer(iommu);
4038
4039 iommu_set_root_entry(iommu);
4040
4041 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004042 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004043 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4044 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004045 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004046 }
4047
4048 return 0;
4049}
4050
4051static void iommu_flush_all(void)
4052{
4053 struct dmar_drhd_unit *drhd;
4054 struct intel_iommu *iommu;
4055
4056 for_each_active_iommu(iommu, drhd) {
4057 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004058 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004059 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004060 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004061 }
4062}
4063
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004064static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004065{
4066 struct dmar_drhd_unit *drhd;
4067 struct intel_iommu *iommu = NULL;
4068 unsigned long flag;
4069
4070 for_each_active_iommu(iommu, drhd) {
4071 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4072 GFP_ATOMIC);
4073 if (!iommu->iommu_state)
4074 goto nomem;
4075 }
4076
4077 iommu_flush_all();
4078
4079 for_each_active_iommu(iommu, drhd) {
4080 iommu_disable_translation(iommu);
4081
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004082 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004083
4084 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4085 readl(iommu->reg + DMAR_FECTL_REG);
4086 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4087 readl(iommu->reg + DMAR_FEDATA_REG);
4088 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4089 readl(iommu->reg + DMAR_FEADDR_REG);
4090 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4091 readl(iommu->reg + DMAR_FEUADDR_REG);
4092
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004093 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004094 }
4095 return 0;
4096
4097nomem:
4098 for_each_active_iommu(iommu, drhd)
4099 kfree(iommu->iommu_state);
4100
4101 return -ENOMEM;
4102}
4103
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004104static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004105{
4106 struct dmar_drhd_unit *drhd;
4107 struct intel_iommu *iommu = NULL;
4108 unsigned long flag;
4109
4110 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004111 if (force_on)
4112 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4113 else
4114 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004115 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004116 }
4117
4118 for_each_active_iommu(iommu, drhd) {
4119
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004120 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004121
4122 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4123 iommu->reg + DMAR_FECTL_REG);
4124 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4125 iommu->reg + DMAR_FEDATA_REG);
4126 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4127 iommu->reg + DMAR_FEADDR_REG);
4128 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4129 iommu->reg + DMAR_FEUADDR_REG);
4130
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004131 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004132 }
4133
4134 for_each_active_iommu(iommu, drhd)
4135 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004136}
4137
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004138static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004139 .resume = iommu_resume,
4140 .suspend = iommu_suspend,
4141};
4142
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004143static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004144{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004145 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004146}
4147
4148#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004149static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004150#endif /* CONFIG_PM */
4151
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004152
Jiang Liuc2a0b532014-11-09 22:47:56 +08004153int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004154{
4155 struct acpi_dmar_reserved_memory *rmrr;
4156 struct dmar_rmrr_unit *rmrru;
4157
4158 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4159 if (!rmrru)
4160 return -ENOMEM;
4161
4162 rmrru->hdr = header;
4163 rmrr = (struct acpi_dmar_reserved_memory *)header;
4164 rmrru->base_address = rmrr->base_address;
4165 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08004166 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4167 ((void *)rmrr) + rmrr->header.length,
4168 &rmrru->devices_cnt);
4169 if (rmrru->devices_cnt && rmrru->devices == NULL) {
4170 kfree(rmrru);
4171 return -ENOMEM;
4172 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004173
Jiang Liu2e455282014-02-19 14:07:36 +08004174 list_add(&rmrru->list, &dmar_rmrr_units);
4175
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004176 return 0;
4177}
4178
Jiang Liu6b197242014-11-09 22:47:58 +08004179static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4180{
4181 struct dmar_atsr_unit *atsru;
4182 struct acpi_dmar_atsr *tmp;
4183
4184 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4185 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4186 if (atsr->segment != tmp->segment)
4187 continue;
4188 if (atsr->header.length != tmp->header.length)
4189 continue;
4190 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4191 return atsru;
4192 }
4193
4194 return NULL;
4195}
4196
4197int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004198{
4199 struct acpi_dmar_atsr *atsr;
4200 struct dmar_atsr_unit *atsru;
4201
Jiang Liu6b197242014-11-09 22:47:58 +08004202 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4203 return 0;
4204
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004205 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004206 atsru = dmar_find_atsr(atsr);
4207 if (atsru)
4208 return 0;
4209
4210 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004211 if (!atsru)
4212 return -ENOMEM;
4213
Jiang Liu6b197242014-11-09 22:47:58 +08004214 /*
4215 * If memory is allocated from slab by ACPI _DSM method, we need to
4216 * copy the memory content because the memory buffer will be freed
4217 * on return.
4218 */
4219 atsru->hdr = (void *)(atsru + 1);
4220 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004221 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004222 if (!atsru->include_all) {
4223 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4224 (void *)atsr + atsr->header.length,
4225 &atsru->devices_cnt);
4226 if (atsru->devices_cnt && atsru->devices == NULL) {
4227 kfree(atsru);
4228 return -ENOMEM;
4229 }
4230 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004231
Jiang Liu0e242612014-02-19 14:07:34 +08004232 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004233
4234 return 0;
4235}
4236
Jiang Liu9bdc5312014-01-06 14:18:27 +08004237static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4238{
4239 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4240 kfree(atsru);
4241}
4242
Jiang Liu6b197242014-11-09 22:47:58 +08004243int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4244{
4245 struct acpi_dmar_atsr *atsr;
4246 struct dmar_atsr_unit *atsru;
4247
4248 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4249 atsru = dmar_find_atsr(atsr);
4250 if (atsru) {
4251 list_del_rcu(&atsru->list);
4252 synchronize_rcu();
4253 intel_iommu_free_atsr(atsru);
4254 }
4255
4256 return 0;
4257}
4258
4259int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4260{
4261 int i;
4262 struct device *dev;
4263 struct acpi_dmar_atsr *atsr;
4264 struct dmar_atsr_unit *atsru;
4265
4266 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4267 atsru = dmar_find_atsr(atsr);
4268 if (!atsru)
4269 return 0;
4270
4271 if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
4272 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4273 i, dev)
4274 return -EBUSY;
4275
4276 return 0;
4277}
4278
Jiang Liuffebeb42014-11-09 22:48:02 +08004279static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4280{
4281 int sp, ret = 0;
4282 struct intel_iommu *iommu = dmaru->iommu;
4283
4284 if (g_iommus[iommu->seq_id])
4285 return 0;
4286
4287 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004288 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004289 iommu->name);
4290 return -ENXIO;
4291 }
4292 if (!ecap_sc_support(iommu->ecap) &&
4293 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004294 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004295 iommu->name);
4296 return -ENXIO;
4297 }
4298 sp = domain_update_iommu_superpage(iommu) - 1;
4299 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004300 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004301 iommu->name);
4302 return -ENXIO;
4303 }
4304
4305 /*
4306 * Disable translation if already enabled prior to OS handover.
4307 */
4308 if (iommu->gcmd & DMA_GCMD_TE)
4309 iommu_disable_translation(iommu);
4310
4311 g_iommus[iommu->seq_id] = iommu;
4312 ret = iommu_init_domains(iommu);
4313 if (ret == 0)
4314 ret = iommu_alloc_root_entry(iommu);
4315 if (ret)
4316 goto out;
4317
David Woodhouse8a94ade2015-03-24 14:54:56 +00004318#ifdef CONFIG_INTEL_IOMMU_SVM
4319 if (pasid_enabled(iommu))
4320 intel_svm_alloc_pasid_tables(iommu);
4321#endif
4322
Jiang Liuffebeb42014-11-09 22:48:02 +08004323 if (dmaru->ignored) {
4324 /*
4325 * we always have to disable PMRs or DMA may fail on this device
4326 */
4327 if (force_on)
4328 iommu_disable_protect_mem_regions(iommu);
4329 return 0;
4330 }
4331
4332 intel_iommu_init_qi(iommu);
4333 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004334
4335#ifdef CONFIG_INTEL_IOMMU_SVM
4336 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4337 ret = intel_svm_enable_prq(iommu);
4338 if (ret)
4339 goto disable_iommu;
4340 }
4341#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004342 ret = dmar_set_interrupt(iommu);
4343 if (ret)
4344 goto disable_iommu;
4345
4346 iommu_set_root_entry(iommu);
4347 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4348 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4349 iommu_enable_translation(iommu);
4350
Jiang Liuffebeb42014-11-09 22:48:02 +08004351 iommu_disable_protect_mem_regions(iommu);
4352 return 0;
4353
4354disable_iommu:
4355 disable_dmar_iommu(iommu);
4356out:
4357 free_dmar_iommu(iommu);
4358 return ret;
4359}
4360
Jiang Liu6b197242014-11-09 22:47:58 +08004361int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4362{
Jiang Liuffebeb42014-11-09 22:48:02 +08004363 int ret = 0;
4364 struct intel_iommu *iommu = dmaru->iommu;
4365
4366 if (!intel_iommu_enabled)
4367 return 0;
4368 if (iommu == NULL)
4369 return -EINVAL;
4370
4371 if (insert) {
4372 ret = intel_iommu_add(dmaru);
4373 } else {
4374 disable_dmar_iommu(iommu);
4375 free_dmar_iommu(iommu);
4376 }
4377
4378 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004379}
4380
Jiang Liu9bdc5312014-01-06 14:18:27 +08004381static void intel_iommu_free_dmars(void)
4382{
4383 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4384 struct dmar_atsr_unit *atsru, *atsr_n;
4385
4386 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4387 list_del(&rmrru->list);
4388 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4389 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004390 }
4391
Jiang Liu9bdc5312014-01-06 14:18:27 +08004392 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4393 list_del(&atsru->list);
4394 intel_iommu_free_atsr(atsru);
4395 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004396}
4397
4398int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4399{
Jiang Liub683b232014-02-19 14:07:32 +08004400 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004401 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004402 struct pci_dev *bridge = NULL;
4403 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004404 struct acpi_dmar_atsr *atsr;
4405 struct dmar_atsr_unit *atsru;
4406
4407 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004408 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004409 bridge = bus->self;
David Woodhoused14053b32015-10-15 09:28:06 +01004410 /* If it's an integrated device, allow ATS */
4411 if (!bridge)
4412 return 1;
4413 /* Connected via non-PCIe: no ATS */
4414 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004415 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004416 return 0;
David Woodhoused14053b32015-10-15 09:28:06 +01004417 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004418 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004419 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004420 }
4421
Jiang Liu0e242612014-02-19 14:07:34 +08004422 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004423 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4424 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4425 if (atsr->segment != pci_domain_nr(dev->bus))
4426 continue;
4427
Jiang Liub683b232014-02-19 14:07:32 +08004428 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004429 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004430 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004431
4432 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004433 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004434 }
Jiang Liub683b232014-02-19 14:07:32 +08004435 ret = 0;
4436out:
Jiang Liu0e242612014-02-19 14:07:34 +08004437 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004438
Jiang Liub683b232014-02-19 14:07:32 +08004439 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004440}
4441
Jiang Liu59ce0512014-02-19 14:07:35 +08004442int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4443{
4444 int ret = 0;
4445 struct dmar_rmrr_unit *rmrru;
4446 struct dmar_atsr_unit *atsru;
4447 struct acpi_dmar_atsr *atsr;
4448 struct acpi_dmar_reserved_memory *rmrr;
4449
4450 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4451 return 0;
4452
4453 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4454 rmrr = container_of(rmrru->hdr,
4455 struct acpi_dmar_reserved_memory, header);
4456 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4457 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4458 ((void *)rmrr) + rmrr->header.length,
4459 rmrr->segment, rmrru->devices,
4460 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004461 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004462 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004463 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004464 dmar_remove_dev_scope(info, rmrr->segment,
4465 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004466 }
4467 }
4468
4469 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4470 if (atsru->include_all)
4471 continue;
4472
4473 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4474 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4475 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4476 (void *)atsr + atsr->header.length,
4477 atsr->segment, atsru->devices,
4478 atsru->devices_cnt);
4479 if (ret > 0)
4480 break;
4481 else if(ret < 0)
4482 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004483 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004484 if (dmar_remove_dev_scope(info, atsr->segment,
4485 atsru->devices, atsru->devices_cnt))
4486 break;
4487 }
4488 }
4489
4490 return 0;
4491}
4492
Fenghua Yu99dcade2009-11-11 07:23:06 -08004493/*
4494 * Here we only respond to action of unbound device from driver.
4495 *
4496 * Added device is not attached to its DMAR domain here yet. That will happen
4497 * when mapping the device to iova.
4498 */
4499static int device_notifier(struct notifier_block *nb,
4500 unsigned long action, void *data)
4501{
4502 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004503 struct dmar_domain *domain;
4504
David Woodhouse3d891942014-03-06 15:59:26 +00004505 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004506 return 0;
4507
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004508 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004509 return 0;
4510
David Woodhouse1525a292014-03-06 16:19:30 +00004511 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004512 if (!domain)
4513 return 0;
4514
Joerg Roedele6de0f82015-07-22 16:30:36 +02004515 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004516 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004517 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004518
Fenghua Yu99dcade2009-11-11 07:23:06 -08004519 return 0;
4520}
4521
4522static struct notifier_block device_nb = {
4523 .notifier_call = device_notifier,
4524};
4525
Jiang Liu75f05562014-02-19 14:07:37 +08004526static int intel_iommu_memory_notifier(struct notifier_block *nb,
4527 unsigned long val, void *v)
4528{
4529 struct memory_notify *mhp = v;
4530 unsigned long long start, end;
4531 unsigned long start_vpfn, last_vpfn;
4532
4533 switch (val) {
4534 case MEM_GOING_ONLINE:
4535 start = mhp->start_pfn << PAGE_SHIFT;
4536 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4537 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004538 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004539 start, end);
4540 return NOTIFY_BAD;
4541 }
4542 break;
4543
4544 case MEM_OFFLINE:
4545 case MEM_CANCEL_ONLINE:
4546 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4547 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4548 while (start_vpfn <= last_vpfn) {
4549 struct iova *iova;
4550 struct dmar_drhd_unit *drhd;
4551 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004552 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004553
4554 iova = find_iova(&si_domain->iovad, start_vpfn);
4555 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004556 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004557 start_vpfn);
4558 break;
4559 }
4560
4561 iova = split_and_remove_iova(&si_domain->iovad, iova,
4562 start_vpfn, last_vpfn);
4563 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004564 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004565 start_vpfn, last_vpfn);
4566 return NOTIFY_BAD;
4567 }
4568
David Woodhouseea8ea462014-03-05 17:09:32 +00004569 freelist = domain_unmap(si_domain, iova->pfn_lo,
4570 iova->pfn_hi);
4571
Jiang Liu75f05562014-02-19 14:07:37 +08004572 rcu_read_lock();
4573 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004574 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004575 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004576 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004577 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004578 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004579
4580 start_vpfn = iova->pfn_hi + 1;
4581 free_iova_mem(iova);
4582 }
4583 break;
4584 }
4585
4586 return NOTIFY_OK;
4587}
4588
4589static struct notifier_block intel_iommu_memory_nb = {
4590 .notifier_call = intel_iommu_memory_notifier,
4591 .priority = 0
4592};
4593
Omer Pelegaa473242016-04-20 11:33:02 +03004594static int intel_iommu_cpu_notifier(struct notifier_block *nfb,
4595 unsigned long action, void *v)
4596{
4597 unsigned int cpu = (unsigned long)v;
4598
4599 switch (action) {
4600 case CPU_DEAD:
4601 case CPU_DEAD_FROZEN:
4602 flush_unmaps_timeout(cpu);
4603 break;
4604 }
4605 return NOTIFY_OK;
4606}
4607
4608static struct notifier_block intel_iommu_cpu_nb = {
4609 .notifier_call = intel_iommu_cpu_notifier,
4610};
Alex Williamsona5459cf2014-06-12 16:12:31 -06004611
4612static ssize_t intel_iommu_show_version(struct device *dev,
4613 struct device_attribute *attr,
4614 char *buf)
4615{
4616 struct intel_iommu *iommu = dev_get_drvdata(dev);
4617 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4618 return sprintf(buf, "%d:%d\n",
4619 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4620}
4621static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4622
4623static ssize_t intel_iommu_show_address(struct device *dev,
4624 struct device_attribute *attr,
4625 char *buf)
4626{
4627 struct intel_iommu *iommu = dev_get_drvdata(dev);
4628 return sprintf(buf, "%llx\n", iommu->reg_phys);
4629}
4630static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4631
4632static ssize_t intel_iommu_show_cap(struct device *dev,
4633 struct device_attribute *attr,
4634 char *buf)
4635{
4636 struct intel_iommu *iommu = dev_get_drvdata(dev);
4637 return sprintf(buf, "%llx\n", iommu->cap);
4638}
4639static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4640
4641static ssize_t intel_iommu_show_ecap(struct device *dev,
4642 struct device_attribute *attr,
4643 char *buf)
4644{
4645 struct intel_iommu *iommu = dev_get_drvdata(dev);
4646 return sprintf(buf, "%llx\n", iommu->ecap);
4647}
4648static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4649
Alex Williamson2238c082015-07-14 15:24:53 -06004650static ssize_t intel_iommu_show_ndoms(struct device *dev,
4651 struct device_attribute *attr,
4652 char *buf)
4653{
4654 struct intel_iommu *iommu = dev_get_drvdata(dev);
4655 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4656}
4657static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4658
4659static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4660 struct device_attribute *attr,
4661 char *buf)
4662{
4663 struct intel_iommu *iommu = dev_get_drvdata(dev);
4664 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4665 cap_ndoms(iommu->cap)));
4666}
4667static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4668
Alex Williamsona5459cf2014-06-12 16:12:31 -06004669static struct attribute *intel_iommu_attrs[] = {
4670 &dev_attr_version.attr,
4671 &dev_attr_address.attr,
4672 &dev_attr_cap.attr,
4673 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004674 &dev_attr_domains_supported.attr,
4675 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004676 NULL,
4677};
4678
4679static struct attribute_group intel_iommu_group = {
4680 .name = "intel-iommu",
4681 .attrs = intel_iommu_attrs,
4682};
4683
4684const struct attribute_group *intel_iommu_groups[] = {
4685 &intel_iommu_group,
4686 NULL,
4687};
4688
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004689int __init intel_iommu_init(void)
4690{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004691 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004692 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004693 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004694
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004695 /* VT-d is required for a TXT/tboot launch, so enforce that */
4696 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004697
Jiang Liu3a5670e2014-02-19 14:07:33 +08004698 if (iommu_init_mempool()) {
4699 if (force_on)
4700 panic("tboot: Failed to initialize iommu memory\n");
4701 return -ENOMEM;
4702 }
4703
4704 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004705 if (dmar_table_init()) {
4706 if (force_on)
4707 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004708 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004709 }
4710
Suresh Siddhac2c72862011-08-23 17:05:19 -07004711 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004712 if (force_on)
4713 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004714 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004715 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004716
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004717 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08004718 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07004719
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004720 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004721 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004722
4723 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004724 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004725
Joseph Cihula51a63e62011-03-21 11:04:24 -07004726 if (dmar_init_reserved_ranges()) {
4727 if (force_on)
4728 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004729 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004730 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004731
4732 init_no_remapping_devices();
4733
Joseph Cihulab7792602011-05-03 00:08:37 -07004734 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004735 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004736 if (force_on)
4737 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004738 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004739 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004740 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004741 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004742 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004743
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004744#ifdef CONFIG_SWIOTLB
4745 swiotlb = 0;
4746#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004747 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004748
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004749 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004750
Alex Williamsona5459cf2014-06-12 16:12:31 -06004751 for_each_active_iommu(iommu, drhd)
4752 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4753 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07004754 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004755
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004756 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004757 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004758 if (si_domain && !hw_pass_through)
4759 register_memory_notifier(&intel_iommu_memory_nb);
Omer Pelegaa473242016-04-20 11:33:02 +03004760 register_hotcpu_notifier(&intel_iommu_cpu_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004761
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004762 intel_iommu_enabled = 1;
4763
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004764 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004765
4766out_free_reserved_range:
4767 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004768out_free_dmar:
4769 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004770 up_write(&dmar_global_lock);
4771 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004772 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004773}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004774
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004775static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004776{
4777 struct intel_iommu *iommu = opaque;
4778
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004779 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004780 return 0;
4781}
4782
4783/*
4784 * NB - intel-iommu lacks any sort of reference counting for the users of
4785 * dependent devices. If multiple endpoints have intersecting dependent
4786 * devices, unbinding the driver from any one of them will possibly leave
4787 * the others unable to operate.
4788 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004789static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004790{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004791 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004792 return;
4793
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004794 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004795}
4796
Joerg Roedel127c7612015-07-23 17:44:46 +02004797static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004798{
Weidong Hanc7151a82008-12-08 22:51:37 +08004799 struct intel_iommu *iommu;
4800 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004801
Joerg Roedel55d94042015-07-22 16:50:40 +02004802 assert_spin_locked(&device_domain_lock);
4803
Joerg Roedelb608ac32015-07-21 18:19:08 +02004804 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004805 return;
4806
Joerg Roedel127c7612015-07-23 17:44:46 +02004807 iommu = info->iommu;
4808
4809 if (info->dev) {
4810 iommu_disable_dev_iotlb(info);
4811 domain_context_clear(iommu, info->dev);
4812 }
4813
Joerg Roedelb608ac32015-07-21 18:19:08 +02004814 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004815
Joerg Roedeld160aca2015-07-22 11:52:53 +02004816 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004817 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004818 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004819
4820 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004821}
4822
Joerg Roedel55d94042015-07-22 16:50:40 +02004823static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4824 struct device *dev)
4825{
Joerg Roedel127c7612015-07-23 17:44:46 +02004826 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004827 unsigned long flags;
4828
Weidong Hanc7151a82008-12-08 22:51:37 +08004829 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004830 info = dev->archdata.iommu;
4831 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004832 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004833}
4834
4835static int md_domain_init(struct dmar_domain *domain, int guest_width)
4836{
4837 int adjust_width;
4838
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004839 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4840 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004841 domain_reserve_special_ranges(domain);
4842
4843 /* calculate AGAW */
4844 domain->gaw = guest_width;
4845 adjust_width = guestwidth_to_adjustwidth(guest_width);
4846 domain->agaw = width_to_agaw(adjust_width);
4847
Weidong Han5e98c4b2008-12-08 23:03:27 +08004848 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004849 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004850 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004851 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004852
4853 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004854 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004855 if (!domain->pgd)
4856 return -ENOMEM;
4857 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4858 return 0;
4859}
4860
Joerg Roedel00a77de2015-03-26 13:43:08 +01004861static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004862{
Joerg Roedel5d450802008-12-03 14:52:32 +01004863 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004864 struct iommu_domain *domain;
4865
4866 if (type != IOMMU_DOMAIN_UNMANAGED)
4867 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004868
Jiang Liuab8dfe22014-07-11 14:19:27 +08004869 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004870 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004871 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004872 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004873 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004874 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004875 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004876 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01004877 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004878 }
Allen Kay8140a952011-10-14 12:32:17 -07004879 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004880
Joerg Roedel00a77de2015-03-26 13:43:08 +01004881 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004882 domain->geometry.aperture_start = 0;
4883 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4884 domain->geometry.force_aperture = true;
4885
Joerg Roedel00a77de2015-03-26 13:43:08 +01004886 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004887}
Kay, Allen M38717942008-09-09 18:37:29 +03004888
Joerg Roedel00a77de2015-03-26 13:43:08 +01004889static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004890{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004891 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03004892}
Kay, Allen M38717942008-09-09 18:37:29 +03004893
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004894static int intel_iommu_attach_device(struct iommu_domain *domain,
4895 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004896{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004897 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004898 struct intel_iommu *iommu;
4899 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07004900 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03004901
Alex Williamsonc875d2c2014-07-03 09:57:02 -06004902 if (device_is_rmrr_locked(dev)) {
4903 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
4904 return -EPERM;
4905 }
4906
David Woodhouse7207d8f2014-03-09 16:31:06 -07004907 /* normally dev is not mapped */
4908 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004909 struct dmar_domain *old_domain;
4910
David Woodhouse1525a292014-03-06 16:19:30 +00004911 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004912 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02004913 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02004914 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004915 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01004916
4917 if (!domain_type_is_vm_or_si(old_domain) &&
4918 list_empty(&old_domain->devices))
4919 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004920 }
4921 }
4922
David Woodhouse156baca2014-03-09 14:00:57 -07004923 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004924 if (!iommu)
4925 return -ENODEV;
4926
4927 /* check if this iommu agaw is sufficient for max mapped address */
4928 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004929 if (addr_width > cap_mgaw(iommu->cap))
4930 addr_width = cap_mgaw(iommu->cap);
4931
4932 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004933 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004934 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004935 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004936 return -EFAULT;
4937 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004938 dmar_domain->gaw = addr_width;
4939
4940 /*
4941 * Knock out extra levels of page tables if necessary
4942 */
4943 while (iommu->agaw < dmar_domain->agaw) {
4944 struct dma_pte *pte;
4945
4946 pte = dmar_domain->pgd;
4947 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004948 dmar_domain->pgd = (struct dma_pte *)
4949 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004950 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004951 }
4952 dmar_domain->agaw--;
4953 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004954
Joerg Roedel28ccce02015-07-21 14:45:31 +02004955 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004956}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004957
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004958static void intel_iommu_detach_device(struct iommu_domain *domain,
4959 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004960{
Joerg Roedele6de0f82015-07-22 16:30:36 +02004961 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03004962}
Kay, Allen M38717942008-09-09 18:37:29 +03004963
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004964static int intel_iommu_map(struct iommu_domain *domain,
4965 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004966 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004967{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004968 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004969 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004970 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004971 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004972
Joerg Roedeldde57a22008-12-03 15:04:09 +01004973 if (iommu_prot & IOMMU_READ)
4974 prot |= DMA_PTE_READ;
4975 if (iommu_prot & IOMMU_WRITE)
4976 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08004977 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4978 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004979
David Woodhouse163cc522009-06-28 00:51:17 +01004980 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004981 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004982 u64 end;
4983
4984 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004985 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004986 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004987 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004988 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004989 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004990 return -EFAULT;
4991 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004992 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004993 }
David Woodhousead051222009-06-28 14:22:28 +01004994 /* Round up size to next multiple of PAGE_SIZE, if it and
4995 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004996 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004997 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4998 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004999 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005000}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005001
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005002static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005003 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005004{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005005 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005006 struct page *freelist = NULL;
5007 struct intel_iommu *iommu;
5008 unsigned long start_pfn, last_pfn;
5009 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005010 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005011
David Woodhouse5cf0a762014-03-19 16:07:49 +00005012 /* Cope with horrid API which requires us to unmap more than the
5013 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005014 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005015
5016 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5017 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5018
David Woodhouseea8ea462014-03-05 17:09:32 +00005019 start_pfn = iova >> VTD_PAGE_SHIFT;
5020 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5021
5022 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5023
5024 npages = last_pfn - start_pfn + 1;
5025
Joerg Roedel29a27712015-07-21 17:17:12 +02005026 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02005027 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00005028
Joerg Roedel42e8c182015-07-21 15:50:02 +02005029 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5030 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005031 }
5032
5033 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005034
David Woodhouse163cc522009-06-28 00:51:17 +01005035 if (dmar_domain->max_addr == iova + size)
5036 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005037
David Woodhouse5cf0a762014-03-19 16:07:49 +00005038 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005039}
Kay, Allen M38717942008-09-09 18:37:29 +03005040
Joerg Roedeld14d6572008-12-03 15:06:57 +01005041static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05305042 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005043{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005044 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005045 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005046 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005047 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005048
David Woodhouse5cf0a762014-03-19 16:07:49 +00005049 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005050 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005051 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005052
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005053 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005054}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005055
Joerg Roedel5d587b82014-09-05 10:50:45 +02005056static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005057{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005058 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005059 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005060 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005061 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005062
Joerg Roedel5d587b82014-09-05 10:50:45 +02005063 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005064}
5065
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005066static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005067{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005068 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005069 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005070 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005071
Alex Williamsona5459cf2014-06-12 16:12:31 -06005072 iommu = device_to_iommu(dev, &bus, &devfn);
5073 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005074 return -ENODEV;
5075
Alex Williamsona5459cf2014-06-12 16:12:31 -06005076 iommu_device_link(iommu->iommu_dev, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005077
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005078 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005079
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005080 if (IS_ERR(group))
5081 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005082
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005083 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005084 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005085}
5086
5087static void intel_iommu_remove_device(struct device *dev)
5088{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005089 struct intel_iommu *iommu;
5090 u8 bus, devfn;
5091
5092 iommu = device_to_iommu(dev, &bus, &devfn);
5093 if (!iommu)
5094 return;
5095
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005096 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005097
5098 iommu_device_unlink(iommu->iommu_dev, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005099}
5100
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005101#ifdef CONFIG_INTEL_IOMMU_SVM
5102int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5103{
5104 struct device_domain_info *info;
5105 struct context_entry *context;
5106 struct dmar_domain *domain;
5107 unsigned long flags;
5108 u64 ctx_lo;
5109 int ret;
5110
5111 domain = get_valid_domain_for_dev(sdev->dev);
5112 if (!domain)
5113 return -EINVAL;
5114
5115 spin_lock_irqsave(&device_domain_lock, flags);
5116 spin_lock(&iommu->lock);
5117
5118 ret = -EINVAL;
5119 info = sdev->dev->archdata.iommu;
5120 if (!info || !info->pasid_supported)
5121 goto out;
5122
5123 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5124 if (WARN_ON(!context))
5125 goto out;
5126
5127 ctx_lo = context[0].lo;
5128
5129 sdev->did = domain->iommu_did[iommu->seq_id];
5130 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5131
5132 if (!(ctx_lo & CONTEXT_PASIDE)) {
5133 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
5134 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) | ecap_pss(iommu->ecap);
5135 wmb();
5136 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5137 * extended to permit requests-with-PASID if the PASIDE bit
5138 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5139 * however, the PASIDE bit is ignored and requests-with-PASID
5140 * are unconditionally blocked. Which makes less sense.
5141 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5142 * "guest mode" translation types depending on whether ATS
5143 * is available or not. Annoyingly, we can't use the new
5144 * modes *unless* PASIDE is set. */
5145 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5146 ctx_lo &= ~CONTEXT_TT_MASK;
5147 if (info->ats_supported)
5148 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5149 else
5150 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5151 }
5152 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005153 if (iommu->pasid_state_table)
5154 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005155 if (info->pri_supported)
5156 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005157 context[0].lo = ctx_lo;
5158 wmb();
5159 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5160 DMA_CCMD_MASK_NOBIT,
5161 DMA_CCMD_DEVICE_INVL);
5162 }
5163
5164 /* Enable PASID support in the device, if it wasn't already */
5165 if (!info->pasid_enabled)
5166 iommu_enable_dev_iotlb(info);
5167
5168 if (info->ats_enabled) {
5169 sdev->dev_iotlb = 1;
5170 sdev->qdep = info->ats_qdep;
5171 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5172 sdev->qdep = 0;
5173 }
5174 ret = 0;
5175
5176 out:
5177 spin_unlock(&iommu->lock);
5178 spin_unlock_irqrestore(&device_domain_lock, flags);
5179
5180 return ret;
5181}
5182
5183struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5184{
5185 struct intel_iommu *iommu;
5186 u8 bus, devfn;
5187
5188 if (iommu_dummy(dev)) {
5189 dev_warn(dev,
5190 "No IOMMU translation for device; cannot enable SVM\n");
5191 return NULL;
5192 }
5193
5194 iommu = device_to_iommu(dev, &bus, &devfn);
5195 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005196 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005197 return NULL;
5198 }
5199
5200 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005201 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005202 return NULL;
5203 }
5204
5205 return iommu;
5206}
5207#endif /* CONFIG_INTEL_IOMMU_SVM */
5208
Thierry Redingb22f6432014-06-27 09:03:12 +02005209static const struct iommu_ops intel_iommu_ops = {
Joerg Roedel5d587b82014-09-05 10:50:45 +02005210 .capable = intel_iommu_capable,
Joerg Roedel00a77de2015-03-26 13:43:08 +01005211 .domain_alloc = intel_iommu_domain_alloc,
5212 .domain_free = intel_iommu_domain_free,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005213 .attach_dev = intel_iommu_attach_device,
5214 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005215 .map = intel_iommu_map,
5216 .unmap = intel_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07005217 .map_sg = default_iommu_map_sg,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005218 .iova_to_phys = intel_iommu_iova_to_phys,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005219 .add_device = intel_iommu_add_device,
5220 .remove_device = intel_iommu_remove_device,
Joerg Roedela960fad2015-10-21 23:51:39 +02005221 .device_group = pci_device_group,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02005222 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005223};
David Woodhouse9af88142009-02-13 23:18:03 +00005224
Daniel Vetter94526182013-01-20 23:50:13 +01005225static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5226{
5227 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005228 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005229 dmar_map_gfx = 0;
5230}
5231
5232DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5233DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5234DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5235DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5236DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5237DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5238DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5239
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005240static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005241{
5242 /*
5243 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005244 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005245 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005246 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005247 rwbf_quirk = 1;
5248}
5249
5250DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005251DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5252DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5253DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5254DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5255DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5256DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005257
Adam Jacksoneecfd572010-08-25 21:17:34 +01005258#define GGC 0x52
5259#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5260#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5261#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5262#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5263#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5264#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5265#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5266#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5267
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005268static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005269{
5270 unsigned short ggc;
5271
Adam Jacksoneecfd572010-08-25 21:17:34 +01005272 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005273 return;
5274
Adam Jacksoneecfd572010-08-25 21:17:34 +01005275 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005276 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005277 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005278 } else if (dmar_map_gfx) {
5279 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005280 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005281 intel_iommu_strict = 1;
5282 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005283}
5284DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5285DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5286DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5287DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5288
David Woodhousee0fc7e02009-09-30 09:12:17 -07005289/* On Tylersburg chipsets, some BIOSes have been known to enable the
5290 ISOCH DMAR unit for the Azalia sound device, but not give it any
5291 TLB entries, which causes it to deadlock. Check for that. We do
5292 this in a function called from init_dmars(), instead of in a PCI
5293 quirk, because we don't want to print the obnoxious "BIOS broken"
5294 message if VT-d is actually disabled.
5295*/
5296static void __init check_tylersburg_isoch(void)
5297{
5298 struct pci_dev *pdev;
5299 uint32_t vtisochctrl;
5300
5301 /* If there's no Azalia in the system anyway, forget it. */
5302 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5303 if (!pdev)
5304 return;
5305 pci_dev_put(pdev);
5306
5307 /* System Management Registers. Might be hidden, in which case
5308 we can't do the sanity check. But that's OK, because the
5309 known-broken BIOSes _don't_ actually hide it, so far. */
5310 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5311 if (!pdev)
5312 return;
5313
5314 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5315 pci_dev_put(pdev);
5316 return;
5317 }
5318
5319 pci_dev_put(pdev);
5320
5321 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5322 if (vtisochctrl & 1)
5323 return;
5324
5325 /* Drop all bits other than the number of TLB entries */
5326 vtisochctrl &= 0x1c;
5327
5328 /* If we have the recommended number of TLB entries (16), fine. */
5329 if (vtisochctrl == 0x10)
5330 return;
5331
5332 /* Zero TLB entries? You get to ride the short bus to school. */
5333 if (!vtisochctrl) {
5334 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5335 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5336 dmi_get_system_info(DMI_BIOS_VENDOR),
5337 dmi_get_system_info(DMI_BIOS_VERSION),
5338 dmi_get_system_info(DMI_PRODUCT_VERSION));
5339 iommu_identity_mapping |= IDENTMAP_AZALIA;
5340 return;
5341 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005342
5343 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005344 vtisochctrl);
5345}