blob: 497ef94c5a8c1e9ad3a0dc9b8296c5daa46445e2 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
Christoph Hellwigd657c5c2018-03-19 11:38:20 +010034#include <linux/dma-direct.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070035#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080036#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030037#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080038#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040039#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030040#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010041#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030042#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010043#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070044#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100045#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020046#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080047#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070048#include <linux/dma-contiguous.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010049#include <linux/dma-direct.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020050#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070051#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090053#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070054
Joerg Roedel078e1ee2012-09-26 12:44:43 +020055#include "irq_remapping.h"
56
Fenghua Yu5b6985c2008-10-16 18:02:32 -070057#define ROOT_SIZE VTD_PAGE_SIZE
58#define CONTEXT_SIZE VTD_PAGE_SIZE
59
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000061#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070063#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070064
65#define IOAPIC_RANGE_START (0xfee00000)
66#define IOAPIC_RANGE_END (0xfeefffff)
67#define IOVA_START_ADDR (0x1000)
68
Sohil Mehta5e3b4a12017-12-20 11:59:24 -080069#define DEFAULT_DOMAIN_ADDRESS_WIDTH 57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070070
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080072#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070073
David Woodhouse2ebe3152009-09-19 07:34:04 -070074#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
75#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
76
77/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
78 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
79#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
80 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
81#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070082
Robin Murphy1b722502015-01-12 17:51:15 +000083/* IO virtual address start page frame number */
84#define IOVA_START_PFN (1)
85
Mark McLoughlinf27be032008-11-20 15:49:43 +000086#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
Shaohua Libfd20f12017-04-26 09:18:35 -0700186int intel_iommu_tboot_noforce;
Joseph Cihulab7792602011-05-03 00:08:37 -0700187
188/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000189 * 0: Present
190 * 1-11: Reserved
191 * 12-63: Context Ptr (12 - (haw-1))
192 * 64-127: Reserved
193 */
194struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000195 u64 lo;
196 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000197};
198#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000199
Joerg Roedel091d42e2015-06-12 11:56:10 +0200200/*
201 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
202 * if marked present.
203 */
204static phys_addr_t root_entry_lctp(struct root_entry *re)
205{
206 if (!(re->lo & 1))
207 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000208
Joerg Roedel091d42e2015-06-12 11:56:10 +0200209 return re->lo & VTD_PAGE_MASK;
210}
211
212/*
213 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
214 * if marked present.
215 */
216static phys_addr_t root_entry_uctp(struct root_entry *re)
217{
218 if (!(re->hi & 1))
219 return 0;
220
221 return re->hi & VTD_PAGE_MASK;
222}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000223/*
224 * low 64 bits:
225 * 0: present
226 * 1: fault processing disable
227 * 2-3: translation type
228 * 12-63: address space root
229 * high 64 bits:
230 * 0-2: address width
231 * 3-6: aval
232 * 8-23: domain id
233 */
234struct context_entry {
235 u64 lo;
236 u64 hi;
237};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000238
Joerg Roedelcf484d02015-06-12 12:21:46 +0200239static inline void context_clear_pasid_enable(struct context_entry *context)
240{
241 context->lo &= ~(1ULL << 11);
242}
243
244static inline bool context_pasid_enabled(struct context_entry *context)
245{
246 return !!(context->lo & (1ULL << 11));
247}
248
249static inline void context_set_copied(struct context_entry *context)
250{
251 context->hi |= (1ull << 3);
252}
253
254static inline bool context_copied(struct context_entry *context)
255{
256 return !!(context->hi & (1ULL << 3));
257}
258
259static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000260{
261 return (context->lo & 1);
262}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200263
264static inline bool context_present(struct context_entry *context)
265{
266 return context_pasid_enabled(context) ?
267 __context_present(context) :
268 __context_present(context) && !context_copied(context);
269}
270
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000271static inline void context_set_present(struct context_entry *context)
272{
273 context->lo |= 1;
274}
275
276static inline void context_set_fault_enable(struct context_entry *context)
277{
278 context->lo &= (((u64)-1) << 2) | 1;
279}
280
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000281static inline void context_set_translation_type(struct context_entry *context,
282 unsigned long value)
283{
284 context->lo &= (((u64)-1) << 4) | 3;
285 context->lo |= (value & 3) << 2;
286}
287
288static inline void context_set_address_root(struct context_entry *context,
289 unsigned long value)
290{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800291 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000292 context->lo |= value & VTD_PAGE_MASK;
293}
294
295static inline void context_set_address_width(struct context_entry *context,
296 unsigned long value)
297{
298 context->hi |= value & 7;
299}
300
301static inline void context_set_domain_id(struct context_entry *context,
302 unsigned long value)
303{
304 context->hi |= (value & ((1 << 16) - 1)) << 8;
305}
306
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200307static inline int context_domain_id(struct context_entry *c)
308{
309 return((c->hi >> 8) & 0xffff);
310}
311
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000312static inline void context_clear_entry(struct context_entry *context)
313{
314 context->lo = 0;
315 context->hi = 0;
316}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000317
Mark McLoughlin622ba122008-11-20 15:49:46 +0000318/*
319 * 0: readable
320 * 1: writable
321 * 2-6: reserved
322 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800323 * 8-10: available
324 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000325 * 12-63: Host physcial address
326 */
327struct dma_pte {
328 u64 val;
329};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000330
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000331static inline void dma_clear_pte(struct dma_pte *pte)
332{
333 pte->val = 0;
334}
335
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000336static inline u64 dma_pte_addr(struct dma_pte *pte)
337{
David Woodhousec85994e2009-07-01 19:21:24 +0100338#ifdef CONFIG_64BIT
339 return pte->val & VTD_PAGE_MASK;
340#else
341 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100342 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100343#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000344}
345
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000346static inline bool dma_pte_present(struct dma_pte *pte)
347{
348 return (pte->val & 3) != 0;
349}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000350
Allen Kay4399c8b2011-10-14 12:32:46 -0700351static inline bool dma_pte_superpage(struct dma_pte *pte)
352{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200353 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700354}
355
David Woodhouse75e6bf92009-07-02 11:21:16 +0100356static inline int first_pte_in_page(struct dma_pte *pte)
357{
358 return !((unsigned long)pte & ~VTD_PAGE_MASK);
359}
360
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700361/*
362 * This domain is a statically identity mapping domain.
363 * 1. This domain creats a static 1:1 mapping to all usable memory.
364 * 2. It maps to each iommu if successful.
365 * 3. Each iommu mapps to this domain if successful.
366 */
David Woodhouse19943b02009-08-04 16:19:20 +0100367static struct dmar_domain *si_domain;
368static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700369
Joerg Roedel28ccce02015-07-21 14:45:31 +0200370/*
371 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800372 * across iommus may be owned in one domain, e.g. kvm guest.
373 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800374#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800375
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700376/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800377#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700378
Joerg Roedel29a27712015-07-21 17:17:12 +0200379#define for_each_domain_iommu(idx, domain) \
380 for (idx = 0; idx < g_num_of_iommus; idx++) \
381 if (domain->iommu_refcnt[idx])
382
Mark McLoughlin99126f72008-11-20 15:49:47 +0000383struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700384 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200385
386 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
387 /* Refcount of devices per iommu */
388
Mark McLoughlin99126f72008-11-20 15:49:47 +0000389
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200390 u16 iommu_did[DMAR_UNITS_SUPPORTED];
391 /* Domain ids per IOMMU. Use u16 since
392 * domain ids are 16 bit wide according
393 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000394
Omer Peleg0824c592016-04-20 19:03:35 +0300395 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100396 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000397 struct iova_domain iovad; /* iova's that belong to this domain */
398
399 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000400 int gaw; /* max guest address width */
401
402 /* adjusted guest address width, 0 is level 2 30-bit */
403 int agaw;
404
Weidong Han3b5410e2008-12-08 09:17:15 +0800405 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800406
407 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800408 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800409 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100410 int iommu_superpage;/* Level of superpages supported:
411 0 == 4KiB (no superpages), 1 == 2MiB,
412 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800413 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100414
415 struct iommu_domain domain; /* generic domain data structure for
416 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000417};
418
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000419/* PCI domain-device relationship */
420struct device_domain_info {
421 struct list_head link; /* link to domain siblings */
422 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100423 u8 bus; /* PCI bus number */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000424 u8 devfn; /* PCI devfn number */
Jacob Pan0f725562018-06-07 09:56:59 -0700425 u16 pfsid; /* SRIOV physical function source ID */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100426 u8 pasid_supported:3;
427 u8 pasid_enabled:1;
428 u8 pri_supported:1;
429 u8 pri_enabled:1;
430 u8 ats_supported:1;
431 u8 ats_enabled:1;
432 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000433 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800434 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000435 struct dmar_domain *domain; /* pointer to domain */
436};
437
Jiang Liub94e4112014-02-19 14:07:25 +0800438struct dmar_rmrr_unit {
439 struct list_head list; /* list of rmrr units */
440 struct acpi_dmar_header *hdr; /* ACPI header */
441 u64 base_address; /* reserved base address*/
442 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000443 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800444 int devices_cnt; /* target device count */
Eric Auger0659b8d2017-01-19 20:57:53 +0000445 struct iommu_resv_region *resv; /* reserved region handle */
Jiang Liub94e4112014-02-19 14:07:25 +0800446};
447
448struct dmar_atsr_unit {
449 struct list_head list; /* list of ATSR units */
450 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000451 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800452 int devices_cnt; /* target device count */
453 u8 include_all:1; /* include all ports */
454};
455
456static LIST_HEAD(dmar_atsr_units);
457static LIST_HEAD(dmar_rmrr_units);
458
459#define for_each_rmrr_units(rmrr) \
460 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
461
mark gross5e0d2a62008-03-04 15:22:08 -0800462/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800463static int g_num_of_iommus;
464
Jiang Liu92d03cc2014-02-19 14:07:28 +0800465static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700466static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200467static void dmar_remove_one_dev_info(struct dmar_domain *domain,
468 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200469static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200470static void domain_context_clear(struct intel_iommu *iommu,
471 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800472static int domain_detach_iommu(struct dmar_domain *domain,
473 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700474
Suresh Siddhad3f13812011-08-23 17:05:25 -0700475#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800476int dmar_disabled = 0;
477#else
478int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700479#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800480
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200481int intel_iommu_enabled = 0;
482EXPORT_SYMBOL_GPL(intel_iommu_enabled);
483
David Woodhouse2d9e6672010-06-15 10:57:57 +0100484static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700485static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800486static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100487static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100488static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100489static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100490
David Woodhouseae853dd2015-09-09 11:58:59 +0100491#define IDENTMAP_ALL 1
492#define IDENTMAP_GFX 2
493#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100494
Lu Baoluab967462018-05-04 13:08:18 +0800495#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap))
496#define pasid_enabled(iommu) (ecs_enabled(iommu) && ecap_pasid(iommu->ecap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700497
David Woodhousec0771df2011-10-14 20:59:46 +0100498int intel_iommu_gfx_mapped;
499EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
500
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700501#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
502static DEFINE_SPINLOCK(device_domain_lock);
503static LIST_HEAD(device_domain_list);
504
Joerg Roedelb0119e82017-02-01 13:23:08 +0100505const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100506
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200507static bool translation_pre_enabled(struct intel_iommu *iommu)
508{
509 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
510}
511
Joerg Roedel091d42e2015-06-12 11:56:10 +0200512static void clear_translation_pre_enabled(struct intel_iommu *iommu)
513{
514 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
515}
516
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200517static void init_translation_status(struct intel_iommu *iommu)
518{
519 u32 gsts;
520
521 gsts = readl(iommu->reg + DMAR_GSTS_REG);
522 if (gsts & DMA_GSTS_TES)
523 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
524}
525
Joerg Roedel00a77de2015-03-26 13:43:08 +0100526/* Convert generic 'struct iommu_domain to private struct dmar_domain */
527static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
528{
529 return container_of(dom, struct dmar_domain, domain);
530}
531
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700532static int __init intel_iommu_setup(char *str)
533{
534 if (!str)
535 return -EINVAL;
536 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800537 if (!strncmp(str, "on", 2)) {
538 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200539 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800540 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700541 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200542 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700543 } else if (!strncmp(str, "igfx_off", 8)) {
544 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200545 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700546 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200547 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700548 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800549 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200550 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800551 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100552 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200553 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100554 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100555 } else if (!strncmp(str, "ecs_off", 7)) {
556 printk(KERN_INFO
557 "Intel-IOMMU: disable extended context table support\n");
558 intel_iommu_ecs = 0;
Shaohua Libfd20f12017-04-26 09:18:35 -0700559 } else if (!strncmp(str, "tboot_noforce", 13)) {
560 printk(KERN_INFO
561 "Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
562 intel_iommu_tboot_noforce = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700563 }
564
565 str += strcspn(str, ",");
566 while (*str == ',')
567 str++;
568 }
569 return 0;
570}
571__setup("intel_iommu=", intel_iommu_setup);
572
573static struct kmem_cache *iommu_domain_cache;
574static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700575
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200576static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
577{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200578 struct dmar_domain **domains;
579 int idx = did >> 8;
580
581 domains = iommu->domains[idx];
582 if (!domains)
583 return NULL;
584
585 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200586}
587
588static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
589 struct dmar_domain *domain)
590{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200591 struct dmar_domain **domains;
592 int idx = did >> 8;
593
594 if (!iommu->domains[idx]) {
595 size_t size = 256 * sizeof(struct dmar_domain *);
596 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
597 }
598
599 domains = iommu->domains[idx];
600 if (WARN_ON(!domains))
601 return;
602 else
603 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200604}
605
Suresh Siddha4c923d42009-10-02 11:01:24 -0700606static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700607{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700608 struct page *page;
609 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700610
Suresh Siddha4c923d42009-10-02 11:01:24 -0700611 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
612 if (page)
613 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700614 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700615}
616
617static inline void free_pgtable_page(void *vaddr)
618{
619 free_page((unsigned long)vaddr);
620}
621
622static inline void *alloc_domain_mem(void)
623{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900624 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700625}
626
Kay, Allen M38717942008-09-09 18:37:29 +0300627static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700628{
629 kmem_cache_free(iommu_domain_cache, vaddr);
630}
631
632static inline void * alloc_devinfo_mem(void)
633{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900634 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700635}
636
637static inline void free_devinfo_mem(void *vaddr)
638{
639 kmem_cache_free(iommu_devinfo_cache, vaddr);
640}
641
Jiang Liuab8dfe22014-07-11 14:19:27 +0800642static inline int domain_type_is_vm(struct dmar_domain *domain)
643{
644 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
645}
646
Joerg Roedel28ccce02015-07-21 14:45:31 +0200647static inline int domain_type_is_si(struct dmar_domain *domain)
648{
649 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
650}
651
Jiang Liuab8dfe22014-07-11 14:19:27 +0800652static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
653{
654 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
655 DOMAIN_FLAG_STATIC_IDENTITY);
656}
Weidong Han1b573682008-12-08 15:34:06 +0800657
Jiang Liu162d1b12014-07-11 14:19:35 +0800658static inline int domain_pfn_supported(struct dmar_domain *domain,
659 unsigned long pfn)
660{
661 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
662
663 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
664}
665
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700666static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800667{
668 unsigned long sagaw;
669 int agaw = -1;
670
671 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700672 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800673 agaw >= 0; agaw--) {
674 if (test_bit(agaw, &sagaw))
675 break;
676 }
677
678 return agaw;
679}
680
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700681/*
682 * Calculate max SAGAW for each iommu.
683 */
684int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
685{
686 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
687}
688
689/*
690 * calculate agaw for each iommu.
691 * "SAGAW" may be different across iommus, use a default agaw, and
692 * get a supported less agaw for iommus that don't support the default agaw.
693 */
694int iommu_calculate_agaw(struct intel_iommu *iommu)
695{
696 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
697}
698
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700699/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800700static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
701{
702 int iommu_id;
703
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700704 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800705 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200706 for_each_domain_iommu(iommu_id, domain)
707 break;
708
Weidong Han8c11e792008-12-08 15:29:22 +0800709 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
710 return NULL;
711
712 return g_iommus[iommu_id];
713}
714
Weidong Han8e6040972008-12-08 15:49:06 +0800715static void domain_update_iommu_coherency(struct dmar_domain *domain)
716{
David Woodhoused0501962014-03-11 17:10:29 -0700717 struct dmar_drhd_unit *drhd;
718 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100719 bool found = false;
720 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800721
David Woodhoused0501962014-03-11 17:10:29 -0700722 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800723
Joerg Roedel29a27712015-07-21 17:17:12 +0200724 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100725 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800726 if (!ecap_coherent(g_iommus[i]->ecap)) {
727 domain->iommu_coherency = 0;
728 break;
729 }
Weidong Han8e6040972008-12-08 15:49:06 +0800730 }
David Woodhoused0501962014-03-11 17:10:29 -0700731 if (found)
732 return;
733
734 /* No hardware attached; use lowest common denominator */
735 rcu_read_lock();
736 for_each_active_iommu(iommu, drhd) {
737 if (!ecap_coherent(iommu->ecap)) {
738 domain->iommu_coherency = 0;
739 break;
740 }
741 }
742 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800743}
744
Jiang Liu161f6932014-07-11 14:19:37 +0800745static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100746{
Allen Kay8140a952011-10-14 12:32:17 -0700747 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800748 struct intel_iommu *iommu;
749 int ret = 1;
750
751 rcu_read_lock();
752 for_each_active_iommu(iommu, drhd) {
753 if (iommu != skip) {
754 if (!ecap_sc_support(iommu->ecap)) {
755 ret = 0;
756 break;
757 }
758 }
759 }
760 rcu_read_unlock();
761
762 return ret;
763}
764
765static int domain_update_iommu_superpage(struct intel_iommu *skip)
766{
767 struct dmar_drhd_unit *drhd;
768 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700769 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100770
771 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800772 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100773 }
774
Allen Kay8140a952011-10-14 12:32:17 -0700775 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800776 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700777 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800778 if (iommu != skip) {
779 mask &= cap_super_page_val(iommu->cap);
780 if (!mask)
781 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100782 }
783 }
Jiang Liu0e242612014-02-19 14:07:34 +0800784 rcu_read_unlock();
785
Jiang Liu161f6932014-07-11 14:19:37 +0800786 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100787}
788
Sheng Yang58c610b2009-03-18 15:33:05 +0800789/* Some capabilities may be different across iommus */
790static void domain_update_iommu_cap(struct dmar_domain *domain)
791{
792 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800793 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
794 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800795}
796
David Woodhouse03ecc322015-02-13 14:35:21 +0000797static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
798 u8 bus, u8 devfn, int alloc)
799{
800 struct root_entry *root = &iommu->root_entry[bus];
801 struct context_entry *context;
802 u64 *entry;
803
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200804 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100805 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000806 if (devfn >= 0x80) {
807 devfn -= 0x80;
808 entry = &root->hi;
809 }
810 devfn *= 2;
811 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000812 if (*entry & 1)
813 context = phys_to_virt(*entry & VTD_PAGE_MASK);
814 else {
815 unsigned long phy_addr;
816 if (!alloc)
817 return NULL;
818
819 context = alloc_pgtable_page(iommu->node);
820 if (!context)
821 return NULL;
822
823 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
824 phy_addr = virt_to_phys((void *)context);
825 *entry = phy_addr | 1;
826 __iommu_flush_cache(iommu, entry, sizeof(*entry));
827 }
828 return &context[devfn];
829}
830
David Woodhouse4ed6a542015-05-11 14:59:20 +0100831static int iommu_dummy(struct device *dev)
832{
833 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
834}
835
David Woodhouse156baca2014-03-09 14:00:57 -0700836static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800837{
838 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800839 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700840 struct device *tmp;
841 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800842 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800843 int i;
844
David Woodhouse4ed6a542015-05-11 14:59:20 +0100845 if (iommu_dummy(dev))
846 return NULL;
847
David Woodhouse156baca2014-03-09 14:00:57 -0700848 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700849 struct pci_dev *pf_pdev;
850
David Woodhouse156baca2014-03-09 14:00:57 -0700851 pdev = to_pci_dev(dev);
Jon Derrick5823e332017-08-30 15:05:59 -0600852
853#ifdef CONFIG_X86
854 /* VMD child devices currently cannot be handled individually */
855 if (is_vmd(pdev->bus))
856 return NULL;
857#endif
858
Ashok Raj1c387182016-10-21 15:32:05 -0700859 /* VFs aren't listed in scope tables; we need to look up
860 * the PF instead to find the IOMMU. */
861 pf_pdev = pci_physfn(pdev);
862 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700863 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100864 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700865 dev = &ACPI_COMPANION(dev)->dev;
866
Jiang Liu0e242612014-02-19 14:07:34 +0800867 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800868 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700869 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100870 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800871
Jiang Liub683b232014-02-19 14:07:32 +0800872 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700873 drhd->devices_cnt, i, tmp) {
874 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700875 /* For a VF use its original BDF# not that of the PF
876 * which we used for the IOMMU lookup. Strictly speaking
877 * we could do this for all PCI devices; we only need to
878 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen5003ae12017-03-01 21:02:50 +0100879 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700880 goto got_pdev;
881
David Woodhouse156baca2014-03-09 14:00:57 -0700882 *bus = drhd->devices[i].bus;
883 *devfn = drhd->devices[i].devfn;
884 goto out;
885 }
886
887 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000888 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700889
890 ptmp = to_pci_dev(tmp);
891 if (ptmp->subordinate &&
892 ptmp->subordinate->number <= pdev->bus->number &&
893 ptmp->subordinate->busn_res.end >= pdev->bus->number)
894 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100895 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800896
David Woodhouse156baca2014-03-09 14:00:57 -0700897 if (pdev && drhd->include_all) {
898 got_pdev:
899 *bus = pdev->bus->number;
900 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800901 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700902 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800903 }
Jiang Liub683b232014-02-19 14:07:32 +0800904 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700905 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800906 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800907
Jiang Liub683b232014-02-19 14:07:32 +0800908 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800909}
910
Weidong Han5331fe62008-12-08 23:00:00 +0800911static void domain_flush_cache(struct dmar_domain *domain,
912 void *addr, int size)
913{
914 if (!domain->iommu_coherency)
915 clflush_cache_range(addr, size);
916}
917
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700918static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
919{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700920 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000921 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700922 unsigned long flags;
923
924 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000925 context = iommu_context_addr(iommu, bus, devfn, 0);
926 if (context)
927 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700928 spin_unlock_irqrestore(&iommu->lock, flags);
929 return ret;
930}
931
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700932static void free_context_table(struct intel_iommu *iommu)
933{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700934 int i;
935 unsigned long flags;
936 struct context_entry *context;
937
938 spin_lock_irqsave(&iommu->lock, flags);
939 if (!iommu->root_entry) {
940 goto out;
941 }
942 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000943 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700944 if (context)
945 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000946
David Woodhousec83b2f22015-06-12 10:15:49 +0100947 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +0000948 continue;
949
950 context = iommu_context_addr(iommu, i, 0x80, 0);
951 if (context)
952 free_pgtable_page(context);
953
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700954 }
955 free_pgtable_page(iommu->root_entry);
956 iommu->root_entry = NULL;
957out:
958 spin_unlock_irqrestore(&iommu->lock, flags);
959}
960
David Woodhouseb026fd22009-06-28 10:37:25 +0100961static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000962 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700963{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700964 struct dma_pte *parent, *pte = NULL;
965 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700966 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700967
968 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200969
Jiang Liu162d1b12014-07-11 14:19:35 +0800970 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +0200971 /* Address beyond IOMMU's addressing capabilities. */
972 return NULL;
973
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700974 parent = domain->pgd;
975
David Woodhouse5cf0a762014-03-19 16:07:49 +0000976 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700977 void *tmp_page;
978
David Woodhouseb026fd22009-06-28 10:37:25 +0100979 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700980 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000981 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100982 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000983 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700984 break;
985
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000986 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100987 uint64_t pteval;
988
Suresh Siddha4c923d42009-10-02 11:01:24 -0700989 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700990
David Woodhouse206a73c2009-07-01 19:30:28 +0100991 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700992 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100993
David Woodhousec85994e2009-07-01 19:21:24 +0100994 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400995 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +0800996 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +0100997 /* Someone else set it while we were thinking; use theirs. */
998 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +0800999 else
David Woodhousec85994e2009-07-01 19:21:24 +01001000 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001001 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001002 if (level == 1)
1003 break;
1004
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001005 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001006 level--;
1007 }
1008
David Woodhouse5cf0a762014-03-19 16:07:49 +00001009 if (!*target_level)
1010 *target_level = level;
1011
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001012 return pte;
1013}
1014
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001015
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001016/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001017static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1018 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001019 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001020{
1021 struct dma_pte *parent, *pte = NULL;
1022 int total = agaw_to_level(domain->agaw);
1023 int offset;
1024
1025 parent = domain->pgd;
1026 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001027 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001028 pte = &parent[offset];
1029 if (level == total)
1030 return pte;
1031
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001032 if (!dma_pte_present(pte)) {
1033 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001034 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001035 }
1036
Yijing Wange16922a2014-05-20 20:37:51 +08001037 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001038 *large_page = total;
1039 return pte;
1040 }
1041
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001042 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001043 total--;
1044 }
1045 return NULL;
1046}
1047
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001048/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001049static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf52009-06-27 22:09:11 +01001050 unsigned long start_pfn,
1051 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001052{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001053 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001054 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001055
Jiang Liu162d1b12014-07-11 14:19:35 +08001056 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1057 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001058 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001059
David Woodhouse04b18e62009-06-27 19:15:01 +01001060 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001061 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001062 large_page = 1;
1063 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001064 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001065 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001066 continue;
1067 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001068 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001069 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001070 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001071 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001072 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1073
David Woodhouse310a5ab2009-06-28 18:52:20 +01001074 domain_flush_cache(domain, first_pte,
1075 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001076
1077 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001078}
1079
Alex Williamson3269ee02013-06-15 10:27:19 -06001080static void dma_pte_free_level(struct dmar_domain *domain, int level,
David Dillowbc24c572017-06-28 19:42:23 -07001081 int retain_level, struct dma_pte *pte,
1082 unsigned long pfn, unsigned long start_pfn,
1083 unsigned long last_pfn)
Alex Williamson3269ee02013-06-15 10:27:19 -06001084{
1085 pfn = max(start_pfn, pfn);
1086 pte = &pte[pfn_level_offset(pfn, level)];
1087
1088 do {
1089 unsigned long level_pfn;
1090 struct dma_pte *level_pte;
1091
1092 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1093 goto next;
1094
David Dillowf7116e12017-01-30 19:11:11 -08001095 level_pfn = pfn & level_mask(level);
Alex Williamson3269ee02013-06-15 10:27:19 -06001096 level_pte = phys_to_virt(dma_pte_addr(pte));
1097
David Dillowbc24c572017-06-28 19:42:23 -07001098 if (level > 2) {
1099 dma_pte_free_level(domain, level - 1, retain_level,
1100 level_pte, level_pfn, start_pfn,
1101 last_pfn);
1102 }
Alex Williamson3269ee02013-06-15 10:27:19 -06001103
David Dillowbc24c572017-06-28 19:42:23 -07001104 /*
1105 * Free the page table if we're below the level we want to
1106 * retain and the range covers the entire table.
1107 */
1108 if (level < retain_level && !(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001109 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001110 dma_clear_pte(pte);
1111 domain_flush_cache(domain, pte, sizeof(*pte));
1112 free_pgtable_page(level_pte);
1113 }
1114next:
1115 pfn += level_size(level);
1116 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1117}
1118
David Dillowbc24c572017-06-28 19:42:23 -07001119/*
1120 * clear last level (leaf) ptes and free page table pages below the
1121 * level we wish to keep intact.
1122 */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001123static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001124 unsigned long start_pfn,
David Dillowbc24c572017-06-28 19:42:23 -07001125 unsigned long last_pfn,
1126 int retain_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001127{
Jiang Liu162d1b12014-07-11 14:19:35 +08001128 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1129 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001130 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001131
Jiang Liud41a4ad2014-07-11 14:19:34 +08001132 dma_pte_clear_range(domain, start_pfn, last_pfn);
1133
David Woodhousef3a0a522009-06-30 03:40:07 +01001134 /* We don't need lock here; nobody else touches the iova range */
David Dillowbc24c572017-06-28 19:42:23 -07001135 dma_pte_free_level(domain, agaw_to_level(domain->agaw), retain_level,
Alex Williamson3269ee02013-06-15 10:27:19 -06001136 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001137
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001138 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001139 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001140 free_pgtable_page(domain->pgd);
1141 domain->pgd = NULL;
1142 }
1143}
1144
David Woodhouseea8ea462014-03-05 17:09:32 +00001145/* When a page at a given level is being unlinked from its parent, we don't
1146 need to *modify* it at all. All we need to do is make a list of all the
1147 pages which can be freed just as soon as we've flushed the IOTLB and we
1148 know the hardware page-walk will no longer touch them.
1149 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1150 be freed. */
1151static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1152 int level, struct dma_pte *pte,
1153 struct page *freelist)
1154{
1155 struct page *pg;
1156
1157 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1158 pg->freelist = freelist;
1159 freelist = pg;
1160
1161 if (level == 1)
1162 return freelist;
1163
Jiang Liuadeb2592014-04-09 10:20:39 +08001164 pte = page_address(pg);
1165 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001166 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1167 freelist = dma_pte_list_pagetables(domain, level - 1,
1168 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001169 pte++;
1170 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001171
1172 return freelist;
1173}
1174
1175static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1176 struct dma_pte *pte, unsigned long pfn,
1177 unsigned long start_pfn,
1178 unsigned long last_pfn,
1179 struct page *freelist)
1180{
1181 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1182
1183 pfn = max(start_pfn, pfn);
1184 pte = &pte[pfn_level_offset(pfn, level)];
1185
1186 do {
1187 unsigned long level_pfn;
1188
1189 if (!dma_pte_present(pte))
1190 goto next;
1191
1192 level_pfn = pfn & level_mask(level);
1193
1194 /* If range covers entire pagetable, free it */
1195 if (start_pfn <= level_pfn &&
1196 last_pfn >= level_pfn + level_size(level) - 1) {
1197 /* These suborbinate page tables are going away entirely. Don't
1198 bother to clear them; we're just going to *free* them. */
1199 if (level > 1 && !dma_pte_superpage(pte))
1200 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1201
1202 dma_clear_pte(pte);
1203 if (!first_pte)
1204 first_pte = pte;
1205 last_pte = pte;
1206 } else if (level > 1) {
1207 /* Recurse down into a level that isn't *entirely* obsolete */
1208 freelist = dma_pte_clear_level(domain, level - 1,
1209 phys_to_virt(dma_pte_addr(pte)),
1210 level_pfn, start_pfn, last_pfn,
1211 freelist);
1212 }
1213next:
1214 pfn += level_size(level);
1215 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1216
1217 if (first_pte)
1218 domain_flush_cache(domain, first_pte,
1219 (void *)++last_pte - (void *)first_pte);
1220
1221 return freelist;
1222}
1223
1224/* We can't just free the pages because the IOMMU may still be walking
1225 the page tables, and may have cached the intermediate levels. The
1226 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001227static struct page *domain_unmap(struct dmar_domain *domain,
1228 unsigned long start_pfn,
1229 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001230{
David Woodhouseea8ea462014-03-05 17:09:32 +00001231 struct page *freelist = NULL;
1232
Jiang Liu162d1b12014-07-11 14:19:35 +08001233 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1234 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001235 BUG_ON(start_pfn > last_pfn);
1236
1237 /* we don't need lock here; nobody else touches the iova range */
1238 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1239 domain->pgd, 0, start_pfn, last_pfn, NULL);
1240
1241 /* free pgd */
1242 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1243 struct page *pgd_page = virt_to_page(domain->pgd);
1244 pgd_page->freelist = freelist;
1245 freelist = pgd_page;
1246
1247 domain->pgd = NULL;
1248 }
1249
1250 return freelist;
1251}
1252
Joerg Roedelb6904202015-08-13 11:32:18 +02001253static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001254{
1255 struct page *pg;
1256
1257 while ((pg = freelist)) {
1258 freelist = pg->freelist;
1259 free_pgtable_page(page_address(pg));
1260 }
1261}
1262
Joerg Roedel13cf0172017-08-11 11:40:10 +02001263static void iova_entry_free(unsigned long data)
1264{
1265 struct page *freelist = (struct page *)data;
1266
1267 dma_free_pagelist(freelist);
1268}
1269
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001270/* iommu handling */
1271static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1272{
1273 struct root_entry *root;
1274 unsigned long flags;
1275
Suresh Siddha4c923d42009-10-02 11:01:24 -07001276 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001277 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001278 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001279 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001280 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001281 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001282
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001283 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001284
1285 spin_lock_irqsave(&iommu->lock, flags);
1286 iommu->root_entry = root;
1287 spin_unlock_irqrestore(&iommu->lock, flags);
1288
1289 return 0;
1290}
1291
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001292static void iommu_set_root_entry(struct intel_iommu *iommu)
1293{
David Woodhouse03ecc322015-02-13 14:35:21 +00001294 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001295 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001296 unsigned long flag;
1297
David Woodhouse03ecc322015-02-13 14:35:21 +00001298 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001299 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001300 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001301
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001302 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001303 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001304
David Woodhousec416daa2009-05-10 20:30:58 +01001305 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001306
1307 /* Make sure hardware complete it */
1308 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001309 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001310
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001311 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001312}
1313
1314static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1315{
1316 u32 val;
1317 unsigned long flag;
1318
David Woodhouse9af88142009-02-13 23:18:03 +00001319 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001320 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001321
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001322 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001323 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001324
1325 /* Make sure hardware complete it */
1326 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001327 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001328
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001329 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001330}
1331
1332/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001333static void __iommu_flush_context(struct intel_iommu *iommu,
1334 u16 did, u16 source_id, u8 function_mask,
1335 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001336{
1337 u64 val = 0;
1338 unsigned long flag;
1339
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001340 switch (type) {
1341 case DMA_CCMD_GLOBAL_INVL:
1342 val = DMA_CCMD_GLOBAL_INVL;
1343 break;
1344 case DMA_CCMD_DOMAIN_INVL:
1345 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1346 break;
1347 case DMA_CCMD_DEVICE_INVL:
1348 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1349 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1350 break;
1351 default:
1352 BUG();
1353 }
1354 val |= DMA_CCMD_ICC;
1355
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001356 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001357 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1358
1359 /* Make sure hardware complete it */
1360 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1361 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1362
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001363 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001364}
1365
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001366/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001367static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1368 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001369{
1370 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1371 u64 val = 0, val_iva = 0;
1372 unsigned long flag;
1373
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001374 switch (type) {
1375 case DMA_TLB_GLOBAL_FLUSH:
1376 /* global flush doesn't need set IVA_REG */
1377 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1378 break;
1379 case DMA_TLB_DSI_FLUSH:
1380 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1381 break;
1382 case DMA_TLB_PSI_FLUSH:
1383 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001384 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001385 val_iva = size_order | addr;
1386 break;
1387 default:
1388 BUG();
1389 }
1390 /* Note: set drain read/write */
1391#if 0
1392 /*
1393 * This is probably to be super secure.. Looks like we can
1394 * ignore it without any impact.
1395 */
1396 if (cap_read_drain(iommu->cap))
1397 val |= DMA_TLB_READ_DRAIN;
1398#endif
1399 if (cap_write_drain(iommu->cap))
1400 val |= DMA_TLB_WRITE_DRAIN;
1401
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001402 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001403 /* Note: Only uses first TLB reg currently */
1404 if (val_iva)
1405 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1406 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1407
1408 /* Make sure hardware complete it */
1409 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1410 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1411
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001412 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001413
1414 /* check IOTLB invalidation granularity */
1415 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001416 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001417 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001418 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001419 (unsigned long long)DMA_TLB_IIRG(type),
1420 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001421}
1422
David Woodhouse64ae8922014-03-09 12:52:30 -07001423static struct device_domain_info *
1424iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1425 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001426{
Yu Zhao93a23a72009-05-18 13:51:37 +08001427 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001428
Joerg Roedel55d94042015-07-22 16:50:40 +02001429 assert_spin_locked(&device_domain_lock);
1430
Yu Zhao93a23a72009-05-18 13:51:37 +08001431 if (!iommu->qi)
1432 return NULL;
1433
Yu Zhao93a23a72009-05-18 13:51:37 +08001434 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001435 if (info->iommu == iommu && info->bus == bus &&
1436 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001437 if (info->ats_supported && info->dev)
1438 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001439 break;
1440 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001441
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001442 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001443}
1444
Omer Peleg0824c592016-04-20 19:03:35 +03001445static void domain_update_iotlb(struct dmar_domain *domain)
1446{
1447 struct device_domain_info *info;
1448 bool has_iotlb_device = false;
1449
1450 assert_spin_locked(&device_domain_lock);
1451
1452 list_for_each_entry(info, &domain->devices, link) {
1453 struct pci_dev *pdev;
1454
1455 if (!info->dev || !dev_is_pci(info->dev))
1456 continue;
1457
1458 pdev = to_pci_dev(info->dev);
1459 if (pdev->ats_enabled) {
1460 has_iotlb_device = true;
1461 break;
1462 }
1463 }
1464
1465 domain->has_iotlb_device = has_iotlb_device;
1466}
1467
Yu Zhao93a23a72009-05-18 13:51:37 +08001468static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1469{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001470 struct pci_dev *pdev;
1471
Omer Peleg0824c592016-04-20 19:03:35 +03001472 assert_spin_locked(&device_domain_lock);
1473
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001474 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001475 return;
1476
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001477 pdev = to_pci_dev(info->dev);
Jacob Pan1c48db42018-06-07 09:57:00 -07001478 /* For IOMMU that supports device IOTLB throttling (DIT), we assign
1479 * PFSID to the invalidation desc of a VF such that IOMMU HW can gauge
1480 * queue depth at PF level. If DIT is not set, PFSID will be treated as
1481 * reserved, which should be set to 0.
1482 */
1483 if (!ecap_dit(info->iommu->ecap))
1484 info->pfsid = 0;
1485 else {
1486 struct pci_dev *pf_pdev;
1487
1488 /* pdev will be returned if device is not a vf */
1489 pf_pdev = pci_physfn(pdev);
1490 info->pfsid = PCI_DEVID(pf_pdev->bus->number, pf_pdev->devfn);
1491 }
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001492
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001493#ifdef CONFIG_INTEL_IOMMU_SVM
1494 /* The PCIe spec, in its wisdom, declares that the behaviour of
1495 the device if you enable PASID support after ATS support is
1496 undefined. So always enable PASID support on devices which
1497 have it, even if we can't yet know if we're ever going to
1498 use it. */
1499 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1500 info->pasid_enabled = 1;
1501
1502 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1503 info->pri_enabled = 1;
1504#endif
1505 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1506 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001507 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001508 info->ats_qdep = pci_ats_queue_depth(pdev);
1509 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001510}
1511
1512static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1513{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001514 struct pci_dev *pdev;
1515
Omer Peleg0824c592016-04-20 19:03:35 +03001516 assert_spin_locked(&device_domain_lock);
1517
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001518 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001519 return;
1520
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001521 pdev = to_pci_dev(info->dev);
1522
1523 if (info->ats_enabled) {
1524 pci_disable_ats(pdev);
1525 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001526 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001527 }
1528#ifdef CONFIG_INTEL_IOMMU_SVM
1529 if (info->pri_enabled) {
1530 pci_disable_pri(pdev);
1531 info->pri_enabled = 0;
1532 }
1533 if (info->pasid_enabled) {
1534 pci_disable_pasid(pdev);
1535 info->pasid_enabled = 0;
1536 }
1537#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001538}
1539
1540static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1541 u64 addr, unsigned mask)
1542{
1543 u16 sid, qdep;
1544 unsigned long flags;
1545 struct device_domain_info *info;
1546
Omer Peleg0824c592016-04-20 19:03:35 +03001547 if (!domain->has_iotlb_device)
1548 return;
1549
Yu Zhao93a23a72009-05-18 13:51:37 +08001550 spin_lock_irqsave(&device_domain_lock, flags);
1551 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001552 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001553 continue;
1554
1555 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001556 qdep = info->ats_qdep;
Jacob Pan1c48db42018-06-07 09:57:00 -07001557 qi_flush_dev_iotlb(info->iommu, sid, info->pfsid,
1558 qdep, addr, mask);
Yu Zhao93a23a72009-05-18 13:51:37 +08001559 }
1560 spin_unlock_irqrestore(&device_domain_lock, flags);
1561}
1562
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001563static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1564 struct dmar_domain *domain,
1565 unsigned long pfn, unsigned int pages,
1566 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001567{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001568 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001569 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001570 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001571
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001572 BUG_ON(pages == 0);
1573
David Woodhouseea8ea462014-03-05 17:09:32 +00001574 if (ih)
1575 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001576 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001577 * Fallback to domain selective flush if no PSI support or the size is
1578 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001579 * PSI requires page size to be 2 ^ x, and the base address is naturally
1580 * aligned to the size
1581 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001582 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1583 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001584 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001585 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001586 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001587 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001588
1589 /*
Nadav Amit82653632010-04-01 13:24:40 +03001590 * In caching mode, changes of pages from non-present to present require
1591 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001592 */
Nadav Amit82653632010-04-01 13:24:40 +03001593 if (!cap_caching_mode(iommu->cap) || !map)
Peter Xu9d2e6502018-01-10 13:51:37 +08001594 iommu_flush_dev_iotlb(domain, addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001595}
1596
Peter Xueed91a02018-05-04 10:34:52 +08001597/* Notification for newly created mappings */
1598static inline void __mapping_notify_one(struct intel_iommu *iommu,
1599 struct dmar_domain *domain,
1600 unsigned long pfn, unsigned int pages)
1601{
1602 /* It's a non-present to present mapping. Only flush if caching mode */
1603 if (cap_caching_mode(iommu->cap))
1604 iommu_flush_iotlb_psi(iommu, domain, pfn, pages, 0, 1);
1605 else
1606 iommu_flush_write_buffer(iommu);
1607}
1608
Joerg Roedel13cf0172017-08-11 11:40:10 +02001609static void iommu_flush_iova(struct iova_domain *iovad)
1610{
1611 struct dmar_domain *domain;
1612 int idx;
1613
1614 domain = container_of(iovad, struct dmar_domain, iovad);
1615
1616 for_each_domain_iommu(idx, domain) {
1617 struct intel_iommu *iommu = g_iommus[idx];
1618 u16 did = domain->iommu_did[iommu->seq_id];
1619
1620 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
1621
1622 if (!cap_caching_mode(iommu->cap))
1623 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1624 0, MAX_AGAW_PFN_WIDTH);
1625 }
1626}
1627
mark grossf8bab732008-02-08 04:18:38 -08001628static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1629{
1630 u32 pmen;
1631 unsigned long flags;
1632
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001633 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001634 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1635 pmen &= ~DMA_PMEN_EPM;
1636 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1637
1638 /* wait for the protected region status bit to clear */
1639 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1640 readl, !(pmen & DMA_PMEN_PRS), pmen);
1641
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001642 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001643}
1644
Jiang Liu2a41cce2014-07-11 14:19:33 +08001645static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001646{
1647 u32 sts;
1648 unsigned long flags;
1649
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001650 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001651 iommu->gcmd |= DMA_GCMD_TE;
1652 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653
1654 /* Make sure hardware complete it */
1655 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001656 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001657
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001658 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001659}
1660
Jiang Liu2a41cce2014-07-11 14:19:33 +08001661static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001662{
1663 u32 sts;
1664 unsigned long flag;
1665
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001666 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001667 iommu->gcmd &= ~DMA_GCMD_TE;
1668 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1669
1670 /* Make sure hardware complete it */
1671 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001672 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001673
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001674 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001675}
1676
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001677
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001678static int iommu_init_domains(struct intel_iommu *iommu)
1679{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001680 u32 ndomains, nlongs;
1681 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001682
1683 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001684 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001685 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001686 nlongs = BITS_TO_LONGS(ndomains);
1687
Donald Dutile94a91b502009-08-20 16:51:34 -04001688 spin_lock_init(&iommu->lock);
1689
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001690 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1691 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001692 pr_err("%s: Allocating domain id array failed\n",
1693 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001694 return -ENOMEM;
1695 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001696
Wei Yang86f004c2016-05-21 02:41:51 +00001697 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001698 iommu->domains = kzalloc(size, GFP_KERNEL);
1699
1700 if (iommu->domains) {
1701 size = 256 * sizeof(struct dmar_domain *);
1702 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1703 }
1704
1705 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001706 pr_err("%s: Allocating domain array failed\n",
1707 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001708 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001709 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001710 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001711 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001712 return -ENOMEM;
1713 }
1714
Joerg Roedel8bf47812015-07-21 10:41:21 +02001715
1716
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001717 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001718 * If Caching mode is set, then invalid translations are tagged
1719 * with domain-id 0, hence we need to pre-allocate it. We also
1720 * use domain-id 0 as a marker for non-allocated domain-id, so
1721 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001722 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001723 set_bit(0, iommu->domain_ids);
1724
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001725 return 0;
1726}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001727
Jiang Liuffebeb42014-11-09 22:48:02 +08001728static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001729{
Joerg Roedel29a27712015-07-21 17:17:12 +02001730 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001731 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001732
Joerg Roedel29a27712015-07-21 17:17:12 +02001733 if (!iommu->domains || !iommu->domain_ids)
1734 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001735
Joerg Roedelbea64032016-11-08 15:08:26 +01001736again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001737 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001738 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1739 struct dmar_domain *domain;
1740
1741 if (info->iommu != iommu)
1742 continue;
1743
1744 if (!info->dev || !info->domain)
1745 continue;
1746
1747 domain = info->domain;
1748
Joerg Roedelbea64032016-11-08 15:08:26 +01001749 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001750
Joerg Roedelbea64032016-11-08 15:08:26 +01001751 if (!domain_type_is_vm_or_si(domain)) {
1752 /*
1753 * The domain_exit() function can't be called under
1754 * device_domain_lock, as it takes this lock itself.
1755 * So release the lock here and re-run the loop
1756 * afterwards.
1757 */
1758 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001759 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001760 goto again;
1761 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001762 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001763 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001764
1765 if (iommu->gcmd & DMA_GCMD_TE)
1766 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001767}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001768
Jiang Liuffebeb42014-11-09 22:48:02 +08001769static void free_dmar_iommu(struct intel_iommu *iommu)
1770{
1771 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001772 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001773 int i;
1774
1775 for (i = 0; i < elems; i++)
1776 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001777 kfree(iommu->domains);
1778 kfree(iommu->domain_ids);
1779 iommu->domains = NULL;
1780 iommu->domain_ids = NULL;
1781 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001782
Weidong Hand9630fe2008-12-08 11:06:32 +08001783 g_iommus[iommu->seq_id] = NULL;
1784
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001785 /* free context mapping */
1786 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001787
1788#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001789 if (pasid_enabled(iommu)) {
1790 if (ecap_prs(iommu->ecap))
1791 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001792 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001793 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001794#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001795}
1796
Jiang Liuab8dfe22014-07-11 14:19:27 +08001797static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001798{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001799 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001800
1801 domain = alloc_domain_mem();
1802 if (!domain)
1803 return NULL;
1804
Jiang Liuab8dfe22014-07-11 14:19:27 +08001805 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001806 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001807 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001808 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001809 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001810
1811 return domain;
1812}
1813
Joerg Roedeld160aca2015-07-22 11:52:53 +02001814/* Must be called with iommu->lock */
1815static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001816 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001817{
Jiang Liu44bde612014-07-11 14:19:29 +08001818 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001819 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001820
Joerg Roedel55d94042015-07-22 16:50:40 +02001821 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001822 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001823
Joerg Roedel29a27712015-07-21 17:17:12 +02001824 domain->iommu_refcnt[iommu->seq_id] += 1;
1825 domain->iommu_count += 1;
1826 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001827 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001828 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1829
1830 if (num >= ndomains) {
1831 pr_err("%s: No free domain ids\n", iommu->name);
1832 domain->iommu_refcnt[iommu->seq_id] -= 1;
1833 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001834 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001835 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001836
Joerg Roedeld160aca2015-07-22 11:52:53 +02001837 set_bit(num, iommu->domain_ids);
1838 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001839
Joerg Roedeld160aca2015-07-22 11:52:53 +02001840 domain->iommu_did[iommu->seq_id] = num;
1841 domain->nid = iommu->node;
1842
Jiang Liufb170fb2014-07-11 14:19:28 +08001843 domain_update_iommu_cap(domain);
1844 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001845
Joerg Roedel55d94042015-07-22 16:50:40 +02001846 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001847}
1848
1849static int domain_detach_iommu(struct dmar_domain *domain,
1850 struct intel_iommu *iommu)
1851{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001852 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001853
Joerg Roedel55d94042015-07-22 16:50:40 +02001854 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001855 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001856
Joerg Roedel29a27712015-07-21 17:17:12 +02001857 domain->iommu_refcnt[iommu->seq_id] -= 1;
1858 count = --domain->iommu_count;
1859 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001860 num = domain->iommu_did[iommu->seq_id];
1861 clear_bit(num, iommu->domain_ids);
1862 set_iommu_domain(iommu, num, NULL);
1863
Jiang Liufb170fb2014-07-11 14:19:28 +08001864 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001865 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001866 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001867
1868 return count;
1869}
1870
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001871static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001872static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001873
Joseph Cihula51a63e62011-03-21 11:04:24 -07001874static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001875{
1876 struct pci_dev *pdev = NULL;
1877 struct iova *iova;
1878 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001879
Zhen Leiaa3ac942017-09-21 16:52:45 +01001880 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001881
Mark Gross8a443df2008-03-04 14:59:31 -08001882 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1883 &reserved_rbtree_key);
1884
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001885 /* IOAPIC ranges shouldn't be accessed by DMA */
1886 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1887 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001888 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001889 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001890 return -ENODEV;
1891 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001892
1893 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1894 for_each_pci_dev(pdev) {
1895 struct resource *r;
1896
1897 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1898 r = &pdev->resource[i];
1899 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1900 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001901 iova = reserve_iova(&reserved_iova_list,
1902 IOVA_PFN(r->start),
1903 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001904 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001905 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001906 return -ENODEV;
1907 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001908 }
1909 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001910 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001911}
1912
1913static void domain_reserve_special_ranges(struct dmar_domain *domain)
1914{
1915 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1916}
1917
1918static inline int guestwidth_to_adjustwidth(int gaw)
1919{
1920 int agaw;
1921 int r = (gaw - 12) % 9;
1922
1923 if (r == 0)
1924 agaw = gaw;
1925 else
1926 agaw = gaw + 9 - r;
1927 if (agaw > 64)
1928 agaw = 64;
1929 return agaw;
1930}
1931
Joerg Roedeldc534b22015-07-22 12:44:02 +02001932static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1933 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001934{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001935 int adjust_width, agaw;
1936 unsigned long sagaw;
Joerg Roedel13cf0172017-08-11 11:40:10 +02001937 int err;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001938
Zhen Leiaa3ac942017-09-21 16:52:45 +01001939 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel13cf0172017-08-11 11:40:10 +02001940
1941 err = init_iova_flush_queue(&domain->iovad,
1942 iommu_flush_iova, iova_entry_free);
1943 if (err)
1944 return err;
1945
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001946 domain_reserve_special_ranges(domain);
1947
1948 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001949 if (guest_width > cap_mgaw(iommu->cap))
1950 guest_width = cap_mgaw(iommu->cap);
1951 domain->gaw = guest_width;
1952 adjust_width = guestwidth_to_adjustwidth(guest_width);
1953 agaw = width_to_agaw(adjust_width);
1954 sagaw = cap_sagaw(iommu->cap);
1955 if (!test_bit(agaw, &sagaw)) {
1956 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001957 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001958 agaw = find_next_bit(&sagaw, 5, agaw);
1959 if (agaw >= 5)
1960 return -ENODEV;
1961 }
1962 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001963
Weidong Han8e6040972008-12-08 15:49:06 +08001964 if (ecap_coherent(iommu->ecap))
1965 domain->iommu_coherency = 1;
1966 else
1967 domain->iommu_coherency = 0;
1968
Sheng Yang58c610b2009-03-18 15:33:05 +08001969 if (ecap_sc_support(iommu->ecap))
1970 domain->iommu_snooping = 1;
1971 else
1972 domain->iommu_snooping = 0;
1973
David Woodhouse214e39a2014-03-19 10:38:49 +00001974 if (intel_iommu_superpage)
1975 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1976 else
1977 domain->iommu_superpage = 0;
1978
Suresh Siddha4c923d42009-10-02 11:01:24 -07001979 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001980
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001981 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001982 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001983 if (!domain->pgd)
1984 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001985 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001986 return 0;
1987}
1988
1989static void domain_exit(struct dmar_domain *domain)
1990{
David Woodhouseea8ea462014-03-05 17:09:32 +00001991 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001992
1993 /* Domain 0 is reserved, so dont process it */
1994 if (!domain)
1995 return;
1996
Joerg Roedeld160aca2015-07-22 11:52:53 +02001997 /* Remove associated devices and clear attached or cached domains */
1998 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001999 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02002000 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08002001
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002002 /* destroy iovas */
2003 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002004
David Woodhouseea8ea462014-03-05 17:09:32 +00002005 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002006
David Woodhouseea8ea462014-03-05 17:09:32 +00002007 dma_free_pagelist(freelist);
2008
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002009 free_domain_mem(domain);
2010}
2011
David Woodhouse64ae8922014-03-09 12:52:30 -07002012static int domain_context_mapping_one(struct dmar_domain *domain,
2013 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002014 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002015{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002016 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02002017 int translation = CONTEXT_TT_MULTI_LEVEL;
2018 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002019 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002020 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08002021 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02002022 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02002023
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002024 WARN_ON(did == 0);
2025
Joerg Roedel28ccce02015-07-21 14:45:31 +02002026 if (hw_pass_through && domain_type_is_si(domain))
2027 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002028
2029 pr_debug("Set context mapping for %02x:%02x.%d\n",
2030 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002031
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002032 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002033
Joerg Roedel55d94042015-07-22 16:50:40 +02002034 spin_lock_irqsave(&device_domain_lock, flags);
2035 spin_lock(&iommu->lock);
2036
2037 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002038 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002039 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002040 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002041
Joerg Roedel55d94042015-07-22 16:50:40 +02002042 ret = 0;
2043 if (context_present(context))
2044 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002045
Xunlei Pangaec0e862016-12-05 20:09:07 +08002046 /*
2047 * For kdump cases, old valid entries may be cached due to the
2048 * in-flight DMA and copied pgtable, but there is no unmapping
2049 * behaviour for them, thus we need an explicit cache flush for
2050 * the newly-mapped device. For kdump, at this point, the device
2051 * is supposed to finish reset at its driver probe stage, so no
2052 * in-flight DMA will exist, and we don't need to worry anymore
2053 * hereafter.
2054 */
2055 if (context_copied(context)) {
2056 u16 did_old = context_domain_id(context);
2057
Christos Gkekasb117e032017-10-08 23:33:31 +01002058 if (did_old < cap_ndoms(iommu->cap)) {
Xunlei Pangaec0e862016-12-05 20:09:07 +08002059 iommu->flush.flush_context(iommu, did_old,
2060 (((u16)bus) << 8) | devfn,
2061 DMA_CCMD_MASK_NOBIT,
2062 DMA_CCMD_DEVICE_INVL);
KarimAllah Ahmedf73a7ee2017-05-05 11:39:59 -07002063 iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
2064 DMA_TLB_DSI_FLUSH);
2065 }
Xunlei Pangaec0e862016-12-05 20:09:07 +08002066 }
2067
Weidong Hanea6606b2008-12-08 23:08:15 +08002068 pgd = domain->pgd;
2069
Joerg Roedelde24e552015-07-21 14:53:04 +02002070 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002071 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002072
Joerg Roedelde24e552015-07-21 14:53:04 +02002073 /*
2074 * Skip top levels of page tables for iommu which has less agaw
2075 * than default. Unnecessary for PT mode.
2076 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002077 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002078 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002079 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002080 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002081 if (!dma_pte_present(pgd))
2082 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002083 }
2084
David Woodhouse64ae8922014-03-09 12:52:30 -07002085 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002086 if (info && info->ats_supported)
2087 translation = CONTEXT_TT_DEV_IOTLB;
2088 else
2089 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002090
Yu Zhao93a23a72009-05-18 13:51:37 +08002091 context_set_address_root(context, virt_to_phys(pgd));
2092 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002093 } else {
2094 /*
2095 * In pass through mode, AW must be programmed to
2096 * indicate the largest AGAW value supported by
2097 * hardware. And ASR is ignored by hardware.
2098 */
2099 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002100 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002101
2102 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002103 context_set_fault_enable(context);
2104 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002105 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002106
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002107 /*
2108 * It's a non-present to present mapping. If hardware doesn't cache
2109 * non-present entry we only need to flush the write-buffer. If the
2110 * _does_ cache non-present entries, then it does so in the special
2111 * domain #0, which we have to flush:
2112 */
2113 if (cap_caching_mode(iommu->cap)) {
2114 iommu->flush.flush_context(iommu, 0,
2115 (((u16)bus) << 8) | devfn,
2116 DMA_CCMD_MASK_NOBIT,
2117 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002118 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002119 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002120 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002121 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002122 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002123
Joerg Roedel55d94042015-07-22 16:50:40 +02002124 ret = 0;
2125
2126out_unlock:
2127 spin_unlock(&iommu->lock);
2128 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002129
Wei Yang5c365d12016-07-13 13:53:21 +00002130 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002131}
2132
Alex Williamson579305f2014-07-03 09:51:43 -06002133struct domain_context_mapping_data {
2134 struct dmar_domain *domain;
2135 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002136};
2137
2138static int domain_context_mapping_cb(struct pci_dev *pdev,
2139 u16 alias, void *opaque)
2140{
2141 struct domain_context_mapping_data *data = opaque;
2142
2143 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002144 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002145}
2146
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002147static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002148domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002149{
David Woodhouse64ae8922014-03-09 12:52:30 -07002150 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002151 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002152 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002153
David Woodhousee1f167f2014-03-09 15:24:46 -07002154 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002155 if (!iommu)
2156 return -ENODEV;
2157
Alex Williamson579305f2014-07-03 09:51:43 -06002158 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002159 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002160
2161 data.domain = domain;
2162 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002163
2164 return pci_for_each_dma_alias(to_pci_dev(dev),
2165 &domain_context_mapping_cb, &data);
2166}
2167
2168static int domain_context_mapped_cb(struct pci_dev *pdev,
2169 u16 alias, void *opaque)
2170{
2171 struct intel_iommu *iommu = opaque;
2172
2173 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002174}
2175
David Woodhousee1f167f2014-03-09 15:24:46 -07002176static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002177{
Weidong Han5331fe62008-12-08 23:00:00 +08002178 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002179 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002180
David Woodhousee1f167f2014-03-09 15:24:46 -07002181 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002182 if (!iommu)
2183 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002184
Alex Williamson579305f2014-07-03 09:51:43 -06002185 if (!dev_is_pci(dev))
2186 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002187
Alex Williamson579305f2014-07-03 09:51:43 -06002188 return !pci_for_each_dma_alias(to_pci_dev(dev),
2189 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002190}
2191
Fenghua Yuf5329592009-08-04 15:09:37 -07002192/* Returns a number of VTD pages, but aligned to MM page size */
2193static inline unsigned long aligned_nrpages(unsigned long host_addr,
2194 size_t size)
2195{
2196 host_addr &= ~PAGE_MASK;
2197 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2198}
2199
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002200/* Return largest possible superpage level for a given mapping */
2201static inline int hardware_largepage_caps(struct dmar_domain *domain,
2202 unsigned long iov_pfn,
2203 unsigned long phy_pfn,
2204 unsigned long pages)
2205{
2206 int support, level = 1;
2207 unsigned long pfnmerge;
2208
2209 support = domain->iommu_superpage;
2210
2211 /* To use a large page, the virtual *and* physical addresses
2212 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2213 of them will mean we have to use smaller pages. So just
2214 merge them and check both at once. */
2215 pfnmerge = iov_pfn | phy_pfn;
2216
2217 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2218 pages >>= VTD_STRIDE_SHIFT;
2219 if (!pages)
2220 break;
2221 pfnmerge >>= VTD_STRIDE_SHIFT;
2222 level++;
2223 support--;
2224 }
2225 return level;
2226}
2227
David Woodhouse9051aa02009-06-29 12:30:54 +01002228static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2229 struct scatterlist *sg, unsigned long phys_pfn,
2230 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002231{
2232 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002233 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002234 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002235 unsigned int largepage_lvl = 0;
2236 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002237
Jiang Liu162d1b12014-07-11 14:19:35 +08002238 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002239
2240 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2241 return -EINVAL;
2242
2243 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2244
Jiang Liucc4f14a2014-11-26 09:42:10 +08002245 if (!sg) {
2246 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002247 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2248 }
2249
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002250 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002251 uint64_t tmp;
2252
David Woodhousee1605492009-06-29 11:17:38 +01002253 if (!sg_res) {
Robin Murphy29a90b72017-09-28 15:14:01 +01002254 unsigned int pgoff = sg->offset & ~PAGE_MASK;
2255
Fenghua Yuf5329592009-08-04 15:09:37 -07002256 sg_res = aligned_nrpages(sg->offset, sg->length);
Robin Murphy29a90b72017-09-28 15:14:01 +01002257 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + pgoff;
David Woodhousee1605492009-06-29 11:17:38 +01002258 sg->dma_length = sg->length;
Robin Murphy29a90b72017-09-28 15:14:01 +01002259 pteval = (sg_phys(sg) - pgoff) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002260 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002261 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002262
David Woodhousee1605492009-06-29 11:17:38 +01002263 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002264 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2265
David Woodhouse5cf0a762014-03-19 16:07:49 +00002266 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002267 if (!pte)
2268 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002269 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002270 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002271 unsigned long nr_superpages, end_pfn;
2272
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002273 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002274 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002275
2276 nr_superpages = sg_res / lvl_pages;
2277 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2278
Jiang Liud41a4ad2014-07-11 14:19:34 +08002279 /*
2280 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002281 * removed to make room for superpage(s).
David Dillowbc24c572017-06-28 19:42:23 -07002282 * We're adding new large pages, so make sure
2283 * we don't remove their parent tables.
Jiang Liud41a4ad2014-07-11 14:19:34 +08002284 */
David Dillowbc24c572017-06-28 19:42:23 -07002285 dma_pte_free_pagetable(domain, iov_pfn, end_pfn,
2286 largepage_lvl + 1);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002287 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002288 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002289 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002290
David Woodhousee1605492009-06-29 11:17:38 +01002291 }
2292 /* We don't need lock here, nobody else
2293 * touches the iova range
2294 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002295 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002296 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002297 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002298 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2299 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002300 if (dumps) {
2301 dumps--;
2302 debug_dma_dump_mappings(NULL);
2303 }
2304 WARN_ON(1);
2305 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002306
2307 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2308
2309 BUG_ON(nr_pages < lvl_pages);
2310 BUG_ON(sg_res < lvl_pages);
2311
2312 nr_pages -= lvl_pages;
2313 iov_pfn += lvl_pages;
2314 phys_pfn += lvl_pages;
2315 pteval += lvl_pages * VTD_PAGE_SIZE;
2316 sg_res -= lvl_pages;
2317
2318 /* If the next PTE would be the first in a new page, then we
2319 need to flush the cache on the entries we've just written.
2320 And then we'll need to recalculate 'pte', so clear it and
2321 let it get set again in the if (!pte) block above.
2322
2323 If we're done (!nr_pages) we need to flush the cache too.
2324
2325 Also if we've been setting superpages, we may need to
2326 recalculate 'pte' and switch back to smaller pages for the
2327 end of the mapping, if the trailing size is not enough to
2328 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002329 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002330 if (!nr_pages || first_pte_in_page(pte) ||
2331 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002332 domain_flush_cache(domain, first_pte,
2333 (void *)pte - (void *)first_pte);
2334 pte = NULL;
2335 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002336
2337 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002338 sg = sg_next(sg);
2339 }
2340 return 0;
2341}
2342
Peter Xu87684fd2018-05-04 10:34:53 +08002343static int domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2344 struct scatterlist *sg, unsigned long phys_pfn,
2345 unsigned long nr_pages, int prot)
2346{
2347 int ret;
2348 struct intel_iommu *iommu;
2349
2350 /* Do the real mapping first */
2351 ret = __domain_mapping(domain, iov_pfn, sg, phys_pfn, nr_pages, prot);
2352 if (ret)
2353 return ret;
2354
2355 /* Notify about the new mapping */
2356 if (domain_type_is_vm(domain)) {
2357 /* VM typed domains can have more than one IOMMUs */
2358 int iommu_id;
2359 for_each_domain_iommu(iommu_id, domain) {
2360 iommu = g_iommus[iommu_id];
2361 __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
2362 }
2363 } else {
2364 /* General domains only have one IOMMU */
2365 iommu = domain_get_iommu(domain);
2366 __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
2367 }
2368
2369 return 0;
2370}
2371
David Woodhouse9051aa02009-06-29 12:30:54 +01002372static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2373 struct scatterlist *sg, unsigned long nr_pages,
2374 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002375{
Peter Xu87684fd2018-05-04 10:34:53 +08002376 return domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
David Woodhouse9051aa02009-06-29 12:30:54 +01002377}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002378
David Woodhouse9051aa02009-06-29 12:30:54 +01002379static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2380 unsigned long phys_pfn, unsigned long nr_pages,
2381 int prot)
2382{
Peter Xu87684fd2018-05-04 10:34:53 +08002383 return domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002384}
2385
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002386static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002387{
Filippo Sironi50822192017-08-31 10:58:11 +02002388 unsigned long flags;
2389 struct context_entry *context;
2390 u16 did_old;
2391
Weidong Hanc7151a82008-12-08 22:51:37 +08002392 if (!iommu)
2393 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002394
Filippo Sironi50822192017-08-31 10:58:11 +02002395 spin_lock_irqsave(&iommu->lock, flags);
2396 context = iommu_context_addr(iommu, bus, devfn, 0);
2397 if (!context) {
2398 spin_unlock_irqrestore(&iommu->lock, flags);
2399 return;
2400 }
2401 did_old = context_domain_id(context);
2402 context_clear_entry(context);
2403 __iommu_flush_cache(iommu, context, sizeof(*context));
2404 spin_unlock_irqrestore(&iommu->lock, flags);
2405 iommu->flush.flush_context(iommu,
2406 did_old,
2407 (((u16)bus) << 8) | devfn,
2408 DMA_CCMD_MASK_NOBIT,
2409 DMA_CCMD_DEVICE_INVL);
2410 iommu->flush.flush_iotlb(iommu,
2411 did_old,
2412 0,
2413 0,
2414 DMA_TLB_DSI_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002415}
2416
David Woodhouse109b9b02012-05-25 17:43:02 +01002417static inline void unlink_domain_info(struct device_domain_info *info)
2418{
2419 assert_spin_locked(&device_domain_lock);
2420 list_del(&info->link);
2421 list_del(&info->global);
2422 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002423 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002424}
2425
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002426static void domain_remove_dev_info(struct dmar_domain *domain)
2427{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002428 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002429 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002430
2431 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002432 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002433 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002434 spin_unlock_irqrestore(&device_domain_lock, flags);
2435}
2436
2437/*
2438 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002439 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002440 */
David Woodhouse1525a292014-03-06 16:19:30 +00002441static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002442{
2443 struct device_domain_info *info;
2444
2445 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002446 info = dev->archdata.iommu;
Peter Xub316d022017-05-22 18:28:51 +08002447 if (likely(info))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002448 return info->domain;
2449 return NULL;
2450}
2451
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002452static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002453dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2454{
2455 struct device_domain_info *info;
2456
2457 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002458 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002459 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002460 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002461
2462 return NULL;
2463}
2464
Joerg Roedel5db31562015-07-22 12:40:43 +02002465static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2466 int bus, int devfn,
2467 struct device *dev,
2468 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002469{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002470 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002471 struct device_domain_info *info;
2472 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002473 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002474
2475 info = alloc_devinfo_mem();
2476 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002477 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002478
Jiang Liu745f2582014-02-19 14:07:26 +08002479 info->bus = bus;
2480 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002481 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2482 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2483 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002484 info->dev = dev;
2485 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002486 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002487
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002488 if (dev && dev_is_pci(dev)) {
2489 struct pci_dev *pdev = to_pci_dev(info->dev);
2490
Gil Kupfercef74402018-05-10 17:56:02 -05002491 if (!pci_ats_disabled() &&
2492 ecap_dev_iotlb_support(iommu->ecap) &&
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002493 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2494 dmar_find_matched_atsr_unit(pdev))
2495 info->ats_supported = 1;
2496
2497 if (ecs_enabled(iommu)) {
2498 if (pasid_enabled(iommu)) {
2499 int features = pci_pasid_features(pdev);
2500 if (features >= 0)
2501 info->pasid_supported = features | 1;
2502 }
2503
2504 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2505 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2506 info->pri_supported = 1;
2507 }
2508 }
2509
Jiang Liu745f2582014-02-19 14:07:26 +08002510 spin_lock_irqsave(&device_domain_lock, flags);
2511 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002512 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002513
2514 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002515 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002516 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002517 if (info2) {
2518 found = info2->domain;
2519 info2->dev = dev;
2520 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002521 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002522
Jiang Liu745f2582014-02-19 14:07:26 +08002523 if (found) {
2524 spin_unlock_irqrestore(&device_domain_lock, flags);
2525 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002526 /* Caller must free the original domain */
2527 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002528 }
2529
Joerg Roedeld160aca2015-07-22 11:52:53 +02002530 spin_lock(&iommu->lock);
2531 ret = domain_attach_iommu(domain, iommu);
2532 spin_unlock(&iommu->lock);
2533
2534 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002535 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302536 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002537 return NULL;
2538 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002539
David Woodhouseb718cd32014-03-09 13:11:33 -07002540 list_add(&info->link, &domain->devices);
2541 list_add(&info->global, &device_domain_list);
2542 if (dev)
2543 dev->archdata.iommu = info;
2544 spin_unlock_irqrestore(&device_domain_lock, flags);
2545
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002546 if (dev && domain_context_mapping(domain, dev)) {
2547 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002548 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002549 return NULL;
2550 }
2551
David Woodhouseb718cd32014-03-09 13:11:33 -07002552 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002553}
2554
Alex Williamson579305f2014-07-03 09:51:43 -06002555static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2556{
2557 *(u16 *)opaque = alias;
2558 return 0;
2559}
2560
Joerg Roedel76208352016-08-25 14:25:12 +02002561static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002562{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002563 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002564 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002565 struct intel_iommu *iommu;
Lu Baolufcc35c62018-05-04 13:08:17 +08002566 u16 dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002567 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002568 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002569
David Woodhouse146922e2014-03-09 15:44:17 -07002570 iommu = device_to_iommu(dev, &bus, &devfn);
2571 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002572 return NULL;
2573
2574 if (dev_is_pci(dev)) {
2575 struct pci_dev *pdev = to_pci_dev(dev);
2576
2577 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2578
2579 spin_lock_irqsave(&device_domain_lock, flags);
2580 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2581 PCI_BUS_NUM(dma_alias),
2582 dma_alias & 0xff);
2583 if (info) {
2584 iommu = info->iommu;
2585 domain = info->domain;
2586 }
2587 spin_unlock_irqrestore(&device_domain_lock, flags);
2588
Joerg Roedel76208352016-08-25 14:25:12 +02002589 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002590 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002591 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002592 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002593
David Woodhouse146922e2014-03-09 15:44:17 -07002594 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002595 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002596 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002597 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002598 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002599 domain_exit(domain);
2600 return NULL;
2601 }
2602
Joerg Roedel76208352016-08-25 14:25:12 +02002603out:
Alex Williamson579305f2014-07-03 09:51:43 -06002604
Joerg Roedel76208352016-08-25 14:25:12 +02002605 return domain;
2606}
2607
2608static struct dmar_domain *set_domain_for_dev(struct device *dev,
2609 struct dmar_domain *domain)
2610{
2611 struct intel_iommu *iommu;
2612 struct dmar_domain *tmp;
2613 u16 req_id, dma_alias;
2614 u8 bus, devfn;
2615
2616 iommu = device_to_iommu(dev, &bus, &devfn);
2617 if (!iommu)
2618 return NULL;
2619
2620 req_id = ((u16)bus << 8) | devfn;
2621
2622 if (dev_is_pci(dev)) {
2623 struct pci_dev *pdev = to_pci_dev(dev);
2624
2625 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2626
2627 /* register PCI DMA alias device */
2628 if (req_id != dma_alias) {
2629 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2630 dma_alias & 0xff, NULL, domain);
2631
2632 if (!tmp || tmp != domain)
2633 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002634 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002635 }
2636
Joerg Roedel5db31562015-07-22 12:40:43 +02002637 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002638 if (!tmp || tmp != domain)
2639 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002640
Joerg Roedel76208352016-08-25 14:25:12 +02002641 return domain;
2642}
2643
2644static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2645{
2646 struct dmar_domain *domain, *tmp;
2647
2648 domain = find_domain(dev);
2649 if (domain)
2650 goto out;
2651
2652 domain = find_or_alloc_domain(dev, gaw);
2653 if (!domain)
2654 goto out;
2655
2656 tmp = set_domain_for_dev(dev, domain);
2657 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002658 domain_exit(domain);
2659 domain = tmp;
2660 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002661
Joerg Roedel76208352016-08-25 14:25:12 +02002662out:
2663
David Woodhouseb718cd32014-03-09 13:11:33 -07002664 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002665}
2666
David Woodhouseb2132032009-06-26 18:50:28 +01002667static int iommu_domain_identity_map(struct dmar_domain *domain,
2668 unsigned long long start,
2669 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002670{
David Woodhousec5395d52009-06-28 16:35:56 +01002671 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2672 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002673
David Woodhousec5395d52009-06-28 16:35:56 +01002674 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2675 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002676 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002677 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002678 }
2679
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002680 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002681 /*
2682 * RMRR range might have overlap with physical memory range,
2683 * clear it first
2684 */
David Woodhousec5395d52009-06-28 16:35:56 +01002685 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002686
Peter Xu87684fd2018-05-04 10:34:53 +08002687 return __domain_mapping(domain, first_vpfn, NULL,
2688 first_vpfn, last_vpfn - first_vpfn + 1,
2689 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002690}
2691
Joerg Roedeld66ce542015-09-23 19:00:10 +02002692static int domain_prepare_identity_map(struct device *dev,
2693 struct dmar_domain *domain,
2694 unsigned long long start,
2695 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002696{
David Woodhouse19943b02009-08-04 16:19:20 +01002697 /* For _hardware_ passthrough, don't bother. But for software
2698 passthrough, we do it anyway -- it may indicate a memory
2699 range which is reserved in E820, so which didn't get set
2700 up to start with in si_domain */
2701 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002702 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2703 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002704 return 0;
2705 }
2706
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002707 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2708 dev_name(dev), start, end);
2709
David Woodhouse5595b522009-12-02 09:21:55 +00002710 if (end < start) {
2711 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2712 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2713 dmi_get_system_info(DMI_BIOS_VENDOR),
2714 dmi_get_system_info(DMI_BIOS_VERSION),
2715 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002716 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002717 }
2718
David Woodhouse2ff729f2009-08-26 14:25:41 +01002719 if (end >> agaw_to_width(domain->agaw)) {
2720 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2721 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2722 agaw_to_width(domain->agaw),
2723 dmi_get_system_info(DMI_BIOS_VENDOR),
2724 dmi_get_system_info(DMI_BIOS_VERSION),
2725 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002726 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002727 }
David Woodhouse19943b02009-08-04 16:19:20 +01002728
Joerg Roedeld66ce542015-09-23 19:00:10 +02002729 return iommu_domain_identity_map(domain, start, end);
2730}
2731
2732static int iommu_prepare_identity_map(struct device *dev,
2733 unsigned long long start,
2734 unsigned long long end)
2735{
2736 struct dmar_domain *domain;
2737 int ret;
2738
2739 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2740 if (!domain)
2741 return -ENOMEM;
2742
2743 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002744 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002745 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002746
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002747 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002748}
2749
2750static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002751 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002752{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002753 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002754 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002755 return iommu_prepare_identity_map(dev, rmrr->base_address,
2756 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002757}
2758
Suresh Siddhad3f13812011-08-23 17:05:25 -07002759#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002760static inline void iommu_prepare_isa(void)
2761{
2762 struct pci_dev *pdev;
2763 int ret;
2764
2765 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2766 if (!pdev)
2767 return;
2768
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002769 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002770 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002771
2772 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002773 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002774
Yijing Wang9b27e822014-05-20 20:37:52 +08002775 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002776}
2777#else
2778static inline void iommu_prepare_isa(void)
2779{
2780 return;
2781}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002782#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002783
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002784static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002785
Matt Kraai071e1372009-08-23 22:30:22 -07002786static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002787{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002788 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002789
Jiang Liuab8dfe22014-07-11 14:19:27 +08002790 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002791 if (!si_domain)
2792 return -EFAULT;
2793
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002794 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2795 domain_exit(si_domain);
2796 return -EFAULT;
2797 }
2798
Joerg Roedel0dc79712015-07-21 15:40:06 +02002799 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002800
David Woodhouse19943b02009-08-04 16:19:20 +01002801 if (hw)
2802 return 0;
2803
David Woodhousec7ab48d2009-06-26 19:10:36 +01002804 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002805 unsigned long start_pfn, end_pfn;
2806 int i;
2807
2808 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2809 ret = iommu_domain_identity_map(si_domain,
2810 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2811 if (ret)
2812 return ret;
2813 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002814 }
2815
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002816 return 0;
2817}
2818
David Woodhouse9b226622014-03-09 14:03:28 -07002819static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002820{
2821 struct device_domain_info *info;
2822
2823 if (likely(!iommu_identity_mapping))
2824 return 0;
2825
David Woodhouse9b226622014-03-09 14:03:28 -07002826 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002827 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2828 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002829
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002830 return 0;
2831}
2832
Joerg Roedel28ccce02015-07-21 14:45:31 +02002833static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002834{
David Woodhouse0ac72662014-03-09 13:19:22 -07002835 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002836 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002837 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002838
David Woodhouse5913c9b2014-03-09 16:27:31 -07002839 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002840 if (!iommu)
2841 return -ENODEV;
2842
Joerg Roedel5db31562015-07-22 12:40:43 +02002843 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002844 if (ndomain != domain)
2845 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002846
2847 return 0;
2848}
2849
David Woodhouse0b9d9752014-03-09 15:48:15 -07002850static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002851{
2852 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002853 struct device *tmp;
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002854 int i;
2855
Jiang Liu0e242612014-02-19 14:07:34 +08002856 rcu_read_lock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002857 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002858 /*
2859 * Return TRUE if this RMRR contains the device that
2860 * is passed in.
2861 */
2862 for_each_active_dev_scope(rmrr->devices,
2863 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002864 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002865 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002866 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002867 }
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002868 }
Jiang Liu0e242612014-02-19 14:07:34 +08002869 rcu_read_unlock();
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002870 return false;
2871}
2872
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002873/*
2874 * There are a couple cases where we need to restrict the functionality of
2875 * devices associated with RMRRs. The first is when evaluating a device for
2876 * identity mapping because problems exist when devices are moved in and out
2877 * of domains and their respective RMRR information is lost. This means that
2878 * a device with associated RMRRs will never be in a "passthrough" domain.
2879 * The second is use of the device through the IOMMU API. This interface
2880 * expects to have full control of the IOVA space for the device. We cannot
2881 * satisfy both the requirement that RMRR access is maintained and have an
2882 * unencumbered IOVA space. We also have no ability to quiesce the device's
2883 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2884 * We therefore prevent devices associated with an RMRR from participating in
2885 * the IOMMU API, which eliminates them from device assignment.
2886 *
2887 * In both cases we assume that PCI USB devices with RMRRs have them largely
2888 * for historical reasons and that the RMRR space is not actively used post
2889 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002890 *
2891 * The same exception is made for graphics devices, with the requirement that
2892 * any use of the RMRR regions will be torn down before assigning the device
2893 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002894 */
2895static bool device_is_rmrr_locked(struct device *dev)
2896{
2897 if (!device_has_rmrr(dev))
2898 return false;
2899
2900 if (dev_is_pci(dev)) {
2901 struct pci_dev *pdev = to_pci_dev(dev);
2902
David Woodhouse18436af2015-03-25 15:05:47 +00002903 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002904 return false;
2905 }
2906
2907 return true;
2908}
2909
David Woodhouse3bdb2592014-03-09 16:03:08 -07002910static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002911{
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002912
David Woodhouse3bdb2592014-03-09 16:03:08 -07002913 if (dev_is_pci(dev)) {
2914 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f72012-11-20 19:43:17 +00002915
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002916 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002917 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002918
David Woodhouse3bdb2592014-03-09 16:03:08 -07002919 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2920 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002921
David Woodhouse3bdb2592014-03-09 16:03:08 -07002922 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2923 return 1;
2924
2925 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2926 return 0;
2927
2928 /*
2929 * We want to start off with all devices in the 1:1 domain, and
2930 * take them out later if we find they can't access all of memory.
2931 *
2932 * However, we can't do this for PCI devices behind bridges,
2933 * because all PCI devices behind the same bridge will end up
2934 * with the same source-id on their transactions.
2935 *
2936 * Practically speaking, we can't change things around for these
2937 * devices at run-time, because we can't be sure there'll be no
2938 * DMA transactions in flight for any of their siblings.
2939 *
2940 * So PCI devices (unless they're on the root bus) as well as
2941 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2942 * the 1:1 domain, just in _case_ one of their siblings turns out
2943 * not to be able to map all of memory.
2944 */
2945 if (!pci_is_pcie(pdev)) {
2946 if (!pci_is_root_bus(pdev->bus))
2947 return 0;
2948 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2949 return 0;
2950 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2951 return 0;
2952 } else {
2953 if (device_has_rmrr(dev))
2954 return 0;
2955 }
David Woodhouse6941af22009-07-04 18:24:27 +01002956
David Woodhouse3dfc8132009-07-04 19:11:08 +01002957 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002958 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002959 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002960 * take them out of the 1:1 domain later.
2961 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002962 if (!startup) {
2963 /*
2964 * If the device's dma_mask is less than the system's memory
2965 * size then this is not a candidate for identity mapping.
2966 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002967 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002968
David Woodhouse3bdb2592014-03-09 16:03:08 -07002969 if (dev->coherent_dma_mask &&
2970 dev->coherent_dma_mask < dma_mask)
2971 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002972
David Woodhouse3bdb2592014-03-09 16:03:08 -07002973 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002974 }
David Woodhouse6941af22009-07-04 18:24:27 +01002975
2976 return 1;
2977}
2978
David Woodhousecf04eee2014-03-21 16:49:04 +00002979static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2980{
2981 int ret;
2982
2983 if (!iommu_should_identity_map(dev, 1))
2984 return 0;
2985
Joerg Roedel28ccce02015-07-21 14:45:31 +02002986 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002987 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002988 pr_info("%s identity mapping for device %s\n",
2989 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002990 else if (ret == -ENODEV)
2991 /* device not associated with an iommu */
2992 ret = 0;
2993
2994 return ret;
2995}
2996
2997
Matt Kraai071e1372009-08-23 22:30:22 -07002998static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002999{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003000 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00003001 struct dmar_drhd_unit *drhd;
3002 struct intel_iommu *iommu;
3003 struct device *dev;
3004 int i;
3005 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003006
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003007 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00003008 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
3009 if (ret)
3010 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003011 }
3012
David Woodhousecf04eee2014-03-21 16:49:04 +00003013 for_each_active_iommu(iommu, drhd)
3014 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
3015 struct acpi_device_physical_node *pn;
3016 struct acpi_device *adev;
3017
3018 if (dev->bus != &acpi_bus_type)
3019 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02003020
David Woodhousecf04eee2014-03-21 16:49:04 +00003021 adev= to_acpi_device(dev);
3022 mutex_lock(&adev->physical_node_lock);
3023 list_for_each_entry(pn, &adev->physical_node_list, node) {
3024 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
3025 if (ret)
3026 break;
3027 }
3028 mutex_unlock(&adev->physical_node_lock);
3029 if (ret)
3030 return ret;
3031 }
3032
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003033 return 0;
3034}
3035
Jiang Liuffebeb42014-11-09 22:48:02 +08003036static void intel_iommu_init_qi(struct intel_iommu *iommu)
3037{
3038 /*
3039 * Start from the sane iommu hardware state.
3040 * If the queued invalidation is already initialized by us
3041 * (for example, while enabling interrupt-remapping) then
3042 * we got the things already rolling from a sane state.
3043 */
3044 if (!iommu->qi) {
3045 /*
3046 * Clear any previous faults.
3047 */
3048 dmar_fault(-1, iommu);
3049 /*
3050 * Disable queued invalidation if supported and already enabled
3051 * before OS handover.
3052 */
3053 dmar_disable_qi(iommu);
3054 }
3055
3056 if (dmar_enable_qi(iommu)) {
3057 /*
3058 * Queued Invalidate not enabled, use Register Based Invalidate
3059 */
3060 iommu->flush.flush_context = __iommu_flush_context;
3061 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003062 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003063 iommu->name);
3064 } else {
3065 iommu->flush.flush_context = qi_flush_context;
3066 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003067 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003068 }
3069}
3070
Joerg Roedel091d42e2015-06-12 11:56:10 +02003071static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04003072 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003073 struct context_entry **tbl,
3074 int bus, bool ext)
3075{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003076 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003077 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04003078 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003079 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003080 phys_addr_t old_ce_phys;
3081
3082 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04003083 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003084
3085 for (devfn = 0; devfn < 256; devfn++) {
3086 /* First calculate the correct index */
3087 idx = (ext ? devfn * 2 : devfn) % 256;
3088
3089 if (idx == 0) {
3090 /* First save what we may have and clean up */
3091 if (new_ce) {
3092 tbl[tbl_idx] = new_ce;
3093 __iommu_flush_cache(iommu, new_ce,
3094 VTD_PAGE_SIZE);
3095 pos = 1;
3096 }
3097
3098 if (old_ce)
3099 iounmap(old_ce);
3100
3101 ret = 0;
3102 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003103 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003104 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003105 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003106
3107 if (!old_ce_phys) {
3108 if (ext && devfn == 0) {
3109 /* No LCTP, try UCTP */
3110 devfn = 0x7f;
3111 continue;
3112 } else {
3113 goto out;
3114 }
3115 }
3116
3117 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003118 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3119 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003120 if (!old_ce)
3121 goto out;
3122
3123 new_ce = alloc_pgtable_page(iommu->node);
3124 if (!new_ce)
3125 goto out_unmap;
3126
3127 ret = 0;
3128 }
3129
3130 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003131 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003132
Joerg Roedelcf484d02015-06-12 12:21:46 +02003133 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003134 continue;
3135
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003136 did = context_domain_id(&ce);
3137 if (did >= 0 && did < cap_ndoms(iommu->cap))
3138 set_bit(did, iommu->domain_ids);
3139
Joerg Roedelcf484d02015-06-12 12:21:46 +02003140 /*
3141 * We need a marker for copied context entries. This
3142 * marker needs to work for the old format as well as
3143 * for extended context entries.
3144 *
3145 * Bit 67 of the context entry is used. In the old
3146 * format this bit is available to software, in the
3147 * extended format it is the PGE bit, but PGE is ignored
3148 * by HW if PASIDs are disabled (and thus still
3149 * available).
3150 *
3151 * So disable PASIDs first and then mark the entry
3152 * copied. This means that we don't copy PASID
3153 * translations from the old kernel, but this is fine as
3154 * faults there are not fatal.
3155 */
3156 context_clear_pasid_enable(&ce);
3157 context_set_copied(&ce);
3158
Joerg Roedel091d42e2015-06-12 11:56:10 +02003159 new_ce[idx] = ce;
3160 }
3161
3162 tbl[tbl_idx + pos] = new_ce;
3163
3164 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3165
3166out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003167 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003168
3169out:
3170 return ret;
3171}
3172
3173static int copy_translation_tables(struct intel_iommu *iommu)
3174{
3175 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003176 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003177 phys_addr_t old_rt_phys;
3178 int ctxt_table_entries;
3179 unsigned long flags;
3180 u64 rtaddr_reg;
3181 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003182 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003183
3184 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3185 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003186 new_ext = !!ecap_ecs(iommu->ecap);
3187
3188 /*
3189 * The RTT bit can only be changed when translation is disabled,
3190 * but disabling translation means to open a window for data
3191 * corruption. So bail out and don't copy anything if we would
3192 * have to change the bit.
3193 */
3194 if (new_ext != ext)
3195 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003196
3197 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3198 if (!old_rt_phys)
3199 return -EINVAL;
3200
Dan Williamsdfddb962015-10-09 18:16:46 -04003201 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003202 if (!old_rt)
3203 return -ENOMEM;
3204
3205 /* This is too big for the stack - allocate it from slab */
3206 ctxt_table_entries = ext ? 512 : 256;
3207 ret = -ENOMEM;
Kees Cook6396bb22018-06-12 14:03:40 -07003208 ctxt_tbls = kcalloc(ctxt_table_entries, sizeof(void *), GFP_KERNEL);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003209 if (!ctxt_tbls)
3210 goto out_unmap;
3211
3212 for (bus = 0; bus < 256; bus++) {
3213 ret = copy_context_table(iommu, &old_rt[bus],
3214 ctxt_tbls, bus, ext);
3215 if (ret) {
3216 pr_err("%s: Failed to copy context table for bus %d\n",
3217 iommu->name, bus);
3218 continue;
3219 }
3220 }
3221
3222 spin_lock_irqsave(&iommu->lock, flags);
3223
3224 /* Context tables are copied, now write them to the root_entry table */
3225 for (bus = 0; bus < 256; bus++) {
3226 int idx = ext ? bus * 2 : bus;
3227 u64 val;
3228
3229 if (ctxt_tbls[idx]) {
3230 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3231 iommu->root_entry[bus].lo = val;
3232 }
3233
3234 if (!ext || !ctxt_tbls[idx + 1])
3235 continue;
3236
3237 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3238 iommu->root_entry[bus].hi = val;
3239 }
3240
3241 spin_unlock_irqrestore(&iommu->lock, flags);
3242
3243 kfree(ctxt_tbls);
3244
3245 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3246
3247 ret = 0;
3248
3249out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003250 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003251
3252 return ret;
3253}
3254
Joseph Cihulab7792602011-05-03 00:08:37 -07003255static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003256{
3257 struct dmar_drhd_unit *drhd;
3258 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003259 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003260 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003261 struct intel_iommu *iommu;
Joerg Roedel13cf0172017-08-11 11:40:10 +02003262 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003263
3264 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003265 * for each drhd
3266 * allocate root
3267 * initialize and program root entry to not present
3268 * endfor
3269 */
3270 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003271 /*
3272 * lock not needed as this is only incremented in the single
3273 * threaded kernel __init code path all other access are read
3274 * only
3275 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003276 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003277 g_num_of_iommus++;
3278 continue;
3279 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003280 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003281 }
3282
Jiang Liuffebeb42014-11-09 22:48:02 +08003283 /* Preallocate enough resources for IOMMU hot-addition */
3284 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3285 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3286
Weidong Hand9630fe2008-12-08 11:06:32 +08003287 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3288 GFP_KERNEL);
3289 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003290 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003291 ret = -ENOMEM;
3292 goto error;
3293 }
3294
Jiang Liu7c919772014-01-06 14:18:18 +08003295 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003296 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003297
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003298 intel_iommu_init_qi(iommu);
3299
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003300 ret = iommu_init_domains(iommu);
3301 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003302 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003303
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003304 init_translation_status(iommu);
3305
Joerg Roedel091d42e2015-06-12 11:56:10 +02003306 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3307 iommu_disable_translation(iommu);
3308 clear_translation_pre_enabled(iommu);
3309 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3310 iommu->name);
3311 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003312
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003313 /*
3314 * TBD:
3315 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003316 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003317 */
3318 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003319 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003320 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003321
Joerg Roedel091d42e2015-06-12 11:56:10 +02003322 if (translation_pre_enabled(iommu)) {
3323 pr_info("Translation already enabled - trying to copy translation structures\n");
3324
3325 ret = copy_translation_tables(iommu);
3326 if (ret) {
3327 /*
3328 * We found the IOMMU with translation
3329 * enabled - but failed to copy over the
3330 * old root-entry table. Try to proceed
3331 * by disabling translation now and
3332 * allocating a clean root-entry table.
3333 * This might cause DMAR faults, but
3334 * probably the dump will still succeed.
3335 */
3336 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3337 iommu->name);
3338 iommu_disable_translation(iommu);
3339 clear_translation_pre_enabled(iommu);
3340 } else {
3341 pr_info("Copied translation tables from previous kernel for %s\n",
3342 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003343 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003344 }
3345 }
3346
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003347 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003348 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003349#ifdef CONFIG_INTEL_IOMMU_SVM
3350 if (pasid_enabled(iommu))
3351 intel_svm_alloc_pasid_tables(iommu);
3352#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003353 }
3354
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003355 /*
3356 * Now that qi is enabled on all iommus, set the root entry and flush
3357 * caches. This is required on some Intel X58 chipsets, otherwise the
3358 * flush_context function will loop forever and the boot hangs.
3359 */
3360 for_each_active_iommu(iommu, drhd) {
3361 iommu_flush_write_buffer(iommu);
3362 iommu_set_root_entry(iommu);
3363 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3364 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3365 }
3366
David Woodhouse19943b02009-08-04 16:19:20 +01003367 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003368 iommu_identity_mapping |= IDENTMAP_ALL;
3369
Suresh Siddhad3f13812011-08-23 17:05:25 -07003370#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003371 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003372#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003373
Ashok Raj21e722c2017-01-30 09:39:53 -08003374 check_tylersburg_isoch();
3375
Joerg Roedel86080cc2015-06-12 12:27:16 +02003376 if (iommu_identity_mapping) {
3377 ret = si_domain_init(hw_pass_through);
3378 if (ret)
3379 goto free_iommu;
3380 }
3381
David Woodhousee0fc7e02009-09-30 09:12:17 -07003382
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003383 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003384 * If we copied translations from a previous kernel in the kdump
3385 * case, we can not assign the devices to domains now, as that
3386 * would eliminate the old mappings. So skip this part and defer
3387 * the assignment to device driver initialization time.
3388 */
3389 if (copied_tables)
3390 goto domains_done;
3391
3392 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003393 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003394 * identity mappings for rmrr, gfx, and isa and may fall back to static
3395 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003396 */
David Woodhouse19943b02009-08-04 16:19:20 +01003397 if (iommu_identity_mapping) {
3398 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3399 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003400 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003401 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003402 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003403 }
David Woodhouse19943b02009-08-04 16:19:20 +01003404 /*
3405 * For each rmrr
3406 * for each dev attached to rmrr
3407 * do
3408 * locate drhd for dev, alloc domain for dev
3409 * allocate free domain
3410 * allocate page table entries for rmrr
3411 * if context not allocated for bus
3412 * allocate and init context
3413 * set present in root table for this bus
3414 * init context with domain, translation etc
3415 * endfor
3416 * endfor
3417 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003418 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003419 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003420 /* some BIOS lists non-exist devices in DMAR table. */
3421 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003422 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003423 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003424 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003425 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003426 }
3427 }
3428
3429 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003430
Joerg Roedela87f4912015-06-12 12:32:54 +02003431domains_done:
3432
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003433 /*
3434 * for each drhd
3435 * enable fault log
3436 * global invalidate context cache
3437 * global invalidate iotlb
3438 * enable translation
3439 */
Jiang Liu7c919772014-01-06 14:18:18 +08003440 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003441 if (drhd->ignored) {
3442 /*
3443 * we always have to disable PMRs or DMA may fail on
3444 * this device
3445 */
3446 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003447 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003448 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003449 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003450
3451 iommu_flush_write_buffer(iommu);
3452
David Woodhousea222a7f2015-10-07 23:35:18 +01003453#ifdef CONFIG_INTEL_IOMMU_SVM
3454 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3455 ret = intel_svm_enable_prq(iommu);
3456 if (ret)
3457 goto free_iommu;
3458 }
3459#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003460 ret = dmar_set_interrupt(iommu);
3461 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003462 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003463
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003464 if (!translation_pre_enabled(iommu))
3465 iommu_enable_translation(iommu);
3466
David Woodhouseb94996c2009-09-19 15:28:12 -07003467 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003468 }
3469
3470 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003471
3472free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003473 for_each_active_iommu(iommu, drhd) {
3474 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003475 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003476 }
Joerg Roedel13cf0172017-08-11 11:40:10 +02003477
Weidong Hand9630fe2008-12-08 11:06:32 +08003478 kfree(g_iommus);
Joerg Roedel13cf0172017-08-11 11:40:10 +02003479
Jiang Liu989d51f2014-02-19 14:07:21 +08003480error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003481 return ret;
3482}
3483
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003484/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003485static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003486 struct dmar_domain *domain,
3487 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003488{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003489 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003490
David Woodhouse875764d2009-06-28 21:20:51 +01003491 /* Restrict dma_mask to the width that the iommu can handle */
3492 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003493 /* Ensure we reserve the whole size-aligned region */
3494 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003495
3496 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003497 /*
3498 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003499 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003500 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003501 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003502 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02003503 IOVA_PFN(DMA_BIT_MASK(32)), false);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003504 if (iova_pfn)
3505 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003506 }
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02003507 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3508 IOVA_PFN(dma_mask), true);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003509 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003510 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003511 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003512 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003513 }
3514
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003515 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003516}
3517
Peter Xub316d022017-05-22 18:28:51 +08003518static struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003519{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003520 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003521 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003522 struct device *i_dev;
3523 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003524
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003525 domain = find_domain(dev);
3526 if (domain)
3527 goto out;
3528
3529 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3530 if (!domain)
3531 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003532
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003533 /* We have a new domain - setup possible RMRRs for the device */
3534 rcu_read_lock();
3535 for_each_rmrr_units(rmrr) {
3536 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3537 i, i_dev) {
3538 if (i_dev != dev)
3539 continue;
3540
3541 ret = domain_prepare_identity_map(dev, domain,
3542 rmrr->base_address,
3543 rmrr->end_address);
3544 if (ret)
3545 dev_err(dev, "Mapping reserved region failed\n");
3546 }
3547 }
3548 rcu_read_unlock();
3549
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003550 tmp = set_domain_for_dev(dev, domain);
3551 if (!tmp || domain != tmp) {
3552 domain_exit(domain);
3553 domain = tmp;
3554 }
3555
3556out:
3557
3558 if (!domain)
3559 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3560
3561
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003562 return domain;
3563}
3564
David Woodhouseecb509e2014-03-09 16:29:55 -07003565/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003566static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003567{
3568 int found;
3569
David Woodhouse3d891942014-03-06 15:59:26 +00003570 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003571 return 1;
3572
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003573 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003574 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003575
David Woodhouse9b226622014-03-09 14:03:28 -07003576 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003577 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003578 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003579 return 1;
3580 else {
3581 /*
3582 * 32 bit DMA is removed from si_domain and fall back
3583 * to non-identity mapping.
3584 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003585 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003586 pr_info("32bit %s uses non-identity mapping\n",
3587 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003588 return 0;
3589 }
3590 } else {
3591 /*
3592 * In case of a detached 64 bit DMA device from vm, the device
3593 * is put into si_domain for identity mapping.
3594 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003595 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003596 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003597 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003598 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003599 pr_info("64bit %s uses identity mapping\n",
3600 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003601 return 1;
3602 }
3603 }
3604 }
3605
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003606 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003607}
3608
David Woodhouse5040a912014-03-09 16:14:00 -07003609static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003610 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003611{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003612 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003613 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003614 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003615 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003616 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003617 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003618 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003619
3620 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003621
David Woodhouse5040a912014-03-09 16:14:00 -07003622 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003623 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003624
David Woodhouse5040a912014-03-09 16:14:00 -07003625 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003626 if (!domain)
3627 return 0;
3628
Weidong Han8c11e792008-12-08 15:29:22 +08003629 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003630 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003631
Omer Peleg2aac6302016-04-20 11:33:57 +03003632 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3633 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003634 goto error;
3635
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003636 /*
3637 * Check if DMAR supports zero-length reads on write only
3638 * mappings..
3639 */
3640 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003641 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003642 prot |= DMA_PTE_READ;
3643 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3644 prot |= DMA_PTE_WRITE;
3645 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003646 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003647 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003648 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003649 * is not a big problem
3650 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003651 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003652 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003653 if (ret)
3654 goto error;
3655
Omer Peleg2aac6302016-04-20 11:33:57 +03003656 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003657 start_paddr += paddr & ~PAGE_MASK;
3658 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003659
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003660error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003661 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003662 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003663 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003664 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003665 return 0;
3666}
3667
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003668static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3669 unsigned long offset, size_t size,
3670 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003671 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003672{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003673 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003674 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003675}
3676
Omer Peleg769530e2016-04-20 11:33:25 +03003677static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003678{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003679 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003680 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003681 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003682 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003683 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003684 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003685
David Woodhouse73676832009-07-04 14:08:36 +01003686 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003687 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003688
David Woodhouse1525a292014-03-06 16:19:30 +00003689 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003690 BUG_ON(!domain);
3691
Weidong Han8c11e792008-12-08 15:29:22 +08003692 iommu = domain_get_iommu(domain);
3693
Omer Peleg2aac6302016-04-20 11:33:57 +03003694 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003695
Omer Peleg769530e2016-04-20 11:33:25 +03003696 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003697 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003698 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003699
David Woodhoused794dc92009-06-28 00:27:49 +01003700 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003701 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003702
David Woodhouseea8ea462014-03-05 17:09:32 +00003703 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003704
mark gross5e0d2a62008-03-04 15:22:08 -08003705 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003706 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003707 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003708 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003709 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003710 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003711 } else {
Joerg Roedel13cf0172017-08-11 11:40:10 +02003712 queue_iova(&domain->iovad, iova_pfn, nrpages,
3713 (unsigned long)freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003714 /*
3715 * queue up the release of the unmap to save the 1/6th of the
3716 * cpu used up by the iotlb flush operation...
3717 */
mark gross5e0d2a62008-03-04 15:22:08 -08003718 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003719}
3720
Jiang Liud41a4ad2014-07-11 14:19:34 +08003721static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3722 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003723 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003724{
Omer Peleg769530e2016-04-20 11:33:25 +03003725 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003726}
3727
David Woodhouse5040a912014-03-09 16:14:00 -07003728static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003729 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003730 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003731{
Christoph Hellwigd657c5c2018-03-19 11:38:20 +01003732 void *vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003733
Christoph Hellwigd657c5c2018-03-19 11:38:20 +01003734 vaddr = dma_direct_alloc(dev, size, dma_handle, flags, attrs);
3735 if (iommu_no_mapping(dev) || !vaddr)
3736 return vaddr;
Alex Williamsone8bb9102009-11-04 15:59:34 -07003737
Christoph Hellwigd657c5c2018-03-19 11:38:20 +01003738 *dma_handle = __intel_map_single(dev, virt_to_phys(vaddr),
3739 PAGE_ALIGN(size), DMA_BIDIRECTIONAL,
3740 dev->coherent_dma_mask);
3741 if (!*dma_handle)
3742 goto out_free_pages;
3743 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003744
Christoph Hellwigd657c5c2018-03-19 11:38:20 +01003745out_free_pages:
3746 dma_direct_free(dev, size, vaddr, *dma_handle, attrs);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003747 return NULL;
3748}
3749
David Woodhouse5040a912014-03-09 16:14:00 -07003750static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003751 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003752{
Christoph Hellwigd657c5c2018-03-19 11:38:20 +01003753 if (!iommu_no_mapping(dev))
3754 intel_unmap(dev, dma_handle, PAGE_ALIGN(size));
3755 dma_direct_free(dev, size, vaddr, dma_handle, attrs);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003756}
3757
David Woodhouse5040a912014-03-09 16:14:00 -07003758static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003759 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003760 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003761{
Omer Peleg769530e2016-04-20 11:33:25 +03003762 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3763 unsigned long nrpages = 0;
3764 struct scatterlist *sg;
3765 int i;
3766
3767 for_each_sg(sglist, sg, nelems, i) {
3768 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3769 }
3770
3771 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003772}
3773
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003774static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003775 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003776{
3777 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003778 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003779
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003780 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003781 BUG_ON(!sg_page(sg));
Robin Murphy29a90b72017-09-28 15:14:01 +01003782 sg->dma_address = sg_phys(sg);
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003783 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003784 }
3785 return nelems;
3786}
3787
David Woodhouse5040a912014-03-09 16:14:00 -07003788static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003789 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003790{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003791 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003792 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003793 size_t size = 0;
3794 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003795 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003796 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003797 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003798 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003799 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003800
3801 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003802 if (iommu_no_mapping(dev))
3803 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003804
David Woodhouse5040a912014-03-09 16:14:00 -07003805 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003806 if (!domain)
3807 return 0;
3808
Weidong Han8c11e792008-12-08 15:29:22 +08003809 iommu = domain_get_iommu(domain);
3810
David Woodhouseb536d242009-06-28 14:49:31 +01003811 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003812 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003813
Omer Peleg2aac6302016-04-20 11:33:57 +03003814 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003815 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003816 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003817 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003818 return 0;
3819 }
3820
3821 /*
3822 * Check if DMAR supports zero-length reads on write only
3823 * mappings..
3824 */
3825 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003826 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003827 prot |= DMA_PTE_READ;
3828 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3829 prot |= DMA_PTE_WRITE;
3830
Omer Peleg2aac6302016-04-20 11:33:57 +03003831 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003832
Fenghua Yuf5329592009-08-04 15:09:37 -07003833 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003834 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003835 dma_pte_free_pagetable(domain, start_vpfn,
David Dillowbc24c572017-06-28 19:42:23 -07003836 start_vpfn + size - 1,
3837 agaw_to_level(domain->agaw) + 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003838 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003839 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003840 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003841
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003842 return nelems;
3843}
3844
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003845static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3846{
3847 return !dma_addr;
3848}
3849
Arvind Yadav01e19322017-06-28 16:39:32 +05303850const struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003851 .alloc = intel_alloc_coherent,
3852 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003853 .map_sg = intel_map_sg,
3854 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003855 .map_page = intel_map_page,
3856 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003857 .mapping_error = intel_mapping_error,
Christoph Hellwig5860acc2017-05-22 11:38:27 +02003858#ifdef CONFIG_X86
Christoph Hellwigfec777c2018-03-19 11:38:15 +01003859 .dma_supported = dma_direct_supported,
Christoph Hellwig5860acc2017-05-22 11:38:27 +02003860#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003861};
3862
3863static inline int iommu_domain_cache_init(void)
3864{
3865 int ret = 0;
3866
3867 iommu_domain_cache = kmem_cache_create("iommu_domain",
3868 sizeof(struct dmar_domain),
3869 0,
3870 SLAB_HWCACHE_ALIGN,
3871
3872 NULL);
3873 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003874 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003875 ret = -ENOMEM;
3876 }
3877
3878 return ret;
3879}
3880
3881static inline int iommu_devinfo_cache_init(void)
3882{
3883 int ret = 0;
3884
3885 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3886 sizeof(struct device_domain_info),
3887 0,
3888 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003889 NULL);
3890 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003891 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003892 ret = -ENOMEM;
3893 }
3894
3895 return ret;
3896}
3897
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003898static int __init iommu_init_mempool(void)
3899{
3900 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003901 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003902 if (ret)
3903 return ret;
3904
3905 ret = iommu_domain_cache_init();
3906 if (ret)
3907 goto domain_error;
3908
3909 ret = iommu_devinfo_cache_init();
3910 if (!ret)
3911 return ret;
3912
3913 kmem_cache_destroy(iommu_domain_cache);
3914domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003915 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003916
3917 return -ENOMEM;
3918}
3919
3920static void __init iommu_exit_mempool(void)
3921{
3922 kmem_cache_destroy(iommu_devinfo_cache);
3923 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003924 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003925}
3926
Dan Williams556ab452010-07-23 15:47:56 -07003927static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3928{
3929 struct dmar_drhd_unit *drhd;
3930 u32 vtbar;
3931 int rc;
3932
3933 /* We know that this device on this chipset has its own IOMMU.
3934 * If we find it under a different IOMMU, then the BIOS is lying
3935 * to us. Hope that the IOMMU for this device is actually
3936 * disabled, and it needs no translation...
3937 */
3938 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3939 if (rc) {
3940 /* "can't" happen */
3941 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3942 return;
3943 }
3944 vtbar &= 0xffff0000;
3945
3946 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3947 drhd = dmar_find_matched_drhd_unit(pdev);
3948 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3949 TAINT_FIRMWARE_WORKAROUND,
3950 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3951 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3952}
3953DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3954
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003955static void __init init_no_remapping_devices(void)
3956{
3957 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003958 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003959 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003960
3961 for_each_drhd_unit(drhd) {
3962 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003963 for_each_active_dev_scope(drhd->devices,
3964 drhd->devices_cnt, i, dev)
3965 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003966 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003967 if (i == drhd->devices_cnt)
3968 drhd->ignored = 1;
3969 }
3970 }
3971
Jiang Liu7c919772014-01-06 14:18:18 +08003972 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003973 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003974 continue;
3975
Jiang Liub683b232014-02-19 14:07:32 +08003976 for_each_active_dev_scope(drhd->devices,
3977 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003978 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003979 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003980 if (i < drhd->devices_cnt)
3981 continue;
3982
David Woodhousec0771df2011-10-14 20:59:46 +01003983 /* This IOMMU has *only* gfx devices. Either bypass it or
3984 set the gfx_mapped flag, as appropriate */
3985 if (dmar_map_gfx) {
3986 intel_iommu_gfx_mapped = 1;
3987 } else {
3988 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003989 for_each_active_dev_scope(drhd->devices,
3990 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003991 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003992 }
3993 }
3994}
3995
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003996#ifdef CONFIG_SUSPEND
3997static int init_iommu_hw(void)
3998{
3999 struct dmar_drhd_unit *drhd;
4000 struct intel_iommu *iommu = NULL;
4001
4002 for_each_active_iommu(iommu, drhd)
4003 if (iommu->qi)
4004 dmar_reenable_qi(iommu);
4005
Joseph Cihulab7792602011-05-03 00:08:37 -07004006 for_each_iommu(iommu, drhd) {
4007 if (drhd->ignored) {
4008 /*
4009 * we always have to disable PMRs or DMA may fail on
4010 * this device
4011 */
4012 if (force_on)
4013 iommu_disable_protect_mem_regions(iommu);
4014 continue;
4015 }
4016
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004017 iommu_flush_write_buffer(iommu);
4018
4019 iommu_set_root_entry(iommu);
4020
4021 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004022 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004023 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4024 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004025 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004026 }
4027
4028 return 0;
4029}
4030
4031static void iommu_flush_all(void)
4032{
4033 struct dmar_drhd_unit *drhd;
4034 struct intel_iommu *iommu;
4035
4036 for_each_active_iommu(iommu, drhd) {
4037 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004038 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004039 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004040 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004041 }
4042}
4043
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004044static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004045{
4046 struct dmar_drhd_unit *drhd;
4047 struct intel_iommu *iommu = NULL;
4048 unsigned long flag;
4049
4050 for_each_active_iommu(iommu, drhd) {
Kees Cook6396bb22018-06-12 14:03:40 -07004051 iommu->iommu_state = kcalloc(MAX_SR_DMAR_REGS, sizeof(u32),
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004052 GFP_ATOMIC);
4053 if (!iommu->iommu_state)
4054 goto nomem;
4055 }
4056
4057 iommu_flush_all();
4058
4059 for_each_active_iommu(iommu, drhd) {
4060 iommu_disable_translation(iommu);
4061
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004062 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004063
4064 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4065 readl(iommu->reg + DMAR_FECTL_REG);
4066 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4067 readl(iommu->reg + DMAR_FEDATA_REG);
4068 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4069 readl(iommu->reg + DMAR_FEADDR_REG);
4070 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4071 readl(iommu->reg + DMAR_FEUADDR_REG);
4072
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004073 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004074 }
4075 return 0;
4076
4077nomem:
4078 for_each_active_iommu(iommu, drhd)
4079 kfree(iommu->iommu_state);
4080
4081 return -ENOMEM;
4082}
4083
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004084static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004085{
4086 struct dmar_drhd_unit *drhd;
4087 struct intel_iommu *iommu = NULL;
4088 unsigned long flag;
4089
4090 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004091 if (force_on)
4092 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4093 else
4094 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004095 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004096 }
4097
4098 for_each_active_iommu(iommu, drhd) {
4099
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004100 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004101
4102 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4103 iommu->reg + DMAR_FECTL_REG);
4104 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4105 iommu->reg + DMAR_FEDATA_REG);
4106 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4107 iommu->reg + DMAR_FEADDR_REG);
4108 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4109 iommu->reg + DMAR_FEUADDR_REG);
4110
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004111 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004112 }
4113
4114 for_each_active_iommu(iommu, drhd)
4115 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004116}
4117
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004118static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004119 .resume = iommu_resume,
4120 .suspend = iommu_suspend,
4121};
4122
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004123static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004124{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004125 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004126}
4127
4128#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004129static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004130#endif /* CONFIG_PM */
4131
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004132
Jiang Liuc2a0b532014-11-09 22:47:56 +08004133int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004134{
4135 struct acpi_dmar_reserved_memory *rmrr;
Eric Auger0659b8d2017-01-19 20:57:53 +00004136 int prot = DMA_PTE_READ|DMA_PTE_WRITE;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004137 struct dmar_rmrr_unit *rmrru;
Eric Auger0659b8d2017-01-19 20:57:53 +00004138 size_t length;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004139
4140 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4141 if (!rmrru)
Eric Auger0659b8d2017-01-19 20:57:53 +00004142 goto out;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004143
4144 rmrru->hdr = header;
4145 rmrr = (struct acpi_dmar_reserved_memory *)header;
4146 rmrru->base_address = rmrr->base_address;
4147 rmrru->end_address = rmrr->end_address;
Eric Auger0659b8d2017-01-19 20:57:53 +00004148
4149 length = rmrr->end_address - rmrr->base_address + 1;
4150 rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
4151 IOMMU_RESV_DIRECT);
4152 if (!rmrru->resv)
4153 goto free_rmrru;
4154
Jiang Liu2e455282014-02-19 14:07:36 +08004155 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4156 ((void *)rmrr) + rmrr->header.length,
4157 &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004158 if (rmrru->devices_cnt && rmrru->devices == NULL)
4159 goto free_all;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004160
Jiang Liu2e455282014-02-19 14:07:36 +08004161 list_add(&rmrru->list, &dmar_rmrr_units);
4162
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004163 return 0;
Eric Auger0659b8d2017-01-19 20:57:53 +00004164free_all:
4165 kfree(rmrru->resv);
4166free_rmrru:
4167 kfree(rmrru);
4168out:
4169 return -ENOMEM;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004170}
4171
Jiang Liu6b197242014-11-09 22:47:58 +08004172static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4173{
4174 struct dmar_atsr_unit *atsru;
4175 struct acpi_dmar_atsr *tmp;
4176
4177 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4178 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4179 if (atsr->segment != tmp->segment)
4180 continue;
4181 if (atsr->header.length != tmp->header.length)
4182 continue;
4183 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4184 return atsru;
4185 }
4186
4187 return NULL;
4188}
4189
4190int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004191{
4192 struct acpi_dmar_atsr *atsr;
4193 struct dmar_atsr_unit *atsru;
4194
Thomas Gleixnerb608fe32017-05-16 20:42:41 +02004195 if (system_state >= SYSTEM_RUNNING && !intel_iommu_enabled)
Jiang Liu6b197242014-11-09 22:47:58 +08004196 return 0;
4197
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004198 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004199 atsru = dmar_find_atsr(atsr);
4200 if (atsru)
4201 return 0;
4202
4203 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004204 if (!atsru)
4205 return -ENOMEM;
4206
Jiang Liu6b197242014-11-09 22:47:58 +08004207 /*
4208 * If memory is allocated from slab by ACPI _DSM method, we need to
4209 * copy the memory content because the memory buffer will be freed
4210 * on return.
4211 */
4212 atsru->hdr = (void *)(atsru + 1);
4213 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004214 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004215 if (!atsru->include_all) {
4216 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4217 (void *)atsr + atsr->header.length,
4218 &atsru->devices_cnt);
4219 if (atsru->devices_cnt && atsru->devices == NULL) {
4220 kfree(atsru);
4221 return -ENOMEM;
4222 }
4223 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004224
Jiang Liu0e242612014-02-19 14:07:34 +08004225 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004226
4227 return 0;
4228}
4229
Jiang Liu9bdc5312014-01-06 14:18:27 +08004230static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4231{
4232 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4233 kfree(atsru);
4234}
4235
Jiang Liu6b197242014-11-09 22:47:58 +08004236int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4237{
4238 struct acpi_dmar_atsr *atsr;
4239 struct dmar_atsr_unit *atsru;
4240
4241 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4242 atsru = dmar_find_atsr(atsr);
4243 if (atsru) {
4244 list_del_rcu(&atsru->list);
4245 synchronize_rcu();
4246 intel_iommu_free_atsr(atsru);
4247 }
4248
4249 return 0;
4250}
4251
4252int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4253{
4254 int i;
4255 struct device *dev;
4256 struct acpi_dmar_atsr *atsr;
4257 struct dmar_atsr_unit *atsru;
4258
4259 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4260 atsru = dmar_find_atsr(atsr);
4261 if (!atsru)
4262 return 0;
4263
Linus Torvalds194dc872016-07-27 20:03:31 -07004264 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004265 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4266 i, dev)
4267 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004268 }
Jiang Liu6b197242014-11-09 22:47:58 +08004269
4270 return 0;
4271}
4272
Jiang Liuffebeb42014-11-09 22:48:02 +08004273static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4274{
4275 int sp, ret = 0;
4276 struct intel_iommu *iommu = dmaru->iommu;
4277
4278 if (g_iommus[iommu->seq_id])
4279 return 0;
4280
4281 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004282 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004283 iommu->name);
4284 return -ENXIO;
4285 }
4286 if (!ecap_sc_support(iommu->ecap) &&
4287 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004288 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004289 iommu->name);
4290 return -ENXIO;
4291 }
4292 sp = domain_update_iommu_superpage(iommu) - 1;
4293 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004294 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004295 iommu->name);
4296 return -ENXIO;
4297 }
4298
4299 /*
4300 * Disable translation if already enabled prior to OS handover.
4301 */
4302 if (iommu->gcmd & DMA_GCMD_TE)
4303 iommu_disable_translation(iommu);
4304
4305 g_iommus[iommu->seq_id] = iommu;
4306 ret = iommu_init_domains(iommu);
4307 if (ret == 0)
4308 ret = iommu_alloc_root_entry(iommu);
4309 if (ret)
4310 goto out;
4311
David Woodhouse8a94ade2015-03-24 14:54:56 +00004312#ifdef CONFIG_INTEL_IOMMU_SVM
4313 if (pasid_enabled(iommu))
4314 intel_svm_alloc_pasid_tables(iommu);
4315#endif
4316
Jiang Liuffebeb42014-11-09 22:48:02 +08004317 if (dmaru->ignored) {
4318 /*
4319 * we always have to disable PMRs or DMA may fail on this device
4320 */
4321 if (force_on)
4322 iommu_disable_protect_mem_regions(iommu);
4323 return 0;
4324 }
4325
4326 intel_iommu_init_qi(iommu);
4327 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004328
4329#ifdef CONFIG_INTEL_IOMMU_SVM
4330 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4331 ret = intel_svm_enable_prq(iommu);
4332 if (ret)
4333 goto disable_iommu;
4334 }
4335#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004336 ret = dmar_set_interrupt(iommu);
4337 if (ret)
4338 goto disable_iommu;
4339
4340 iommu_set_root_entry(iommu);
4341 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4342 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4343 iommu_enable_translation(iommu);
4344
Jiang Liuffebeb42014-11-09 22:48:02 +08004345 iommu_disable_protect_mem_regions(iommu);
4346 return 0;
4347
4348disable_iommu:
4349 disable_dmar_iommu(iommu);
4350out:
4351 free_dmar_iommu(iommu);
4352 return ret;
4353}
4354
Jiang Liu6b197242014-11-09 22:47:58 +08004355int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4356{
Jiang Liuffebeb42014-11-09 22:48:02 +08004357 int ret = 0;
4358 struct intel_iommu *iommu = dmaru->iommu;
4359
4360 if (!intel_iommu_enabled)
4361 return 0;
4362 if (iommu == NULL)
4363 return -EINVAL;
4364
4365 if (insert) {
4366 ret = intel_iommu_add(dmaru);
4367 } else {
4368 disable_dmar_iommu(iommu);
4369 free_dmar_iommu(iommu);
4370 }
4371
4372 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004373}
4374
Jiang Liu9bdc5312014-01-06 14:18:27 +08004375static void intel_iommu_free_dmars(void)
4376{
4377 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4378 struct dmar_atsr_unit *atsru, *atsr_n;
4379
4380 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4381 list_del(&rmrru->list);
4382 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004383 kfree(rmrru->resv);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004384 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004385 }
4386
Jiang Liu9bdc5312014-01-06 14:18:27 +08004387 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4388 list_del(&atsru->list);
4389 intel_iommu_free_atsr(atsru);
4390 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004391}
4392
4393int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4394{
Jiang Liub683b232014-02-19 14:07:32 +08004395 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004396 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004397 struct pci_dev *bridge = NULL;
4398 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004399 struct acpi_dmar_atsr *atsr;
4400 struct dmar_atsr_unit *atsru;
4401
4402 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004403 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004404 bridge = bus->self;
David Woodhoused14053b32015-10-15 09:28:06 +01004405 /* If it's an integrated device, allow ATS */
4406 if (!bridge)
4407 return 1;
4408 /* Connected via non-PCIe: no ATS */
4409 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004410 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004411 return 0;
David Woodhoused14053b32015-10-15 09:28:06 +01004412 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004413 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004414 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004415 }
4416
Jiang Liu0e242612014-02-19 14:07:34 +08004417 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004418 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4419 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4420 if (atsr->segment != pci_domain_nr(dev->bus))
4421 continue;
4422
Jiang Liub683b232014-02-19 14:07:32 +08004423 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004424 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004425 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004426
4427 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004428 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004429 }
Jiang Liub683b232014-02-19 14:07:32 +08004430 ret = 0;
4431out:
Jiang Liu0e242612014-02-19 14:07:34 +08004432 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004433
Jiang Liub683b232014-02-19 14:07:32 +08004434 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004435}
4436
Jiang Liu59ce0512014-02-19 14:07:35 +08004437int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4438{
4439 int ret = 0;
4440 struct dmar_rmrr_unit *rmrru;
4441 struct dmar_atsr_unit *atsru;
4442 struct acpi_dmar_atsr *atsr;
4443 struct acpi_dmar_reserved_memory *rmrr;
4444
Thomas Gleixnerb608fe32017-05-16 20:42:41 +02004445 if (!intel_iommu_enabled && system_state >= SYSTEM_RUNNING)
Jiang Liu59ce0512014-02-19 14:07:35 +08004446 return 0;
4447
4448 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4449 rmrr = container_of(rmrru->hdr,
4450 struct acpi_dmar_reserved_memory, header);
4451 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4452 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4453 ((void *)rmrr) + rmrr->header.length,
4454 rmrr->segment, rmrru->devices,
4455 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004456 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004457 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004458 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004459 dmar_remove_dev_scope(info, rmrr->segment,
4460 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004461 }
4462 }
4463
4464 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4465 if (atsru->include_all)
4466 continue;
4467
4468 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4469 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4470 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4471 (void *)atsr + atsr->header.length,
4472 atsr->segment, atsru->devices,
4473 atsru->devices_cnt);
4474 if (ret > 0)
4475 break;
4476 else if(ret < 0)
4477 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004478 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004479 if (dmar_remove_dev_scope(info, atsr->segment,
4480 atsru->devices, atsru->devices_cnt))
4481 break;
4482 }
4483 }
4484
4485 return 0;
4486}
4487
Fenghua Yu99dcade2009-11-11 07:23:06 -08004488/*
4489 * Here we only respond to action of unbound device from driver.
4490 *
4491 * Added device is not attached to its DMAR domain here yet. That will happen
4492 * when mapping the device to iova.
4493 */
4494static int device_notifier(struct notifier_block *nb,
4495 unsigned long action, void *data)
4496{
4497 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004498 struct dmar_domain *domain;
4499
David Woodhouse3d891942014-03-06 15:59:26 +00004500 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004501 return 0;
4502
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004503 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004504 return 0;
4505
David Woodhouse1525a292014-03-06 16:19:30 +00004506 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004507 if (!domain)
4508 return 0;
4509
Joerg Roedele6de0f82015-07-22 16:30:36 +02004510 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004511 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004512 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004513
Fenghua Yu99dcade2009-11-11 07:23:06 -08004514 return 0;
4515}
4516
4517static struct notifier_block device_nb = {
4518 .notifier_call = device_notifier,
4519};
4520
Jiang Liu75f05562014-02-19 14:07:37 +08004521static int intel_iommu_memory_notifier(struct notifier_block *nb,
4522 unsigned long val, void *v)
4523{
4524 struct memory_notify *mhp = v;
4525 unsigned long long start, end;
4526 unsigned long start_vpfn, last_vpfn;
4527
4528 switch (val) {
4529 case MEM_GOING_ONLINE:
4530 start = mhp->start_pfn << PAGE_SHIFT;
4531 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4532 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004533 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004534 start, end);
4535 return NOTIFY_BAD;
4536 }
4537 break;
4538
4539 case MEM_OFFLINE:
4540 case MEM_CANCEL_ONLINE:
4541 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4542 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4543 while (start_vpfn <= last_vpfn) {
4544 struct iova *iova;
4545 struct dmar_drhd_unit *drhd;
4546 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004547 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004548
4549 iova = find_iova(&si_domain->iovad, start_vpfn);
4550 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004551 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004552 start_vpfn);
4553 break;
4554 }
4555
4556 iova = split_and_remove_iova(&si_domain->iovad, iova,
4557 start_vpfn, last_vpfn);
4558 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004559 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004560 start_vpfn, last_vpfn);
4561 return NOTIFY_BAD;
4562 }
4563
David Woodhouseea8ea462014-03-05 17:09:32 +00004564 freelist = domain_unmap(si_domain, iova->pfn_lo,
4565 iova->pfn_hi);
4566
Jiang Liu75f05562014-02-19 14:07:37 +08004567 rcu_read_lock();
4568 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004569 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004570 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004571 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004572 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004573 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004574
4575 start_vpfn = iova->pfn_hi + 1;
4576 free_iova_mem(iova);
4577 }
4578 break;
4579 }
4580
4581 return NOTIFY_OK;
4582}
4583
4584static struct notifier_block intel_iommu_memory_nb = {
4585 .notifier_call = intel_iommu_memory_notifier,
4586 .priority = 0
4587};
4588
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004589static void free_all_cpu_cached_iovas(unsigned int cpu)
4590{
4591 int i;
4592
4593 for (i = 0; i < g_num_of_iommus; i++) {
4594 struct intel_iommu *iommu = g_iommus[i];
4595 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004596 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004597
4598 if (!iommu)
4599 continue;
4600
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004601 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004602 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004603
4604 if (!domain)
4605 continue;
4606 free_cpu_cached_iovas(cpu, &domain->iovad);
4607 }
4608 }
4609}
4610
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004611static int intel_iommu_cpu_dead(unsigned int cpu)
Omer Pelegaa473242016-04-20 11:33:02 +03004612{
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004613 free_all_cpu_cached_iovas(cpu);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004614 return 0;
Omer Pelegaa473242016-04-20 11:33:02 +03004615}
4616
Joerg Roedel161b28a2017-03-28 17:04:52 +02004617static void intel_disable_iommus(void)
4618{
4619 struct intel_iommu *iommu = NULL;
4620 struct dmar_drhd_unit *drhd;
4621
4622 for_each_iommu(iommu, drhd)
4623 iommu_disable_translation(iommu);
4624}
4625
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004626static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
4627{
Joerg Roedel2926a2aa2017-08-14 17:19:26 +02004628 struct iommu_device *iommu_dev = dev_to_iommu_device(dev);
4629
4630 return container_of(iommu_dev, struct intel_iommu, iommu);
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004631}
4632
Alex Williamsona5459cf2014-06-12 16:12:31 -06004633static ssize_t intel_iommu_show_version(struct device *dev,
4634 struct device_attribute *attr,
4635 char *buf)
4636{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004637 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004638 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4639 return sprintf(buf, "%d:%d\n",
4640 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4641}
4642static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4643
4644static ssize_t intel_iommu_show_address(struct device *dev,
4645 struct device_attribute *attr,
4646 char *buf)
4647{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004648 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004649 return sprintf(buf, "%llx\n", iommu->reg_phys);
4650}
4651static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4652
4653static ssize_t intel_iommu_show_cap(struct device *dev,
4654 struct device_attribute *attr,
4655 char *buf)
4656{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004657 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004658 return sprintf(buf, "%llx\n", iommu->cap);
4659}
4660static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4661
4662static ssize_t intel_iommu_show_ecap(struct device *dev,
4663 struct device_attribute *attr,
4664 char *buf)
4665{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004666 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004667 return sprintf(buf, "%llx\n", iommu->ecap);
4668}
4669static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4670
Alex Williamson2238c082015-07-14 15:24:53 -06004671static ssize_t intel_iommu_show_ndoms(struct device *dev,
4672 struct device_attribute *attr,
4673 char *buf)
4674{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004675 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004676 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4677}
4678static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4679
4680static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4681 struct device_attribute *attr,
4682 char *buf)
4683{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004684 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004685 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4686 cap_ndoms(iommu->cap)));
4687}
4688static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4689
Alex Williamsona5459cf2014-06-12 16:12:31 -06004690static struct attribute *intel_iommu_attrs[] = {
4691 &dev_attr_version.attr,
4692 &dev_attr_address.attr,
4693 &dev_attr_cap.attr,
4694 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004695 &dev_attr_domains_supported.attr,
4696 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004697 NULL,
4698};
4699
4700static struct attribute_group intel_iommu_group = {
4701 .name = "intel-iommu",
4702 .attrs = intel_iommu_attrs,
4703};
4704
4705const struct attribute_group *intel_iommu_groups[] = {
4706 &intel_iommu_group,
4707 NULL,
4708};
4709
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004710int __init intel_iommu_init(void)
4711{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004712 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004713 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004714 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004715
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004716 /* VT-d is required for a TXT/tboot launch, so enforce that */
4717 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004718
Jiang Liu3a5670e2014-02-19 14:07:33 +08004719 if (iommu_init_mempool()) {
4720 if (force_on)
4721 panic("tboot: Failed to initialize iommu memory\n");
4722 return -ENOMEM;
4723 }
4724
4725 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004726 if (dmar_table_init()) {
4727 if (force_on)
4728 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004729 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004730 }
4731
Suresh Siddhac2c72862011-08-23 17:05:19 -07004732 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004733 if (force_on)
4734 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004735 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004736 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004737
Joerg Roedelec154bf2017-10-06 15:00:53 +02004738 up_write(&dmar_global_lock);
4739
4740 /*
4741 * The bus notifier takes the dmar_global_lock, so lockdep will
4742 * complain later when we register it under the lock.
4743 */
4744 dmar_register_bus_notifier();
4745
4746 down_write(&dmar_global_lock);
4747
Joerg Roedel161b28a2017-03-28 17:04:52 +02004748 if (no_iommu || dmar_disabled) {
4749 /*
Shaohua Libfd20f12017-04-26 09:18:35 -07004750 * We exit the function here to ensure IOMMU's remapping and
4751 * mempool aren't setup, which means that the IOMMU's PMRs
4752 * won't be disabled via the call to init_dmars(). So disable
4753 * it explicitly here. The PMRs were setup by tboot prior to
4754 * calling SENTER, but the kernel is expected to reset/tear
4755 * down the PMRs.
4756 */
4757 if (intel_iommu_tboot_noforce) {
4758 for_each_iommu(iommu, drhd)
4759 iommu_disable_protect_mem_regions(iommu);
4760 }
4761
4762 /*
Joerg Roedel161b28a2017-03-28 17:04:52 +02004763 * Make sure the IOMMUs are switched off, even when we
4764 * boot into a kexec kernel and the previous kernel left
4765 * them enabled
4766 */
4767 intel_disable_iommus();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004768 goto out_free_dmar;
Joerg Roedel161b28a2017-03-28 17:04:52 +02004769 }
Suresh Siddha2ae21012008-07-10 11:16:43 -07004770
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004771 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004772 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004773
4774 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004775 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004776
Joseph Cihula51a63e62011-03-21 11:04:24 -07004777 if (dmar_init_reserved_ranges()) {
4778 if (force_on)
4779 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004780 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004781 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004782
4783 init_no_remapping_devices();
4784
Joseph Cihulab7792602011-05-03 00:08:37 -07004785 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004786 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004787 if (force_on)
4788 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004789 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004790 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004791 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004792 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004793 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004794
Christoph Hellwig4fac8072017-12-24 13:57:08 +01004795#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004796 swiotlb = 0;
4797#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004798 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004799
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004800 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004801
Joerg Roedel39ab9552017-02-01 16:56:46 +01004802 for_each_active_iommu(iommu, drhd) {
4803 iommu_device_sysfs_add(&iommu->iommu, NULL,
4804 intel_iommu_groups,
4805 "%s", iommu->name);
4806 iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
4807 iommu_device_register(&iommu->iommu);
4808 }
Alex Williamsona5459cf2014-06-12 16:12:31 -06004809
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004810 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004811 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004812 if (si_domain && !hw_pass_through)
4813 register_memory_notifier(&intel_iommu_memory_nb);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004814 cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
4815 intel_iommu_cpu_dead);
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004816 intel_iommu_enabled = 1;
4817
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004818 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004819
4820out_free_reserved_range:
4821 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004822out_free_dmar:
4823 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004824 up_write(&dmar_global_lock);
4825 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004826 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004827}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004828
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004829static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004830{
4831 struct intel_iommu *iommu = opaque;
4832
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004833 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004834 return 0;
4835}
4836
4837/*
4838 * NB - intel-iommu lacks any sort of reference counting for the users of
4839 * dependent devices. If multiple endpoints have intersecting dependent
4840 * devices, unbinding the driver from any one of them will possibly leave
4841 * the others unable to operate.
4842 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004843static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004844{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004845 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004846 return;
4847
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004848 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004849}
4850
Joerg Roedel127c7612015-07-23 17:44:46 +02004851static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004852{
Weidong Hanc7151a82008-12-08 22:51:37 +08004853 struct intel_iommu *iommu;
4854 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004855
Joerg Roedel55d94042015-07-22 16:50:40 +02004856 assert_spin_locked(&device_domain_lock);
4857
Joerg Roedelb608ac32015-07-21 18:19:08 +02004858 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004859 return;
4860
Joerg Roedel127c7612015-07-23 17:44:46 +02004861 iommu = info->iommu;
4862
4863 if (info->dev) {
4864 iommu_disable_dev_iotlb(info);
4865 domain_context_clear(iommu, info->dev);
4866 }
4867
Joerg Roedelb608ac32015-07-21 18:19:08 +02004868 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004869
Joerg Roedeld160aca2015-07-22 11:52:53 +02004870 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004871 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004872 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004873
4874 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004875}
4876
Joerg Roedel55d94042015-07-22 16:50:40 +02004877static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4878 struct device *dev)
4879{
Joerg Roedel127c7612015-07-23 17:44:46 +02004880 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004881 unsigned long flags;
4882
Weidong Hanc7151a82008-12-08 22:51:37 +08004883 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004884 info = dev->archdata.iommu;
4885 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004886 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004887}
4888
4889static int md_domain_init(struct dmar_domain *domain, int guest_width)
4890{
4891 int adjust_width;
4892
Zhen Leiaa3ac942017-09-21 16:52:45 +01004893 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004894 domain_reserve_special_ranges(domain);
4895
4896 /* calculate AGAW */
4897 domain->gaw = guest_width;
4898 adjust_width = guestwidth_to_adjustwidth(guest_width);
4899 domain->agaw = width_to_agaw(adjust_width);
4900
Weidong Han5e98c4b2008-12-08 23:03:27 +08004901 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004902 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004903 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004904 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004905
4906 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004907 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004908 if (!domain->pgd)
4909 return -ENOMEM;
4910 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4911 return 0;
4912}
4913
Joerg Roedel00a77de2015-03-26 13:43:08 +01004914static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004915{
Joerg Roedel5d450802008-12-03 14:52:32 +01004916 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004917 struct iommu_domain *domain;
4918
4919 if (type != IOMMU_DOMAIN_UNMANAGED)
4920 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004921
Jiang Liuab8dfe22014-07-11 14:19:27 +08004922 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004923 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004924 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004925 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004926 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004927 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004928 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004929 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01004930 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004931 }
Allen Kay8140a952011-10-14 12:32:17 -07004932 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004933
Joerg Roedel00a77de2015-03-26 13:43:08 +01004934 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004935 domain->geometry.aperture_start = 0;
4936 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4937 domain->geometry.force_aperture = true;
4938
Joerg Roedel00a77de2015-03-26 13:43:08 +01004939 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004940}
Kay, Allen M38717942008-09-09 18:37:29 +03004941
Joerg Roedel00a77de2015-03-26 13:43:08 +01004942static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004943{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004944 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03004945}
Kay, Allen M38717942008-09-09 18:37:29 +03004946
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004947static int intel_iommu_attach_device(struct iommu_domain *domain,
4948 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004949{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004950 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004951 struct intel_iommu *iommu;
4952 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07004953 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03004954
Alex Williamsonc875d2c2014-07-03 09:57:02 -06004955 if (device_is_rmrr_locked(dev)) {
4956 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
4957 return -EPERM;
4958 }
4959
David Woodhouse7207d8f2014-03-09 16:31:06 -07004960 /* normally dev is not mapped */
4961 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004962 struct dmar_domain *old_domain;
4963
David Woodhouse1525a292014-03-06 16:19:30 +00004964 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004965 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02004966 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02004967 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004968 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01004969
4970 if (!domain_type_is_vm_or_si(old_domain) &&
4971 list_empty(&old_domain->devices))
4972 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004973 }
4974 }
4975
David Woodhouse156baca2014-03-09 14:00:57 -07004976 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004977 if (!iommu)
4978 return -ENODEV;
4979
4980 /* check if this iommu agaw is sufficient for max mapped address */
4981 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004982 if (addr_width > cap_mgaw(iommu->cap))
4983 addr_width = cap_mgaw(iommu->cap);
4984
4985 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004986 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004987 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004988 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004989 return -EFAULT;
4990 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004991 dmar_domain->gaw = addr_width;
4992
4993 /*
4994 * Knock out extra levels of page tables if necessary
4995 */
4996 while (iommu->agaw < dmar_domain->agaw) {
4997 struct dma_pte *pte;
4998
4999 pte = dmar_domain->pgd;
5000 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005001 dmar_domain->pgd = (struct dma_pte *)
5002 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005003 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005004 }
5005 dmar_domain->agaw--;
5006 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005007
Joerg Roedel28ccce02015-07-21 14:45:31 +02005008 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005009}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005010
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005011static void intel_iommu_detach_device(struct iommu_domain *domain,
5012 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005013{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005014 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005015}
Kay, Allen M38717942008-09-09 18:37:29 +03005016
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005017static int intel_iommu_map(struct iommu_domain *domain,
5018 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005019 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005020{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005021 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005022 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005023 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005024 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005025
Joerg Roedeldde57a22008-12-03 15:04:09 +01005026 if (iommu_prot & IOMMU_READ)
5027 prot |= DMA_PTE_READ;
5028 if (iommu_prot & IOMMU_WRITE)
5029 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08005030 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5031 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005032
David Woodhouse163cc522009-06-28 00:51:17 +01005033 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005034 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005035 u64 end;
5036
5037 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005038 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005039 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005040 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005041 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005042 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005043 return -EFAULT;
5044 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005045 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005046 }
David Woodhousead051222009-06-28 14:22:28 +01005047 /* Round up size to next multiple of PAGE_SIZE, if it and
5048 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005049 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005050 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5051 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005052 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005053}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005054
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005055static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005056 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005057{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005058 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005059 struct page *freelist = NULL;
David Woodhouseea8ea462014-03-05 17:09:32 +00005060 unsigned long start_pfn, last_pfn;
5061 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005062 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005063
David Woodhouse5cf0a762014-03-19 16:07:49 +00005064 /* Cope with horrid API which requires us to unmap more than the
5065 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005066 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005067
5068 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5069 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5070
David Woodhouseea8ea462014-03-05 17:09:32 +00005071 start_pfn = iova >> VTD_PAGE_SHIFT;
5072 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5073
5074 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5075
5076 npages = last_pfn - start_pfn + 1;
5077
Shaokun Zhangf746a022018-03-22 18:18:06 +08005078 for_each_domain_iommu(iommu_id, dmar_domain)
Joerg Roedel42e8c182015-07-21 15:50:02 +02005079 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5080 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005081
5082 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005083
David Woodhouse163cc522009-06-28 00:51:17 +01005084 if (dmar_domain->max_addr == iova + size)
5085 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005086
David Woodhouse5cf0a762014-03-19 16:07:49 +00005087 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005088}
Kay, Allen M38717942008-09-09 18:37:29 +03005089
Joerg Roedeld14d6572008-12-03 15:06:57 +01005090static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05305091 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005092{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005093 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005094 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005095 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005096 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005097
David Woodhouse5cf0a762014-03-19 16:07:49 +00005098 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005099 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005100 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005101
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005102 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005103}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005104
Joerg Roedel5d587b82014-09-05 10:50:45 +02005105static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005106{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005107 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005108 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005109 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005110 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005111
Joerg Roedel5d587b82014-09-05 10:50:45 +02005112 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005113}
5114
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005115static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005116{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005117 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005118 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005119 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005120
Alex Williamsona5459cf2014-06-12 16:12:31 -06005121 iommu = device_to_iommu(dev, &bus, &devfn);
5122 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005123 return -ENODEV;
5124
Joerg Roedele3d10af2017-02-01 17:23:22 +01005125 iommu_device_link(&iommu->iommu, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005126
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005127 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005128
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005129 if (IS_ERR(group))
5130 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005131
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005132 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005133 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005134}
5135
5136static void intel_iommu_remove_device(struct device *dev)
5137{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005138 struct intel_iommu *iommu;
5139 u8 bus, devfn;
5140
5141 iommu = device_to_iommu(dev, &bus, &devfn);
5142 if (!iommu)
5143 return;
5144
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005145 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005146
Joerg Roedele3d10af2017-02-01 17:23:22 +01005147 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005148}
5149
Eric Auger0659b8d2017-01-19 20:57:53 +00005150static void intel_iommu_get_resv_regions(struct device *device,
5151 struct list_head *head)
5152{
5153 struct iommu_resv_region *reg;
5154 struct dmar_rmrr_unit *rmrr;
5155 struct device *i_dev;
5156 int i;
5157
5158 rcu_read_lock();
5159 for_each_rmrr_units(rmrr) {
5160 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
5161 i, i_dev) {
5162 if (i_dev != device)
5163 continue;
5164
5165 list_add_tail(&rmrr->resv->list, head);
5166 }
5167 }
5168 rcu_read_unlock();
5169
5170 reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
5171 IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00005172 0, IOMMU_RESV_MSI);
Eric Auger0659b8d2017-01-19 20:57:53 +00005173 if (!reg)
5174 return;
5175 list_add_tail(&reg->list, head);
5176}
5177
5178static void intel_iommu_put_resv_regions(struct device *dev,
5179 struct list_head *head)
5180{
5181 struct iommu_resv_region *entry, *next;
5182
5183 list_for_each_entry_safe(entry, next, head, list) {
5184 if (entry->type == IOMMU_RESV_RESERVED)
5185 kfree(entry);
5186 }
Kay, Allen M38717942008-09-09 18:37:29 +03005187}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005188
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005189#ifdef CONFIG_INTEL_IOMMU_SVM
Jacob Pan65ca7f52016-12-06 10:14:23 -08005190#define MAX_NR_PASID_BITS (20)
5191static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
5192{
5193 /*
5194 * Convert ecap_pss to extend context entry pts encoding, also
5195 * respect the soft pasid_max value set by the iommu.
5196 * - number of PASID bits = ecap_pss + 1
5197 * - number of PASID table entries = 2^(pts + 5)
5198 * Therefore, pts = ecap_pss - 4
5199 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
5200 */
5201 if (ecap_pss(iommu->ecap) < 5)
5202 return 0;
5203
5204 /* pasid_max is encoded as actual number of entries not the bits */
5205 return find_first_bit((unsigned long *)&iommu->pasid_max,
5206 MAX_NR_PASID_BITS) - 5;
5207}
5208
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005209int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5210{
5211 struct device_domain_info *info;
5212 struct context_entry *context;
5213 struct dmar_domain *domain;
5214 unsigned long flags;
5215 u64 ctx_lo;
5216 int ret;
5217
5218 domain = get_valid_domain_for_dev(sdev->dev);
5219 if (!domain)
5220 return -EINVAL;
5221
5222 spin_lock_irqsave(&device_domain_lock, flags);
5223 spin_lock(&iommu->lock);
5224
5225 ret = -EINVAL;
5226 info = sdev->dev->archdata.iommu;
5227 if (!info || !info->pasid_supported)
5228 goto out;
5229
5230 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5231 if (WARN_ON(!context))
5232 goto out;
5233
5234 ctx_lo = context[0].lo;
5235
5236 sdev->did = domain->iommu_did[iommu->seq_id];
5237 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5238
5239 if (!(ctx_lo & CONTEXT_PASIDE)) {
Ashok Raj11b93eb2017-08-08 13:29:28 -07005240 if (iommu->pasid_state_table)
5241 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
Jacob Pan65ca7f52016-12-06 10:14:23 -08005242 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
5243 intel_iommu_get_pts(iommu);
5244
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005245 wmb();
5246 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5247 * extended to permit requests-with-PASID if the PASIDE bit
5248 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5249 * however, the PASIDE bit is ignored and requests-with-PASID
5250 * are unconditionally blocked. Which makes less sense.
5251 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5252 * "guest mode" translation types depending on whether ATS
5253 * is available or not. Annoyingly, we can't use the new
5254 * modes *unless* PASIDE is set. */
5255 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5256 ctx_lo &= ~CONTEXT_TT_MASK;
5257 if (info->ats_supported)
5258 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5259 else
5260 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5261 }
5262 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005263 if (iommu->pasid_state_table)
5264 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005265 if (info->pri_supported)
5266 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005267 context[0].lo = ctx_lo;
5268 wmb();
5269 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5270 DMA_CCMD_MASK_NOBIT,
5271 DMA_CCMD_DEVICE_INVL);
5272 }
5273
5274 /* Enable PASID support in the device, if it wasn't already */
5275 if (!info->pasid_enabled)
5276 iommu_enable_dev_iotlb(info);
5277
5278 if (info->ats_enabled) {
5279 sdev->dev_iotlb = 1;
5280 sdev->qdep = info->ats_qdep;
5281 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5282 sdev->qdep = 0;
5283 }
5284 ret = 0;
5285
5286 out:
5287 spin_unlock(&iommu->lock);
5288 spin_unlock_irqrestore(&device_domain_lock, flags);
5289
5290 return ret;
5291}
5292
5293struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5294{
5295 struct intel_iommu *iommu;
5296 u8 bus, devfn;
5297
5298 if (iommu_dummy(dev)) {
5299 dev_warn(dev,
5300 "No IOMMU translation for device; cannot enable SVM\n");
5301 return NULL;
5302 }
5303
5304 iommu = device_to_iommu(dev, &bus, &devfn);
5305 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005306 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005307 return NULL;
5308 }
5309
5310 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005311 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005312 return NULL;
5313 }
5314
5315 return iommu;
5316}
5317#endif /* CONFIG_INTEL_IOMMU_SVM */
5318
Joerg Roedelb0119e82017-02-01 13:23:08 +01005319const struct iommu_ops intel_iommu_ops = {
Eric Auger0659b8d2017-01-19 20:57:53 +00005320 .capable = intel_iommu_capable,
5321 .domain_alloc = intel_iommu_domain_alloc,
5322 .domain_free = intel_iommu_domain_free,
5323 .attach_dev = intel_iommu_attach_device,
5324 .detach_dev = intel_iommu_detach_device,
5325 .map = intel_iommu_map,
5326 .unmap = intel_iommu_unmap,
5327 .map_sg = default_iommu_map_sg,
5328 .iova_to_phys = intel_iommu_iova_to_phys,
5329 .add_device = intel_iommu_add_device,
5330 .remove_device = intel_iommu_remove_device,
5331 .get_resv_regions = intel_iommu_get_resv_regions,
5332 .put_resv_regions = intel_iommu_put_resv_regions,
5333 .device_group = pci_device_group,
5334 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005335};
David Woodhouse9af88142009-02-13 23:18:03 +00005336
Daniel Vetter94526182013-01-20 23:50:13 +01005337static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5338{
5339 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005340 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005341 dmar_map_gfx = 0;
5342}
5343
5344DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5345DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5346DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5347DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5348DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5349DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5350DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5351
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005352static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005353{
5354 /*
5355 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005356 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005357 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005358 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005359 rwbf_quirk = 1;
5360}
5361
5362DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005363DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5364DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5365DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5366DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5368DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005369
Adam Jacksoneecfd572010-08-25 21:17:34 +01005370#define GGC 0x52
5371#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5372#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5373#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5374#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5375#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5376#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5377#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5378#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5379
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005380static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005381{
5382 unsigned short ggc;
5383
Adam Jacksoneecfd572010-08-25 21:17:34 +01005384 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005385 return;
5386
Adam Jacksoneecfd572010-08-25 21:17:34 +01005387 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005388 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005389 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005390 } else if (dmar_map_gfx) {
5391 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005392 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005393 intel_iommu_strict = 1;
5394 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005395}
5396DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5397DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5398DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5399DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5400
David Woodhousee0fc7e02009-09-30 09:12:17 -07005401/* On Tylersburg chipsets, some BIOSes have been known to enable the
5402 ISOCH DMAR unit for the Azalia sound device, but not give it any
5403 TLB entries, which causes it to deadlock. Check for that. We do
5404 this in a function called from init_dmars(), instead of in a PCI
5405 quirk, because we don't want to print the obnoxious "BIOS broken"
5406 message if VT-d is actually disabled.
5407*/
5408static void __init check_tylersburg_isoch(void)
5409{
5410 struct pci_dev *pdev;
5411 uint32_t vtisochctrl;
5412
5413 /* If there's no Azalia in the system anyway, forget it. */
5414 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5415 if (!pdev)
5416 return;
5417 pci_dev_put(pdev);
5418
5419 /* System Management Registers. Might be hidden, in which case
5420 we can't do the sanity check. But that's OK, because the
5421 known-broken BIOSes _don't_ actually hide it, so far. */
5422 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5423 if (!pdev)
5424 return;
5425
5426 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5427 pci_dev_put(pdev);
5428 return;
5429 }
5430
5431 pci_dev_put(pdev);
5432
5433 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5434 if (vtisochctrl & 1)
5435 return;
5436
5437 /* Drop all bits other than the number of TLB entries */
5438 vtisochctrl &= 0x1c;
5439
5440 /* If we have the recommended number of TLB entries (16), fine. */
5441 if (vtisochctrl == 0x10)
5442 return;
5443
5444 /* Zero TLB entries? You get to ride the short bus to school. */
5445 if (!vtisochctrl) {
5446 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5447 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5448 dmi_get_system_info(DMI_BIOS_VENDOR),
5449 dmi_get_system_info(DMI_BIOS_VERSION),
5450 dmi_get_system_info(DMI_PRODUCT_VERSION));
5451 iommu_identity_mapping |= IDENTMAP_AZALIA;
5452 return;
5453 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005454
5455 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005456 vtisochctrl);
5457}